blob: 5d0a13cc7f8fdf4b8e9b0cb4933bfe402d64893b [file] [log] [blame]
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001/* Copyright (c) 2011, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
18#include <linux/gpio.h>
19#include <asm/clkdev.h>
20#include <linux/msm_kgsl.h>
21#include <linux/android_pmem.h>
22#include <mach/irqs-8960.h>
Mayank Rana9f51f582011-08-04 18:35:59 +053023#include <mach/dma.h>
24#include <linux/dma-mapping.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070025#include <mach/board.h>
26#include <mach/msm_iomap.h>
27#include <mach/msm_hsusb.h>
28#include <mach/msm_sps.h>
29#include <mach/rpm.h>
30#include <mach/msm_bus_board.h>
31#include <mach/msm_memtypes.h>
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -070032#include <sound/msm-dai-q6.h>
33#include <sound/apr_audio.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070034#include "clock.h"
35#include "devices.h"
36#include "devices-msm8x60.h"
37#include "footswitch.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070038#include "msm_watchdog.h"
Praveen Chidambaram7a712232011-10-28 13:39:45 -060039#include "rpm_stats.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070040
41#ifdef CONFIG_MSM_MPM
42#include "mpm.h"
43#endif
44#ifdef CONFIG_MSM_DSPS
45#include <mach/msm_dsps.h>
46#endif
47
48
49/* Address of GSBI blocks */
50#define MSM_GSBI1_PHYS 0x16000000
51#define MSM_GSBI2_PHYS 0x16100000
52#define MSM_GSBI3_PHYS 0x16200000
53#define MSM_GSBI4_PHYS 0x16300000
54#define MSM_GSBI5_PHYS 0x16400000
55#define MSM_GSBI6_PHYS 0x16500000
56#define MSM_GSBI7_PHYS 0x16600000
57#define MSM_GSBI8_PHYS 0x1A000000
58#define MSM_GSBI9_PHYS 0x1A100000
59#define MSM_GSBI10_PHYS 0x1A200000
60#define MSM_GSBI11_PHYS 0x12440000
61#define MSM_GSBI12_PHYS 0x12480000
62
63#define MSM_UART2DM_PHYS (MSM_GSBI2_PHYS + 0x40000)
64#define MSM_UART5DM_PHYS (MSM_GSBI5_PHYS + 0x40000)
Mayank Rana9f51f582011-08-04 18:35:59 +053065#define MSM_UART6DM_PHYS (MSM_GSBI6_PHYS + 0x40000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070066
67/* GSBI QUP devices */
68#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x80000)
69#define MSM_GSBI2_QUP_PHYS (MSM_GSBI2_PHYS + 0x80000)
70#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
71#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
72#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
73#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
74#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
75#define MSM_GSBI8_QUP_PHYS (MSM_GSBI8_PHYS + 0x80000)
76#define MSM_GSBI9_QUP_PHYS (MSM_GSBI9_PHYS + 0x80000)
77#define MSM_GSBI10_QUP_PHYS (MSM_GSBI10_PHYS + 0x80000)
78#define MSM_GSBI11_QUP_PHYS (MSM_GSBI11_PHYS + 0x20000)
79#define MSM_GSBI12_QUP_PHYS (MSM_GSBI12_PHYS + 0x20000)
80#define MSM_QUP_SIZE SZ_4K
81
82#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
83#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
84#define MSM_PMIC_SSBI_SIZE SZ_4K
85
Stepan Moskovchenkobe5b45a2011-10-17 19:33:34 -070086#define MSM8960_HSUSB_PHYS 0x12500000
87#define MSM8960_HSUSB_SIZE SZ_4K
88
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070089static struct resource resources_otg[] = {
90 {
91 .start = MSM8960_HSUSB_PHYS,
92 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE,
93 .flags = IORESOURCE_MEM,
94 },
95 {
96 .start = USB1_HS_IRQ,
97 .end = USB1_HS_IRQ,
98 .flags = IORESOURCE_IRQ,
99 },
100};
101
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700102struct platform_device msm8960_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700103 .name = "msm_otg",
104 .id = -1,
105 .num_resources = ARRAY_SIZE(resources_otg),
106 .resource = resources_otg,
107 .dev = {
108 .coherent_dma_mask = 0xffffffff,
109 },
110};
111
112static struct resource resources_hsusb[] = {
113 {
114 .start = MSM8960_HSUSB_PHYS,
115 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE,
116 .flags = IORESOURCE_MEM,
117 },
118 {
119 .start = USB1_HS_IRQ,
120 .end = USB1_HS_IRQ,
121 .flags = IORESOURCE_IRQ,
122 },
123};
124
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700125struct platform_device msm8960_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700126 .name = "msm_hsusb",
127 .id = -1,
128 .num_resources = ARRAY_SIZE(resources_hsusb),
129 .resource = resources_hsusb,
130 .dev = {
131 .coherent_dma_mask = 0xffffffff,
132 },
133};
134
135static struct resource resources_hsusb_host[] = {
136 {
137 .start = MSM8960_HSUSB_PHYS,
138 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE - 1,
139 .flags = IORESOURCE_MEM,
140 },
141 {
142 .start = USB1_HS_IRQ,
143 .end = USB1_HS_IRQ,
144 .flags = IORESOURCE_IRQ,
145 },
146};
147
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530148static u64 dma_mask = DMA_BIT_MASK(32);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700149struct platform_device msm_device_hsusb_host = {
150 .name = "msm_hsusb_host",
151 .id = -1,
152 .num_resources = ARRAY_SIZE(resources_hsusb_host),
153 .resource = resources_hsusb_host,
154 .dev = {
155 .dma_mask = &dma_mask,
156 .coherent_dma_mask = 0xffffffff,
157 },
158};
159
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530160static struct resource resources_hsic_host[] = {
161 {
Stepan Moskovchenko8e06ae62011-10-17 18:01:29 -0700162 .start = 0x12520000,
163 .end = 0x12520000 + SZ_4K - 1,
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530164 .flags = IORESOURCE_MEM,
165 },
166 {
167 .start = USB_HSIC_IRQ,
168 .end = USB_HSIC_IRQ,
169 .flags = IORESOURCE_IRQ,
170 },
171};
172
173struct platform_device msm_device_hsic_host = {
174 .name = "msm_hsic_host",
175 .id = -1,
176 .num_resources = ARRAY_SIZE(resources_hsic_host),
177 .resource = resources_hsic_host,
178 .dev = {
179 .dma_mask = &dma_mask,
180 .coherent_dma_mask = DMA_BIT_MASK(32),
181 },
182};
183
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700184static struct resource resources_uart_gsbi2[] = {
185 {
186 .start = MSM8960_GSBI2_UARTDM_IRQ,
187 .end = MSM8960_GSBI2_UARTDM_IRQ,
188 .flags = IORESOURCE_IRQ,
189 },
190 {
191 .start = MSM_UART2DM_PHYS,
192 .end = MSM_UART2DM_PHYS + PAGE_SIZE - 1,
193 .name = "uartdm_resource",
194 .flags = IORESOURCE_MEM,
195 },
196 {
197 .start = MSM_GSBI2_PHYS,
198 .end = MSM_GSBI2_PHYS + PAGE_SIZE - 1,
199 .name = "gsbi_resource",
200 .flags = IORESOURCE_MEM,
201 },
202};
203
204struct platform_device msm8960_device_uart_gsbi2 = {
205 .name = "msm_serial_hsl",
206 .id = 0,
207 .num_resources = ARRAY_SIZE(resources_uart_gsbi2),
208 .resource = resources_uart_gsbi2,
209};
Mayank Rana9f51f582011-08-04 18:35:59 +0530210/* GSBI 6 used into UARTDM Mode */
211static struct resource msm_uart_dm6_resources[] = {
212 {
213 .start = MSM_UART6DM_PHYS,
214 .end = MSM_UART6DM_PHYS + PAGE_SIZE - 1,
215 .name = "uartdm_resource",
216 .flags = IORESOURCE_MEM,
217 },
218 {
219 .start = GSBI6_UARTDM_IRQ,
220 .end = GSBI6_UARTDM_IRQ,
221 .flags = IORESOURCE_IRQ,
222 },
223 {
224 .start = MSM_GSBI6_PHYS,
225 .end = MSM_GSBI6_PHYS + 4 - 1,
226 .name = "gsbi_resource",
227 .flags = IORESOURCE_MEM,
228 },
229 {
230 .start = DMOV_HSUART_GSBI6_TX_CHAN,
231 .end = DMOV_HSUART_GSBI6_RX_CHAN,
232 .name = "uartdm_channels",
233 .flags = IORESOURCE_DMA,
234 },
235 {
236 .start = DMOV_HSUART_GSBI6_TX_CRCI,
237 .end = DMOV_HSUART_GSBI6_RX_CRCI,
238 .name = "uartdm_crci",
239 .flags = IORESOURCE_DMA,
240 },
241};
242static u64 msm_uart_dm6_dma_mask = DMA_BIT_MASK(32);
243struct platform_device msm_device_uart_dm6 = {
244 .name = "msm_serial_hs",
245 .id = 0,
246 .num_resources = ARRAY_SIZE(msm_uart_dm6_resources),
247 .resource = msm_uart_dm6_resources,
248 .dev = {
249 .dma_mask = &msm_uart_dm6_dma_mask,
250 .coherent_dma_mask = DMA_BIT_MASK(32),
251 },
252};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700253
254static struct resource resources_uart_gsbi5[] = {
255 {
256 .start = GSBI5_UARTDM_IRQ,
257 .end = GSBI5_UARTDM_IRQ,
258 .flags = IORESOURCE_IRQ,
259 },
260 {
261 .start = MSM_UART5DM_PHYS,
262 .end = MSM_UART5DM_PHYS + PAGE_SIZE - 1,
263 .name = "uartdm_resource",
264 .flags = IORESOURCE_MEM,
265 },
266 {
267 .start = MSM_GSBI5_PHYS,
268 .end = MSM_GSBI5_PHYS + PAGE_SIZE - 1,
269 .name = "gsbi_resource",
270 .flags = IORESOURCE_MEM,
271 },
272};
273
274struct platform_device msm8960_device_uart_gsbi5 = {
275 .name = "msm_serial_hsl",
276 .id = 0,
277 .num_resources = ARRAY_SIZE(resources_uart_gsbi5),
278 .resource = resources_uart_gsbi5,
279};
280/* MSM Video core device */
281#ifdef CONFIG_MSM_BUS_SCALING
282static struct msm_bus_vectors vidc_init_vectors[] = {
283 {
284 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
285 .dst = MSM_BUS_SLAVE_EBI_CH0,
286 .ab = 0,
287 .ib = 0,
288 },
289 {
290 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
291 .dst = MSM_BUS_SLAVE_EBI_CH0,
292 .ab = 0,
293 .ib = 0,
294 },
295 {
296 .src = MSM_BUS_MASTER_AMPSS_M0,
297 .dst = MSM_BUS_SLAVE_EBI_CH0,
298 .ab = 0,
299 .ib = 0,
300 },
301 {
302 .src = MSM_BUS_MASTER_AMPSS_M0,
303 .dst = MSM_BUS_SLAVE_EBI_CH0,
304 .ab = 0,
305 .ib = 0,
306 },
307};
308static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
309 {
310 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
311 .dst = MSM_BUS_SLAVE_EBI_CH0,
312 .ab = 54525952,
313 .ib = 436207616,
314 },
315 {
316 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
317 .dst = MSM_BUS_SLAVE_EBI_CH0,
318 .ab = 72351744,
319 .ib = 289406976,
320 },
321 {
322 .src = MSM_BUS_MASTER_AMPSS_M0,
323 .dst = MSM_BUS_SLAVE_EBI_CH0,
324 .ab = 500000,
325 .ib = 1000000,
326 },
327 {
328 .src = MSM_BUS_MASTER_AMPSS_M0,
329 .dst = MSM_BUS_SLAVE_EBI_CH0,
330 .ab = 500000,
331 .ib = 1000000,
332 },
333};
334static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
335 {
336 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
337 .dst = MSM_BUS_SLAVE_EBI_CH0,
338 .ab = 40894464,
339 .ib = 327155712,
340 },
341 {
342 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
343 .dst = MSM_BUS_SLAVE_EBI_CH0,
344 .ab = 48234496,
345 .ib = 192937984,
346 },
347 {
348 .src = MSM_BUS_MASTER_AMPSS_M0,
349 .dst = MSM_BUS_SLAVE_EBI_CH0,
350 .ab = 500000,
351 .ib = 2000000,
352 },
353 {
354 .src = MSM_BUS_MASTER_AMPSS_M0,
355 .dst = MSM_BUS_SLAVE_EBI_CH0,
356 .ab = 500000,
357 .ib = 2000000,
358 },
359};
360static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
361 {
362 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
363 .dst = MSM_BUS_SLAVE_EBI_CH0,
364 .ab = 163577856,
365 .ib = 1308622848,
366 },
367 {
368 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
369 .dst = MSM_BUS_SLAVE_EBI_CH0,
370 .ab = 219152384,
371 .ib = 876609536,
372 },
373 {
374 .src = MSM_BUS_MASTER_AMPSS_M0,
375 .dst = MSM_BUS_SLAVE_EBI_CH0,
376 .ab = 1750000,
377 .ib = 3500000,
378 },
379 {
380 .src = MSM_BUS_MASTER_AMPSS_M0,
381 .dst = MSM_BUS_SLAVE_EBI_CH0,
382 .ab = 1750000,
383 .ib = 3500000,
384 },
385};
386static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
387 {
388 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
389 .dst = MSM_BUS_SLAVE_EBI_CH0,
390 .ab = 121634816,
391 .ib = 973078528,
392 },
393 {
394 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
395 .dst = MSM_BUS_SLAVE_EBI_CH0,
396 .ab = 155189248,
397 .ib = 620756992,
398 },
399 {
400 .src = MSM_BUS_MASTER_AMPSS_M0,
401 .dst = MSM_BUS_SLAVE_EBI_CH0,
402 .ab = 1750000,
403 .ib = 7000000,
404 },
405 {
406 .src = MSM_BUS_MASTER_AMPSS_M0,
407 .dst = MSM_BUS_SLAVE_EBI_CH0,
408 .ab = 1750000,
409 .ib = 7000000,
410 },
411};
412static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
413 {
414 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
415 .dst = MSM_BUS_SLAVE_EBI_CH0,
416 .ab = 372244480,
417 .ib = 1861222400,
418 },
419 {
420 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
421 .dst = MSM_BUS_SLAVE_EBI_CH0,
422 .ab = 501219328,
423 .ib = 2004877312,
424 },
425 {
426 .src = MSM_BUS_MASTER_AMPSS_M0,
427 .dst = MSM_BUS_SLAVE_EBI_CH0,
428 .ab = 2500000,
429 .ib = 5000000,
430 },
431 {
432 .src = MSM_BUS_MASTER_AMPSS_M0,
433 .dst = MSM_BUS_SLAVE_EBI_CH0,
434 .ab = 2500000,
435 .ib = 5000000,
436 },
437};
438static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
439 {
440 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
441 .dst = MSM_BUS_SLAVE_EBI_CH0,
442 .ab = 222298112,
443 .ib = 1778384896,
444 },
445 {
446 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
447 .dst = MSM_BUS_SLAVE_EBI_CH0,
448 .ab = 330301440,
449 .ib = 1321205760,
450 },
451 {
452 .src = MSM_BUS_MASTER_AMPSS_M0,
453 .dst = MSM_BUS_SLAVE_EBI_CH0,
454 .ab = 2500000,
455 .ib = 700000000,
456 },
457 {
458 .src = MSM_BUS_MASTER_AMPSS_M0,
459 .dst = MSM_BUS_SLAVE_EBI_CH0,
460 .ab = 2500000,
461 .ib = 10000000,
462 },
463};
464
465static struct msm_bus_paths vidc_bus_client_config[] = {
466 {
467 ARRAY_SIZE(vidc_init_vectors),
468 vidc_init_vectors,
469 },
470 {
471 ARRAY_SIZE(vidc_venc_vga_vectors),
472 vidc_venc_vga_vectors,
473 },
474 {
475 ARRAY_SIZE(vidc_vdec_vga_vectors),
476 vidc_vdec_vga_vectors,
477 },
478 {
479 ARRAY_SIZE(vidc_venc_720p_vectors),
480 vidc_venc_720p_vectors,
481 },
482 {
483 ARRAY_SIZE(vidc_vdec_720p_vectors),
484 vidc_vdec_720p_vectors,
485 },
486 {
487 ARRAY_SIZE(vidc_venc_1080p_vectors),
488 vidc_venc_1080p_vectors,
489 },
490 {
491 ARRAY_SIZE(vidc_vdec_1080p_vectors),
492 vidc_vdec_1080p_vectors,
493 },
494};
495
496static struct msm_bus_scale_pdata vidc_bus_client_data = {
497 vidc_bus_client_config,
498 ARRAY_SIZE(vidc_bus_client_config),
499 .name = "vidc",
500};
501#endif
502
Mona Hossain9c430e32011-07-27 11:04:47 -0700503#ifdef CONFIG_HW_RANDOM_MSM
504/* PRNG device */
505#define MSM_PRNG_PHYS 0x1A500000
506static struct resource rng_resources = {
507 .flags = IORESOURCE_MEM,
508 .start = MSM_PRNG_PHYS,
509 .end = MSM_PRNG_PHYS + SZ_512 - 1,
510};
511
512struct platform_device msm_device_rng = {
513 .name = "msm_rng",
514 .id = 0,
515 .num_resources = 1,
516 .resource = &rng_resources,
517};
518#endif
519
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700520#define MSM_VIDC_BASE_PHYS 0x04400000
521#define MSM_VIDC_BASE_SIZE 0x00100000
522
523static struct resource msm_device_vidc_resources[] = {
524 {
525 .start = MSM_VIDC_BASE_PHYS,
526 .end = MSM_VIDC_BASE_PHYS + MSM_VIDC_BASE_SIZE - 1,
527 .flags = IORESOURCE_MEM,
528 },
529 {
530 .start = VCODEC_IRQ,
531 .end = VCODEC_IRQ,
532 .flags = IORESOURCE_IRQ,
533 },
534};
535
536struct msm_vidc_platform_data vidc_platform_data = {
537#ifdef CONFIG_MSM_BUS_SCALING
538 .vidc_bus_client_pdata = &vidc_bus_client_data,
539#endif
Deepak Koturcb4f6722011-10-31 14:06:57 -0700540 .memtype = MEMTYPE_EBI1,
541#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
542 .enable_ion = 1,
543#else
544 .enable_ion = 0,
545#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700546};
547
548struct platform_device msm_device_vidc = {
549 .name = "msm_vidc",
550 .id = 0,
551 .num_resources = ARRAY_SIZE(msm_device_vidc_resources),
552 .resource = msm_device_vidc_resources,
553 .dev = {
554 .platform_data = &vidc_platform_data,
555 },
556};
557
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700558#define MSM_SDC1_BASE 0x12400000
559#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
560#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
561#define MSM_SDC2_BASE 0x12140000
562#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
563#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
564#define MSM_SDC2_BASE 0x12140000
565#define MSM_SDC3_BASE 0x12180000
566#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
567#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
568#define MSM_SDC4_BASE 0x121C0000
569#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
570#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
571#define MSM_SDC5_BASE 0x12200000
572#define MSM_SDC5_DML_BASE (MSM_SDC5_BASE + 0x800)
573#define MSM_SDC5_BAM_BASE (MSM_SDC5_BASE + 0x2000)
574
575static struct resource resources_sdc1[] = {
576 {
577 .name = "core_mem",
578 .flags = IORESOURCE_MEM,
579 .start = MSM_SDC1_BASE,
580 .end = MSM_SDC1_DML_BASE - 1,
581 },
582 {
583 .name = "core_irq",
584 .flags = IORESOURCE_IRQ,
585 .start = SDC1_IRQ_0,
586 .end = SDC1_IRQ_0
587 },
588#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
589 {
590 .name = "sdcc_dml_addr",
591 .start = MSM_SDC1_DML_BASE,
592 .end = MSM_SDC1_BAM_BASE - 1,
593 .flags = IORESOURCE_MEM,
594 },
595 {
596 .name = "sdcc_bam_addr",
597 .start = MSM_SDC1_BAM_BASE,
598 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
599 .flags = IORESOURCE_MEM,
600 },
601 {
602 .name = "sdcc_bam_irq",
603 .start = SDC1_BAM_IRQ,
604 .end = SDC1_BAM_IRQ,
605 .flags = IORESOURCE_IRQ,
606 },
607#endif
608};
609
610static struct resource resources_sdc2[] = {
611 {
612 .name = "core_mem",
613 .flags = IORESOURCE_MEM,
614 .start = MSM_SDC2_BASE,
615 .end = MSM_SDC2_DML_BASE - 1,
616 },
617 {
618 .name = "core_irq",
619 .flags = IORESOURCE_IRQ,
620 .start = SDC2_IRQ_0,
621 .end = SDC2_IRQ_0
622 },
623#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
624 {
625 .name = "sdcc_dml_addr",
626 .start = MSM_SDC2_DML_BASE,
627 .end = MSM_SDC2_BAM_BASE - 1,
628 .flags = IORESOURCE_MEM,
629 },
630 {
631 .name = "sdcc_bam_addr",
632 .start = MSM_SDC2_BAM_BASE,
633 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
634 .flags = IORESOURCE_MEM,
635 },
636 {
637 .name = "sdcc_bam_irq",
638 .start = SDC2_BAM_IRQ,
639 .end = SDC2_BAM_IRQ,
640 .flags = IORESOURCE_IRQ,
641 },
642#endif
643};
644
645static struct resource resources_sdc3[] = {
646 {
647 .name = "core_mem",
648 .flags = IORESOURCE_MEM,
649 .start = MSM_SDC3_BASE,
650 .end = MSM_SDC3_DML_BASE - 1,
651 },
652 {
653 .name = "core_irq",
654 .flags = IORESOURCE_IRQ,
655 .start = SDC3_IRQ_0,
656 .end = SDC3_IRQ_0
657 },
658#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
659 {
660 .name = "sdcc_dml_addr",
661 .start = MSM_SDC3_DML_BASE,
662 .end = MSM_SDC3_BAM_BASE - 1,
663 .flags = IORESOURCE_MEM,
664 },
665 {
666 .name = "sdcc_bam_addr",
667 .start = MSM_SDC3_BAM_BASE,
668 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
669 .flags = IORESOURCE_MEM,
670 },
671 {
672 .name = "sdcc_bam_irq",
673 .start = SDC3_BAM_IRQ,
674 .end = SDC3_BAM_IRQ,
675 .flags = IORESOURCE_IRQ,
676 },
677#endif
678};
679
680static struct resource resources_sdc4[] = {
681 {
682 .name = "core_mem",
683 .flags = IORESOURCE_MEM,
684 .start = MSM_SDC4_BASE,
685 .end = MSM_SDC4_DML_BASE - 1,
686 },
687 {
688 .name = "core_irq",
689 .flags = IORESOURCE_IRQ,
690 .start = SDC4_IRQ_0,
691 .end = SDC4_IRQ_0
692 },
693#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
694 {
695 .name = "sdcc_dml_addr",
696 .start = MSM_SDC4_DML_BASE,
697 .end = MSM_SDC4_BAM_BASE - 1,
698 .flags = IORESOURCE_MEM,
699 },
700 {
701 .name = "sdcc_bam_addr",
702 .start = MSM_SDC4_BAM_BASE,
703 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
704 .flags = IORESOURCE_MEM,
705 },
706 {
707 .name = "sdcc_bam_irq",
708 .start = SDC4_BAM_IRQ,
709 .end = SDC4_BAM_IRQ,
710 .flags = IORESOURCE_IRQ,
711 },
712#endif
713};
714
715static struct resource resources_sdc5[] = {
716 {
717 .name = "core_mem",
718 .flags = IORESOURCE_MEM,
719 .start = MSM_SDC5_BASE,
720 .end = MSM_SDC5_DML_BASE - 1,
721 },
722 {
723 .name = "core_irq",
724 .flags = IORESOURCE_IRQ,
725 .start = SDC5_IRQ_0,
726 .end = SDC5_IRQ_0
727 },
728#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
729 {
730 .name = "sdcc_dml_addr",
731 .start = MSM_SDC5_DML_BASE,
732 .end = MSM_SDC5_BAM_BASE - 1,
733 .flags = IORESOURCE_MEM,
734 },
735 {
736 .name = "sdcc_bam_addr",
737 .start = MSM_SDC5_BAM_BASE,
738 .end = MSM_SDC5_BAM_BASE + (2 * SZ_4K) - 1,
739 .flags = IORESOURCE_MEM,
740 },
741 {
742 .name = "sdcc_bam_irq",
743 .start = SDC5_BAM_IRQ,
744 .end = SDC5_BAM_IRQ,
745 .flags = IORESOURCE_IRQ,
746 },
747#endif
748};
749
750struct platform_device msm_device_sdc1 = {
751 .name = "msm_sdcc",
752 .id = 1,
753 .num_resources = ARRAY_SIZE(resources_sdc1),
754 .resource = resources_sdc1,
755 .dev = {
756 .coherent_dma_mask = 0xffffffff,
757 },
758};
759
760struct platform_device msm_device_sdc2 = {
761 .name = "msm_sdcc",
762 .id = 2,
763 .num_resources = ARRAY_SIZE(resources_sdc2),
764 .resource = resources_sdc2,
765 .dev = {
766 .coherent_dma_mask = 0xffffffff,
767 },
768};
769
770struct platform_device msm_device_sdc3 = {
771 .name = "msm_sdcc",
772 .id = 3,
773 .num_resources = ARRAY_SIZE(resources_sdc3),
774 .resource = resources_sdc3,
775 .dev = {
776 .coherent_dma_mask = 0xffffffff,
777 },
778};
779
780struct platform_device msm_device_sdc4 = {
781 .name = "msm_sdcc",
782 .id = 4,
783 .num_resources = ARRAY_SIZE(resources_sdc4),
784 .resource = resources_sdc4,
785 .dev = {
786 .coherent_dma_mask = 0xffffffff,
787 },
788};
789
790struct platform_device msm_device_sdc5 = {
791 .name = "msm_sdcc",
792 .id = 5,
793 .num_resources = ARRAY_SIZE(resources_sdc5),
794 .resource = resources_sdc5,
795 .dev = {
796 .coherent_dma_mask = 0xffffffff,
797 },
798};
799
800struct platform_device msm_device_smd = {
801 .name = "msm_smd",
802 .id = -1,
803};
804
805struct platform_device msm_device_bam_dmux = {
806 .name = "BAM_RMNT",
807 .id = -1,
808};
809
Jeff Ohlstein7e668552011-10-06 16:17:25 -0700810static struct msm_watchdog_pdata msm_watchdog_pdata = {
811 .pet_time = 10000,
812 .bark_time = 11000,
813 .has_secure = true,
814};
815
816struct platform_device msm8960_device_watchdog = {
817 .name = "msm_watchdog",
818 .id = -1,
819 .dev = {
820 .platform_data = &msm_watchdog_pdata,
821 },
822};
823
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -0700824static struct resource msm_dmov_resource[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700825 {
826 .start = ADM_0_SCSS_1_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700827 .flags = IORESOURCE_IRQ,
828 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700829 {
830 .start = 0x18320000,
831 .end = 0x18320000 + SZ_1M - 1,
832 .flags = IORESOURCE_MEM,
833 },
834};
835
836static struct msm_dmov_pdata msm_dmov_pdata = {
837 .sd = 1,
838 .sd_size = 0x800,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700839};
840
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -0700841struct platform_device msm8960_device_dmov = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700842 .name = "msm_dmov",
843 .id = -1,
844 .resource = msm_dmov_resource,
845 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700846 .dev = {
847 .platform_data = &msm_dmov_pdata,
848 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700849};
850
851static struct platform_device *msm_sdcc_devices[] __initdata = {
852 &msm_device_sdc1,
853 &msm_device_sdc2,
854 &msm_device_sdc3,
855 &msm_device_sdc4,
856 &msm_device_sdc5,
857};
858
859int __init msm_add_sdcc(unsigned int controller, struct mmc_platform_data *plat)
860{
861 struct platform_device *pdev;
862
863 if (controller < 1 || controller > 5)
864 return -EINVAL;
865
866 pdev = msm_sdcc_devices[controller-1];
867 pdev->dev.platform_data = plat;
868 return platform_device_register(pdev);
869}
870
871static struct resource resources_qup_i2c_gsbi4[] = {
872 {
873 .name = "gsbi_qup_i2c_addr",
874 .start = MSM_GSBI4_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -0600875 .end = MSM_GSBI4_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700876 .flags = IORESOURCE_MEM,
877 },
878 {
879 .name = "qup_phys_addr",
880 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -0600881 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700882 .flags = IORESOURCE_MEM,
883 },
884 {
885 .name = "qup_err_intr",
886 .start = GSBI4_QUP_IRQ,
887 .end = GSBI4_QUP_IRQ,
888 .flags = IORESOURCE_IRQ,
889 },
890};
891
892struct platform_device msm8960_device_qup_i2c_gsbi4 = {
893 .name = "qup_i2c",
894 .id = 4,
895 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
896 .resource = resources_qup_i2c_gsbi4,
897};
898
899static struct resource resources_qup_i2c_gsbi3[] = {
900 {
901 .name = "gsbi_qup_i2c_addr",
902 .start = MSM_GSBI3_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -0600903 .end = MSM_GSBI3_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700904 .flags = IORESOURCE_MEM,
905 },
906 {
907 .name = "qup_phys_addr",
908 .start = MSM_GSBI3_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -0600909 .end = MSM_GSBI3_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700910 .flags = IORESOURCE_MEM,
911 },
912 {
913 .name = "qup_err_intr",
914 .start = GSBI3_QUP_IRQ,
915 .end = GSBI3_QUP_IRQ,
916 .flags = IORESOURCE_IRQ,
917 },
918};
919
920struct platform_device msm8960_device_qup_i2c_gsbi3 = {
921 .name = "qup_i2c",
922 .id = 3,
923 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi3),
924 .resource = resources_qup_i2c_gsbi3,
925};
926
927static struct resource resources_qup_i2c_gsbi10[] = {
928 {
929 .name = "gsbi_qup_i2c_addr",
930 .start = MSM_GSBI10_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -0600931 .end = MSM_GSBI10_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700932 .flags = IORESOURCE_MEM,
933 },
934 {
935 .name = "qup_phys_addr",
936 .start = MSM_GSBI10_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -0600937 .end = MSM_GSBI10_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700938 .flags = IORESOURCE_MEM,
939 },
940 {
941 .name = "qup_err_intr",
942 .start = GSBI10_QUP_IRQ,
943 .end = GSBI10_QUP_IRQ,
944 .flags = IORESOURCE_IRQ,
945 },
946};
947
948struct platform_device msm8960_device_qup_i2c_gsbi10 = {
949 .name = "qup_i2c",
950 .id = 10,
951 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi10),
952 .resource = resources_qup_i2c_gsbi10,
953};
954
955static struct resource resources_qup_i2c_gsbi12[] = {
956 {
957 .name = "gsbi_qup_i2c_addr",
958 .start = MSM_GSBI12_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -0600959 .end = MSM_GSBI12_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700960 .flags = IORESOURCE_MEM,
961 },
962 {
963 .name = "qup_phys_addr",
964 .start = MSM_GSBI12_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -0600965 .end = MSM_GSBI12_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700966 .flags = IORESOURCE_MEM,
967 },
968 {
969 .name = "qup_err_intr",
970 .start = GSBI12_QUP_IRQ,
971 .end = GSBI12_QUP_IRQ,
972 .flags = IORESOURCE_IRQ,
973 },
974};
975
976struct platform_device msm8960_device_qup_i2c_gsbi12 = {
977 .name = "qup_i2c",
978 .id = 12,
979 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi12),
980 .resource = resources_qup_i2c_gsbi12,
981};
982
983#ifdef CONFIG_MSM_CAMERA
984struct resource msm_camera_resources[] = {
985 {
986 .name = "vfe",
987 .start = 0x04500000,
988 .end = 0x04500000 + SZ_1M - 1,
989 .flags = IORESOURCE_MEM,
990 },
991 {
992 .name = "vfe",
993 .start = VFE_IRQ,
994 .end = VFE_IRQ,
995 .flags = IORESOURCE_IRQ,
996 },
997 {
Mingcheng Zhu8e9f99e2011-08-26 16:33:32 -0700998 .name = "vpe",
999 .start = 0x05300000,
1000 .end = 0x05300000 + SZ_1M - 1,
1001 .flags = IORESOURCE_MEM,
1002 },
1003 {
1004 .name = "vpe",
1005 .start = VPE_IRQ,
1006 .end = VPE_IRQ,
1007 .flags = IORESOURCE_IRQ,
1008 },
1009 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001010 .name = "vid_buf",
1011 .flags = IORESOURCE_DMA,
1012 },
1013 {
1014 .name = "ispif",
1015 .start = 0x04800800,
1016 .end = 0x04800800 + SZ_1K - 1,
1017 .flags = IORESOURCE_MEM,
1018 },
1019 {
1020 .name = "ispif",
1021 .start = ISPIF_IRQ,
1022 .end = ISPIF_IRQ,
1023 .flags = IORESOURCE_IRQ,
1024 },
1025 {
1026 .name = "csid0",
1027 .start = 0x04800000,
1028 .end = 0x04800000 + SZ_1K - 1,
1029 .flags = IORESOURCE_MEM,
1030 },
1031 {
1032 .name = "csid0",
1033 .start = CSI_0_IRQ,
1034 .end = CSI_0_IRQ,
1035 .flags = IORESOURCE_IRQ,
1036 },
1037 {
1038 .name = "csiphy0",
1039 .start = 0x04800C00,
1040 .end = 0x04800C00 + SZ_1K - 1,
1041 .flags = IORESOURCE_MEM,
1042 },
1043 {
1044 .name = "csiphy0",
1045 .start = CSIPHY_4LN_IRQ,
1046 .end = CSIPHY_4LN_IRQ,
1047 .flags = IORESOURCE_IRQ,
1048 },
1049 {
1050 .name = "csid1",
1051 .start = 0x04800400,
1052 .end = 0x04800400 + SZ_1K - 1,
1053 .flags = IORESOURCE_MEM,
1054 },
1055 {
1056 .name = "csid1",
1057 .start = CSI_1_IRQ,
1058 .end = CSI_1_IRQ,
1059 .flags = IORESOURCE_IRQ,
1060 },
1061 {
1062 .name = "csiphy1",
1063 .start = 0x04801000,
1064 .end = 0x04801000 + SZ_1K - 1,
1065 .flags = IORESOURCE_MEM,
1066 },
1067 {
1068 .name = "csiphy1",
1069 .start = MSM8960_CSIPHY_2LN_IRQ,
1070 .end = MSM8960_CSIPHY_2LN_IRQ,
1071 .flags = IORESOURCE_IRQ,
1072 },
Nishant Pandit24153d82011-08-27 16:05:13 +05301073 {
1074 .name = "s3d_rw",
1075 .start = 0x008003E0,
1076 .end = 0x008003E0 + SZ_16 - 1,
1077 .flags = IORESOURCE_MEM,
1078 },
1079 {
1080 .name = "s3d_ctl",
1081 .start = 0x008020B8,
1082 .end = 0x008020B8 + SZ_16 - 1,
1083 .flags = IORESOURCE_MEM,
1084 },
1085
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001086};
1087
1088int __init msm_get_cam_resources(struct msm_camera_sensor_info *s_info)
1089{
1090 s_info->resource = msm_camera_resources;
1091 s_info->num_resources = ARRAY_SIZE(msm_camera_resources);
1092 return 0;
1093}
1094#endif
1095
1096static struct resource resources_ssbi_pm8921[] = {
1097 {
1098 .start = MSM_PMIC1_SSBI_CMD_PHYS,
1099 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
1100 .flags = IORESOURCE_MEM,
1101 },
1102};
1103
1104struct platform_device msm8960_device_ssbi_pm8921 = {
1105 .name = "msm_ssbi",
1106 .id = 0,
1107 .resource = resources_ssbi_pm8921,
1108 .num_resources = ARRAY_SIZE(resources_ssbi_pm8921),
1109};
1110
1111static struct resource resources_qup_spi_gsbi1[] = {
1112 {
1113 .name = "spi_base",
1114 .start = MSM_GSBI1_QUP_PHYS,
1115 .end = MSM_GSBI1_QUP_PHYS + SZ_4K - 1,
1116 .flags = IORESOURCE_MEM,
1117 },
1118 {
1119 .name = "gsbi_base",
1120 .start = MSM_GSBI1_PHYS,
1121 .end = MSM_GSBI1_PHYS + 4 - 1,
1122 .flags = IORESOURCE_MEM,
1123 },
1124 {
1125 .name = "spi_irq_in",
1126 .start = MSM8960_GSBI1_QUP_IRQ,
1127 .end = MSM8960_GSBI1_QUP_IRQ,
1128 .flags = IORESOURCE_IRQ,
1129 },
Harini Jayaramanaac8e342011-08-09 19:25:23 -06001130 {
1131 .name = "spi_clk",
1132 .start = 9,
1133 .end = 9,
1134 .flags = IORESOURCE_IO,
1135 },
1136 {
1137 .name = "spi_cs",
1138 .start = 8,
1139 .end = 8,
1140 .flags = IORESOURCE_IO,
1141 },
1142 {
Chandan Uddaraju15e54b92011-09-12 10:52:36 -07001143 .name = "spi_cs1",
1144 .start = 14,
1145 .end = 14,
1146 .flags = IORESOURCE_IO,
1147 },
1148 {
Harini Jayaramanaac8e342011-08-09 19:25:23 -06001149 .name = "spi_miso",
1150 .start = 7,
1151 .end = 7,
1152 .flags = IORESOURCE_IO,
1153 },
1154 {
1155 .name = "spi_mosi",
1156 .start = 6,
1157 .end = 6,
1158 .flags = IORESOURCE_IO,
1159 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001160};
1161
1162struct platform_device msm8960_device_qup_spi_gsbi1 = {
1163 .name = "spi_qsd",
1164 .id = 0,
1165 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi1),
1166 .resource = resources_qup_spi_gsbi1,
1167};
1168
1169struct platform_device msm_pcm = {
1170 .name = "msm-pcm-dsp",
1171 .id = -1,
1172};
1173
1174struct platform_device msm_pcm_routing = {
1175 .name = "msm-pcm-routing",
1176 .id = -1,
1177};
1178
1179struct platform_device msm_cpudai0 = {
1180 .name = "msm-dai-q6",
1181 .id = 0x4000,
1182};
1183
1184struct platform_device msm_cpudai1 = {
1185 .name = "msm-dai-q6",
1186 .id = 0x4001,
1187};
1188
1189struct platform_device msm_cpudai_hdmi_rx = {
1190 .name = "msm-dai-q6",
1191 .id = 8,
1192};
1193
1194struct platform_device msm_cpudai_bt_rx = {
1195 .name = "msm-dai-q6",
1196 .id = 0x3000,
1197};
1198
1199struct platform_device msm_cpudai_bt_tx = {
1200 .name = "msm-dai-q6",
1201 .id = 0x3001,
1202};
1203
1204struct platform_device msm_cpudai_fm_rx = {
1205 .name = "msm-dai-q6",
1206 .id = 0x3004,
1207};
1208
1209struct platform_device msm_cpudai_fm_tx = {
1210 .name = "msm-dai-q6",
1211 .id = 0x3005,
1212};
1213
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07001214/*
1215 * Machine specific data for AUX PCM Interface
1216 * which the driver will be unware of.
1217 */
1218struct msm_dai_auxpcm_pdata auxpcm_rx_pdata = {
1219 .clk = "pcm_clk",
1220 .mode = AFE_PCM_CFG_MODE_PCM,
1221 .sync = AFE_PCM_CFG_SYNC_INT,
1222 .frame = AFE_PCM_CFG_FRM_256BPF,
1223 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
1224 .slot = 0,
1225 .data = AFE_PCM_CFG_CDATAOE_MASTER,
1226 .pcm_clk_rate = 2048000,
1227};
1228
1229struct platform_device msm_cpudai_auxpcm_rx = {
1230 .name = "msm-dai-q6",
1231 .id = 2,
1232 .dev = {
1233 .platform_data = &auxpcm_rx_pdata,
1234 },
1235};
1236
1237struct platform_device msm_cpudai_auxpcm_tx = {
1238 .name = "msm-dai-q6",
1239 .id = 3,
1240};
1241
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001242struct platform_device msm_cpu_fe = {
1243 .name = "msm-dai-fe",
1244 .id = -1,
1245};
1246
1247struct platform_device msm_stub_codec = {
1248 .name = "msm-stub-codec",
1249 .id = 1,
1250};
1251
1252struct platform_device msm_voice = {
1253 .name = "msm-pcm-voice",
1254 .id = -1,
1255};
1256
1257struct platform_device msm_voip = {
1258 .name = "msm-voip-dsp",
1259 .id = -1,
1260};
1261
1262struct platform_device msm_lpa_pcm = {
1263 .name = "msm-pcm-lpa",
1264 .id = -1,
1265};
1266
1267struct platform_device msm_pcm_hostless = {
1268 .name = "msm-pcm-hostless",
1269 .id = -1,
1270};
1271
Laxminath Kasamcee1d602011-08-01 19:26:57 +05301272struct platform_device msm_cpudai_afe_01_rx = {
1273 .name = "msm-dai-q6",
1274 .id = 0xE0,
1275};
1276
1277struct platform_device msm_cpudai_afe_01_tx = {
1278 .name = "msm-dai-q6",
1279 .id = 0xF0,
1280};
1281
1282struct platform_device msm_cpudai_afe_02_rx = {
1283 .name = "msm-dai-q6",
1284 .id = 0xF1,
1285};
1286
1287struct platform_device msm_cpudai_afe_02_tx = {
1288 .name = "msm-dai-q6",
1289 .id = 0xE1,
1290};
1291
1292struct platform_device msm_pcm_afe = {
1293 .name = "msm-pcm-afe",
1294 .id = -1,
1295};
1296
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001297struct platform_device *msm_footswitch_devices[] = {
Nagamalleswararao Ganjifd7454a2011-08-09 10:56:40 -07001298 FS_8X60(FS_MDP, "fs_mdp"),
1299 FS_8X60(FS_ROT, "fs_rot"),
Shuzhen Wang4d28c092011-07-14 15:40:33 -07001300 FS_8X60(FS_IJPEG, "fs_ijpeg"),
1301 FS_8X60(FS_VFE, "fs_vfe"),
1302 FS_8X60(FS_VPE, "fs_vpe"),
Lucille Sylvestera610fb12011-07-22 17:22:20 -06001303 FS_8X60(FS_GFX3D, "fs_gfx3d"),
1304 FS_8X60(FS_GFX2D0, "fs_gfx2d0"),
1305 FS_8X60(FS_GFX2D1, "fs_gfx2d1"),
Gopikrishnaiah Anandan031eb942011-07-28 13:24:00 -07001306 FS_8X60(FS_VED, "fs_ved"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001307};
1308unsigned msm_num_footswitch_devices = ARRAY_SIZE(msm_footswitch_devices);
1309
1310#ifdef CONFIG_MSM_ROTATOR
1311#define ROTATOR_HW_BASE 0x04E00000
1312static struct resource resources_msm_rotator[] = {
1313 {
1314 .start = ROTATOR_HW_BASE,
1315 .end = ROTATOR_HW_BASE + 0x100000 - 1,
1316 .flags = IORESOURCE_MEM,
1317 },
1318 {
1319 .start = ROT_IRQ,
1320 .end = ROT_IRQ,
1321 .flags = IORESOURCE_IRQ,
1322 },
1323};
1324
1325static struct msm_rot_clocks rotator_clocks[] = {
1326 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07001327 .clk_name = "core_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001328 .clk_type = ROTATOR_CORE_CLK,
Nagamalleswararao Ganji0bb107342011-10-10 20:55:32 -07001329 .clk_rate = 200 * 1000 * 1000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001330 },
1331 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07001332 .clk_name = "iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001333 .clk_type = ROTATOR_PCLK,
1334 .clk_rate = 0,
1335 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001336};
1337
1338static struct msm_rotator_platform_data rotator_pdata = {
1339 .number_of_clocks = ARRAY_SIZE(rotator_clocks),
1340 .hardware_version_number = 0x01020309,
1341 .rotator_clks = rotator_clocks,
1342 .regulator_name = "fs_rot",
1343};
1344
1345struct platform_device msm_rotator_device = {
1346 .name = "msm_rotator",
1347 .id = 0,
1348 .num_resources = ARRAY_SIZE(resources_msm_rotator),
1349 .resource = resources_msm_rotator,
1350 .dev = {
1351 .platform_data = &rotator_pdata,
1352 },
1353};
1354#endif
1355
1356#define MIPI_DSI_HW_BASE 0x04700000
1357#define MDP_HW_BASE 0x05100000
1358
1359static struct resource msm_mipi_dsi1_resources[] = {
1360 {
1361 .name = "mipi_dsi",
1362 .start = MIPI_DSI_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07001363 .end = MIPI_DSI_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001364 .flags = IORESOURCE_MEM,
1365 },
1366 {
1367 .start = DSI1_IRQ,
1368 .end = DSI1_IRQ,
1369 .flags = IORESOURCE_IRQ,
1370 },
1371};
1372
1373struct platform_device msm_mipi_dsi1_device = {
1374 .name = "mipi_dsi",
1375 .id = 1,
1376 .num_resources = ARRAY_SIZE(msm_mipi_dsi1_resources),
1377 .resource = msm_mipi_dsi1_resources,
1378};
1379
1380static struct resource msm_mdp_resources[] = {
1381 {
1382 .name = "mdp",
1383 .start = MDP_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07001384 .end = MDP_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001385 .flags = IORESOURCE_MEM,
1386 },
1387 {
1388 .start = MDP_IRQ,
1389 .end = MDP_IRQ,
1390 .flags = IORESOURCE_IRQ,
1391 },
1392};
1393
1394static struct platform_device msm_mdp_device = {
1395 .name = "mdp",
1396 .id = 0,
1397 .num_resources = ARRAY_SIZE(msm_mdp_resources),
1398 .resource = msm_mdp_resources,
1399};
1400
1401static void __init msm_register_device(struct platform_device *pdev, void *data)
1402{
1403 int ret;
1404
1405 pdev->dev.platform_data = data;
1406 ret = platform_device_register(pdev);
1407 if (ret)
1408 dev_err(&pdev->dev,
1409 "%s: platform_device_register() failed = %d\n",
1410 __func__, ret);
1411}
1412
Ravishangar Kalyanam882930f2011-07-08 17:51:52 -07001413#ifdef CONFIG_MSM_BUS_SCALING
1414static struct platform_device msm_dtv_device = {
1415 .name = "dtv",
1416 .id = 0,
1417};
1418#endif
1419
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001420void __init msm_fb_register_device(char *name, void *data)
1421{
1422 if (!strncmp(name, "mdp", 3))
1423 msm_register_device(&msm_mdp_device, data);
1424 else if (!strncmp(name, "mipi_dsi", 8))
1425 msm_register_device(&msm_mipi_dsi1_device, data);
Ravishangar Kalyanam882930f2011-07-08 17:51:52 -07001426#ifdef CONFIG_MSM_BUS_SCALING
1427 else if (!strncmp(name, "dtv", 3))
1428 msm_register_device(&msm_dtv_device, data);
1429#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001430 else
1431 printk(KERN_ERR "%s: unknown device! %s\n", __func__, name);
1432}
1433
1434static struct resource resources_sps[] = {
1435 {
1436 .name = "pipe_mem",
1437 .start = 0x12800000,
1438 .end = 0x12800000 + 0x4000 - 1,
1439 .flags = IORESOURCE_MEM,
1440 },
1441 {
1442 .name = "bamdma_dma",
1443 .start = 0x12240000,
1444 .end = 0x12240000 + 0x1000 - 1,
1445 .flags = IORESOURCE_MEM,
1446 },
1447 {
1448 .name = "bamdma_bam",
1449 .start = 0x12244000,
1450 .end = 0x12244000 + 0x4000 - 1,
1451 .flags = IORESOURCE_MEM,
1452 },
1453 {
1454 .name = "bamdma_irq",
1455 .start = SPS_BAM_DMA_IRQ,
1456 .end = SPS_BAM_DMA_IRQ,
1457 .flags = IORESOURCE_IRQ,
1458 },
1459};
1460
1461struct msm_sps_platform_data msm_sps_pdata = {
1462 .bamdma_restricted_pipes = 0x06,
1463};
1464
1465struct platform_device msm_device_sps = {
1466 .name = "msm_sps",
1467 .id = -1,
1468 .num_resources = ARRAY_SIZE(resources_sps),
1469 .resource = resources_sps,
1470 .dev.platform_data = &msm_sps_pdata,
1471};
1472
1473#ifdef CONFIG_MSM_MPM
1474static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] = {
Praveen Chidambaramb3d857c2011-05-31 16:28:07 -06001475 [1] = MSM_GPIO_TO_INT(46),
1476 [2] = MSM_GPIO_TO_INT(150),
1477 [4] = MSM_GPIO_TO_INT(103),
1478 [5] = MSM_GPIO_TO_INT(104),
1479 [6] = MSM_GPIO_TO_INT(105),
1480 [7] = MSM_GPIO_TO_INT(106),
1481 [8] = MSM_GPIO_TO_INT(107),
1482 [9] = MSM_GPIO_TO_INT(7),
1483 [10] = MSM_GPIO_TO_INT(11),
1484 [11] = MSM_GPIO_TO_INT(15),
1485 [12] = MSM_GPIO_TO_INT(19),
1486 [13] = MSM_GPIO_TO_INT(23),
1487 [14] = MSM_GPIO_TO_INT(27),
1488 [15] = MSM_GPIO_TO_INT(31),
1489 [16] = MSM_GPIO_TO_INT(35),
1490 [19] = MSM_GPIO_TO_INT(90),
1491 [20] = MSM_GPIO_TO_INT(92),
1492 [23] = MSM_GPIO_TO_INT(85),
1493 [24] = MSM_GPIO_TO_INT(83),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001494 [25] = USB1_HS_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001495 [27] = HDMI_IRQ,
Praveen Chidambaramb3d857c2011-05-31 16:28:07 -06001496 [29] = MSM_GPIO_TO_INT(10),
1497 [30] = MSM_GPIO_TO_INT(102),
1498 [31] = MSM_GPIO_TO_INT(81),
1499 [32] = MSM_GPIO_TO_INT(78),
1500 [33] = MSM_GPIO_TO_INT(94),
1501 [34] = MSM_GPIO_TO_INT(72),
1502 [35] = MSM_GPIO_TO_INT(39),
1503 [36] = MSM_GPIO_TO_INT(43),
1504 [37] = MSM_GPIO_TO_INT(61),
1505 [38] = MSM_GPIO_TO_INT(50),
1506 [39] = MSM_GPIO_TO_INT(42),
1507 [41] = MSM_GPIO_TO_INT(62),
1508 [42] = MSM_GPIO_TO_INT(76),
1509 [43] = MSM_GPIO_TO_INT(75),
1510 [44] = MSM_GPIO_TO_INT(70),
1511 [45] = MSM_GPIO_TO_INT(69),
1512 [46] = MSM_GPIO_TO_INT(67),
1513 [47] = MSM_GPIO_TO_INT(65),
1514 [48] = MSM_GPIO_TO_INT(58),
1515 [49] = MSM_GPIO_TO_INT(54),
1516 [50] = MSM_GPIO_TO_INT(52),
1517 [51] = MSM_GPIO_TO_INT(49),
1518 [52] = MSM_GPIO_TO_INT(40),
1519 [53] = MSM_GPIO_TO_INT(37),
1520 [54] = MSM_GPIO_TO_INT(24),
1521 [55] = MSM_GPIO_TO_INT(14),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001522};
1523
1524static uint16_t msm_mpm_bypassed_apps_irqs[] = {
1525 TLMM_MSM_SUMMARY_IRQ,
1526 RPM_APCC_CPU0_GP_HIGH_IRQ,
1527 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
1528 RPM_APCC_CPU0_GP_LOW_IRQ,
1529 RPM_APCC_CPU0_WAKE_UP_IRQ,
1530 RPM_APCC_CPU1_GP_HIGH_IRQ,
1531 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
1532 RPM_APCC_CPU1_GP_LOW_IRQ,
1533 RPM_APCC_CPU1_WAKE_UP_IRQ,
1534 MSS_TO_APPS_IRQ_0,
1535 MSS_TO_APPS_IRQ_1,
1536 MSS_TO_APPS_IRQ_2,
1537 MSS_TO_APPS_IRQ_3,
1538 MSS_TO_APPS_IRQ_4,
1539 MSS_TO_APPS_IRQ_5,
1540 MSS_TO_APPS_IRQ_6,
1541 MSS_TO_APPS_IRQ_7,
1542 MSS_TO_APPS_IRQ_8,
1543 MSS_TO_APPS_IRQ_9,
1544 LPASS_SCSS_GP_LOW_IRQ,
1545 LPASS_SCSS_GP_MEDIUM_IRQ,
1546 LPASS_SCSS_GP_HIGH_IRQ,
David Collins5e2b2fd2011-09-08 15:23:30 -07001547 SPS_MTI_30,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001548 SPS_MTI_31,
David Collins5e2b2fd2011-09-08 15:23:30 -07001549 RIVA_APSS_SPARE_IRQ,
David Collins84ecd0a2011-09-27 21:11:11 -07001550 RIVA_APPS_WLAN_SMSM_IRQ,
1551 RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
1552 RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001553};
1554
1555struct msm_mpm_device_data msm_mpm_dev_data = {
1556 .irqs_m2a = msm_mpm_irqs_m2a,
1557 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
1558 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
1559 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
1560 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
1561 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
1562 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
1563 .mpm_apps_ipc_val = BIT(1),
1564 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
1565
1566};
1567#endif
1568
Stephen Boydbb600ae2011-08-02 20:11:40 -07001569static struct clk_lookup msm_clocks_8960_dummy[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001570 CLK_DUMMY("pll2", PLL2, NULL, 0),
1571 CLK_DUMMY("pll8", PLL8, NULL, 0),
1572 CLK_DUMMY("pll4", PLL4, NULL, 0),
1573
1574 CLK_DUMMY("afab_clk", AFAB_CLK, NULL, 0),
1575 CLK_DUMMY("afab_a_clk", AFAB_A_CLK, NULL, 0),
1576 CLK_DUMMY("cfpb_clk", CFPB_CLK, NULL, 0),
1577 CLK_DUMMY("cfpb_a_clk", CFPB_A_CLK, NULL, 0),
1578 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
1579 CLK_DUMMY("dfab_a_clk", DFAB_A_CLK, NULL, 0),
1580 CLK_DUMMY("ebi1_clk", EBI1_CLK, NULL, 0),
1581 CLK_DUMMY("ebi1_a_clk", EBI1_A_CLK, NULL, 0),
1582 CLK_DUMMY("mmfab_clk", MMFAB_CLK, NULL, 0),
1583 CLK_DUMMY("mmfab_a_clk", MMFAB_A_CLK, NULL, 0),
1584 CLK_DUMMY("mmfpb_clk", MMFPB_CLK, NULL, 0),
1585 CLK_DUMMY("mmfpb_a_clk", MMFPB_A_CLK, NULL, 0),
1586 CLK_DUMMY("sfab_clk", SFAB_CLK, NULL, 0),
1587 CLK_DUMMY("sfab_a_clk", SFAB_A_CLK, NULL, 0),
1588 CLK_DUMMY("sfpb_clk", SFPB_CLK, NULL, 0),
1589 CLK_DUMMY("sfpb_a_clk", SFPB_A_CLK, NULL, 0),
1590
Matt Wagantalle2522372011-08-17 14:52:21 -07001591 CLK_DUMMY("core_clk", GSBI1_UART_CLK, NULL, OFF),
1592 CLK_DUMMY("core_clk", GSBI2_UART_CLK, "msm_serial_hsl.0", OFF),
1593 CLK_DUMMY("core_clk", GSBI3_UART_CLK, NULL, OFF),
1594 CLK_DUMMY("core_clk", GSBI4_UART_CLK, NULL, OFF),
1595 CLK_DUMMY("core_clk", GSBI5_UART_CLK, NULL, OFF),
1596 CLK_DUMMY("core_clk", GSBI6_UART_CLK, NULL, OFF),
1597 CLK_DUMMY("core_clk", GSBI7_UART_CLK, NULL, OFF),
1598 CLK_DUMMY("core_clk", GSBI8_UART_CLK, NULL, OFF),
1599 CLK_DUMMY("core_clk", GSBI9_UART_CLK, NULL, OFF),
1600 CLK_DUMMY("core_clk", GSBI10_UART_CLK, NULL, OFF),
1601 CLK_DUMMY("core_clk", GSBI11_UART_CLK, NULL, OFF),
1602 CLK_DUMMY("core_clk", GSBI12_UART_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001603 CLK_DUMMY("core_clk", GSBI1_QUP_CLK, "spi_qsd.0", OFF),
1604 CLK_DUMMY("core_clk", GSBI2_QUP_CLK, NULL, OFF),
1605 CLK_DUMMY("core_clk", GSBI3_QUP_CLK, NULL, OFF),
1606 CLK_DUMMY("core_clk", GSBI4_QUP_CLK, "qup_i2c.4", OFF),
1607 CLK_DUMMY("core_clk", GSBI5_QUP_CLK, NULL, OFF),
1608 CLK_DUMMY("core_clk", GSBI6_QUP_CLK, NULL, OFF),
1609 CLK_DUMMY("core_clk", GSBI7_QUP_CLK, NULL, OFF),
1610 CLK_DUMMY("core_clk", GSBI8_QUP_CLK, NULL, OFF),
1611 CLK_DUMMY("core_clk", GSBI9_QUP_CLK, NULL, OFF),
1612 CLK_DUMMY("core_clk", GSBI10_QUP_CLK, NULL, OFF),
1613 CLK_DUMMY("core_clk", GSBI11_QUP_CLK, NULL, OFF),
1614 CLK_DUMMY("core_clk", GSBI12_QUP_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001615 CLK_DUMMY("core_clk", PDM_CLK, NULL, OFF),
Matt Wagantalld86d6832011-08-17 14:06:55 -07001616 CLK_DUMMY("mem_clk", PMEM_CLK, NULL, OFF),
Matt Wagantallc1205292011-08-11 17:19:31 -07001617 CLK_DUMMY("core_clk", PRNG_CLK, NULL, OFF),
Matt Wagantall37ce3842011-08-17 16:00:36 -07001618 CLK_DUMMY("core_clk", SDC1_CLK, NULL, OFF),
1619 CLK_DUMMY("core_clk", SDC2_CLK, NULL, OFF),
1620 CLK_DUMMY("core_clk", SDC3_CLK, NULL, OFF),
1621 CLK_DUMMY("core_clk", SDC4_CLK, NULL, OFF),
1622 CLK_DUMMY("core_clk", SDC5_CLK, NULL, OFF),
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001623 CLK_DUMMY("core_clk", TSIF_REF_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001624 CLK_DUMMY("core_clk", TSSC_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001625 CLK_DUMMY("usb_hs_clk", USB_HS1_XCVR_CLK, NULL, OFF),
1626 CLK_DUMMY("usb_phy_clk", USB_PHY0_CLK, NULL, OFF),
1627 CLK_DUMMY("usb_fs_src_clk", USB_FS1_SRC_CLK, NULL, OFF),
1628 CLK_DUMMY("usb_fs_clk", USB_FS1_XCVR_CLK, NULL, OFF),
1629 CLK_DUMMY("usb_fs_sys_clk", USB_FS1_SYS_CLK, NULL, OFF),
1630 CLK_DUMMY("usb_fs_src_clk", USB_FS2_SRC_CLK, NULL, OFF),
1631 CLK_DUMMY("usb_fs_clk", USB_FS2_XCVR_CLK, NULL, OFF),
1632 CLK_DUMMY("usb_fs_sys_clk", USB_FS2_SYS_CLK, NULL, OFF),
Matt Wagantallc4b3a4d2011-08-17 16:58:39 -07001633 CLK_DUMMY("iface_clk", CE2_CLK, "qce.0", OFF),
1634 CLK_DUMMY("core_clk", CE1_CORE_CLK, "qce.0", OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001635 CLK_DUMMY("iface_clk", GSBI1_P_CLK, "spi_qsd.0", OFF),
1636 CLK_DUMMY("iface_clk", GSBI2_P_CLK,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001637 "msm_serial_hsl.0", OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001638 CLK_DUMMY("iface_clk", GSBI3_P_CLK, NULL, OFF),
Matt Wagantallac294852011-08-17 15:44:58 -07001639 CLK_DUMMY("iface_clk", GSBI4_P_CLK, "qup_i2c.4", OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001640 CLK_DUMMY("iface_clk", GSBI5_P_CLK, NULL, OFF),
Matt Wagantalle2522372011-08-17 14:52:21 -07001641 CLK_DUMMY("iface_clk", GSBI6_P_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001642 CLK_DUMMY("iface_clk", GSBI7_P_CLK, NULL, OFF),
1643 CLK_DUMMY("iface_clk", GSBI8_P_CLK, NULL, OFF),
1644 CLK_DUMMY("iface_clk", GSBI9_P_CLK, NULL, OFF),
1645 CLK_DUMMY("iface_clk", GSBI10_P_CLK, NULL, OFF),
1646 CLK_DUMMY("iface_clk", GSBI11_P_CLK, NULL, OFF),
1647 CLK_DUMMY("iface_clk", GSBI12_P_CLK, NULL, OFF),
1648 CLK_DUMMY("iface_clk", GSBI12_P_CLK, NULL, OFF),
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001649 CLK_DUMMY("iface_clk", TSIF_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001650 CLK_DUMMY("usb_fs_pclk", USB_FS1_P_CLK, NULL, OFF),
1651 CLK_DUMMY("usb_fs_pclk", USB_FS2_P_CLK, NULL, OFF),
1652 CLK_DUMMY("usb_hs_pclk", USB_HS1_P_CLK, NULL, OFF),
Matt Wagantall37ce3842011-08-17 16:00:36 -07001653 CLK_DUMMY("iface_clk", SDC1_P_CLK, NULL, OFF),
1654 CLK_DUMMY("iface_clk", SDC2_P_CLK, NULL, OFF),
1655 CLK_DUMMY("iface_clk", SDC3_P_CLK, NULL, OFF),
1656 CLK_DUMMY("iface_clk", SDC4_P_CLK, NULL, OFF),
1657 CLK_DUMMY("iface_clk", SDC5_P_CLK, NULL, OFF),
Matt Wagantalle1a86062011-08-18 17:46:10 -07001658 CLK_DUMMY("core_clk", ADM0_CLK, NULL, OFF),
1659 CLK_DUMMY("iface_clk", ADM0_P_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001660 CLK_DUMMY("iface_clk", PMIC_ARB0_P_CLK, NULL, OFF),
1661 CLK_DUMMY("iface_clk", PMIC_ARB1_P_CLK, NULL, OFF),
1662 CLK_DUMMY("core_clk", PMIC_SSBI2_CLK, NULL, OFF),
1663 CLK_DUMMY("mem_clk", RPM_MSG_RAM_P_CLK, NULL, OFF),
1664 CLK_DUMMY("core_clk", AMP_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001665 CLK_DUMMY("cam_clk", CAM0_CLK, NULL, OFF),
1666 CLK_DUMMY("cam_clk", CAM1_CLK, NULL, OFF),
1667 CLK_DUMMY("csi_src_clk", CSI0_SRC_CLK, NULL, OFF),
1668 CLK_DUMMY("csi_src_clk", CSI1_SRC_CLK, NULL, OFF),
1669 CLK_DUMMY("csi_clk", CSI0_CLK, NULL, OFF),
1670 CLK_DUMMY("csi_clk", CSI1_CLK, NULL, OFF),
1671 CLK_DUMMY("csi_pix_clk", CSI_PIX_CLK, NULL, OFF),
1672 CLK_DUMMY("csi_rdi_clk", CSI_RDI_CLK, NULL, OFF),
1673 CLK_DUMMY("csiphy_timer_src_clk", CSIPHY_TIMER_SRC_CLK, NULL, OFF),
1674 CLK_DUMMY("csi0phy_timer_clk", CSIPHY0_TIMER_CLK, NULL, OFF),
1675 CLK_DUMMY("csi1phy_timer_clk", CSIPHY1_TIMER_CLK, NULL, OFF),
1676 CLK_DUMMY("dsi_byte_div_clk", DSI1_BYTE_CLK, "mipi_dsi.1", OFF),
1677 CLK_DUMMY("dsi_byte_div_clk", DSI2_BYTE_CLK, "mipi_dsi.2", OFF),
1678 CLK_DUMMY("dsi_esc_clk", DSI1_ESC_CLK, "mipi_dsi.1", OFF),
1679 CLK_DUMMY("dsi_esc_clk", DSI2_ESC_CLK, "mipi_dsi.2", OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001680 CLK_DUMMY("core_clk", GFX2D0_CLK, NULL, OFF),
1681 CLK_DUMMY("core_clk", GFX2D1_CLK, NULL, OFF),
1682 CLK_DUMMY("core_clk", GFX3D_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001683 CLK_DUMMY("ijpeg_clk", IJPEG_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001684 CLK_DUMMY("mem_clk", IMEM_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001685 CLK_DUMMY("core_clk", JPEGD_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001686 CLK_DUMMY("mdp_clk", MDP_CLK, NULL, OFF),
1687 CLK_DUMMY("mdp_vsync_clk", MDP_VSYNC_CLK, NULL, OFF),
1688 CLK_DUMMY("lut_mdp", LUT_MDP_CLK, NULL, OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -07001689 CLK_DUMMY("core_clk", ROT_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001690 CLK_DUMMY("tv_src_clk", TV_SRC_CLK, NULL, OFF),
1691 CLK_DUMMY("tv_enc_clk", TV_ENC_CLK, NULL, OFF),
1692 CLK_DUMMY("tv_dac_clk", TV_DAC_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001693 CLK_DUMMY("core_clk", VCODEC_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001694 CLK_DUMMY("mdp_tv_clk", MDP_TV_CLK, NULL, OFF),
1695 CLK_DUMMY("hdmi_clk", HDMI_TV_CLK, NULL, OFF),
1696 CLK_DUMMY("hdmi_app_clk", HDMI_APP_CLK, NULL, OFF),
1697 CLK_DUMMY("vpe_clk", VPE_CLK, NULL, OFF),
1698 CLK_DUMMY("vfe_clk", VFE_CLK, NULL, OFF),
1699 CLK_DUMMY("csi_vfe_clk", CSI0_VFE_CLK, NULL, OFF),
1700 CLK_DUMMY("vfe_axi_clk", VFE_AXI_CLK, NULL, OFF),
1701 CLK_DUMMY("ijpeg_axi_clk", IJPEG_AXI_CLK, NULL, OFF),
1702 CLK_DUMMY("mdp_axi_clk", MDP_AXI_CLK, NULL, OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -07001703 CLK_DUMMY("bus_clk", ROT_AXI_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001704 CLK_DUMMY("vcodec_axi_clk", VCODEC_AXI_CLK, NULL, OFF),
1705 CLK_DUMMY("vcodec_axi_a_clk", VCODEC_AXI_A_CLK, NULL, OFF),
1706 CLK_DUMMY("vcodec_axi_b_clk", VCODEC_AXI_B_CLK, NULL, OFF),
1707 CLK_DUMMY("vpe_axi_clk", VPE_AXI_CLK, NULL, OFF),
1708 CLK_DUMMY("amp_pclk", AMP_P_CLK, NULL, OFF),
1709 CLK_DUMMY("csi_pclk", CSI0_P_CLK, NULL, OFF),
1710 CLK_DUMMY("dsi_m_pclk", DSI1_M_P_CLK, "mipi_dsi.1", OFF),
1711 CLK_DUMMY("dsi_s_pclk", DSI1_S_P_CLK, "mipi_dsi.1", OFF),
1712 CLK_DUMMY("dsi_m_pclk", DSI2_M_P_CLK, "mipi_dsi.2", OFF),
1713 CLK_DUMMY("dsi_s_pclk", DSI2_S_P_CLK, "mipi_dsi.2", OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001714 CLK_DUMMY("iface_clk", GFX2D0_P_CLK, NULL, OFF),
1715 CLK_DUMMY("iface_clk", GFX2D1_P_CLK, NULL, OFF),
1716 CLK_DUMMY("iface_clk", GFX3D_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001717 CLK_DUMMY("hdmi_m_pclk", HDMI_M_P_CLK, NULL, OFF),
1718 CLK_DUMMY("hdmi_s_pclk", HDMI_S_P_CLK, NULL, OFF),
1719 CLK_DUMMY("ijpeg_pclk", IJPEG_P_CLK, NULL, OFF),
1720 CLK_DUMMY("jpegd_pclk", JPEGD_P_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001721 CLK_DUMMY("mem_iface_clk", IMEM_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001722 CLK_DUMMY("mdp_pclk", MDP_P_CLK, NULL, OFF),
Matt Wagantalle604d712011-10-21 15:38:18 -07001723 CLK_DUMMY("iface_clk", SMMU_P_CLK, NULL, OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -07001724 CLK_DUMMY("iface_clk", ROT_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001725 CLK_DUMMY("tv_enc_pclk", TV_ENC_P_CLK, NULL, OFF),
1726 CLK_DUMMY("vcodec_pclk", VCODEC_P_CLK, NULL, OFF),
1727 CLK_DUMMY("vfe_pclk", VFE_P_CLK, NULL, OFF),
1728 CLK_DUMMY("vpe_pclk", VPE_P_CLK, NULL, OFF),
1729 CLK_DUMMY("mi2s_osr_clk", MI2S_OSR_CLK, NULL, OFF),
1730 CLK_DUMMY("mi2s_bit_clk", MI2S_BIT_CLK, NULL, OFF),
1731 CLK_DUMMY("i2s_mic_osr_clk", CODEC_I2S_MIC_OSR_CLK, NULL, OFF),
1732 CLK_DUMMY("i2s_mic_bit_clk", CODEC_I2S_MIC_BIT_CLK, NULL, OFF),
1733 CLK_DUMMY("i2s_mic_osr_clk", SPARE_I2S_MIC_OSR_CLK, NULL, OFF),
1734 CLK_DUMMY("i2s_mic_bit_clk", SPARE_I2S_MIC_BIT_CLK, NULL, OFF),
1735 CLK_DUMMY("i2s_spkr_osr_clk", CODEC_I2S_SPKR_OSR_CLK, NULL, OFF),
1736 CLK_DUMMY("i2s_spkr_bit_clk", CODEC_I2S_SPKR_BIT_CLK, NULL, OFF),
1737 CLK_DUMMY("i2s_spkr_osr_clk", SPARE_I2S_SPKR_OSR_CLK, NULL, OFF),
1738 CLK_DUMMY("i2s_spkr_bit_clk", SPARE_I2S_SPKR_BIT_CLK, NULL, OFF),
1739 CLK_DUMMY("pcm_clk", PCM_CLK, NULL, OFF),
Matt Wagantalle604d712011-10-21 15:38:18 -07001740 CLK_DUMMY("core_clk", JPEGD_AXI_CLK, NULL, 0),
1741 CLK_DUMMY("core_clk", VFE_AXI_CLK, NULL, 0),
1742 CLK_DUMMY("core_clk", VCODEC_AXI_CLK, NULL, 0),
1743 CLK_DUMMY("core_clk", GFX3D_CLK, NULL, 0),
1744 CLK_DUMMY("core_clk", GFX2D0_CLK, NULL, 0),
1745 CLK_DUMMY("core_clk", GFX2D1_CLK, NULL, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001746
1747 CLK_DUMMY("dfab_dsps_clk", DFAB_DSPS_CLK, NULL, 0),
1748 CLK_DUMMY("dfab_usb_hs_clk", DFAB_USB_HS_CLK, NULL, 0),
Matt Wagantall37ce3842011-08-17 16:00:36 -07001749 CLK_DUMMY("bus_clk", DFAB_SDC1_CLK, "msm_sdcc.1", 0),
1750 CLK_DUMMY("bus_clk", DFAB_SDC2_CLK, "msm_sdcc.2", 0),
1751 CLK_DUMMY("bus_clk", DFAB_SDC3_CLK, "msm_sdcc.3", 0),
1752 CLK_DUMMY("bus_clk", DFAB_SDC4_CLK, "msm_sdcc.4", 0),
1753 CLK_DUMMY("bus_clk", DFAB_SDC5_CLK, "msm_sdcc.5", 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001754 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
1755 CLK_DUMMY("dma_bam_pclk", DMA_BAM_P_CLK, NULL, 0),
1756};
1757
Stephen Boydbb600ae2011-08-02 20:11:40 -07001758struct clock_init_data msm8960_dummy_clock_init_data __initdata = {
1759 .table = msm_clocks_8960_dummy,
1760 .size = ARRAY_SIZE(msm_clocks_8960_dummy),
1761};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001762
1763#define LPASS_SLIMBUS_PHYS 0x28080000
1764#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
Sagar Dhariacc969452011-09-19 10:34:30 -06001765#define LPASS_SLIMBUS_SLEW (MSM8960_TLMM_PHYS + 0x207C)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001766/* Board info for the slimbus slave device */
1767static struct resource slimbus_res[] = {
1768 {
1769 .start = LPASS_SLIMBUS_PHYS,
1770 .end = LPASS_SLIMBUS_PHYS + 8191,
1771 .flags = IORESOURCE_MEM,
1772 .name = "slimbus_physical",
1773 },
1774 {
1775 .start = LPASS_SLIMBUS_BAM_PHYS,
1776 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
1777 .flags = IORESOURCE_MEM,
1778 .name = "slimbus_bam_physical",
1779 },
1780 {
Sagar Dhariacc969452011-09-19 10:34:30 -06001781 .start = LPASS_SLIMBUS_SLEW,
1782 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
1783 .flags = IORESOURCE_MEM,
1784 .name = "slimbus_slew_reg",
1785 },
1786 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001787 .start = SLIMBUS0_CORE_EE1_IRQ,
1788 .end = SLIMBUS0_CORE_EE1_IRQ,
1789 .flags = IORESOURCE_IRQ,
1790 .name = "slimbus_irq",
1791 },
1792 {
1793 .start = SLIMBUS0_BAM_EE1_IRQ,
1794 .end = SLIMBUS0_BAM_EE1_IRQ,
1795 .flags = IORESOURCE_IRQ,
1796 .name = "slimbus_bam_irq",
1797 },
1798};
1799
1800struct platform_device msm_slim_ctrl = {
1801 .name = "msm_slim_ctrl",
1802 .id = 1,
1803 .num_resources = ARRAY_SIZE(slimbus_res),
1804 .resource = slimbus_res,
1805 .dev = {
1806 .coherent_dma_mask = 0xffffffffULL,
1807 },
1808};
1809
1810#ifdef CONFIG_MSM_BUS_SCALING
1811static struct msm_bus_vectors grp3d_init_vectors[] = {
1812 {
1813 .src = MSM_BUS_MASTER_GRAPHICS_3D,
1814 .dst = MSM_BUS_SLAVE_EBI_CH0,
1815 .ab = 0,
1816 .ib = 0,
1817 },
1818};
1819
Lucille Sylvester34ec3692011-08-16 16:28:04 -06001820static struct msm_bus_vectors grp3d_low_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001821 {
1822 .src = MSM_BUS_MASTER_GRAPHICS_3D,
1823 .dst = MSM_BUS_SLAVE_EBI_CH0,
1824 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07001825 .ib = KGSL_CONVERT_TO_MBPS(1200),
Lucille Sylvester34ec3692011-08-16 16:28:04 -06001826 },
1827};
1828
1829static struct msm_bus_vectors grp3d_nominal_low_vectors[] = {
1830 {
1831 .src = MSM_BUS_MASTER_GRAPHICS_3D,
1832 .dst = MSM_BUS_SLAVE_EBI_CH0,
1833 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07001834 .ib = KGSL_CONVERT_TO_MBPS(2048),
Lucille Sylvester34ec3692011-08-16 16:28:04 -06001835 },
1836};
1837
1838static struct msm_bus_vectors grp3d_nominal_high_vectors[] = {
1839 {
1840 .src = MSM_BUS_MASTER_GRAPHICS_3D,
1841 .dst = MSM_BUS_SLAVE_EBI_CH0,
1842 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07001843 .ib = KGSL_CONVERT_TO_MBPS(2656),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001844 },
1845};
1846
1847static struct msm_bus_vectors grp3d_max_vectors[] = {
1848 {
1849 .src = MSM_BUS_MASTER_GRAPHICS_3D,
1850 .dst = MSM_BUS_SLAVE_EBI_CH0,
1851 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07001852 .ib = KGSL_CONVERT_TO_MBPS(3968),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001853 },
1854};
1855
1856static struct msm_bus_paths grp3d_bus_scale_usecases[] = {
1857 {
1858 ARRAY_SIZE(grp3d_init_vectors),
1859 grp3d_init_vectors,
1860 },
1861 {
Lucille Sylvester34ec3692011-08-16 16:28:04 -06001862 ARRAY_SIZE(grp3d_low_vectors),
1863 grp3d_low_vectors,
1864 },
1865 {
1866 ARRAY_SIZE(grp3d_nominal_low_vectors),
1867 grp3d_nominal_low_vectors,
1868 },
1869 {
1870 ARRAY_SIZE(grp3d_nominal_high_vectors),
1871 grp3d_nominal_high_vectors,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001872 },
1873 {
1874 ARRAY_SIZE(grp3d_max_vectors),
1875 grp3d_max_vectors,
1876 },
1877};
1878
1879static struct msm_bus_scale_pdata grp3d_bus_scale_pdata = {
1880 grp3d_bus_scale_usecases,
1881 ARRAY_SIZE(grp3d_bus_scale_usecases),
1882 .name = "grp3d",
1883};
1884
1885static struct msm_bus_vectors grp2d0_init_vectors[] = {
1886 {
1887 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
1888 .dst = MSM_BUS_SLAVE_EBI_CH0,
1889 .ab = 0,
1890 .ib = 0,
1891 },
1892};
1893
1894static struct msm_bus_vectors grp2d0_max_vectors[] = {
1895 {
1896 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
1897 .dst = MSM_BUS_SLAVE_EBI_CH0,
1898 .ab = 0,
Suman Tatiraju903a0ef2011-09-30 16:53:57 -07001899 .ib = KGSL_CONVERT_TO_MBPS(1200),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001900 },
1901};
1902
1903static struct msm_bus_paths grp2d0_bus_scale_usecases[] = {
1904 {
1905 ARRAY_SIZE(grp2d0_init_vectors),
1906 grp2d0_init_vectors,
1907 },
1908 {
1909 ARRAY_SIZE(grp2d0_max_vectors),
1910 grp2d0_max_vectors,
1911 },
1912};
1913
1914struct msm_bus_scale_pdata grp2d0_bus_scale_pdata = {
1915 grp2d0_bus_scale_usecases,
1916 ARRAY_SIZE(grp2d0_bus_scale_usecases),
1917 .name = "grp2d0",
1918};
1919
1920static struct msm_bus_vectors grp2d1_init_vectors[] = {
1921 {
1922 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
1923 .dst = MSM_BUS_SLAVE_EBI_CH0,
1924 .ab = 0,
1925 .ib = 0,
1926 },
1927};
1928
1929static struct msm_bus_vectors grp2d1_max_vectors[] = {
1930 {
1931 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
1932 .dst = MSM_BUS_SLAVE_EBI_CH0,
1933 .ab = 0,
Suman Tatiraju903a0ef2011-09-30 16:53:57 -07001934 .ib = KGSL_CONVERT_TO_MBPS(1200),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001935 },
1936};
1937
1938static struct msm_bus_paths grp2d1_bus_scale_usecases[] = {
1939 {
1940 ARRAY_SIZE(grp2d1_init_vectors),
1941 grp2d1_init_vectors,
1942 },
1943 {
1944 ARRAY_SIZE(grp2d1_max_vectors),
1945 grp2d1_max_vectors,
1946 },
1947};
1948
1949struct msm_bus_scale_pdata grp2d1_bus_scale_pdata = {
1950 grp2d1_bus_scale_usecases,
1951 ARRAY_SIZE(grp2d1_bus_scale_usecases),
1952 .name = "grp2d1",
1953};
1954#endif
1955
1956static struct resource kgsl_3d0_resources[] = {
1957 {
1958 .name = KGSL_3D0_REG_MEMORY,
1959 .start = 0x04300000, /* GFX3D address */
1960 .end = 0x0431ffff,
1961 .flags = IORESOURCE_MEM,
1962 },
1963 {
1964 .name = KGSL_3D0_IRQ,
1965 .start = GFX3D_IRQ,
1966 .end = GFX3D_IRQ,
1967 .flags = IORESOURCE_IRQ,
1968 },
1969};
1970
1971static struct kgsl_device_platform_data kgsl_3d0_pdata = {
1972 .pwr_data = {
1973 .pwrlevel = {
1974 {
Lucille Sylvester34ec3692011-08-16 16:28:04 -06001975 .gpu_freq = 400000000,
1976 .bus_freq = 4,
Lucille Sylvester596d4c22011-10-19 18:04:01 -06001977 .io_fraction = 0,
Lucille Sylvester34ec3692011-08-16 16:28:04 -06001978 },
1979 {
1980 .gpu_freq = 300000000,
1981 .bus_freq = 3,
Lucille Sylvester596d4c22011-10-19 18:04:01 -06001982 .io_fraction = 33,
Lucille Sylvester34ec3692011-08-16 16:28:04 -06001983 },
1984 {
1985 .gpu_freq = 200000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001986 .bus_freq = 2,
Lucille Sylvester596d4c22011-10-19 18:04:01 -06001987 .io_fraction = 100,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001988 },
1989 {
Lucille Sylvester34ec3692011-08-16 16:28:04 -06001990 .gpu_freq = 128000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001991 .bus_freq = 1,
Lucille Sylvester596d4c22011-10-19 18:04:01 -06001992 .io_fraction = 100,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001993 },
1994 {
Lucille Sylvester34ec3692011-08-16 16:28:04 -06001995 .gpu_freq = 27000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001996 .bus_freq = 0,
1997 },
1998 },
Lucille Sylvester5d0ac132011-09-21 10:15:01 -06001999 .init_level = 0,
Lucille Sylvester34ec3692011-08-16 16:28:04 -06002000 .num_levels = 5,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002001 .set_grp_async = NULL,
2002 .idle_timeout = HZ/5,
Jeremy Gebbend3342ee2011-10-18 09:53:17 -06002003 .nap_allowed = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002004 },
2005 .clk = {
2006 .name = {
Matt Wagantall9dc01632011-08-17 18:55:04 -07002007 .clk = "core_clk",
2008 .pclk = "iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002009 },
2010#ifdef CONFIG_MSM_BUS_SCALING
2011 .bus_scale_table = &grp3d_bus_scale_pdata,
2012#endif
2013 },
2014 .imem_clk_name = {
2015 .clk = NULL,
Matt Wagantall9dc01632011-08-17 18:55:04 -07002016 .pclk = "mem_iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002017 },
Shubhraprakash Das767fdda2011-08-15 15:49:45 -06002018 .iommu_user_ctx_name = "gfx3d_user",
2019 .iommu_priv_ctx_name = NULL,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002020};
2021
2022struct platform_device msm_kgsl_3d0 = {
2023 .name = "kgsl-3d0",
2024 .id = 0,
2025 .num_resources = ARRAY_SIZE(kgsl_3d0_resources),
2026 .resource = kgsl_3d0_resources,
2027 .dev = {
2028 .platform_data = &kgsl_3d0_pdata,
2029 },
2030};
2031
2032static struct resource kgsl_2d0_resources[] = {
2033 {
2034 .name = KGSL_2D0_REG_MEMORY,
2035 .start = 0x04100000, /* Z180 base address */
2036 .end = 0x04100FFF,
2037 .flags = IORESOURCE_MEM,
2038 },
2039 {
2040 .name = KGSL_2D0_IRQ,
2041 .start = GFX2D0_IRQ,
2042 .end = GFX2D0_IRQ,
2043 .flags = IORESOURCE_IRQ,
2044 },
2045};
2046
2047static struct kgsl_device_platform_data kgsl_2d0_pdata = {
2048 .pwr_data = {
2049 .pwrlevel = {
2050 {
2051 .gpu_freq = 200000000,
2052 .bus_freq = 1,
2053 },
2054 {
2055 .gpu_freq = 200000000,
2056 .bus_freq = 0,
2057 },
2058 },
2059 .init_level = 0,
2060 .num_levels = 2,
2061 .set_grp_async = NULL,
2062 .idle_timeout = HZ/10,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002063 .nap_allowed = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002064 },
2065 .clk = {
2066 .name = {
2067 /* note: 2d clocks disabled on v1 */
Matt Wagantall9dc01632011-08-17 18:55:04 -07002068 .clk = "core_clk",
2069 .pclk = "iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002070 },
2071#ifdef CONFIG_MSM_BUS_SCALING
2072 .bus_scale_table = &grp2d0_bus_scale_pdata,
2073#endif
2074 },
Shubhraprakash Das767fdda2011-08-15 15:49:45 -06002075 .iommu_user_ctx_name = "gfx2d0_2d0",
2076 .iommu_priv_ctx_name = NULL,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002077};
2078
2079struct platform_device msm_kgsl_2d0 = {
2080 .name = "kgsl-2d0",
2081 .id = 0,
2082 .num_resources = ARRAY_SIZE(kgsl_2d0_resources),
2083 .resource = kgsl_2d0_resources,
2084 .dev = {
2085 .platform_data = &kgsl_2d0_pdata,
2086 },
2087};
2088
2089static struct resource kgsl_2d1_resources[] = {
2090 {
2091 .name = KGSL_2D1_REG_MEMORY,
2092 .start = 0x04200000, /* Z180 device 1 base address */
2093 .end = 0x04200FFF,
2094 .flags = IORESOURCE_MEM,
2095 },
2096 {
2097 .name = KGSL_2D1_IRQ,
2098 .start = GFX2D1_IRQ,
2099 .end = GFX2D1_IRQ,
2100 .flags = IORESOURCE_IRQ,
2101 },
2102};
2103
2104static struct kgsl_device_platform_data kgsl_2d1_pdata = {
2105 .pwr_data = {
2106 .pwrlevel = {
2107 {
2108 .gpu_freq = 200000000,
2109 .bus_freq = 1,
2110 },
2111 {
2112 .gpu_freq = 200000000,
2113 .bus_freq = 0,
2114 },
2115 },
2116 .init_level = 0,
2117 .num_levels = 2,
2118 .set_grp_async = NULL,
2119 .idle_timeout = HZ/10,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002120 .nap_allowed = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002121 },
2122 .clk = {
2123 .name = {
Matt Wagantall9dc01632011-08-17 18:55:04 -07002124 .clk = "core_clk",
2125 .pclk = "iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002126 },
2127#ifdef CONFIG_MSM_BUS_SCALING
2128 .bus_scale_table = &grp2d1_bus_scale_pdata,
2129#endif
2130 },
Shubhraprakash Das767fdda2011-08-15 15:49:45 -06002131 .iommu_user_ctx_name = "gfx2d1_2d1",
2132 .iommu_priv_ctx_name = NULL,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002133};
2134
2135struct platform_device msm_kgsl_2d1 = {
2136 .name = "kgsl-2d1",
2137 .id = 1,
2138 .num_resources = ARRAY_SIZE(kgsl_2d1_resources),
2139 .resource = kgsl_2d1_resources,
2140 .dev = {
2141 .platform_data = &kgsl_2d1_pdata,
2142 },
2143};
2144
2145#ifdef CONFIG_MSM_GEMINI
2146static struct resource msm_gemini_resources[] = {
2147 {
2148 .start = 0x04600000,
2149 .end = 0x04600000 + SZ_1M - 1,
2150 .flags = IORESOURCE_MEM,
2151 },
2152 {
2153 .start = JPEG_IRQ,
2154 .end = JPEG_IRQ,
2155 .flags = IORESOURCE_IRQ,
2156 },
2157};
2158
2159struct platform_device msm8960_gemini_device = {
2160 .name = "msm_gemini",
2161 .resource = msm_gemini_resources,
2162 .num_resources = ARRAY_SIZE(msm_gemini_resources),
2163};
2164#endif
2165
2166struct msm_rpm_map_data rpm_map_data[] __initdata = {
2167 MSM_RPM_MAP(TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
2168 MSM_RPM_MAP(TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
2169
2170 MSM_RPM_MAP(RPM_CTL, RPM_CTL, 1),
2171
2172 MSM_RPM_MAP(CXO_CLK, CXO_CLK, 1),
2173 MSM_RPM_MAP(PXO_CLK, PXO_CLK, 1),
2174 MSM_RPM_MAP(APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
2175 MSM_RPM_MAP(SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
2176 MSM_RPM_MAP(MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
2177 MSM_RPM_MAP(DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
2178 MSM_RPM_MAP(SFPB_CLK, SFPB_CLK, 1),
2179 MSM_RPM_MAP(CFPB_CLK, CFPB_CLK, 1),
2180 MSM_RPM_MAP(MMFPB_CLK, MMFPB_CLK, 1),
2181 MSM_RPM_MAP(EBI1_CLK, EBI1_CLK, 1),
2182
2183 MSM_RPM_MAP(APPS_FABRIC_CFG_HALT_0, APPS_FABRIC_CFG_HALT, 2),
2184 MSM_RPM_MAP(APPS_FABRIC_CFG_CLKMOD_0, APPS_FABRIC_CFG_CLKMOD, 3),
2185 MSM_RPM_MAP(APPS_FABRIC_CFG_IOCTL, APPS_FABRIC_CFG_IOCTL, 1),
2186 MSM_RPM_MAP(APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
2187
2188 MSM_RPM_MAP(SYS_FABRIC_CFG_HALT_0, SYS_FABRIC_CFG_HALT, 2),
2189 MSM_RPM_MAP(SYS_FABRIC_CFG_CLKMOD_0, SYS_FABRIC_CFG_CLKMOD, 3),
2190 MSM_RPM_MAP(SYS_FABRIC_CFG_IOCTL, SYS_FABRIC_CFG_IOCTL, 1),
Eugene Seahd9040ad2011-07-11 13:20:54 -06002191 MSM_RPM_MAP(SYSTEM_FABRIC_ARB_0, SYSTEM_FABRIC_ARB, 29),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002192
2193 MSM_RPM_MAP(MMSS_FABRIC_CFG_HALT_0, MMSS_FABRIC_CFG_HALT, 2),
2194 MSM_RPM_MAP(MMSS_FABRIC_CFG_CLKMOD_0, MMSS_FABRIC_CFG_CLKMOD, 3),
2195 MSM_RPM_MAP(MMSS_FABRIC_CFG_IOCTL, MMSS_FABRIC_CFG_IOCTL, 1),
2196 MSM_RPM_MAP(MM_FABRIC_ARB_0, MM_FABRIC_ARB, 23),
2197
2198 MSM_RPM_MAP(PM8921_S1_0, PM8921_S1, 2),
2199 MSM_RPM_MAP(PM8921_S2_0, PM8921_S2, 2),
2200 MSM_RPM_MAP(PM8921_S3_0, PM8921_S3, 2),
2201 MSM_RPM_MAP(PM8921_S4_0, PM8921_S4, 2),
2202 MSM_RPM_MAP(PM8921_S5_0, PM8921_S5, 2),
2203 MSM_RPM_MAP(PM8921_S6_0, PM8921_S6, 2),
2204 MSM_RPM_MAP(PM8921_S7_0, PM8921_S7, 2),
2205 MSM_RPM_MAP(PM8921_S8_0, PM8921_S8, 2),
2206 MSM_RPM_MAP(PM8921_L1_0, PM8921_L1, 2),
2207 MSM_RPM_MAP(PM8921_L2_0, PM8921_L2, 2),
2208 MSM_RPM_MAP(PM8921_L3_0, PM8921_L3, 2),
2209 MSM_RPM_MAP(PM8921_L4_0, PM8921_L4, 2),
2210 MSM_RPM_MAP(PM8921_L5_0, PM8921_L5, 2),
2211 MSM_RPM_MAP(PM8921_L6_0, PM8921_L6, 2),
2212 MSM_RPM_MAP(PM8921_L7_0, PM8921_L7, 2),
2213 MSM_RPM_MAP(PM8921_L8_0, PM8921_L8, 2),
2214 MSM_RPM_MAP(PM8921_L9_0, PM8921_L9, 2),
2215 MSM_RPM_MAP(PM8921_L10_0, PM8921_L10, 2),
2216 MSM_RPM_MAP(PM8921_L11_0, PM8921_L11, 2),
2217 MSM_RPM_MAP(PM8921_L12_0, PM8921_L12, 2),
2218 MSM_RPM_MAP(PM8921_L13_0, PM8921_L13, 2),
2219 MSM_RPM_MAP(PM8921_L14_0, PM8921_L14, 2),
2220 MSM_RPM_MAP(PM8921_L15_0, PM8921_L15, 2),
2221 MSM_RPM_MAP(PM8921_L16_0, PM8921_L16, 2),
2222 MSM_RPM_MAP(PM8921_L17_0, PM8921_L17, 2),
2223 MSM_RPM_MAP(PM8921_L18_0, PM8921_L18, 2),
2224 MSM_RPM_MAP(PM8921_L19_0, PM8921_L19, 2),
2225 MSM_RPM_MAP(PM8921_L20_0, PM8921_L20, 2),
2226 MSM_RPM_MAP(PM8921_L21_0, PM8921_L21, 2),
2227 MSM_RPM_MAP(PM8921_L22_0, PM8921_L22, 2),
2228 MSM_RPM_MAP(PM8921_L23_0, PM8921_L23, 2),
2229 MSM_RPM_MAP(PM8921_L24_0, PM8921_L24, 2),
2230 MSM_RPM_MAP(PM8921_L25_0, PM8921_L25, 2),
2231 MSM_RPM_MAP(PM8921_L26_0, PM8921_L26, 2),
2232 MSM_RPM_MAP(PM8921_L27_0, PM8921_L27, 2),
2233 MSM_RPM_MAP(PM8921_L28_0, PM8921_L28, 2),
2234 MSM_RPM_MAP(PM8921_L29_0, PM8921_L29, 2),
2235 MSM_RPM_MAP(PM8921_CLK1_0, PM8921_CLK1, 2),
2236 MSM_RPM_MAP(PM8921_CLK2_0, PM8921_CLK2, 2),
2237 MSM_RPM_MAP(PM8921_LVS1, PM8921_LVS1, 1),
2238 MSM_RPM_MAP(PM8921_LVS2, PM8921_LVS2, 1),
2239 MSM_RPM_MAP(PM8921_LVS3, PM8921_LVS3, 1),
2240 MSM_RPM_MAP(PM8921_LVS4, PM8921_LVS4, 1),
2241 MSM_RPM_MAP(PM8921_LVS5, PM8921_LVS5, 1),
2242 MSM_RPM_MAP(PM8921_LVS6, PM8921_LVS6, 1),
2243 MSM_RPM_MAP(PM8921_LVS7, PM8921_LVS7, 1),
2244 MSM_RPM_MAP(NCP_0, NCP, 2),
2245 MSM_RPM_MAP(CXO_BUFFERS, CXO_BUFFERS, 1),
2246 MSM_RPM_MAP(USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
2247 MSM_RPM_MAP(HDMI_SWITCH, HDMI_SWITCH, 1),
Praveen Chidambaram27658c22011-07-07 11:00:49 -06002248 MSM_RPM_MAP(DDR_DMM_0, DDR_DMM, 2),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002249
2250};
2251unsigned int rpm_map_data_size = ARRAY_SIZE(rpm_map_data);
2252
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06002253struct platform_device msm_rpm_device = {
2254 .name = "msm_rpm",
2255 .id = -1,
2256};
2257
Praveen Chidambaram7a712232011-10-28 13:39:45 -06002258static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
2259 .phys_addr_base = 0x0010D204,
2260 .phys_size = SZ_8K,
2261};
2262
2263struct platform_device msm_rpm_stat_device = {
2264 .name = "msm_rpm_stat",
2265 .id = -1,
2266 .dev = {
2267 .platform_data = &msm_rpm_stat_pdata,
2268 },
2269};
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06002270
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002271struct platform_device msm_bus_sys_fabric = {
2272 .name = "msm_bus_fabric",
2273 .id = MSM_BUS_FAB_SYSTEM,
2274};
2275struct platform_device msm_bus_apps_fabric = {
2276 .name = "msm_bus_fabric",
2277 .id = MSM_BUS_FAB_APPSS,
2278};
2279struct platform_device msm_bus_mm_fabric = {
2280 .name = "msm_bus_fabric",
2281 .id = MSM_BUS_FAB_MMSS,
2282};
2283struct platform_device msm_bus_sys_fpb = {
2284 .name = "msm_bus_fabric",
2285 .id = MSM_BUS_FAB_SYSTEM_FPB,
2286};
2287struct platform_device msm_bus_cpss_fpb = {
2288 .name = "msm_bus_fabric",
2289 .id = MSM_BUS_FAB_CPSS_FPB,
2290};
2291
2292/* Sensors DSPS platform data */
2293#ifdef CONFIG_MSM_DSPS
2294
2295#define PPSS_REG_PHYS_BASE 0x12080000
2296
2297static struct dsps_clk_info dsps_clks[] = {};
2298static struct dsps_regulator_info dsps_regs[] = {};
2299
2300/*
2301 * Note: GPIOs field is intialized in run-time at the function
2302 * msm8960_init_dsps().
2303 */
2304
2305struct msm_dsps_platform_data msm_dsps_pdata = {
2306 .clks = dsps_clks,
2307 .clks_num = ARRAY_SIZE(dsps_clks),
2308 .gpios = NULL,
2309 .gpios_num = 0,
2310 .regs = dsps_regs,
2311 .regs_num = ARRAY_SIZE(dsps_regs),
2312 .dsps_pwr_ctl_en = 1,
2313 .signature = DSPS_SIGNATURE,
2314};
2315
2316static struct resource msm_dsps_resources[] = {
2317 {
2318 .start = PPSS_REG_PHYS_BASE,
2319 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
2320 .name = "ppss_reg",
2321 .flags = IORESOURCE_MEM,
2322 },
Wentao Xua55500b2011-08-16 18:15:04 -04002323
2324 {
2325 .start = PPSS_WDOG_TIMER_IRQ,
2326 .end = PPSS_WDOG_TIMER_IRQ,
2327 .name = "ppss_wdog",
2328 .flags = IORESOURCE_IRQ,
2329 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002330};
2331
2332struct platform_device msm_dsps_device = {
2333 .name = "msm_dsps",
2334 .id = 0,
2335 .num_resources = ARRAY_SIZE(msm_dsps_resources),
2336 .resource = msm_dsps_resources,
2337 .dev.platform_data = &msm_dsps_pdata,
2338};
2339
2340#endif /* CONFIG_MSM_DSPS */
Pratik Patel7831c082011-06-08 21:44:37 -07002341
2342#ifdef CONFIG_MSM_QDSS
2343
2344#define MSM_QDSS_PHYS_BASE 0x01A00000
2345#define MSM_ETB_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x1000)
2346#define MSM_TPIU_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x3000)
2347#define MSM_FUNNEL_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x4000)
2348#define MSM_PTM_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x1C000)
2349
2350static struct resource msm_etb_resources[] = {
2351 {
2352 .start = MSM_ETB_PHYS_BASE,
2353 .end = MSM_ETB_PHYS_BASE + SZ_4K - 1,
2354 .flags = IORESOURCE_MEM,
2355 },
2356};
2357
2358struct platform_device msm_etb_device = {
2359 .name = "msm_etb",
2360 .id = 0,
2361 .num_resources = ARRAY_SIZE(msm_etb_resources),
2362 .resource = msm_etb_resources,
2363};
2364
2365static struct resource msm_tpiu_resources[] = {
2366 {
2367 .start = MSM_TPIU_PHYS_BASE,
2368 .end = MSM_TPIU_PHYS_BASE + SZ_4K - 1,
2369 .flags = IORESOURCE_MEM,
2370 },
2371};
2372
2373struct platform_device msm_tpiu_device = {
2374 .name = "msm_tpiu",
2375 .id = 0,
2376 .num_resources = ARRAY_SIZE(msm_tpiu_resources),
2377 .resource = msm_tpiu_resources,
2378};
2379
2380static struct resource msm_funnel_resources[] = {
2381 {
2382 .start = MSM_FUNNEL_PHYS_BASE,
2383 .end = MSM_FUNNEL_PHYS_BASE + SZ_4K - 1,
2384 .flags = IORESOURCE_MEM,
2385 },
2386};
2387
2388struct platform_device msm_funnel_device = {
2389 .name = "msm_funnel",
2390 .id = 0,
2391 .num_resources = ARRAY_SIZE(msm_funnel_resources),
2392 .resource = msm_funnel_resources,
2393};
2394
2395static struct resource msm_ptm_resources[] = {
2396 {
2397 .start = MSM_PTM_PHYS_BASE,
2398 .end = MSM_PTM_PHYS_BASE + (SZ_4K * 2) - 1,
2399 .flags = IORESOURCE_MEM,
2400 },
2401};
2402
2403struct platform_device msm_ptm_device = {
2404 .name = "msm_ptm",
2405 .id = 0,
2406 .num_resources = ARRAY_SIZE(msm_ptm_resources),
2407 .resource = msm_ptm_resources,
2408};
2409
2410#endif