Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 1 | /* |
| 2 | * linux/kernel/irq/chip.c |
| 3 | * |
| 4 | * Copyright (C) 1992, 1998-2006 Linus Torvalds, Ingo Molnar |
| 5 | * Copyright (C) 2005-2006, Thomas Gleixner, Russell King |
| 6 | * |
| 7 | * This file contains the core interrupt handling code, for irq-chip |
| 8 | * based architectures. |
| 9 | * |
| 10 | * Detailed information is available in Documentation/DocBook/genericirq |
| 11 | */ |
| 12 | |
| 13 | #include <linux/irq.h> |
Michael Ellerman | 7fe3730 | 2007-04-18 19:39:21 +1000 | [diff] [blame] | 14 | #include <linux/msi.h> |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 15 | #include <linux/module.h> |
| 16 | #include <linux/interrupt.h> |
| 17 | #include <linux/kernel_stat.h> |
| 18 | |
| 19 | #include "internals.h" |
| 20 | |
| 21 | /** |
Eric W. Biederman | 3a16d71 | 2006-10-04 02:16:37 -0700 | [diff] [blame] | 22 | * dynamic_irq_init - initialize a dynamically allocated irq |
| 23 | * @irq: irq number to initialize |
| 24 | */ |
| 25 | void dynamic_irq_init(unsigned int irq) |
| 26 | { |
| 27 | struct irq_desc *desc; |
| 28 | unsigned long flags; |
| 29 | |
Yinghai Lu | cb5bc83 | 2008-08-19 20:50:17 -0700 | [diff] [blame^] | 30 | /* first time to use this irq_desc */ |
| 31 | desc = irq_to_desc_alloc(irq); |
Yinghai Lu | 7d94f7c | 2008-08-19 20:50:14 -0700 | [diff] [blame] | 32 | if (!desc) { |
Arjan van de Ven | 261c40c | 2008-07-25 19:45:37 -0700 | [diff] [blame] | 33 | WARN(1, KERN_ERR "Trying to initialize invalid IRQ%d\n", irq); |
Eric W. Biederman | 3a16d71 | 2006-10-04 02:16:37 -0700 | [diff] [blame] | 34 | return; |
| 35 | } |
| 36 | |
| 37 | /* Ensure we don't have left over values from a previous use of this irq */ |
Eric W. Biederman | 3a16d71 | 2006-10-04 02:16:37 -0700 | [diff] [blame] | 38 | spin_lock_irqsave(&desc->lock, flags); |
| 39 | desc->status = IRQ_DISABLED; |
| 40 | desc->chip = &no_irq_chip; |
| 41 | desc->handle_irq = handle_bad_irq; |
| 42 | desc->depth = 1; |
Eric W. Biederman | 5b912c1 | 2007-01-28 12:52:03 -0700 | [diff] [blame] | 43 | desc->msi_desc = NULL; |
Eric W. Biederman | 3a16d71 | 2006-10-04 02:16:37 -0700 | [diff] [blame] | 44 | desc->handler_data = NULL; |
| 45 | desc->chip_data = NULL; |
| 46 | desc->action = NULL; |
| 47 | desc->irq_count = 0; |
| 48 | desc->irqs_unhandled = 0; |
| 49 | #ifdef CONFIG_SMP |
Mike Travis | d366f8c | 2008-04-04 18:11:12 -0700 | [diff] [blame] | 50 | cpus_setall(desc->affinity); |
Eric W. Biederman | 3a16d71 | 2006-10-04 02:16:37 -0700 | [diff] [blame] | 51 | #endif |
| 52 | spin_unlock_irqrestore(&desc->lock, flags); |
| 53 | } |
| 54 | |
| 55 | /** |
| 56 | * dynamic_irq_cleanup - cleanup a dynamically allocated irq |
| 57 | * @irq: irq number to initialize |
| 58 | */ |
| 59 | void dynamic_irq_cleanup(unsigned int irq) |
| 60 | { |
| 61 | struct irq_desc *desc; |
| 62 | unsigned long flags; |
| 63 | |
Yinghai Lu | cb5bc83 | 2008-08-19 20:50:17 -0700 | [diff] [blame^] | 64 | desc = irq_to_desc(irq); |
Yinghai Lu | 7d94f7c | 2008-08-19 20:50:14 -0700 | [diff] [blame] | 65 | if (!desc) { |
Arjan van de Ven | 261c40c | 2008-07-25 19:45:37 -0700 | [diff] [blame] | 66 | WARN(1, KERN_ERR "Trying to cleanup invalid IRQ%d\n", irq); |
Eric W. Biederman | 3a16d71 | 2006-10-04 02:16:37 -0700 | [diff] [blame] | 67 | return; |
| 68 | } |
| 69 | |
Eric W. Biederman | 3a16d71 | 2006-10-04 02:16:37 -0700 | [diff] [blame] | 70 | spin_lock_irqsave(&desc->lock, flags); |
Eric W. Biederman | 1f80025 | 2006-10-04 02:16:56 -0700 | [diff] [blame] | 71 | if (desc->action) { |
| 72 | spin_unlock_irqrestore(&desc->lock, flags); |
Arjan van de Ven | 261c40c | 2008-07-25 19:45:37 -0700 | [diff] [blame] | 73 | WARN(1, KERN_ERR "Destroying IRQ%d without calling free_irq\n", |
Eric W. Biederman | 1f80025 | 2006-10-04 02:16:56 -0700 | [diff] [blame] | 74 | irq); |
Eric W. Biederman | 1f80025 | 2006-10-04 02:16:56 -0700 | [diff] [blame] | 75 | return; |
| 76 | } |
Eric W. Biederman | 5b912c1 | 2007-01-28 12:52:03 -0700 | [diff] [blame] | 77 | desc->msi_desc = NULL; |
| 78 | desc->handler_data = NULL; |
| 79 | desc->chip_data = NULL; |
Eric W. Biederman | 3a16d71 | 2006-10-04 02:16:37 -0700 | [diff] [blame] | 80 | desc->handle_irq = handle_bad_irq; |
| 81 | desc->chip = &no_irq_chip; |
| 82 | spin_unlock_irqrestore(&desc->lock, flags); |
| 83 | } |
| 84 | |
| 85 | |
| 86 | /** |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 87 | * set_irq_chip - set the irq chip for an irq |
| 88 | * @irq: irq number |
| 89 | * @chip: pointer to irq chip description structure |
| 90 | */ |
| 91 | int set_irq_chip(unsigned int irq, struct irq_chip *chip) |
| 92 | { |
| 93 | struct irq_desc *desc; |
| 94 | unsigned long flags; |
| 95 | |
Yinghai Lu | cb5bc83 | 2008-08-19 20:50:17 -0700 | [diff] [blame^] | 96 | desc = irq_to_desc(irq); |
Yinghai Lu | 7d94f7c | 2008-08-19 20:50:14 -0700 | [diff] [blame] | 97 | if (!desc) { |
Arjan van de Ven | 261c40c | 2008-07-25 19:45:37 -0700 | [diff] [blame] | 98 | WARN(1, KERN_ERR "Trying to install chip for IRQ%d\n", irq); |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 99 | return -EINVAL; |
| 100 | } |
| 101 | |
| 102 | if (!chip) |
| 103 | chip = &no_irq_chip; |
| 104 | |
Yinghai Lu | 08678b0 | 2008-08-19 20:50:05 -0700 | [diff] [blame] | 105 | desc = irq_to_desc(irq); |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 106 | spin_lock_irqsave(&desc->lock, flags); |
| 107 | irq_chip_set_defaults(chip); |
| 108 | desc->chip = chip; |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 109 | spin_unlock_irqrestore(&desc->lock, flags); |
| 110 | |
| 111 | return 0; |
| 112 | } |
| 113 | EXPORT_SYMBOL(set_irq_chip); |
| 114 | |
| 115 | /** |
David Brownell | 0c5d1eb | 2008-10-01 14:46:18 -0700 | [diff] [blame] | 116 | * set_irq_type - set the irq trigger type for an irq |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 117 | * @irq: irq number |
David Brownell | 0c5d1eb | 2008-10-01 14:46:18 -0700 | [diff] [blame] | 118 | * @type: IRQ_TYPE_{LEVEL,EDGE}_* value - see include/linux/irq.h |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 119 | */ |
| 120 | int set_irq_type(unsigned int irq, unsigned int type) |
| 121 | { |
| 122 | struct irq_desc *desc; |
| 123 | unsigned long flags; |
| 124 | int ret = -ENXIO; |
| 125 | |
Yinghai Lu | cb5bc83 | 2008-08-19 20:50:17 -0700 | [diff] [blame^] | 126 | desc = irq_to_desc(irq); |
Yinghai Lu | 7d94f7c | 2008-08-19 20:50:14 -0700 | [diff] [blame] | 127 | if (!desc) { |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 128 | printk(KERN_ERR "Trying to set irq type for IRQ%d\n", irq); |
| 129 | return -ENODEV; |
| 130 | } |
| 131 | |
David Brownell | 0c5d1eb | 2008-10-01 14:46:18 -0700 | [diff] [blame] | 132 | if (type == IRQ_TYPE_NONE) |
| 133 | return 0; |
| 134 | |
| 135 | spin_lock_irqsave(&desc->lock, flags); |
| 136 | ret = __irq_set_trigger(desc, irq, flags); |
| 137 | spin_unlock_irqrestore(&desc->lock, flags); |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 138 | return ret; |
| 139 | } |
| 140 | EXPORT_SYMBOL(set_irq_type); |
| 141 | |
| 142 | /** |
| 143 | * set_irq_data - set irq type data for an irq |
| 144 | * @irq: Interrupt number |
| 145 | * @data: Pointer to interrupt specific data |
| 146 | * |
| 147 | * Set the hardware irq controller data for an irq |
| 148 | */ |
| 149 | int set_irq_data(unsigned int irq, void *data) |
| 150 | { |
| 151 | struct irq_desc *desc; |
| 152 | unsigned long flags; |
| 153 | |
Yinghai Lu | cb5bc83 | 2008-08-19 20:50:17 -0700 | [diff] [blame^] | 154 | desc = irq_to_desc(irq); |
Yinghai Lu | 7d94f7c | 2008-08-19 20:50:14 -0700 | [diff] [blame] | 155 | if (!desc) { |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 156 | printk(KERN_ERR |
| 157 | "Trying to install controller data for IRQ%d\n", irq); |
| 158 | return -EINVAL; |
| 159 | } |
| 160 | |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 161 | spin_lock_irqsave(&desc->lock, flags); |
| 162 | desc->handler_data = data; |
| 163 | spin_unlock_irqrestore(&desc->lock, flags); |
| 164 | return 0; |
| 165 | } |
| 166 | EXPORT_SYMBOL(set_irq_data); |
| 167 | |
| 168 | /** |
Eric W. Biederman | 5b912c1 | 2007-01-28 12:52:03 -0700 | [diff] [blame] | 169 | * set_irq_data - set irq type data for an irq |
| 170 | * @irq: Interrupt number |
Randy Dunlap | 472900b | 2007-02-16 01:28:25 -0800 | [diff] [blame] | 171 | * @entry: Pointer to MSI descriptor data |
Eric W. Biederman | 5b912c1 | 2007-01-28 12:52:03 -0700 | [diff] [blame] | 172 | * |
| 173 | * Set the hardware irq controller data for an irq |
| 174 | */ |
| 175 | int set_irq_msi(unsigned int irq, struct msi_desc *entry) |
| 176 | { |
| 177 | struct irq_desc *desc; |
| 178 | unsigned long flags; |
| 179 | |
Yinghai Lu | cb5bc83 | 2008-08-19 20:50:17 -0700 | [diff] [blame^] | 180 | desc = irq_to_desc(irq); |
Yinghai Lu | 7d94f7c | 2008-08-19 20:50:14 -0700 | [diff] [blame] | 181 | if (!desc) { |
Eric W. Biederman | 5b912c1 | 2007-01-28 12:52:03 -0700 | [diff] [blame] | 182 | printk(KERN_ERR |
| 183 | "Trying to install msi data for IRQ%d\n", irq); |
| 184 | return -EINVAL; |
| 185 | } |
Yinghai Lu | 7d94f7c | 2008-08-19 20:50:14 -0700 | [diff] [blame] | 186 | |
Eric W. Biederman | 5b912c1 | 2007-01-28 12:52:03 -0700 | [diff] [blame] | 187 | spin_lock_irqsave(&desc->lock, flags); |
| 188 | desc->msi_desc = entry; |
Michael Ellerman | 7fe3730 | 2007-04-18 19:39:21 +1000 | [diff] [blame] | 189 | if (entry) |
| 190 | entry->irq = irq; |
Eric W. Biederman | 5b912c1 | 2007-01-28 12:52:03 -0700 | [diff] [blame] | 191 | spin_unlock_irqrestore(&desc->lock, flags); |
| 192 | return 0; |
| 193 | } |
| 194 | |
| 195 | /** |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 196 | * set_irq_chip_data - set irq chip data for an irq |
| 197 | * @irq: Interrupt number |
| 198 | * @data: Pointer to chip specific data |
| 199 | * |
| 200 | * Set the hardware irq chip data for an irq |
| 201 | */ |
| 202 | int set_irq_chip_data(unsigned int irq, void *data) |
| 203 | { |
Yinghai Lu | 08678b0 | 2008-08-19 20:50:05 -0700 | [diff] [blame] | 204 | struct irq_desc *desc; |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 205 | unsigned long flags; |
| 206 | |
Yinghai Lu | cb5bc83 | 2008-08-19 20:50:17 -0700 | [diff] [blame^] | 207 | desc = irq_to_desc(irq); |
Yinghai Lu | 7d94f7c | 2008-08-19 20:50:14 -0700 | [diff] [blame] | 208 | if (!desc) { |
| 209 | printk(KERN_ERR |
| 210 | "Trying to install chip data for IRQ%d\n", irq); |
| 211 | return -EINVAL; |
| 212 | } |
| 213 | |
| 214 | if (!desc->chip) { |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 215 | printk(KERN_ERR "BUG: bad set_irq_chip_data(IRQ#%d)\n", irq); |
| 216 | return -EINVAL; |
| 217 | } |
| 218 | |
| 219 | spin_lock_irqsave(&desc->lock, flags); |
| 220 | desc->chip_data = data; |
| 221 | spin_unlock_irqrestore(&desc->lock, flags); |
| 222 | |
| 223 | return 0; |
| 224 | } |
| 225 | EXPORT_SYMBOL(set_irq_chip_data); |
| 226 | |
| 227 | /* |
| 228 | * default enable function |
| 229 | */ |
| 230 | static void default_enable(unsigned int irq) |
| 231 | { |
Yinghai Lu | 08678b0 | 2008-08-19 20:50:05 -0700 | [diff] [blame] | 232 | struct irq_desc *desc; |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 233 | |
Yinghai Lu | 08678b0 | 2008-08-19 20:50:05 -0700 | [diff] [blame] | 234 | desc = irq_to_desc(irq); |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 235 | desc->chip->unmask(irq); |
| 236 | desc->status &= ~IRQ_MASKED; |
| 237 | } |
| 238 | |
| 239 | /* |
| 240 | * default disable function |
| 241 | */ |
| 242 | static void default_disable(unsigned int irq) |
| 243 | { |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 244 | } |
| 245 | |
| 246 | /* |
| 247 | * default startup function |
| 248 | */ |
| 249 | static unsigned int default_startup(unsigned int irq) |
| 250 | { |
Yinghai Lu | 08678b0 | 2008-08-19 20:50:05 -0700 | [diff] [blame] | 251 | struct irq_desc *desc; |
| 252 | |
| 253 | desc = irq_to_desc(irq); |
| 254 | desc->chip->enable(irq); |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 255 | |
| 256 | return 0; |
| 257 | } |
| 258 | |
| 259 | /* |
Thomas Gleixner | 89d694b | 2008-02-18 18:25:17 +0100 | [diff] [blame] | 260 | * default shutdown function |
| 261 | */ |
| 262 | static void default_shutdown(unsigned int irq) |
| 263 | { |
Yinghai Lu | 08678b0 | 2008-08-19 20:50:05 -0700 | [diff] [blame] | 264 | struct irq_desc *desc; |
Thomas Gleixner | 89d694b | 2008-02-18 18:25:17 +0100 | [diff] [blame] | 265 | |
Yinghai Lu | 08678b0 | 2008-08-19 20:50:05 -0700 | [diff] [blame] | 266 | desc = irq_to_desc(irq); |
Thomas Gleixner | 89d694b | 2008-02-18 18:25:17 +0100 | [diff] [blame] | 267 | desc->chip->mask(irq); |
| 268 | desc->status |= IRQ_MASKED; |
| 269 | } |
| 270 | |
| 271 | /* |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 272 | * Fixup enable/disable function pointers |
| 273 | */ |
| 274 | void irq_chip_set_defaults(struct irq_chip *chip) |
| 275 | { |
| 276 | if (!chip->enable) |
| 277 | chip->enable = default_enable; |
| 278 | if (!chip->disable) |
| 279 | chip->disable = default_disable; |
| 280 | if (!chip->startup) |
| 281 | chip->startup = default_startup; |
Thomas Gleixner | 89d694b | 2008-02-18 18:25:17 +0100 | [diff] [blame] | 282 | /* |
| 283 | * We use chip->disable, when the user provided its own. When |
| 284 | * we have default_disable set for chip->disable, then we need |
| 285 | * to use default_shutdown, otherwise the irq line is not |
| 286 | * disabled on free_irq(): |
| 287 | */ |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 288 | if (!chip->shutdown) |
Thomas Gleixner | 89d694b | 2008-02-18 18:25:17 +0100 | [diff] [blame] | 289 | chip->shutdown = chip->disable != default_disable ? |
| 290 | chip->disable : default_shutdown; |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 291 | if (!chip->name) |
| 292 | chip->name = chip->typename; |
Zhang, Yanmin | b86432b | 2006-11-16 01:19:10 -0800 | [diff] [blame] | 293 | if (!chip->end) |
| 294 | chip->end = dummy_irq_chip.end; |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 295 | } |
| 296 | |
| 297 | static inline void mask_ack_irq(struct irq_desc *desc, int irq) |
| 298 | { |
| 299 | if (desc->chip->mask_ack) |
| 300 | desc->chip->mask_ack(irq); |
| 301 | else { |
| 302 | desc->chip->mask(irq); |
| 303 | desc->chip->ack(irq); |
| 304 | } |
| 305 | } |
| 306 | |
| 307 | /** |
| 308 | * handle_simple_irq - Simple and software-decoded IRQs. |
| 309 | * @irq: the interrupt number |
| 310 | * @desc: the interrupt description structure for this irq |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 311 | * |
| 312 | * Simple interrupts are either sent from a demultiplexing interrupt |
| 313 | * handler or come from hardware, where no interrupt hardware control |
| 314 | * is necessary. |
| 315 | * |
| 316 | * Note: The caller is expected to handle the ack, clear, mask and |
| 317 | * unmask issues if necessary. |
| 318 | */ |
Harvey Harrison | 7ad5b3a | 2008-02-08 04:19:53 -0800 | [diff] [blame] | 319 | void |
David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 320 | handle_simple_irq(unsigned int irq, struct irq_desc *desc) |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 321 | { |
| 322 | struct irqaction *action; |
| 323 | irqreturn_t action_ret; |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 324 | |
| 325 | spin_lock(&desc->lock); |
| 326 | |
| 327 | if (unlikely(desc->status & IRQ_INPROGRESS)) |
| 328 | goto out_unlock; |
Steven Rostedt | 971e5b35f | 2007-12-18 18:05:58 +0100 | [diff] [blame] | 329 | desc->status &= ~(IRQ_REPLAY | IRQ_WAITING); |
Yinghai Lu | 7f95ec9 | 2008-08-19 20:50:09 -0700 | [diff] [blame] | 330 | kstat_irqs_this_cpu(desc)++; |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 331 | |
| 332 | action = desc->action; |
Steven Rostedt | 971e5b35f | 2007-12-18 18:05:58 +0100 | [diff] [blame] | 333 | if (unlikely(!action || (desc->status & IRQ_DISABLED))) |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 334 | goto out_unlock; |
| 335 | |
| 336 | desc->status |= IRQ_INPROGRESS; |
| 337 | spin_unlock(&desc->lock); |
| 338 | |
David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 339 | action_ret = handle_IRQ_event(irq, action); |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 340 | if (!noirqdebug) |
David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 341 | note_interrupt(irq, desc, action_ret); |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 342 | |
| 343 | spin_lock(&desc->lock); |
| 344 | desc->status &= ~IRQ_INPROGRESS; |
| 345 | out_unlock: |
| 346 | spin_unlock(&desc->lock); |
| 347 | } |
| 348 | |
| 349 | /** |
| 350 | * handle_level_irq - Level type irq handler |
| 351 | * @irq: the interrupt number |
| 352 | * @desc: the interrupt description structure for this irq |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 353 | * |
| 354 | * Level type interrupts are active as long as the hardware line has |
| 355 | * the active level. This may require to mask the interrupt and unmask |
| 356 | * it after the associated handler has acknowledged the device, so the |
| 357 | * interrupt line is back to inactive. |
| 358 | */ |
Harvey Harrison | 7ad5b3a | 2008-02-08 04:19:53 -0800 | [diff] [blame] | 359 | void |
David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 360 | handle_level_irq(unsigned int irq, struct irq_desc *desc) |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 361 | { |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 362 | struct irqaction *action; |
| 363 | irqreturn_t action_ret; |
| 364 | |
| 365 | spin_lock(&desc->lock); |
| 366 | mask_ack_irq(desc, irq); |
| 367 | |
| 368 | if (unlikely(desc->status & IRQ_INPROGRESS)) |
Ingo Molnar | 86998aa | 2006-09-19 11:14:34 +0200 | [diff] [blame] | 369 | goto out_unlock; |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 370 | desc->status &= ~(IRQ_REPLAY | IRQ_WAITING); |
Yinghai Lu | 7f95ec9 | 2008-08-19 20:50:09 -0700 | [diff] [blame] | 371 | kstat_irqs_this_cpu(desc)++; |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 372 | |
| 373 | /* |
| 374 | * If its disabled or no action available |
| 375 | * keep it masked and get out of here |
| 376 | */ |
| 377 | action = desc->action; |
Thomas Gleixner | 4966342 | 2007-08-12 15:46:34 +0000 | [diff] [blame] | 378 | if (unlikely(!action || (desc->status & IRQ_DISABLED))) |
Ingo Molnar | 86998aa | 2006-09-19 11:14:34 +0200 | [diff] [blame] | 379 | goto out_unlock; |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 380 | |
| 381 | desc->status |= IRQ_INPROGRESS; |
| 382 | spin_unlock(&desc->lock); |
| 383 | |
David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 384 | action_ret = handle_IRQ_event(irq, action); |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 385 | if (!noirqdebug) |
David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 386 | note_interrupt(irq, desc, action_ret); |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 387 | |
| 388 | spin_lock(&desc->lock); |
| 389 | desc->status &= ~IRQ_INPROGRESS; |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 390 | if (!(desc->status & IRQ_DISABLED) && desc->chip->unmask) |
| 391 | desc->chip->unmask(irq); |
Ingo Molnar | 86998aa | 2006-09-19 11:14:34 +0200 | [diff] [blame] | 392 | out_unlock: |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 393 | spin_unlock(&desc->lock); |
| 394 | } |
| 395 | |
| 396 | /** |
Ingo Molnar | 47c2a3a | 2006-06-29 02:25:03 -0700 | [diff] [blame] | 397 | * handle_fasteoi_irq - irq handler for transparent controllers |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 398 | * @irq: the interrupt number |
| 399 | * @desc: the interrupt description structure for this irq |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 400 | * |
Ingo Molnar | 47c2a3a | 2006-06-29 02:25:03 -0700 | [diff] [blame] | 401 | * Only a single callback will be issued to the chip: an ->eoi() |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 402 | * call when the interrupt has been serviced. This enables support |
| 403 | * for modern forms of interrupt handlers, which handle the flow |
| 404 | * details in hardware, transparently. |
| 405 | */ |
Harvey Harrison | 7ad5b3a | 2008-02-08 04:19:53 -0800 | [diff] [blame] | 406 | void |
David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 407 | handle_fasteoi_irq(unsigned int irq, struct irq_desc *desc) |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 408 | { |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 409 | struct irqaction *action; |
| 410 | irqreturn_t action_ret; |
| 411 | |
| 412 | spin_lock(&desc->lock); |
| 413 | |
| 414 | if (unlikely(desc->status & IRQ_INPROGRESS)) |
| 415 | goto out; |
| 416 | |
| 417 | desc->status &= ~(IRQ_REPLAY | IRQ_WAITING); |
Yinghai Lu | 7f95ec9 | 2008-08-19 20:50:09 -0700 | [diff] [blame] | 418 | kstat_irqs_this_cpu(desc)++; |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 419 | |
| 420 | /* |
| 421 | * If its disabled or no action available |
Ingo Molnar | 76d2160 | 2007-02-16 01:28:24 -0800 | [diff] [blame] | 422 | * then mask it and get out of here: |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 423 | */ |
| 424 | action = desc->action; |
Benjamin Herrenschmidt | 98bb244 | 2006-06-29 02:25:01 -0700 | [diff] [blame] | 425 | if (unlikely(!action || (desc->status & IRQ_DISABLED))) { |
| 426 | desc->status |= IRQ_PENDING; |
Ingo Molnar | 76d2160 | 2007-02-16 01:28:24 -0800 | [diff] [blame] | 427 | if (desc->chip->mask) |
| 428 | desc->chip->mask(irq); |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 429 | goto out; |
Benjamin Herrenschmidt | 98bb244 | 2006-06-29 02:25:01 -0700 | [diff] [blame] | 430 | } |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 431 | |
| 432 | desc->status |= IRQ_INPROGRESS; |
Benjamin Herrenschmidt | 98bb244 | 2006-06-29 02:25:01 -0700 | [diff] [blame] | 433 | desc->status &= ~IRQ_PENDING; |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 434 | spin_unlock(&desc->lock); |
| 435 | |
David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 436 | action_ret = handle_IRQ_event(irq, action); |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 437 | if (!noirqdebug) |
David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 438 | note_interrupt(irq, desc, action_ret); |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 439 | |
| 440 | spin_lock(&desc->lock); |
| 441 | desc->status &= ~IRQ_INPROGRESS; |
| 442 | out: |
Ingo Molnar | 47c2a3a | 2006-06-29 02:25:03 -0700 | [diff] [blame] | 443 | desc->chip->eoi(irq); |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 444 | |
| 445 | spin_unlock(&desc->lock); |
| 446 | } |
| 447 | |
| 448 | /** |
| 449 | * handle_edge_irq - edge type IRQ handler |
| 450 | * @irq: the interrupt number |
| 451 | * @desc: the interrupt description structure for this irq |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 452 | * |
| 453 | * Interrupt occures on the falling and/or rising edge of a hardware |
| 454 | * signal. The occurence is latched into the irq controller hardware |
| 455 | * and must be acked in order to be reenabled. After the ack another |
| 456 | * interrupt can happen on the same source even before the first one |
| 457 | * is handled by the assosiacted event handler. If this happens it |
| 458 | * might be necessary to disable (mask) the interrupt depending on the |
| 459 | * controller hardware. This requires to reenable the interrupt inside |
| 460 | * of the loop which handles the interrupts which have arrived while |
| 461 | * the handler was running. If all pending interrupts are handled, the |
| 462 | * loop is left. |
| 463 | */ |
Harvey Harrison | 7ad5b3a | 2008-02-08 04:19:53 -0800 | [diff] [blame] | 464 | void |
David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 465 | handle_edge_irq(unsigned int irq, struct irq_desc *desc) |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 466 | { |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 467 | spin_lock(&desc->lock); |
| 468 | |
| 469 | desc->status &= ~(IRQ_REPLAY | IRQ_WAITING); |
| 470 | |
| 471 | /* |
| 472 | * If we're currently running this IRQ, or its disabled, |
| 473 | * we shouldn't process the IRQ. Mark it pending, handle |
| 474 | * the necessary masking and go out |
| 475 | */ |
| 476 | if (unlikely((desc->status & (IRQ_INPROGRESS | IRQ_DISABLED)) || |
| 477 | !desc->action)) { |
| 478 | desc->status |= (IRQ_PENDING | IRQ_MASKED); |
| 479 | mask_ack_irq(desc, irq); |
| 480 | goto out_unlock; |
| 481 | } |
| 482 | |
Yinghai Lu | 7f95ec9 | 2008-08-19 20:50:09 -0700 | [diff] [blame] | 483 | kstat_irqs_this_cpu(desc)++; |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 484 | |
| 485 | /* Start handling the irq */ |
| 486 | desc->chip->ack(irq); |
| 487 | |
| 488 | /* Mark the IRQ currently in progress.*/ |
| 489 | desc->status |= IRQ_INPROGRESS; |
| 490 | |
| 491 | do { |
| 492 | struct irqaction *action = desc->action; |
| 493 | irqreturn_t action_ret; |
| 494 | |
| 495 | if (unlikely(!action)) { |
| 496 | desc->chip->mask(irq); |
| 497 | goto out_unlock; |
| 498 | } |
| 499 | |
| 500 | /* |
| 501 | * When another irq arrived while we were handling |
| 502 | * one, we could have masked the irq. |
| 503 | * Renable it, if it was not disabled in meantime. |
| 504 | */ |
| 505 | if (unlikely((desc->status & |
| 506 | (IRQ_PENDING | IRQ_MASKED | IRQ_DISABLED)) == |
| 507 | (IRQ_PENDING | IRQ_MASKED))) { |
| 508 | desc->chip->unmask(irq); |
| 509 | desc->status &= ~IRQ_MASKED; |
| 510 | } |
| 511 | |
| 512 | desc->status &= ~IRQ_PENDING; |
| 513 | spin_unlock(&desc->lock); |
David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 514 | action_ret = handle_IRQ_event(irq, action); |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 515 | if (!noirqdebug) |
David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 516 | note_interrupt(irq, desc, action_ret); |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 517 | spin_lock(&desc->lock); |
| 518 | |
| 519 | } while ((desc->status & (IRQ_PENDING | IRQ_DISABLED)) == IRQ_PENDING); |
| 520 | |
| 521 | desc->status &= ~IRQ_INPROGRESS; |
| 522 | out_unlock: |
| 523 | spin_unlock(&desc->lock); |
| 524 | } |
| 525 | |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 526 | /** |
| 527 | * handle_percpu_IRQ - Per CPU local irq handler |
| 528 | * @irq: the interrupt number |
| 529 | * @desc: the interrupt description structure for this irq |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 530 | * |
| 531 | * Per CPU interrupts on SMP machines without locking requirements |
| 532 | */ |
Harvey Harrison | 7ad5b3a | 2008-02-08 04:19:53 -0800 | [diff] [blame] | 533 | void |
David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 534 | handle_percpu_irq(unsigned int irq, struct irq_desc *desc) |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 535 | { |
| 536 | irqreturn_t action_ret; |
| 537 | |
Yinghai Lu | 7f95ec9 | 2008-08-19 20:50:09 -0700 | [diff] [blame] | 538 | kstat_irqs_this_cpu(desc)++; |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 539 | |
| 540 | if (desc->chip->ack) |
| 541 | desc->chip->ack(irq); |
| 542 | |
David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 543 | action_ret = handle_IRQ_event(irq, desc->action); |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 544 | if (!noirqdebug) |
David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 545 | note_interrupt(irq, desc, action_ret); |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 546 | |
| 547 | if (desc->chip->eoi) |
| 548 | desc->chip->eoi(irq); |
| 549 | } |
| 550 | |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 551 | void |
Ingo Molnar | a460e74 | 2006-10-17 00:10:03 -0700 | [diff] [blame] | 552 | __set_irq_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained, |
| 553 | const char *name) |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 554 | { |
| 555 | struct irq_desc *desc; |
| 556 | unsigned long flags; |
| 557 | |
Yinghai Lu | cb5bc83 | 2008-08-19 20:50:17 -0700 | [diff] [blame^] | 558 | desc = irq_to_desc(irq); |
Yinghai Lu | 7d94f7c | 2008-08-19 20:50:14 -0700 | [diff] [blame] | 559 | if (!desc) { |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 560 | printk(KERN_ERR |
| 561 | "Trying to install type control for IRQ%d\n", irq); |
| 562 | return; |
| 563 | } |
| 564 | |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 565 | if (!handle) |
| 566 | handle = handle_bad_irq; |
Thomas Gleixner | 9d7ac8b | 2006-12-22 01:08:14 -0800 | [diff] [blame] | 567 | else if (desc->chip == &no_irq_chip) { |
Thomas Gleixner | f8b5473 | 2006-07-01 22:30:08 +0100 | [diff] [blame] | 568 | printk(KERN_WARNING "Trying to install %sinterrupt handler " |
Geert Uytterhoeven | b039db8 | 2006-12-20 15:59:48 +0100 | [diff] [blame] | 569 | "for IRQ%d\n", is_chained ? "chained " : "", irq); |
Thomas Gleixner | f8b5473 | 2006-07-01 22:30:08 +0100 | [diff] [blame] | 570 | /* |
| 571 | * Some ARM implementations install a handler for really dumb |
| 572 | * interrupt hardware without setting an irq_chip. This worked |
| 573 | * with the ARM no_irq_chip but the check in setup_irq would |
| 574 | * prevent us to setup the interrupt at all. Switch it to |
| 575 | * dummy_irq_chip for easy transition. |
| 576 | */ |
| 577 | desc->chip = &dummy_irq_chip; |
| 578 | } |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 579 | |
| 580 | spin_lock_irqsave(&desc->lock, flags); |
| 581 | |
| 582 | /* Uninstall? */ |
| 583 | if (handle == handle_bad_irq) { |
Jan Beulich | 5575ddf | 2007-02-16 01:28:26 -0800 | [diff] [blame] | 584 | if (desc->chip != &no_irq_chip) |
| 585 | mask_ack_irq(desc, irq); |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 586 | desc->status |= IRQ_DISABLED; |
| 587 | desc->depth = 1; |
| 588 | } |
| 589 | desc->handle_irq = handle; |
Ingo Molnar | a460e74 | 2006-10-17 00:10:03 -0700 | [diff] [blame] | 590 | desc->name = name; |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 591 | |
| 592 | if (handle != handle_bad_irq && is_chained) { |
| 593 | desc->status &= ~IRQ_DISABLED; |
| 594 | desc->status |= IRQ_NOREQUEST | IRQ_NOPROBE; |
| 595 | desc->depth = 0; |
Pawel MOLL | 7e6e178 | 2008-09-01 10:12:11 +0100 | [diff] [blame] | 596 | desc->chip->startup(irq); |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 597 | } |
| 598 | spin_unlock_irqrestore(&desc->lock, flags); |
| 599 | } |
| 600 | |
| 601 | void |
| 602 | set_irq_chip_and_handler(unsigned int irq, struct irq_chip *chip, |
David Howells | 57a58a9 | 2006-10-05 13:06:34 +0100 | [diff] [blame] | 603 | irq_flow_handler_t handle) |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 604 | { |
| 605 | set_irq_chip(irq, chip); |
Ingo Molnar | a460e74 | 2006-10-17 00:10:03 -0700 | [diff] [blame] | 606 | __set_irq_handler(irq, handle, 0, NULL); |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 607 | } |
| 608 | |
Ingo Molnar | a460e74 | 2006-10-17 00:10:03 -0700 | [diff] [blame] | 609 | void |
| 610 | set_irq_chip_and_handler_name(unsigned int irq, struct irq_chip *chip, |
| 611 | irq_flow_handler_t handle, const char *name) |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 612 | { |
Ingo Molnar | a460e74 | 2006-10-17 00:10:03 -0700 | [diff] [blame] | 613 | set_irq_chip(irq, chip); |
| 614 | __set_irq_handler(irq, handle, 0, name); |
Thomas Gleixner | dd87eb3 | 2006-06-29 02:24:53 -0700 | [diff] [blame] | 615 | } |
Ralf Baechle | 46f4f8f | 2008-02-08 04:22:01 -0800 | [diff] [blame] | 616 | |
| 617 | void __init set_irq_noprobe(unsigned int irq) |
| 618 | { |
| 619 | struct irq_desc *desc; |
| 620 | unsigned long flags; |
| 621 | |
Yinghai Lu | cb5bc83 | 2008-08-19 20:50:17 -0700 | [diff] [blame^] | 622 | desc = irq_to_desc(irq); |
Yinghai Lu | 7d94f7c | 2008-08-19 20:50:14 -0700 | [diff] [blame] | 623 | if (!desc) { |
Ralf Baechle | 46f4f8f | 2008-02-08 04:22:01 -0800 | [diff] [blame] | 624 | printk(KERN_ERR "Trying to mark IRQ%d non-probeable\n", irq); |
| 625 | |
| 626 | return; |
| 627 | } |
| 628 | |
Ralf Baechle | 46f4f8f | 2008-02-08 04:22:01 -0800 | [diff] [blame] | 629 | spin_lock_irqsave(&desc->lock, flags); |
| 630 | desc->status |= IRQ_NOPROBE; |
| 631 | spin_unlock_irqrestore(&desc->lock, flags); |
| 632 | } |
| 633 | |
| 634 | void __init set_irq_probe(unsigned int irq) |
| 635 | { |
| 636 | struct irq_desc *desc; |
| 637 | unsigned long flags; |
| 638 | |
Yinghai Lu | cb5bc83 | 2008-08-19 20:50:17 -0700 | [diff] [blame^] | 639 | desc = irq_to_desc(irq); |
Yinghai Lu | 7d94f7c | 2008-08-19 20:50:14 -0700 | [diff] [blame] | 640 | if (!desc) { |
Ralf Baechle | 46f4f8f | 2008-02-08 04:22:01 -0800 | [diff] [blame] | 641 | printk(KERN_ERR "Trying to mark IRQ%d probeable\n", irq); |
| 642 | |
| 643 | return; |
| 644 | } |
| 645 | |
Ralf Baechle | 46f4f8f | 2008-02-08 04:22:01 -0800 | [diff] [blame] | 646 | spin_lock_irqsave(&desc->lock, flags); |
| 647 | desc->status &= ~IRQ_NOPROBE; |
| 648 | spin_unlock_irqrestore(&desc->lock, flags); |
| 649 | } |