blob: aab93f46e0edac3c83e3dd0d0d0b940c0420fe67 [file] [log] [blame]
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001/*
2 * Idle processing for ARMv7-based Qualcomm SoCs.
3 *
4 * Copyright (C) 2007 Google, Inc.
5 * Copyright (c) 2007-2009, 2011 Code Aurora Forum. All rights reserved.
6 *
7 * This software is licensed under the terms of the GNU General Public
8 * License version 2, as published by the Free Software Foundation, and
9 * may be copied, distributed, and modified under those terms.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 */
17
18#include <linux/linkage.h>
19#include <linux/threads.h>
20#include <asm/assembler.h>
21
22#ifdef CONFIG_MSM_CPU_AVS
23/* 11 general purpose registers (r4-r14), 10 cp15 registers, 3 AVS registers */
24#define CPU_SAVED_STATE_SIZE (4 * 11 + 4 * 10 + 4 * 3)
25#else
26/* 11 general purpose registers (r4-r14), 10 cp15 registers */
27#define CPU_SAVED_STATE_SIZE (4 * 11 + 4 * 10)
28#endif
Maheshkumar Sivasubramanianfa1d0dd2011-07-26 16:02:55 -060029#ifdef CONFIG_ARCH_MSM_KRAIT
30#define SCM_SVC_BOOT 0x1
31#define SCM_CMD_TERMINATE_PC 0x2
32#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070033
34ENTRY(msm_arch_idle)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070035 wfi
Pratik Patelcbcc1f02011-11-08 12:58:00 -080036#ifdef CONFIG_ARCH_MSM8X60
37 mrc p14, 1, r1, c1, c5, 4 /* read ETM PDSR to clear sticky bit */
38 mrc p14, 0, r1, c1, c5, 4 /* read DBG PRSR to clear sticky bit */
39 isb
40#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070041 bx lr
42
43ENTRY(msm_pm_collapse)
44#if defined(CONFIG_MSM_FIQ_SUPPORT)
45 cpsid f
46#endif
47
48 ldr r0, =saved_state
49#if (NR_CPUS >= 2)
50 mrc p15, 0, r1, c0, c0, 5 /* MPIDR */
51 ands r1, r1, #15 /* What CPU am I */
52 addne r0, r0, #CPU_SAVED_STATE_SIZE
53#endif
54
55 stmia r0!, {r4-r14}
56 mrc p15, 0, r1, c1, c0, 0 /* MMU control */
57 mrc p15, 0, r2, c2, c0, 0 /* TTBR0 */
58 mrc p15, 0, r3, c3, c0, 0 /* dacr */
59#ifdef CONFIG_ARCH_MSM_SCORPION
60 /* This instruction is not valid for non scorpion processors */
61 mrc p15, 3, r4, c15, c0, 3 /* L2CR1 is the L2 cache control reg 1 */
62#endif
63 mrc p15, 0, r5, c10, c2, 0 /* PRRR */
64 mrc p15, 0, r6, c10, c2, 1 /* NMRR */
65 mrc p15, 0, r7, c1, c0, 1 /* ACTLR */
66 mrc p15, 0, r8, c2, c0, 1 /* TTBR1 */
67 mrc p15, 0, r9, c13, c0, 3 /* TPIDRURO */
68 mrc p15, 0, ip, c13, c0, 1 /* context ID */
69 stmia r0!, {r1-r9, ip}
70#ifdef CONFIG_MSM_CPU_AVS
71 mrc p15, 7, r1, c15, c1, 7 /* AVSCSR is the Adaptive Voltage Scaling
72 * Control and Status Register */
73 mrc p15, 7, r2, c15, c0, 6 /* AVSDSCR is the Adaptive Voltage
74 * Scaling Delay Synthesizer Control
75 * Register */
76#ifndef CONFIG_ARCH_MSM_KRAIT
77 mrc p15, 7, r3, c15, c1, 0 /* TSCSR is the Temperature Status and
78 * Control Register
79 */
80#endif
81
82 stmia r0!, {r1-r3}
83#endif
84
Pratik Patelfd6f56a2011-10-10 17:47:55 -070085#ifdef CONFIG_MSM_DEBUG_ACROSS_PC
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070086 bl msm_save_jtag_debug
87#endif
Pratik Patel7831c082011-06-08 21:44:37 -070088#ifdef CONFIG_MSM_TRACE_ACROSS_PC
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070089 bl etm_save_reg_check
90#endif
Maheshkumar Sivasubramaniana012e092011-08-18 10:13:03 -060091
92 ldr r0, =msm_pm_flush_l2_flag
93 ldr r0, [r0]
94 mov r1, #0
95 mcr p15, 2, r1, c0, c0, 0 /*CCSELR*/
96 mrc p15, 1, r1, c0, c0, 0 /*CCSIDR*/
97 mov r2, #1
98 and r1, r2, r1, ASR #30 /* Check if the cache is write back */
99 orr r1, r0, r1
100 cmp r1, #1
101 bne skip
102 bl v7_flush_dcache_all
103
104skip: ldr r0, =saved_state
105 ldr r1, =saved_state_end
106 sub r1, r1, r0
107 bl v7_flush_kern_dcache_area
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700108
Maheshkumar Sivasubramanianfa1d0dd2011-07-26 16:02:55 -0600109 mrc p15, 0, r4, c1, c0, 0 /* read current CR */
110 bic r0, r4, #(1 << 2) /* clear dcache bit */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700111 bic r0, r0, #(1 << 12) /* clear icache bit */
112 mcr p15, 0, r0, c1, c0, 0 /* disable d/i cache */
113
114 dsb
Maheshkumar Sivasubramanianfa1d0dd2011-07-26 16:02:55 -0600115#ifdef CONFIG_ARCH_MSM_KRAIT
116 ldr r0, =SCM_SVC_BOOT
117 ldr r1, =SCM_CMD_TERMINATE_PC
118 ldr r2, =0
119 bl scm_call_atomic1
120#else
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700121 wfi
Maheshkumar Sivasubramanianfa1d0dd2011-07-26 16:02:55 -0600122#endif
123 mcr p15, 0, r4, c1, c0, 0 /* restore d/i cache */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700124 isb
125
126#if defined(CONFIG_MSM_FIQ_SUPPORT)
127 cpsie f
128#endif
Pratik Patel7831c082011-06-08 21:44:37 -0700129#ifdef CONFIG_MSM_TRACE_ACROSS_PC
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700130 bl etm_restore_reg_check
131#endif
Pratik Patelfd6f56a2011-10-10 17:47:55 -0700132#ifdef CONFIG_MSM_DEBUG_ACROSS_PC
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700133 bl msm_restore_jtag_debug
134#endif
135 ldr r0, =saved_state /* restore registers */
136#if (NR_CPUS >= 2)
137 mrc p15, 0, r1, c0, c0, 5 /* MPIDR */
138 ands r1, r1, #15 /* What CPU am I */
139 addne r0, r0, #CPU_SAVED_STATE_SIZE
140#endif
141
142 ldmfd r0, {r4-r14}
143 mov r0, #0 /* return power collapse failed */
144 bx lr
145
146ENTRY(msm_pm_collapse_exit)
147#if 0 /* serial debug */
148 mov r0, #0x80000016
149 mcr p15, 0, r0, c15, c2, 4
150 mov r0, #0xA9000000
151 add r0, r0, #0x00A00000 /* UART1 */
152 /*add r0, r0, #0x00C00000*/ /* UART3 */
153 mov r1, #'A'
154 str r1, [r0, #0x00C]
155#endif
156 ldr r1, =saved_state_end
157 ldr r2, =msm_pm_collapse_exit
158 adr r3, msm_pm_collapse_exit
159 add r1, r1, r3
160 sub r1, r1, r2
161#if (NR_CPUS >= 2)
162 mrc p15, 0, r2, c0, c0, 5 /* MPIDR */
163 ands r2, r2, #15 /* What CPU am I */
164 subeq r1, r1, #CPU_SAVED_STATE_SIZE
165#endif
166
167#ifdef CONFIG_MSM_CPU_AVS
168 ldmdb r1!, {r2-r4}
169#ifndef CONFIG_ARCH_MSM_KRAIT
170 mcr p15, 7, r4, c15, c1, 0 /* TSCSR */
171#endif
172 mcr p15, 7, r3, c15, c0, 6 /* AVSDSCR */
173 mcr p15, 7, r2, c15, c1, 7 /* AVSCSR */
174#endif
175 ldmdb r1!, {r2-r11}
176 mcr p15, 0, r4, c3, c0, 0 /* dacr */
177 mcr p15, 0, r3, c2, c0, 0 /* TTBR0 */
178#ifdef CONFIG_ARCH_MSM_SCORPION
179 /* This instruction is not valid for non scorpion processors */
180 mcr p15, 3, r5, c15, c0, 3 /* L2CR1 */
181#endif
182 mcr p15, 0, r6, c10, c2, 0 /* PRRR */
183 mcr p15, 0, r7, c10, c2, 1 /* NMRR */
184 mcr p15, 0, r8, c1, c0, 1 /* ACTLR */
185 mcr p15, 0, r9, c2, c0, 1 /* TTBR1 */
186 mcr p15, 0, r10, c13, c0, 3 /* TPIDRURO */
187 mcr p15, 0, r11, c13, c0, 1 /* context ID */
188 isb
189 ldmdb r1!, {r4-r14}
190 ldr r0, =msm_pm_pc_pgd
191 ldr r1, =msm_pm_collapse_exit
192 adr r3, msm_pm_collapse_exit
193 add r0, r0, r3
194 sub r0, r0, r1
195 ldr r0, [r0]
196 mrc p15, 0, r1, c2, c0, 0 /* save current TTBR0 */
197 and r3, r1, #0x7f /* mask to get TTB flags */
198 orr r0, r0, r3 /* add TTB flags to switch TTBR value */
199 mcr p15, 0, r0, c2, c0, 0 /* temporary switch TTBR0 */
200 isb
201 mcr p15, 0, r2, c1, c0, 0 /* MMU control */
202 isb
203msm_pm_mapped_pa:
204 /* Switch to virtual */
205 ldr r0, =msm_pm_pa_to_va
206 mov pc, r0
207msm_pm_pa_to_va:
208 mcr p15, 0, r1, c2, c0, 0 /* restore TTBR0 */
209 isb
210 mcr p15, 0, r3, c8, c7, 0 /* UTLBIALL */
211 mcr p15, 0, r3, c7, c5, 6 /* BPIALL */
212 dsb
213
214 isb
215 stmfd sp!, {lr}
216 bl v7_flush_kern_cache_all
Pratik Patel7831c082011-06-08 21:44:37 -0700217#ifdef CONFIG_MSM_TRACE_ACROSS_PC
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700218 bl etm_restore_reg_check
219#endif
Pratik Patelfd6f56a2011-10-10 17:47:55 -0700220#ifdef CONFIG_MSM_DEBUG_ACROSS_PC
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700221 bl msm_restore_jtag_debug
222#endif
223 ldmfd sp!, {lr}
224 mov r0, #1
225 bx lr
226 nop
227 nop
228 nop
229 nop
230 nop
2311: b 1b
232
233ENTRY(msm_pm_boot_entry)
234 mrc p15, 0, r0, c0, c0, 5 /* MPIDR */
235 and r0, r0, #15 /* what CPU am I */
236
237 ldr r1, =msm_pm_boot_vector
238 ldr r2, =msm_pm_boot_entry
239 adr r3, msm_pm_boot_entry
240 add r1, r1, r3 /* translate virt to phys addr */
241 sub r1, r1, r2
242
243 add r1, r1, r0, LSL #2 /* locate boot vector for our cpu */
244 ldr pc, [r1] /* jump */
245
246ENTRY(msm_pm_write_boot_vector)
247 ldr r2, =msm_pm_boot_vector
248 add r2, r2, r0, LSL #2 /* locate boot vector for our cpu */
249 str r1, [r2]
Maheshkumar Sivasubramaniana012e092011-08-18 10:13:03 -0600250 mov r0, r2
251 ldr r1, =4
252 stmfd sp!, {lr}
253 bl v7_flush_kern_dcache_area
254 ldmfd sp!, {lr}
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700255 bx lr
256
Maheshkumar Sivasubramaniana012e092011-08-18 10:13:03 -0600257ENTRY(msm_pm_set_l2_flush_flag)
258 ldr r1, =msm_pm_flush_l2_flag
259 str r0, [r1]
260 bx lr
261
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700262 .data
263
264 .globl msm_pm_pc_pgd
265msm_pm_pc_pgd:
266 .long 0x0
267
268saved_state:
269#if (NR_CPUS >= 2)
270 .space CPU_SAVED_STATE_SIZE * 2 /* This code only supports 2 cores */
271#else
272 .space CPU_SAVED_STATE_SIZE
273#endif
274saved_state_end:
275
276msm_pm_boot_vector:
277 .space 4 * NR_CPUS
Maheshkumar Sivasubramaniana012e092011-08-18 10:13:03 -0600278
279/*
280 * Default the l2 flush flag to 1 so that caches are flushed during power
281 * collapse unless the L2 driver decides to flush them only during L2
282 * Power collapse.
283 */
284msm_pm_flush_l2_flag:
285 .long 0x1