blob: 91d7641cddc92802fe73c15dfc300ff931bc998c [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#ifndef __ASM_MACH_APIC_H
2#define __ASM_MACH_APIC_H
3
Linus Torvalds1da177e2005-04-16 15:20:36 -07004#include <asm/smp.h>
5
6#define esr_disable (1)
7#define NO_BALANCE_IRQ (0)
8
Linus Torvalds1da177e2005-04-16 15:20:36 -07009/* In clustered mode, the high nibble of APIC ID is a cluster number.
10 * The low nibble is a 4-bit bitmap. */
11#define XAPIC_DEST_CPUS_SHIFT 4
12#define XAPIC_DEST_CPUS_MASK ((1u << XAPIC_DEST_CPUS_SHIFT) - 1)
13#define XAPIC_DEST_CLUSTER_MASK (XAPIC_DEST_CPUS_MASK << XAPIC_DEST_CPUS_SHIFT)
14
15#define APIC_DFR_VALUE (APIC_DFR_CLUSTER)
16
17static inline cpumask_t target_cpus(void)
18{
19 /* CPU_MASK_ALL (0xff) has undefined behaviour with
20 * dest_LowestPrio mode logical clustered apic interrupt routing
21 * Just start on cpu 0. IRQ balancing will spread load
22 */
23 return cpumask_of_cpu(0);
24}
25#define TARGET_CPUS (target_cpus())
26
27#define INT_DELIVERY_MODE (dest_LowestPrio)
28#define INT_DEST_MODE 1 /* logical delivery broadcast to all procs */
29
30static inline unsigned long check_apicid_used(physid_mask_t bitmap, int apicid)
31{
32 return 0;
33}
34
35/* we don't use the phys_cpu_present_map to indicate apicid presence */
36static inline unsigned long check_apicid_present(int bit)
37{
38 return 1;
39}
40
41#define apicid_cluster(apicid) ((apicid) & XAPIC_DEST_CLUSTER_MASK)
42
Linus Torvalds1da177e2005-04-16 15:20:36 -070043extern u8 cpu_2_logical_apicid[];
44
45static inline void init_apic_ldr(void)
46{
47 unsigned long val, id;
Andi Kleen874c4fe2006-09-26 10:52:26 +020048 int count = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070049 u8 my_id = (u8)hard_smp_processor_id();
50 u8 my_cluster = (u8)apicid_cluster(my_id);
Andi Kleen874c4fe2006-09-26 10:52:26 +020051#ifdef CONFIG_SMP
52 u8 lid;
53 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -070054
55 /* Create logical APIC IDs by counting CPUs already in cluster. */
56 for (count = 0, i = NR_CPUS; --i >= 0; ) {
57 lid = cpu_2_logical_apicid[i];
58 if (lid != BAD_APICID && apicid_cluster(lid) == my_cluster)
59 ++count;
60 }
Andi Kleen874c4fe2006-09-26 10:52:26 +020061#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070062 /* We only have a 4 wide bitmap in cluster mode. If a deranged
63 * BIOS puts 5 CPUs in one APIC cluster, we're hosed. */
64 BUG_ON(count >= XAPIC_DEST_CPUS_SHIFT);
65 id = my_cluster | (1UL << count);
66 apic_write_around(APIC_DFR, APIC_DFR_VALUE);
67 val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
68 val |= SET_APIC_LOGICAL_ID(id);
69 apic_write_around(APIC_LDR, val);
70}
71
72static inline int multi_timer_check(int apic, int irq)
73{
74 return 0;
75}
76
77static inline int apic_id_registered(void)
78{
79 return 1;
80}
81
Ingo Molnar3c43f032007-05-02 19:27:04 +020082static inline void setup_apic_routing(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070083{
84 printk("Enabling APIC mode: Summit. Using %d I/O APICs\n",
85 nr_ioapics);
86}
87
88static inline int apicid_to_node(int logical_apicid)
89{
Andi Kleen38b5b032006-11-28 20:12:59 +010090#ifdef CONFIG_SMP
Keith Mannthey78b656b2006-10-03 18:25:52 -070091 return apicid_2_node[hard_smp_processor_id()];
Andi Kleen38b5b032006-11-28 20:12:59 +010092#else
93 return 0;
94#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070095}
96
97/* Mapping from cpu number to logical apicid */
98static inline int cpu_to_logical_apicid(int cpu)
99{
Andi Kleen874c4fe2006-09-26 10:52:26 +0200100#ifdef CONFIG_SMP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101 if (cpu >= NR_CPUS)
102 return BAD_APICID;
103 return (int)cpu_2_logical_apicid[cpu];
Andi Kleen874c4fe2006-09-26 10:52:26 +0200104#else
105 return logical_smp_processor_id();
106#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107}
108
109static inline int cpu_present_to_apicid(int mps_cpu)
110{
111 if (mps_cpu < NR_CPUS)
Glauber de Oliveira Costacbe879f2008-03-19 14:25:19 -0300112 return (int)per_cpu(x86_bios_cpu_apicid, mps_cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113 else
114 return BAD_APICID;
115}
116
117static inline physid_mask_t ioapic_phys_id_map(physid_mask_t phys_id_map)
118{
119 /* For clustered we don't have a good way to do this yet - hack */
120 return physids_promote(0x0F);
121}
122
123static inline physid_mask_t apicid_to_cpu_present(int apicid)
124{
125 return physid_mask_of_physid(0);
126}
127
Thomas Gleixner64883ab2008-01-30 13:30:35 +0100128static inline int mpc_apic_id(struct mpc_config_processor *m,
129 struct mpc_config_translation *translation_record)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130{
Thomas Gleixner64883ab2008-01-30 13:30:35 +0100131 printk("Processor #%d %u:%u APIC version %d\n",
132 m->mpc_apicid,
133 (m->mpc_cpufeature & CPU_FAMILY_MASK) >> 8,
134 (m->mpc_cpufeature & CPU_MODEL_MASK) >> 4,
135 m->mpc_apicver);
136 return m->mpc_apicid;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137}
138
139static inline void setup_portio_remap(void)
140{
141}
142
143static inline int check_phys_apicid_present(int boot_cpu_physical_apicid)
144{
145 return 1;
146}
147
148static inline void enable_apic_mode(void)
149{
150}
151
152static inline unsigned int cpu_mask_to_apicid(cpumask_t cpumask)
153{
154 int num_bits_set;
155 int cpus_found = 0;
156 int cpu;
157 int apicid;
158
159 num_bits_set = cpus_weight(cpumask);
160 /* Return id to all */
161 if (num_bits_set == NR_CPUS)
162 return (int) 0xFF;
163 /*
164 * The cpus in the mask must all be on the apic cluster. If are not
165 * on the same apicid cluster return default value of TARGET_CPUS.
166 */
167 cpu = first_cpu(cpumask);
168 apicid = cpu_to_logical_apicid(cpu);
169 while (cpus_found < num_bits_set) {
170 if (cpu_isset(cpu, cpumask)) {
171 int new_apicid = cpu_to_logical_apicid(cpu);
172 if (apicid_cluster(apicid) !=
173 apicid_cluster(new_apicid)){
174 printk ("%s: Not a valid mask!\n",__FUNCTION__);
175 return 0xFF;
176 }
177 apicid = apicid | new_apicid;
178 cpus_found++;
179 }
180 cpu++;
181 }
182 return apicid;
183}
184
185/* cpuid returns the value latched in the HW at reset, not the APIC ID
186 * register's value. For any box whose BIOS changes APIC IDs, like
187 * clustered APIC systems, we must use hard_smp_processor_id.
188 *
189 * See Intel's IA-32 SW Dev's Manual Vol2 under CPUID.
190 */
191static inline u32 phys_pkg_id(u32 cpuid_apic, int index_msb)
192{
193 return hard_smp_processor_id() >> index_msb;
194}
195
196#endif /* __ASM_MACH_APIC_H */