blob: c20f1578d39352a976c266efbf3c9447f4747de7 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090044#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050047#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <linux/libata.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040049#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090052#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054enum {
Alessandro Rubini318893e2012-01-06 13:33:39 +010055 AHCI_PCI_BAR_STA2X11 = 0,
Hugh Daschbachd027bb32013-01-04 14:39:09 -080056 AHCI_PCI_BAR_ENMOTUS = 2,
Alessandro Rubini318893e2012-01-06 13:33:39 +010057 AHCI_PCI_BAR_STANDARD = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090058};
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Tejun Heo441577e2010-03-29 10:32:39 +090060enum board_ids {
61 /* board IDs by feature in alphabetical order */
62 board_ahci,
63 board_ahci_ign_iferr,
64 board_ahci_nosntf,
Tejun Heo5f173102010-07-24 16:53:48 +020065 board_ahci_yes_fbs,
Tejun Heo441577e2010-03-29 10:32:39 +090066
67 /* board IDs for specific chipsets in alphabetical order */
68 board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090069 board_ahci_mcp77,
70 board_ahci_mcp89,
Tejun Heo441577e2010-03-29 10:32:39 +090071 board_ahci_mv,
72 board_ahci_sb600,
73 board_ahci_sb700, /* for SB700 and SB800 */
74 board_ahci_vt8251,
75
76 /* aliases */
77 board_ahci_mcp_linux = board_ahci_mcp65,
78 board_ahci_mcp67 = board_ahci_mcp65,
79 board_ahci_mcp73 = board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090080 board_ahci_mcp79 = board_ahci_mcp77,
Linus Torvalds1da177e2005-04-16 15:20:36 -070081};
82
Jeff Garzik2dcb4072007-10-19 06:42:56 -040083static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heoa1efdab2008-03-25 12:22:50 +090084static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
85 unsigned long deadline);
86static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
87 unsigned long deadline);
Tejun Heo438ac6d2007-03-02 17:31:26 +090088#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +090089static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
90static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +090091#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070092
Tejun Heofad16e72010-09-21 09:25:48 +020093static struct scsi_host_template ahci_sht = {
94 AHCI_SHT("ahci"),
95};
96
Tejun Heo029cfd62008-03-25 12:22:49 +090097static struct ata_port_operations ahci_vt8251_ops = {
98 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +090099 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900100};
101
Tejun Heo029cfd62008-03-25 12:22:49 +0900102static struct ata_port_operations ahci_p5wdh_ops = {
103 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900104 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900105};
106
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100107static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900108 /* by features */
Jeff Garzik4da646b2009-04-08 02:00:13 -0400109 [board_ahci] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900111 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100112 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400113 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114 .port_ops = &ahci_ops,
115 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400116 [board_ahci_ign_iferr] =
Tejun Heo41669552006-11-29 11:33:14 +0900117 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900118 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
119 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100120 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400121 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900122 .port_ops = &ahci_ops,
123 },
Tejun Heo441577e2010-03-29 10:32:39 +0900124 [board_ahci_nosntf] =
125 {
126 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
127 .flags = AHCI_FLAG_COMMON,
128 .pio_mask = ATA_PIO4,
129 .udma_mask = ATA_UDMA6,
130 .port_ops = &ahci_ops,
131 },
Tejun Heo5f173102010-07-24 16:53:48 +0200132 [board_ahci_yes_fbs] =
133 {
134 AHCI_HFLAGS (AHCI_HFLAG_YES_FBS),
135 .flags = AHCI_FLAG_COMMON,
136 .pio_mask = ATA_PIO4,
137 .udma_mask = ATA_UDMA6,
138 .port_ops = &ahci_ops,
139 },
Tejun Heo441577e2010-03-29 10:32:39 +0900140 /* by chipsets */
141 [board_ahci_mcp65] =
142 {
Tejun Heo83f2b962010-03-30 10:28:32 +0900143 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP |
144 AHCI_HFLAG_YES_NCQ),
Tejun Heoae01b242011-03-16 11:14:55 +0100145 .flags = AHCI_FLAG_COMMON | ATA_FLAG_NO_DIPM,
Tejun Heo83f2b962010-03-30 10:28:32 +0900146 .pio_mask = ATA_PIO4,
147 .udma_mask = ATA_UDMA6,
148 .port_ops = &ahci_ops,
149 },
150 [board_ahci_mcp77] =
151 {
152 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP),
153 .flags = AHCI_FLAG_COMMON,
154 .pio_mask = ATA_PIO4,
155 .udma_mask = ATA_UDMA6,
156 .port_ops = &ahci_ops,
157 },
158 [board_ahci_mcp89] =
159 {
160 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA),
Tejun Heo441577e2010-03-29 10:32:39 +0900161 .flags = AHCI_FLAG_COMMON,
162 .pio_mask = ATA_PIO4,
163 .udma_mask = ATA_UDMA6,
164 .port_ops = &ahci_ops,
165 },
166 [board_ahci_mv] =
167 {
168 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
169 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300170 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
Tejun Heo441577e2010-03-29 10:32:39 +0900171 .pio_mask = ATA_PIO4,
172 .udma_mask = ATA_UDMA6,
173 .port_ops = &ahci_ops,
174 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400175 [board_ahci_sb600] =
Conke Hu55a61602007-03-27 18:33:05 +0800176 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900177 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900178 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
179 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900180 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100181 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400182 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800183 .port_ops = &ahci_pmp_retry_srst_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800184 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400185 [board_ahci_sb700] = /* for SB700 and SB800 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800186 {
Shane Huangbd172432008-06-10 15:52:04 +0800187 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800188 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100189 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800190 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800191 .port_ops = &ahci_pmp_retry_srst_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800192 },
Tejun Heo441577e2010-03-29 10:32:39 +0900193 [board_ahci_vt8251] =
Tejun Heoe297d992008-06-10 00:13:04 +0900194 {
Tejun Heo441577e2010-03-29 10:32:39 +0900195 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900196 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100197 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900198 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900199 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201};
202
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500203static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400204 /* Intel */
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400205 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
206 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
207 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
208 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
209 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900210 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400211 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
212 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
213 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
214 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900215 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800216 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900217 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
218 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
219 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
220 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
221 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
222 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
223 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
224 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
225 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
226 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
227 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
228 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
229 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
230 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
231 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400232 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
233 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800234 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500235 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800236 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500237 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
238 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700239 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700240 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500241 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700242 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700243 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500244 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800245 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
246 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci }, /* CPT AHCI */
247 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
248 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci }, /* CPT RAID */
249 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
250 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Seth Heasley992b3fb2010-09-09 09:44:56 -0700251 { PCI_VDEVICE(INTEL, 0x1d02), board_ahci }, /* PBG AHCI */
252 { PCI_VDEVICE(INTEL, 0x1d04), board_ahci }, /* PBG RAID */
253 { PCI_VDEVICE(INTEL, 0x1d06), board_ahci }, /* PBG RAID */
Seth Heasley64a39032011-03-11 11:57:42 -0800254 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* PBG RAID */
Seth Heasleya4a461a2011-01-10 12:57:17 -0800255 { PCI_VDEVICE(INTEL, 0x2323), board_ahci }, /* DH89xxCC AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700256 { PCI_VDEVICE(INTEL, 0x1e02), board_ahci }, /* Panther Point AHCI */
257 { PCI_VDEVICE(INTEL, 0x1e03), board_ahci }, /* Panther Point AHCI */
258 { PCI_VDEVICE(INTEL, 0x1e04), board_ahci }, /* Panther Point RAID */
259 { PCI_VDEVICE(INTEL, 0x1e05), board_ahci }, /* Panther Point RAID */
260 { PCI_VDEVICE(INTEL, 0x1e06), board_ahci }, /* Panther Point RAID */
261 { PCI_VDEVICE(INTEL, 0x1e07), board_ahci }, /* Panther Point RAID */
Seth Heasley2cab7a42011-07-14 16:50:49 -0700262 { PCI_VDEVICE(INTEL, 0x1e0e), board_ahci }, /* Panther Point RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800263 { PCI_VDEVICE(INTEL, 0x8c02), board_ahci }, /* Lynx Point AHCI */
264 { PCI_VDEVICE(INTEL, 0x8c03), board_ahci }, /* Lynx Point AHCI */
265 { PCI_VDEVICE(INTEL, 0x8c04), board_ahci }, /* Lynx Point RAID */
266 { PCI_VDEVICE(INTEL, 0x8c05), board_ahci }, /* Lynx Point RAID */
267 { PCI_VDEVICE(INTEL, 0x8c06), board_ahci }, /* Lynx Point RAID */
268 { PCI_VDEVICE(INTEL, 0x8c07), board_ahci }, /* Lynx Point RAID */
269 { PCI_VDEVICE(INTEL, 0x8c0e), board_ahci }, /* Lynx Point RAID */
270 { PCI_VDEVICE(INTEL, 0x8c0f), board_ahci }, /* Lynx Point RAID */
James Ralston223588e2012-08-09 09:02:31 -0700271 { PCI_VDEVICE(INTEL, 0x9c02), board_ahci }, /* Lynx Point-LP AHCI */
272 { PCI_VDEVICE(INTEL, 0x9c03), board_ahci }, /* Lynx Point-LP AHCI */
273 { PCI_VDEVICE(INTEL, 0x9c04), board_ahci }, /* Lynx Point-LP RAID */
274 { PCI_VDEVICE(INTEL, 0x9c05), board_ahci }, /* Lynx Point-LP RAID */
275 { PCI_VDEVICE(INTEL, 0x9c06), board_ahci }, /* Lynx Point-LP RAID */
276 { PCI_VDEVICE(INTEL, 0x9c07), board_ahci }, /* Lynx Point-LP RAID */
277 { PCI_VDEVICE(INTEL, 0x9c0e), board_ahci }, /* Lynx Point-LP RAID */
278 { PCI_VDEVICE(INTEL, 0x9c0f), board_ahci }, /* Lynx Point-LP RAID */
Seth Heasleycc3b20f2013-01-25 12:01:05 -0800279 { PCI_VDEVICE(INTEL, 0x1f22), board_ahci }, /* Avoton AHCI */
280 { PCI_VDEVICE(INTEL, 0x1f23), board_ahci }, /* Avoton AHCI */
281 { PCI_VDEVICE(INTEL, 0x1f24), board_ahci }, /* Avoton RAID */
282 { PCI_VDEVICE(INTEL, 0x1f25), board_ahci }, /* Avoton RAID */
283 { PCI_VDEVICE(INTEL, 0x1f26), board_ahci }, /* Avoton RAID */
284 { PCI_VDEVICE(INTEL, 0x1f27), board_ahci }, /* Avoton RAID */
285 { PCI_VDEVICE(INTEL, 0x1f2e), board_ahci }, /* Avoton RAID */
286 { PCI_VDEVICE(INTEL, 0x1f2f), board_ahci }, /* Avoton RAID */
287 { PCI_VDEVICE(INTEL, 0x1f32), board_ahci }, /* Avoton AHCI */
288 { PCI_VDEVICE(INTEL, 0x1f33), board_ahci }, /* Avoton AHCI */
289 { PCI_VDEVICE(INTEL, 0x1f34), board_ahci }, /* Avoton RAID */
290 { PCI_VDEVICE(INTEL, 0x1f35), board_ahci }, /* Avoton RAID */
291 { PCI_VDEVICE(INTEL, 0x1f36), board_ahci }, /* Avoton RAID */
292 { PCI_VDEVICE(INTEL, 0x1f37), board_ahci }, /* Avoton RAID */
293 { PCI_VDEVICE(INTEL, 0x1f3e), board_ahci }, /* Avoton RAID */
294 { PCI_VDEVICE(INTEL, 0x1f3f), board_ahci }, /* Avoton RAID */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400295
Tejun Heoe34bb372007-02-26 20:24:03 +0900296 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
297 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
298 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400299
300 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800301 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800302 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
303 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
304 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
305 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
306 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
307 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400308
Shane Huange2dd90b2009-07-29 11:34:49 +0800309 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800310 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huang722804f2013-06-03 18:24:10 +0800311 { PCI_VDEVICE(AMD, 0x7900), board_ahci }, /* AMD CZ */
Shane Huange2dd90b2009-07-29 11:34:49 +0800312 /* AMD is using RAID class only for ahci controllers */
313 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
314 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
315
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400316 /* VIA */
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400317 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900318 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400319
320 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900321 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
322 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
323 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
324 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
325 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
326 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
327 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
328 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900329 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
330 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
331 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
332 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
333 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
334 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
335 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
336 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
337 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
338 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
339 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
340 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
341 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
342 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
343 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
344 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
345 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
346 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
347 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
348 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
349 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
350 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
351 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
352 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
353 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
354 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
355 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
356 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
357 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
358 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
359 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
360 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
361 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
362 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
363 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
364 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
365 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
366 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
367 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
368 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
369 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
370 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
371 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
372 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
373 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
374 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
375 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
376 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
377 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
378 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
379 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
380 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
381 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
382 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
383 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
384 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
385 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
386 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
387 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
388 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
389 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
390 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
391 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
392 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
393 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
394 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
395 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
396 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
397 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
398 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
399 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
400 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
401 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
402 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
403 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
404 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400405
Jeff Garzik95916ed2006-07-29 04:10:14 -0400406 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900407 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
408 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
409 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400410
Alessandro Rubini318893e2012-01-06 13:33:39 +0100411 /* ST Microelectronics */
412 { PCI_VDEVICE(STMICRO, 0xCC06), board_ahci }, /* ST ConneXt */
413
Jeff Garzikcd70c262007-07-08 02:29:42 -0400414 /* Marvell */
415 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100416 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Tejun Heo5f173102010-07-24 16:53:48 +0200417 { PCI_DEVICE(0x1b4b, 0x9123),
Anssi Hannula10aca062011-01-18 20:03:26 -0500418 .class = PCI_CLASS_STORAGE_SATA_AHCI,
419 .class_mask = 0xffffff,
Tejun Heo5f173102010-07-24 16:53:48 +0200420 .driver_data = board_ahci_yes_fbs }, /* 88se9128 */
Per Jessen467b41c2011-02-08 13:54:32 +0100421 { PCI_DEVICE(0x1b4b, 0x9125),
422 .driver_data = board_ahci_yes_fbs }, /* 88se9125 */
Matt Johnson642d8922012-04-27 01:42:30 -0500423 { PCI_DEVICE(0x1b4b, 0x917a),
424 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
Alan Coxf0868b72012-09-04 16:07:18 +0100425 { PCI_DEVICE(0x1b4b, 0x9192),
426 .driver_data = board_ahci_yes_fbs }, /* 88se9172 on some Gigabyte */
Tejun Heo50be5e32010-11-29 15:57:14 +0100427 { PCI_DEVICE(0x1b4b, 0x91a3),
428 .driver_data = board_ahci_yes_fbs },
Samir Benmendil34bf7632013-11-17 23:56:17 +0100429 { PCI_DEVICE(0x1b4b, 0x9230),
430 .driver_data = board_ahci_yes_fbs },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400431
Mark Nelsonc77a0362008-10-23 14:08:16 +1100432 /* Promise */
433 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
434
Keng-Yu Linc9703762011-11-09 01:47:36 -0500435 /* Asmedia */
Alan Coxb7cd50f2012-09-04 16:25:25 +0100436 { PCI_VDEVICE(ASMEDIA, 0x0601), board_ahci }, /* ASM1060 */
437 { PCI_VDEVICE(ASMEDIA, 0x0602), board_ahci }, /* ASM1060 */
438 { PCI_VDEVICE(ASMEDIA, 0x0611), board_ahci }, /* ASM1061 */
439 { PCI_VDEVICE(ASMEDIA, 0x0612), board_ahci }, /* ASM1062 */
Keng-Yu Linc9703762011-11-09 01:47:36 -0500440
Hugh Daschbachd027bb32013-01-04 14:39:09 -0800441 /* Enmotus */
442 { PCI_DEVICE(0x1c44, 0x8000), board_ahci },
443
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500444 /* Generic, PCI class code for AHCI */
445 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500446 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500447
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448 { } /* terminate list */
449};
450
451
452static struct pci_driver ahci_pci_driver = {
453 .name = DRV_NAME,
454 .id_table = ahci_pci_tbl,
455 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900456 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900457#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900458 .suspend = ahci_pci_device_suspend,
459 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900460#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461};
462
Alan Cox5b66c822008-09-03 14:48:34 +0100463#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
464static int marvell_enable;
465#else
466static int marvell_enable = 1;
467#endif
468module_param(marvell_enable, int, 0644);
469MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
470
471
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300472static void ahci_pci_save_initial_config(struct pci_dev *pdev,
473 struct ahci_host_priv *hpriv)
474{
475 unsigned int force_port_map = 0;
476 unsigned int mask_port_map = 0;
477
478 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
479 dev_info(&pdev->dev, "JMB361 has only one port\n");
480 force_port_map = 1;
481 }
482
483 /*
484 * Temporary Marvell 6145 hack: PATA port presence
485 * is asserted through the standard AHCI port
486 * presence register, as bit 4 (counting from 0)
487 */
488 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
489 if (pdev->device == 0x6121)
490 mask_port_map = 0x3;
491 else
492 mask_port_map = 0xf;
493 dev_info(&pdev->dev,
494 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
495 }
496
Anton Vorontsov1d513352010-03-03 20:17:37 +0300497 ahci_save_initial_config(&pdev->dev, hpriv, force_port_map,
498 mask_port_map);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300499}
500
Anton Vorontsov33030402010-03-03 20:17:39 +0300501static int ahci_pci_reset_controller(struct ata_host *host)
502{
503 struct pci_dev *pdev = to_pci_dev(host->dev);
504
505 ahci_reset_controller(host);
506
Tejun Heod91542c2006-07-26 15:59:26 +0900507 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300508 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heod91542c2006-07-26 15:59:26 +0900509 u16 tmp16;
510
511 /* configure PCS */
512 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +0900513 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
514 tmp16 |= hpriv->port_map;
515 pci_write_config_word(pdev, 0x92, tmp16);
516 }
Tejun Heod91542c2006-07-26 15:59:26 +0900517 }
518
519 return 0;
520}
521
Anton Vorontsov781d6552010-03-03 20:17:42 +0300522static void ahci_pci_init_controller(struct ata_host *host)
523{
524 struct ahci_host_priv *hpriv = host->private_data;
525 struct pci_dev *pdev = to_pci_dev(host->dev);
526 void __iomem *port_mmio;
527 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100528 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900529
Tejun Heo417a1a62007-09-23 13:19:55 +0900530 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100531 if (pdev->device == 0x6121)
532 mv = 2;
533 else
534 mv = 4;
535 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400536
537 writel(0, port_mmio + PORT_IRQ_MASK);
538
539 /* clear port IRQ */
540 tmp = readl(port_mmio + PORT_IRQ_STAT);
541 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
542 if (tmp)
543 writel(tmp, port_mmio + PORT_IRQ_STAT);
544 }
545
Anton Vorontsov781d6552010-03-03 20:17:42 +0300546 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900547}
548
Tejun Heocc0680a2007-08-06 18:36:23 +0900549static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900550 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900551{
Tejun Heocc0680a2007-08-06 18:36:23 +0900552 struct ata_port *ap = link->ap;
Tejun Heo9dadd452008-04-07 22:47:19 +0900553 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900554 int rc;
555
556 DPRINTK("ENTER\n");
557
Tejun Heo4447d352007-04-17 23:44:08 +0900558 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900559
Tejun Heocc0680a2007-08-06 18:36:23 +0900560 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900561 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900562
Tejun Heo4447d352007-04-17 23:44:08 +0900563 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900564
565 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
566
567 /* vt8251 doesn't clear BSY on signature FIS reception,
568 * request follow-up softreset.
569 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900570 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900571}
572
Tejun Heoedc93052007-10-25 14:59:16 +0900573static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
574 unsigned long deadline)
575{
576 struct ata_port *ap = link->ap;
577 struct ahci_port_priv *pp = ap->private_data;
578 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
579 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900580 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900581 int rc;
582
583 ahci_stop_engine(ap);
584
585 /* clear D2H reception area to properly wait for D2H FIS */
586 ata_tf_init(link->device, &tf);
587 tf.command = 0x80;
588 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
589
590 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900591 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900592
593 ahci_start_engine(ap);
594
Tejun Heoedc93052007-10-25 14:59:16 +0900595 /* The pseudo configuration device on SIMG4726 attached to
596 * ASUS P5W-DH Deluxe doesn't send signature FIS after
597 * hardreset if no device is attached to the first downstream
598 * port && the pseudo device locks up on SRST w/ PMP==0. To
599 * work around this, wait for !BSY only briefly. If BSY isn't
600 * cleared, perform CLO and proceed to IDENTIFY (achieved by
601 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
602 *
603 * Wait for two seconds. Devices attached to downstream port
604 * which can't process the following IDENTIFY after this will
605 * have to be reset again. For most cases, this should
606 * suffice while making probing snappish enough.
607 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900608 if (online) {
609 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
610 ahci_check_ready);
611 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800612 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900613 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900614 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900615}
616
Tejun Heo438ac6d2007-03-02 17:31:26 +0900617#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900618static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
619{
Jeff Garzikcca39742006-08-24 03:19:22 -0400620 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900621 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300622 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900623 u32 ctl;
624
Tejun Heo9b10ae82009-05-30 20:50:12 +0900625 if (mesg.event & PM_EVENT_SUSPEND &&
626 hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700627 dev_err(&pdev->dev,
628 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +0900629 return -EIO;
630 }
631
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100632 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +0900633 /* AHCI spec rev1.1 section 8.3.3:
634 * Software must disable interrupts prior to requesting a
635 * transition of the HBA to D3 state.
636 */
637 ctl = readl(mmio + HOST_CTL);
638 ctl &= ~HOST_IRQ_EN;
639 writel(ctl, mmio + HOST_CTL);
640 readl(mmio + HOST_CTL); /* flush */
641 }
642
643 return ata_pci_device_suspend(pdev, mesg);
644}
645
646static int ahci_pci_device_resume(struct pci_dev *pdev)
647{
Jeff Garzikcca39742006-08-24 03:19:22 -0400648 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heoc1332872006-07-26 15:59:26 +0900649 int rc;
650
Tejun Heo553c4aa2006-12-26 19:39:50 +0900651 rc = ata_pci_device_do_resume(pdev);
652 if (rc)
653 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +0900654
655 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300656 rc = ahci_pci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900657 if (rc)
658 return rc;
659
Anton Vorontsov781d6552010-03-03 20:17:42 +0300660 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900661 }
662
Jeff Garzikcca39742006-08-24 03:19:22 -0400663 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900664
665 return 0;
666}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900667#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900668
Tejun Heo4447d352007-04-17 23:44:08 +0900669static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672
Alessandro Rubini318893e2012-01-06 13:33:39 +0100673 /*
674 * If the device fixup already set the dma_mask to some non-standard
675 * value, don't extend it here. This happens on STA2X11, for example.
676 */
677 if (pdev->dma_mask && pdev->dma_mask < DMA_BIT_MASK(32))
678 return 0;
679
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680 if (using_dac &&
Yang Hongyang6a355282009-04-06 19:01:13 -0700681 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
682 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683 if (rc) {
Yang Hongyang284901a2009-04-06 19:01:15 -0700684 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700686 dev_err(&pdev->dev,
687 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688 return rc;
689 }
690 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -0700692 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700694 dev_err(&pdev->dev, "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695 return rc;
696 }
Yang Hongyang284901a2009-04-06 19:01:15 -0700697 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700699 dev_err(&pdev->dev,
700 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701 return rc;
702 }
703 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704 return 0;
705}
706
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300707static void ahci_pci_print_info(struct ata_host *host)
708{
709 struct pci_dev *pdev = to_pci_dev(host->dev);
710 u16 cc;
711 const char *scc_s;
712
713 pci_read_config_word(pdev, 0x0a, &cc);
714 if (cc == PCI_CLASS_STORAGE_IDE)
715 scc_s = "IDE";
716 else if (cc == PCI_CLASS_STORAGE_SATA)
717 scc_s = "SATA";
718 else if (cc == PCI_CLASS_STORAGE_RAID)
719 scc_s = "RAID";
720 else
721 scc_s = "unknown";
722
723 ahci_print_info(host, scc_s);
724}
725
Tejun Heoedc93052007-10-25 14:59:16 +0900726/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
727 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
728 * support PMP and the 4726 either directly exports the device
729 * attached to the first downstream port or acts as a hardware storage
730 * controller and emulate a single ATA device (can be RAID 0/1 or some
731 * other configuration).
732 *
733 * When there's no device attached to the first downstream port of the
734 * 4726, "Config Disk" appears, which is a pseudo ATA device to
735 * configure the 4726. However, ATA emulation of the device is very
736 * lame. It doesn't send signature D2H Reg FIS after the initial
737 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
738 *
739 * The following function works around the problem by always using
740 * hardreset on the port and not depending on receiving signature FIS
741 * afterward. If signature FIS isn't received soon, ATA class is
742 * assumed without follow-up softreset.
743 */
744static void ahci_p5wdh_workaround(struct ata_host *host)
745{
746 static struct dmi_system_id sysids[] = {
747 {
748 .ident = "P5W DH Deluxe",
749 .matches = {
750 DMI_MATCH(DMI_SYS_VENDOR,
751 "ASUSTEK COMPUTER INC"),
752 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
753 },
754 },
755 { }
756 };
757 struct pci_dev *pdev = to_pci_dev(host->dev);
758
759 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
760 dmi_check_system(sysids)) {
761 struct ata_port *ap = host->ports[1];
762
Joe Perchesa44fec12011-04-15 15:51:58 -0700763 dev_info(&pdev->dev,
764 "enabling ASUS P5W DH Deluxe on-board SIMG4726 workaround\n");
Tejun Heoedc93052007-10-25 14:59:16 +0900765
766 ap->ops = &ahci_p5wdh_ops;
767 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
768 }
769}
770
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900771/* only some SB600 ahci controllers can do 64bit DMA */
772static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +0800773{
774 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +0900775 /*
776 * The oldest version known to be broken is 0901 and
777 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900778 * Enable 64bit DMA on 1501 and anything newer.
779 *
Tejun Heo03d783b2009-08-16 21:04:02 +0900780 * Please read bko#9412 for more info.
781 */
Shane Huang58a09b32009-05-27 15:04:43 +0800782 {
783 .ident = "ASUS M2A-VM",
784 .matches = {
785 DMI_MATCH(DMI_BOARD_VENDOR,
786 "ASUSTeK Computer INC."),
787 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
788 },
Tejun Heo03d783b2009-08-16 21:04:02 +0900789 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +0800790 },
Mark Nelsone65cc192009-11-03 20:06:48 +1100791 /*
792 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
793 * support 64bit DMA.
794 *
795 * BIOS versions earlier than 1.5 had the Manufacturer DMI
796 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
797 * This spelling mistake was fixed in BIOS version 1.5, so
798 * 1.5 and later have the Manufacturer as
799 * "MICRO-STAR INTERNATIONAL CO.,LTD".
800 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
801 *
802 * BIOS versions earlier than 1.9 had a Board Product Name
803 * DMI field of "MS-7376". This was changed to be
804 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
805 * match on DMI_BOARD_NAME of "MS-7376".
806 */
807 {
808 .ident = "MSI K9A2 Platinum",
809 .matches = {
810 DMI_MATCH(DMI_BOARD_VENDOR,
811 "MICRO-STAR INTER"),
812 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
813 },
814 },
Mark Nelson3c4aa912011-06-27 16:33:44 +1000815 /*
816 * All BIOS versions for the Asus M3A support 64bit DMA.
817 * (all release versions from 0301 to 1206 were tested)
818 */
819 {
820 .ident = "ASUS M3A",
821 .matches = {
822 DMI_MATCH(DMI_BOARD_VENDOR,
823 "ASUSTeK Computer INC."),
824 DMI_MATCH(DMI_BOARD_NAME, "M3A"),
825 },
826 },
Shane Huang58a09b32009-05-27 15:04:43 +0800827 { }
828 };
Tejun Heo03d783b2009-08-16 21:04:02 +0900829 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900830 int year, month, date;
831 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +0800832
Tejun Heo03d783b2009-08-16 21:04:02 +0900833 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +0800834 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +0900835 !match)
Shane Huang58a09b32009-05-27 15:04:43 +0800836 return false;
837
Mark Nelsone65cc192009-11-03 20:06:48 +1100838 if (!match->driver_data)
839 goto enable_64bit;
840
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900841 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
842 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +0800843
Mark Nelsone65cc192009-11-03 20:06:48 +1100844 if (strcmp(buf, match->driver_data) >= 0)
845 goto enable_64bit;
846 else {
Joe Perchesa44fec12011-04-15 15:51:58 -0700847 dev_warn(&pdev->dev,
848 "%s: BIOS too old, forcing 32bit DMA, update BIOS\n",
849 match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900850 return false;
851 }
Mark Nelsone65cc192009-11-03 20:06:48 +1100852
853enable_64bit:
Joe Perchesa44fec12011-04-15 15:51:58 -0700854 dev_warn(&pdev->dev, "%s: enabling 64bit DMA\n", match->ident);
Mark Nelsone65cc192009-11-03 20:06:48 +1100855 return true;
Shane Huang58a09b32009-05-27 15:04:43 +0800856}
857
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100858static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
859{
860 static const struct dmi_system_id broken_systems[] = {
861 {
862 .ident = "HP Compaq nx6310",
863 .matches = {
864 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
865 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
866 },
867 /* PCI slot number of the controller */
868 .driver_data = (void *)0x1FUL,
869 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +0100870 {
871 .ident = "HP Compaq 6720s",
872 .matches = {
873 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
874 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
875 },
876 /* PCI slot number of the controller */
877 .driver_data = (void *)0x1FUL,
878 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100879
880 { } /* terminate list */
881 };
882 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
883
884 if (dmi) {
885 unsigned long slot = (unsigned long)dmi->driver_data;
886 /* apply the quirk only to on-board controllers */
887 return slot == PCI_SLOT(pdev->devfn);
888 }
889
890 return false;
891}
892
Tejun Heo9b10ae82009-05-30 20:50:12 +0900893static bool ahci_broken_suspend(struct pci_dev *pdev)
894{
895 static const struct dmi_system_id sysids[] = {
896 /*
897 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
898 * to the harddisk doesn't become online after
899 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +0900900 *
901 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
902 *
903 * Use dates instead of versions to match as HP is
904 * apparently recycling both product and version
905 * strings.
906 *
907 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +0900908 */
909 {
910 .ident = "dv4",
911 .matches = {
912 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
913 DMI_MATCH(DMI_PRODUCT_NAME,
914 "HP Pavilion dv4 Notebook PC"),
915 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900916 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900917 },
918 {
919 .ident = "dv5",
920 .matches = {
921 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
922 DMI_MATCH(DMI_PRODUCT_NAME,
923 "HP Pavilion dv5 Notebook PC"),
924 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900925 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900926 },
927 {
928 .ident = "dv6",
929 .matches = {
930 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
931 DMI_MATCH(DMI_PRODUCT_NAME,
932 "HP Pavilion dv6 Notebook PC"),
933 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900934 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900935 },
936 {
937 .ident = "HDX18",
938 .matches = {
939 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
940 DMI_MATCH(DMI_PRODUCT_NAME,
941 "HP HDX18 Notebook PC"),
942 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900943 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900944 },
Tejun Heocedc9bf2010-01-28 16:04:15 +0900945 /*
946 * Acer eMachines G725 has the same problem. BIOS
947 * V1.03 is known to be broken. V3.04 is known to
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300948 * work. Between, there are V1.06, V2.06 and V3.03
Tejun Heocedc9bf2010-01-28 16:04:15 +0900949 * that we don't have much idea about. For now,
950 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +0900951 *
952 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +0900953 */
954 {
955 .ident = "G725",
956 .matches = {
957 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
958 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
959 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900960 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +0900961 },
Tejun Heo9b10ae82009-05-30 20:50:12 +0900962 { } /* terminate list */
963 };
964 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +0900965 int year, month, date;
966 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +0900967
968 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
969 return false;
970
Tejun Heo9deb3432010-03-16 09:50:26 +0900971 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
972 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900973
Tejun Heo9deb3432010-03-16 09:50:26 +0900974 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +0900975}
976
Tejun Heo55946392009-08-04 14:30:08 +0900977static bool ahci_broken_online(struct pci_dev *pdev)
978{
979#define ENCODE_BUSDEVFN(bus, slot, func) \
980 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
981 static const struct dmi_system_id sysids[] = {
982 /*
983 * There are several gigabyte boards which use
984 * SIMG5723s configured as hardware RAID. Certain
985 * 5723 firmware revisions shipped there keep the link
986 * online but fail to answer properly to SRST or
987 * IDENTIFY when no device is attached downstream
988 * causing libata to retry quite a few times leading
989 * to excessive detection delay.
990 *
991 * As these firmwares respond to the second reset try
992 * with invalid device signature, considering unknown
993 * sig as offline works around the problem acceptably.
994 */
995 {
996 .ident = "EP45-DQ6",
997 .matches = {
998 DMI_MATCH(DMI_BOARD_VENDOR,
999 "Gigabyte Technology Co., Ltd."),
1000 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
1001 },
1002 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
1003 },
1004 {
1005 .ident = "EP45-DS5",
1006 .matches = {
1007 DMI_MATCH(DMI_BOARD_VENDOR,
1008 "Gigabyte Technology Co., Ltd."),
1009 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
1010 },
1011 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
1012 },
1013 { } /* terminate list */
1014 };
1015#undef ENCODE_BUSDEVFN
1016 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1017 unsigned int val;
1018
1019 if (!dmi)
1020 return false;
1021
1022 val = (unsigned long)dmi->driver_data;
1023
1024 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
1025}
1026
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001027#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +09001028static void ahci_gtf_filter_workaround(struct ata_host *host)
1029{
1030 static const struct dmi_system_id sysids[] = {
1031 /*
1032 * Aspire 3810T issues a bunch of SATA enable commands
1033 * via _GTF including an invalid one and one which is
1034 * rejected by the device. Among the successful ones
1035 * is FPDMA non-zero offset enable which when enabled
1036 * only on the drive side leads to NCQ command
1037 * failures. Filter it out.
1038 */
1039 {
1040 .ident = "Aspire 3810T",
1041 .matches = {
1042 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1043 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
1044 },
1045 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
1046 },
1047 { }
1048 };
1049 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1050 unsigned int filter;
1051 int i;
1052
1053 if (!dmi)
1054 return;
1055
1056 filter = (unsigned long)dmi->driver_data;
Joe Perchesa44fec12011-04-15 15:51:58 -07001057 dev_info(host->dev, "applying extra ACPI _GTF filter 0x%x for %s\n",
1058 filter, dmi->ident);
Tejun Heof80ae7e2009-09-16 04:18:03 +09001059
1060 for (i = 0; i < host->n_ports; i++) {
1061 struct ata_port *ap = host->ports[i];
1062 struct ata_link *link;
1063 struct ata_device *dev;
1064
1065 ata_for_each_link(link, ap, EDGE)
1066 ata_for_each_dev(dev, link, ALL)
1067 dev->gtf_filter |= filter;
1068 }
1069}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001070#else
1071static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1072{}
1073#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001074
Tejun Heo24dc5f32007-01-20 16:00:28 +09001075static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001076{
Tejun Heoe297d992008-06-10 00:13:04 +09001077 unsigned int board_id = ent->driver_data;
1078 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001079 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001080 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001082 struct ata_host *host;
Tejun Heo837f5f82008-02-06 15:13:51 +09001083 int n_ports, i, rc;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001084 int ahci_pci_bar = AHCI_PCI_BAR_STANDARD;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085
1086 VPRINTK("ENTER\n");
1087
Justin P. Mattockb429dd52010-07-03 07:29:25 -07001088 WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001089
Joe Perches06296a12011-04-15 15:52:00 -07001090 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001091
Alan Cox5b66c822008-09-03 14:48:34 +01001092 /* The AHCI driver can only drive the SATA ports, the PATA driver
1093 can drive them all so if both drivers are selected make sure
1094 AHCI stays out of the way */
1095 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1096 return -ENODEV;
1097
Tejun Heoc6353b42010-06-17 11:42:22 +02001098 /*
1099 * For some reason, MCP89 on MacBook 7,1 doesn't work with
1100 * ahci, use ata_generic instead.
1101 */
1102 if (pdev->vendor == PCI_VENDOR_ID_NVIDIA &&
1103 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP89_SATA &&
1104 pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1105 pdev->subsystem_device == 0xcb89)
1106 return -ENODEV;
1107
Mark Nelson7a022672009-11-22 12:07:41 +11001108 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1109 * At the moment, we can only use the AHCI mode. Let the users know
1110 * that for SAS drives they're out of luck.
1111 */
1112 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
Joe Perchesa44fec12011-04-15 15:51:58 -07001113 dev_info(&pdev->dev,
1114 "PDC42819 can only drive SATA devices with this driver\n");
Mark Nelson7a022672009-11-22 12:07:41 +11001115
Hugh Daschbachd027bb32013-01-04 14:39:09 -08001116 /* Both Connext and Enmotus devices use non-standard BARs */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001117 if (pdev->vendor == PCI_VENDOR_ID_STMICRO && pdev->device == 0xCC06)
1118 ahci_pci_bar = AHCI_PCI_BAR_STA2X11;
Hugh Daschbachd027bb32013-01-04 14:39:09 -08001119 else if (pdev->vendor == 0x1c44 && pdev->device == 0x8000)
1120 ahci_pci_bar = AHCI_PCI_BAR_ENMOTUS;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001121
Tejun Heo4447d352007-04-17 23:44:08 +09001122 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001123 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124 if (rc)
1125 return rc;
1126
Tejun Heodea55132008-03-11 19:52:31 +09001127 /* AHCI controllers often implement SFF compatible interface.
1128 * Grab all PCI BARs just in case.
1129 */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001130 rc = pcim_iomap_regions_request_all(pdev, 1 << ahci_pci_bar, DRV_NAME);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001131 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001132 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001133 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001134 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135
Tejun Heoc4f77922007-12-06 15:09:43 +09001136 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1137 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1138 u8 map;
1139
1140 /* ICH6s share the same PCI ID for both piix and ahci
1141 * modes. Enabling ahci mode while MAP indicates
1142 * combined mode is a bad idea. Yield to ata_piix.
1143 */
1144 pci_read_config_byte(pdev, ICH_MAP, &map);
1145 if (map & 0x3) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001146 dev_info(&pdev->dev,
1147 "controller is in combined mode, can't enable AHCI mode\n");
Tejun Heoc4f77922007-12-06 15:09:43 +09001148 return -ENODEV;
1149 }
1150 }
1151
Tejun Heo24dc5f32007-01-20 16:00:28 +09001152 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1153 if (!hpriv)
1154 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001155 hpriv->flags |= (unsigned long)pi.private_data;
1156
Tejun Heoe297d992008-06-10 00:13:04 +09001157 /* MCP65 revision A1 and A2 can't do MSI */
1158 if (board_id == board_ahci_mcp65 &&
1159 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1160 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1161
Shane Huange427fe02008-12-30 10:53:41 +08001162 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1163 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1164 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1165
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001166 /* only some SB600s can do 64bit DMA */
1167 if (ahci_sb600_enable_64bit(pdev))
1168 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001169
Tejun Heo31b239a2009-09-17 00:34:39 +09001170 if ((hpriv->flags & AHCI_HFLAG_NO_MSI) || pci_enable_msi(pdev))
1171 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172
Alessandro Rubini318893e2012-01-06 13:33:39 +01001173 hpriv->mmio = pcim_iomap_table(pdev)[ahci_pci_bar];
Anton Vorontsovd8993342010-03-03 20:17:34 +03001174
Tejun Heo4447d352007-04-17 23:44:08 +09001175 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001176 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001177
Tejun Heo4447d352007-04-17 23:44:08 +09001178 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001179 if (hpriv->cap & HOST_CAP_NCQ) {
1180 pi.flags |= ATA_FLAG_NCQ;
Tejun Heo83f2b962010-03-30 10:28:32 +09001181 /*
1182 * Auto-activate optimization is supposed to be
1183 * supported on all AHCI controllers indicating NCQ
1184 * capability, but it seems to be broken on some
1185 * chipsets including NVIDIAs.
1186 */
1187 if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA))
Robert Hancock453d3132010-01-26 22:33:23 -06001188 pi.flags |= ATA_FLAG_FPDMA_AA;
1189 }
Tejun Heo4447d352007-04-17 23:44:08 +09001190
Tejun Heo7d50b602007-09-23 13:19:54 +09001191 if (hpriv->cap & HOST_CAP_PMP)
1192 pi.flags |= ATA_FLAG_PMP;
1193
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001194 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001195
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001196 if (ahci_broken_system_poweroff(pdev)) {
1197 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1198 dev_info(&pdev->dev,
1199 "quirky BIOS, skipping spindown on poweroff\n");
1200 }
1201
Tejun Heo9b10ae82009-05-30 20:50:12 +09001202 if (ahci_broken_suspend(pdev)) {
1203 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
Joe Perchesa44fec12011-04-15 15:51:58 -07001204 dev_warn(&pdev->dev,
1205 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +09001206 }
1207
Tejun Heo55946392009-08-04 14:30:08 +09001208 if (ahci_broken_online(pdev)) {
1209 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1210 dev_info(&pdev->dev,
1211 "online status unreliable, applying workaround\n");
1212 }
1213
Tejun Heo837f5f82008-02-06 15:13:51 +09001214 /* CAP.NP sometimes indicate the index of the last enabled
1215 * port, at other times, that of the last possible port, so
1216 * determining the maximum port number requires looking at
1217 * both CAP.NP and port_map.
1218 */
1219 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1220
1221 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001222 if (!host)
1223 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001224 host->private_data = hpriv;
1225
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001226 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001227 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001228 else
1229 printk(KERN_INFO "ahci: SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001230
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001231 if (pi.flags & ATA_FLAG_EM)
1232 ahci_reset_em(host);
1233
Tejun Heo4447d352007-04-17 23:44:08 +09001234 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001235 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001236
Alessandro Rubini318893e2012-01-06 13:33:39 +01001237 ata_port_pbar_desc(ap, ahci_pci_bar, -1, "abar");
1238 ata_port_pbar_desc(ap, ahci_pci_bar,
Tejun Heocbcdd872007-08-18 13:14:55 +09001239 0x100 + ap->port_no * 0x80, "port");
1240
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001241 /* set enclosure management message type */
1242 if (ap->flags & ATA_FLAG_EM)
Harry Zhang008dbd62010-04-23 17:27:19 +08001243 ap->em_message_type = hpriv->em_msg_type;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001244
1245
Jeff Garzikdab632e2007-05-28 08:33:01 -04001246 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001247 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001248 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001249 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001250
Tejun Heoedc93052007-10-25 14:59:16 +09001251 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1252 ahci_p5wdh_workaround(host);
1253
Tejun Heof80ae7e2009-09-16 04:18:03 +09001254 /* apply gtf filter quirk */
1255 ahci_gtf_filter_workaround(host);
1256
Linus Torvalds1da177e2005-04-16 15:20:36 -07001257 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001258 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001259 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001260 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001261
Anton Vorontsov33030402010-03-03 20:17:39 +03001262 rc = ahci_pci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001263 if (rc)
1264 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001265
Anton Vorontsov781d6552010-03-03 20:17:42 +03001266 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001267 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001268
Tejun Heo4447d352007-04-17 23:44:08 +09001269 pci_set_master(pdev);
1270 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
1271 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04001272}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001273
1274static int __init ahci_init(void)
1275{
Pavel Roskinb7887192006-08-10 18:13:18 +09001276 return pci_register_driver(&ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001277}
1278
Linus Torvalds1da177e2005-04-16 15:20:36 -07001279static void __exit ahci_exit(void)
1280{
1281 pci_unregister_driver(&ahci_pci_driver);
1282}
1283
1284
1285MODULE_AUTHOR("Jeff Garzik");
1286MODULE_DESCRIPTION("AHCI SATA low-level driver");
1287MODULE_LICENSE("GPL");
1288MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001289MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001290
1291module_init(ahci_init);
1292module_exit(ahci_exit);