blob: 6186f4d7b1192fc65bd0a7d9fde2357c883f0cc9 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090012#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070013
14#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
15#define CARDBUS_RESERVE_BUSNR 3
16#define PCI_CFG_SPACE_SIZE 256
17#define PCI_CFG_SPACE_EXP_SIZE 4096
18
19/* Ugh. Need to stop exporting this to modules. */
20LIST_HEAD(pci_root_buses);
21EXPORT_SYMBOL(pci_root_buses);
22
23LIST_HEAD(pci_devices);
24
25#ifdef HAVE_PCI_LEGACY
26/**
27 * pci_create_legacy_files - create legacy I/O port and memory files
28 * @b: bus to create files under
29 *
30 * Some platforms allow access to legacy I/O port and ISA memory space on
31 * a per-bus basis. This routine creates the files and ties them into
32 * their associated read, write and mmap files from pci-sysfs.c
33 */
34static void pci_create_legacy_files(struct pci_bus *b)
35{
36 b->legacy_io = kmalloc(sizeof(struct bin_attribute) * 2,
37 GFP_ATOMIC);
38 if (b->legacy_io) {
39 memset(b->legacy_io, 0, sizeof(struct bin_attribute) * 2);
40 b->legacy_io->attr.name = "legacy_io";
41 b->legacy_io->size = 0xffff;
42 b->legacy_io->attr.mode = S_IRUSR | S_IWUSR;
43 b->legacy_io->attr.owner = THIS_MODULE;
44 b->legacy_io->read = pci_read_legacy_io;
45 b->legacy_io->write = pci_write_legacy_io;
46 class_device_create_bin_file(&b->class_dev, b->legacy_io);
47
48 /* Allocated above after the legacy_io struct */
49 b->legacy_mem = b->legacy_io + 1;
50 b->legacy_mem->attr.name = "legacy_mem";
51 b->legacy_mem->size = 1024*1024;
52 b->legacy_mem->attr.mode = S_IRUSR | S_IWUSR;
53 b->legacy_mem->attr.owner = THIS_MODULE;
54 b->legacy_mem->mmap = pci_mmap_legacy_mem;
55 class_device_create_bin_file(&b->class_dev, b->legacy_mem);
56 }
57}
58
59void pci_remove_legacy_files(struct pci_bus *b)
60{
61 if (b->legacy_io) {
62 class_device_remove_bin_file(&b->class_dev, b->legacy_io);
63 class_device_remove_bin_file(&b->class_dev, b->legacy_mem);
64 kfree(b->legacy_io); /* both are allocated here */
65 }
66}
67#else /* !HAVE_PCI_LEGACY */
68static inline void pci_create_legacy_files(struct pci_bus *bus) { return; }
69void pci_remove_legacy_files(struct pci_bus *bus) { return; }
70#endif /* HAVE_PCI_LEGACY */
71
72/*
73 * PCI Bus Class Devices
74 */
75static ssize_t pci_bus_show_cpuaffinity(struct class_device *class_dev, char *buf)
76{
77 cpumask_t cpumask = pcibus_to_cpumask(to_pci_bus(class_dev));
78 int ret;
79
80 ret = cpumask_scnprintf(buf, PAGE_SIZE, cpumask);
81 if (ret < PAGE_SIZE)
82 buf[ret++] = '\n';
83 return ret;
84}
85CLASS_DEVICE_ATTR(cpuaffinity, S_IRUGO, pci_bus_show_cpuaffinity, NULL);
86
87/*
88 * PCI Bus Class
89 */
90static void release_pcibus_dev(struct class_device *class_dev)
91{
92 struct pci_bus *pci_bus = to_pci_bus(class_dev);
93
94 if (pci_bus->bridge)
95 put_device(pci_bus->bridge);
96 kfree(pci_bus);
97}
98
99static struct class pcibus_class = {
100 .name = "pci_bus",
101 .release = &release_pcibus_dev,
102};
103
104static int __init pcibus_class_init(void)
105{
106 return class_register(&pcibus_class);
107}
108postcore_initcall(pcibus_class_init);
109
110/*
111 * Translate the low bits of the PCI base
112 * to the resource type
113 */
114static inline unsigned int pci_calc_resource_flags(unsigned int flags)
115{
116 if (flags & PCI_BASE_ADDRESS_SPACE_IO)
117 return IORESOURCE_IO;
118
119 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
120 return IORESOURCE_MEM | IORESOURCE_PREFETCH;
121
122 return IORESOURCE_MEM;
123}
124
125/*
126 * Find the extent of a PCI decode..
127 */
Olof Johanssonf797f9c2005-06-13 15:52:27 -0700128static u32 pci_size(u32 base, u32 maxbase, u32 mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129{
130 u32 size = mask & maxbase; /* Find the significant bits */
131 if (!size)
132 return 0;
133
134 /* Get the lowest of them to find the decode size, and
135 from that the extent. */
136 size = (size & ~(size-1)) - 1;
137
138 /* base == maxbase can be valid only if the BAR has
139 already been programmed with all 1s. */
140 if (base == maxbase && ((base | size) & mask) != mask)
141 return 0;
142
143 return size;
144}
145
146static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
147{
148 unsigned int pos, reg, next;
149 u32 l, sz;
150 struct resource *res;
151
152 for(pos=0; pos<howmany; pos = next) {
153 next = pos+1;
154 res = &dev->resource[pos];
155 res->name = pci_name(dev);
156 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
157 pci_read_config_dword(dev, reg, &l);
158 pci_write_config_dword(dev, reg, ~0);
159 pci_read_config_dword(dev, reg, &sz);
160 pci_write_config_dword(dev, reg, l);
161 if (!sz || sz == 0xffffffff)
162 continue;
163 if (l == 0xffffffff)
164 l = 0;
165 if ((l & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_MEMORY) {
166 sz = pci_size(l, sz, PCI_BASE_ADDRESS_MEM_MASK);
167 if (!sz)
168 continue;
169 res->start = l & PCI_BASE_ADDRESS_MEM_MASK;
170 res->flags |= l & ~PCI_BASE_ADDRESS_MEM_MASK;
171 } else {
172 sz = pci_size(l, sz, PCI_BASE_ADDRESS_IO_MASK & 0xffff);
173 if (!sz)
174 continue;
175 res->start = l & PCI_BASE_ADDRESS_IO_MASK;
176 res->flags |= l & ~PCI_BASE_ADDRESS_IO_MASK;
177 }
178 res->end = res->start + (unsigned long) sz;
179 res->flags |= pci_calc_resource_flags(l);
180 if ((l & (PCI_BASE_ADDRESS_SPACE | PCI_BASE_ADDRESS_MEM_TYPE_MASK))
181 == (PCI_BASE_ADDRESS_SPACE_MEMORY | PCI_BASE_ADDRESS_MEM_TYPE_64)) {
182 pci_read_config_dword(dev, reg+4, &l);
183 next++;
184#if BITS_PER_LONG == 64
185 res->start |= ((unsigned long) l) << 32;
186 res->end = res->start + sz;
187 pci_write_config_dword(dev, reg+4, ~0);
188 pci_read_config_dword(dev, reg+4, &sz);
189 pci_write_config_dword(dev, reg+4, l);
190 sz = pci_size(l, sz, 0xffffffff);
191 if (sz) {
192 /* This BAR needs > 4GB? Wow. */
193 res->end |= (unsigned long)sz<<32;
194 }
195#else
196 if (l) {
197 printk(KERN_ERR "PCI: Unable to handle 64-bit address for device %s\n", pci_name(dev));
198 res->start = 0;
199 res->flags = 0;
200 continue;
201 }
202#endif
203 }
204 }
205 if (rom) {
206 dev->rom_base_reg = rom;
207 res = &dev->resource[PCI_ROM_RESOURCE];
208 res->name = pci_name(dev);
209 pci_read_config_dword(dev, rom, &l);
210 pci_write_config_dword(dev, rom, ~PCI_ROM_ADDRESS_ENABLE);
211 pci_read_config_dword(dev, rom, &sz);
212 pci_write_config_dword(dev, rom, l);
213 if (l == 0xffffffff)
214 l = 0;
215 if (sz && sz != 0xffffffff) {
216 sz = pci_size(l, sz, PCI_ROM_ADDRESS_MASK);
217 if (sz) {
218 res->flags = (l & IORESOURCE_ROM_ENABLE) |
219 IORESOURCE_MEM | IORESOURCE_PREFETCH |
220 IORESOURCE_READONLY | IORESOURCE_CACHEABLE;
221 res->start = l & PCI_ROM_ADDRESS_MASK;
222 res->end = res->start + (unsigned long) sz;
223 }
224 }
225 }
226}
227
228void __devinit pci_read_bridge_bases(struct pci_bus *child)
229{
230 struct pci_dev *dev = child->self;
231 u8 io_base_lo, io_limit_lo;
232 u16 mem_base_lo, mem_limit_lo;
233 unsigned long base, limit;
234 struct resource *res;
235 int i;
236
237 if (!dev) /* It's a host bus, nothing to read */
238 return;
239
240 if (dev->transparent) {
241 printk(KERN_INFO "PCI: Transparent bridge - %s\n", pci_name(dev));
242 for(i = 0; i < PCI_BUS_NUM_RESOURCES; i++)
243 child->resource[i] = child->parent->resource[i];
244 return;
245 }
246
247 for(i=0; i<3; i++)
248 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
249
250 res = child->resource[0];
251 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
252 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
253 base = (io_base_lo & PCI_IO_RANGE_MASK) << 8;
254 limit = (io_limit_lo & PCI_IO_RANGE_MASK) << 8;
255
256 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
257 u16 io_base_hi, io_limit_hi;
258 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
259 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
260 base |= (io_base_hi << 16);
261 limit |= (io_limit_hi << 16);
262 }
263
264 if (base <= limit) {
265 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
266 res->start = base;
267 res->end = limit + 0xfff;
268 }
269
270 res = child->resource[1];
271 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
272 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
273 base = (mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
274 limit = (mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
275 if (base <= limit) {
276 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
277 res->start = base;
278 res->end = limit + 0xfffff;
279 }
280
281 res = child->resource[2];
282 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
283 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
284 base = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
285 limit = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
286
287 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
288 u32 mem_base_hi, mem_limit_hi;
289 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
290 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
291
292 /*
293 * Some bridges set the base > limit by default, and some
294 * (broken) BIOSes do not initialize them. If we find
295 * this, just assume they are not being used.
296 */
297 if (mem_base_hi <= mem_limit_hi) {
298#if BITS_PER_LONG == 64
299 base |= ((long) mem_base_hi) << 32;
300 limit |= ((long) mem_limit_hi) << 32;
301#else
302 if (mem_base_hi || mem_limit_hi) {
303 printk(KERN_ERR "PCI: Unable to handle 64-bit address space for bridge %s\n", pci_name(dev));
304 return;
305 }
306#endif
307 }
308 }
309 if (base <= limit) {
310 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM | IORESOURCE_PREFETCH;
311 res->start = base;
312 res->end = limit + 0xfffff;
313 }
314}
315
316static struct pci_bus * __devinit pci_alloc_bus(void)
317{
318 struct pci_bus *b;
319
320 b = kmalloc(sizeof(*b), GFP_KERNEL);
321 if (b) {
322 memset(b, 0, sizeof(*b));
323 INIT_LIST_HEAD(&b->node);
324 INIT_LIST_HEAD(&b->children);
325 INIT_LIST_HEAD(&b->devices);
326 }
327 return b;
328}
329
330static struct pci_bus * __devinit
331pci_alloc_child_bus(struct pci_bus *parent, struct pci_dev *bridge, int busnr)
332{
333 struct pci_bus *child;
334 int i;
335
336 /*
337 * Allocate a new bus, and inherit stuff from the parent..
338 */
339 child = pci_alloc_bus();
340 if (!child)
341 return NULL;
342
343 child->self = bridge;
344 child->parent = parent;
345 child->ops = parent->ops;
346 child->sysdata = parent->sysdata;
347 child->bridge = get_device(&bridge->dev);
348
349 child->class_dev.class = &pcibus_class;
350 sprintf(child->class_dev.class_id, "%04x:%02x", pci_domain_nr(child), busnr);
351 class_device_register(&child->class_dev);
352 class_device_create_file(&child->class_dev, &class_device_attr_cpuaffinity);
353
354 /*
355 * Set up the primary, secondary and subordinate
356 * bus numbers.
357 */
358 child->number = child->secondary = busnr;
359 child->primary = parent->secondary;
360 child->subordinate = 0xff;
361
362 /* Set up default resource pointers and names.. */
363 for (i = 0; i < 4; i++) {
364 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
365 child->resource[i]->name = child->name;
366 }
367 bridge->subordinate = child;
368
369 return child;
370}
371
372struct pci_bus * __devinit pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
373{
374 struct pci_bus *child;
375
376 child = pci_alloc_child_bus(parent, dev, busnr);
377 if (child)
378 list_add_tail(&child->node, &parent->children);
379 return child;
380}
381
382static void pci_enable_crs(struct pci_dev *dev)
383{
384 u16 cap, rpctl;
385 int rpcap = pci_find_capability(dev, PCI_CAP_ID_EXP);
386 if (!rpcap)
387 return;
388
389 pci_read_config_word(dev, rpcap + PCI_CAP_FLAGS, &cap);
390 if (((cap & PCI_EXP_FLAGS_TYPE) >> 4) != PCI_EXP_TYPE_ROOT_PORT)
391 return;
392
393 pci_read_config_word(dev, rpcap + PCI_EXP_RTCTL, &rpctl);
394 rpctl |= PCI_EXP_RTCTL_CRSSVE;
395 pci_write_config_word(dev, rpcap + PCI_EXP_RTCTL, rpctl);
396}
397
398unsigned int __devinit pci_scan_child_bus(struct pci_bus *bus);
399
400/*
401 * If it's a bridge, configure it and scan the bus behind it.
402 * For CardBus bridges, we don't scan behind as the devices will
403 * be handled by the bridge driver itself.
404 *
405 * We need to process bridges in two passes -- first we scan those
406 * already configured by the BIOS and after we are done with all of
407 * them, we proceed to assigning numbers to the remaining buses in
408 * order to avoid overlaps between old and new bus numbers.
409 */
410int __devinit pci_scan_bridge(struct pci_bus *bus, struct pci_dev * dev, int max, int pass)
411{
412 struct pci_bus *child;
413 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Rajesh Shahcc574502005-04-28 00:25:47 -0700414 u32 buses, i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415 u16 bctl;
416
417 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
418
419 pr_debug("PCI: Scanning behind PCI bridge %s, config %06x, pass %d\n",
420 pci_name(dev), buses & 0xffffff, pass);
421
422 /* Disable MasterAbortMode during probing to avoid reporting
423 of bus errors (in some architectures) */
424 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
425 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
426 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
427
428 pci_enable_crs(dev);
429
430 if ((buses & 0xffff00) && !pcibios_assign_all_busses() && !is_cardbus) {
431 unsigned int cmax, busnr;
432 /*
433 * Bus already configured by firmware, process it in the first
434 * pass and just note the configuration.
435 */
436 if (pass)
437 return max;
438 busnr = (buses >> 8) & 0xFF;
439
440 /*
441 * If we already got to this bus through a different bridge,
442 * ignore it. This can happen with the i450NX chipset.
443 */
444 if (pci_find_bus(pci_domain_nr(bus), busnr)) {
445 printk(KERN_INFO "PCI: Bus %04x:%02x already known\n",
446 pci_domain_nr(bus), busnr);
447 return max;
448 }
449
450 child = pci_alloc_child_bus(bus, dev, busnr);
451 if (!child)
452 return max;
453 child->primary = buses & 0xFF;
454 child->subordinate = (buses >> 16) & 0xFF;
455 child->bridge_ctl = bctl;
456
457 cmax = pci_scan_child_bus(child);
458 if (cmax > max)
459 max = cmax;
460 if (child->subordinate > max)
461 max = child->subordinate;
462 } else {
463 /*
464 * We need to assign a number to this bus which we always
465 * do in the second pass.
466 */
467 if (!pass)
468 return max;
469
470 /* Clear errors */
471 pci_write_config_word(dev, PCI_STATUS, 0xffff);
472
Rajesh Shahcc574502005-04-28 00:25:47 -0700473 /* Prevent assigning a bus number that already exists.
474 * This can happen when a bridge is hot-plugged */
475 if (pci_find_bus(pci_domain_nr(bus), max+1))
476 return max;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477 child = pci_alloc_child_bus(bus, dev, ++max);
478 buses = (buses & 0xff000000)
479 | ((unsigned int)(child->primary) << 0)
480 | ((unsigned int)(child->secondary) << 8)
481 | ((unsigned int)(child->subordinate) << 16);
482
483 /*
484 * yenta.c forces a secondary latency timer of 176.
485 * Copy that behaviour here.
486 */
487 if (is_cardbus) {
488 buses &= ~0xff000000;
489 buses |= CARDBUS_LATENCY_TIMER << 24;
490 }
491
492 /*
493 * We need to blast all three values with a single write.
494 */
495 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
496
497 if (!is_cardbus) {
498 child->bridge_ctl = PCI_BRIDGE_CTL_NO_ISA;
499
500 /* Now we can scan all subordinate buses... */
501 max = pci_scan_child_bus(child);
502 } else {
503 /*
504 * For CardBus bridges, we leave 4 bus numbers
505 * as cards with a PCI-to-PCI bridge can be
506 * inserted later.
507 */
Rajesh Shahcc574502005-04-28 00:25:47 -0700508 for (i=0; i<CARDBUS_RESERVE_BUSNR; i++)
509 if (pci_find_bus(pci_domain_nr(bus),
510 max+i+1))
511 break;
512 max += i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513 }
514 /*
515 * Set the subordinate bus number to its real value.
516 */
517 child->subordinate = max;
518 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
519 }
520
521 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
522
523 sprintf(child->name, (is_cardbus ? "PCI CardBus #%02x" : "PCI Bus #%02x"), child->number);
524
525 return max;
526}
527
528/*
529 * Read interrupt line and base address registers.
530 * The architecture-dependent code can tweak these, of course.
531 */
532static void pci_read_irq(struct pci_dev *dev)
533{
534 unsigned char irq;
535
536 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
537 if (irq)
538 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
539 dev->irq = irq;
540}
541
542/**
543 * pci_setup_device - fill in class and map information of a device
544 * @dev: the device structure to fill
545 *
546 * Initialize the device structure with information about the device's
547 * vendor,class,memory and IO-space addresses,IRQ lines etc.
548 * Called at initialisation of the PCI subsystem and by CardBus services.
549 * Returns 0 on success and -1 if unknown type of device (not normal, bridge
550 * or CardBus).
551 */
552static int pci_setup_device(struct pci_dev * dev)
553{
554 u32 class;
555
556 sprintf(pci_name(dev), "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
557 dev->bus->number, PCI_SLOT(dev->devfn), PCI_FUNC(dev->devfn));
558
559 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
560 class >>= 8; /* upper 3 bytes */
561 dev->class = class;
562 class >>= 8;
563
564 pr_debug("PCI: Found %s [%04x/%04x] %06x %02x\n", pci_name(dev),
565 dev->vendor, dev->device, class, dev->hdr_type);
566
567 /* "Unknown power state" */
568 dev->current_state = 4;
569
570 /* Early fixups, before probing the BARs */
571 pci_fixup_device(pci_fixup_early, dev);
572 class = dev->class >> 8;
573
574 switch (dev->hdr_type) { /* header type */
575 case PCI_HEADER_TYPE_NORMAL: /* standard header */
576 if (class == PCI_CLASS_BRIDGE_PCI)
577 goto bad;
578 pci_read_irq(dev);
579 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
580 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
581 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
582 break;
583
584 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
585 if (class != PCI_CLASS_BRIDGE_PCI)
586 goto bad;
587 /* The PCI-to-PCI bridge spec requires that subtractive
588 decoding (i.e. transparent) bridge must have programming
589 interface code of 0x01. */
590 dev->transparent = ((dev->class & 0xff) == 1);
591 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
592 break;
593
594 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
595 if (class != PCI_CLASS_BRIDGE_CARDBUS)
596 goto bad;
597 pci_read_irq(dev);
598 pci_read_bases(dev, 1, 0);
599 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
600 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
601 break;
602
603 default: /* unknown header */
604 printk(KERN_ERR "PCI: device %s has unknown header type %02x, ignoring.\n",
605 pci_name(dev), dev->hdr_type);
606 return -1;
607
608 bad:
609 printk(KERN_ERR "PCI: %s: class %x doesn't match header type %02x. Ignoring class.\n",
610 pci_name(dev), class, dev->hdr_type);
611 dev->class = PCI_CLASS_NOT_DEFINED;
612 }
613
614 /* We found a fine healthy device, go go go... */
615 return 0;
616}
617
618/**
619 * pci_release_dev - free a pci device structure when all users of it are finished.
620 * @dev: device that's been disconnected
621 *
622 * Will be called only by the device core when all users of this pci device are
623 * done.
624 */
625static void pci_release_dev(struct device *dev)
626{
627 struct pci_dev *pci_dev;
628
629 pci_dev = to_pci_dev(dev);
630 kfree(pci_dev);
631}
632
633/**
634 * pci_cfg_space_size - get the configuration space size of the PCI device.
635 *
636 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
637 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
638 * access it. Maybe we don't have a way to generate extended config space
639 * accesses, or the device is behind a reverse Express bridge. So we try
640 * reading the dword at 0x100 which must either be 0 or a valid extended
641 * capability header.
642 */
643static int pci_cfg_space_size(struct pci_dev *dev)
644{
645 int pos;
646 u32 status;
647
648 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
649 if (!pos) {
650 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
651 if (!pos)
652 goto fail;
653
654 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
655 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
656 goto fail;
657 }
658
659 if (pci_read_config_dword(dev, 256, &status) != PCIBIOS_SUCCESSFUL)
660 goto fail;
661 if (status == 0xffffffff)
662 goto fail;
663
664 return PCI_CFG_SPACE_EXP_SIZE;
665
666 fail:
667 return PCI_CFG_SPACE_SIZE;
668}
669
670static void pci_release_bus_bridge_dev(struct device *dev)
671{
672 kfree(dev);
673}
674
675/*
676 * Read the config data for a PCI device, sanity-check it
677 * and fill in the dev structure...
678 */
679static struct pci_dev * __devinit
680pci_scan_device(struct pci_bus *bus, int devfn)
681{
682 struct pci_dev *dev;
683 u32 l;
684 u8 hdr_type;
685 int delay = 1;
686
687 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
688 return NULL;
689
690 /* some broken boards return 0 or ~0 if a slot is empty: */
691 if (l == 0xffffffff || l == 0x00000000 ||
692 l == 0x0000ffff || l == 0xffff0000)
693 return NULL;
694
695 /* Configuration request Retry Status */
696 while (l == 0xffff0001) {
697 msleep(delay);
698 delay *= 2;
699 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
700 return NULL;
701 /* Card hasn't responded in 60 seconds? Must be stuck. */
702 if (delay > 60 * 1000) {
703 printk(KERN_WARNING "Device %04x:%02x:%02x.%d not "
704 "responding\n", pci_domain_nr(bus),
705 bus->number, PCI_SLOT(devfn),
706 PCI_FUNC(devfn));
707 return NULL;
708 }
709 }
710
711 if (pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type))
712 return NULL;
713
714 dev = kmalloc(sizeof(struct pci_dev), GFP_KERNEL);
715 if (!dev)
716 return NULL;
717
718 memset(dev, 0, sizeof(struct pci_dev));
719 dev->bus = bus;
720 dev->sysdata = bus->sysdata;
721 dev->dev.parent = bus->bridge;
722 dev->dev.bus = &pci_bus_type;
723 dev->devfn = devfn;
724 dev->hdr_type = hdr_type & 0x7f;
725 dev->multifunction = !!(hdr_type & 0x80);
726 dev->vendor = l & 0xffff;
727 dev->device = (l >> 16) & 0xffff;
728 dev->cfg_size = pci_cfg_space_size(dev);
729
730 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
731 set this higher, assuming the system even supports it. */
732 dev->dma_mask = 0xffffffff;
733 if (pci_setup_device(dev) < 0) {
734 kfree(dev);
735 return NULL;
736 }
737 device_initialize(&dev->dev);
738 dev->dev.release = pci_release_dev;
739 pci_dev_get(dev);
740
741 pci_name_device(dev);
742
743 dev->dev.dma_mask = &dev->dma_mask;
744 dev->dev.coherent_dma_mask = 0xffffffffull;
745
746 return dev;
747}
748
749struct pci_dev * __devinit
750pci_scan_single_device(struct pci_bus *bus, int devfn)
751{
752 struct pci_dev *dev;
753
754 dev = pci_scan_device(bus, devfn);
755 pci_scan_msi_device(dev);
756
757 if (!dev)
758 return NULL;
759
760 /* Fix up broken headers */
761 pci_fixup_device(pci_fixup_header, dev);
762
763 /*
764 * Add the device to our list of discovered devices
765 * and the bus list for fixup functions, etc.
766 */
767 INIT_LIST_HEAD(&dev->global_list);
768 list_add_tail(&dev->bus_list, &bus->devices);
769
770 return dev;
771}
772
773/**
774 * pci_scan_slot - scan a PCI slot on a bus for devices.
775 * @bus: PCI bus to scan
776 * @devfn: slot number to scan (must have zero function.)
777 *
778 * Scan a PCI slot on the specified PCI bus for devices, adding
779 * discovered devices to the @bus->devices list. New devices
780 * will have an empty dev->global_list head.
781 */
782int __devinit pci_scan_slot(struct pci_bus *bus, int devfn)
783{
784 int func, nr = 0;
785 int scan_all_fns;
786
787 scan_all_fns = pcibios_scan_all_fns(bus, devfn);
788
789 for (func = 0; func < 8; func++, devfn++) {
790 struct pci_dev *dev;
791
792 dev = pci_scan_single_device(bus, devfn);
793 if (dev) {
794 nr++;
795
796 /*
797 * If this is a single function device,
798 * don't scan past the first function.
799 */
800 if (!dev->multifunction) {
801 if (func > 0) {
802 dev->multifunction = 1;
803 } else {
804 break;
805 }
806 }
807 } else {
808 if (func == 0 && !scan_all_fns)
809 break;
810 }
811 }
812 return nr;
813}
814
815unsigned int __devinit pci_scan_child_bus(struct pci_bus *bus)
816{
817 unsigned int devfn, pass, max = bus->secondary;
818 struct pci_dev *dev;
819
820 pr_debug("PCI: Scanning bus %04x:%02x\n", pci_domain_nr(bus), bus->number);
821
822 /* Go find them, Rover! */
823 for (devfn = 0; devfn < 0x100; devfn += 8)
824 pci_scan_slot(bus, devfn);
825
826 /*
827 * After performing arch-dependent fixup of the bus, look behind
828 * all PCI-to-PCI bridges on this bus.
829 */
830 pr_debug("PCI: Fixups for bus %04x:%02x\n", pci_domain_nr(bus), bus->number);
831 pcibios_fixup_bus(bus);
832 for (pass=0; pass < 2; pass++)
833 list_for_each_entry(dev, &bus->devices, bus_list) {
834 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
835 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
836 max = pci_scan_bridge(bus, dev, max, pass);
837 }
838
839 /*
840 * We've scanned the bus and so we know all about what's on
841 * the other side of any bridges that may be on this bus plus
842 * any devices.
843 *
844 * Return how far we've got finding sub-buses.
845 */
846 pr_debug("PCI: Bus scan for %04x:%02x returning with max=%02x\n",
847 pci_domain_nr(bus), bus->number, max);
848 return max;
849}
850
851unsigned int __devinit pci_do_scan_bus(struct pci_bus *bus)
852{
853 unsigned int max;
854
855 max = pci_scan_child_bus(bus);
856
857 /*
858 * Make the discovered devices available.
859 */
860 pci_bus_add_devices(bus);
861
862 return max;
863}
864
865struct pci_bus * __devinit pci_scan_bus_parented(struct device *parent, int bus, struct pci_ops *ops, void *sysdata)
866{
867 int error;
868 struct pci_bus *b;
869 struct device *dev;
870
871 b = pci_alloc_bus();
872 if (!b)
873 return NULL;
874
875 dev = kmalloc(sizeof(*dev), GFP_KERNEL);
876 if (!dev){
877 kfree(b);
878 return NULL;
879 }
880
881 b->sysdata = sysdata;
882 b->ops = ops;
883
884 if (pci_find_bus(pci_domain_nr(b), bus)) {
885 /* If we already got to this bus through a different bridge, ignore it */
886 pr_debug("PCI: Bus %04x:%02x already known\n", pci_domain_nr(b), bus);
887 goto err_out;
888 }
889 list_add_tail(&b->node, &pci_root_buses);
890
891 memset(dev, 0, sizeof(*dev));
892 dev->parent = parent;
893 dev->release = pci_release_bus_bridge_dev;
894 sprintf(dev->bus_id, "pci%04x:%02x", pci_domain_nr(b), bus);
895 error = device_register(dev);
896 if (error)
897 goto dev_reg_err;
898 b->bridge = get_device(dev);
899
900 b->class_dev.class = &pcibus_class;
901 sprintf(b->class_dev.class_id, "%04x:%02x", pci_domain_nr(b), bus);
902 error = class_device_register(&b->class_dev);
903 if (error)
904 goto class_dev_reg_err;
905 error = class_device_create_file(&b->class_dev, &class_device_attr_cpuaffinity);
906 if (error)
907 goto class_dev_create_file_err;
908
909 /* Create legacy_io and legacy_mem files for this bus */
910 pci_create_legacy_files(b);
911
912 error = sysfs_create_link(&b->class_dev.kobj, &b->bridge->kobj, "bridge");
913 if (error)
914 goto sys_create_link_err;
915
916 b->number = b->secondary = bus;
917 b->resource[0] = &ioport_resource;
918 b->resource[1] = &iomem_resource;
919
920 b->subordinate = pci_scan_child_bus(b);
921
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922 return b;
923
924sys_create_link_err:
925 class_device_remove_file(&b->class_dev, &class_device_attr_cpuaffinity);
926class_dev_create_file_err:
927 class_device_unregister(&b->class_dev);
928class_dev_reg_err:
929 device_unregister(dev);
930dev_reg_err:
931 list_del(&b->node);
932err_out:
933 kfree(dev);
934 kfree(b);
935 return NULL;
936}
937EXPORT_SYMBOL(pci_scan_bus_parented);
938
939#ifdef CONFIG_HOTPLUG
940EXPORT_SYMBOL(pci_add_new_bus);
941EXPORT_SYMBOL(pci_do_scan_bus);
942EXPORT_SYMBOL(pci_scan_slot);
943EXPORT_SYMBOL(pci_scan_bridge);
944EXPORT_SYMBOL(pci_scan_single_device);
945EXPORT_SYMBOL_GPL(pci_scan_child_bus);
946#endif