blob: f2516e64805b4a5a9da1c0eb179aa3253fb5a2ad [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +100028#include <linux/firmware.h>
29#include <linux/platform_device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031#include "drmP.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020032#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000033#include "radeon_asic.h"
Dave Airlie4153e582009-09-18 18:41:24 +100034#include "radeon_drm.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100035#include "rv770d.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100036#include "atom.h"
Jerome Glissed39c3b82009-09-28 18:34:43 +020037#include "avivod.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020038
Jerome Glisse3ce0a232009-09-08 10:10:24 +100039#define R700_PFP_UCODE_SIZE 848
40#define R700_PM4_UCODE_SIZE 1360
Jerome Glisse771fe6b2009-06-05 14:42:42 +020041
Jerome Glisse3ce0a232009-09-08 10:10:24 +100042static void rv770_gpu_init(struct radeon_device *rdev);
43void rv770_fini(struct radeon_device *rdev);
Alex Deucher9e46a482011-01-06 18:49:35 -050044static void rv770_pcie_gen2_enable(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +100045
Alex Deucher6f34be52010-11-21 10:59:01 -050046u32 rv770_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
47{
48 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
49 u32 tmp = RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset);
50
51 /* Lock the graphics update lock */
52 tmp |= AVIVO_D1GRPH_UPDATE_LOCK;
53 WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
54
55 /* update the scanout addresses */
56 if (radeon_crtc->crtc_id) {
57 WREG32(D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
58 WREG32(D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
59 } else {
60 WREG32(D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
61 WREG32(D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
62 }
63 WREG32(D1GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
64 (u32)crtc_base);
65 WREG32(D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
66 (u32)crtc_base);
67
68 /* Wait for update_pending to go high. */
69 while (!(RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING));
70 DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
71
72 /* Unlock the lock, so double-buffering can take place inside vblank */
73 tmp &= ~AVIVO_D1GRPH_UPDATE_LOCK;
74 WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
75
76 /* Return current update_pending status: */
77 return RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING;
78}
79
Alex Deucher21a81222010-07-02 12:58:16 -040080/* get temperature in millidegrees */
Alex Deucher20d391d2011-02-01 16:12:34 -050081int rv770_get_temp(struct radeon_device *rdev)
Alex Deucher21a81222010-07-02 12:58:16 -040082{
83 u32 temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
84 ASIC_T_SHIFT;
Alex Deucher20d391d2011-02-01 16:12:34 -050085 int actual_temp;
Alex Deucher21a81222010-07-02 12:58:16 -040086
Alex Deucher20d391d2011-02-01 16:12:34 -050087 if (temp & 0x400)
88 actual_temp = -256;
89 else if (temp & 0x200)
90 actual_temp = 255;
91 else if (temp & 0x100) {
92 actual_temp = temp & 0x1ff;
93 actual_temp |= ~0x1ff;
94 } else
95 actual_temp = temp & 0xff;
Alex Deucher21a81222010-07-02 12:58:16 -040096
Alex Deucher20d391d2011-02-01 16:12:34 -050097 return (actual_temp * 1000) / 2;
Alex Deucher21a81222010-07-02 12:58:16 -040098}
99
Alex Deucher49e02b72010-04-23 17:57:27 -0400100void rv770_pm_misc(struct radeon_device *rdev)
101{
Rafał Miłeckia081a9d2010-06-07 18:20:25 -0400102 int req_ps_idx = rdev->pm.requested_power_state_index;
103 int req_cm_idx = rdev->pm.requested_clock_mode_index;
104 struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
105 struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
Alex Deucher4d601732010-06-07 18:15:18 -0400106
107 if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
Alex Deuchera377e182011-06-20 13:00:31 -0400108 /* 0xff01 is a flag rather then an actual voltage */
109 if (voltage->voltage == 0xff01)
110 return;
Alex Deucher4d601732010-06-07 18:15:18 -0400111 if (voltage->voltage != rdev->pm.current_vddc) {
Alex Deucher8a83ec52011-04-12 14:49:23 -0400112 radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
Alex Deucher4d601732010-06-07 18:15:18 -0400113 rdev->pm.current_vddc = voltage->voltage;
Rafał Miłecki0fcbe942010-06-07 18:25:21 -0400114 DRM_DEBUG("Setting: v: %d\n", voltage->voltage);
Alex Deucher4d601732010-06-07 18:15:18 -0400115 }
116 }
Alex Deucher49e02b72010-04-23 17:57:27 -0400117}
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000118
119/*
120 * GART
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200121 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000122int rv770_pcie_gart_enable(struct radeon_device *rdev)
123{
124 u32 tmp;
125 int r, i;
126
Jerome Glisse4aac0472009-09-14 18:29:49 +0200127 if (rdev->gart.table.vram.robj == NULL) {
128 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
129 return -EINVAL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000130 }
Jerome Glisse4aac0472009-09-14 18:29:49 +0200131 r = radeon_gart_table_vram_pin(rdev);
132 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000133 return r;
Dave Airlie82568562010-02-05 16:00:07 +1000134 radeon_gart_restore(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000135 /* Setup L2 cache */
136 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
137 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
138 EFFECTIVE_L2_QUEUE_SIZE(7));
139 WREG32(VM_L2_CNTL2, 0);
140 WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
141 /* Setup TLB control */
142 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
143 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
144 SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
145 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
146 WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
147 WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
148 WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
149 WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
150 WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
151 WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
152 WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
153 WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
Jerome Glisse1a029b72009-10-06 19:04:30 +0200154 WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000155 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
156 WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
157 RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
158 WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
159 (u32)(rdev->dummy_page.addr >> 12));
160 for (i = 1; i < 7; i++)
161 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
162
163 r600_pcie_gart_tlb_flush(rdev);
164 rdev->gart.ready = true;
165 return 0;
166}
167
168void rv770_pcie_gart_disable(struct radeon_device *rdev)
169{
170 u32 tmp;
Jerome Glisse4c788672009-11-20 14:29:23 +0100171 int i, r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000172
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000173 /* Disable all tables */
174 for (i = 0; i < 7; i++)
175 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
176
177 /* Setup L2 cache */
178 WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
179 EFFECTIVE_L2_QUEUE_SIZE(7));
180 WREG32(VM_L2_CNTL2, 0);
181 WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
182 /* Setup TLB control */
183 tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
184 WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
185 WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
186 WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
187 WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
188 WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
189 WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
190 WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200191 if (rdev->gart.table.vram.robj) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100192 r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
193 if (likely(r == 0)) {
194 radeon_bo_kunmap(rdev->gart.table.vram.robj);
195 radeon_bo_unpin(rdev->gart.table.vram.robj);
196 radeon_bo_unreserve(rdev->gart.table.vram.robj);
197 }
Jerome Glisse4aac0472009-09-14 18:29:49 +0200198 }
199}
200
201void rv770_pcie_gart_fini(struct radeon_device *rdev)
202{
Jerome Glissef9274562010-03-17 14:44:29 +0000203 radeon_gart_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200204 rv770_pcie_gart_disable(rdev);
205 radeon_gart_table_vram_free(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000206}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200207
208
Jerome Glisse1a029b72009-10-06 19:04:30 +0200209void rv770_agp_enable(struct radeon_device *rdev)
210{
211 u32 tmp;
212 int i;
213
214 /* Setup L2 cache */
215 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
216 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
217 EFFECTIVE_L2_QUEUE_SIZE(7));
218 WREG32(VM_L2_CNTL2, 0);
219 WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
220 /* Setup TLB control */
221 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
222 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
223 SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
224 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
225 WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
226 WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
227 WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
228 WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
229 WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
230 WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
231 WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
232 for (i = 0; i < 7; i++)
233 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
234}
235
Jerome Glissea3c19452009-10-01 18:02:13 +0200236static void rv770_mc_program(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200237{
Jerome Glissea3c19452009-10-01 18:02:13 +0200238 struct rv515_mc_save save;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000239 u32 tmp;
240 int i, j;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200241
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000242 /* Initialize HDP */
243 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
244 WREG32((0x2c14 + j), 0x00000000);
245 WREG32((0x2c18 + j), 0x00000000);
246 WREG32((0x2c1c + j), 0x00000000);
247 WREG32((0x2c20 + j), 0x00000000);
248 WREG32((0x2c24 + j), 0x00000000);
249 }
Alex Deucher812d0462010-07-26 18:51:53 -0400250 /* r7xx hw bug. Read from HDP_DEBUG1 rather
251 * than writing to HDP_REG_COHERENCY_FLUSH_CNTL
252 */
253 tmp = RREG32(HDP_DEBUG1);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200254
Jerome Glissea3c19452009-10-01 18:02:13 +0200255 rv515_mc_stop(rdev, &save);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000256 if (r600_mc_wait_for_idle(rdev)) {
Jerome Glissea3c19452009-10-01 18:02:13 +0200257 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200258 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000259 /* Lockout access through VGA aperture*/
260 WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000261 /* Update configuration */
Jerome Glisse1a029b72009-10-06 19:04:30 +0200262 if (rdev->flags & RADEON_IS_AGP) {
263 if (rdev->mc.vram_start < rdev->mc.gtt_start) {
264 /* VRAM before AGP */
265 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
266 rdev->mc.vram_start >> 12);
267 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
268 rdev->mc.gtt_end >> 12);
269 } else {
270 /* VRAM after AGP */
271 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
272 rdev->mc.gtt_start >> 12);
273 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
274 rdev->mc.vram_end >> 12);
275 }
276 } else {
277 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
278 rdev->mc.vram_start >> 12);
279 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
280 rdev->mc.vram_end >> 12);
281 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000282 WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
Jerome Glisse1a029b72009-10-06 19:04:30 +0200283 tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000284 tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
285 WREG32(MC_VM_FB_LOCATION, tmp);
286 WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
287 WREG32(HDP_NONSURFACE_INFO, (2 << 7));
Jerome Glisse46fcd2b2010-06-03 19:34:48 +0200288 WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000289 if (rdev->flags & RADEON_IS_AGP) {
Jerome Glisse1a029b72009-10-06 19:04:30 +0200290 WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000291 WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
292 WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
293 } else {
294 WREG32(MC_VM_AGP_BASE, 0);
295 WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
296 WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
297 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000298 if (r600_mc_wait_for_idle(rdev)) {
Jerome Glissea3c19452009-10-01 18:02:13 +0200299 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000300 }
Jerome Glissea3c19452009-10-01 18:02:13 +0200301 rv515_mc_resume(rdev, &save);
Dave Airlie698443d2009-09-18 14:16:38 +1000302 /* we need to own VRAM, so turn off the VGA renderer here
303 * to stop it overwriting our objects */
Jerome Glissed39c3b82009-09-28 18:34:43 +0200304 rv515_vga_render_disable(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200305}
306
307
308/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000309 * CP.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200310 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000311void r700_cp_stop(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200312{
Dave Airlie53595332011-03-14 09:47:24 +1000313 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000314 WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
Alex Deucher724c80e2010-08-27 18:25:25 -0400315 WREG32(SCRATCH_UMSK, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200316}
317
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000318static int rv770_cp_load_microcode(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200319{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000320 const __be32 *fw_data;
321 int i;
322
323 if (!rdev->me_fw || !rdev->pfp_fw)
324 return -EINVAL;
325
326 r700_cp_stop(rdev);
Cédric Cano4eace7f2011-02-11 19:45:38 -0500327 WREG32(CP_RB_CNTL,
328#ifdef __BIG_ENDIAN
329 BUF_SWAP_32BIT |
330#endif
331 RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000332
333 /* Reset cp */
334 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
335 RREG32(GRBM_SOFT_RESET);
336 mdelay(15);
337 WREG32(GRBM_SOFT_RESET, 0);
338
339 fw_data = (const __be32 *)rdev->pfp_fw->data;
340 WREG32(CP_PFP_UCODE_ADDR, 0);
341 for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
342 WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
343 WREG32(CP_PFP_UCODE_ADDR, 0);
344
345 fw_data = (const __be32 *)rdev->me_fw->data;
346 WREG32(CP_ME_RAM_WADDR, 0);
347 for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
348 WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
349
350 WREG32(CP_PFP_UCODE_ADDR, 0);
351 WREG32(CP_ME_RAM_WADDR, 0);
352 WREG32(CP_ME_RAM_RADDR, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200353 return 0;
354}
355
Alex Deucherfe251e22010-03-24 13:36:43 -0400356void r700_cp_fini(struct radeon_device *rdev)
357{
358 r700_cp_stop(rdev);
359 radeon_ring_fini(rdev);
360}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200361
362/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000363 * Core functions
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200364 */
Alex Deucherd03f5d52010-02-19 16:22:31 -0500365static u32 r700_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
366 u32 num_tile_pipes,
367 u32 num_backends,
368 u32 backend_disable_mask)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200369{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000370 u32 backend_map = 0;
371 u32 enabled_backends_mask;
372 u32 enabled_backends_count;
373 u32 cur_pipe;
374 u32 swizzle_pipe[R7XX_MAX_PIPES];
375 u32 cur_backend;
376 u32 i;
Alex Deucherd03f5d52010-02-19 16:22:31 -0500377 bool force_no_swizzle;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000378
379 if (num_tile_pipes > R7XX_MAX_PIPES)
380 num_tile_pipes = R7XX_MAX_PIPES;
381 if (num_tile_pipes < 1)
382 num_tile_pipes = 1;
383 if (num_backends > R7XX_MAX_BACKENDS)
384 num_backends = R7XX_MAX_BACKENDS;
385 if (num_backends < 1)
386 num_backends = 1;
387
388 enabled_backends_mask = 0;
389 enabled_backends_count = 0;
390 for (i = 0; i < R7XX_MAX_BACKENDS; ++i) {
391 if (((backend_disable_mask >> i) & 1) == 0) {
392 enabled_backends_mask |= (1 << i);
393 ++enabled_backends_count;
394 }
395 if (enabled_backends_count == num_backends)
396 break;
397 }
398
399 if (enabled_backends_count == 0) {
400 enabled_backends_mask = 1;
401 enabled_backends_count = 1;
402 }
403
404 if (enabled_backends_count != num_backends)
405 num_backends = enabled_backends_count;
406
Alex Deucherd03f5d52010-02-19 16:22:31 -0500407 switch (rdev->family) {
408 case CHIP_RV770:
409 case CHIP_RV730:
410 force_no_swizzle = false;
411 break;
412 case CHIP_RV710:
413 case CHIP_RV740:
414 default:
415 force_no_swizzle = true;
416 break;
417 }
418
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000419 memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R7XX_MAX_PIPES);
420 switch (num_tile_pipes) {
421 case 1:
422 swizzle_pipe[0] = 0;
423 break;
424 case 2:
425 swizzle_pipe[0] = 0;
426 swizzle_pipe[1] = 1;
427 break;
428 case 3:
Alex Deucherd03f5d52010-02-19 16:22:31 -0500429 if (force_no_swizzle) {
430 swizzle_pipe[0] = 0;
431 swizzle_pipe[1] = 1;
432 swizzle_pipe[2] = 2;
433 } else {
434 swizzle_pipe[0] = 0;
435 swizzle_pipe[1] = 2;
436 swizzle_pipe[2] = 1;
437 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000438 break;
439 case 4:
Alex Deucherd03f5d52010-02-19 16:22:31 -0500440 if (force_no_swizzle) {
441 swizzle_pipe[0] = 0;
442 swizzle_pipe[1] = 1;
443 swizzle_pipe[2] = 2;
444 swizzle_pipe[3] = 3;
445 } else {
446 swizzle_pipe[0] = 0;
447 swizzle_pipe[1] = 2;
448 swizzle_pipe[2] = 3;
449 swizzle_pipe[3] = 1;
450 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000451 break;
452 case 5:
Alex Deucherd03f5d52010-02-19 16:22:31 -0500453 if (force_no_swizzle) {
454 swizzle_pipe[0] = 0;
455 swizzle_pipe[1] = 1;
456 swizzle_pipe[2] = 2;
457 swizzle_pipe[3] = 3;
458 swizzle_pipe[4] = 4;
459 } else {
460 swizzle_pipe[0] = 0;
461 swizzle_pipe[1] = 2;
462 swizzle_pipe[2] = 4;
463 swizzle_pipe[3] = 1;
464 swizzle_pipe[4] = 3;
465 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000466 break;
467 case 6:
Alex Deucherd03f5d52010-02-19 16:22:31 -0500468 if (force_no_swizzle) {
469 swizzle_pipe[0] = 0;
470 swizzle_pipe[1] = 1;
471 swizzle_pipe[2] = 2;
472 swizzle_pipe[3] = 3;
473 swizzle_pipe[4] = 4;
474 swizzle_pipe[5] = 5;
475 } else {
476 swizzle_pipe[0] = 0;
477 swizzle_pipe[1] = 2;
478 swizzle_pipe[2] = 4;
479 swizzle_pipe[3] = 5;
480 swizzle_pipe[4] = 3;
481 swizzle_pipe[5] = 1;
482 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000483 break;
484 case 7:
Alex Deucherd03f5d52010-02-19 16:22:31 -0500485 if (force_no_swizzle) {
486 swizzle_pipe[0] = 0;
487 swizzle_pipe[1] = 1;
488 swizzle_pipe[2] = 2;
489 swizzle_pipe[3] = 3;
490 swizzle_pipe[4] = 4;
491 swizzle_pipe[5] = 5;
492 swizzle_pipe[6] = 6;
493 } else {
494 swizzle_pipe[0] = 0;
495 swizzle_pipe[1] = 2;
496 swizzle_pipe[2] = 4;
497 swizzle_pipe[3] = 6;
498 swizzle_pipe[4] = 3;
499 swizzle_pipe[5] = 1;
500 swizzle_pipe[6] = 5;
501 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000502 break;
503 case 8:
Alex Deucherd03f5d52010-02-19 16:22:31 -0500504 if (force_no_swizzle) {
505 swizzle_pipe[0] = 0;
506 swizzle_pipe[1] = 1;
507 swizzle_pipe[2] = 2;
508 swizzle_pipe[3] = 3;
509 swizzle_pipe[4] = 4;
510 swizzle_pipe[5] = 5;
511 swizzle_pipe[6] = 6;
512 swizzle_pipe[7] = 7;
513 } else {
514 swizzle_pipe[0] = 0;
515 swizzle_pipe[1] = 2;
516 swizzle_pipe[2] = 4;
517 swizzle_pipe[3] = 6;
518 swizzle_pipe[4] = 3;
519 swizzle_pipe[5] = 1;
520 swizzle_pipe[6] = 7;
521 swizzle_pipe[7] = 5;
522 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000523 break;
524 }
525
526 cur_backend = 0;
527 for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
528 while (((1 << cur_backend) & enabled_backends_mask) == 0)
529 cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
530
531 backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
532
533 cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
534 }
535
536 return backend_map;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200537}
538
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000539static void rv770_gpu_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200540{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000541 int i, j, num_qd_pipes;
Alex Deucherd03f5d52010-02-19 16:22:31 -0500542 u32 ta_aux_cntl;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000543 u32 sx_debug_1;
544 u32 smx_dc_ctl0;
Alex Deucherd03f5d52010-02-19 16:22:31 -0500545 u32 db_debug3;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000546 u32 num_gs_verts_per_thread;
547 u32 vgt_gs_per_es;
548 u32 gs_prim_buffer_depth = 0;
549 u32 sq_ms_fifo_sizes;
550 u32 sq_config;
551 u32 sq_thread_resource_mgmt;
552 u32 hdp_host_path_cntl;
553 u32 sq_dyn_gpr_size_simd_ab_0;
554 u32 backend_map;
555 u32 gb_tiling_config = 0;
556 u32 cc_rb_backend_disable = 0;
557 u32 cc_gc_shader_pipe_config = 0;
558 u32 mc_arb_ramcfg;
559 u32 db_debug4;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200560
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000561 /* setup chip specs */
562 switch (rdev->family) {
563 case CHIP_RV770:
564 rdev->config.rv770.max_pipes = 4;
565 rdev->config.rv770.max_tile_pipes = 8;
566 rdev->config.rv770.max_simds = 10;
567 rdev->config.rv770.max_backends = 4;
568 rdev->config.rv770.max_gprs = 256;
569 rdev->config.rv770.max_threads = 248;
570 rdev->config.rv770.max_stack_entries = 512;
571 rdev->config.rv770.max_hw_contexts = 8;
572 rdev->config.rv770.max_gs_threads = 16 * 2;
573 rdev->config.rv770.sx_max_export_size = 128;
574 rdev->config.rv770.sx_max_export_pos_size = 16;
575 rdev->config.rv770.sx_max_export_smx_size = 112;
576 rdev->config.rv770.sq_num_cf_insts = 2;
577
578 rdev->config.rv770.sx_num_of_sets = 7;
579 rdev->config.rv770.sc_prim_fifo_size = 0xF9;
580 rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
581 rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
582 break;
583 case CHIP_RV730:
584 rdev->config.rv770.max_pipes = 2;
585 rdev->config.rv770.max_tile_pipes = 4;
586 rdev->config.rv770.max_simds = 8;
587 rdev->config.rv770.max_backends = 2;
588 rdev->config.rv770.max_gprs = 128;
589 rdev->config.rv770.max_threads = 248;
590 rdev->config.rv770.max_stack_entries = 256;
591 rdev->config.rv770.max_hw_contexts = 8;
592 rdev->config.rv770.max_gs_threads = 16 * 2;
593 rdev->config.rv770.sx_max_export_size = 256;
594 rdev->config.rv770.sx_max_export_pos_size = 32;
595 rdev->config.rv770.sx_max_export_smx_size = 224;
596 rdev->config.rv770.sq_num_cf_insts = 2;
597
598 rdev->config.rv770.sx_num_of_sets = 7;
599 rdev->config.rv770.sc_prim_fifo_size = 0xf9;
600 rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
601 rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
602 if (rdev->config.rv770.sx_max_export_pos_size > 16) {
603 rdev->config.rv770.sx_max_export_pos_size -= 16;
604 rdev->config.rv770.sx_max_export_smx_size += 16;
605 }
606 break;
607 case CHIP_RV710:
608 rdev->config.rv770.max_pipes = 2;
609 rdev->config.rv770.max_tile_pipes = 2;
610 rdev->config.rv770.max_simds = 2;
611 rdev->config.rv770.max_backends = 1;
612 rdev->config.rv770.max_gprs = 256;
613 rdev->config.rv770.max_threads = 192;
614 rdev->config.rv770.max_stack_entries = 256;
615 rdev->config.rv770.max_hw_contexts = 4;
616 rdev->config.rv770.max_gs_threads = 8 * 2;
617 rdev->config.rv770.sx_max_export_size = 128;
618 rdev->config.rv770.sx_max_export_pos_size = 16;
619 rdev->config.rv770.sx_max_export_smx_size = 112;
620 rdev->config.rv770.sq_num_cf_insts = 1;
621
622 rdev->config.rv770.sx_num_of_sets = 7;
623 rdev->config.rv770.sc_prim_fifo_size = 0x40;
624 rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
625 rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
626 break;
627 case CHIP_RV740:
628 rdev->config.rv770.max_pipes = 4;
629 rdev->config.rv770.max_tile_pipes = 4;
630 rdev->config.rv770.max_simds = 8;
631 rdev->config.rv770.max_backends = 4;
632 rdev->config.rv770.max_gprs = 256;
633 rdev->config.rv770.max_threads = 248;
634 rdev->config.rv770.max_stack_entries = 512;
635 rdev->config.rv770.max_hw_contexts = 8;
636 rdev->config.rv770.max_gs_threads = 16 * 2;
637 rdev->config.rv770.sx_max_export_size = 256;
638 rdev->config.rv770.sx_max_export_pos_size = 32;
639 rdev->config.rv770.sx_max_export_smx_size = 224;
640 rdev->config.rv770.sq_num_cf_insts = 2;
641
642 rdev->config.rv770.sx_num_of_sets = 7;
643 rdev->config.rv770.sc_prim_fifo_size = 0x100;
644 rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
645 rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
646
647 if (rdev->config.rv770.sx_max_export_pos_size > 16) {
648 rdev->config.rv770.sx_max_export_pos_size -= 16;
649 rdev->config.rv770.sx_max_export_smx_size += 16;
650 }
651 break;
652 default:
653 break;
654 }
655
656 /* Initialize HDP */
657 j = 0;
658 for (i = 0; i < 32; i++) {
659 WREG32((0x2c14 + j), 0x00000000);
660 WREG32((0x2c18 + j), 0x00000000);
661 WREG32((0x2c1c + j), 0x00000000);
662 WREG32((0x2c20 + j), 0x00000000);
663 WREG32((0x2c24 + j), 0x00000000);
664 j += 0x18;
665 }
666
667 WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
668
669 /* setup tiling, simd, pipe config */
670 mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
671
672 switch (rdev->config.rv770.max_tile_pipes) {
673 case 1:
Alex Deucherd03f5d52010-02-19 16:22:31 -0500674 default:
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000675 gb_tiling_config |= PIPE_TILING(0);
676 break;
677 case 2:
678 gb_tiling_config |= PIPE_TILING(1);
679 break;
680 case 4:
681 gb_tiling_config |= PIPE_TILING(2);
682 break;
683 case 8:
684 gb_tiling_config |= PIPE_TILING(3);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000685 break;
686 }
Alex Deucherd03f5d52010-02-19 16:22:31 -0500687 rdev->config.rv770.tiling_npipes = rdev->config.rv770.max_tile_pipes;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000688
689 if (rdev->family == CHIP_RV770)
690 gb_tiling_config |= BANK_TILING(1);
691 else
Alex Deuchere29649d2009-11-03 10:04:01 -0500692 gb_tiling_config |= BANK_TILING((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
Jerome Glisse961fb592010-02-10 22:30:05 +0000693 rdev->config.rv770.tiling_nbanks = 4 << ((gb_tiling_config >> 4) & 0x3);
Alex Deucher881fe6c2010-10-18 23:54:56 -0400694 gb_tiling_config |= GROUP_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
695 if ((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT)
696 rdev->config.rv770.tiling_group_size = 512;
697 else
698 rdev->config.rv770.tiling_group_size = 256;
Alex Deuchere29649d2009-11-03 10:04:01 -0500699 if (((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT) > 3) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000700 gb_tiling_config |= ROW_TILING(3);
701 gb_tiling_config |= SAMPLE_SPLIT(3);
702 } else {
703 gb_tiling_config |=
704 ROW_TILING(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
705 gb_tiling_config |=
706 SAMPLE_SPLIT(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
707 }
708
709 gb_tiling_config |= BANK_SWAPS(1);
710
Alex Deucherd03f5d52010-02-19 16:22:31 -0500711 cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
712 cc_rb_backend_disable |=
713 BACKEND_DISABLE((R7XX_MAX_BACKENDS_MASK << rdev->config.rv770.max_backends) & R7XX_MAX_BACKENDS_MASK);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000714
Alex Deucherd03f5d52010-02-19 16:22:31 -0500715 cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
716 cc_gc_shader_pipe_config |=
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000717 INACTIVE_QD_PIPES((R7XX_MAX_PIPES_MASK << rdev->config.rv770.max_pipes) & R7XX_MAX_PIPES_MASK);
718 cc_gc_shader_pipe_config |=
719 INACTIVE_SIMDS((R7XX_MAX_SIMDS_MASK << rdev->config.rv770.max_simds) & R7XX_MAX_SIMDS_MASK);
720
Alex Deucherd03f5d52010-02-19 16:22:31 -0500721 if (rdev->family == CHIP_RV740)
722 backend_map = 0x28;
723 else
724 backend_map = r700_get_tile_pipe_to_backend_map(rdev,
725 rdev->config.rv770.max_tile_pipes,
726 (R7XX_MAX_BACKENDS -
727 r600_count_pipe_bits((cc_rb_backend_disable &
728 R7XX_MAX_BACKENDS_MASK) >> 16)),
729 (cc_rb_backend_disable >> 16));
Alex Deucherd03f5d52010-02-19 16:22:31 -0500730
Alex Deuchere7aeeba2010-06-04 13:10:12 -0400731 rdev->config.rv770.tile_config = gb_tiling_config;
732 gb_tiling_config |= BACKEND_MAP(backend_map);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000733
734 WREG32(GB_TILING_CONFIG, gb_tiling_config);
735 WREG32(DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
736 WREG32(HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
737
738 WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
739 WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
Alex Deucherf867c60d2010-03-05 14:50:37 -0500740 WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
Alex Deucherd03f5d52010-02-19 16:22:31 -0500741 WREG32(CC_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000742
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000743 WREG32(CGTS_SYS_TCC_DISABLE, 0);
744 WREG32(CGTS_TCC_DISABLE, 0);
Alex Deucherf867c60d2010-03-05 14:50:37 -0500745 WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
746 WREG32(CGTS_USER_TCC_DISABLE, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000747
748 num_qd_pipes =
Alex Deucherd03f5d52010-02-19 16:22:31 -0500749 R7XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000750 WREG32(VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & DEALLOC_DIST_MASK);
751 WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & VTX_REUSE_DEPTH_MASK);
752
753 /* set HW defaults for 3D engine */
754 WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
Alex Deuchere29649d2009-11-03 10:04:01 -0500755 ROQ_IB2_START(0x2b)));
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000756
757 WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
758
Alex Deucherd03f5d52010-02-19 16:22:31 -0500759 ta_aux_cntl = RREG32(TA_CNTL_AUX);
760 WREG32(TA_CNTL_AUX, ta_aux_cntl | DISABLE_CUBE_ANISO);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000761
762 sx_debug_1 = RREG32(SX_DEBUG_1);
763 sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
764 WREG32(SX_DEBUG_1, sx_debug_1);
765
766 smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
767 smx_dc_ctl0 &= ~CACHE_DEPTH(0x1ff);
768 smx_dc_ctl0 |= CACHE_DEPTH((rdev->config.rv770.sx_num_of_sets * 64) - 1);
769 WREG32(SMX_DC_CTL0, smx_dc_ctl0);
770
Alex Deucherd03f5d52010-02-19 16:22:31 -0500771 if (rdev->family != CHIP_RV740)
772 WREG32(SMX_EVENT_CTL, (ES_FLUSH_CTL(4) |
773 GS_FLUSH_CTL(4) |
774 ACK_FLUSH_CTL(3) |
775 SYNC_FLUSH_CTL));
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000776
Alex Deucherd03f5d52010-02-19 16:22:31 -0500777 db_debug3 = RREG32(DB_DEBUG3);
778 db_debug3 &= ~DB_CLK_OFF_DELAY(0x1f);
779 switch (rdev->family) {
780 case CHIP_RV770:
781 case CHIP_RV740:
782 db_debug3 |= DB_CLK_OFF_DELAY(0x1f);
783 break;
784 case CHIP_RV710:
785 case CHIP_RV730:
786 default:
787 db_debug3 |= DB_CLK_OFF_DELAY(2);
788 break;
789 }
790 WREG32(DB_DEBUG3, db_debug3);
791
792 if (rdev->family != CHIP_RV770) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000793 db_debug4 = RREG32(DB_DEBUG4);
794 db_debug4 |= DISABLE_TILE_COVERED_FOR_PS_ITER;
795 WREG32(DB_DEBUG4, db_debug4);
796 }
797
798 WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.rv770.sx_max_export_size / 4) - 1) |
Alex Deuchere29649d2009-11-03 10:04:01 -0500799 POSITION_BUFFER_SIZE((rdev->config.rv770.sx_max_export_pos_size / 4) - 1) |
800 SMX_BUFFER_SIZE((rdev->config.rv770.sx_max_export_smx_size / 4) - 1)));
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000801
802 WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.rv770.sc_prim_fifo_size) |
Alex Deuchere29649d2009-11-03 10:04:01 -0500803 SC_HIZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_hiz_tile_fifo_size) |
804 SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_earlyz_tile_fifo_fize)));
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000805
806 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
807
808 WREG32(VGT_NUM_INSTANCES, 1);
809
810 WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
811
812 WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
813
814 WREG32(CP_PERFMON_CNTL, 0);
815
816 sq_ms_fifo_sizes = (CACHE_FIFO_SIZE(16 * rdev->config.rv770.sq_num_cf_insts) |
817 DONE_FIFO_HIWATER(0xe0) |
818 ALU_UPDATE_FIFO_HIWATER(0x8));
819 switch (rdev->family) {
820 case CHIP_RV770:
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000821 case CHIP_RV730:
822 case CHIP_RV710:
Alex Deucherd03f5d52010-02-19 16:22:31 -0500823 sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x1);
824 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000825 case CHIP_RV740:
826 default:
827 sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x4);
828 break;
829 }
830 WREG32(SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
831
832 /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
833 * should be adjusted as needed by the 2D/3D drivers. This just sets default values
834 */
835 sq_config = RREG32(SQ_CONFIG);
836 sq_config &= ~(PS_PRIO(3) |
837 VS_PRIO(3) |
838 GS_PRIO(3) |
839 ES_PRIO(3));
840 sq_config |= (DX9_CONSTS |
841 VC_ENABLE |
842 EXPORT_SRC_C |
843 PS_PRIO(0) |
844 VS_PRIO(1) |
845 GS_PRIO(2) |
846 ES_PRIO(3));
847 if (rdev->family == CHIP_RV710)
848 /* no vertex cache */
849 sq_config &= ~VC_ENABLE;
850
851 WREG32(SQ_CONFIG, sq_config);
852
853 WREG32(SQ_GPR_RESOURCE_MGMT_1, (NUM_PS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
Dave Airliefe62e1a2009-09-21 14:06:30 +1000854 NUM_VS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
855 NUM_CLAUSE_TEMP_GPRS(((rdev->config.rv770.max_gprs * 24)/64)/2)));
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000856
857 WREG32(SQ_GPR_RESOURCE_MGMT_2, (NUM_GS_GPRS((rdev->config.rv770.max_gprs * 7)/64) |
Dave Airliefe62e1a2009-09-21 14:06:30 +1000858 NUM_ES_GPRS((rdev->config.rv770.max_gprs * 7)/64)));
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000859
860 sq_thread_resource_mgmt = (NUM_PS_THREADS((rdev->config.rv770.max_threads * 4)/8) |
861 NUM_VS_THREADS((rdev->config.rv770.max_threads * 2)/8) |
862 NUM_ES_THREADS((rdev->config.rv770.max_threads * 1)/8));
863 if (((rdev->config.rv770.max_threads * 1) / 8) > rdev->config.rv770.max_gs_threads)
864 sq_thread_resource_mgmt |= NUM_GS_THREADS(rdev->config.rv770.max_gs_threads);
865 else
866 sq_thread_resource_mgmt |= NUM_GS_THREADS((rdev->config.rv770.max_gs_threads * 1)/8);
867 WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
868
869 WREG32(SQ_STACK_RESOURCE_MGMT_1, (NUM_PS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
870 NUM_VS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
871
872 WREG32(SQ_STACK_RESOURCE_MGMT_2, (NUM_GS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
873 NUM_ES_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
874
875 sq_dyn_gpr_size_simd_ab_0 = (SIMDA_RING0((rdev->config.rv770.max_gprs * 38)/64) |
876 SIMDA_RING1((rdev->config.rv770.max_gprs * 38)/64) |
877 SIMDB_RING0((rdev->config.rv770.max_gprs * 38)/64) |
878 SIMDB_RING1((rdev->config.rv770.max_gprs * 38)/64));
879
880 WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_0, sq_dyn_gpr_size_simd_ab_0);
881 WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_1, sq_dyn_gpr_size_simd_ab_0);
882 WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_2, sq_dyn_gpr_size_simd_ab_0);
883 WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_3, sq_dyn_gpr_size_simd_ab_0);
884 WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_4, sq_dyn_gpr_size_simd_ab_0);
885 WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_5, sq_dyn_gpr_size_simd_ab_0);
886 WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_6, sq_dyn_gpr_size_simd_ab_0);
887 WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_7, sq_dyn_gpr_size_simd_ab_0);
888
889 WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
Dave Airliefe62e1a2009-09-21 14:06:30 +1000890 FORCE_EOV_MAX_REZ_CNT(255)));
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000891
892 if (rdev->family == CHIP_RV710)
893 WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(TC_ONLY) |
Dave Airliefe62e1a2009-09-21 14:06:30 +1000894 AUTO_INVLD_EN(ES_AND_GS_AUTO)));
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000895 else
896 WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(VC_AND_TC) |
Dave Airliefe62e1a2009-09-21 14:06:30 +1000897 AUTO_INVLD_EN(ES_AND_GS_AUTO)));
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000898
899 switch (rdev->family) {
900 case CHIP_RV770:
901 case CHIP_RV730:
902 case CHIP_RV740:
903 gs_prim_buffer_depth = 384;
904 break;
905 case CHIP_RV710:
906 gs_prim_buffer_depth = 128;
907 break;
908 default:
909 break;
910 }
911
912 num_gs_verts_per_thread = rdev->config.rv770.max_pipes * 16;
913 vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
914 /* Max value for this is 256 */
915 if (vgt_gs_per_es > 256)
916 vgt_gs_per_es = 256;
917
918 WREG32(VGT_ES_PER_GS, 128);
919 WREG32(VGT_GS_PER_ES, vgt_gs_per_es);
920 WREG32(VGT_GS_PER_VS, 2);
921
922 /* more default values. 2D/3D driver should adjust as needed */
923 WREG32(VGT_GS_VERTEX_REUSE, 16);
924 WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
925 WREG32(VGT_STRMOUT_EN, 0);
926 WREG32(SX_MISC, 0);
927 WREG32(PA_SC_MODE_CNTL, 0);
928 WREG32(PA_SC_EDGERULE, 0xaaaaaaaa);
929 WREG32(PA_SC_AA_CONFIG, 0);
930 WREG32(PA_SC_CLIPRECT_RULE, 0xffff);
931 WREG32(PA_SC_LINE_STIPPLE, 0);
932 WREG32(SPI_INPUT_Z, 0);
933 WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
934 WREG32(CB_COLOR7_FRAG, 0);
935
936 /* clear render buffer base addresses */
937 WREG32(CB_COLOR0_BASE, 0);
938 WREG32(CB_COLOR1_BASE, 0);
939 WREG32(CB_COLOR2_BASE, 0);
940 WREG32(CB_COLOR3_BASE, 0);
941 WREG32(CB_COLOR4_BASE, 0);
942 WREG32(CB_COLOR5_BASE, 0);
943 WREG32(CB_COLOR6_BASE, 0);
944 WREG32(CB_COLOR7_BASE, 0);
945
946 WREG32(TCP_CNTL, 0);
947
948 hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
949 WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
950
951 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
952
953 WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
954 NUM_CLIP_SEQ(3)));
955
956}
957
Alex Deucher87cbf8f2010-08-27 13:59:54 -0400958static int rv770_vram_scratch_init(struct radeon_device *rdev)
959{
960 int r;
961 u64 gpu_addr;
962
963 if (rdev->vram_scratch.robj == NULL) {
Daniel Vetter441921d2011-02-18 17:59:16 +0100964 r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE,
Alex Deucher268b2512010-11-17 19:00:26 -0500965 PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
966 &rdev->vram_scratch.robj);
Alex Deucher87cbf8f2010-08-27 13:59:54 -0400967 if (r) {
968 return r;
969 }
970 }
971
972 r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
973 if (unlikely(r != 0))
974 return r;
975 r = radeon_bo_pin(rdev->vram_scratch.robj,
976 RADEON_GEM_DOMAIN_VRAM, &gpu_addr);
977 if (r) {
978 radeon_bo_unreserve(rdev->vram_scratch.robj);
979 return r;
980 }
981 r = radeon_bo_kmap(rdev->vram_scratch.robj,
982 (void **)&rdev->vram_scratch.ptr);
983 if (r)
984 radeon_bo_unpin(rdev->vram_scratch.robj);
985 radeon_bo_unreserve(rdev->vram_scratch.robj);
986
987 return r;
988}
989
990static void rv770_vram_scratch_fini(struct radeon_device *rdev)
991{
992 int r;
993
994 if (rdev->vram_scratch.robj == NULL) {
995 return;
996 }
997 r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
998 if (likely(r == 0)) {
999 radeon_bo_kunmap(rdev->vram_scratch.robj);
1000 radeon_bo_unpin(rdev->vram_scratch.robj);
1001 radeon_bo_unreserve(rdev->vram_scratch.robj);
1002 }
1003 radeon_bo_unref(&rdev->vram_scratch.robj);
1004}
1005
Alex Deucher0ef0c1f2010-11-22 17:56:26 -05001006void r700_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
1007{
1008 u64 size_bf, size_af;
1009
1010 if (mc->mc_vram_size > 0xE0000000) {
1011 /* leave room for at least 512M GTT */
1012 dev_warn(rdev->dev, "limiting VRAM\n");
1013 mc->real_vram_size = 0xE0000000;
1014 mc->mc_vram_size = 0xE0000000;
1015 }
1016 if (rdev->flags & RADEON_IS_AGP) {
1017 size_bf = mc->gtt_start;
1018 size_af = 0xFFFFFFFF - mc->gtt_end + 1;
1019 if (size_bf > size_af) {
1020 if (mc->mc_vram_size > size_bf) {
1021 dev_warn(rdev->dev, "limiting VRAM\n");
1022 mc->real_vram_size = size_bf;
1023 mc->mc_vram_size = size_bf;
1024 }
1025 mc->vram_start = mc->gtt_start - mc->mc_vram_size;
1026 } else {
1027 if (mc->mc_vram_size > size_af) {
1028 dev_warn(rdev->dev, "limiting VRAM\n");
1029 mc->real_vram_size = size_af;
1030 mc->mc_vram_size = size_af;
1031 }
1032 mc->vram_start = mc->gtt_end;
1033 }
1034 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
1035 dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
1036 mc->mc_vram_size >> 20, mc->vram_start,
1037 mc->vram_end, mc->real_vram_size >> 20);
1038 } else {
Alex Deucherb4183e32010-12-15 11:04:10 -05001039 radeon_vram_location(rdev, &rdev->mc, 0);
Alex Deucher0ef0c1f2010-11-22 17:56:26 -05001040 rdev->mc.gtt_base_align = 0;
1041 radeon_gtt_location(rdev, mc);
1042 }
1043}
1044
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001045int rv770_mc_init(struct radeon_device *rdev)
1046{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001047 u32 tmp;
Alex Deucher5885b7a2009-10-19 17:23:33 -04001048 int chansize, numchan;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001049
1050 /* Get VRAM informations */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001051 rdev->mc.vram_is_ddr = true;
Alex Deucher5885b7a2009-10-19 17:23:33 -04001052 tmp = RREG32(MC_ARB_RAMCFG);
1053 if (tmp & CHANSIZE_OVERRIDE) {
1054 chansize = 16;
1055 } else if (tmp & CHANSIZE_MASK) {
1056 chansize = 64;
1057 } else {
1058 chansize = 32;
1059 }
1060 tmp = RREG32(MC_SHARED_CHMAP);
1061 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
1062 case 0:
1063 default:
1064 numchan = 1;
1065 break;
1066 case 1:
1067 numchan = 2;
1068 break;
1069 case 2:
1070 numchan = 4;
1071 break;
1072 case 3:
1073 numchan = 8;
1074 break;
1075 }
1076 rdev->mc.vram_width = numchan * chansize;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001077 /* Could aper size report 0 ? */
Jordan Crouse01d73a62010-05-27 13:40:24 -06001078 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
1079 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001080 /* Setup GPU memory space */
1081 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
1082 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
Jerome Glisse51e5fcd2010-02-19 14:33:54 +00001083 rdev->mc.visible_vram_size = rdev->mc.aper_size;
Alex Deucher0ef0c1f2010-11-22 17:56:26 -05001084 r700_vram_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -04001085 radeon_update_bandwidth_info(rdev);
1086
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001087 return 0;
1088}
Jerome Glissed594e462010-02-17 21:54:29 +00001089
Dave Airliefc30b8e2009-09-18 15:19:37 +10001090static int rv770_startup(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001091{
1092 int r;
1093
Alex Deucher9e46a482011-01-06 18:49:35 -05001094 /* enable pcie gen2 link */
1095 rv770_pcie_gen2_enable(rdev);
1096
Alex Deucher779720a2009-12-09 19:31:44 -05001097 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
1098 r = r600_init_microcode(rdev);
1099 if (r) {
1100 DRM_ERROR("Failed to load firmware!\n");
1101 return r;
1102 }
1103 }
1104
Jerome Glissea3c19452009-10-01 18:02:13 +02001105 rv770_mc_program(rdev);
Jerome Glisse1a029b72009-10-06 19:04:30 +02001106 if (rdev->flags & RADEON_IS_AGP) {
1107 rv770_agp_enable(rdev);
1108 } else {
1109 r = rv770_pcie_gart_enable(rdev);
1110 if (r)
1111 return r;
1112 }
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001113 r = rv770_vram_scratch_init(rdev);
1114 if (r)
1115 return r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001116 rv770_gpu_init(rdev);
Jerome Glissec38c7b62010-02-04 17:27:27 +01001117 r = r600_blit_init(rdev);
1118 if (r) {
1119 r600_blit_fini(rdev);
1120 rdev->asic->copy = NULL;
1121 dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
1122 }
Alex Deucherb70d6bb2010-08-06 21:36:58 -04001123
Alex Deucher724c80e2010-08-27 18:25:25 -04001124 /* allocate wb buffer */
1125 r = radeon_wb_init(rdev);
1126 if (r)
1127 return r;
1128
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001129 /* Enable IRQ */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001130 r = r600_irq_init(rdev);
1131 if (r) {
1132 DRM_ERROR("radeon: IH init failed (%d).\n", r);
1133 radeon_irq_kms_fini(rdev);
1134 return r;
1135 }
1136 r600_irq_set(rdev);
1137
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001138 r = radeon_ring_init(rdev, rdev->cp.ring_size);
1139 if (r)
1140 return r;
1141 r = rv770_cp_load_microcode(rdev);
1142 if (r)
1143 return r;
1144 r = r600_cp_resume(rdev);
1145 if (r)
1146 return r;
Alex Deucher724c80e2010-08-27 18:25:25 -04001147
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001148 return 0;
1149}
1150
Dave Airliefc30b8e2009-09-18 15:19:37 +10001151int rv770_resume(struct radeon_device *rdev)
1152{
1153 int r;
1154
Jerome Glisse1a029b72009-10-06 19:04:30 +02001155 /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
1156 * posting will perform necessary task to bring back GPU into good
1157 * shape.
1158 */
Dave Airliefc30b8e2009-09-18 15:19:37 +10001159 /* post card */
Jerome Glissee7d40b92009-10-01 18:02:15 +02001160 atom_asic_init(rdev->mode_info.atom_context);
Dave Airliefc30b8e2009-09-18 15:19:37 +10001161
1162 r = rv770_startup(rdev);
1163 if (r) {
1164 DRM_ERROR("r600 startup failed on resume\n");
1165 return r;
1166 }
1167
Jerome Glisse62a8ea32009-10-01 18:02:11 +02001168 r = r600_ib_test(rdev);
Dave Airliefc30b8e2009-09-18 15:19:37 +10001169 if (r) {
Paul Bolleec4f2ac2011-01-28 23:32:04 +01001170 DRM_ERROR("radeon: failed testing IB (%d).\n", r);
Dave Airliefc30b8e2009-09-18 15:19:37 +10001171 return r;
1172 }
Rafał Miłecki8a8c6e72010-03-06 13:03:36 +00001173
1174 r = r600_audio_init(rdev);
1175 if (r) {
1176 dev_err(rdev->dev, "radeon: audio init failed\n");
1177 return r;
1178 }
1179
Dave Airliefc30b8e2009-09-18 15:19:37 +10001180 return r;
1181
1182}
1183
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001184int rv770_suspend(struct radeon_device *rdev)
1185{
Jerome Glisse4c788672009-11-20 14:29:23 +01001186 int r;
1187
Rafał Miłecki8a8c6e72010-03-06 13:03:36 +00001188 r600_audio_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001189 /* FIXME: we should wait for ring to be empty */
1190 r700_cp_stop(rdev);
Dave Airlie4153e582009-09-18 18:41:24 +10001191 rdev->cp.ready = false;
Jerome Glisse0c452492010-01-15 14:44:37 +01001192 r600_irq_suspend(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04001193 radeon_wb_disable(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001194 rv770_pcie_gart_disable(rdev);
Dave Airlie4153e582009-09-18 18:41:24 +10001195 /* unpin shaders bo */
Jerome Glisse30d2d9a2010-01-13 10:29:27 +01001196 if (rdev->r600_blit.shader_obj) {
1197 r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
1198 if (likely(r == 0)) {
1199 radeon_bo_unpin(rdev->r600_blit.shader_obj);
1200 radeon_bo_unreserve(rdev->r600_blit.shader_obj);
1201 }
Jerome Glisse4c788672009-11-20 14:29:23 +01001202 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001203 return 0;
1204}
1205
1206/* Plan is to move initialization in that function and use
1207 * helper function so that radeon_device_init pretty much
1208 * do nothing more than calling asic specific function. This
1209 * should also allow to remove a bunch of callback function
1210 * like vram_info.
1211 */
1212int rv770_init(struct radeon_device *rdev)
1213{
1214 int r;
1215
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001216 /* This don't do much */
1217 r = radeon_gem_init(rdev);
1218 if (r)
1219 return r;
1220 /* Read BIOS */
1221 if (!radeon_get_bios(rdev)) {
1222 if (ASIC_IS_AVIVO(rdev))
1223 return -EINVAL;
1224 }
1225 /* Must be an ATOMBIOS */
Jerome Glissee7d40b92009-10-01 18:02:15 +02001226 if (!rdev->is_atom_bios) {
1227 dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001228 return -EINVAL;
Jerome Glissee7d40b92009-10-01 18:02:15 +02001229 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001230 r = radeon_atombios_init(rdev);
1231 if (r)
1232 return r;
1233 /* Post card if necessary */
Alex Deucherfd909c32011-01-11 18:08:59 -05001234 if (!radeon_card_posted(rdev)) {
Dave Airlie72542d72009-12-01 14:06:31 +10001235 if (!rdev->bios) {
1236 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
1237 return -EINVAL;
1238 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001239 DRM_INFO("GPU not posted. posting now...\n");
1240 atom_asic_init(rdev->mode_info.atom_context);
1241 }
1242 /* Initialize scratch registers */
1243 r600_scratch_init(rdev);
1244 /* Initialize surface registers */
1245 radeon_surface_init(rdev);
Rafał Miłecki74338742009-11-03 00:53:02 +01001246 /* Initialize clocks */
Michel Dänzer5e6dde72009-09-17 09:42:28 +02001247 radeon_get_clock_info(rdev->ddev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001248 /* Fence driver */
1249 r = radeon_fence_driver_init(rdev);
1250 if (r)
1251 return r;
Jerome Glissed594e462010-02-17 21:54:29 +00001252 /* initialize AGP */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001253 if (rdev->flags & RADEON_IS_AGP) {
1254 r = radeon_agp_init(rdev);
1255 if (r)
1256 radeon_agp_disable(rdev);
1257 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001258 r = rv770_mc_init(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +02001259 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001260 return r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001261 /* Memory manager */
Jerome Glisse4c788672009-11-20 14:29:23 +01001262 r = radeon_bo_init(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001263 if (r)
1264 return r;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001265
1266 r = radeon_irq_kms_init(rdev);
1267 if (r)
1268 return r;
1269
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001270 rdev->cp.ring_obj = NULL;
1271 r600_ring_init(rdev, 1024 * 1024);
1272
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001273 rdev->ih.ring_obj = NULL;
1274 r600_ih_ring_init(rdev, 64 * 1024);
1275
Jerome Glisse4aac0472009-09-14 18:29:49 +02001276 r = r600_pcie_gart_init(rdev);
1277 if (r)
1278 return r;
1279
Alex Deucher779720a2009-12-09 19:31:44 -05001280 rdev->accel_working = true;
Dave Airliefc30b8e2009-09-18 15:19:37 +10001281 r = rv770_startup(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001282 if (r) {
Jerome Glisse655efd32010-02-02 11:51:45 +01001283 dev_err(rdev->dev, "disabling GPU acceleration\n");
Alex Deucherfe251e22010-03-24 13:36:43 -04001284 r700_cp_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01001285 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04001286 radeon_wb_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01001287 radeon_irq_kms_fini(rdev);
Jerome Glisse75c81292009-10-01 18:02:14 +02001288 rv770_pcie_gart_fini(rdev);
Jerome Glisse733289c2009-09-16 15:24:21 +02001289 rdev->accel_working = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001290 }
Jerome Glisse733289c2009-09-16 15:24:21 +02001291 if (rdev->accel_working) {
Jerome Glisse733289c2009-09-16 15:24:21 +02001292 r = radeon_ib_pool_init(rdev);
1293 if (r) {
Jerome Glissedb963802010-01-17 21:21:56 +01001294 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
Jerome Glisse733289c2009-09-16 15:24:21 +02001295 rdev->accel_working = false;
Jerome Glissedb963802010-01-17 21:21:56 +01001296 } else {
1297 r = r600_ib_test(rdev);
1298 if (r) {
1299 dev_err(rdev->dev, "IB test failed (%d).\n", r);
1300 rdev->accel_working = false;
1301 }
Jerome Glisse733289c2009-09-16 15:24:21 +02001302 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001303 }
Rafał Miłecki8a8c6e72010-03-06 13:03:36 +00001304
1305 r = r600_audio_init(rdev);
1306 if (r) {
1307 dev_err(rdev->dev, "radeon: audio init failed\n");
1308 return r;
1309 }
1310
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001311 return 0;
1312}
1313
1314void rv770_fini(struct radeon_device *rdev)
1315{
1316 r600_blit_fini(rdev);
Alex Deucherfe251e22010-03-24 13:36:43 -04001317 r700_cp_fini(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001318 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04001319 radeon_wb_fini(rdev);
Jerome Glisseccd68952011-07-06 18:30:09 +00001320 radeon_ib_pool_fini(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001321 radeon_irq_kms_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001322 rv770_pcie_gart_fini(rdev);
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001323 rv770_vram_scratch_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001324 radeon_gem_fini(rdev);
1325 radeon_fence_driver_fini(rdev);
Jerome Glissed0269ed2010-01-07 16:08:32 +01001326 radeon_agp_fini(rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +01001327 radeon_bo_fini(rdev);
Jerome Glissee7d40b92009-10-01 18:02:15 +02001328 radeon_atombios_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001329 kfree(rdev->bios);
1330 rdev->bios = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001331}
Alex Deucher9e46a482011-01-06 18:49:35 -05001332
1333static void rv770_pcie_gen2_enable(struct radeon_device *rdev)
1334{
1335 u32 link_width_cntl, lanes, speed_cntl, tmp;
1336 u16 link_cntl2;
1337
Alex Deucherd42dd572011-01-12 20:05:11 -05001338 if (radeon_pcie_gen2 == 0)
1339 return;
1340
Alex Deucher9e46a482011-01-06 18:49:35 -05001341 if (rdev->flags & RADEON_IS_IGP)
1342 return;
1343
1344 if (!(rdev->flags & RADEON_IS_PCIE))
1345 return;
1346
1347 /* x2 cards have a special sequence */
1348 if (ASIC_IS_X2(rdev))
1349 return;
1350
1351 /* advertise upconfig capability */
1352 link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
1353 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
1354 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
1355 link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
1356 if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
1357 lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
1358 link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
1359 LC_RECONFIG_ARC_MISSING_ESCAPE);
1360 link_width_cntl |= lanes | LC_RECONFIG_NOW |
1361 LC_RENEGOTIATE_EN | LC_UPCONFIGURE_SUPPORT;
1362 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
1363 } else {
1364 link_width_cntl |= LC_UPCONFIGURE_DIS;
1365 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
1366 }
1367
1368 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
1369 if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
1370 (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
1371
1372 tmp = RREG32(0x541c);
1373 WREG32(0x541c, tmp | 0x8);
1374 WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
1375 link_cntl2 = RREG16(0x4088);
1376 link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
1377 link_cntl2 |= 0x2;
1378 WREG16(0x4088, link_cntl2);
1379 WREG32(MM_CFGREGS_CNTL, 0);
1380
1381 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
1382 speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
1383 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
1384
1385 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
1386 speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
1387 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
1388
1389 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
1390 speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
1391 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
1392
1393 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
1394 speed_cntl |= LC_GEN2_EN_STRAP;
1395 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
1396
1397 } else {
1398 link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
1399 /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
1400 if (1)
1401 link_width_cntl |= LC_UPCONFIGURE_DIS;
1402 else
1403 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
1404 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
1405 }
1406}