| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /** | 
 | 2 |  * @file nmi_int.c | 
 | 3 |  * | 
| Jason Yeh | 4d4036e | 2009-07-08 13:49:38 +0200 | [diff] [blame] | 4 |  * @remark Copyright 2002-2009 OProfile authors | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 5 |  * @remark Read the file COPYING | 
 | 6 |  * | 
 | 7 |  * @author John Levon <levon@movementarian.org> | 
| Robert Richter | adf5ec0 | 2008-07-22 21:08:48 +0200 | [diff] [blame] | 8 |  * @author Robert Richter <robert.richter@amd.com> | 
| Jason Yeh | 4d4036e | 2009-07-08 13:49:38 +0200 | [diff] [blame] | 9 |  * @author Barry Kasindorf <barry.kasindorf@amd.com> | 
 | 10 |  * @author Jason Yeh <jason.yeh@amd.com> | 
 | 11 |  * @author Suravee Suthikulpanit <suravee.suthikulpanit@amd.com> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 12 |  */ | 
 | 13 |  | 
 | 14 | #include <linux/init.h> | 
 | 15 | #include <linux/notifier.h> | 
 | 16 | #include <linux/smp.h> | 
 | 17 | #include <linux/oprofile.h> | 
 | 18 | #include <linux/sysdev.h> | 
 | 19 | #include <linux/slab.h> | 
| Andi Kleen | 1cfcea1 | 2006-07-10 17:06:21 +0200 | [diff] [blame] | 20 | #include <linux/moduleparam.h> | 
| Christoph Hellwig | 1eeb66a | 2007-05-08 00:27:03 -0700 | [diff] [blame] | 21 | #include <linux/kdebug.h> | 
| Andi Kleen | 80a8c9f | 2008-08-19 03:13:38 +0200 | [diff] [blame] | 22 | #include <linux/cpu.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 23 | #include <asm/nmi.h> | 
 | 24 | #include <asm/msr.h> | 
 | 25 | #include <asm/apic.h> | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 26 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 27 | #include "op_counter.h" | 
 | 28 | #include "op_x86_model.h" | 
| Don Zickus | 2fbe7b2 | 2006-09-26 10:52:27 +0200 | [diff] [blame] | 29 |  | 
| Robert Richter | 259a83a | 2009-07-09 15:12:35 +0200 | [diff] [blame] | 30 | static struct op_x86_model_spec *model; | 
| Mike Travis | d18d00f | 2008-03-25 15:06:59 -0700 | [diff] [blame] | 31 | static DEFINE_PER_CPU(struct op_msrs, cpu_msrs); | 
 | 32 | static DEFINE_PER_CPU(unsigned long, saved_lvtpc); | 
| Don Zickus | 2fbe7b2 | 2006-09-26 10:52:27 +0200 | [diff] [blame] | 33 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 34 | /* 0 == registered but off, 1 == registered and on */ | 
 | 35 | static int nmi_enabled = 0; | 
 | 36 |  | 
| Jason Yeh | 4d4036e | 2009-07-08 13:49:38 +0200 | [diff] [blame] | 37 | struct op_counter_config counter_config[OP_MAX_COUNTER]; | 
 | 38 |  | 
| Robert Richter | 3370d35 | 2009-05-25 15:10:32 +0200 | [diff] [blame] | 39 | /* common functions */ | 
 | 40 |  | 
 | 41 | u64 op_x86_get_ctrl(struct op_x86_model_spec const *model, | 
 | 42 | 		    struct op_counter_config *counter_config) | 
 | 43 | { | 
 | 44 | 	u64 val = 0; | 
 | 45 | 	u16 event = (u16)counter_config->event; | 
 | 46 |  | 
 | 47 | 	val |= ARCH_PERFMON_EVENTSEL_INT; | 
 | 48 | 	val |= counter_config->user ? ARCH_PERFMON_EVENTSEL_USR : 0; | 
 | 49 | 	val |= counter_config->kernel ? ARCH_PERFMON_EVENTSEL_OS : 0; | 
 | 50 | 	val |= (counter_config->unit_mask & 0xFF) << 8; | 
 | 51 | 	event &= model->event_mask ? model->event_mask : 0xFF; | 
 | 52 | 	val |= event & 0xFF; | 
 | 53 | 	val |= (event & 0x0F00) << 24; | 
 | 54 |  | 
 | 55 | 	return val; | 
 | 56 | } | 
 | 57 |  | 
 | 58 |  | 
| Adrian Bunk | c7c19f8 | 2006-09-26 10:52:27 +0200 | [diff] [blame] | 59 | static int profile_exceptions_notify(struct notifier_block *self, | 
 | 60 | 				     unsigned long val, void *data) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 61 | { | 
| Don Zickus | 2fbe7b2 | 2006-09-26 10:52:27 +0200 | [diff] [blame] | 62 | 	struct die_args *args = (struct die_args *)data; | 
 | 63 | 	int ret = NOTIFY_DONE; | 
 | 64 | 	int cpu = smp_processor_id(); | 
 | 65 |  | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 66 | 	switch (val) { | 
| Don Zickus | 2fbe7b2 | 2006-09-26 10:52:27 +0200 | [diff] [blame] | 67 | 	case DIE_NMI: | 
| Mike Galbraith | 5b75af0 | 2009-02-04 17:11:34 +0100 | [diff] [blame] | 68 | 	case DIE_NMI_IPI: | 
 | 69 | 		model->check_ctrs(args->regs, &per_cpu(cpu_msrs, cpu)); | 
 | 70 | 		ret = NOTIFY_STOP; | 
| Don Zickus | 2fbe7b2 | 2006-09-26 10:52:27 +0200 | [diff] [blame] | 71 | 		break; | 
 | 72 | 	default: | 
 | 73 | 		break; | 
 | 74 | 	} | 
 | 75 | 	return ret; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 76 | } | 
| Don Zickus | 2fbe7b2 | 2006-09-26 10:52:27 +0200 | [diff] [blame] | 77 |  | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 78 | static void nmi_cpu_save_registers(struct op_msrs *msrs) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 79 | { | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 80 | 	struct op_msr *counters = msrs->counters; | 
 | 81 | 	struct op_msr *controls = msrs->controls; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 82 | 	unsigned int i; | 
 | 83 |  | 
| Robert Richter | 1a245c4 | 2009-06-05 15:54:24 +0200 | [diff] [blame] | 84 | 	for (i = 0; i < model->num_counters; ++i) { | 
| Robert Richter | 95e74e6 | 2009-06-03 19:09:27 +0200 | [diff] [blame] | 85 | 		if (counters[i].addr) | 
 | 86 | 			rdmsrl(counters[i].addr, counters[i].saved); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 87 | 	} | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 88 |  | 
| Robert Richter | 1a245c4 | 2009-06-05 15:54:24 +0200 | [diff] [blame] | 89 | 	for (i = 0; i < model->num_controls; ++i) { | 
| Robert Richter | 95e74e6 | 2009-06-03 19:09:27 +0200 | [diff] [blame] | 90 | 		if (controls[i].addr) | 
 | 91 | 			rdmsrl(controls[i].addr, controls[i].saved); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 92 | 	} | 
 | 93 | } | 
 | 94 |  | 
| Robert Richter | b28d1b9 | 2009-07-09 14:38:49 +0200 | [diff] [blame] | 95 | static void nmi_cpu_start(void *dummy) | 
 | 96 | { | 
 | 97 | 	struct op_msrs const *msrs = &__get_cpu_var(cpu_msrs); | 
 | 98 | 	model->start(msrs); | 
 | 99 | } | 
 | 100 |  | 
 | 101 | static int nmi_start(void) | 
 | 102 | { | 
 | 103 | 	on_each_cpu(nmi_cpu_start, NULL, 1); | 
 | 104 | 	return 0; | 
 | 105 | } | 
 | 106 |  | 
 | 107 | static void nmi_cpu_stop(void *dummy) | 
 | 108 | { | 
 | 109 | 	struct op_msrs const *msrs = &__get_cpu_var(cpu_msrs); | 
 | 110 | 	model->stop(msrs); | 
 | 111 | } | 
 | 112 |  | 
 | 113 | static void nmi_stop(void) | 
 | 114 | { | 
 | 115 | 	on_each_cpu(nmi_cpu_stop, NULL, 1); | 
 | 116 | } | 
 | 117 |  | 
| Robert Richter | d8471ad | 2009-07-16 13:04:43 +0200 | [diff] [blame] | 118 | #ifdef CONFIG_OPROFILE_EVENT_MULTIPLEX | 
 | 119 |  | 
 | 120 | static DEFINE_PER_CPU(int, switch_index); | 
 | 121 |  | 
| Robert Richter | 39e97f4 | 2009-07-09 15:11:45 +0200 | [diff] [blame] | 122 | static inline int has_mux(void) | 
 | 123 | { | 
 | 124 | 	return !!model->switch_ctrl; | 
 | 125 | } | 
 | 126 |  | 
| Robert Richter | d8471ad | 2009-07-16 13:04:43 +0200 | [diff] [blame] | 127 | inline int op_x86_phys_to_virt(int phys) | 
 | 128 | { | 
 | 129 | 	return __get_cpu_var(switch_index) + phys; | 
 | 130 | } | 
 | 131 |  | 
| Robert Richter | 61d149d | 2009-07-10 15:47:17 +0200 | [diff] [blame] | 132 | inline int op_x86_virt_to_phys(int virt) | 
 | 133 | { | 
 | 134 | 	return virt % model->num_counters; | 
 | 135 | } | 
 | 136 |  | 
| Robert Richter | 6ab82f9 | 2009-07-09 14:40:04 +0200 | [diff] [blame] | 137 | static void nmi_shutdown_mux(void) | 
 | 138 | { | 
 | 139 | 	int i; | 
| Robert Richter | 39e97f4 | 2009-07-09 15:11:45 +0200 | [diff] [blame] | 140 |  | 
 | 141 | 	if (!has_mux()) | 
 | 142 | 		return; | 
 | 143 |  | 
| Robert Richter | 6ab82f9 | 2009-07-09 14:40:04 +0200 | [diff] [blame] | 144 | 	for_each_possible_cpu(i) { | 
 | 145 | 		kfree(per_cpu(cpu_msrs, i).multiplex); | 
 | 146 | 		per_cpu(cpu_msrs, i).multiplex = NULL; | 
 | 147 | 		per_cpu(switch_index, i) = 0; | 
 | 148 | 	} | 
 | 149 | } | 
 | 150 |  | 
 | 151 | static int nmi_setup_mux(void) | 
 | 152 | { | 
 | 153 | 	size_t multiplex_size = | 
 | 154 | 		sizeof(struct op_msr) * model->num_virt_counters; | 
 | 155 | 	int i; | 
| Robert Richter | 39e97f4 | 2009-07-09 15:11:45 +0200 | [diff] [blame] | 156 |  | 
 | 157 | 	if (!has_mux()) | 
 | 158 | 		return 1; | 
 | 159 |  | 
| Robert Richter | 6ab82f9 | 2009-07-09 14:40:04 +0200 | [diff] [blame] | 160 | 	for_each_possible_cpu(i) { | 
 | 161 | 		per_cpu(cpu_msrs, i).multiplex = | 
 | 162 | 			kmalloc(multiplex_size, GFP_KERNEL); | 
 | 163 | 		if (!per_cpu(cpu_msrs, i).multiplex) | 
 | 164 | 			return 0; | 
 | 165 | 	} | 
| Robert Richter | 39e97f4 | 2009-07-09 15:11:45 +0200 | [diff] [blame] | 166 |  | 
| Robert Richter | 6ab82f9 | 2009-07-09 14:40:04 +0200 | [diff] [blame] | 167 | 	return 1; | 
 | 168 | } | 
 | 169 |  | 
| Robert Richter | 48fb4b4 | 2009-07-09 14:38:49 +0200 | [diff] [blame] | 170 | static void nmi_cpu_setup_mux(int cpu, struct op_msrs const * const msrs) | 
 | 171 | { | 
 | 172 | 	int i; | 
 | 173 | 	struct op_msr *multiplex = msrs->multiplex; | 
 | 174 |  | 
| Robert Richter | 39e97f4 | 2009-07-09 15:11:45 +0200 | [diff] [blame] | 175 | 	if (!has_mux()) | 
 | 176 | 		return; | 
 | 177 |  | 
| Robert Richter | 48fb4b4 | 2009-07-09 14:38:49 +0200 | [diff] [blame] | 178 | 	for (i = 0; i < model->num_virt_counters; ++i) { | 
 | 179 | 		if (counter_config[i].enabled) { | 
 | 180 | 			multiplex[i].saved = -(u64)counter_config[i].count; | 
 | 181 | 		} else { | 
 | 182 | 			multiplex[i].addr  = 0; | 
 | 183 | 			multiplex[i].saved = 0; | 
 | 184 | 		} | 
 | 185 | 	} | 
 | 186 |  | 
 | 187 | 	per_cpu(switch_index, cpu) = 0; | 
 | 188 | } | 
 | 189 |  | 
| Robert Richter | d0f585d | 2009-07-09 14:38:49 +0200 | [diff] [blame] | 190 | static void nmi_cpu_save_mpx_registers(struct op_msrs *msrs) | 
 | 191 | { | 
 | 192 | 	struct op_msr *multiplex = msrs->multiplex; | 
 | 193 | 	int i; | 
 | 194 |  | 
 | 195 | 	for (i = 0; i < model->num_counters; ++i) { | 
 | 196 | 		int virt = op_x86_phys_to_virt(i); | 
 | 197 | 		if (multiplex[virt].addr) | 
 | 198 | 			rdmsrl(multiplex[virt].addr, multiplex[virt].saved); | 
 | 199 | 	} | 
 | 200 | } | 
 | 201 |  | 
 | 202 | static void nmi_cpu_restore_mpx_registers(struct op_msrs *msrs) | 
 | 203 | { | 
 | 204 | 	struct op_msr *multiplex = msrs->multiplex; | 
 | 205 | 	int i; | 
 | 206 |  | 
 | 207 | 	for (i = 0; i < model->num_counters; ++i) { | 
 | 208 | 		int virt = op_x86_phys_to_virt(i); | 
 | 209 | 		if (multiplex[virt].addr) | 
 | 210 | 			wrmsrl(multiplex[virt].addr, multiplex[virt].saved); | 
 | 211 | 	} | 
 | 212 | } | 
 | 213 |  | 
| Robert Richter | b28d1b9 | 2009-07-09 14:38:49 +0200 | [diff] [blame] | 214 | static void nmi_cpu_switch(void *dummy) | 
 | 215 | { | 
 | 216 | 	int cpu = smp_processor_id(); | 
 | 217 | 	int si = per_cpu(switch_index, cpu); | 
 | 218 | 	struct op_msrs *msrs = &per_cpu(cpu_msrs, cpu); | 
 | 219 |  | 
 | 220 | 	nmi_cpu_stop(NULL); | 
 | 221 | 	nmi_cpu_save_mpx_registers(msrs); | 
 | 222 |  | 
 | 223 | 	/* move to next set */ | 
 | 224 | 	si += model->num_counters; | 
 | 225 | 	if ((si > model->num_virt_counters) || (counter_config[si].count == 0)) | 
 | 226 | 		per_cpu(switch_index, cpu) = 0; | 
 | 227 | 	else | 
 | 228 | 		per_cpu(switch_index, cpu) = si; | 
 | 229 |  | 
 | 230 | 	model->switch_ctrl(model, msrs); | 
 | 231 | 	nmi_cpu_restore_mpx_registers(msrs); | 
 | 232 |  | 
 | 233 | 	nmi_cpu_start(NULL); | 
 | 234 | } | 
 | 235 |  | 
 | 236 |  | 
 | 237 | /* | 
 | 238 |  * Quick check to see if multiplexing is necessary. | 
 | 239 |  * The check should be sufficient since counters are used | 
 | 240 |  * in ordre. | 
 | 241 |  */ | 
 | 242 | static int nmi_multiplex_on(void) | 
 | 243 | { | 
 | 244 | 	return counter_config[model->num_counters].count ? 0 : -EINVAL; | 
 | 245 | } | 
 | 246 |  | 
 | 247 | static int nmi_switch_event(void) | 
 | 248 | { | 
| Robert Richter | 39e97f4 | 2009-07-09 15:11:45 +0200 | [diff] [blame] | 249 | 	if (!has_mux()) | 
| Robert Richter | b28d1b9 | 2009-07-09 14:38:49 +0200 | [diff] [blame] | 250 | 		return -ENOSYS;		/* not implemented */ | 
 | 251 | 	if (nmi_multiplex_on() < 0) | 
 | 252 | 		return -EINVAL;		/* not necessary */ | 
 | 253 |  | 
 | 254 | 	on_each_cpu(nmi_cpu_switch, NULL, 1); | 
 | 255 |  | 
| Robert Richter | b28d1b9 | 2009-07-09 14:38:49 +0200 | [diff] [blame] | 256 | 	return 0; | 
 | 257 | } | 
 | 258 |  | 
| Robert Richter | 5280514 | 2009-07-09 16:02:44 +0200 | [diff] [blame] | 259 | static inline void mux_init(struct oprofile_operations *ops) | 
 | 260 | { | 
 | 261 | 	if (has_mux()) | 
 | 262 | 		ops->switch_events = nmi_switch_event; | 
 | 263 | } | 
 | 264 |  | 
| Robert Richter | 4d015f7 | 2009-07-09 21:42:51 +0200 | [diff] [blame] | 265 | static void mux_clone(int cpu) | 
 | 266 | { | 
 | 267 | 	if (!has_mux()) | 
 | 268 | 		return; | 
 | 269 |  | 
 | 270 | 	memcpy(per_cpu(cpu_msrs, cpu).multiplex, | 
 | 271 | 	       per_cpu(cpu_msrs, 0).multiplex, | 
 | 272 | 	       sizeof(struct op_msr) * model->num_virt_counters); | 
 | 273 | } | 
 | 274 |  | 
| Robert Richter | d8471ad | 2009-07-16 13:04:43 +0200 | [diff] [blame] | 275 | #else | 
 | 276 |  | 
 | 277 | inline int op_x86_phys_to_virt(int phys) { return phys; } | 
| Robert Richter | 61d149d | 2009-07-10 15:47:17 +0200 | [diff] [blame] | 278 | inline int op_x86_virt_to_phys(int virt) { return virt; } | 
| Robert Richter | 6ab82f9 | 2009-07-09 14:40:04 +0200 | [diff] [blame] | 279 | static inline void nmi_shutdown_mux(void) { } | 
 | 280 | static inline int nmi_setup_mux(void) { return 1; } | 
| Robert Richter | 48fb4b4 | 2009-07-09 14:38:49 +0200 | [diff] [blame] | 281 | static inline void | 
 | 282 | nmi_cpu_setup_mux(int cpu, struct op_msrs const * const msrs) { } | 
| Robert Richter | 5280514 | 2009-07-09 16:02:44 +0200 | [diff] [blame] | 283 | static inline void mux_init(struct oprofile_operations *ops) { } | 
| Robert Richter | 4d015f7 | 2009-07-09 21:42:51 +0200 | [diff] [blame] | 284 | static void mux_clone(int cpu) { } | 
| Robert Richter | d8471ad | 2009-07-16 13:04:43 +0200 | [diff] [blame] | 285 |  | 
 | 286 | #endif | 
 | 287 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 288 | static void free_msrs(void) | 
 | 289 | { | 
 | 290 | 	int i; | 
| KAMEZAWA Hiroyuki | c891259 | 2006-03-28 01:56:39 -0800 | [diff] [blame] | 291 | 	for_each_possible_cpu(i) { | 
| Mike Travis | d18d00f | 2008-03-25 15:06:59 -0700 | [diff] [blame] | 292 | 		kfree(per_cpu(cpu_msrs, i).counters); | 
 | 293 | 		per_cpu(cpu_msrs, i).counters = NULL; | 
 | 294 | 		kfree(per_cpu(cpu_msrs, i).controls); | 
 | 295 | 		per_cpu(cpu_msrs, i).controls = NULL; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 296 | 	} | 
 | 297 | } | 
 | 298 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 299 | static int allocate_msrs(void) | 
 | 300 | { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 301 | 	size_t controls_size = sizeof(struct op_msr) * model->num_controls; | 
 | 302 | 	size_t counters_size = sizeof(struct op_msr) * model->num_counters; | 
 | 303 |  | 
| Robert Richter | 4c168ea | 2008-09-24 11:08:52 +0200 | [diff] [blame] | 304 | 	int i; | 
| Chris Wright | 0939c17 | 2007-06-01 00:46:39 -0700 | [diff] [blame] | 305 | 	for_each_possible_cpu(i) { | 
| Mike Travis | d18d00f | 2008-03-25 15:06:59 -0700 | [diff] [blame] | 306 | 		per_cpu(cpu_msrs, i).counters = kmalloc(counters_size, | 
| Robert Richter | 6ab82f9 | 2009-07-09 14:40:04 +0200 | [diff] [blame] | 307 | 							GFP_KERNEL); | 
 | 308 | 		if (!per_cpu(cpu_msrs, i).counters) | 
 | 309 | 			return 0; | 
| Robert Richter | 4c168ea | 2008-09-24 11:08:52 +0200 | [diff] [blame] | 310 | 		per_cpu(cpu_msrs, i).controls = kmalloc(controls_size, | 
| Robert Richter | 6ab82f9 | 2009-07-09 14:40:04 +0200 | [diff] [blame] | 311 | 							GFP_KERNEL); | 
 | 312 | 		if (!per_cpu(cpu_msrs, i).controls) | 
 | 313 | 			return 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 314 | 	} | 
 | 315 |  | 
| Robert Richter | 6ab82f9 | 2009-07-09 14:40:04 +0200 | [diff] [blame] | 316 | 	return 1; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 317 | } | 
 | 318 |  | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 319 | static void nmi_cpu_setup(void *dummy) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 320 | { | 
 | 321 | 	int cpu = smp_processor_id(); | 
| Mike Travis | d18d00f | 2008-03-25 15:06:59 -0700 | [diff] [blame] | 322 | 	struct op_msrs *msrs = &per_cpu(cpu_msrs, cpu); | 
| Robert Richter | 44ab9a6 | 2009-07-09 18:33:02 +0200 | [diff] [blame] | 323 | 	nmi_cpu_save_registers(msrs); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 324 | 	spin_lock(&oprofilefs_lock); | 
| Robert Richter | ef8828d | 2009-05-25 19:31:44 +0200 | [diff] [blame] | 325 | 	model->setup_ctrs(model, msrs); | 
| Robert Richter | 6bfccd0 | 2009-07-09 19:23:50 +0200 | [diff] [blame] | 326 | 	nmi_cpu_setup_mux(cpu, msrs); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 327 | 	spin_unlock(&oprofilefs_lock); | 
| Mike Travis | d18d00f | 2008-03-25 15:06:59 -0700 | [diff] [blame] | 328 | 	per_cpu(saved_lvtpc, cpu) = apic_read(APIC_LVTPC); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 329 | 	apic_write(APIC_LVTPC, APIC_DM_NMI); | 
 | 330 | } | 
 | 331 |  | 
| Don Zickus | 2fbe7b2 | 2006-09-26 10:52:27 +0200 | [diff] [blame] | 332 | static struct notifier_block profile_exceptions_nb = { | 
 | 333 | 	.notifier_call = profile_exceptions_notify, | 
 | 334 | 	.next = NULL, | 
| Mike Galbraith | 5b75af0 | 2009-02-04 17:11:34 +0100 | [diff] [blame] | 335 | 	.priority = 2 | 
| Don Zickus | 2fbe7b2 | 2006-09-26 10:52:27 +0200 | [diff] [blame] | 336 | }; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 337 |  | 
 | 338 | static int nmi_setup(void) | 
 | 339 | { | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 340 | 	int err = 0; | 
| Andi Kleen | 6c977aa | 2007-05-21 14:31:45 +0200 | [diff] [blame] | 341 | 	int cpu; | 
| Don Zickus | 2fbe7b2 | 2006-09-26 10:52:27 +0200 | [diff] [blame] | 342 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 343 | 	if (!allocate_msrs()) | 
| Robert Richter | 6ab82f9 | 2009-07-09 14:40:04 +0200 | [diff] [blame] | 344 | 		err = -ENOMEM; | 
 | 345 | 	else if (!nmi_setup_mux()) | 
 | 346 | 		err = -ENOMEM; | 
 | 347 | 	else | 
 | 348 | 		err = register_die_notifier(&profile_exceptions_nb); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 349 |  | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 350 | 	if (err) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 351 | 		free_msrs(); | 
| Robert Richter | 6ab82f9 | 2009-07-09 14:40:04 +0200 | [diff] [blame] | 352 | 		nmi_shutdown_mux(); | 
| Don Zickus | 2fbe7b2 | 2006-09-26 10:52:27 +0200 | [diff] [blame] | 353 | 		return err; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 354 | 	} | 
| Don Zickus | 2fbe7b2 | 2006-09-26 10:52:27 +0200 | [diff] [blame] | 355 |  | 
| Robert Richter | 4c168ea | 2008-09-24 11:08:52 +0200 | [diff] [blame] | 356 | 	/* We need to serialize save and setup for HT because the subset | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 357 | 	 * of msrs are distinct for save and setup operations | 
 | 358 | 	 */ | 
| Andi Kleen | 6c977aa | 2007-05-21 14:31:45 +0200 | [diff] [blame] | 359 |  | 
 | 360 | 	/* Assume saved/restored counters are the same on all CPUs */ | 
| Mike Travis | d18d00f | 2008-03-25 15:06:59 -0700 | [diff] [blame] | 361 | 	model->fill_in_addresses(&per_cpu(cpu_msrs, 0)); | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 362 | 	for_each_possible_cpu(cpu) { | 
| Robert Richter | 4d015f7 | 2009-07-09 21:42:51 +0200 | [diff] [blame] | 363 | 		if (!cpu) | 
 | 364 | 			continue; | 
| Chris Wright | 0939c17 | 2007-06-01 00:46:39 -0700 | [diff] [blame] | 365 |  | 
| Robert Richter | 4d015f7 | 2009-07-09 21:42:51 +0200 | [diff] [blame] | 366 | 		memcpy(per_cpu(cpu_msrs, cpu).counters, | 
 | 367 | 		       per_cpu(cpu_msrs, 0).counters, | 
 | 368 | 		       sizeof(struct op_msr) * model->num_counters); | 
 | 369 |  | 
 | 370 | 		memcpy(per_cpu(cpu_msrs, cpu).controls, | 
 | 371 | 		       per_cpu(cpu_msrs, 0).controls, | 
 | 372 | 		       sizeof(struct op_msr) * model->num_controls); | 
 | 373 |  | 
 | 374 | 		mux_clone(cpu); | 
| Andi Kleen | 6c977aa | 2007-05-21 14:31:45 +0200 | [diff] [blame] | 375 | 	} | 
| Jens Axboe | 15c8b6c | 2008-05-09 09:39:44 +0200 | [diff] [blame] | 376 | 	on_each_cpu(nmi_cpu_setup, NULL, 1); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 377 | 	nmi_enabled = 1; | 
 | 378 | 	return 0; | 
 | 379 | } | 
 | 380 |  | 
| Robert Richter | 44ab9a6 | 2009-07-09 18:33:02 +0200 | [diff] [blame] | 381 | static void nmi_cpu_restore_registers(struct op_msrs *msrs) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 382 | { | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 383 | 	struct op_msr *counters = msrs->counters; | 
 | 384 | 	struct op_msr *controls = msrs->controls; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 385 | 	unsigned int i; | 
 | 386 |  | 
| Robert Richter | 1a245c4 | 2009-06-05 15:54:24 +0200 | [diff] [blame] | 387 | 	for (i = 0; i < model->num_controls; ++i) { | 
| Robert Richter | 95e74e6 | 2009-06-03 19:09:27 +0200 | [diff] [blame] | 388 | 		if (controls[i].addr) | 
 | 389 | 			wrmsrl(controls[i].addr, controls[i].saved); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 390 | 	} | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 391 |  | 
| Robert Richter | 1a245c4 | 2009-06-05 15:54:24 +0200 | [diff] [blame] | 392 | 	for (i = 0; i < model->num_counters; ++i) { | 
| Robert Richter | 95e74e6 | 2009-06-03 19:09:27 +0200 | [diff] [blame] | 393 | 		if (counters[i].addr) | 
 | 394 | 			wrmsrl(counters[i].addr, counters[i].saved); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 395 | 	} | 
 | 396 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 397 |  | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 398 | static void nmi_cpu_shutdown(void *dummy) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 399 | { | 
 | 400 | 	unsigned int v; | 
 | 401 | 	int cpu = smp_processor_id(); | 
| Robert Richter | 82a2252 | 2009-07-09 16:29:34 +0200 | [diff] [blame] | 402 | 	struct op_msrs *msrs = &per_cpu(cpu_msrs, cpu); | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 403 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 404 | 	/* restoring APIC_LVTPC can trigger an apic error because the delivery | 
 | 405 | 	 * mode and vector nr combination can be illegal. That's by design: on | 
 | 406 | 	 * power on apic lvt contain a zero vector nr which are legal only for | 
 | 407 | 	 * NMI delivery mode. So inhibit apic err before restoring lvtpc | 
 | 408 | 	 */ | 
 | 409 | 	v = apic_read(APIC_LVTERR); | 
 | 410 | 	apic_write(APIC_LVTERR, v | APIC_LVT_MASKED); | 
| Mike Travis | d18d00f | 2008-03-25 15:06:59 -0700 | [diff] [blame] | 411 | 	apic_write(APIC_LVTPC, per_cpu(saved_lvtpc, cpu)); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 412 | 	apic_write(APIC_LVTERR, v); | 
| Robert Richter | 44ab9a6 | 2009-07-09 18:33:02 +0200 | [diff] [blame] | 413 | 	nmi_cpu_restore_registers(msrs); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 414 | } | 
 | 415 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 416 | static void nmi_shutdown(void) | 
 | 417 | { | 
| Andrea Righi | b61e06f | 2008-09-20 18:02:27 +0200 | [diff] [blame] | 418 | 	struct op_msrs *msrs; | 
 | 419 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 420 | 	nmi_enabled = 0; | 
| Jens Axboe | 15c8b6c | 2008-05-09 09:39:44 +0200 | [diff] [blame] | 421 | 	on_each_cpu(nmi_cpu_shutdown, NULL, 1); | 
| Don Zickus | 2fbe7b2 | 2006-09-26 10:52:27 +0200 | [diff] [blame] | 422 | 	unregister_die_notifier(&profile_exceptions_nb); | 
| Robert Richter | 6ab82f9 | 2009-07-09 14:40:04 +0200 | [diff] [blame] | 423 | 	nmi_shutdown_mux(); | 
| Andrea Righi | b61e06f | 2008-09-20 18:02:27 +0200 | [diff] [blame] | 424 | 	msrs = &get_cpu_var(cpu_msrs); | 
| Mike Travis | d18d00f | 2008-03-25 15:06:59 -0700 | [diff] [blame] | 425 | 	model->shutdown(msrs); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 426 | 	free_msrs(); | 
| Vegard Nossum | 93e1ade | 2008-06-22 09:40:18 +0200 | [diff] [blame] | 427 | 	put_cpu_var(cpu_msrs); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 428 | } | 
 | 429 |  | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 430 | static int nmi_create_files(struct super_block *sb, struct dentry *root) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 431 | { | 
 | 432 | 	unsigned int i; | 
 | 433 |  | 
| Jason Yeh | 4d4036e | 2009-07-08 13:49:38 +0200 | [diff] [blame] | 434 | 	for (i = 0; i < model->num_virt_counters; ++i) { | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 435 | 		struct dentry *dir; | 
| Markus Armbruster | 0c6856f | 2006-06-26 00:24:34 -0700 | [diff] [blame] | 436 | 		char buf[4]; | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 437 |  | 
 | 438 | 		/* quick little hack to _not_ expose a counter if it is not | 
| Don Zickus | cb9c448 | 2006-09-26 10:52:26 +0200 | [diff] [blame] | 439 | 		 * available for use.  This should protect userspace app. | 
 | 440 | 		 * NOTE:  assumes 1:1 mapping here (that counters are organized | 
 | 441 | 		 *        sequentially in their struct assignment). | 
 | 442 | 		 */ | 
| Robert Richter | 11be1a7 | 2009-07-10 18:15:21 +0200 | [diff] [blame] | 443 | 		if (!avail_to_resrv_perfctr_nmi_bit(op_x86_virt_to_phys(i))) | 
| Don Zickus | cb9c448 | 2006-09-26 10:52:26 +0200 | [diff] [blame] | 444 | 			continue; | 
 | 445 |  | 
| Markus Armbruster | 0c6856f | 2006-06-26 00:24:34 -0700 | [diff] [blame] | 446 | 		snprintf(buf,  sizeof(buf), "%d", i); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 447 | 		dir = oprofilefs_mkdir(sb, root, buf); | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 448 | 		oprofilefs_create_ulong(sb, dir, "enabled", &counter_config[i].enabled); | 
 | 449 | 		oprofilefs_create_ulong(sb, dir, "event", &counter_config[i].event); | 
 | 450 | 		oprofilefs_create_ulong(sb, dir, "count", &counter_config[i].count); | 
 | 451 | 		oprofilefs_create_ulong(sb, dir, "unit_mask", &counter_config[i].unit_mask); | 
 | 452 | 		oprofilefs_create_ulong(sb, dir, "kernel", &counter_config[i].kernel); | 
 | 453 | 		oprofilefs_create_ulong(sb, dir, "user", &counter_config[i].user); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 454 | 	} | 
 | 455 |  | 
 | 456 | 	return 0; | 
 | 457 | } | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 458 |  | 
| Robert Richter | 69046d4 | 2008-09-05 12:17:40 +0200 | [diff] [blame] | 459 | #ifdef CONFIG_SMP | 
 | 460 | static int oprofile_cpu_notifier(struct notifier_block *b, unsigned long action, | 
 | 461 | 				 void *data) | 
 | 462 | { | 
 | 463 | 	int cpu = (unsigned long)data; | 
 | 464 | 	switch (action) { | 
 | 465 | 	case CPU_DOWN_FAILED: | 
 | 466 | 	case CPU_ONLINE: | 
 | 467 | 		smp_call_function_single(cpu, nmi_cpu_start, NULL, 0); | 
 | 468 | 		break; | 
 | 469 | 	case CPU_DOWN_PREPARE: | 
 | 470 | 		smp_call_function_single(cpu, nmi_cpu_stop, NULL, 1); | 
 | 471 | 		break; | 
 | 472 | 	} | 
 | 473 | 	return NOTIFY_DONE; | 
 | 474 | } | 
 | 475 |  | 
 | 476 | static struct notifier_block oprofile_cpu_nb = { | 
 | 477 | 	.notifier_call = oprofile_cpu_notifier | 
 | 478 | }; | 
 | 479 | #endif | 
 | 480 |  | 
 | 481 | #ifdef CONFIG_PM | 
 | 482 |  | 
 | 483 | static int nmi_suspend(struct sys_device *dev, pm_message_t state) | 
 | 484 | { | 
 | 485 | 	/* Only one CPU left, just stop that one */ | 
 | 486 | 	if (nmi_enabled == 1) | 
 | 487 | 		nmi_cpu_stop(NULL); | 
 | 488 | 	return 0; | 
 | 489 | } | 
 | 490 |  | 
 | 491 | static int nmi_resume(struct sys_device *dev) | 
 | 492 | { | 
 | 493 | 	if (nmi_enabled == 1) | 
 | 494 | 		nmi_cpu_start(NULL); | 
 | 495 | 	return 0; | 
 | 496 | } | 
 | 497 |  | 
 | 498 | static struct sysdev_class oprofile_sysclass = { | 
 | 499 | 	.name		= "oprofile", | 
 | 500 | 	.resume		= nmi_resume, | 
 | 501 | 	.suspend	= nmi_suspend, | 
 | 502 | }; | 
 | 503 |  | 
 | 504 | static struct sys_device device_oprofile = { | 
 | 505 | 	.id	= 0, | 
 | 506 | 	.cls	= &oprofile_sysclass, | 
 | 507 | }; | 
 | 508 |  | 
 | 509 | static int __init init_sysfs(void) | 
 | 510 | { | 
 | 511 | 	int error; | 
 | 512 |  | 
 | 513 | 	error = sysdev_class_register(&oprofile_sysclass); | 
 | 514 | 	if (!error) | 
 | 515 | 		error = sysdev_register(&device_oprofile); | 
 | 516 | 	return error; | 
 | 517 | } | 
 | 518 |  | 
 | 519 | static void exit_sysfs(void) | 
 | 520 | { | 
 | 521 | 	sysdev_unregister(&device_oprofile); | 
 | 522 | 	sysdev_class_unregister(&oprofile_sysclass); | 
 | 523 | } | 
 | 524 |  | 
 | 525 | #else | 
 | 526 | #define init_sysfs() do { } while (0) | 
 | 527 | #define exit_sysfs() do { } while (0) | 
 | 528 | #endif /* CONFIG_PM */ | 
 | 529 |  | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 530 | static int __init p4_init(char **cpu_type) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 531 | { | 
 | 532 | 	__u8 cpu_model = boot_cpu_data.x86_model; | 
 | 533 |  | 
| Andi Kleen | 1f3d7b6 | 2009-04-27 17:44:12 +0200 | [diff] [blame] | 534 | 	if (cpu_model > 6 || cpu_model == 5) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 535 | 		return 0; | 
 | 536 |  | 
 | 537 | #ifndef CONFIG_SMP | 
 | 538 | 	*cpu_type = "i386/p4"; | 
 | 539 | 	model = &op_p4_spec; | 
 | 540 | 	return 1; | 
 | 541 | #else | 
 | 542 | 	switch (smp_num_siblings) { | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 543 | 	case 1: | 
 | 544 | 		*cpu_type = "i386/p4"; | 
 | 545 | 		model = &op_p4_spec; | 
 | 546 | 		return 1; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 547 |  | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 548 | 	case 2: | 
 | 549 | 		*cpu_type = "i386/p4-ht"; | 
 | 550 | 		model = &op_p4_ht2_spec; | 
 | 551 | 		return 1; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 552 | 	} | 
 | 553 | #endif | 
 | 554 |  | 
 | 555 | 	printk(KERN_INFO "oprofile: P4 HyperThreading detected with > 2 threads\n"); | 
 | 556 | 	printk(KERN_INFO "oprofile: Reverting to timer mode.\n"); | 
 | 557 | 	return 0; | 
 | 558 | } | 
 | 559 |  | 
| Robert Richter | 7e4e0bd | 2009-05-06 12:10:23 +0200 | [diff] [blame] | 560 | static int force_arch_perfmon; | 
 | 561 | static int force_cpu_type(const char *str, struct kernel_param *kp) | 
 | 562 | { | 
| Robert Richter | 8d7ff4f | 2009-06-23 11:48:14 +0200 | [diff] [blame] | 563 | 	if (!strcmp(str, "arch_perfmon")) { | 
| Robert Richter | 7e4e0bd | 2009-05-06 12:10:23 +0200 | [diff] [blame] | 564 | 		force_arch_perfmon = 1; | 
 | 565 | 		printk(KERN_INFO "oprofile: forcing architectural perfmon\n"); | 
 | 566 | 	} | 
 | 567 |  | 
 | 568 | 	return 0; | 
 | 569 | } | 
 | 570 | module_param_call(cpu_type, force_cpu_type, NULL, NULL, 0); | 
| Andi Kleen | 1dcdb5a | 2009-04-27 17:44:11 +0200 | [diff] [blame] | 571 |  | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 572 | static int __init ppro_init(char **cpu_type) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 573 | { | 
 | 574 | 	__u8 cpu_model = boot_cpu_data.x86_model; | 
| Robert Richter | 259a83a | 2009-07-09 15:12:35 +0200 | [diff] [blame] | 575 | 	struct op_x86_model_spec *spec = &op_ppro_spec;	/* default */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 576 |  | 
| Andi Kleen | 1dcdb5a | 2009-04-27 17:44:11 +0200 | [diff] [blame] | 577 | 	if (force_arch_perfmon && cpu_has_arch_perfmon) | 
 | 578 | 		return 0; | 
 | 579 |  | 
| Linus Torvalds | 4b9f12a | 2008-07-24 17:29:00 -0700 | [diff] [blame] | 580 | 	switch (cpu_model) { | 
 | 581 | 	case 0 ... 2: | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 582 | 		*cpu_type = "i386/ppro"; | 
| Linus Torvalds | 4b9f12a | 2008-07-24 17:29:00 -0700 | [diff] [blame] | 583 | 		break; | 
 | 584 | 	case 3 ... 5: | 
 | 585 | 		*cpu_type = "i386/pii"; | 
 | 586 | 		break; | 
 | 587 | 	case 6 ... 8: | 
| William Cohen | 3d337c6 | 2008-11-30 15:39:10 -0500 | [diff] [blame] | 588 | 	case 10 ... 11: | 
| Linus Torvalds | 4b9f12a | 2008-07-24 17:29:00 -0700 | [diff] [blame] | 589 | 		*cpu_type = "i386/piii"; | 
 | 590 | 		break; | 
 | 591 | 	case 9: | 
| William Cohen | 3d337c6 | 2008-11-30 15:39:10 -0500 | [diff] [blame] | 592 | 	case 13: | 
| Linus Torvalds | 4b9f12a | 2008-07-24 17:29:00 -0700 | [diff] [blame] | 593 | 		*cpu_type = "i386/p6_mobile"; | 
 | 594 | 		break; | 
| Linus Torvalds | 4b9f12a | 2008-07-24 17:29:00 -0700 | [diff] [blame] | 595 | 	case 14: | 
 | 596 | 		*cpu_type = "i386/core"; | 
 | 597 | 		break; | 
 | 598 | 	case 15: case 23: | 
 | 599 | 		*cpu_type = "i386/core_2"; | 
 | 600 | 		break; | 
| Andi Kleen | 6adf406 | 2009-04-27 17:44:13 +0200 | [diff] [blame] | 601 | 	case 26: | 
| Robert Richter | 802070f | 2009-06-12 18:32:07 +0200 | [diff] [blame] | 602 | 		spec = &op_arch_perfmon_spec; | 
| Andi Kleen | 6adf406 | 2009-04-27 17:44:13 +0200 | [diff] [blame] | 603 | 		*cpu_type = "i386/core_i7"; | 
 | 604 | 		break; | 
 | 605 | 	case 28: | 
 | 606 | 		*cpu_type = "i386/atom"; | 
 | 607 | 		break; | 
| Linus Torvalds | 4b9f12a | 2008-07-24 17:29:00 -0700 | [diff] [blame] | 608 | 	default: | 
 | 609 | 		/* Unknown */ | 
 | 610 | 		return 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 611 | 	} | 
 | 612 |  | 
| Robert Richter | 802070f | 2009-06-12 18:32:07 +0200 | [diff] [blame] | 613 | 	model = spec; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 614 | 	return 1; | 
 | 615 | } | 
 | 616 |  | 
| Robert P. J. Day | 405ae7d | 2007-02-17 19:13:42 +0100 | [diff] [blame] | 617 | /* in order to get sysfs right */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 618 | static int using_nmi; | 
 | 619 |  | 
| David Gibson | 96d0821 | 2005-09-06 15:17:26 -0700 | [diff] [blame] | 620 | int __init op_nmi_init(struct oprofile_operations *ops) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 621 | { | 
 | 622 | 	__u8 vendor = boot_cpu_data.x86_vendor; | 
 | 623 | 	__u8 family = boot_cpu_data.x86; | 
| Andi Kleen | b991702 | 2008-08-18 14:50:31 +0200 | [diff] [blame] | 624 | 	char *cpu_type = NULL; | 
| Robert Richter | adf5ec0 | 2008-07-22 21:08:48 +0200 | [diff] [blame] | 625 | 	int ret = 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 626 |  | 
 | 627 | 	if (!cpu_has_apic) | 
 | 628 | 		return -ENODEV; | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 629 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 630 | 	switch (vendor) { | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 631 | 	case X86_VENDOR_AMD: | 
 | 632 | 		/* Needs to be at least an Athlon (or hammer in 32bit mode) */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 633 |  | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 634 | 		switch (family) { | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 635 | 		case 6: | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 636 | 			cpu_type = "i386/athlon"; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 637 | 			break; | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 638 | 		case 0xf: | 
| Robert Richter | d20f24c | 2009-01-11 13:01:16 +0100 | [diff] [blame] | 639 | 			/* | 
 | 640 | 			 * Actually it could be i386/hammer too, but | 
 | 641 | 			 * give user space an consistent name. | 
 | 642 | 			 */ | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 643 | 			cpu_type = "x86-64/hammer"; | 
 | 644 | 			break; | 
 | 645 | 		case 0x10: | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 646 | 			cpu_type = "x86-64/family10"; | 
 | 647 | 			break; | 
| Barry Kasindorf | 12f2b26 | 2008-07-22 21:08:47 +0200 | [diff] [blame] | 648 | 		case 0x11: | 
| Barry Kasindorf | 12f2b26 | 2008-07-22 21:08:47 +0200 | [diff] [blame] | 649 | 			cpu_type = "x86-64/family11h"; | 
 | 650 | 			break; | 
| Robert Richter | d20f24c | 2009-01-11 13:01:16 +0100 | [diff] [blame] | 651 | 		default: | 
 | 652 | 			return -ENODEV; | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 653 | 		} | 
| Robert Richter | d20f24c | 2009-01-11 13:01:16 +0100 | [diff] [blame] | 654 | 		model = &op_amd_spec; | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 655 | 		break; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 656 |  | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 657 | 	case X86_VENDOR_INTEL: | 
 | 658 | 		switch (family) { | 
 | 659 | 			/* Pentium IV */ | 
 | 660 | 		case 0xf: | 
| Andi Kleen | b991702 | 2008-08-18 14:50:31 +0200 | [diff] [blame] | 661 | 			p4_init(&cpu_type); | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 662 | 			break; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 663 |  | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 664 | 			/* A P6-class processor */ | 
 | 665 | 		case 6: | 
| Andi Kleen | b991702 | 2008-08-18 14:50:31 +0200 | [diff] [blame] | 666 | 			ppro_init(&cpu_type); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 667 | 			break; | 
 | 668 |  | 
 | 669 | 		default: | 
| Andi Kleen | b991702 | 2008-08-18 14:50:31 +0200 | [diff] [blame] | 670 | 			break; | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 671 | 		} | 
| Andi Kleen | b991702 | 2008-08-18 14:50:31 +0200 | [diff] [blame] | 672 |  | 
| Robert Richter | e419294 | 2008-10-12 15:12:34 -0400 | [diff] [blame] | 673 | 		if (cpu_type) | 
 | 674 | 			break; | 
 | 675 |  | 
 | 676 | 		if (!cpu_has_arch_perfmon) | 
| Andi Kleen | b991702 | 2008-08-18 14:50:31 +0200 | [diff] [blame] | 677 | 			return -ENODEV; | 
| Robert Richter | e419294 | 2008-10-12 15:12:34 -0400 | [diff] [blame] | 678 |  | 
 | 679 | 		/* use arch perfmon as fallback */ | 
 | 680 | 		cpu_type = "i386/arch_perfmon"; | 
 | 681 | 		model = &op_arch_perfmon_spec; | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 682 | 		break; | 
 | 683 |  | 
 | 684 | 	default: | 
 | 685 | 		return -ENODEV; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 686 | 	} | 
 | 687 |  | 
| Andi Kleen | 80a8c9f | 2008-08-19 03:13:38 +0200 | [diff] [blame] | 688 | #ifdef CONFIG_SMP | 
 | 689 | 	register_cpu_notifier(&oprofile_cpu_nb); | 
 | 690 | #endif | 
| Robert Richter | 270d3e1 | 2008-07-22 21:09:01 +0200 | [diff] [blame] | 691 | 	/* default values, can be overwritten by model */ | 
| Robert Richter | 6e63ea4 | 2009-07-07 19:25:39 +0200 | [diff] [blame] | 692 | 	ops->create_files	= nmi_create_files; | 
 | 693 | 	ops->setup		= nmi_setup; | 
 | 694 | 	ops->shutdown		= nmi_shutdown; | 
 | 695 | 	ops->start		= nmi_start; | 
 | 696 | 	ops->stop		= nmi_stop; | 
 | 697 | 	ops->cpu_type		= cpu_type; | 
| Robert Richter | 270d3e1 | 2008-07-22 21:09:01 +0200 | [diff] [blame] | 698 |  | 
| Robert Richter | adf5ec0 | 2008-07-22 21:08:48 +0200 | [diff] [blame] | 699 | 	if (model->init) | 
 | 700 | 		ret = model->init(ops); | 
 | 701 | 	if (ret) | 
 | 702 | 		return ret; | 
 | 703 |  | 
| Robert Richter | 52471c6 | 2009-07-06 14:43:55 +0200 | [diff] [blame] | 704 | 	if (!model->num_virt_counters) | 
 | 705 | 		model->num_virt_counters = model->num_counters; | 
 | 706 |  | 
| Robert Richter | 5280514 | 2009-07-09 16:02:44 +0200 | [diff] [blame] | 707 | 	mux_init(ops); | 
 | 708 |  | 
| Robert P. J. Day | 405ae7d | 2007-02-17 19:13:42 +0100 | [diff] [blame] | 709 | 	init_sysfs(); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 710 | 	using_nmi = 1; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 711 | 	printk(KERN_INFO "oprofile: using NMI interrupt.\n"); | 
 | 712 | 	return 0; | 
 | 713 | } | 
 | 714 |  | 
| David Gibson | 96d0821 | 2005-09-06 15:17:26 -0700 | [diff] [blame] | 715 | void op_nmi_exit(void) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 716 | { | 
| Andi Kleen | 80a8c9f | 2008-08-19 03:13:38 +0200 | [diff] [blame] | 717 | 	if (using_nmi) { | 
| Robert P. J. Day | 405ae7d | 2007-02-17 19:13:42 +0100 | [diff] [blame] | 718 | 		exit_sysfs(); | 
| Andi Kleen | 80a8c9f | 2008-08-19 03:13:38 +0200 | [diff] [blame] | 719 | #ifdef CONFIG_SMP | 
 | 720 | 		unregister_cpu_notifier(&oprofile_cpu_nb); | 
 | 721 | #endif | 
 | 722 | 	} | 
| Robert Richter | adf5ec0 | 2008-07-22 21:08:48 +0200 | [diff] [blame] | 723 | 	if (model->exit) | 
 | 724 | 		model->exit(); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 725 | } |