blob: e776d411f9eb0b94ad63c2f593391dd8b8b0c911 [file] [log] [blame]
Vinay Kaliab5598742011-12-21 16:52:33 -08001/* Copyright (c) 2010-2012, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13#ifndef _VCD_DRIVER_PROPERTY_H_
14#define _VCD_DRIVER_PROPERTY_H_
15
16#define VCD_START_BASE 0x0
17#define VCD_I_LIVE (VCD_START_BASE + 0x1)
18#define VCD_I_CODEC (VCD_START_BASE + 0x2)
19#define VCD_I_FRAME_SIZE (VCD_START_BASE + 0x3)
20#define VCD_I_METADATA_ENABLE (VCD_START_BASE + 0x4)
21#define VCD_I_METADATA_HEADER (VCD_START_BASE + 0x5)
22#define VCD_I_PROFILE (VCD_START_BASE + 0x6)
23#define VCD_I_LEVEL (VCD_START_BASE + 0x7)
24#define VCD_I_BUFFER_FORMAT (VCD_START_BASE + 0x8)
25#define VCD_I_FRAME_RATE (VCD_START_BASE + 0x9)
26#define VCD_I_TARGET_BITRATE (VCD_START_BASE + 0xA)
27#define VCD_I_MULTI_SLICE (VCD_START_BASE + 0xB)
28#define VCD_I_ENTROPY_CTRL (VCD_START_BASE + 0xC)
29#define VCD_I_DEBLOCKING (VCD_START_BASE + 0xD)
30#define VCD_I_RATE_CONTROL (VCD_START_BASE + 0xE)
31#define VCD_I_QP_RANGE (VCD_START_BASE + 0xF)
32#define VCD_I_SESSION_QP (VCD_START_BASE + 0x10)
33#define VCD_I_INTRA_PERIOD (VCD_START_BASE + 0x11)
34#define VCD_I_VOP_TIMING (VCD_START_BASE + 0x12)
35#define VCD_I_SHORT_HEADER (VCD_START_BASE + 0x13)
36#define VCD_I_SEQ_HEADER (VCD_START_BASE + 0x14)
37#define VCD_I_HEADER_EXTENSION (VCD_START_BASE + 0x15)
38#define VCD_I_INTRA_REFRESH (VCD_START_BASE + 0x16)
39#define VCD_I_POST_FILTER (VCD_START_BASE + 0x17)
40#define VCD_I_PROGRESSIVE_ONLY (VCD_START_BASE + 0x18)
41#define VCD_I_OUTPUT_ORDER (VCD_START_BASE + 0x19)
42#define VCD_I_RECON_BUFFERS (VCD_START_BASE + 0x1A)
43#define VCD_I_FREE_RECON_BUFFERS (VCD_START_BASE + 0x1B)
44#define VCD_I_GET_RECON_BUFFER_SIZE (VCD_START_BASE + 0x1C)
45#define VCD_I_H264_MV_BUFFER (VCD_START_BASE + 0x1D)
46#define VCD_I_FREE_H264_MV_BUFFER (VCD_START_BASE + 0x1E)
47#define VCD_I_GET_H264_MV_SIZE (VCD_START_BASE + 0x1F)
48#define VCD_I_DEC_PICTYPE (VCD_START_BASE + 0x20)
49#define VCD_I_CONT_ON_RECONFIG (VCD_START_BASE + 0x21)
50#define VCD_I_META_BUFFER_MODE (VCD_START_BASE + 0x22)
51#define VCD_I_DISABLE_DMX (VCD_START_BASE + 0x23)
52#define VCD_I_DISABLE_DMX_SUPPORT (VCD_START_BASE + 0x24)
Arun Menon4093ccc2012-03-09 12:19:22 -080053#define VCD_I_ENABLE_SPS_PPS_FOR_IDR (VCD_START_BASE + 0x25)
Vinay Kalia700f5c22012-03-28 17:35:28 -070054#define VCD_REQ_PERF_LEVEL (VCD_START_BASE + 0x26)
Pradnya Chaphekarcd681bf2012-02-18 23:05:56 -080055#define VCD_I_SLICE_DELIVERY_MODE (VCD_START_BASE + 0x27)
Vinay Kaliab5598742011-12-21 16:52:33 -080056
57#define VCD_START_REQ (VCD_START_BASE + 0x1000)
58#define VCD_I_REQ_IFRAME (VCD_START_REQ + 0x1)
59
60#define VCD_I_RESERVED_BASE (VCD_START_BASE + 0x10000)
61
62struct vcd_property_hdr {
63 u32 prop_id;
64 size_t sz;
65};
66
67struct vcd_property_live {
68 u32 live;
69};
70
71enum vcd_codec {
72 VCD_CODEC_H264 = 0x1,
73 VCD_CODEC_H263 = 0x2,
74 VCD_CODEC_MPEG1 = 0x3,
75 VCD_CODEC_MPEG2 = 0x4,
76 VCD_CODEC_MPEG4 = 0x5,
77 VCD_CODEC_DIVX_3 = 0x6,
78 VCD_CODEC_DIVX_4 = 0x7,
79 VCD_CODEC_DIVX_5 = 0x8,
80 VCD_CODEC_DIVX_6 = 0x9,
81 VCD_CODEC_XVID = 0xA,
82 VCD_CODEC_VC1 = 0xB,
83 VCD_CODEC_VC1_RCV = 0xC
84};
85
86struct vcd_property_codec {
87 enum vcd_codec codec;
88};
89
90struct vcd_property_frame_size {
91 u32 width;
92 u32 height;
93 u32 stride;
94 u32 scan_lines;
95};
96
Vinay Kalia700f5c22012-03-28 17:35:28 -070097enum vcd_perf_level {
98 VCD_PERF_LEVEL0,
99 VCD_PERF_LEVEL1,
100 VCD_PERF_LEVEL2,
101};
Vinay Kaliab5598742011-12-21 16:52:33 -0800102
103#define VCD_METADATA_DATANONE 0x001
104#define VCD_METADATA_QCOMFILLER 0x002
105#define VCD_METADATA_QPARRAY 0x004
106#define VCD_METADATA_CONCEALMB 0x008
107#define VCD_METADATA_SEI 0x010
108#define VCD_METADATA_VUI 0x020
109#define VCD_METADATA_VC1 0x040
110#define VCD_METADATA_PASSTHROUGH 0x080
111#define VCD_METADATA_ENC_SLICE 0x100
112
113struct vcd_property_meta_data_enable {
114 u32 meta_data_enable_flag;
115};
116
117struct vcd_property_metadata_hdr {
118 u32 meta_data_id;
119 u32 version;
120 u32 port_index;
121 u32 type;
122};
123
124struct vcd_property_frame_rate {
125 u32 fps_denominator;
126 u32 fps_numerator;
127};
128
129struct vcd_property_target_bitrate {
130 u32 target_bitrate;
131};
132
Vinay Kalia700f5c22012-03-28 17:35:28 -0700133struct vcd_property_perf_level {
134 enum vcd_perf_level level;
135};
136
Vinay Kaliab5598742011-12-21 16:52:33 -0800137enum vcd_yuv_buffer_format {
138 VCD_BUFFER_FORMAT_NV12 = 0x1,
139 VCD_BUFFER_FORMAT_TILE_4x2 = 0x2,
140 VCD_BUFFER_FORMAT_NV12_16M2KA = 0x3,
141 VCD_BUFFER_FORMAT_TILE_1x1 = 0x4
142};
143
144struct vcd_property_buffer_format {
145 enum vcd_yuv_buffer_format buffer_format;
146};
147
148struct vcd_property_post_filter {
149 u32 post_filter;
150};
151
152enum vcd_codec_profile {
153 VCD_PROFILE_UNKNOWN = 0x0,
154 VCD_PROFILE_MPEG4_SP = 0x1,
155 VCD_PROFILE_MPEG4_ASP = 0x2,
156 VCD_PROFILE_H264_BASELINE = 0x3,
157 VCD_PROFILE_H264_MAIN = 0x4,
158 VCD_PROFILE_H264_HIGH = 0x5,
159 VCD_PROFILE_H263_BASELINE = 0x6,
160 VCD_PROFILE_VC1_SIMPLE = 0x7,
161 VCD_PROFILE_VC1_MAIN = 0x8,
162 VCD_PROFILE_VC1_ADVANCE = 0x9,
163 VCD_PROFILE_MPEG2_MAIN = 0xA,
164 VCD_PROFILE_MPEG2_SIMPLE = 0xB
165};
166
167struct vcd_property_profile {
168 enum vcd_codec_profile profile;
169};
170
171enum vcd_codec_level {
172 VCD_LEVEL_UNKNOWN = 0x0,
173 VCD_LEVEL_MPEG4_0 = 0x1,
174 VCD_LEVEL_MPEG4_0b = 0x2,
175 VCD_LEVEL_MPEG4_1 = 0x3,
176 VCD_LEVEL_MPEG4_2 = 0x4,
177 VCD_LEVEL_MPEG4_3 = 0x5,
178 VCD_LEVEL_MPEG4_3b = 0x6,
179 VCD_LEVEL_MPEG4_4 = 0x7,
180 VCD_LEVEL_MPEG4_4a = 0x8,
181 VCD_LEVEL_MPEG4_5 = 0x9,
182 VCD_LEVEL_MPEG4_6 = 0xA,
183 VCD_LEVEL_MPEG4_7 = 0xB,
184 VCD_LEVEL_MPEG4_X = 0xC,
185 VCD_LEVEL_H264_1 = 0x10,
186 VCD_LEVEL_H264_1b = 0x11,
187 VCD_LEVEL_H264_1p1 = 0x12,
188 VCD_LEVEL_H264_1p2 = 0x13,
189 VCD_LEVEL_H264_1p3 = 0x14,
190 VCD_LEVEL_H264_2 = 0x15,
191 VCD_LEVEL_H264_2p1 = 0x16,
192 VCD_LEVEL_H264_2p2 = 0x17,
193 VCD_LEVEL_H264_3 = 0x18,
194 VCD_LEVEL_H264_3p1 = 0x19,
195 VCD_LEVEL_H264_3p2 = 0x1A,
196 VCD_LEVEL_H264_4 = 0x1B,
197 VCD_LEVEL_H264_4p1 = 0x1C,
198 VCD_LEVEL_H264_4p2 = 0x1D,
199 VCD_LEVEL_H264_5 = 0x1E,
200 VCD_LEVEL_H264_5p1 = 0x1F,
201 VCD_LEVEL_H263_10 = 0x20,
202 VCD_LEVEL_H263_20 = 0x21,
203 VCD_LEVEL_H263_30 = 0x22,
204 VCD_LEVEL_H263_40 = 0x23,
205 VCD_LEVEL_H263_45 = 0x24,
206 VCD_LEVEL_H263_50 = 0x25,
207 VCD_LEVEL_H263_60 = 0x26,
208 VCD_LEVEL_H263_70 = 0x27,
209 VCD_LEVEL_H263_X = 0x28,
210 VCD_LEVEL_MPEG2_LOW = 0x30,
211 VCD_LEVEL_MPEG2_MAIN = 0x31,
212 VCD_LEVEL_MPEG2_HIGH_14 = 0x32,
213 VCD_LEVEL_MPEG2_HIGH = 0x33,
214 VCD_LEVEL_MPEG2_X = 0x34,
215 VCD_LEVEL_VC1_S_LOW = 0x40,
216 VCD_LEVEL_VC1_S_MEDIUM = 0x41,
217 VCD_LEVEL_VC1_M_LOW = 0x42,
218 VCD_LEVEL_VC1_M_MEDIUM = 0x43,
219 VCD_LEVEL_VC1_M_HIGH = 0x44,
220 VCD_LEVEL_VC1_A_0 = 0x45,
221 VCD_LEVEL_VC1_A_1 = 0x46,
222 VCD_LEVEL_VC1_A_2 = 0x47,
223 VCD_LEVEL_VC1_A_3 = 0x48,
224 VCD_LEVEL_VC1_A_4 = 0x49,
225 VCD_LEVEL_VC1_X = 0x4A
226};
227
228struct vcd_property_level {
229 enum vcd_codec_level level;
230};
231
232enum vcd_m_slice_sel {
233 VCD_MSLICE_OFF = 0x1,
234 VCD_MSLICE_BY_MB_COUNT = 0x2,
235 VCD_MSLICE_BY_BYTE_COUNT = 0x3,
236 VCD_MSLICE_BY_GOB = 0x4
237};
238
239struct vcd_property_multi_slice {
240 enum vcd_m_slice_sel m_slice_sel;
241 u32 m_slice_size;
242};
243
244enum vcd_entropy_sel {
245 VCD_ENTROPY_SEL_CAVLC = 0x1,
246 VCD_ENTROPY_SEL_CABAC = 0x2
247};
248
249enum vcd_cabac_model {
250 VCD_CABAC_MODEL_NUMBER_0 = 0x1,
251 VCD_CABAC_MODEL_NUMBER_1 = 0x2,
252 VCD_CABAC_MODEL_NUMBER_2 = 0x3
253};
254
255struct vcd_property_entropy_control {
256 enum vcd_entropy_sel entropy_sel;
257 enum vcd_cabac_model cabac_model;
258};
259
260enum vcd_db_config {
261 VCD_DB_ALL_BLOCKING_BOUNDARY = 0x1,
262 VCD_DB_DISABLE = 0x2,
263 VCD_DB_SKIP_SLICE_BOUNDARY = 0x3
264};
265struct vcd_property_db_config {
266 enum vcd_db_config db_config;
267 u32 slice_alpha_offset;
268 u32 slice_beta_offset;
269};
270
271enum vcd_rate_control {
272 VCD_RATE_CONTROL_OFF = 0x1,
273 VCD_RATE_CONTROL_VBR_VFR = 0x2,
274 VCD_RATE_CONTROL_VBR_CFR = 0x3,
275 VCD_RATE_CONTROL_CBR_VFR = 0x4,
276 VCD_RATE_CONTROL_CBR_CFR = 0x5
277};
278
279struct vcd_property_rate_control {
280 enum vcd_rate_control rate_control;
281};
282
283struct vcd_property_qp_range {
284 u32 max_qp;
285 u32 min_qp;
286};
287
288struct vcd_property_session_qp {
289 u32 i_frame_qp;
290 u32 p_frame_qp;
291 u32 b_frame_qp;
292};
293
294struct vcd_property_i_period {
295 u32 p_frames;
296 u32 b_frames;
297};
298
299struct vcd_property_vop_timing {
300 u32 vop_time_resolution;
301};
302
303struct vcd_property_short_header {
304 u32 short_header;
305};
306
307struct vcd_property_intra_refresh_mb_number {
308 u32 cir_mb_number;
309};
310
311struct vcd_property_req_i_frame {
312 u32 req_i_frame;
313};
314
315struct vcd_frame_rect {
316 u32 left;
317 u32 top;
318 u32 right;
319 u32 bottom;
320};
321
322struct vcd_property_dec_output_buffer {
323 struct vcd_frame_rect disp_frm;
324 struct vcd_property_frame_size frm_size;
325};
326
327enum vcd_output_order {
328 VCD_DEC_ORDER_DISPLAY = 0x0,
329 VCD_DEC_ORDER_DECODE = 0x1
330};
331
332struct vcd_property_enc_recon_buffer {
333 u8 *user_virtual_addr;
334 u8 *kernel_virtual_addr;
335 u8 *physical_addr;
336 u8 *dev_addr;
337 u32 buffer_size;
338 u32 ysize;
339 int pmem_fd;
340 u32 offset;
341 void *client_data;
342};
343
344struct vcd_property_h264_mv_buffer {
345 u8 *kernel_virtual_addr;
346 u8 *physical_addr;
347 u32 size;
348 u32 count;
349 int pmem_fd;
350 u32 offset;
351 u8 *dev_addr;
352 void *client_data;
353};
354
355struct vcd_property_buffer_size {
356 int width;
357 int height;
358 int size;
359 int alignment;
360};
361
Arun Menon4093ccc2012-03-09 12:19:22 -0800362struct vcd_property_sps_pps_for_idr_enable {
363 u32 sps_pps_for_idr_enable_flag;
364};
365
Vinay Kaliab5598742011-12-21 16:52:33 -0800366#endif