| Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 1 | /* | 
|  | 2 | * MPC8555 CDS Device Tree Source | 
|  | 3 | * | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 4 | * Copyright 2006, 2008 Freescale Semiconductor Inc. | 
| Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 5 | * | 
|  | 6 | * This program is free software; you can redistribute  it and/or modify it | 
|  | 7 | * under  the terms of  the GNU General  Public License as published by the | 
|  | 8 | * Free Software Foundation;  either version 2 of the  License, or (at your | 
|  | 9 | * option) any later version. | 
|  | 10 | */ | 
|  | 11 |  | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 12 | /dts-v1/; | 
| Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 13 |  | 
|  | 14 | / { | 
|  | 15 | model = "MPC8555CDS"; | 
| Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 16 | compatible = "MPC8555CDS", "MPC85xxCDS"; | 
| Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 17 | #address-cells = <1>; | 
|  | 18 | #size-cells = <1>; | 
| Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 19 |  | 
| Kumar Gala | ea082fa | 2007-12-12 01:46:12 -0600 | [diff] [blame] | 20 | aliases { | 
|  | 21 | ethernet0 = &enet0; | 
|  | 22 | ethernet1 = &enet1; | 
|  | 23 | serial0 = &serial0; | 
|  | 24 | serial1 = &serial1; | 
|  | 25 | pci0 = &pci0; | 
|  | 26 | pci1 = &pci1; | 
|  | 27 | }; | 
|  | 28 |  | 
| Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 29 | cpus { | 
| Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 30 | #address-cells = <1>; | 
|  | 31 | #size-cells = <0>; | 
| Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 32 |  | 
|  | 33 | PowerPC,8555@0 { | 
|  | 34 | device_type = "cpu"; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 35 | reg = <0x0>; | 
|  | 36 | d-cache-line-size = <32>;	// 32 bytes | 
|  | 37 | i-cache-line-size = <32>;	// 32 bytes | 
|  | 38 | d-cache-size = <0x8000>;		// L1, 32K | 
|  | 39 | i-cache-size = <0x8000>;		// L1, 32K | 
| Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 40 | timebase-frequency = <0>;	//  33 MHz, from uboot | 
|  | 41 | bus-frequency = <0>;	// 166 MHz | 
|  | 42 | clock-frequency = <0>;	// 825 MHz, from uboot | 
| Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 43 | }; | 
|  | 44 | }; | 
|  | 45 |  | 
|  | 46 | memory { | 
|  | 47 | device_type = "memory"; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 48 | reg = <0x0 0x8000000>;	// 128M at 0x0 | 
| Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 49 | }; | 
|  | 50 |  | 
|  | 51 | soc8555@e0000000 { | 
|  | 52 | #address-cells = <1>; | 
|  | 53 | #size-cells = <1>; | 
| Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 54 | device_type = "soc"; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 55 | ranges = <0x0 0xe0000000 0x100000>; | 
|  | 56 | reg = <0xe0000000 0x1000>;	// CCSRBAR 1M | 
| Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 57 | bus-frequency = <0>; | 
|  | 58 |  | 
| Kumar Gala | 4da421d | 2007-05-15 13:20:05 -0500 | [diff] [blame] | 59 | memory-controller@2000 { | 
|  | 60 | compatible = "fsl,8555-memory-controller"; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 61 | reg = <0x2000 0x1000>; | 
| Kumar Gala | 4da421d | 2007-05-15 13:20:05 -0500 | [diff] [blame] | 62 | interrupt-parent = <&mpic>; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 63 | interrupts = <18 2>; | 
| Kumar Gala | 4da421d | 2007-05-15 13:20:05 -0500 | [diff] [blame] | 64 | }; | 
|  | 65 |  | 
|  | 66 | l2-cache-controller@20000 { | 
|  | 67 | compatible = "fsl,8555-l2-cache-controller"; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 68 | reg = <0x20000 0x1000>; | 
|  | 69 | cache-line-size = <32>;	// 32 bytes | 
|  | 70 | cache-size = <0x40000>;	// L2, 256K | 
| Kumar Gala | 4da421d | 2007-05-15 13:20:05 -0500 | [diff] [blame] | 71 | interrupt-parent = <&mpic>; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 72 | interrupts = <16 2>; | 
| Kumar Gala | 4da421d | 2007-05-15 13:20:05 -0500 | [diff] [blame] | 73 | }; | 
|  | 74 |  | 
| Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 75 | i2c@3000 { | 
| Kumar Gala | ec9686c | 2007-12-11 23:17:24 -0600 | [diff] [blame] | 76 | #address-cells = <1>; | 
|  | 77 | #size-cells = <0>; | 
|  | 78 | cell-index = <0>; | 
| Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 79 | compatible = "fsl-i2c"; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 80 | reg = <0x3000 0x100>; | 
|  | 81 | interrupts = <43 2>; | 
| Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 82 | interrupt-parent = <&mpic>; | 
| Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 83 | dfsrr; | 
|  | 84 | }; | 
|  | 85 |  | 
|  | 86 | mdio@24520 { | 
|  | 87 | #address-cells = <1>; | 
|  | 88 | #size-cells = <0>; | 
| Kumar Gala | e77b28e | 2007-12-12 00:28:35 -0600 | [diff] [blame] | 89 | compatible = "fsl,gianfar-mdio"; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 90 | reg = <0x24520 0x20>; | 
| Kumar Gala | e77b28e | 2007-12-12 00:28:35 -0600 | [diff] [blame] | 91 |  | 
| Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 92 | phy0: ethernet-phy@0 { | 
|  | 93 | interrupt-parent = <&mpic>; | 
| Kumar Gala | 58fe255 | 2007-07-03 03:05:58 -0500 | [diff] [blame] | 94 | interrupts = <5 1>; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 95 | reg = <0x0>; | 
| Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 96 | device_type = "ethernet-phy"; | 
|  | 97 | }; | 
| Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 98 | phy1: ethernet-phy@1 { | 
|  | 99 | interrupt-parent = <&mpic>; | 
| Kumar Gala | 58fe255 | 2007-07-03 03:05:58 -0500 | [diff] [blame] | 100 | interrupts = <5 1>; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 101 | reg = <0x1>; | 
| Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 102 | device_type = "ethernet-phy"; | 
|  | 103 | }; | 
|  | 104 | }; | 
|  | 105 |  | 
| Kumar Gala | e77b28e | 2007-12-12 00:28:35 -0600 | [diff] [blame] | 106 | enet0: ethernet@24000 { | 
|  | 107 | cell-index = <0>; | 
| Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 108 | device_type = "network"; | 
|  | 109 | model = "TSEC"; | 
|  | 110 | compatible = "gianfar"; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 111 | reg = <0x24000 0x1000>; | 
| Timur Tabi | eae9826 | 2007-06-22 14:33:15 -0500 | [diff] [blame] | 112 | local-mac-address = [ 00 00 00 00 00 00 ]; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 113 | interrupts = <29 2 30 2 34 2>; | 
| Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 114 | interrupt-parent = <&mpic>; | 
|  | 115 | phy-handle = <&phy0>; | 
| Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 116 | }; | 
|  | 117 |  | 
| Kumar Gala | e77b28e | 2007-12-12 00:28:35 -0600 | [diff] [blame] | 118 | enet1: ethernet@25000 { | 
|  | 119 | cell-index = <1>; | 
| Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 120 | device_type = "network"; | 
|  | 121 | model = "TSEC"; | 
|  | 122 | compatible = "gianfar"; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 123 | reg = <0x25000 0x1000>; | 
| Timur Tabi | eae9826 | 2007-06-22 14:33:15 -0500 | [diff] [blame] | 124 | local-mac-address = [ 00 00 00 00 00 00 ]; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 125 | interrupts = <35 2 36 2 40 2>; | 
| Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 126 | interrupt-parent = <&mpic>; | 
|  | 127 | phy-handle = <&phy1>; | 
| Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 128 | }; | 
|  | 129 |  | 
| Kumar Gala | ea082fa | 2007-12-12 01:46:12 -0600 | [diff] [blame] | 130 | serial0: serial@4500 { | 
|  | 131 | cell-index = <0>; | 
| Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 132 | device_type = "serial"; | 
|  | 133 | compatible = "ns16550"; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 134 | reg = <0x4500 0x100>; 	// reg base, size | 
| Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 135 | clock-frequency = <0>; 	// should we fill in in uboot? | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 136 | interrupts = <42 2>; | 
| Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 137 | interrupt-parent = <&mpic>; | 
| Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 138 | }; | 
|  | 139 |  | 
| Kumar Gala | ea082fa | 2007-12-12 01:46:12 -0600 | [diff] [blame] | 140 | serial1: serial@4600 { | 
|  | 141 | cell-index = <1>; | 
| Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 142 | device_type = "serial"; | 
|  | 143 | compatible = "ns16550"; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 144 | reg = <0x4600 0x100>;	// reg base, size | 
| Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 145 | clock-frequency = <0>; 	// should we fill in in uboot? | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 146 | interrupts = <42 2>; | 
| Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 147 | interrupt-parent = <&mpic>; | 
| Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 148 | }; | 
|  | 149 |  | 
| Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 150 | mpic: pic@40000 { | 
| Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 151 | clock-frequency = <0>; | 
|  | 152 | interrupt-controller; | 
|  | 153 | #address-cells = <0>; | 
|  | 154 | #interrupt-cells = <2>; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 155 | reg = <0x40000 0x40000>; | 
| Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 156 | compatible = "chrp,open-pic"; | 
|  | 157 | device_type = "open-pic"; | 
|  | 158 | big-endian; | 
|  | 159 | }; | 
| Scott Wood | ab9683c | 2007-10-08 16:08:52 -0500 | [diff] [blame] | 160 |  | 
|  | 161 | cpm@919c0 { | 
|  | 162 | #address-cells = <1>; | 
|  | 163 | #size-cells = <1>; | 
|  | 164 | compatible = "fsl,mpc8555-cpm", "fsl,cpm2"; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 165 | reg = <0x919c0 0x30>; | 
| Scott Wood | ab9683c | 2007-10-08 16:08:52 -0500 | [diff] [blame] | 166 | ranges; | 
|  | 167 |  | 
|  | 168 | muram@80000 { | 
|  | 169 | #address-cells = <1>; | 
|  | 170 | #size-cells = <1>; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 171 | ranges = <0x0 0x80000 0x10000>; | 
| Scott Wood | ab9683c | 2007-10-08 16:08:52 -0500 | [diff] [blame] | 172 |  | 
|  | 173 | data@0 { | 
|  | 174 | compatible = "fsl,cpm-muram-data"; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 175 | reg = <0x0 0x2000 0x9000 0x1000>; | 
| Scott Wood | ab9683c | 2007-10-08 16:08:52 -0500 | [diff] [blame] | 176 | }; | 
|  | 177 | }; | 
|  | 178 |  | 
|  | 179 | brg@919f0 { | 
|  | 180 | compatible = "fsl,mpc8555-brg", | 
|  | 181 | "fsl,cpm2-brg", | 
|  | 182 | "fsl,cpm-brg"; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 183 | reg = <0x919f0 0x10 0x915f0 0x10>; | 
| Scott Wood | ab9683c | 2007-10-08 16:08:52 -0500 | [diff] [blame] | 184 | }; | 
|  | 185 |  | 
|  | 186 | cpmpic: pic@90c00 { | 
|  | 187 | interrupt-controller; | 
|  | 188 | #address-cells = <0>; | 
|  | 189 | #interrupt-cells = <2>; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 190 | interrupts = <46 2>; | 
| Scott Wood | ab9683c | 2007-10-08 16:08:52 -0500 | [diff] [blame] | 191 | interrupt-parent = <&mpic>; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 192 | reg = <0x90c00 0x80>; | 
| Scott Wood | ab9683c | 2007-10-08 16:08:52 -0500 | [diff] [blame] | 193 | compatible = "fsl,mpc8555-cpm-pic", "fsl,cpm2-pic"; | 
|  | 194 | }; | 
|  | 195 | }; | 
| Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 196 | }; | 
| Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 197 |  | 
| Kumar Gala | ea082fa | 2007-12-12 01:46:12 -0600 | [diff] [blame] | 198 | pci0: pci@e0008000 { | 
|  | 199 | cell-index = <0>; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 200 | interrupt-map-mask = <0x1f800 0x0 0x0 0x7>; | 
| Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 201 | interrupt-map = < | 
|  | 202 |  | 
|  | 203 | /* IDSEL 0x10 */ | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 204 | 0x8000 0x0 0x0 0x1 &mpic 0x0 0x1 | 
|  | 205 | 0x8000 0x0 0x0 0x2 &mpic 0x1 0x1 | 
|  | 206 | 0x8000 0x0 0x0 0x3 &mpic 0x2 0x1 | 
|  | 207 | 0x8000 0x0 0x0 0x4 &mpic 0x3 0x1 | 
| Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 208 |  | 
|  | 209 | /* IDSEL 0x11 */ | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 210 | 0x8800 0x0 0x0 0x1 &mpic 0x0 0x1 | 
|  | 211 | 0x8800 0x0 0x0 0x2 &mpic 0x1 0x1 | 
|  | 212 | 0x8800 0x0 0x0 0x3 &mpic 0x2 0x1 | 
|  | 213 | 0x8800 0x0 0x0 0x4 &mpic 0x3 0x1 | 
| Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 214 |  | 
|  | 215 | /* IDSEL 0x12 (Slot 1) */ | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 216 | 0x9000 0x0 0x0 0x1 &mpic 0x0 0x1 | 
|  | 217 | 0x9000 0x0 0x0 0x2 &mpic 0x1 0x1 | 
|  | 218 | 0x9000 0x0 0x0 0x3 &mpic 0x2 0x1 | 
|  | 219 | 0x9000 0x0 0x0 0x4 &mpic 0x3 0x1 | 
| Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 220 |  | 
|  | 221 | /* IDSEL 0x13 (Slot 2) */ | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 222 | 0x9800 0x0 0x0 0x1 &mpic 0x1 0x1 | 
|  | 223 | 0x9800 0x0 0x0 0x2 &mpic 0x2 0x1 | 
|  | 224 | 0x9800 0x0 0x0 0x3 &mpic 0x3 0x1 | 
|  | 225 | 0x9800 0x0 0x0 0x4 &mpic 0x0 0x1 | 
| Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 226 |  | 
|  | 227 | /* IDSEL 0x14 (Slot 3) */ | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 228 | 0xa000 0x0 0x0 0x1 &mpic 0x2 0x1 | 
|  | 229 | 0xa000 0x0 0x0 0x2 &mpic 0x3 0x1 | 
|  | 230 | 0xa000 0x0 0x0 0x3 &mpic 0x0 0x1 | 
|  | 231 | 0xa000 0x0 0x0 0x4 &mpic 0x1 0x1 | 
| Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 232 |  | 
|  | 233 | /* IDSEL 0x15 (Slot 4) */ | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 234 | 0xa800 0x0 0x0 0x1 &mpic 0x3 0x1 | 
|  | 235 | 0xa800 0x0 0x0 0x2 &mpic 0x0 0x1 | 
|  | 236 | 0xa800 0x0 0x0 0x3 &mpic 0x1 0x1 | 
|  | 237 | 0xa800 0x0 0x0 0x4 &mpic 0x2 0x1 | 
| Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 238 |  | 
|  | 239 | /* Bus 1 (Tundra Bridge) */ | 
|  | 240 | /* IDSEL 0x12 (ISA bridge) */ | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 241 | 0x19000 0x0 0x0 0x1 &mpic 0x0 0x1 | 
|  | 242 | 0x19000 0x0 0x0 0x2 &mpic 0x1 0x1 | 
|  | 243 | 0x19000 0x0 0x0 0x3 &mpic 0x2 0x1 | 
|  | 244 | 0x19000 0x0 0x0 0x4 &mpic 0x3 0x1>; | 
| Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 245 | interrupt-parent = <&mpic>; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 246 | interrupts = <24 2>; | 
| Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 247 | bus-range = <0 0>; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 248 | ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000 | 
|  | 249 | 0x1000000 0x0 0x0 0xe2000000 0x0 0x100000>; | 
|  | 250 | clock-frequency = <66666666>; | 
| Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 251 | #interrupt-cells = <1>; | 
|  | 252 | #size-cells = <2>; | 
|  | 253 | #address-cells = <3>; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 254 | reg = <0xe0008000 0x1000>; | 
| Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 255 | compatible = "fsl,mpc8540-pci"; | 
|  | 256 | device_type = "pci"; | 
|  | 257 |  | 
|  | 258 | i8259@19000 { | 
|  | 259 | interrupt-controller; | 
|  | 260 | device_type = "interrupt-controller"; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 261 | reg = <0x19000 0x0 0x0 0x0 0x1>; | 
| Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 262 | #address-cells = <0>; | 
|  | 263 | #interrupt-cells = <2>; | 
|  | 264 | compatible = "chrp,iic"; | 
|  | 265 | interrupts = <1>; | 
| Kumar Gala | ea082fa | 2007-12-12 01:46:12 -0600 | [diff] [blame] | 266 | interrupt-parent = <&pci0>; | 
| Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 267 | }; | 
|  | 268 | }; | 
|  | 269 |  | 
| Kumar Gala | ea082fa | 2007-12-12 01:46:12 -0600 | [diff] [blame] | 270 | pci1: pci@e0009000 { | 
|  | 271 | cell-index = <1>; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 272 | interrupt-map-mask = <0xf800 0x0 0x0 0x7>; | 
| Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 273 | interrupt-map = < | 
|  | 274 |  | 
|  | 275 | /* IDSEL 0x15 */ | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 276 | 0xa800 0x0 0x0 0x1 &mpic 0xb 0x1 | 
|  | 277 | 0xa800 0x0 0x0 0x2 &mpic 0xb 0x1 | 
|  | 278 | 0xa800 0x0 0x0 0x3 &mpic 0xb 0x1 | 
|  | 279 | 0xa800 0x0 0x0 0x4 &mpic 0xb 0x1>; | 
| Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 280 | interrupt-parent = <&mpic>; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 281 | interrupts = <25 2>; | 
| Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 282 | bus-range = <0 0>; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 283 | ranges = <0x2000000 0x0 0xa0000000 0xa0000000 0x0 0x20000000 | 
|  | 284 | 0x1000000 0x0 0x0 0xe3000000 0x0 0x100000>; | 
|  | 285 | clock-frequency = <66666666>; | 
| Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 286 | #interrupt-cells = <1>; | 
|  | 287 | #size-cells = <2>; | 
|  | 288 | #address-cells = <3>; | 
| Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 289 | reg = <0xe0009000 0x1000>; | 
| Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 290 | compatible = "fsl,mpc8540-pci"; | 
|  | 291 | device_type = "pci"; | 
|  | 292 | }; | 
| Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 293 | }; |