| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* | 
|  | 2 | *  This file contains work-arounds for many known PCI hardware | 
|  | 3 | *  bugs.  Devices present only on certain architectures (host | 
|  | 4 | *  bridges et cetera) should be handled in arch-specific code. | 
|  | 5 | * | 
|  | 6 | *  Note: any quirks for hotpluggable devices must _NOT_ be declared __init. | 
|  | 7 | * | 
|  | 8 | *  Copyright (c) 1999 Martin Mares <mj@ucw.cz> | 
|  | 9 | * | 
| David Brownell | 7586269 | 2005-09-23 17:14:37 -0700 | [diff] [blame] | 10 | *  Init/reset quirks for USB host controllers should be in the | 
|  | 11 | *  USB quirks file, where their drivers can access reuse it. | 
|  | 12 | * | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 13 | *  The bridge optimization stuff has been removed. If you really | 
|  | 14 | *  have a silly BIOS which is unable to set your host bridge right, | 
|  | 15 | *  use the PowerTweak utility (see http://powertweak.sourceforge.net). | 
|  | 16 | */ | 
|  | 17 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 18 | #include <linux/types.h> | 
|  | 19 | #include <linux/kernel.h> | 
|  | 20 | #include <linux/pci.h> | 
|  | 21 | #include <linux/init.h> | 
|  | 22 | #include <linux/delay.h> | 
| Len Brown | 25be5e6 | 2005-05-27 04:21:50 -0400 | [diff] [blame] | 23 | #include <linux/acpi.h> | 
| Greg KH | bc56b9e | 2005-04-08 14:53:31 +0900 | [diff] [blame] | 24 | #include "pci.h" | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 25 |  | 
| Doug Thompson | bd8481e | 2006-05-08 17:06:09 -0700 | [diff] [blame] | 26 | /* The Mellanox Tavor device gives false positive parity errors | 
|  | 27 | * Mark this device with a broken_parity_status, to allow | 
|  | 28 | * PCI scanning code to "skip" this now blacklisted device. | 
|  | 29 | */ | 
|  | 30 | static void __devinit quirk_mellanox_tavor(struct pci_dev *dev) | 
|  | 31 | { | 
|  | 32 | dev->broken_parity_status = 1;	/* This device gives false positives */ | 
|  | 33 | } | 
|  | 34 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR,quirk_mellanox_tavor); | 
|  | 35 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE,quirk_mellanox_tavor); | 
|  | 36 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 37 | /* Deal with broken BIOS'es that neglect to enable passive release, | 
|  | 38 | which can cause problems in combination with the 82441FX/PPro MTRRs */ | 
| Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 39 | static void quirk_passive_release(struct pci_dev *dev) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 40 | { | 
|  | 41 | struct pci_dev *d = NULL; | 
|  | 42 | unsigned char dlc; | 
|  | 43 |  | 
|  | 44 | /* We have to make sure a particular bit is set in the PIIX3 | 
|  | 45 | ISA bridge, so we have to go out and find it. */ | 
|  | 46 | while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) { | 
|  | 47 | pci_read_config_byte(d, 0x82, &dlc); | 
|  | 48 | if (!(dlc & 1<<1)) { | 
|  | 49 | printk(KERN_ERR "PCI: PIIX3: Enabling Passive Release on %s\n", pci_name(d)); | 
|  | 50 | dlc |= 1<<1; | 
|  | 51 | pci_write_config_byte(d, 0x82, dlc); | 
|  | 52 | } | 
|  | 53 | } | 
|  | 54 | } | 
|  | 55 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82441,	quirk_passive_release ); | 
| Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 56 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82441,	quirk_passive_release ); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 57 |  | 
|  | 58 | /*  The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround | 
|  | 59 | but VIA don't answer queries. If you happen to have good contacts at VIA | 
|  | 60 | ask them for me please -- Alan | 
|  | 61 |  | 
|  | 62 | This appears to be BIOS not version dependent. So presumably there is a | 
|  | 63 | chipset level fix */ | 
| Adrian Bunk | c30ca1d | 2006-12-19 05:13:15 +0100 | [diff] [blame] | 64 | int isa_dma_bridge_buggy; | 
|  | 65 | EXPORT_SYMBOL(isa_dma_bridge_buggy); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 66 |  | 
|  | 67 | static void __devinit quirk_isa_dma_hangs(struct pci_dev *dev) | 
|  | 68 | { | 
|  | 69 | if (!isa_dma_bridge_buggy) { | 
|  | 70 | isa_dma_bridge_buggy=1; | 
|  | 71 | printk(KERN_INFO "Activating ISA DMA hang workarounds.\n"); | 
|  | 72 | } | 
|  | 73 | } | 
|  | 74 | /* | 
|  | 75 | * Its not totally clear which chipsets are the problematic ones | 
|  | 76 | * We know 82C586 and 82C596 variants are affected. | 
|  | 77 | */ | 
|  | 78 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C586_0,	quirk_isa_dma_hangs ); | 
|  | 79 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C596,	quirk_isa_dma_hangs ); | 
|  | 80 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_82371SB_0,  quirk_isa_dma_hangs ); | 
|  | 81 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL,	PCI_DEVICE_ID_AL_M1533, 	quirk_isa_dma_hangs ); | 
|  | 82 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC,	PCI_DEVICE_ID_NEC_CBUS_1,	quirk_isa_dma_hangs ); | 
|  | 83 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC,	PCI_DEVICE_ID_NEC_CBUS_2,	quirk_isa_dma_hangs ); | 
|  | 84 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC,	PCI_DEVICE_ID_NEC_CBUS_3,	quirk_isa_dma_hangs ); | 
|  | 85 |  | 
|  | 86 | int pci_pci_problems; | 
| Adrian Bunk | c30ca1d | 2006-12-19 05:13:15 +0100 | [diff] [blame] | 87 | EXPORT_SYMBOL(pci_pci_problems); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 88 |  | 
|  | 89 | /* | 
|  | 90 | *	Chipsets where PCI->PCI transfers vanish or hang | 
|  | 91 | */ | 
|  | 92 | static void __devinit quirk_nopcipci(struct pci_dev *dev) | 
|  | 93 | { | 
|  | 94 | if ((pci_pci_problems & PCIPCI_FAIL)==0) { | 
|  | 95 | printk(KERN_INFO "Disabling direct PCI/PCI transfers.\n"); | 
|  | 96 | pci_pci_problems |= PCIPCI_FAIL; | 
|  | 97 | } | 
|  | 98 | } | 
| Adrian Bunk | c30ca1d | 2006-12-19 05:13:15 +0100 | [diff] [blame] | 99 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_5597,		quirk_nopcipci ); | 
|  | 100 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_496,		quirk_nopcipci ); | 
| Alan Cox | 236561e | 2006-09-30 23:27:03 -0700 | [diff] [blame] | 101 |  | 
|  | 102 | static void __devinit quirk_nopciamd(struct pci_dev *dev) | 
|  | 103 | { | 
|  | 104 | u8 rev; | 
|  | 105 | pci_read_config_byte(dev, 0x08, &rev); | 
|  | 106 | if (rev == 0x13) { | 
|  | 107 | /* Erratum 24 */ | 
|  | 108 | printk(KERN_INFO "Chipset erratum: Disabling direct PCI/AGP transfers.\n"); | 
|  | 109 | pci_pci_problems |= PCIAGP_FAIL; | 
|  | 110 | } | 
|  | 111 | } | 
| Alan Cox | 236561e | 2006-09-30 23:27:03 -0700 | [diff] [blame] | 112 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD,	PCI_DEVICE_ID_AMD_8151_0,	quirk_nopciamd ); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 113 |  | 
|  | 114 | /* | 
|  | 115 | *	Triton requires workarounds to be used by the drivers | 
|  | 116 | */ | 
|  | 117 | static void __devinit quirk_triton(struct pci_dev *dev) | 
|  | 118 | { | 
|  | 119 | if ((pci_pci_problems&PCIPCI_TRITON)==0) { | 
|  | 120 | printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n"); | 
|  | 121 | pci_pci_problems |= PCIPCI_TRITON; | 
|  | 122 | } | 
|  | 123 | } | 
|  | 124 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 	PCI_DEVICE_ID_INTEL_82437, 	quirk_triton ); | 
|  | 125 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 	PCI_DEVICE_ID_INTEL_82437VX, 	quirk_triton ); | 
|  | 126 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 	PCI_DEVICE_ID_INTEL_82439, 	quirk_triton ); | 
|  | 127 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 	PCI_DEVICE_ID_INTEL_82439TX, 	quirk_triton ); | 
|  | 128 |  | 
|  | 129 | /* | 
|  | 130 | *	VIA Apollo KT133 needs PCI latency patch | 
|  | 131 | *	Made according to a windows driver based patch by George E. Breese | 
|  | 132 | *	see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm | 
|  | 133 | *      Also see http://www.au-ja.org/review-kt133a-1-en.phtml for | 
|  | 134 | *      the info on which Mr Breese based his work. | 
|  | 135 | * | 
|  | 136 | *	Updated based on further information from the site and also on | 
|  | 137 | *	information provided by VIA | 
|  | 138 | */ | 
| Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 139 | static void quirk_vialatency(struct pci_dev *dev) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 140 | { | 
|  | 141 | struct pci_dev *p; | 
|  | 142 | u8 rev; | 
|  | 143 | u8 busarb; | 
|  | 144 | /* Ok we have a potential problem chipset here. Now see if we have | 
|  | 145 | a buggy southbridge */ | 
|  | 146 |  | 
|  | 147 | p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL); | 
|  | 148 | if (p!=NULL) { | 
|  | 149 | pci_read_config_byte(p, PCI_CLASS_REVISION, &rev); | 
|  | 150 | /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */ | 
|  | 151 | /* Check for buggy part revisions */ | 
|  | 152 | if (rev < 0x40 || rev > 0x42) | 
|  | 153 | goto exit; | 
|  | 154 | } else { | 
|  | 155 | p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL); | 
|  | 156 | if (p==NULL)	/* No problem parts */ | 
|  | 157 | goto exit; | 
|  | 158 | pci_read_config_byte(p, PCI_CLASS_REVISION, &rev); | 
|  | 159 | /* Check for buggy part revisions */ | 
|  | 160 | if (rev < 0x10 || rev > 0x12) | 
|  | 161 | goto exit; | 
|  | 162 | } | 
|  | 163 |  | 
|  | 164 | /* | 
|  | 165 | *	Ok we have the problem. Now set the PCI master grant to | 
|  | 166 | *	occur every master grant. The apparent bug is that under high | 
|  | 167 | *	PCI load (quite common in Linux of course) you can get data | 
|  | 168 | *	loss when the CPU is held off the bus for 3 bus master requests | 
|  | 169 | *	This happens to include the IDE controllers.... | 
|  | 170 | * | 
|  | 171 | *	VIA only apply this fix when an SB Live! is present but under | 
|  | 172 | *	both Linux and Windows this isnt enough, and we have seen | 
|  | 173 | *	corruption without SB Live! but with things like 3 UDMA IDE | 
|  | 174 | *	controllers. So we ignore that bit of the VIA recommendation.. | 
|  | 175 | */ | 
|  | 176 |  | 
|  | 177 | pci_read_config_byte(dev, 0x76, &busarb); | 
|  | 178 | /* Set bit 4 and bi 5 of byte 76 to 0x01 | 
|  | 179 | "Master priority rotation on every PCI master grant */ | 
|  | 180 | busarb &= ~(1<<5); | 
|  | 181 | busarb |= (1<<4); | 
|  | 182 | pci_write_config_byte(dev, 0x76, busarb); | 
|  | 183 | printk(KERN_INFO "Applying VIA southbridge workaround.\n"); | 
|  | 184 | exit: | 
|  | 185 | pci_dev_put(p); | 
|  | 186 | } | 
|  | 187 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8363_0,	quirk_vialatency ); | 
|  | 188 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8371_1,	quirk_vialatency ); | 
|  | 189 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8361,		quirk_vialatency ); | 
| Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 190 | /* Must restore this on a resume from RAM */ | 
|  | 191 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8363_0,	quirk_vialatency ); | 
|  | 192 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8371_1,	quirk_vialatency ); | 
|  | 193 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8361,		quirk_vialatency ); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 194 |  | 
|  | 195 | /* | 
|  | 196 | *	VIA Apollo VP3 needs ETBF on BT848/878 | 
|  | 197 | */ | 
|  | 198 | static void __devinit quirk_viaetbf(struct pci_dev *dev) | 
|  | 199 | { | 
|  | 200 | if ((pci_pci_problems&PCIPCI_VIAETBF)==0) { | 
|  | 201 | printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n"); | 
|  | 202 | pci_pci_problems |= PCIPCI_VIAETBF; | 
|  | 203 | } | 
|  | 204 | } | 
|  | 205 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C597_0,	quirk_viaetbf ); | 
|  | 206 |  | 
|  | 207 | static void __devinit quirk_vsfx(struct pci_dev *dev) | 
|  | 208 | { | 
|  | 209 | if ((pci_pci_problems&PCIPCI_VSFX)==0) { | 
|  | 210 | printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n"); | 
|  | 211 | pci_pci_problems |= PCIPCI_VSFX; | 
|  | 212 | } | 
|  | 213 | } | 
|  | 214 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C576,	quirk_vsfx ); | 
|  | 215 |  | 
|  | 216 | /* | 
|  | 217 | *	Ali Magik requires workarounds to be used by the drivers | 
|  | 218 | *	that DMA to AGP space. Latency must be set to 0xA and triton | 
|  | 219 | *	workaround applied too | 
|  | 220 | *	[Info kindly provided by ALi] | 
|  | 221 | */ | 
|  | 222 | static void __init quirk_alimagik(struct pci_dev *dev) | 
|  | 223 | { | 
|  | 224 | if ((pci_pci_problems&PCIPCI_ALIMAGIK)==0) { | 
|  | 225 | printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n"); | 
|  | 226 | pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON; | 
|  | 227 | } | 
|  | 228 | } | 
|  | 229 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, 	PCI_DEVICE_ID_AL_M1647, 	quirk_alimagik ); | 
|  | 230 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, 	PCI_DEVICE_ID_AL_M1651, 	quirk_alimagik ); | 
|  | 231 |  | 
|  | 232 | /* | 
|  | 233 | *	Natoma has some interesting boundary conditions with Zoran stuff | 
|  | 234 | *	at least | 
|  | 235 | */ | 
|  | 236 | static void __devinit quirk_natoma(struct pci_dev *dev) | 
|  | 237 | { | 
|  | 238 | if ((pci_pci_problems&PCIPCI_NATOMA)==0) { | 
|  | 239 | printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n"); | 
|  | 240 | pci_pci_problems |= PCIPCI_NATOMA; | 
|  | 241 | } | 
|  | 242 | } | 
|  | 243 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 	PCI_DEVICE_ID_INTEL_82441, 	quirk_natoma ); | 
|  | 244 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 	PCI_DEVICE_ID_INTEL_82443LX_0, 	quirk_natoma ); | 
|  | 245 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 	PCI_DEVICE_ID_INTEL_82443LX_1, 	quirk_natoma ); | 
|  | 246 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 	PCI_DEVICE_ID_INTEL_82443BX_0, 	quirk_natoma ); | 
|  | 247 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 	PCI_DEVICE_ID_INTEL_82443BX_1, 	quirk_natoma ); | 
|  | 248 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 	PCI_DEVICE_ID_INTEL_82443BX_2, 	quirk_natoma ); | 
|  | 249 |  | 
|  | 250 | /* | 
|  | 251 | *  This chip can cause PCI parity errors if config register 0xA0 is read | 
|  | 252 | *  while DMAs are occurring. | 
|  | 253 | */ | 
|  | 254 | static void __devinit quirk_citrine(struct pci_dev *dev) | 
|  | 255 | { | 
|  | 256 | dev->cfg_size = 0xA0; | 
|  | 257 | } | 
|  | 258 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM,	PCI_DEVICE_ID_IBM_CITRINE,	quirk_citrine ); | 
|  | 259 |  | 
|  | 260 | /* | 
|  | 261 | *  S3 868 and 968 chips report region size equal to 32M, but they decode 64M. | 
|  | 262 | *  If it's needed, re-allocate the region. | 
|  | 263 | */ | 
|  | 264 | static void __devinit quirk_s3_64M(struct pci_dev *dev) | 
|  | 265 | { | 
|  | 266 | struct resource *r = &dev->resource[0]; | 
|  | 267 |  | 
|  | 268 | if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) { | 
|  | 269 | r->start = 0; | 
|  | 270 | r->end = 0x3ffffff; | 
|  | 271 | } | 
|  | 272 | } | 
|  | 273 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3,	PCI_DEVICE_ID_S3_868,		quirk_s3_64M ); | 
|  | 274 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3,	PCI_DEVICE_ID_S3_968,		quirk_s3_64M ); | 
|  | 275 |  | 
| Linus Torvalds | 6693e74 | 2005-10-25 20:40:09 -0700 | [diff] [blame] | 276 | static void __devinit quirk_io_region(struct pci_dev *dev, unsigned region, | 
|  | 277 | unsigned size, int nr, const char *name) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 278 | { | 
|  | 279 | region &= ~(size-1); | 
|  | 280 | if (region) { | 
| David S. Miller | 085ae41 | 2005-08-08 13:19:08 -0700 | [diff] [blame] | 281 | struct pci_bus_region bus_region; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 282 | struct resource *res = dev->resource + nr; | 
|  | 283 |  | 
|  | 284 | res->name = pci_name(dev); | 
|  | 285 | res->start = region; | 
|  | 286 | res->end = region + size - 1; | 
|  | 287 | res->flags = IORESOURCE_IO; | 
| David S. Miller | 085ae41 | 2005-08-08 13:19:08 -0700 | [diff] [blame] | 288 |  | 
|  | 289 | /* Convert from PCI bus to resource space.  */ | 
|  | 290 | bus_region.start = res->start; | 
|  | 291 | bus_region.end = res->end; | 
|  | 292 | pcibios_bus_to_resource(dev, res, &bus_region); | 
|  | 293 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 294 | pci_claim_resource(dev, nr); | 
| Linus Torvalds | 6693e74 | 2005-10-25 20:40:09 -0700 | [diff] [blame] | 295 | printk("PCI quirk: region %04x-%04x claimed by %s\n", region, region + size - 1, name); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 296 | } | 
|  | 297 | } | 
|  | 298 |  | 
|  | 299 | /* | 
|  | 300 | *	ATI Northbridge setups MCE the processor if you even | 
|  | 301 | *	read somewhere between 0x3b0->0x3bb or read 0x3d3 | 
|  | 302 | */ | 
|  | 303 | static void __devinit quirk_ati_exploding_mce(struct pci_dev *dev) | 
|  | 304 | { | 
|  | 305 | printk(KERN_INFO "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb.\n"); | 
|  | 306 | /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */ | 
|  | 307 | request_region(0x3b0, 0x0C, "RadeonIGP"); | 
|  | 308 | request_region(0x3d3, 0x01, "RadeonIGP"); | 
|  | 309 | } | 
|  | 310 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI,	PCI_DEVICE_ID_ATI_RS100,   quirk_ati_exploding_mce ); | 
|  | 311 |  | 
|  | 312 | /* | 
|  | 313 | * Let's make the southbridge information explicit instead | 
|  | 314 | * of having to worry about people probing the ACPI areas, | 
|  | 315 | * for example.. (Yes, it happens, and if you read the wrong | 
|  | 316 | * ACPI register it will put the machine to sleep with no | 
|  | 317 | * way of waking it up again. Bummer). | 
|  | 318 | * | 
|  | 319 | * ALI M7101: Two IO regions pointed to by words at | 
|  | 320 | *	0xE0 (64 bytes of ACPI registers) | 
|  | 321 | *	0xE2 (32 bytes of SMB registers) | 
|  | 322 | */ | 
|  | 323 | static void __devinit quirk_ali7101_acpi(struct pci_dev *dev) | 
|  | 324 | { | 
|  | 325 | u16 region; | 
|  | 326 |  | 
|  | 327 | pci_read_config_word(dev, 0xE0, ®ion); | 
| Linus Torvalds | 6693e74 | 2005-10-25 20:40:09 -0700 | [diff] [blame] | 328 | quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI"); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 329 | pci_read_config_word(dev, 0xE2, ®ion); | 
| Linus Torvalds | 6693e74 | 2005-10-25 20:40:09 -0700 | [diff] [blame] | 330 | quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB"); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 331 | } | 
|  | 332 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL,	PCI_DEVICE_ID_AL_M7101,		quirk_ali7101_acpi ); | 
|  | 333 |  | 
| Linus Torvalds | 6693e74 | 2005-10-25 20:40:09 -0700 | [diff] [blame] | 334 | static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable) | 
|  | 335 | { | 
|  | 336 | u32 devres; | 
|  | 337 | u32 mask, size, base; | 
|  | 338 |  | 
|  | 339 | pci_read_config_dword(dev, port, &devres); | 
|  | 340 | if ((devres & enable) != enable) | 
|  | 341 | return; | 
|  | 342 | mask = (devres >> 16) & 15; | 
|  | 343 | base = devres & 0xffff; | 
|  | 344 | size = 16; | 
|  | 345 | for (;;) { | 
|  | 346 | unsigned bit = size >> 1; | 
|  | 347 | if ((bit & mask) == bit) | 
|  | 348 | break; | 
|  | 349 | size = bit; | 
|  | 350 | } | 
|  | 351 | /* | 
|  | 352 | * For now we only print it out. Eventually we'll want to | 
|  | 353 | * reserve it (at least if it's in the 0x1000+ range), but | 
|  | 354 | * let's get enough confirmation reports first. | 
|  | 355 | */ | 
|  | 356 | base &= -size; | 
|  | 357 | printk("%s PIO at %04x-%04x\n", name, base, base + size - 1); | 
|  | 358 | } | 
|  | 359 |  | 
|  | 360 | static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable) | 
|  | 361 | { | 
|  | 362 | u32 devres; | 
|  | 363 | u32 mask, size, base; | 
|  | 364 |  | 
|  | 365 | pci_read_config_dword(dev, port, &devres); | 
|  | 366 | if ((devres & enable) != enable) | 
|  | 367 | return; | 
|  | 368 | base = devres & 0xffff0000; | 
|  | 369 | mask = (devres & 0x3f) << 16; | 
|  | 370 | size = 128 << 16; | 
|  | 371 | for (;;) { | 
|  | 372 | unsigned bit = size >> 1; | 
|  | 373 | if ((bit & mask) == bit) | 
|  | 374 | break; | 
|  | 375 | size = bit; | 
|  | 376 | } | 
|  | 377 | /* | 
|  | 378 | * For now we only print it out. Eventually we'll want to | 
|  | 379 | * reserve it, but let's get enough confirmation reports first. | 
|  | 380 | */ | 
|  | 381 | base &= -size; | 
|  | 382 | printk("%s MMIO at %04x-%04x\n", name, base, base + size - 1); | 
|  | 383 | } | 
|  | 384 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 385 | /* | 
|  | 386 | * PIIX4 ACPI: Two IO regions pointed to by longwords at | 
|  | 387 | *	0x40 (64 bytes of ACPI registers) | 
| Linus Torvalds | 08db2a7 | 2005-10-30 14:40:07 -0800 | [diff] [blame] | 388 | *	0x90 (16 bytes of SMB registers) | 
| Linus Torvalds | 6693e74 | 2005-10-25 20:40:09 -0700 | [diff] [blame] | 389 | * and a few strange programmable PIIX4 device resources. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 390 | */ | 
|  | 391 | static void __devinit quirk_piix4_acpi(struct pci_dev *dev) | 
|  | 392 | { | 
| Linus Torvalds | 6693e74 | 2005-10-25 20:40:09 -0700 | [diff] [blame] | 393 | u32 region, res_a; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 394 |  | 
|  | 395 | pci_read_config_dword(dev, 0x40, ®ion); | 
| Linus Torvalds | 6693e74 | 2005-10-25 20:40:09 -0700 | [diff] [blame] | 396 | quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI"); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 397 | pci_read_config_dword(dev, 0x90, ®ion); | 
| Linus Torvalds | 08db2a7 | 2005-10-30 14:40:07 -0800 | [diff] [blame] | 398 | quirk_io_region(dev, region, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB"); | 
| Linus Torvalds | 6693e74 | 2005-10-25 20:40:09 -0700 | [diff] [blame] | 399 |  | 
|  | 400 | /* Device resource A has enables for some of the other ones */ | 
|  | 401 | pci_read_config_dword(dev, 0x5c, &res_a); | 
|  | 402 |  | 
|  | 403 | piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21); | 
|  | 404 | piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21); | 
|  | 405 |  | 
|  | 406 | /* Device resource D is just bitfields for static resources */ | 
|  | 407 |  | 
|  | 408 | /* Device 12 enabled? */ | 
|  | 409 | if (res_a & (1 << 29)) { | 
|  | 410 | piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20); | 
|  | 411 | piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7); | 
|  | 412 | } | 
|  | 413 | /* Device 13 enabled? */ | 
|  | 414 | if (res_a & (1 << 30)) { | 
|  | 415 | piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20); | 
|  | 416 | piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7); | 
|  | 417 | } | 
|  | 418 | piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20); | 
|  | 419 | piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 420 | } | 
|  | 421 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82371AB_3,	quirk_piix4_acpi ); | 
| Linus Torvalds | c676466 | 2006-07-12 08:29:46 -0700 | [diff] [blame] | 422 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82443MX_3,	quirk_piix4_acpi ); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 423 |  | 
|  | 424 | /* | 
|  | 425 | * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at | 
|  | 426 | *	0x40 (128 bytes of ACPI, GPIO & TCO registers) | 
|  | 427 | *	0x58 (64 bytes of GPIO I/O space) | 
|  | 428 | */ | 
|  | 429 | static void __devinit quirk_ich4_lpc_acpi(struct pci_dev *dev) | 
|  | 430 | { | 
|  | 431 | u32 region; | 
|  | 432 |  | 
|  | 433 | pci_read_config_dword(dev, 0x40, ®ion); | 
| Linus Torvalds | 6693e74 | 2005-10-25 20:40:09 -0700 | [diff] [blame] | 434 | quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH4 ACPI/GPIO/TCO"); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 435 |  | 
|  | 436 | pci_read_config_dword(dev, 0x58, ®ion); | 
| Linus Torvalds | 6693e74 | 2005-10-25 20:40:09 -0700 | [diff] [blame] | 437 | quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH4 GPIO"); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 438 | } | 
|  | 439 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_82801AA_0,		quirk_ich4_lpc_acpi ); | 
|  | 440 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_82801AB_0,		quirk_ich4_lpc_acpi ); | 
|  | 441 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_82801BA_0,		quirk_ich4_lpc_acpi ); | 
|  | 442 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_82801BA_10,	quirk_ich4_lpc_acpi ); | 
|  | 443 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_82801CA_0,		quirk_ich4_lpc_acpi ); | 
|  | 444 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_82801CA_12,	quirk_ich4_lpc_acpi ); | 
|  | 445 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_82801DB_0,		quirk_ich4_lpc_acpi ); | 
|  | 446 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_82801DB_12,	quirk_ich4_lpc_acpi ); | 
|  | 447 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_82801EB_0,		quirk_ich4_lpc_acpi ); | 
| R.Marek@sh.cvut.cz | 3aa8c4f | 2005-04-21 10:49:06 +0000 | [diff] [blame] | 448 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_ESB_1,		quirk_ich4_lpc_acpi ); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 449 |  | 
| R.Marek@sh.cvut.cz | 2cea752 | 2005-09-27 21:54:51 +0000 | [diff] [blame] | 450 | static void __devinit quirk_ich6_lpc_acpi(struct pci_dev *dev) | 
|  | 451 | { | 
|  | 452 | u32 region; | 
|  | 453 |  | 
|  | 454 | pci_read_config_dword(dev, 0x40, ®ion); | 
|  | 455 | quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH6 ACPI/GPIO/TCO"); | 
|  | 456 |  | 
|  | 457 | pci_read_config_dword(dev, 0x48, ®ion); | 
|  | 458 | quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH6 GPIO"); | 
|  | 459 | } | 
| Daniel Ritz | 65ae4dd | 2006-08-22 07:29:10 -0700 | [diff] [blame] | 460 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc_acpi ); | 
| R.Marek@sh.cvut.cz | 2cea752 | 2005-09-27 21:54:51 +0000 | [diff] [blame] | 461 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc_acpi ); | 
| Daniel Ritz | bacedce | 2006-09-25 16:52:21 -0700 | [diff] [blame] | 462 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich6_lpc_acpi ); | 
|  | 463 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich6_lpc_acpi ); | 
|  | 464 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich6_lpc_acpi ); | 
|  | 465 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich6_lpc_acpi ); | 
|  | 466 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich6_lpc_acpi ); | 
|  | 467 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich6_lpc_acpi ); | 
| R.Marek@sh.cvut.cz | 2cea752 | 2005-09-27 21:54:51 +0000 | [diff] [blame] | 468 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 469 | /* | 
|  | 470 | * VIA ACPI: One IO region pointed to by longword at | 
|  | 471 | *	0x48 or 0x20 (256 bytes of ACPI registers) | 
|  | 472 | */ | 
|  | 473 | static void __devinit quirk_vt82c586_acpi(struct pci_dev *dev) | 
|  | 474 | { | 
|  | 475 | u8 rev; | 
|  | 476 | u32 region; | 
|  | 477 |  | 
|  | 478 | pci_read_config_byte(dev, PCI_CLASS_REVISION, &rev); | 
|  | 479 | if (rev & 0x10) { | 
|  | 480 | pci_read_config_dword(dev, 0x48, ®ion); | 
|  | 481 | region &= PCI_BASE_ADDRESS_IO_MASK; | 
| Linus Torvalds | 6693e74 | 2005-10-25 20:40:09 -0700 | [diff] [blame] | 482 | quirk_io_region(dev, region, 256, PCI_BRIDGE_RESOURCES, "vt82c586 ACPI"); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 483 | } | 
|  | 484 | } | 
|  | 485 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C586_3,	quirk_vt82c586_acpi ); | 
|  | 486 |  | 
|  | 487 | /* | 
|  | 488 | * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at | 
|  | 489 | *	0x48 (256 bytes of ACPI registers) | 
|  | 490 | *	0x70 (128 bytes of hardware monitoring register) | 
|  | 491 | *	0x90 (16 bytes of SMB registers) | 
|  | 492 | */ | 
|  | 493 | static void __devinit quirk_vt82c686_acpi(struct pci_dev *dev) | 
|  | 494 | { | 
|  | 495 | u16 hm; | 
|  | 496 | u32 smb; | 
|  | 497 |  | 
|  | 498 | quirk_vt82c586_acpi(dev); | 
|  | 499 |  | 
|  | 500 | pci_read_config_word(dev, 0x70, &hm); | 
|  | 501 | hm &= PCI_BASE_ADDRESS_IO_MASK; | 
| Meelis Roos | 02f313b | 2005-10-29 13:31:49 +0300 | [diff] [blame] | 502 | quirk_io_region(dev, hm, 128, PCI_BRIDGE_RESOURCES + 1, "vt82c686 HW-mon"); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 503 |  | 
|  | 504 | pci_read_config_dword(dev, 0x90, &smb); | 
|  | 505 | smb &= PCI_BASE_ADDRESS_IO_MASK; | 
| Meelis Roos | 02f313b | 2005-10-29 13:31:49 +0300 | [diff] [blame] | 506 | quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 2, "vt82c686 SMB"); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 507 | } | 
|  | 508 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C686_4,	quirk_vt82c686_acpi ); | 
|  | 509 |  | 
| Ivan Kokshaysky | 6d85f29 | 2005-08-08 12:55:54 +0400 | [diff] [blame] | 510 | /* | 
|  | 511 | * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at | 
|  | 512 | *	0x88 (128 bytes of power management registers) | 
|  | 513 | *	0xd0 (16 bytes of SMB registers) | 
|  | 514 | */ | 
|  | 515 | static void __devinit quirk_vt8235_acpi(struct pci_dev *dev) | 
|  | 516 | { | 
|  | 517 | u16 pm, smb; | 
|  | 518 |  | 
|  | 519 | pci_read_config_word(dev, 0x88, &pm); | 
|  | 520 | pm &= PCI_BASE_ADDRESS_IO_MASK; | 
| Linus Torvalds | 6693e74 | 2005-10-25 20:40:09 -0700 | [diff] [blame] | 521 | quirk_io_region(dev, pm, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM"); | 
| Ivan Kokshaysky | 6d85f29 | 2005-08-08 12:55:54 +0400 | [diff] [blame] | 522 |  | 
|  | 523 | pci_read_config_word(dev, 0xd0, &smb); | 
|  | 524 | smb &= PCI_BASE_ADDRESS_IO_MASK; | 
| Linus Torvalds | 6693e74 | 2005-10-25 20:40:09 -0700 | [diff] [blame] | 525 | quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 1, "vt8235 SMB"); | 
| Ivan Kokshaysky | 6d85f29 | 2005-08-08 12:55:54 +0400 | [diff] [blame] | 526 | } | 
|  | 527 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8235,	quirk_vt8235_acpi); | 
|  | 528 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 529 |  | 
|  | 530 | #ifdef CONFIG_X86_IO_APIC | 
|  | 531 |  | 
|  | 532 | #include <asm/io_apic.h> | 
|  | 533 |  | 
|  | 534 | /* | 
|  | 535 | * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip | 
|  | 536 | * devices to the external APIC. | 
|  | 537 | * | 
|  | 538 | * TODO: When we have device-specific interrupt routers, | 
|  | 539 | * this code will go away from quirks. | 
|  | 540 | */ | 
| Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 541 | static void quirk_via_ioapic(struct pci_dev *dev) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 542 | { | 
|  | 543 | u8 tmp; | 
|  | 544 |  | 
|  | 545 | if (nr_ioapics < 1) | 
|  | 546 | tmp = 0;    /* nothing routed to external APIC */ | 
|  | 547 | else | 
|  | 548 | tmp = 0x1f; /* all known bits (4-0) routed to external APIC */ | 
|  | 549 |  | 
|  | 550 | printk(KERN_INFO "PCI: %sbling Via external APIC routing\n", | 
|  | 551 | tmp == 0 ? "Disa" : "Ena"); | 
|  | 552 |  | 
|  | 553 | /* Offset 0x58: External APIC IRQ output control */ | 
|  | 554 | pci_write_config_byte (dev, 0x58, tmp); | 
|  | 555 | } | 
|  | 556 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C686,	quirk_via_ioapic ); | 
| Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 557 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C686,	quirk_via_ioapic ); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 558 |  | 
|  | 559 | /* | 
| Karsten Wiese | a174091 | 2005-09-03 15:56:33 -0700 | [diff] [blame] | 560 | * VIA 8237: Some BIOSs don't set the 'Bypass APIC De-Assert Message' Bit. | 
|  | 561 | * This leads to doubled level interrupt rates. | 
|  | 562 | * Set this bit to get rid of cycle wastage. | 
|  | 563 | * Otherwise uncritical. | 
|  | 564 | */ | 
| Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 565 | static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev) | 
| Karsten Wiese | a174091 | 2005-09-03 15:56:33 -0700 | [diff] [blame] | 566 | { | 
|  | 567 | u8 misc_control2; | 
|  | 568 | #define BYPASS_APIC_DEASSERT 8 | 
|  | 569 |  | 
|  | 570 | pci_read_config_byte(dev, 0x5B, &misc_control2); | 
|  | 571 | if (!(misc_control2 & BYPASS_APIC_DEASSERT)) { | 
|  | 572 | printk(KERN_INFO "PCI: Bypassing VIA 8237 APIC De-Assert Message\n"); | 
|  | 573 | pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT); | 
|  | 574 | } | 
|  | 575 | } | 
|  | 576 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8237,		quirk_via_vt8237_bypass_apic_deassert); | 
| Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 577 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8237,		quirk_via_vt8237_bypass_apic_deassert); | 
| Karsten Wiese | a174091 | 2005-09-03 15:56:33 -0700 | [diff] [blame] | 578 |  | 
|  | 579 | /* | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 580 | * The AMD io apic can hang the box when an apic irq is masked. | 
|  | 581 | * We check all revs >= B0 (yet not in the pre production!) as the bug | 
|  | 582 | * is currently marked NoFix | 
|  | 583 | * | 
|  | 584 | * We have multiple reports of hangs with this chipset that went away with | 
| Alan Cox | 236561e | 2006-09-30 23:27:03 -0700 | [diff] [blame] | 585 | * noapic specified. For the moment we assume it's the erratum. We may be wrong | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 586 | * of course. However the advice is demonstrably good even if so.. | 
|  | 587 | */ | 
|  | 588 | static void __devinit quirk_amd_ioapic(struct pci_dev *dev) | 
|  | 589 | { | 
|  | 590 | u8 rev; | 
|  | 591 |  | 
|  | 592 | pci_read_config_byte(dev, PCI_REVISION_ID, &rev); | 
|  | 593 | if (rev >= 0x02) { | 
| Alan Cox | 236561e | 2006-09-30 23:27:03 -0700 | [diff] [blame] | 594 | printk(KERN_WARNING "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n"); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 595 | printk(KERN_WARNING "        : booting with the \"noapic\" option.\n"); | 
|  | 596 | } | 
|  | 597 | } | 
|  | 598 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD,	PCI_DEVICE_ID_AMD_VIPER_7410,	quirk_amd_ioapic ); | 
|  | 599 |  | 
|  | 600 | static void __init quirk_ioapic_rmw(struct pci_dev *dev) | 
|  | 601 | { | 
|  | 602 | if (dev->devfn == 0 && dev->bus->number == 0) | 
|  | 603 | sis_apic_bug = 1; | 
|  | 604 | } | 
|  | 605 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI,	PCI_ANY_ID,			quirk_ioapic_rmw ); | 
|  | 606 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 607 | #define AMD8131_revA0        0x01 | 
|  | 608 | #define AMD8131_revB0        0x11 | 
|  | 609 | #define AMD8131_MISC         0x40 | 
|  | 610 | #define AMD8131_NIOAMODE_BIT 0 | 
| Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 611 | static void quirk_amd_8131_ioapic(struct pci_dev *dev) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 612 | { | 
|  | 613 | unsigned char revid, tmp; | 
|  | 614 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 615 | if (nr_ioapics == 0) | 
|  | 616 | return; | 
|  | 617 |  | 
|  | 618 | pci_read_config_byte(dev, PCI_REVISION_ID, &revid); | 
|  | 619 | if (revid == AMD8131_revA0 || revid == AMD8131_revB0) { | 
|  | 620 | printk(KERN_INFO "Fixing up AMD8131 IOAPIC mode\n"); | 
|  | 621 | pci_read_config_byte( dev, AMD8131_MISC, &tmp); | 
|  | 622 | tmp &= ~(1 << AMD8131_NIOAMODE_BIT); | 
|  | 623 | pci_write_config_byte( dev, AMD8131_MISC, tmp); | 
|  | 624 | } | 
|  | 625 | } | 
| John W. Linville | 5da594b | 2006-03-20 14:33:56 -0500 | [diff] [blame] | 626 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_ioapic); | 
| Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 627 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_ioapic); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 628 | #endif /* CONFIG_X86_IO_APIC */ | 
|  | 629 |  | 
|  | 630 |  | 
|  | 631 | /* | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 632 | * FIXME: it is questionable that quirk_via_acpi | 
|  | 633 | * is needed.  It shows up as an ISA bridge, and does not | 
|  | 634 | * support the PCI_INTERRUPT_LINE register at all.  Therefore | 
|  | 635 | * it seems like setting the pci_dev's 'irq' to the | 
|  | 636 | * value of the ACPI SCI interrupt is only done for convenience. | 
|  | 637 | *	-jgarzik | 
|  | 638 | */ | 
|  | 639 | static void __devinit quirk_via_acpi(struct pci_dev *d) | 
|  | 640 | { | 
|  | 641 | /* | 
|  | 642 | * VIA ACPI device: SCI IRQ line in PCI config byte 0x42 | 
|  | 643 | */ | 
|  | 644 | u8 irq; | 
|  | 645 | pci_read_config_byte(d, 0x42, &irq); | 
|  | 646 | irq &= 0xf; | 
|  | 647 | if (irq && (irq != 2)) | 
|  | 648 | d->irq = irq; | 
|  | 649 | } | 
|  | 650 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C586_3,	quirk_via_acpi ); | 
|  | 651 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C686_4,	quirk_via_acpi ); | 
|  | 652 |  | 
| Daniel Drake | 09d6029 | 2006-09-25 16:52:19 -0700 | [diff] [blame] | 653 |  | 
|  | 654 | /* | 
| Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 655 | *	VIA bridges which have VLink | 
| Daniel Drake | 09d6029 | 2006-09-25 16:52:19 -0700 | [diff] [blame] | 656 | */ | 
| Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 657 |  | 
| Jean Delvare | c06bb5d | 2007-01-30 14:36:09 -0800 | [diff] [blame] | 658 | static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18; | 
|  | 659 |  | 
|  | 660 | static void quirk_via_bridge(struct pci_dev *dev) | 
|  | 661 | { | 
|  | 662 | /* See what bridge we have and find the device ranges */ | 
|  | 663 | switch (dev->device) { | 
|  | 664 | case PCI_DEVICE_ID_VIA_82C686: | 
| Jean Delvare | cb7468e | 2007-01-31 23:48:12 -0800 | [diff] [blame] | 665 | /* The VT82C686 is special, it attaches to PCI and can have | 
|  | 666 | any device number. All its subdevices are functions of | 
|  | 667 | that single device. */ | 
|  | 668 | via_vlink_dev_lo = PCI_SLOT(dev->devfn); | 
|  | 669 | via_vlink_dev_hi = PCI_SLOT(dev->devfn); | 
| Jean Delvare | c06bb5d | 2007-01-30 14:36:09 -0800 | [diff] [blame] | 670 | break; | 
|  | 671 | case PCI_DEVICE_ID_VIA_8237: | 
|  | 672 | case PCI_DEVICE_ID_VIA_8237A: | 
|  | 673 | via_vlink_dev_lo = 15; | 
|  | 674 | break; | 
|  | 675 | case PCI_DEVICE_ID_VIA_8235: | 
|  | 676 | via_vlink_dev_lo = 16; | 
|  | 677 | break; | 
|  | 678 | case PCI_DEVICE_ID_VIA_8231: | 
|  | 679 | case PCI_DEVICE_ID_VIA_8233_0: | 
|  | 680 | case PCI_DEVICE_ID_VIA_8233A: | 
|  | 681 | case PCI_DEVICE_ID_VIA_8233C_0: | 
|  | 682 | via_vlink_dev_lo = 17; | 
|  | 683 | break; | 
|  | 684 | } | 
|  | 685 | } | 
|  | 686 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C686,	quirk_via_bridge); | 
|  | 687 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8231,		quirk_via_bridge); | 
|  | 688 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8233_0,	quirk_via_bridge); | 
|  | 689 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8233A,	quirk_via_bridge); | 
|  | 690 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8233C_0,	quirk_via_bridge); | 
|  | 691 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8235,		quirk_via_bridge); | 
|  | 692 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8237,		quirk_via_bridge); | 
|  | 693 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8237A,	quirk_via_bridge); | 
| Daniel Drake | 09d6029 | 2006-09-25 16:52:19 -0700 | [diff] [blame] | 694 |  | 
| Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 695 | /** | 
|  | 696 | *	quirk_via_vlink		-	VIA VLink IRQ number update | 
|  | 697 | *	@dev: PCI device | 
|  | 698 | * | 
|  | 699 | *	If the device we are dealing with is on a PIC IRQ we need to | 
|  | 700 | *	ensure that the IRQ line register which usually is not relevant | 
|  | 701 | *	for PCI cards, is actually written so that interrupts get sent | 
| Jean Delvare | c06bb5d | 2007-01-30 14:36:09 -0800 | [diff] [blame] | 702 | *	to the right place. | 
|  | 703 | *	We only do this on systems where a VIA south bridge was detected, | 
|  | 704 | *	and only for VIA devices on the motherboard (see quirk_via_bridge | 
|  | 705 | *	above). | 
| Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 706 | */ | 
|  | 707 |  | 
|  | 708 | static void quirk_via_vlink(struct pci_dev *dev) | 
| Len Brown | 25be5e6 | 2005-05-27 04:21:50 -0400 | [diff] [blame] | 709 | { | 
|  | 710 | u8 irq, new_irq; | 
|  | 711 |  | 
| Jean Delvare | c06bb5d | 2007-01-30 14:36:09 -0800 | [diff] [blame] | 712 | /* Check if we have VLink at all */ | 
|  | 713 | if (via_vlink_dev_lo == -1) | 
| Daniel Drake | 09d6029 | 2006-09-25 16:52:19 -0700 | [diff] [blame] | 714 | return; | 
|  | 715 |  | 
|  | 716 | new_irq = dev->irq; | 
|  | 717 |  | 
|  | 718 | /* Don't quirk interrupts outside the legacy IRQ range */ | 
|  | 719 | if (!new_irq || new_irq > 15) | 
|  | 720 | return; | 
|  | 721 |  | 
| Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 722 | /* Internal device ? */ | 
| Jean Delvare | c06bb5d | 2007-01-30 14:36:09 -0800 | [diff] [blame] | 723 | if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi || | 
|  | 724 | PCI_SLOT(dev->devfn) < via_vlink_dev_lo) | 
| Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 725 | return; | 
|  | 726 |  | 
|  | 727 | /* This is an internal VLink device on a PIC interrupt. The BIOS | 
|  | 728 | ought to have set this but may not have, so we redo it */ | 
|  | 729 |  | 
| Len Brown | 25be5e6 | 2005-05-27 04:21:50 -0400 | [diff] [blame] | 730 | pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq); | 
|  | 731 | if (new_irq != irq) { | 
| Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 732 | printk(KERN_INFO "PCI: VIA VLink IRQ fixup for %s, from %d to %d\n", | 
| Len Brown | 25be5e6 | 2005-05-27 04:21:50 -0400 | [diff] [blame] | 733 | pci_name(dev), irq, new_irq); | 
|  | 734 | udelay(15);	/* unknown if delay really needed */ | 
|  | 735 | pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq); | 
|  | 736 | } | 
|  | 737 | } | 
| Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 738 | DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink); | 
| Len Brown | 25be5e6 | 2005-05-27 04:21:50 -0400 | [diff] [blame] | 739 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 740 | /* | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 741 | * VIA VT82C598 has its device ID settable and many BIOSes | 
|  | 742 | * set it to the ID of VT82C597 for backward compatibility. | 
|  | 743 | * We need to switch it off to be able to recognize the real | 
|  | 744 | * type of the chip. | 
|  | 745 | */ | 
|  | 746 | static void __devinit quirk_vt82c598_id(struct pci_dev *dev) | 
|  | 747 | { | 
|  | 748 | pci_write_config_byte(dev, 0xfc, 0); | 
|  | 749 | pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device); | 
|  | 750 | } | 
|  | 751 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C597_0,	quirk_vt82c598_id ); | 
|  | 752 |  | 
|  | 753 | /* | 
|  | 754 | * CardBus controllers have a legacy base address that enables them | 
|  | 755 | * to respond as i82365 pcmcia controllers.  We don't want them to | 
|  | 756 | * do this even if the Linux CardBus driver is not loaded, because | 
|  | 757 | * the Linux i82365 driver does not (and should not) handle CardBus. | 
|  | 758 | */ | 
| Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 759 | static void quirk_cardbus_legacy(struct pci_dev *dev) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 760 | { | 
|  | 761 | if ((PCI_CLASS_BRIDGE_CARDBUS << 8) ^ dev->class) | 
|  | 762 | return; | 
|  | 763 | pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0); | 
|  | 764 | } | 
|  | 765 | DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy); | 
| Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 766 | DECLARE_PCI_FIXUP_RESUME(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 767 |  | 
|  | 768 | /* | 
|  | 769 | * Following the PCI ordering rules is optional on the AMD762. I'm not | 
|  | 770 | * sure what the designers were smoking but let's not inhale... | 
|  | 771 | * | 
|  | 772 | * To be fair to AMD, it follows the spec by default, its BIOS people | 
|  | 773 | * who turn it off! | 
|  | 774 | */ | 
| Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 775 | static void quirk_amd_ordering(struct pci_dev *dev) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 776 | { | 
|  | 777 | u32 pcic; | 
|  | 778 | pci_read_config_dword(dev, 0x4C, &pcic); | 
|  | 779 | if ((pcic&6)!=6) { | 
|  | 780 | pcic |= 6; | 
|  | 781 | printk(KERN_WARNING "BIOS failed to enable PCI standards compliance, fixing this error.\n"); | 
|  | 782 | pci_write_config_dword(dev, 0x4C, pcic); | 
|  | 783 | pci_read_config_dword(dev, 0x84, &pcic); | 
|  | 784 | pcic |= (1<<23);	/* Required in this mode */ | 
|  | 785 | pci_write_config_dword(dev, 0x84, pcic); | 
|  | 786 | } | 
|  | 787 | } | 
|  | 788 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD,	PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering ); | 
| Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 789 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD,	PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering ); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 790 |  | 
|  | 791 | /* | 
|  | 792 | *	DreamWorks provided workaround for Dunord I-3000 problem | 
|  | 793 | * | 
|  | 794 | *	This card decodes and responds to addresses not apparently | 
|  | 795 | *	assigned to it. We force a larger allocation to ensure that | 
|  | 796 | *	nothing gets put too close to it. | 
|  | 797 | */ | 
|  | 798 | static void __devinit quirk_dunord ( struct pci_dev * dev ) | 
|  | 799 | { | 
|  | 800 | struct resource *r = &dev->resource [1]; | 
|  | 801 | r->start = 0; | 
|  | 802 | r->end = 0xffffff; | 
|  | 803 | } | 
|  | 804 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD,	PCI_DEVICE_ID_DUNORD_I3000,	quirk_dunord ); | 
|  | 805 |  | 
|  | 806 | /* | 
|  | 807 | * i82380FB mobile docking controller: its PCI-to-PCI bridge | 
|  | 808 | * is subtractive decoding (transparent), and does indicate this | 
|  | 809 | * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80 | 
|  | 810 | * instead of 0x01. | 
|  | 811 | */ | 
|  | 812 | static void __devinit quirk_transparent_bridge(struct pci_dev *dev) | 
|  | 813 | { | 
|  | 814 | dev->transparent = 1; | 
|  | 815 | } | 
|  | 816 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82380FB,	quirk_transparent_bridge ); | 
|  | 817 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA,	0x605,	quirk_transparent_bridge ); | 
|  | 818 |  | 
|  | 819 | /* | 
|  | 820 | * Common misconfiguration of the MediaGX/Geode PCI master that will | 
|  | 821 | * reduce PCI bandwidth from 70MB/s to 25MB/s.  See the GXM/GXLV/GX1 | 
|  | 822 | * datasheets found at http://www.national.com/ds/GX for info on what | 
|  | 823 | * these bits do.  <christer@weinigel.se> | 
|  | 824 | */ | 
| Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 825 | static void quirk_mediagx_master(struct pci_dev *dev) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 826 | { | 
|  | 827 | u8 reg; | 
|  | 828 | pci_read_config_byte(dev, 0x41, ®); | 
|  | 829 | if (reg & 2) { | 
|  | 830 | reg &= ~2; | 
|  | 831 | printk(KERN_INFO "PCI: Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg); | 
|  | 832 | pci_write_config_byte(dev, 0x41, reg); | 
|  | 833 | } | 
|  | 834 | } | 
|  | 835 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX,	PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master ); | 
| Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 836 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX,	PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master ); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 837 |  | 
|  | 838 | /* | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 839 | *	Ensure C0 rev restreaming is off. This is normally done by | 
|  | 840 | *	the BIOS but in the odd case it is not the results are corruption | 
|  | 841 | *	hence the presence of a Linux check | 
|  | 842 | */ | 
| Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 843 | static void quirk_disable_pxb(struct pci_dev *pdev) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 844 | { | 
|  | 845 | u16 config; | 
|  | 846 | u8 rev; | 
|  | 847 |  | 
|  | 848 | pci_read_config_byte(pdev, PCI_REVISION_ID, &rev); | 
|  | 849 | if (rev != 0x04)		/* Only C0 requires this */ | 
|  | 850 | return; | 
|  | 851 | pci_read_config_word(pdev, 0x40, &config); | 
|  | 852 | if (config & (1<<6)) { | 
|  | 853 | config &= ~(1<<6); | 
|  | 854 | pci_write_config_word(pdev, 0x40, config); | 
|  | 855 | printk(KERN_INFO "PCI: C0 revision 450NX. Disabling PCI restreaming.\n"); | 
|  | 856 | } | 
|  | 857 | } | 
|  | 858 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82454NX,	quirk_disable_pxb ); | 
| Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 859 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82454NX,	quirk_disable_pxb ); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 860 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 861 |  | 
| Conke Hu | ab17443 | 2006-12-19 13:11:37 -0800 | [diff] [blame] | 862 | static void __devinit quirk_sb600_sata(struct pci_dev *pdev) | 
|  | 863 | { | 
|  | 864 | /* set sb600 sata to ahci mode */ | 
|  | 865 | if ((pdev->class >> 8) == PCI_CLASS_STORAGE_IDE) { | 
|  | 866 | u8 tmp; | 
|  | 867 |  | 
|  | 868 | pci_read_config_byte(pdev, 0x40, &tmp); | 
|  | 869 | pci_write_config_byte(pdev, 0x40, tmp|1); | 
|  | 870 | pci_write_config_byte(pdev, 0x9, 1); | 
|  | 871 | pci_write_config_byte(pdev, 0xa, 6); | 
|  | 872 | pci_write_config_byte(pdev, 0x40, tmp); | 
|  | 873 |  | 
| Conke Hu | c9f8947 | 2007-01-09 05:32:51 -0500 | [diff] [blame] | 874 | pdev->class = PCI_CLASS_STORAGE_SATA_AHCI; | 
| Conke Hu | ab17443 | 2006-12-19 13:11:37 -0800 | [diff] [blame] | 875 | } | 
|  | 876 | } | 
|  | 877 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_sb600_sata); | 
|  | 878 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 879 | /* | 
|  | 880 | *	Serverworks CSB5 IDE does not fully support native mode | 
|  | 881 | */ | 
|  | 882 | static void __devinit quirk_svwks_csb5ide(struct pci_dev *pdev) | 
|  | 883 | { | 
|  | 884 | u8 prog; | 
|  | 885 | pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog); | 
|  | 886 | if (prog & 5) { | 
|  | 887 | prog &= ~5; | 
|  | 888 | pdev->class &= ~5; | 
|  | 889 | pci_write_config_byte(pdev, PCI_CLASS_PROG, prog); | 
| Alan Cox | 368c73d | 2006-10-04 00:41:26 +0100 | [diff] [blame] | 890 | /* PCI layer will sort out resources */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 891 | } | 
|  | 892 | } | 
| Alan Cox | 368c73d | 2006-10-04 00:41:26 +0100 | [diff] [blame] | 893 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide ); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 894 |  | 
|  | 895 | /* | 
|  | 896 | *	Intel 82801CAM ICH3-M datasheet says IDE modes must be the same | 
|  | 897 | */ | 
|  | 898 | static void __init quirk_ide_samemode(struct pci_dev *pdev) | 
|  | 899 | { | 
|  | 900 | u8 prog; | 
|  | 901 |  | 
|  | 902 | pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog); | 
|  | 903 |  | 
|  | 904 | if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) { | 
|  | 905 | printk(KERN_INFO "PCI: IDE mode mismatch; forcing legacy mode\n"); | 
|  | 906 | prog &= ~5; | 
|  | 907 | pdev->class &= ~5; | 
|  | 908 | pci_write_config_byte(pdev, PCI_CLASS_PROG, prog); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 909 | } | 
|  | 910 | } | 
| Alan Cox | 368c73d | 2006-10-04 00:41:26 +0100 | [diff] [blame] | 911 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 912 |  | 
|  | 913 | /* This was originally an Alpha specific thing, but it really fits here. | 
|  | 914 | * The i82375 PCI/EISA bridge appears as non-classified. Fix that. | 
|  | 915 | */ | 
|  | 916 | static void __init quirk_eisa_bridge(struct pci_dev *dev) | 
|  | 917 | { | 
|  | 918 | dev->class = PCI_CLASS_BRIDGE_EISA << 8; | 
|  | 919 | } | 
|  | 920 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82375,	quirk_eisa_bridge ); | 
|  | 921 |  | 
|  | 922 | /* | 
| Johannes Goecke | 7daa0c4 | 2006-04-20 02:43:17 -0700 | [diff] [blame] | 923 | * On the MSI-K8T-Neo2Fir Board, the internal Soundcard is disabled | 
|  | 924 | * when a PCI-Soundcard is added. The BIOS only gives Options | 
|  | 925 | * "Disabled" and "AUTO". This Quirk Sets the corresponding | 
|  | 926 | * Register-Value to enable the Soundcard. | 
| Chris Wedgwood | bd91fde | 2006-06-05 00:13:21 -0700 | [diff] [blame] | 927 | * | 
|  | 928 | * FIXME: Presently this quirk will run on anything that has an 8237 | 
|  | 929 | * which isn't correct, we need to check DMI tables or something in | 
|  | 930 | * order to make sure it only runs on the MSI-K8T-Neo2Fir.  Because it | 
|  | 931 | * runs everywhere at present we suppress the printk output in most | 
|  | 932 | * irrelevant cases. | 
| Johannes Goecke | 7daa0c4 | 2006-04-20 02:43:17 -0700 | [diff] [blame] | 933 | */ | 
| Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 934 | static void k8t_sound_hostbridge(struct pci_dev *dev) | 
| Johannes Goecke | 7daa0c4 | 2006-04-20 02:43:17 -0700 | [diff] [blame] | 935 | { | 
|  | 936 | unsigned char val; | 
|  | 937 |  | 
| Johannes Goecke | 7daa0c4 | 2006-04-20 02:43:17 -0700 | [diff] [blame] | 938 | pci_read_config_byte(dev, 0x50, &val); | 
|  | 939 | if (val == 0x88 || val == 0xc8) { | 
| Chris Wedgwood | bd91fde | 2006-06-05 00:13:21 -0700 | [diff] [blame] | 940 | /* Assume it's probably a MSI-K8T-Neo2Fir */ | 
|  | 941 | printk(KERN_INFO "PCI: MSI-K8T-Neo2Fir, attempting to turn soundcard ON\n"); | 
| Johannes Goecke | 7daa0c4 | 2006-04-20 02:43:17 -0700 | [diff] [blame] | 942 | pci_write_config_byte(dev, 0x50, val & (~0x40)); | 
|  | 943 |  | 
|  | 944 | /* Verify the Change for Status output */ | 
|  | 945 | pci_read_config_byte(dev, 0x50, &val); | 
|  | 946 | if (val & 0x40) | 
| Chris Wedgwood | bd91fde | 2006-06-05 00:13:21 -0700 | [diff] [blame] | 947 | printk(KERN_INFO "PCI: MSI-K8T-Neo2Fir, soundcard still off\n"); | 
| Johannes Goecke | 7daa0c4 | 2006-04-20 02:43:17 -0700 | [diff] [blame] | 948 | else | 
| Chris Wedgwood | bd91fde | 2006-06-05 00:13:21 -0700 | [diff] [blame] | 949 | printk(KERN_INFO "PCI: MSI-K8T-Neo2Fir, soundcard on\n"); | 
| Johannes Goecke | 7daa0c4 | 2006-04-20 02:43:17 -0700 | [diff] [blame] | 950 | } | 
| Johannes Goecke | 7daa0c4 | 2006-04-20 02:43:17 -0700 | [diff] [blame] | 951 | } | 
|  | 952 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, k8t_sound_hostbridge); | 
| Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 953 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, k8t_sound_hostbridge); | 
| Johannes Goecke | 7daa0c4 | 2006-04-20 02:43:17 -0700 | [diff] [blame] | 954 |  | 
|  | 955 | /* | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 956 | * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge | 
|  | 957 | * is not activated. The myth is that Asus said that they do not want the | 
|  | 958 | * users to be irritated by just another PCI Device in the Win98 device | 
|  | 959 | * manager. (see the file prog/hotplug/README.p4b in the lm_sensors | 
|  | 960 | * package 2.7.0 for details) | 
|  | 961 | * | 
|  | 962 | * The SMBus PCI Device can be activated by setting a bit in the ICH LPC | 
|  | 963 | * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it | 
|  | 964 | * becomes necessary to do this tweak in two steps -- I've chosen the Host | 
|  | 965 | * bridge as trigger. | 
|  | 966 | */ | 
| Vivek Goyal | 9d24a81 | 2007-01-11 01:52:44 +0100 | [diff] [blame] | 967 | static int asus_hides_smbus; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 968 |  | 
|  | 969 | static void __init asus_hides_smbus_hostbridge(struct pci_dev *dev) | 
|  | 970 | { | 
|  | 971 | if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) { | 
|  | 972 | if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB) | 
|  | 973 | switch(dev->subsystem_device) { | 
| Jean Delvare | a00db37 | 2005-06-29 17:04:06 +0200 | [diff] [blame] | 974 | case 0x8025: /* P4B-LX */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 975 | case 0x8070: /* P4B */ | 
|  | 976 | case 0x8088: /* P4B533 */ | 
|  | 977 | case 0x1626: /* L3C notebook */ | 
|  | 978 | asus_hides_smbus = 1; | 
|  | 979 | } | 
| Jean Delvare | 2f2d39d | 2007-01-05 11:23:15 +0100 | [diff] [blame] | 980 | else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 981 | switch(dev->subsystem_device) { | 
|  | 982 | case 0x80b1: /* P4GE-V */ | 
|  | 983 | case 0x80b2: /* P4PE */ | 
|  | 984 | case 0x8093: /* P4B533-V */ | 
|  | 985 | asus_hides_smbus = 1; | 
|  | 986 | } | 
| Jean Delvare | 2f2d39d | 2007-01-05 11:23:15 +0100 | [diff] [blame] | 987 | else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 988 | switch(dev->subsystem_device) { | 
|  | 989 | case 0x8030: /* P4T533 */ | 
|  | 990 | asus_hides_smbus = 1; | 
|  | 991 | } | 
| Jean Delvare | 2f2d39d | 2007-01-05 11:23:15 +0100 | [diff] [blame] | 992 | else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 993 | switch (dev->subsystem_device) { | 
|  | 994 | case 0x8070: /* P4G8X Deluxe */ | 
|  | 995 | asus_hides_smbus = 1; | 
|  | 996 | } | 
| Jean Delvare | 2f2d39d | 2007-01-05 11:23:15 +0100 | [diff] [blame] | 997 | else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH) | 
| Jean Delvare | 321311a | 2006-07-31 08:53:15 +0200 | [diff] [blame] | 998 | switch (dev->subsystem_device) { | 
|  | 999 | case 0x80c9: /* PU-DLS */ | 
|  | 1000 | asus_hides_smbus = 1; | 
|  | 1001 | } | 
| Jean Delvare | 2f2d39d | 2007-01-05 11:23:15 +0100 | [diff] [blame] | 1002 | else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1003 | switch (dev->subsystem_device) { | 
|  | 1004 | case 0x1751: /* M2N notebook */ | 
|  | 1005 | case 0x1821: /* M5N notebook */ | 
|  | 1006 | asus_hides_smbus = 1; | 
|  | 1007 | } | 
| Jean Delvare | 2f2d39d | 2007-01-05 11:23:15 +0100 | [diff] [blame] | 1008 | else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1009 | switch (dev->subsystem_device) { | 
|  | 1010 | case 0x184b: /* W1N notebook */ | 
|  | 1011 | case 0x186a: /* M6Ne notebook */ | 
|  | 1012 | asus_hides_smbus = 1; | 
|  | 1013 | } | 
| Jean Delvare | 2f2d39d | 2007-01-05 11:23:15 +0100 | [diff] [blame] | 1014 | else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB) | 
| Jean Delvare | 2e45785 | 2007-01-05 09:17:56 +0100 | [diff] [blame] | 1015 | switch (dev->subsystem_device) { | 
|  | 1016 | case 0x80f2: /* P4P800-X */ | 
|  | 1017 | asus_hides_smbus = 1; | 
|  | 1018 | } | 
| Jean Delvare | 2f2d39d | 2007-01-05 11:23:15 +0100 | [diff] [blame] | 1019 | else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB) | 
| R.Marek@sh.cvut.cz | acc0663 | 2005-09-29 08:35:41 +0000 | [diff] [blame] | 1020 | switch (dev->subsystem_device) { | 
|  | 1021 | case 0x1882: /* M6V notebook */ | 
| Jean Delvare | 2d1e1c7 | 2006-04-01 16:46:35 +0200 | [diff] [blame] | 1022 | case 0x1977: /* A6VA notebook */ | 
| R.Marek@sh.cvut.cz | acc0663 | 2005-09-29 08:35:41 +0000 | [diff] [blame] | 1023 | asus_hides_smbus = 1; | 
|  | 1024 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1025 | } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) { | 
|  | 1026 | if (dev->device ==  PCI_DEVICE_ID_INTEL_82855PM_HB) | 
|  | 1027 | switch(dev->subsystem_device) { | 
|  | 1028 | case 0x088C: /* HP Compaq nc8000 */ | 
|  | 1029 | case 0x0890: /* HP Compaq nc6000 */ | 
|  | 1030 | asus_hides_smbus = 1; | 
|  | 1031 | } | 
| Jean Delvare | 2f2d39d | 2007-01-05 11:23:15 +0100 | [diff] [blame] | 1032 | else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1033 | switch (dev->subsystem_device) { | 
|  | 1034 | case 0x12bc: /* HP D330L */ | 
| Jean Delvare | e3b1bd5 | 2005-09-21 22:26:31 +0200 | [diff] [blame] | 1035 | case 0x12bd: /* HP D530 */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1036 | asus_hides_smbus = 1; | 
|  | 1037 | } | 
| Jean Delvare | 2f2d39d | 2007-01-05 11:23:15 +0100 | [diff] [blame] | 1038 | else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB) | 
| tomek@koprowski.org | 3c0a654 | 2006-02-19 18:03:24 +0100 | [diff] [blame] | 1039 | switch (dev->subsystem_device) { | 
|  | 1040 | case 0x099c: /* HP Compaq nx6110 */ | 
|  | 1041 | asus_hides_smbus = 1; | 
|  | 1042 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1043 | } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_TOSHIBA)) { | 
|  | 1044 | if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB) | 
|  | 1045 | switch(dev->subsystem_device) { | 
|  | 1046 | case 0x0001: /* Toshiba Satellite A40 */ | 
|  | 1047 | asus_hides_smbus = 1; | 
|  | 1048 | } | 
| Jean Delvare | 2f2d39d | 2007-01-05 11:23:15 +0100 | [diff] [blame] | 1049 | else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB) | 
| Daniele Gaffuri | e96e2f1 | 2005-07-29 12:15:46 -0700 | [diff] [blame] | 1050 | switch(dev->subsystem_device) { | 
|  | 1051 | case 0x0001: /* Toshiba Tecra M2 */ | 
|  | 1052 | asus_hides_smbus = 1; | 
|  | 1053 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1054 | } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) { | 
|  | 1055 | if (dev->device ==  PCI_DEVICE_ID_INTEL_82855PM_HB) | 
|  | 1056 | switch(dev->subsystem_device) { | 
|  | 1057 | case 0xC00C: /* Samsung P35 notebook */ | 
|  | 1058 | asus_hides_smbus = 1; | 
|  | 1059 | } | 
| Rumen Ivanov Zarev | c87f883 | 2005-09-06 13:39:32 -0700 | [diff] [blame] | 1060 | } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) { | 
|  | 1061 | if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB) | 
|  | 1062 | switch(dev->subsystem_device) { | 
|  | 1063 | case 0x0058: /* Compaq Evo N620c */ | 
|  | 1064 | asus_hides_smbus = 1; | 
|  | 1065 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1066 | } | 
|  | 1067 | } | 
|  | 1068 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82845_HB,	asus_hides_smbus_hostbridge ); | 
|  | 1069 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82845G_HB,	asus_hides_smbus_hostbridge ); | 
|  | 1070 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82850_HB,	asus_hides_smbus_hostbridge ); | 
|  | 1071 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82865_HB,	asus_hides_smbus_hostbridge ); | 
|  | 1072 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_7205_0,	asus_hides_smbus_hostbridge ); | 
| Jean Delvare | 321311a | 2006-07-31 08:53:15 +0200 | [diff] [blame] | 1073 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_E7501_MCH,	asus_hides_smbus_hostbridge ); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1074 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82855PM_HB,	asus_hides_smbus_hostbridge ); | 
|  | 1075 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82855GM_HB,	asus_hides_smbus_hostbridge ); | 
| R.Marek@sh.cvut.cz | acc0663 | 2005-09-29 08:35:41 +0000 | [diff] [blame] | 1076 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge ); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1077 |  | 
| Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 1078 | static void asus_hides_smbus_lpc(struct pci_dev *dev) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1079 | { | 
|  | 1080 | u16 val; | 
|  | 1081 |  | 
|  | 1082 | if (likely(!asus_hides_smbus)) | 
|  | 1083 | return; | 
|  | 1084 |  | 
|  | 1085 | pci_read_config_word(dev, 0xF2, &val); | 
|  | 1086 | if (val & 0x8) { | 
|  | 1087 | pci_write_config_word(dev, 0xF2, val & (~0x8)); | 
|  | 1088 | pci_read_config_word(dev, 0xF2, &val); | 
|  | 1089 | if (val & 0x8) | 
|  | 1090 | printk(KERN_INFO "PCI: i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val); | 
|  | 1091 | else | 
|  | 1092 | printk(KERN_INFO "PCI: Enabled i801 SMBus device\n"); | 
|  | 1093 | } | 
|  | 1094 | } | 
|  | 1095 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801DB_0,	asus_hides_smbus_lpc ); | 
|  | 1096 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801BA_0,	asus_hides_smbus_lpc ); | 
| Jean Delvare | 321311a | 2006-07-31 08:53:15 +0200 | [diff] [blame] | 1097 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801CA_0,	asus_hides_smbus_lpc ); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1098 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801CA_12,	asus_hides_smbus_lpc ); | 
|  | 1099 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801DB_12,	asus_hides_smbus_lpc ); | 
|  | 1100 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801EB_0,	asus_hides_smbus_lpc ); | 
| Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 1101 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801DB_0,	asus_hides_smbus_lpc ); | 
|  | 1102 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801BA_0,	asus_hides_smbus_lpc ); | 
|  | 1103 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801CA_0,	asus_hides_smbus_lpc ); | 
|  | 1104 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801CA_12,	asus_hides_smbus_lpc ); | 
|  | 1105 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801DB_12,	asus_hides_smbus_lpc ); | 
|  | 1106 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801EB_0,	asus_hides_smbus_lpc ); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1107 |  | 
| Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 1108 | static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev) | 
| R.Marek@sh.cvut.cz | acc0663 | 2005-09-29 08:35:41 +0000 | [diff] [blame] | 1109 | { | 
|  | 1110 | u32 val, rcba; | 
|  | 1111 | void __iomem *base; | 
|  | 1112 |  | 
|  | 1113 | if (likely(!asus_hides_smbus)) | 
|  | 1114 | return; | 
|  | 1115 | pci_read_config_dword(dev, 0xF0, &rcba); | 
|  | 1116 | base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000); /* use bits 31:14, 16 kB aligned */ | 
|  | 1117 | if (base == NULL) return; | 
|  | 1118 | val=readl(base + 0x3418); /* read the Function Disable register, dword mode only */ | 
|  | 1119 | writel(val & 0xFFFFFFF7, base + 0x3418); /* enable the SMBus device */ | 
|  | 1120 | iounmap(base); | 
|  | 1121 | printk(KERN_INFO "PCI: Enabled ICH6/i801 SMBus device\n"); | 
|  | 1122 | } | 
|  | 1123 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH6_1,	asus_hides_smbus_lpc_ich6 ); | 
| Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 1124 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH6_1,	asus_hides_smbus_lpc_ich6 ); | 
| Carl-Daniel Hailfinger | ce007ea | 2006-05-15 09:44:33 -0700 | [diff] [blame] | 1125 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1126 | /* | 
|  | 1127 | * SiS 96x south bridge: BIOS typically hides SMBus device... | 
|  | 1128 | */ | 
| Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 1129 | static void quirk_sis_96x_smbus(struct pci_dev *dev) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1130 | { | 
|  | 1131 | u8 val = 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1132 | pci_read_config_byte(dev, 0x77, &val); | 
| Mark M. Hoffman | 2f5c33b | 2007-01-08 22:11:29 -0500 | [diff] [blame] | 1133 | if (val & 0x10) { | 
|  | 1134 | printk(KERN_INFO "Enabling SiS 96x SMBus.\n"); | 
|  | 1135 | pci_write_config_byte(dev, 0x77, val & ~0x10); | 
|  | 1136 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1137 | } | 
| Adrian Bunk | c30ca1d | 2006-12-19 05:13:15 +0100 | [diff] [blame] | 1138 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_961,		quirk_sis_96x_smbus ); | 
|  | 1139 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_962,		quirk_sis_96x_smbus ); | 
|  | 1140 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_963,		quirk_sis_96x_smbus ); | 
|  | 1141 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_LPC,		quirk_sis_96x_smbus ); | 
|  | 1142 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_961,		quirk_sis_96x_smbus ); | 
|  | 1143 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_962,		quirk_sis_96x_smbus ); | 
|  | 1144 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_963,		quirk_sis_96x_smbus ); | 
|  | 1145 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_LPC,		quirk_sis_96x_smbus ); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1146 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1147 | /* | 
|  | 1148 | * ... This is further complicated by the fact that some SiS96x south | 
|  | 1149 | * bridges pretend to be 85C503/5513 instead.  In that case see if we | 
|  | 1150 | * spotted a compatible north bridge to make sure. | 
|  | 1151 | * (pci_find_device doesn't work yet) | 
|  | 1152 | * | 
|  | 1153 | * We can also enable the sis96x bit in the discovery register.. | 
|  | 1154 | */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1155 | #define SIS_DETECT_REGISTER 0x40 | 
|  | 1156 |  | 
| Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 1157 | static void quirk_sis_503(struct pci_dev *dev) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1158 | { | 
|  | 1159 | u8 reg; | 
|  | 1160 | u16 devid; | 
|  | 1161 |  | 
|  | 1162 | pci_read_config_byte(dev, SIS_DETECT_REGISTER, ®); | 
|  | 1163 | pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6)); | 
|  | 1164 | pci_read_config_word(dev, PCI_DEVICE_ID, &devid); | 
|  | 1165 | if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) { | 
|  | 1166 | pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg); | 
|  | 1167 | return; | 
|  | 1168 | } | 
|  | 1169 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1170 | /* | 
| Mark M. Hoffman | 2f5c33b | 2007-01-08 22:11:29 -0500 | [diff] [blame] | 1171 | * Ok, it now shows up as a 96x.. run the 96x quirk by | 
|  | 1172 | * hand in case it has already been processed. | 
|  | 1173 | * (depends on link order, which is apparently not guaranteed) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1174 | */ | 
|  | 1175 | dev->device = devid; | 
| Mark M. Hoffman | 2f5c33b | 2007-01-08 22:11:29 -0500 | [diff] [blame] | 1176 | quirk_sis_96x_smbus(dev); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1177 | } | 
| Adrian Bunk | c30ca1d | 2006-12-19 05:13:15 +0100 | [diff] [blame] | 1178 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_503,		quirk_sis_503 ); | 
|  | 1179 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_503,		quirk_sis_503 ); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1180 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1181 |  | 
| Bauke Jan Douma | e5548e9 | 2006-02-28 21:44:36 +0100 | [diff] [blame] | 1182 | /* | 
|  | 1183 | * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller | 
|  | 1184 | * and MC97 modem controller are disabled when a second PCI soundcard is | 
|  | 1185 | * present. This patch, tweaking the VT8237 ISA bridge, enables them. | 
|  | 1186 | * -- bjd | 
|  | 1187 | */ | 
| Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 1188 | static void asus_hides_ac97_lpc(struct pci_dev *dev) | 
| Bauke Jan Douma | e5548e9 | 2006-02-28 21:44:36 +0100 | [diff] [blame] | 1189 | { | 
|  | 1190 | u8 val; | 
|  | 1191 | int asus_hides_ac97 = 0; | 
|  | 1192 |  | 
|  | 1193 | if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) { | 
|  | 1194 | if (dev->device == PCI_DEVICE_ID_VIA_8237) | 
|  | 1195 | asus_hides_ac97 = 1; | 
|  | 1196 | } | 
|  | 1197 |  | 
|  | 1198 | if (!asus_hides_ac97) | 
|  | 1199 | return; | 
|  | 1200 |  | 
|  | 1201 | pci_read_config_byte(dev, 0x50, &val); | 
|  | 1202 | if (val & 0xc0) { | 
|  | 1203 | pci_write_config_byte(dev, 0x50, val & (~0xc0)); | 
|  | 1204 | pci_read_config_byte(dev, 0x50, &val); | 
|  | 1205 | if (val & 0xc0) | 
|  | 1206 | printk(KERN_INFO "PCI: onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n", val); | 
|  | 1207 | else | 
|  | 1208 | printk(KERN_INFO "PCI: enabled onboard AC97/MC97 devices\n"); | 
|  | 1209 | } | 
|  | 1210 | } | 
|  | 1211 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc ); | 
| Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 1212 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc ); | 
|  | 1213 |  | 
| Tejun Heo | 7796705 | 2006-08-19 03:54:39 +0900 | [diff] [blame] | 1214 | #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE) | 
| Alan Cox | 15e0c69 | 2006-07-12 15:05:41 +0100 | [diff] [blame] | 1215 |  | 
|  | 1216 | /* | 
|  | 1217 | *	If we are using libata we can drive this chip properly but must | 
|  | 1218 | *	do this early on to make the additional device appear during | 
|  | 1219 | *	the PCI scanning. | 
|  | 1220 | */ | 
| Tejun Heo | 5ee2ae7 | 2007-02-26 20:16:13 +0900 | [diff] [blame] | 1221 | static void quirk_jmicron_ata(struct pci_dev *pdev) | 
| Alan Cox | 15e0c69 | 2006-07-12 15:05:41 +0100 | [diff] [blame] | 1222 | { | 
| Tejun Heo | e34bb37 | 2007-02-26 20:24:03 +0900 | [diff] [blame] | 1223 | u32 conf1, conf5, class; | 
| Alan Cox | 15e0c69 | 2006-07-12 15:05:41 +0100 | [diff] [blame] | 1224 | u8 hdr; | 
|  | 1225 |  | 
|  | 1226 | /* Only poke fn 0 */ | 
|  | 1227 | if (PCI_FUNC(pdev->devfn)) | 
|  | 1228 | return; | 
|  | 1229 |  | 
| Tejun Heo | 5ee2ae7 | 2007-02-26 20:16:13 +0900 | [diff] [blame] | 1230 | pci_read_config_dword(pdev, 0x40, &conf1); | 
|  | 1231 | pci_read_config_dword(pdev, 0x80, &conf5); | 
| Alan Cox | 15e0c69 | 2006-07-12 15:05:41 +0100 | [diff] [blame] | 1232 |  | 
| Tejun Heo | 5ee2ae7 | 2007-02-26 20:16:13 +0900 | [diff] [blame] | 1233 | conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */ | 
|  | 1234 | conf5 &= ~(1 << 24);  /* Clear bit 24 */ | 
| Alan Cox | 15e0c69 | 2006-07-12 15:05:41 +0100 | [diff] [blame] | 1235 |  | 
| Tejun Heo | 5ee2ae7 | 2007-02-26 20:16:13 +0900 | [diff] [blame] | 1236 | switch (pdev->device) { | 
|  | 1237 | case PCI_DEVICE_ID_JMICRON_JMB360: | 
|  | 1238 | /* The controller should be in single function ahci mode */ | 
|  | 1239 | conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */ | 
|  | 1240 | break; | 
| Alan Cox | 15e0c69 | 2006-07-12 15:05:41 +0100 | [diff] [blame] | 1241 |  | 
| Tejun Heo | 5ee2ae7 | 2007-02-26 20:16:13 +0900 | [diff] [blame] | 1242 | case PCI_DEVICE_ID_JMICRON_JMB365: | 
|  | 1243 | case PCI_DEVICE_ID_JMICRON_JMB366: | 
|  | 1244 | /* Redirect IDE second PATA port to the right spot */ | 
|  | 1245 | conf5 |= (1 << 24); | 
|  | 1246 | /* Fall through */ | 
|  | 1247 | case PCI_DEVICE_ID_JMICRON_JMB361: | 
|  | 1248 | case PCI_DEVICE_ID_JMICRON_JMB363: | 
|  | 1249 | /* Enable dual function mode, AHCI on fn 0, IDE fn1 */ | 
|  | 1250 | /* Set the class codes correctly and then direct IDE 0 */ | 
|  | 1251 | conf1 |= 0x00C2A102; /* Set 1, 8, 13, 15, 17, 22, 23 */ | 
|  | 1252 | break; | 
|  | 1253 |  | 
|  | 1254 | case PCI_DEVICE_ID_JMICRON_JMB368: | 
|  | 1255 | /* The controller should be in single function IDE mode */ | 
|  | 1256 | conf1 |= 0x00C00000; /* Set 22, 23 */ | 
|  | 1257 | break; | 
| Alan Cox | 15e0c69 | 2006-07-12 15:05:41 +0100 | [diff] [blame] | 1258 | } | 
| Tejun Heo | 5ee2ae7 | 2007-02-26 20:16:13 +0900 | [diff] [blame] | 1259 |  | 
|  | 1260 | pci_write_config_dword(pdev, 0x40, conf1); | 
|  | 1261 | pci_write_config_dword(pdev, 0x80, conf5); | 
|  | 1262 |  | 
|  | 1263 | /* Update pdev accordingly */ | 
|  | 1264 | pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr); | 
|  | 1265 | pdev->hdr_type = hdr & 0x7f; | 
|  | 1266 | pdev->multifunction = !!(hdr & 0x80); | 
| Tejun Heo | e34bb37 | 2007-02-26 20:24:03 +0900 | [diff] [blame] | 1267 |  | 
|  | 1268 | pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class); | 
|  | 1269 | pdev->class = class >> 8; | 
| Alan Cox | 15e0c69 | 2006-07-12 15:05:41 +0100 | [diff] [blame] | 1270 | } | 
| Tejun Heo | 5ee2ae7 | 2007-02-26 20:16:13 +0900 | [diff] [blame] | 1271 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata); | 
|  | 1272 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata); | 
|  | 1273 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata); | 
|  | 1274 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata); | 
|  | 1275 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata); | 
|  | 1276 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata); | 
|  | 1277 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata); | 
|  | 1278 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata); | 
|  | 1279 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata); | 
|  | 1280 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata); | 
|  | 1281 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata); | 
|  | 1282 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata); | 
| Alan Cox | 15e0c69 | 2006-07-12 15:05:41 +0100 | [diff] [blame] | 1283 |  | 
|  | 1284 | #endif | 
|  | 1285 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1286 | #ifdef CONFIG_X86_IO_APIC | 
|  | 1287 | static void __init quirk_alder_ioapic(struct pci_dev *pdev) | 
|  | 1288 | { | 
|  | 1289 | int i; | 
|  | 1290 |  | 
|  | 1291 | if ((pdev->class >> 8) != 0xff00) | 
|  | 1292 | return; | 
|  | 1293 |  | 
|  | 1294 | /* the first BAR is the location of the IO APIC...we must | 
|  | 1295 | * not touch this (and it's already covered by the fixmap), so | 
|  | 1296 | * forcibly insert it into the resource tree */ | 
|  | 1297 | if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0)) | 
|  | 1298 | insert_resource(&iomem_resource, &pdev->resource[0]); | 
|  | 1299 |  | 
|  | 1300 | /* The next five BARs all seem to be rubbish, so just clean | 
|  | 1301 | * them out */ | 
|  | 1302 | for (i=1; i < 6; i++) { | 
|  | 1303 | memset(&pdev->resource[i], 0, sizeof(pdev->resource[i])); | 
|  | 1304 | } | 
|  | 1305 |  | 
|  | 1306 | } | 
|  | 1307 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_EESSC,	quirk_alder_ioapic ); | 
|  | 1308 | #endif | 
|  | 1309 |  | 
| Jesse Barnes | 2bd0fa3 | 2005-12-13 03:05:03 -0500 | [diff] [blame] | 1310 | enum ide_combined_type { COMBINED = 0, IDE = 1, LIBATA = 2 }; | 
|  | 1311 | /* Defaults to combined */ | 
|  | 1312 | static enum ide_combined_type combined_mode; | 
|  | 1313 |  | 
|  | 1314 | static int __init combined_setup(char *str) | 
|  | 1315 | { | 
|  | 1316 | if (!strncmp(str, "ide", 3)) | 
|  | 1317 | combined_mode = IDE; | 
|  | 1318 | else if (!strncmp(str, "libata", 6)) | 
|  | 1319 | combined_mode = LIBATA; | 
|  | 1320 | else /* "combined" or anything else defaults to old behavior */ | 
|  | 1321 | combined_mode = COMBINED; | 
|  | 1322 |  | 
|  | 1323 | return 1; | 
|  | 1324 | } | 
|  | 1325 | __setup("combined_mode=", combined_setup); | 
|  | 1326 |  | 
| Tejun Heo | 7796705 | 2006-08-19 03:54:39 +0900 | [diff] [blame] | 1327 | #ifdef CONFIG_SATA_INTEL_COMBINED | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1328 | static void __devinit quirk_intel_ide_combined(struct pci_dev *pdev) | 
|  | 1329 | { | 
|  | 1330 | u8 prog, comb, tmp; | 
|  | 1331 | int ich = 0; | 
|  | 1332 |  | 
|  | 1333 | /* | 
|  | 1334 | * Narrow down to Intel SATA PCI devices. | 
|  | 1335 | */ | 
|  | 1336 | switch (pdev->device) { | 
|  | 1337 | /* PCI ids taken from drivers/scsi/ata_piix.c */ | 
|  | 1338 | case 0x24d1: | 
|  | 1339 | case 0x24df: | 
|  | 1340 | case 0x25a3: | 
|  | 1341 | case 0x25b0: | 
|  | 1342 | ich = 5; | 
|  | 1343 | break; | 
|  | 1344 | case 0x2651: | 
|  | 1345 | case 0x2652: | 
|  | 1346 | case 0x2653: | 
| Jason Gaston | c368ca4 | 2005-04-16 15:24:44 -0700 | [diff] [blame] | 1347 | case 0x2680:	/* ESB2 */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1348 | ich = 6; | 
|  | 1349 | break; | 
|  | 1350 | case 0x27c0: | 
|  | 1351 | case 0x27c4: | 
|  | 1352 | ich = 7; | 
|  | 1353 | break; | 
| Jason Gaston | 012b265 | 2006-01-17 12:28:48 -0800 | [diff] [blame] | 1354 | case 0x2828:	/* ICH8M */ | 
|  | 1355 | ich = 8; | 
|  | 1356 | break; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1357 | default: | 
|  | 1358 | /* we do not handle this PCI device */ | 
|  | 1359 | return; | 
|  | 1360 | } | 
|  | 1361 |  | 
|  | 1362 | /* | 
|  | 1363 | * Read combined mode register. | 
|  | 1364 | */ | 
|  | 1365 | pci_read_config_byte(pdev, 0x90, &tmp);	/* combined mode reg */ | 
|  | 1366 |  | 
|  | 1367 | if (ich == 5) { | 
|  | 1368 | tmp &= 0x6;  /* interesting bits 2:1, PATA primary/secondary */ | 
|  | 1369 | if (tmp == 0x4)		/* bits 10x */ | 
|  | 1370 | comb = (1 << 0);	/* SATA port 0, PATA port 1 */ | 
|  | 1371 | else if (tmp == 0x6)	/* bits 11x */ | 
|  | 1372 | comb = (1 << 2);	/* PATA port 0, SATA port 1 */ | 
|  | 1373 | else | 
|  | 1374 | return;			/* not in combined mode */ | 
|  | 1375 | } else { | 
| Jason Gaston | 012b265 | 2006-01-17 12:28:48 -0800 | [diff] [blame] | 1376 | WARN_ON((ich != 6) && (ich != 7) && (ich != 8)); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1377 | tmp &= 0x3;  /* interesting bits 1:0 */ | 
|  | 1378 | if (tmp & (1 << 0)) | 
|  | 1379 | comb = (1 << 2);	/* PATA port 0, SATA port 1 */ | 
|  | 1380 | else if (tmp & (1 << 1)) | 
|  | 1381 | comb = (1 << 0);	/* SATA port 0, PATA port 1 */ | 
|  | 1382 | else | 
|  | 1383 | return;			/* not in combined mode */ | 
|  | 1384 | } | 
|  | 1385 |  | 
|  | 1386 | /* | 
|  | 1387 | * Read programming interface register. | 
|  | 1388 | * (Tells us if it's legacy or native mode) | 
|  | 1389 | */ | 
|  | 1390 | pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog); | 
|  | 1391 |  | 
|  | 1392 | /* if SATA port is in native mode, we're ok. */ | 
|  | 1393 | if (prog & comb) | 
|  | 1394 | return; | 
|  | 1395 |  | 
| Jesse Barnes | 2bd0fa3 | 2005-12-13 03:05:03 -0500 | [diff] [blame] | 1396 | /* Don't reserve any so the IDE driver can get them (but only if | 
|  | 1397 | * combined_mode=ide). | 
|  | 1398 | */ | 
|  | 1399 | if (combined_mode == IDE) | 
|  | 1400 | return; | 
|  | 1401 |  | 
|  | 1402 | /* Grab them both for libata if combined_mode=libata. */ | 
|  | 1403 | if (combined_mode == LIBATA) { | 
|  | 1404 | request_region(0x1f0, 8, "libata");	/* port 0 */ | 
|  | 1405 | request_region(0x170, 8, "libata");	/* port 1 */ | 
|  | 1406 | return; | 
|  | 1407 | } | 
|  | 1408 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1409 | /* SATA port is in legacy mode.  Reserve port so that | 
|  | 1410 | * IDE driver does not attempt to use it.  If request_region | 
|  | 1411 | * fails, it will be obvious at boot time, so we don't bother | 
|  | 1412 | * checking return values. | 
|  | 1413 | */ | 
|  | 1414 | if (comb == (1 << 0)) | 
|  | 1415 | request_region(0x1f0, 8, "libata");	/* port 0 */ | 
|  | 1416 | else | 
|  | 1417 | request_region(0x170, 8, "libata");	/* port 1 */ | 
|  | 1418 | } | 
|  | 1419 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,    PCI_ANY_ID,	  quirk_intel_ide_combined ); | 
| Tejun Heo | 7796705 | 2006-08-19 03:54:39 +0900 | [diff] [blame] | 1420 | #endif /* CONFIG_SATA_INTEL_COMBINED */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1421 |  | 
|  | 1422 |  | 
|  | 1423 | int pcie_mch_quirk; | 
| Adrian Bunk | c30ca1d | 2006-12-19 05:13:15 +0100 | [diff] [blame] | 1424 | EXPORT_SYMBOL(pcie_mch_quirk); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1425 |  | 
|  | 1426 | static void __devinit quirk_pcie_mch(struct pci_dev *pdev) | 
|  | 1427 | { | 
|  | 1428 | pcie_mch_quirk = 1; | 
|  | 1429 | } | 
|  | 1430 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_E7520_MCH,	quirk_pcie_mch ); | 
|  | 1431 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_E7320_MCH,	quirk_pcie_mch ); | 
|  | 1432 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_E7525_MCH,	quirk_pcie_mch ); | 
|  | 1433 |  | 
| Kristen Accardi | 4602b88 | 2005-08-16 15:15:58 -0700 | [diff] [blame] | 1434 |  | 
|  | 1435 | /* | 
|  | 1436 | * It's possible for the MSI to get corrupted if shpc and acpi | 
|  | 1437 | * are used together on certain PXH-based systems. | 
|  | 1438 | */ | 
|  | 1439 | static void __devinit quirk_pcie_pxh(struct pci_dev *dev) | 
|  | 1440 | { | 
| Eric W. Biederman | f5f2b13 | 2007-03-05 00:30:07 -0800 | [diff] [blame] | 1441 | pci_msi_off(dev); | 
|  | 1442 |  | 
| Kristen Accardi | 4602b88 | 2005-08-16 15:15:58 -0700 | [diff] [blame] | 1443 | dev->no_msi = 1; | 
|  | 1444 |  | 
|  | 1445 | printk(KERN_WARNING "PCI: PXH quirk detected, " | 
|  | 1446 | "disabling MSI for SHPC device\n"); | 
|  | 1447 | } | 
|  | 1448 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_PXHD_0,	quirk_pcie_pxh); | 
|  | 1449 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_PXHD_1,	quirk_pcie_pxh); | 
|  | 1450 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_PXH_0,	quirk_pcie_pxh); | 
|  | 1451 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_PXH_1,	quirk_pcie_pxh); | 
|  | 1452 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_PXHV,	quirk_pcie_pxh); | 
|  | 1453 |  | 
| Kristen Carlson Accardi | ffadcc2 | 2006-07-12 08:59:00 -0700 | [diff] [blame] | 1454 | /* | 
|  | 1455 | * Some Intel PCI Express chipsets have trouble with downstream | 
|  | 1456 | * device power management. | 
|  | 1457 | */ | 
|  | 1458 | static void quirk_intel_pcie_pm(struct pci_dev * dev) | 
|  | 1459 | { | 
|  | 1460 | pci_pm_d3_delay = 120; | 
|  | 1461 | dev->no_d1d2 = 1; | 
|  | 1462 | } | 
|  | 1463 |  | 
|  | 1464 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x25e2, quirk_intel_pcie_pm); | 
|  | 1465 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x25e3, quirk_intel_pcie_pm); | 
|  | 1466 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x25e4, quirk_intel_pcie_pm); | 
|  | 1467 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x25e5, quirk_intel_pcie_pm); | 
|  | 1468 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x25e6, quirk_intel_pcie_pm); | 
|  | 1469 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x25e7, quirk_intel_pcie_pm); | 
|  | 1470 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x25f7, quirk_intel_pcie_pm); | 
|  | 1471 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x25f8, quirk_intel_pcie_pm); | 
|  | 1472 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x25f9, quirk_intel_pcie_pm); | 
|  | 1473 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x25fa, quirk_intel_pcie_pm); | 
|  | 1474 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x2601, quirk_intel_pcie_pm); | 
|  | 1475 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x2602, quirk_intel_pcie_pm); | 
|  | 1476 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x2603, quirk_intel_pcie_pm); | 
|  | 1477 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x2604, quirk_intel_pcie_pm); | 
|  | 1478 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x2605, quirk_intel_pcie_pm); | 
|  | 1479 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x2606, quirk_intel_pcie_pm); | 
|  | 1480 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x2607, quirk_intel_pcie_pm); | 
|  | 1481 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x2608, quirk_intel_pcie_pm); | 
|  | 1482 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x2609, quirk_intel_pcie_pm); | 
|  | 1483 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x260a, quirk_intel_pcie_pm); | 
|  | 1484 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x260b, quirk_intel_pcie_pm); | 
| Kristen Accardi | 4602b88 | 2005-08-16 15:15:58 -0700 | [diff] [blame] | 1485 |  | 
| Sergei Shtylyov | 33dced2 | 2007-02-07 18:18:45 +0100 | [diff] [blame] | 1486 | /* | 
|  | 1487 | * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size | 
|  | 1488 | * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes. | 
|  | 1489 | * Re-allocate the region if needed... | 
|  | 1490 | */ | 
|  | 1491 | static void __init quirk_tc86c001_ide(struct pci_dev *dev) | 
|  | 1492 | { | 
|  | 1493 | struct resource *r = &dev->resource[0]; | 
|  | 1494 |  | 
|  | 1495 | if (r->start & 0x8) { | 
|  | 1496 | r->start = 0; | 
|  | 1497 | r->end = 0xf; | 
|  | 1498 | } | 
|  | 1499 | } | 
|  | 1500 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2, | 
|  | 1501 | PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE, | 
|  | 1502 | quirk_tc86c001_ide); | 
|  | 1503 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1504 | static void __devinit quirk_netmos(struct pci_dev *dev) | 
|  | 1505 | { | 
|  | 1506 | unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4; | 
|  | 1507 | unsigned int num_serial = dev->subsystem_device & 0xf; | 
|  | 1508 |  | 
|  | 1509 | /* | 
|  | 1510 | * These Netmos parts are multiport serial devices with optional | 
|  | 1511 | * parallel ports.  Even when parallel ports are present, they | 
|  | 1512 | * are identified as class SERIAL, which means the serial driver | 
|  | 1513 | * will claim them.  To prevent this, mark them as class OTHER. | 
|  | 1514 | * These combo devices should be claimed by parport_serial. | 
|  | 1515 | * | 
|  | 1516 | * The subdevice ID is of the form 0x00PS, where <P> is the number | 
|  | 1517 | * of parallel ports and <S> is the number of serial ports. | 
|  | 1518 | */ | 
|  | 1519 | switch (dev->device) { | 
|  | 1520 | case PCI_DEVICE_ID_NETMOS_9735: | 
|  | 1521 | case PCI_DEVICE_ID_NETMOS_9745: | 
|  | 1522 | case PCI_DEVICE_ID_NETMOS_9835: | 
|  | 1523 | case PCI_DEVICE_ID_NETMOS_9845: | 
|  | 1524 | case PCI_DEVICE_ID_NETMOS_9855: | 
|  | 1525 | if ((dev->class >> 8) == PCI_CLASS_COMMUNICATION_SERIAL && | 
|  | 1526 | num_parallel) { | 
|  | 1527 | printk(KERN_INFO "PCI: Netmos %04x (%u parallel, " | 
|  | 1528 | "%u serial); changing class SERIAL to OTHER " | 
|  | 1529 | "(use parport_serial)\n", | 
|  | 1530 | dev->device, num_parallel, num_serial); | 
|  | 1531 | dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) | | 
|  | 1532 | (dev->class & 0xff); | 
|  | 1533 | } | 
|  | 1534 | } | 
|  | 1535 | } | 
|  | 1536 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID, quirk_netmos); | 
|  | 1537 |  | 
| Bjorn Helgaas | 16a7474 | 2006-04-05 08:47:00 -0400 | [diff] [blame] | 1538 | static void __devinit quirk_e100_interrupt(struct pci_dev *dev) | 
|  | 1539 | { | 
|  | 1540 | u16 command; | 
|  | 1541 | u32 bar; | 
|  | 1542 | u8 __iomem *csr; | 
|  | 1543 | u8 cmd_hi; | 
|  | 1544 |  | 
|  | 1545 | switch (dev->device) { | 
|  | 1546 | /* PCI IDs taken from drivers/net/e100.c */ | 
|  | 1547 | case 0x1029: | 
|  | 1548 | case 0x1030 ... 0x1034: | 
|  | 1549 | case 0x1038 ... 0x103E: | 
|  | 1550 | case 0x1050 ... 0x1057: | 
|  | 1551 | case 0x1059: | 
|  | 1552 | case 0x1064 ... 0x106B: | 
|  | 1553 | case 0x1091 ... 0x1095: | 
|  | 1554 | case 0x1209: | 
|  | 1555 | case 0x1229: | 
|  | 1556 | case 0x2449: | 
|  | 1557 | case 0x2459: | 
|  | 1558 | case 0x245D: | 
|  | 1559 | case 0x27DC: | 
|  | 1560 | break; | 
|  | 1561 | default: | 
|  | 1562 | return; | 
|  | 1563 | } | 
|  | 1564 |  | 
|  | 1565 | /* | 
|  | 1566 | * Some firmware hands off the e100 with interrupts enabled, | 
|  | 1567 | * which can cause a flood of interrupts if packets are | 
|  | 1568 | * received before the driver attaches to the device.  So | 
|  | 1569 | * disable all e100 interrupts here.  The driver will | 
|  | 1570 | * re-enable them when it's ready. | 
|  | 1571 | */ | 
|  | 1572 | pci_read_config_word(dev, PCI_COMMAND, &command); | 
|  | 1573 | pci_read_config_dword(dev, PCI_BASE_ADDRESS_0, &bar); | 
|  | 1574 |  | 
|  | 1575 | if (!(command & PCI_COMMAND_MEMORY) || !bar) | 
|  | 1576 | return; | 
|  | 1577 |  | 
|  | 1578 | csr = ioremap(bar, 8); | 
|  | 1579 | if (!csr) { | 
|  | 1580 | printk(KERN_WARNING "PCI: Can't map %s e100 registers\n", | 
|  | 1581 | pci_name(dev)); | 
|  | 1582 | return; | 
|  | 1583 | } | 
|  | 1584 |  | 
|  | 1585 | cmd_hi = readb(csr + 3); | 
|  | 1586 | if (cmd_hi == 0) { | 
|  | 1587 | printk(KERN_WARNING "PCI: Firmware left %s e100 interrupts " | 
|  | 1588 | "enabled, disabling\n", pci_name(dev)); | 
|  | 1589 | writeb(1, csr + 3); | 
|  | 1590 | } | 
|  | 1591 |  | 
|  | 1592 | iounmap(csr); | 
|  | 1593 | } | 
|  | 1594 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, quirk_e100_interrupt); | 
| Ivan Kokshaysky | a5312e2 | 2005-11-01 01:43:56 +0300 | [diff] [blame] | 1595 |  | 
|  | 1596 | static void __devinit fixup_rev1_53c810(struct pci_dev* dev) | 
|  | 1597 | { | 
|  | 1598 | /* rev 1 ncr53c810 chips don't set the class at all which means | 
|  | 1599 | * they don't get their resources remapped. Fix that here. | 
|  | 1600 | */ | 
|  | 1601 |  | 
|  | 1602 | if (dev->class == PCI_CLASS_NOT_DEFINED) { | 
|  | 1603 | printk(KERN_INFO "NCR 53c810 rev 1 detected, setting PCI class.\n"); | 
|  | 1604 | dev->class = PCI_CLASS_STORAGE_SCSI; | 
|  | 1605 | } | 
|  | 1606 | } | 
|  | 1607 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810); | 
|  | 1608 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1609 | static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f, struct pci_fixup *end) | 
|  | 1610 | { | 
|  | 1611 | while (f < end) { | 
|  | 1612 | if ((f->vendor == dev->vendor || f->vendor == (u16) PCI_ANY_ID) && | 
|  | 1613 | (f->device == dev->device || f->device == (u16) PCI_ANY_ID)) { | 
|  | 1614 | pr_debug("PCI: Calling quirk %p for %s\n", f->hook, pci_name(dev)); | 
|  | 1615 | f->hook(dev); | 
|  | 1616 | } | 
|  | 1617 | f++; | 
|  | 1618 | } | 
|  | 1619 | } | 
|  | 1620 |  | 
|  | 1621 | extern struct pci_fixup __start_pci_fixups_early[]; | 
|  | 1622 | extern struct pci_fixup __end_pci_fixups_early[]; | 
|  | 1623 | extern struct pci_fixup __start_pci_fixups_header[]; | 
|  | 1624 | extern struct pci_fixup __end_pci_fixups_header[]; | 
|  | 1625 | extern struct pci_fixup __start_pci_fixups_final[]; | 
|  | 1626 | extern struct pci_fixup __end_pci_fixups_final[]; | 
|  | 1627 | extern struct pci_fixup __start_pci_fixups_enable[]; | 
|  | 1628 | extern struct pci_fixup __end_pci_fixups_enable[]; | 
| Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 1629 | extern struct pci_fixup __start_pci_fixups_resume[]; | 
|  | 1630 | extern struct pci_fixup __end_pci_fixups_resume[]; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1631 |  | 
|  | 1632 |  | 
|  | 1633 | void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev) | 
|  | 1634 | { | 
|  | 1635 | struct pci_fixup *start, *end; | 
|  | 1636 |  | 
|  | 1637 | switch(pass) { | 
|  | 1638 | case pci_fixup_early: | 
|  | 1639 | start = __start_pci_fixups_early; | 
|  | 1640 | end = __end_pci_fixups_early; | 
|  | 1641 | break; | 
|  | 1642 |  | 
|  | 1643 | case pci_fixup_header: | 
|  | 1644 | start = __start_pci_fixups_header; | 
|  | 1645 | end = __end_pci_fixups_header; | 
|  | 1646 | break; | 
|  | 1647 |  | 
|  | 1648 | case pci_fixup_final: | 
|  | 1649 | start = __start_pci_fixups_final; | 
|  | 1650 | end = __end_pci_fixups_final; | 
|  | 1651 | break; | 
|  | 1652 |  | 
|  | 1653 | case pci_fixup_enable: | 
|  | 1654 | start = __start_pci_fixups_enable; | 
|  | 1655 | end = __end_pci_fixups_enable; | 
|  | 1656 | break; | 
|  | 1657 |  | 
| Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 1658 | case pci_fixup_resume: | 
|  | 1659 | start = __start_pci_fixups_resume; | 
|  | 1660 | end = __end_pci_fixups_resume; | 
|  | 1661 | break; | 
|  | 1662 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1663 | default: | 
|  | 1664 | /* stupid compiler warning, you would think with an enum... */ | 
|  | 1665 | return; | 
|  | 1666 | } | 
|  | 1667 | pci_do_fixups(dev, start, end); | 
|  | 1668 | } | 
| Adrian Bunk | c30ca1d | 2006-12-19 05:13:15 +0100 | [diff] [blame] | 1669 | EXPORT_SYMBOL(pci_fixup_device); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1670 |  | 
| Daniel Yeisley | 9d26512 | 2005-12-05 07:06:43 -0500 | [diff] [blame] | 1671 | /* Enable 1k I/O space granularity on the Intel P64H2 */ | 
|  | 1672 | static void __devinit quirk_p64h2_1k_io(struct pci_dev *dev) | 
|  | 1673 | { | 
|  | 1674 | u16 en1k; | 
|  | 1675 | u8 io_base_lo, io_limit_lo; | 
|  | 1676 | unsigned long base, limit; | 
|  | 1677 | struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES; | 
|  | 1678 |  | 
|  | 1679 | pci_read_config_word(dev, 0x40, &en1k); | 
|  | 1680 |  | 
|  | 1681 | if (en1k & 0x200) { | 
|  | 1682 | printk(KERN_INFO "PCI: Enable I/O Space to 1 KB Granularity\n"); | 
|  | 1683 |  | 
|  | 1684 | pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo); | 
|  | 1685 | pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo); | 
|  | 1686 | base = (io_base_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8; | 
|  | 1687 | limit = (io_limit_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8; | 
|  | 1688 |  | 
|  | 1689 | if (base <= limit) { | 
|  | 1690 | res->start = base; | 
|  | 1691 | res->end = limit + 0x3ff; | 
|  | 1692 | } | 
|  | 1693 | } | 
|  | 1694 | } | 
|  | 1695 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	0x1460,		quirk_p64h2_1k_io); | 
|  | 1696 |  | 
| Daniel Yeisley | 15a260d | 2006-12-21 14:34:57 -0500 | [diff] [blame] | 1697 | /* Fix the IOBL_ADR for 1k I/O space granularity on the Intel P64H2 | 
|  | 1698 | * The IOBL_ADR gets re-written to 4k boundaries in pci_setup_bridge() | 
|  | 1699 | * in drivers/pci/setup-bus.c | 
|  | 1700 | */ | 
|  | 1701 | static void __devinit quirk_p64h2_1k_io_fix_iobl(struct pci_dev *dev) | 
|  | 1702 | { | 
|  | 1703 | u16 en1k, iobl_adr, iobl_adr_1k; | 
|  | 1704 | struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES; | 
|  | 1705 |  | 
|  | 1706 | pci_read_config_word(dev, 0x40, &en1k); | 
|  | 1707 |  | 
|  | 1708 | if (en1k & 0x200) { | 
|  | 1709 | pci_read_config_word(dev, PCI_IO_BASE, &iobl_adr); | 
|  | 1710 |  | 
|  | 1711 | iobl_adr_1k = iobl_adr | (res->start >> 8) | (res->end & 0xfc00); | 
|  | 1712 |  | 
|  | 1713 | if (iobl_adr != iobl_adr_1k) { | 
|  | 1714 | printk(KERN_INFO "PCI: Fixing P64H2 IOBL_ADR from 0x%x to 0x%x for 1 KB Granularity\n", | 
|  | 1715 | iobl_adr,iobl_adr_1k); | 
|  | 1716 | pci_write_config_word(dev, PCI_IO_BASE, iobl_adr_1k); | 
|  | 1717 | } | 
|  | 1718 | } | 
|  | 1719 | } | 
|  | 1720 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x1460,		quirk_p64h2_1k_io_fix_iobl); | 
|  | 1721 |  | 
| Brice Goglin | cf34a8e | 2006-06-13 14:35:42 -0400 | [diff] [blame] | 1722 | /* Under some circumstances, AER is not linked with extended capabilities. | 
|  | 1723 | * Force it to be linked by setting the corresponding control bit in the | 
|  | 1724 | * config space. | 
|  | 1725 | */ | 
| Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 1726 | static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev) | 
| Brice Goglin | cf34a8e | 2006-06-13 14:35:42 -0400 | [diff] [blame] | 1727 | { | 
|  | 1728 | uint8_t b; | 
|  | 1729 | if (pci_read_config_byte(dev, 0xf41, &b) == 0) { | 
|  | 1730 | if (!(b & 0x20)) { | 
|  | 1731 | pci_write_config_byte(dev, 0xf41, b | 0x20); | 
|  | 1732 | printk(KERN_INFO | 
|  | 1733 | "PCI: Linking AER extended capability on %s\n", | 
|  | 1734 | pci_name(dev)); | 
|  | 1735 | } | 
|  | 1736 | } | 
|  | 1737 | } | 
|  | 1738 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA,  PCI_DEVICE_ID_NVIDIA_CK804_PCIE, | 
|  | 1739 | quirk_nvidia_ck804_pcie_aer_ext_cap); | 
| Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 1740 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_NVIDIA,  PCI_DEVICE_ID_NVIDIA_CK804_PCIE, | 
|  | 1741 | quirk_nvidia_ck804_pcie_aer_ext_cap); | 
| Brice Goglin | cf34a8e | 2006-06-13 14:35:42 -0400 | [diff] [blame] | 1742 |  | 
| Brice Goglin | 3f79e10 | 2006-08-31 01:54:56 -0400 | [diff] [blame] | 1743 | #ifdef CONFIG_PCI_MSI | 
| Brice Goglin | 3f79e10 | 2006-08-31 01:54:56 -0400 | [diff] [blame] | 1744 | /* The Serverworks PCI-X chipset does not support MSI. We cannot easily rely | 
|  | 1745 | * on setting PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually | 
|  | 1746 | * some other busses controlled by the chipset even if Linux is not aware of it. | 
|  | 1747 | * Instead of setting the flag on all busses in the machine, simply disable MSI | 
|  | 1748 | * globally. | 
|  | 1749 | */ | 
|  | 1750 | static void __init quirk_svw_msi(struct pci_dev *dev) | 
|  | 1751 | { | 
| Michael Ellerman | 88187df | 2007-01-25 19:34:07 +1100 | [diff] [blame] | 1752 | pci_no_msi(); | 
|  | 1753 | printk(KERN_WARNING "PCI: MSI quirk detected. MSI deactivated.\n"); | 
| Brice Goglin | 3f79e10 | 2006-08-31 01:54:56 -0400 | [diff] [blame] | 1754 | } | 
|  | 1755 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_svw_msi); | 
|  | 1756 |  | 
|  | 1757 | /* Disable MSI on chipsets that are known to not support it */ | 
|  | 1758 | static void __devinit quirk_disable_msi(struct pci_dev *dev) | 
|  | 1759 | { | 
|  | 1760 | if (dev->subordinate) { | 
|  | 1761 | printk(KERN_WARNING "PCI: MSI quirk detected. " | 
|  | 1762 | "PCI_BUS_FLAGS_NO_MSI set for %s subordinate bus.\n", | 
|  | 1763 | pci_name(dev)); | 
|  | 1764 | dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI; | 
|  | 1765 | } | 
|  | 1766 | } | 
|  | 1767 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi); | 
| Brice Goglin | 6397c75 | 2006-08-31 01:55:32 -0400 | [diff] [blame] | 1768 |  | 
|  | 1769 | /* Go through the list of Hypertransport capabilities and | 
|  | 1770 | * return 1 if a HT MSI capability is found and enabled */ | 
|  | 1771 | static int __devinit msi_ht_cap_enabled(struct pci_dev *dev) | 
|  | 1772 | { | 
| Michael Ellerman | 7a38050 | 2006-11-22 18:26:21 +1100 | [diff] [blame] | 1773 | int pos, ttl = 48; | 
|  | 1774 |  | 
|  | 1775 | pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING); | 
|  | 1776 | while (pos && ttl--) { | 
|  | 1777 | u8 flags; | 
|  | 1778 |  | 
|  | 1779 | if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS, | 
|  | 1780 | &flags) == 0) | 
|  | 1781 | { | 
|  | 1782 | printk(KERN_INFO "PCI: Found %s HT MSI Mapping on %s\n", | 
|  | 1783 | flags & HT_MSI_FLAGS_ENABLE ? | 
|  | 1784 | "enabled" : "disabled", pci_name(dev)); | 
|  | 1785 | return (flags & HT_MSI_FLAGS_ENABLE) != 0; | 
| Brice Goglin | 6397c75 | 2006-08-31 01:55:32 -0400 | [diff] [blame] | 1786 | } | 
| Michael Ellerman | 7a38050 | 2006-11-22 18:26:21 +1100 | [diff] [blame] | 1787 |  | 
|  | 1788 | pos = pci_find_next_ht_capability(dev, pos, | 
|  | 1789 | HT_CAPTYPE_MSI_MAPPING); | 
| Brice Goglin | 6397c75 | 2006-08-31 01:55:32 -0400 | [diff] [blame] | 1790 | } | 
|  | 1791 | return 0; | 
|  | 1792 | } | 
|  | 1793 |  | 
|  | 1794 | /* Check the hypertransport MSI mapping to know whether MSI is enabled or not */ | 
|  | 1795 | static void __devinit quirk_msi_ht_cap(struct pci_dev *dev) | 
|  | 1796 | { | 
|  | 1797 | if (dev->subordinate && !msi_ht_cap_enabled(dev)) { | 
|  | 1798 | printk(KERN_WARNING "PCI: MSI quirk detected. " | 
|  | 1799 | "MSI disabled on chipset %s.\n", | 
|  | 1800 | pci_name(dev)); | 
|  | 1801 | dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI; | 
|  | 1802 | } | 
|  | 1803 | } | 
|  | 1804 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE, | 
|  | 1805 | quirk_msi_ht_cap); | 
|  | 1806 |  | 
|  | 1807 | /* The nVidia CK804 chipset may have 2 HT MSI mappings. | 
|  | 1808 | * MSI are supported if the MSI capability set in any of these mappings. | 
|  | 1809 | */ | 
|  | 1810 | static void __devinit quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev) | 
|  | 1811 | { | 
|  | 1812 | struct pci_dev *pdev; | 
|  | 1813 |  | 
|  | 1814 | if (!dev->subordinate) | 
|  | 1815 | return; | 
|  | 1816 |  | 
|  | 1817 | /* check HT MSI cap on this chipset and the root one. | 
|  | 1818 | * a single one having MSI is enough to be sure that MSI are supported. | 
|  | 1819 | */ | 
| Alan Cox | 11f242f | 2006-10-10 14:39:00 -0700 | [diff] [blame] | 1820 | pdev = pci_get_slot(dev->bus, 0); | 
| Jesper Juhl | 9ac0ce8 | 2006-12-04 15:14:48 -0800 | [diff] [blame] | 1821 | if (!pdev) | 
|  | 1822 | return; | 
| David Rientjes | 0c875c2 | 2006-12-03 11:55:34 -0800 | [diff] [blame] | 1823 | if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) { | 
| Brice Goglin | 6397c75 | 2006-08-31 01:55:32 -0400 | [diff] [blame] | 1824 | printk(KERN_WARNING "PCI: MSI quirk detected. " | 
|  | 1825 | "MSI disabled on chipset %s.\n", | 
|  | 1826 | pci_name(dev)); | 
|  | 1827 | dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI; | 
|  | 1828 | } | 
| Alan Cox | 11f242f | 2006-10-10 14:39:00 -0700 | [diff] [blame] | 1829 | pci_dev_put(pdev); | 
| Brice Goglin | 6397c75 | 2006-08-31 01:55:32 -0400 | [diff] [blame] | 1830 | } | 
|  | 1831 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE, | 
|  | 1832 | quirk_nvidia_ck804_msi_ht_cap); | 
| Brice Goglin | 3f79e10 | 2006-08-31 01:54:56 -0400 | [diff] [blame] | 1833 | #endif /* CONFIG_PCI_MSI */ |