blob: 4d1f2f28409439d118a552f97103bb861bc55946 [file] [log] [blame]
Vitaly Bordug902f3922006-09-21 22:31:26 +04001/*
2 * MPC8560 ADS Device Tree Source
3 *
Kumar Gala32f960e2008-04-17 01:28:15 -05004 * Copyright 2006, 2008 Freescale Semiconductor Inc.
Vitaly Bordug902f3922006-09-21 22:31:26 +04005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
10 */
11
Kumar Gala32f960e2008-04-17 01:28:15 -050012/dts-v1/;
Vitaly Bordug902f3922006-09-21 22:31:26 +040013
14/ {
15 model = "MPC8560ADS";
Kumar Gala52094872007-02-17 16:04:23 -060016 compatible = "MPC8560ADS", "MPC85xxADS";
Vitaly Bordug902f3922006-09-21 22:31:26 +040017 #address-cells = <1>;
18 #size-cells = <1>;
Vitaly Bordug902f3922006-09-21 22:31:26 +040019
Kumar Galaea082fa2007-12-12 01:46:12 -060020 aliases {
21 ethernet0 = &enet0;
22 ethernet1 = &enet1;
23 ethernet2 = &enet2;
24 ethernet3 = &enet3;
25 serial0 = &serial0;
26 serial1 = &serial1;
27 pci0 = &pci0;
28 };
29
Vitaly Bordug902f3922006-09-21 22:31:26 +040030 cpus {
Vitaly Bordug902f3922006-09-21 22:31:26 +040031 #address-cells = <1>;
32 #size-cells = <0>;
Vitaly Bordug902f3922006-09-21 22:31:26 +040033
34 PowerPC,8560@0 {
35 device_type = "cpu";
Kumar Gala32f960e2008-04-17 01:28:15 -050036 reg = <0x0>;
37 d-cache-line-size = <32>; // 32 bytes
38 i-cache-line-size = <32>; // 32 bytes
39 d-cache-size = <0x8000>; // L1, 32K
40 i-cache-size = <0x8000>; // L1, 32K
41 timebase-frequency = <82500000>;
42 bus-frequency = <330000000>;
43 clock-frequency = <825000000>;
Vitaly Bordug902f3922006-09-21 22:31:26 +040044 };
45 };
46
47 memory {
48 device_type = "memory";
Kumar Gala32f960e2008-04-17 01:28:15 -050049 reg = <0x0 0x10000000>;
Vitaly Bordug902f3922006-09-21 22:31:26 +040050 };
51
52 soc8560@e0000000 {
53 #address-cells = <1>;
54 #size-cells = <1>;
Vitaly Bordug902f3922006-09-21 22:31:26 +040055 device_type = "soc";
Kim Phillipscf0d19f2008-07-29 15:29:24 -050056 compatible = "simple-bus";
Kumar Gala32f960e2008-04-17 01:28:15 -050057 ranges = <0x0 0xe0000000 0x100000>;
58 reg = <0xe0000000 0x200>;
59 bus-frequency = <330000000>;
Vitaly Bordug902f3922006-09-21 22:31:26 +040060
Dave Jiang50cf6702007-05-10 10:03:05 -070061 memory-controller@2000 {
62 compatible = "fsl,8540-memory-controller";
Kumar Gala32f960e2008-04-17 01:28:15 -050063 reg = <0x2000 0x1000>;
Dave Jiang50cf6702007-05-10 10:03:05 -070064 interrupt-parent = <&mpic>;
Kumar Gala32f960e2008-04-17 01:28:15 -050065 interrupts = <18 2>;
Dave Jiang50cf6702007-05-10 10:03:05 -070066 };
67
Kumar Galac0540652008-05-30 13:43:43 -050068 L2: l2-cache-controller@20000 {
Dave Jiang50cf6702007-05-10 10:03:05 -070069 compatible = "fsl,8540-l2-cache-controller";
Kumar Gala32f960e2008-04-17 01:28:15 -050070 reg = <0x20000 0x1000>;
71 cache-line-size = <32>; // 32 bytes
72 cache-size = <0x40000>; // L2, 256K
Dave Jiang50cf6702007-05-10 10:03:05 -070073 interrupt-parent = <&mpic>;
Kumar Gala32f960e2008-04-17 01:28:15 -050074 interrupts = <16 2>;
Dave Jiang50cf6702007-05-10 10:03:05 -070075 };
76
Kumar Galadee80552008-06-27 13:45:19 -050077 dma@21300 {
78 #address-cells = <1>;
79 #size-cells = <1>;
80 compatible = "fsl,mpc8560-dma", "fsl,eloplus-dma";
81 reg = <0x21300 0x4>;
82 ranges = <0x0 0x21100 0x200>;
83 cell-index = <0>;
84 dma-channel@0 {
85 compatible = "fsl,mpc8560-dma-channel",
86 "fsl,eloplus-dma-channel";
87 reg = <0x0 0x80>;
88 cell-index = <0>;
89 interrupt-parent = <&mpic>;
90 interrupts = <20 2>;
91 };
92 dma-channel@80 {
93 compatible = "fsl,mpc8560-dma-channel",
94 "fsl,eloplus-dma-channel";
95 reg = <0x80 0x80>;
96 cell-index = <1>;
97 interrupt-parent = <&mpic>;
98 interrupts = <21 2>;
99 };
100 dma-channel@100 {
101 compatible = "fsl,mpc8560-dma-channel",
102 "fsl,eloplus-dma-channel";
103 reg = <0x100 0x80>;
104 cell-index = <2>;
105 interrupt-parent = <&mpic>;
106 interrupts = <22 2>;
107 };
108 dma-channel@180 {
109 compatible = "fsl,mpc8560-dma-channel",
110 "fsl,eloplus-dma-channel";
111 reg = <0x180 0x80>;
112 cell-index = <3>;
113 interrupt-parent = <&mpic>;
114 interrupts = <23 2>;
115 };
116 };
117
Vitaly Bordug902f3922006-09-21 22:31:26 +0400118 mdio@24520 {
Vitaly Bordug902f3922006-09-21 22:31:26 +0400119 #address-cells = <1>;
120 #size-cells = <0>;
Kumar Galae77b28e2007-12-12 00:28:35 -0600121 compatible = "fsl,gianfar-mdio";
Kumar Gala32f960e2008-04-17 01:28:15 -0500122 reg = <0x24520 0x20>;
Kumar Galae77b28e2007-12-12 00:28:35 -0600123
Kumar Gala52094872007-02-17 16:04:23 -0600124 phy0: ethernet-phy@0 {
125 interrupt-parent = <&mpic>;
Kumar Galab533f8a2007-07-03 02:35:35 -0500126 interrupts = <5 1>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500127 reg = <0x0>;
Vitaly Bordug902f3922006-09-21 22:31:26 +0400128 device_type = "ethernet-phy";
129 };
Kumar Gala52094872007-02-17 16:04:23 -0600130 phy1: ethernet-phy@1 {
131 interrupt-parent = <&mpic>;
Kumar Galab533f8a2007-07-03 02:35:35 -0500132 interrupts = <5 1>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500133 reg = <0x1>;
Vitaly Bordug902f3922006-09-21 22:31:26 +0400134 device_type = "ethernet-phy";
135 };
Kumar Gala52094872007-02-17 16:04:23 -0600136 phy2: ethernet-phy@2 {
137 interrupt-parent = <&mpic>;
Kumar Galab533f8a2007-07-03 02:35:35 -0500138 interrupts = <7 1>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500139 reg = <0x2>;
Vitaly Bordug902f3922006-09-21 22:31:26 +0400140 device_type = "ethernet-phy";
141 };
Kumar Gala52094872007-02-17 16:04:23 -0600142 phy3: ethernet-phy@3 {
143 interrupt-parent = <&mpic>;
Kumar Galab533f8a2007-07-03 02:35:35 -0500144 interrupts = <7 1>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500145 reg = <0x3>;
Vitaly Bordug902f3922006-09-21 22:31:26 +0400146 device_type = "ethernet-phy";
147 };
148 };
149
Kumar Galae77b28e2007-12-12 00:28:35 -0600150 enet0: ethernet@24000 {
151 cell-index = <0>;
Vitaly Bordug902f3922006-09-21 22:31:26 +0400152 device_type = "network";
153 model = "TSEC";
154 compatible = "gianfar";
Kumar Gala32f960e2008-04-17 01:28:15 -0500155 reg = <0x24000 0x1000>;
Timur Tabieae98262007-06-22 14:33:15 -0500156 local-mac-address = [ 00 00 00 00 00 00 ];
Kumar Gala32f960e2008-04-17 01:28:15 -0500157 interrupts = <29 2 30 2 34 2>;
Kumar Gala52094872007-02-17 16:04:23 -0600158 interrupt-parent = <&mpic>;
159 phy-handle = <&phy0>;
Vitaly Bordug902f3922006-09-21 22:31:26 +0400160 };
161
Kumar Galae77b28e2007-12-12 00:28:35 -0600162 enet1: ethernet@25000 {
163 cell-index = <1>;
Vitaly Bordug902f3922006-09-21 22:31:26 +0400164 device_type = "network";
165 model = "TSEC";
166 compatible = "gianfar";
Kumar Gala32f960e2008-04-17 01:28:15 -0500167 reg = <0x25000 0x1000>;
Timur Tabieae98262007-06-22 14:33:15 -0500168 local-mac-address = [ 00 00 00 00 00 00 ];
Kumar Gala32f960e2008-04-17 01:28:15 -0500169 interrupts = <35 2 36 2 40 2>;
Kumar Gala52094872007-02-17 16:04:23 -0600170 interrupt-parent = <&mpic>;
171 phy-handle = <&phy1>;
Vitaly Bordug902f3922006-09-21 22:31:26 +0400172 };
173
Kumar Gala52094872007-02-17 16:04:23 -0600174 mpic: pic@40000 {
Vitaly Bordug902f3922006-09-21 22:31:26 +0400175 interrupt-controller;
176 #address-cells = <0>;
177 #interrupt-cells = <2>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500178 reg = <0x40000 0x40000>;
Kumar Galaacd4b712008-05-30 12:12:26 -0500179 compatible = "chrp,open-pic";
Vitaly Bordug902f3922006-09-21 22:31:26 +0400180 device_type = "open-pic";
181 };
182
Scott Wood8abc8f52007-10-08 16:08:51 -0500183 cpm@919c0 {
Vitaly Bordug902f3922006-09-21 22:31:26 +0400184 #address-cells = <1>;
185 #size-cells = <1>;
Scott Wood8abc8f52007-10-08 16:08:51 -0500186 compatible = "fsl,mpc8560-cpm", "fsl,cpm2";
Kumar Gala32f960e2008-04-17 01:28:15 -0500187 reg = <0x919c0 0x30>;
Scott Wood8abc8f52007-10-08 16:08:51 -0500188 ranges;
189
190 muram@80000 {
191 #address-cells = <1>;
192 #size-cells = <1>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500193 ranges = <0x0 0x80000 0x10000>;
Scott Wood8abc8f52007-10-08 16:08:51 -0500194
195 data@0 {
196 compatible = "fsl,cpm-muram-data";
Kumar Gala32f960e2008-04-17 01:28:15 -0500197 reg = <0x0 0x4000 0x9000 0x2000>;
Scott Wood8abc8f52007-10-08 16:08:51 -0500198 };
199 };
200
201 brg@919f0 {
202 compatible = "fsl,mpc8560-brg",
203 "fsl,cpm2-brg",
204 "fsl,cpm-brg";
Kumar Gala32f960e2008-04-17 01:28:15 -0500205 reg = <0x919f0 0x10 0x915f0 0x10>;
206 clock-frequency = <165000000>;
Scott Wood8abc8f52007-10-08 16:08:51 -0500207 };
Vitaly Bordug902f3922006-09-21 22:31:26 +0400208
Kumar Gala52094872007-02-17 16:04:23 -0600209 cpmpic: pic@90c00 {
Vitaly Bordug902f3922006-09-21 22:31:26 +0400210 interrupt-controller;
211 #address-cells = <0>;
212 #interrupt-cells = <2>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500213 interrupts = <46 2>;
Kumar Gala52094872007-02-17 16:04:23 -0600214 interrupt-parent = <&mpic>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500215 reg = <0x90c00 0x80>;
Scott Wood8abc8f52007-10-08 16:08:51 -0500216 compatible = "fsl,mpc8560-cpm-pic", "fsl,cpm2-pic";
Vitaly Bordug902f3922006-09-21 22:31:26 +0400217 };
218
Kumar Galaea082fa2007-12-12 01:46:12 -0600219 serial0: serial@91a00 {
Vitaly Bordug902f3922006-09-21 22:31:26 +0400220 device_type = "serial";
Scott Wood8abc8f52007-10-08 16:08:51 -0500221 compatible = "fsl,mpc8560-scc-uart",
222 "fsl,cpm2-scc-uart";
Kumar Gala32f960e2008-04-17 01:28:15 -0500223 reg = <0x91a00 0x20 0x88000 0x100>;
Scott Wood8abc8f52007-10-08 16:08:51 -0500224 fsl,cpm-brg = <1>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500225 fsl,cpm-command = <0x800000>;
226 current-speed = <115200>;
227 interrupts = <40 8>;
Kumar Gala52094872007-02-17 16:04:23 -0600228 interrupt-parent = <&cpmpic>;
Vitaly Bordug902f3922006-09-21 22:31:26 +0400229 };
230
Kumar Galaea082fa2007-12-12 01:46:12 -0600231 serial1: serial@91a20 {
Vitaly Bordug902f3922006-09-21 22:31:26 +0400232 device_type = "serial";
Scott Wood8abc8f52007-10-08 16:08:51 -0500233 compatible = "fsl,mpc8560-scc-uart",
234 "fsl,cpm2-scc-uart";
Kumar Gala32f960e2008-04-17 01:28:15 -0500235 reg = <0x91a20 0x20 0x88100 0x100>;
Scott Wood8abc8f52007-10-08 16:08:51 -0500236 fsl,cpm-brg = <2>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500237 fsl,cpm-command = <0x4a00000>;
238 current-speed = <115200>;
239 interrupts = <41 8>;
Kumar Gala52094872007-02-17 16:04:23 -0600240 interrupt-parent = <&cpmpic>;
Vitaly Bordug902f3922006-09-21 22:31:26 +0400241 };
242
Kumar Galae77b28e2007-12-12 00:28:35 -0600243 enet2: ethernet@91320 {
Vitaly Bordug902f3922006-09-21 22:31:26 +0400244 device_type = "network";
Scott Wood8abc8f52007-10-08 16:08:51 -0500245 compatible = "fsl,mpc8560-fcc-enet",
246 "fsl,cpm2-fcc-enet";
Kumar Gala32f960e2008-04-17 01:28:15 -0500247 reg = <0x91320 0x20 0x88500 0x100 0x913b0 0x1>;
Timur Tabieae98262007-06-22 14:33:15 -0500248 local-mac-address = [ 00 00 00 00 00 00 ];
Kumar Gala32f960e2008-04-17 01:28:15 -0500249 fsl,cpm-command = <0x16200300>;
250 interrupts = <33 8>;
Kumar Gala52094872007-02-17 16:04:23 -0600251 interrupt-parent = <&cpmpic>;
252 phy-handle = <&phy2>;
Vitaly Bordug902f3922006-09-21 22:31:26 +0400253 };
254
Kumar Galae77b28e2007-12-12 00:28:35 -0600255 enet3: ethernet@91340 {
Vitaly Bordug902f3922006-09-21 22:31:26 +0400256 device_type = "network";
Scott Wood8abc8f52007-10-08 16:08:51 -0500257 compatible = "fsl,mpc8560-fcc-enet",
258 "fsl,cpm2-fcc-enet";
Kumar Gala32f960e2008-04-17 01:28:15 -0500259 reg = <0x91340 0x20 0x88600 0x100 0x913d0 0x1>;
Timur Tabieae98262007-06-22 14:33:15 -0500260 local-mac-address = [ 00 00 00 00 00 00 ];
Kumar Gala32f960e2008-04-17 01:28:15 -0500261 fsl,cpm-command = <0x1a400300>;
262 interrupts = <34 8>;
Kumar Gala52094872007-02-17 16:04:23 -0600263 interrupt-parent = <&cpmpic>;
264 phy-handle = <&phy3>;
Vitaly Bordug902f3922006-09-21 22:31:26 +0400265 };
266 };
267 };
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500268
Kumar Galaea082fa2007-12-12 01:46:12 -0600269 pci0: pci@e0008000 {
270 cell-index = <0>;
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500271 #interrupt-cells = <1>;
272 #size-cells = <2>;
273 #address-cells = <3>;
274 compatible = "fsl,mpc8540-pcix", "fsl,mpc8540-pci";
275 device_type = "pci";
Kumar Gala32f960e2008-04-17 01:28:15 -0500276 reg = <0xe0008000 0x1000>;
277 clock-frequency = <66666666>;
278 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500279 interrupt-map = <
280
281 /* IDSEL 0x2 */
Kumar Gala32f960e2008-04-17 01:28:15 -0500282 0x1000 0x0 0x0 0x1 &mpic 0x1 0x1
283 0x1000 0x0 0x0 0x2 &mpic 0x2 0x1
284 0x1000 0x0 0x0 0x3 &mpic 0x3 0x1
285 0x1000 0x0 0x0 0x4 &mpic 0x4 0x1
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500286
287 /* IDSEL 0x3 */
Kumar Gala32f960e2008-04-17 01:28:15 -0500288 0x1800 0x0 0x0 0x1 &mpic 0x4 0x1
289 0x1800 0x0 0x0 0x2 &mpic 0x1 0x1
290 0x1800 0x0 0x0 0x3 &mpic 0x2 0x1
291 0x1800 0x0 0x0 0x4 &mpic 0x3 0x1
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500292
293 /* IDSEL 0x4 */
Kumar Gala32f960e2008-04-17 01:28:15 -0500294 0x2000 0x0 0x0 0x1 &mpic 0x3 0x1
295 0x2000 0x0 0x0 0x2 &mpic 0x4 0x1
296 0x2000 0x0 0x0 0x3 &mpic 0x1 0x1
297 0x2000 0x0 0x0 0x4 &mpic 0x2 0x1
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500298
299 /* IDSEL 0x5 */
Kumar Gala32f960e2008-04-17 01:28:15 -0500300 0x2800 0x0 0x0 0x1 &mpic 0x2 0x1
301 0x2800 0x0 0x0 0x2 &mpic 0x3 0x1
302 0x2800 0x0 0x0 0x3 &mpic 0x4 0x1
303 0x2800 0x0 0x0 0x4 &mpic 0x1 0x1
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500304
305 /* IDSEL 12 */
Kumar Gala32f960e2008-04-17 01:28:15 -0500306 0x6000 0x0 0x0 0x1 &mpic 0x1 0x1
307 0x6000 0x0 0x0 0x2 &mpic 0x2 0x1
308 0x6000 0x0 0x0 0x3 &mpic 0x3 0x1
309 0x6000 0x0 0x0 0x4 &mpic 0x4 0x1
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500310
311 /* IDSEL 13 */
Kumar Gala32f960e2008-04-17 01:28:15 -0500312 0x6800 0x0 0x0 0x1 &mpic 0x4 0x1
313 0x6800 0x0 0x0 0x2 &mpic 0x1 0x1
314 0x6800 0x0 0x0 0x3 &mpic 0x2 0x1
315 0x6800 0x0 0x0 0x4 &mpic 0x3 0x1
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500316
317 /* IDSEL 14*/
Kumar Gala32f960e2008-04-17 01:28:15 -0500318 0x7000 0x0 0x0 0x1 &mpic 0x3 0x1
319 0x7000 0x0 0x0 0x2 &mpic 0x4 0x1
320 0x7000 0x0 0x0 0x3 &mpic 0x1 0x1
321 0x7000 0x0 0x0 0x4 &mpic 0x2 0x1
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500322
323 /* IDSEL 15 */
Kumar Gala32f960e2008-04-17 01:28:15 -0500324 0x7800 0x0 0x0 0x1 &mpic 0x2 0x1
325 0x7800 0x0 0x0 0x2 &mpic 0x3 0x1
326 0x7800 0x0 0x0 0x3 &mpic 0x4 0x1
327 0x7800 0x0 0x0 0x4 &mpic 0x1 0x1
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500328
329 /* IDSEL 18 */
Kumar Gala32f960e2008-04-17 01:28:15 -0500330 0x9000 0x0 0x0 0x1 &mpic 0x1 0x1
331 0x9000 0x0 0x0 0x2 &mpic 0x2 0x1
332 0x9000 0x0 0x0 0x3 &mpic 0x3 0x1
333 0x9000 0x0 0x0 0x4 &mpic 0x4 0x1
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500334
335 /* IDSEL 19 */
Kumar Gala32f960e2008-04-17 01:28:15 -0500336 0x9800 0x0 0x0 0x1 &mpic 0x4 0x1
337 0x9800 0x0 0x0 0x2 &mpic 0x1 0x1
338 0x9800 0x0 0x0 0x3 &mpic 0x2 0x1
339 0x9800 0x0 0x0 0x4 &mpic 0x3 0x1
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500340
341 /* IDSEL 20 */
Kumar Gala32f960e2008-04-17 01:28:15 -0500342 0xa000 0x0 0x0 0x1 &mpic 0x3 0x1
343 0xa000 0x0 0x0 0x2 &mpic 0x4 0x1
344 0xa000 0x0 0x0 0x3 &mpic 0x1 0x1
345 0xa000 0x0 0x0 0x4 &mpic 0x2 0x1
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500346
347 /* IDSEL 21 */
Kumar Gala32f960e2008-04-17 01:28:15 -0500348 0xa800 0x0 0x0 0x1 &mpic 0x2 0x1
349 0xa800 0x0 0x0 0x2 &mpic 0x3 0x1
350 0xa800 0x0 0x0 0x3 &mpic 0x4 0x1
351 0xa800 0x0 0x0 0x4 &mpic 0x1 0x1>;
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500352
353 interrupt-parent = <&mpic>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500354 interrupts = <24 2>;
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500355 bus-range = <0 0>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500356 ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000
357 0x1000000 0x0 0x0 0xe2000000 0x0 0x1000000>;
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500358 };
Vitaly Bordug902f3922006-09-21 22:31:26 +0400359};