blob: d8539f56bd71eab4cbba4786789a7e44fdd5c49e [file] [log] [blame]
Lucille Sylvester51b764d2011-12-15 16:51:52 -07001/* Copyright (c) 2002,2007-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
Steve Mucklef132c6c2012-06-06 18:30:57 -070013#include <linux/module.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070014#include <linux/uaccess.h>
15#include <linux/vmalloc.h>
16#include <linux/ioctl.h>
17#include <linux/sched.h>
18
19#include <mach/socinfo.h>
20
21#include "kgsl.h"
22#include "kgsl_pwrscale.h"
23#include "kgsl_cffdump.h"
24#include "kgsl_sharedmem.h"
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -060025#include "kgsl_iommu.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070026
27#include "adreno.h"
28#include "adreno_pm4types.h"
29#include "adreno_debugfs.h"
30#include "adreno_postmortem.h"
31
Jeremy Gebbeneebc4612011-08-31 10:15:21 -070032#include "a2xx_reg.h"
Jordan Crouseb4d31bd2012-02-01 22:11:12 -070033#include "a3xx_reg.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070034
35#define DRIVER_VERSION_MAJOR 3
36#define DRIVER_VERSION_MINOR 1
37
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070038/* Adreno MH arbiter config*/
39#define ADRENO_CFG_MHARB \
40 (0x10 \
41 | (0 << MH_ARBITER_CONFIG__SAME_PAGE_GRANULARITY__SHIFT) \
42 | (1 << MH_ARBITER_CONFIG__L1_ARB_ENABLE__SHIFT) \
43 | (1 << MH_ARBITER_CONFIG__L1_ARB_HOLD_ENABLE__SHIFT) \
44 | (0 << MH_ARBITER_CONFIG__L2_ARB_CONTROL__SHIFT) \
45 | (1 << MH_ARBITER_CONFIG__PAGE_SIZE__SHIFT) \
46 | (1 << MH_ARBITER_CONFIG__TC_REORDER_ENABLE__SHIFT) \
47 | (1 << MH_ARBITER_CONFIG__TC_ARB_HOLD_ENABLE__SHIFT) \
48 | (0 << MH_ARBITER_CONFIG__IN_FLIGHT_LIMIT_ENABLE__SHIFT) \
49 | (0x8 << MH_ARBITER_CONFIG__IN_FLIGHT_LIMIT__SHIFT) \
50 | (1 << MH_ARBITER_CONFIG__CP_CLNT_ENABLE__SHIFT) \
51 | (1 << MH_ARBITER_CONFIG__VGT_CLNT_ENABLE__SHIFT) \
52 | (1 << MH_ARBITER_CONFIG__TC_CLNT_ENABLE__SHIFT) \
53 | (1 << MH_ARBITER_CONFIG__RB_CLNT_ENABLE__SHIFT) \
54 | (1 << MH_ARBITER_CONFIG__PA_CLNT_ENABLE__SHIFT))
55
56#define ADRENO_MMU_CONFIG \
57 (0x01 \
58 | (MMU_CONFIG << MH_MMU_CONFIG__RB_W_CLNT_BEHAVIOR__SHIFT) \
59 | (MMU_CONFIG << MH_MMU_CONFIG__CP_W_CLNT_BEHAVIOR__SHIFT) \
60 | (MMU_CONFIG << MH_MMU_CONFIG__CP_R0_CLNT_BEHAVIOR__SHIFT) \
61 | (MMU_CONFIG << MH_MMU_CONFIG__CP_R1_CLNT_BEHAVIOR__SHIFT) \
62 | (MMU_CONFIG << MH_MMU_CONFIG__CP_R2_CLNT_BEHAVIOR__SHIFT) \
63 | (MMU_CONFIG << MH_MMU_CONFIG__CP_R3_CLNT_BEHAVIOR__SHIFT) \
64 | (MMU_CONFIG << MH_MMU_CONFIG__CP_R4_CLNT_BEHAVIOR__SHIFT) \
65 | (MMU_CONFIG << MH_MMU_CONFIG__VGT_R0_CLNT_BEHAVIOR__SHIFT) \
66 | (MMU_CONFIG << MH_MMU_CONFIG__VGT_R1_CLNT_BEHAVIOR__SHIFT) \
67 | (MMU_CONFIG << MH_MMU_CONFIG__TC_R_CLNT_BEHAVIOR__SHIFT) \
68 | (MMU_CONFIG << MH_MMU_CONFIG__PA_W_CLNT_BEHAVIOR__SHIFT))
69
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070070static const struct kgsl_functable adreno_functable;
71
72static struct adreno_device device_3d0 = {
73 .dev = {
Jeremy Gebben84d75d02012-03-01 14:47:45 -070074 KGSL_DEVICE_COMMON_INIT(device_3d0.dev),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070075 .name = DEVICE_3D0_NAME,
76 .id = KGSL_DEVICE_3D0,
Jeremy Gebben4e8aada2011-07-12 10:07:47 -060077 .mh = {
78 .mharb = ADRENO_CFG_MHARB,
79 /* Remove 1k boundary check in z470 to avoid a GPU
80 * hang. Notice that this solution won't work if
81 * both EBI and SMI are used
82 */
83 .mh_intf_cfg1 = 0x00032f07,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070084 /* turn off memory protection unit by setting
85 acceptable physical address range to include
86 all pages. */
87 .mpu_base = 0x00000000,
88 .mpu_range = 0xFFFFF000,
89 },
Jeremy Gebben4e8aada2011-07-12 10:07:47 -060090 .mmu = {
91 .config = ADRENO_MMU_CONFIG,
92 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070093 .pwrctrl = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070094 .irq_name = KGSL_3D0_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070095 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070096 .iomemname = KGSL_3D0_REG_MEMORY,
97 .ftbl = &adreno_functable,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070098#ifdef CONFIG_HAS_EARLYSUSPEND
Jordan Crouse9f739212011-07-28 08:37:57 -060099 .display_off = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700100 .level = EARLY_SUSPEND_LEVEL_STOP_DRAWING,
101 .suspend = kgsl_early_suspend_driver,
102 .resume = kgsl_late_resume_driver,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700103 },
Jordan Crouse9f739212011-07-28 08:37:57 -0600104#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700105 },
Jordan Crouse7501d452012-04-19 08:58:44 -0600106 .gmem_base = 0,
107 .gmem_size = SZ_256K,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700108 .pfp_fw = NULL,
109 .pm4_fw = NULL,
Jordan Crouse95b33272011-11-11 14:50:12 -0700110 .wait_timeout = 10000, /* in milliseconds */
Jeremy Gebbend0ab6ad2012-04-06 11:13:35 -0600111 .ib_check_level = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700112};
113
Tarun Karra3335f142012-06-19 14:11:48 -0700114/* This set of registers are used for Hang detection
115 * If the values of these registers are same after
116 * KGSL_TIMEOUT_PART time, GPU hang is reported in
117 * kernel log.
118 */
119unsigned int hang_detect_regs[] = {
120 A3XX_RBBM_STATUS,
121 REG_CP_RB_RPTR,
122 REG_CP_IB1_BASE,
123 REG_CP_IB1_BUFSZ,
124 REG_CP_IB2_BASE,
125 REG_CP_IB2_BUFSZ,
126};
127
128const unsigned int hang_detect_regs_count = ARRAY_SIZE(hang_detect_regs);
Jordan Crouse95b33272011-11-11 14:50:12 -0700129
Jordan Crouse505df9c2011-07-28 08:37:59 -0600130/*
131 * This is the master list of all GPU cores that are supported by this
132 * driver.
133 */
134
135#define ANY_ID (~0)
136
137static const struct {
138 enum adreno_gpurev gpurev;
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600139 unsigned int core, major, minor, patchid;
Jordan Crouse505df9c2011-07-28 08:37:59 -0600140 const char *pm4fw;
141 const char *pfpfw;
142 struct adreno_gpudev *gpudev;
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700143 unsigned int istore_size;
144 unsigned int pix_shader_start;
Jordan Crousec6b3a992012-02-04 10:23:51 -0700145 unsigned int instruction_size; /* Size of an instruction in dwords */
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530146 unsigned int gmem_size; /* size of gmem for gpu*/
Jordan Crouse505df9c2011-07-28 08:37:59 -0600147} adreno_gpulist[] = {
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600148 { ADRENO_REV_A200, 0, 2, ANY_ID, ANY_ID,
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700149 "yamato_pm4.fw", "yamato_pfp.fw", &adreno_a2xx_gpudev,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530150 512, 384, 3, SZ_256K },
Ranjhith Kalisamy938e00f2012-02-17 14:39:47 +0530151 { ADRENO_REV_A203, 0, 1, 1, ANY_ID,
152 "yamato_pm4.fw", "yamato_pfp.fw", &adreno_a2xx_gpudev,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530153 512, 384, 3, SZ_256K },
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600154 { ADRENO_REV_A205, 0, 1, 0, ANY_ID,
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700155 "yamato_pm4.fw", "yamato_pfp.fw", &adreno_a2xx_gpudev,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530156 512, 384, 3, SZ_256K },
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600157 { ADRENO_REV_A220, 2, 1, ANY_ID, ANY_ID,
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700158 "leia_pm4_470.fw", "leia_pfp_470.fw", &adreno_a2xx_gpudev,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530159 512, 384, 3, SZ_512K },
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600160 /*
161 * patchlevel 5 (8960v2) needs special pm4 firmware to work around
162 * a hardware problem.
163 */
164 { ADRENO_REV_A225, 2, 2, 0, 5,
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700165 "a225p5_pm4.fw", "a225_pfp.fw", &adreno_a2xx_gpudev,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530166 1536, 768, 3, SZ_512K },
Carter Cooperf27ec722011-11-17 15:20:38 -0700167 { ADRENO_REV_A225, 2, 2, 0, 6,
168 "a225_pm4.fw", "a225_pfp.fw", &adreno_a2xx_gpudev,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530169 1536, 768, 3, SZ_512K },
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600170 { ADRENO_REV_A225, 2, 2, ANY_ID, ANY_ID,
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700171 "a225_pm4.fw", "a225_pfp.fw", &adreno_a2xx_gpudev,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530172 1536, 768, 3, SZ_512K },
173 /* A3XX doesn't use the pix_shader_start */
Sudhakara Rao Tentue13766d2012-06-12 06:00:26 +0530174 { ADRENO_REV_A305, 3, 0, 5, ANY_ID,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530175 "a300_pm4.fw", "a300_pfp.fw", &adreno_a3xx_gpudev,
176 512, 0, 2, SZ_256K },
Jordan Crousec6b3a992012-02-04 10:23:51 -0700177 /* A3XX doesn't use the pix_shader_start */
Jordan Croused2b30d22012-05-21 08:41:51 -0600178 { ADRENO_REV_A320, 3, 2, 0, ANY_ID,
Jordan Crousec6b3a992012-02-04 10:23:51 -0700179 "a300_pm4.fw", "a300_pfp.fw", &adreno_a3xx_gpudev,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530180 512, 0, 2, SZ_512K },
Jordan Crousec6b3a992012-02-04 10:23:51 -0700181
Jordan Crouse505df9c2011-07-28 08:37:59 -0600182};
183
Jordan Crouseb368e9b2012-04-27 14:01:59 -0600184static irqreturn_t adreno_irq_handler(struct kgsl_device *device)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700185{
Jordan Crousea78c9172011-07-11 13:14:09 -0600186 irqreturn_t result;
Jordan Crousea78c9172011-07-11 13:14:09 -0600187 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700188
Jordan Crousea78c9172011-07-11 13:14:09 -0600189 result = adreno_dev->gpudev->irq_handler(adreno_dev);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700190
191 if (device->requested_state == KGSL_STATE_NONE) {
192 if (device->pwrctrl.nap_allowed == true) {
Jeremy Gebben388c2972011-12-16 09:05:07 -0700193 kgsl_pwrctrl_request_state(device, KGSL_STATE_NAP);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700194 queue_work(device->work_queue, &device->idle_check_ws);
195 } else if (device->pwrscale.policy != NULL) {
196 queue_work(device->work_queue, &device->idle_check_ws);
197 }
198 }
199
200 /* Reset the time-out in our idle timer */
Tarun Karra68755762012-01-12 16:07:09 -0800201 mod_timer_pending(&device->idle_timer,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700202 jiffies + device->pwrctrl.interval_timeout);
203 return result;
204}
205
Jordan Crouse9f739212011-07-28 08:37:57 -0600206static void adreno_cleanup_pt(struct kgsl_device *device,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700207 struct kgsl_pagetable *pagetable)
208{
209 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
210 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
211
212 kgsl_mmu_unmap(pagetable, &rb->buffer_desc);
213
214 kgsl_mmu_unmap(pagetable, &rb->memptrs_desc);
215
216 kgsl_mmu_unmap(pagetable, &device->memstore);
217
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600218 kgsl_mmu_unmap(pagetable, &device->mmu.setstate_memory);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700219}
220
221static int adreno_setup_pt(struct kgsl_device *device,
222 struct kgsl_pagetable *pagetable)
223{
224 int result = 0;
225 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
226 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
227
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700228 result = kgsl_mmu_map_global(pagetable, &rb->buffer_desc,
229 GSL_PT_PAGE_RV);
230 if (result)
231 goto error;
232
233 result = kgsl_mmu_map_global(pagetable, &rb->memptrs_desc,
234 GSL_PT_PAGE_RV | GSL_PT_PAGE_WV);
235 if (result)
236 goto unmap_buffer_desc;
237
238 result = kgsl_mmu_map_global(pagetable, &device->memstore,
239 GSL_PT_PAGE_RV | GSL_PT_PAGE_WV);
240 if (result)
241 goto unmap_memptrs_desc;
242
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600243 result = kgsl_mmu_map_global(pagetable, &device->mmu.setstate_memory,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700244 GSL_PT_PAGE_RV | GSL_PT_PAGE_WV);
245 if (result)
246 goto unmap_memstore_desc;
247
248 return result;
249
250unmap_memstore_desc:
251 kgsl_mmu_unmap(pagetable, &device->memstore);
252
253unmap_memptrs_desc:
254 kgsl_mmu_unmap(pagetable, &rb->memptrs_desc);
255
256unmap_buffer_desc:
257 kgsl_mmu_unmap(pagetable, &rb->buffer_desc);
258
259error:
260 return result;
261}
262
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600263static void adreno_iommu_setstate(struct kgsl_device *device,
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600264 unsigned int context_id,
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600265 uint32_t flags)
266{
267 unsigned int pt_val, reg_pt_val;
268 unsigned int link[200];
269 unsigned int *cmds = &link[0];
270 int sizedwords = 0;
271 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
272 struct kgsl_memdesc **reg_map_desc;
Pu Chened8cbb52012-06-04 18:18:48 -0700273 void *reg_map_array = NULL;
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600274 int num_iommu_units, i;
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600275 struct kgsl_context *context;
276 struct adreno_context *adreno_ctx = NULL;
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600277
278 if (!adreno_dev->drawctxt_active)
279 return kgsl_mmu_device_setstate(&device->mmu, flags);
280 num_iommu_units = kgsl_mmu_get_reg_map_desc(&device->mmu,
281 &reg_map_array);
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600282
283 context = idr_find(&device->context_idr, context_id);
284 adreno_ctx = context->devctxt;
285
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600286 reg_map_desc = reg_map_array;
287
288 if (kgsl_mmu_enable_clk(&device->mmu,
289 KGSL_IOMMU_CONTEXT_USER))
290 goto done;
291
Shubhraprakash Das19ca4a62012-05-18 12:11:20 -0600292 if (cpu_is_msm8960())
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600293 cmds += adreno_add_change_mh_phys_limit_cmds(cmds, 0xFFFFF000,
294 device->mmu.setstate_memory.gpuaddr +
295 KGSL_IOMMU_SETSTATE_NOP_OFFSET);
296 else
297 cmds += adreno_add_bank_change_cmds(cmds,
298 KGSL_IOMMU_CONTEXT_USER,
299 device->mmu.setstate_memory.gpuaddr +
300 KGSL_IOMMU_SETSTATE_NOP_OFFSET);
301
302 if (flags & KGSL_MMUFLAGS_PTUPDATE) {
303 pt_val = kgsl_mmu_pt_get_base_addr(device->mmu.hwpagetable);
304 /*
305 * We need to perfrom the following operations for all
306 * IOMMU units
307 */
308 for (i = 0; i < num_iommu_units; i++) {
309 reg_pt_val = (pt_val &
310 (KGSL_IOMMU_TTBR0_PA_MASK <<
311 KGSL_IOMMU_TTBR0_PA_SHIFT)) +
312 kgsl_mmu_get_pt_lsb(&device->mmu, i,
313 KGSL_IOMMU_CONTEXT_USER);
314 /*
315 * Set address of the new pagetable by writng to IOMMU
316 * TTBR0 register
317 */
318 *cmds++ = cp_type3_packet(CP_MEM_WRITE, 2);
319 *cmds++ = reg_map_desc[i]->gpuaddr +
320 (KGSL_IOMMU_CONTEXT_USER <<
321 KGSL_IOMMU_CTX_SHIFT) + KGSL_IOMMU_TTBR0;
322 *cmds++ = reg_pt_val;
323 *cmds++ = cp_type3_packet(CP_WAIT_FOR_IDLE, 1);
324 *cmds++ = 0x00000000;
325
326 /*
327 * Read back the ttbr0 register as a barrier to ensure
328 * above writes have completed
329 */
330 cmds += adreno_add_read_cmds(device, cmds,
331 reg_map_desc[i]->gpuaddr +
332 (KGSL_IOMMU_CONTEXT_USER <<
333 KGSL_IOMMU_CTX_SHIFT) + KGSL_IOMMU_TTBR0,
334 reg_pt_val,
335 device->mmu.setstate_memory.gpuaddr +
336 KGSL_IOMMU_SETSTATE_NOP_OFFSET);
337
338 /* set the asid */
339 *cmds++ = cp_type3_packet(CP_MEM_WRITE, 2);
340 *cmds++ = reg_map_desc[i]->gpuaddr +
341 (KGSL_IOMMU_CONTEXT_USER <<
342 KGSL_IOMMU_CTX_SHIFT) + KGSL_IOMMU_CONTEXTIDR;
343 *cmds++ = kgsl_mmu_get_hwpagetable_asid(&device->mmu);
344 *cmds++ = cp_type3_packet(CP_WAIT_FOR_IDLE, 1);
345 *cmds++ = 0x00000000;
346
347 /* Read back asid to ensure above write completes */
348 cmds += adreno_add_read_cmds(device, cmds,
349 reg_map_desc[i]->gpuaddr +
350 (KGSL_IOMMU_CONTEXT_USER <<
351 KGSL_IOMMU_CTX_SHIFT) + KGSL_IOMMU_CONTEXTIDR,
352 kgsl_mmu_get_hwpagetable_asid(&device->mmu),
353 device->mmu.setstate_memory.gpuaddr +
354 KGSL_IOMMU_SETSTATE_NOP_OFFSET);
355 }
356 /* invalidate all base pointers */
357 *cmds++ = cp_type3_packet(CP_INVALIDATE_STATE, 1);
358 *cmds++ = 0x7fff;
359
Sunil Josephcf21e442012-07-10 15:23:13 +0530360 if (flags & KGSL_MMUFLAGS_TLBFLUSH)
361 cmds += __adreno_add_idle_indirect_cmds(cmds,
362 device->mmu.setstate_memory.gpuaddr +
363 KGSL_IOMMU_SETSTATE_NOP_OFFSET);
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600364 }
365 if (flags & KGSL_MMUFLAGS_TLBFLUSH) {
366 /*
367 * tlb flush based on asid, no need to flush entire tlb
368 */
369 for (i = 0; i < num_iommu_units; i++) {
370 *cmds++ = cp_type3_packet(CP_MEM_WRITE, 2);
371 *cmds++ = (reg_map_desc[i]->gpuaddr +
372 (KGSL_IOMMU_CONTEXT_USER <<
373 KGSL_IOMMU_CTX_SHIFT) +
374 KGSL_IOMMU_CTX_TLBIASID);
375 *cmds++ = kgsl_mmu_get_hwpagetable_asid(&device->mmu);
376 cmds += adreno_add_read_cmds(device, cmds,
377 reg_map_desc[i]->gpuaddr +
378 (KGSL_IOMMU_CONTEXT_USER <<
379 KGSL_IOMMU_CTX_SHIFT) +
380 KGSL_IOMMU_CONTEXTIDR,
381 kgsl_mmu_get_hwpagetable_asid(&device->mmu),
382 device->mmu.setstate_memory.gpuaddr +
383 KGSL_IOMMU_SETSTATE_NOP_OFFSET);
384 }
385 }
386
Shubhraprakash Das19ca4a62012-05-18 12:11:20 -0600387 if (cpu_is_msm8960())
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600388 cmds += adreno_add_change_mh_phys_limit_cmds(cmds,
389 reg_map_desc[num_iommu_units - 1]->gpuaddr - PAGE_SIZE,
390 device->mmu.setstate_memory.gpuaddr +
391 KGSL_IOMMU_SETSTATE_NOP_OFFSET);
392 else
393 cmds += adreno_add_bank_change_cmds(cmds,
394 KGSL_IOMMU_CONTEXT_PRIV,
395 device->mmu.setstate_memory.gpuaddr +
396 KGSL_IOMMU_SETSTATE_NOP_OFFSET);
397
398 sizedwords += (cmds - &link[0]);
Shubhraprakash Dascb068072012-06-07 17:52:41 -0600399 if (sizedwords) {
Shubhraprakash Dascb068072012-06-07 17:52:41 -0600400 /*
401 * add an interrupt at the end of commands so that the smmu
402 * disable clock off function will get called
403 */
404 *cmds++ = cp_type3_packet(CP_INTERRUPT, 1);
405 *cmds++ = CP_INT_CNTL__RB_INT_MASK;
406 sizedwords += 2;
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600407 /* This returns the per context timestamp but we need to
408 * use the global timestamp for iommu clock disablement */
409 adreno_ringbuffer_issuecmds(device, adreno_ctx,
410 KGSL_CMD_FLAGS_PMODE,
Shubhraprakash Dascb068072012-06-07 17:52:41 -0600411 &link[0], sizedwords);
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600412 kgsl_mmu_disable_clk_on_ts(&device->mmu,
413 adreno_dev->ringbuffer.timestamp[KGSL_MEMSTORE_GLOBAL], true);
Shubhraprakash Dascb068072012-06-07 17:52:41 -0600414 }
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600415done:
416 if (num_iommu_units)
417 kfree(reg_map_array);
418}
419
420static void adreno_gpummu_setstate(struct kgsl_device *device,
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600421 unsigned int context_id,
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600422 uint32_t flags)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700423{
424 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
425 unsigned int link[32];
426 unsigned int *cmds = &link[0];
427 int sizedwords = 0;
428 unsigned int mh_mmu_invalidate = 0x00000003; /*invalidate all and tc */
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600429 struct kgsl_context *context;
430 struct adreno_context *adreno_ctx = NULL;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700431
Jeremy Gebbena3d07a42011-10-17 12:08:16 -0600432 /*
Rajesh Kemisetti22a06d12012-06-29 20:21:31 +0530433 * Fix target freeze issue by adding TLB flush for each submit
434 * on A20X based targets.
435 */
436 if (adreno_is_a20x(adreno_dev))
437 flags |= KGSL_MMUFLAGS_TLBFLUSH;
438 /*
Jeremy Gebbena3d07a42011-10-17 12:08:16 -0600439 * If possible, then set the state via the command stream to avoid
440 * a CPU idle. Otherwise, use the default setstate which uses register
441 * writes For CFF dump we must idle and use the registers so that it is
442 * easier to filter out the mmu accesses from the dump
443 */
444 if (!kgsl_cff_dump_enable && adreno_dev->drawctxt_active) {
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600445 context = idr_find(&device->context_idr, context_id);
446 adreno_ctx = context->devctxt;
447
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700448 if (flags & KGSL_MMUFLAGS_PTUPDATE) {
449 /* wait for graphics pipe to be idle */
Jordan Crouse084427d2011-07-28 08:37:58 -0600450 *cmds++ = cp_type3_packet(CP_WAIT_FOR_IDLE, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700451 *cmds++ = 0x00000000;
452
453 /* set page table base */
Jordan Crouse084427d2011-07-28 08:37:58 -0600454 *cmds++ = cp_type0_packet(MH_MMU_PT_BASE, 1);
Shubhraprakash Das5a610b52012-05-09 17:31:54 -0600455 *cmds++ = kgsl_mmu_pt_get_base_addr(
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600456 device->mmu.hwpagetable);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700457 sizedwords += 4;
458 }
459
460 if (flags & KGSL_MMUFLAGS_TLBFLUSH) {
461 if (!(flags & KGSL_MMUFLAGS_PTUPDATE)) {
Jordan Crouse084427d2011-07-28 08:37:58 -0600462 *cmds++ = cp_type3_packet(CP_WAIT_FOR_IDLE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700463 1);
464 *cmds++ = 0x00000000;
465 sizedwords += 2;
466 }
Jordan Crouse084427d2011-07-28 08:37:58 -0600467 *cmds++ = cp_type0_packet(MH_MMU_INVALIDATE, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700468 *cmds++ = mh_mmu_invalidate;
469 sizedwords += 2;
470 }
471
472 if (flags & KGSL_MMUFLAGS_PTUPDATE &&
Jeremy Gebben5bb7ece2011-08-02 11:04:48 -0600473 adreno_is_a20x(adreno_dev)) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700474 /* HW workaround: to resolve MMU page fault interrupts
475 * caused by the VGT.It prevents the CP PFP from filling
476 * the VGT DMA request fifo too early,thereby ensuring
477 * that the VGT will not fetch vertex/bin data until
478 * after the page table base register has been updated.
479 *
480 * Two null DRAW_INDX_BIN packets are inserted right
481 * after the page table base update, followed by a
482 * wait for idle. The null packets will fill up the
483 * VGT DMA request fifo and prevent any further
484 * vertex/bin updates from occurring until the wait
485 * has finished. */
Jordan Crouse084427d2011-07-28 08:37:58 -0600486 *cmds++ = cp_type3_packet(CP_SET_CONSTANT, 2);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700487 *cmds++ = (0x4 << 16) |
488 (REG_PA_SU_SC_MODE_CNTL - 0x2000);
489 *cmds++ = 0; /* disable faceness generation */
Jordan Crouse084427d2011-07-28 08:37:58 -0600490 *cmds++ = cp_type3_packet(CP_SET_BIN_BASE_OFFSET, 1);
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600491 *cmds++ = device->mmu.setstate_memory.gpuaddr;
Jordan Crouse084427d2011-07-28 08:37:58 -0600492 *cmds++ = cp_type3_packet(CP_DRAW_INDX_BIN, 6);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700493 *cmds++ = 0; /* viz query info */
494 *cmds++ = 0x0003C004; /* draw indicator */
495 *cmds++ = 0; /* bin base */
496 *cmds++ = 3; /* bin size */
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600497 *cmds++ =
498 device->mmu.setstate_memory.gpuaddr; /* dma base */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700499 *cmds++ = 6; /* dma size */
Jordan Crouse084427d2011-07-28 08:37:58 -0600500 *cmds++ = cp_type3_packet(CP_DRAW_INDX_BIN, 6);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700501 *cmds++ = 0; /* viz query info */
502 *cmds++ = 0x0003C004; /* draw indicator */
503 *cmds++ = 0; /* bin base */
504 *cmds++ = 3; /* bin size */
505 /* dma base */
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600506 *cmds++ = device->mmu.setstate_memory.gpuaddr;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700507 *cmds++ = 6; /* dma size */
Jordan Crouse084427d2011-07-28 08:37:58 -0600508 *cmds++ = cp_type3_packet(CP_WAIT_FOR_IDLE, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700509 *cmds++ = 0x00000000;
510 sizedwords += 21;
511 }
512
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600513
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700514 if (flags & (KGSL_MMUFLAGS_PTUPDATE | KGSL_MMUFLAGS_TLBFLUSH)) {
Jordan Crouse084427d2011-07-28 08:37:58 -0600515 *cmds++ = cp_type3_packet(CP_INVALIDATE_STATE, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700516 *cmds++ = 0x7fff; /* invalidate all base pointers */
517 sizedwords += 2;
518 }
519
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600520 adreno_ringbuffer_issuecmds(device, adreno_ctx,
521 KGSL_CMD_FLAGS_PMODE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700522 &link[0], sizedwords);
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600523 } else {
Shubhraprakash Das79447952012-04-26 18:12:23 -0600524 kgsl_mmu_device_setstate(&device->mmu, flags);
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600525 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700526}
527
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600528static void adreno_setstate(struct kgsl_device *device,
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600529 unsigned int context_id,
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600530 uint32_t flags)
531{
532 /* call the mmu specific handler */
533 if (KGSL_MMU_TYPE_GPU == kgsl_mmu_get_mmutype())
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600534 return adreno_gpummu_setstate(device, context_id, flags);
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600535 else if (KGSL_MMU_TYPE_IOMMU == kgsl_mmu_get_mmutype())
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600536 return adreno_iommu_setstate(device, context_id, flags);
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600537}
538
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700539static unsigned int
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700540a3xx_getchipid(struct kgsl_device *device)
541{
Steve Mucklef132c6c2012-06-06 18:30:57 -0700542 unsigned int majorid = 0, minorid = 0, patchid = 0;
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700543
Jordan Crouse54154c62012-03-27 16:33:26 -0600544 /*
545 * We could detect the chipID from the hardware but it takes multiple
546 * registers to find the right combination. Since we traffic exclusively
547 * in system on chips, we can be (mostly) confident that a SOC version
548 * will match a GPU (at this juncture at least). So do the lazy/quick
549 * thing and set the chip_id based on the SoC
550 */
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700551
Sudhakara Rao Tentue13766d2012-06-12 06:00:26 +0530552 unsigned int version = socinfo_get_version();
553
Jordan Crouse54154c62012-03-27 16:33:26 -0600554 if (cpu_is_apq8064()) {
Jordan Croused2b30d22012-05-21 08:41:51 -0600555
Jordan Crouse54154c62012-03-27 16:33:26 -0600556 /* A320 */
557 majorid = 2;
558 minorid = 0;
Jordan Croused2b30d22012-05-21 08:41:51 -0600559
560 /*
561 * V1.1 has some GPU work arounds that we need to communicate
562 * up to user space via the patchid
563 */
564
565 if ((SOCINFO_VERSION_MAJOR(version) == 1) &&
566 (SOCINFO_VERSION_MINOR(version) == 1))
567 patchid = 1;
568 else
569 patchid = 0;
Stepan Moskovchenko0df9bb22012-07-06 18:19:15 -0700570 } else if (cpu_is_msm8930() || cpu_is_msm8930aa() || cpu_is_msm8627()) {
Sudhakara Rao Tentue13766d2012-06-12 06:00:26 +0530571
Jordan Crouse54154c62012-03-27 16:33:26 -0600572 /* A305 */
573 majorid = 0;
574 minorid = 5;
Sudhakara Rao Tentue13766d2012-06-12 06:00:26 +0530575
576 /*
577 * V1.2 has some GPU work arounds that we need to communicate
578 * up to user space via the patchid
579 */
580
581 if ((SOCINFO_VERSION_MAJOR(version) == 1) &&
582 (SOCINFO_VERSION_MINOR(version) == 2))
583 patchid = 2;
584 else
585 patchid = 0;
Jordan Crouse54154c62012-03-27 16:33:26 -0600586 }
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700587
Jordan Crouse54154c62012-03-27 16:33:26 -0600588 return (0x03 << 24) | (majorid << 16) | (minorid << 8) | patchid;
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700589}
590
591static unsigned int
592a2xx_getchipid(struct kgsl_device *device)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700593{
594 unsigned int chipid = 0;
595 unsigned int coreid, majorid, minorid, patchid, revid;
Carter Cooperf27ec722011-11-17 15:20:38 -0700596 uint32_t soc_platform_version = socinfo_get_version();
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700597
598 adreno_regread(device, REG_RBBM_PERIPHID1, &coreid);
599 adreno_regread(device, REG_RBBM_PERIPHID2, &majorid);
600 adreno_regread(device, REG_RBBM_PATCH_RELEASE, &revid);
601
602 /*
603 * adreno 22x gpus are indicated by coreid 2,
604 * but REG_RBBM_PERIPHID1 always contains 0 for this field
605 */
Sudhakara Rao Tentudaebac22012-04-02 14:51:29 -0700606 if (cpu_is_msm8960() || cpu_is_msm8x60())
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700607 chipid = 2 << 24;
608 else
609 chipid = (coreid & 0xF) << 24;
610
611 chipid |= ((majorid >> 4) & 0xF) << 16;
612
613 minorid = ((revid >> 0) & 0xFF);
614
615 patchid = ((revid >> 16) & 0xFF);
616
617 /* 8x50 returns 0 for patch release, but it should be 1 */
Carter Cooperf27ec722011-11-17 15:20:38 -0700618 /* 8960v3 returns 5 for patch release, but it should be 6 */
Ranjhith Kalisamy938e00f2012-02-17 14:39:47 +0530619 /* 8x25 returns 0 for minor id, but it should be 1 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700620 if (cpu_is_qsd8x50())
621 patchid = 1;
Carter Cooperf27ec722011-11-17 15:20:38 -0700622 else if (cpu_is_msm8960() &&
623 SOCINFO_VERSION_MAJOR(soc_platform_version) == 3)
624 patchid = 6;
Ranjhith Kalisamy938e00f2012-02-17 14:39:47 +0530625 else if (cpu_is_msm8625() && minorid == 0)
626 minorid = 1;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700627
628 chipid |= (minorid << 8) | patchid;
629
630 return chipid;
631}
632
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700633static unsigned int
634adreno_getchipid(struct kgsl_device *device)
635{
Stepan Moskovchenko0df9bb22012-07-06 18:19:15 -0700636 if (cpu_is_apq8064() || cpu_is_msm8930() || cpu_is_msm8930aa() ||
637 cpu_is_msm8627())
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700638 return a3xx_getchipid(device);
639 else
640 return a2xx_getchipid(device);
641}
642
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700643static inline bool _rev_match(unsigned int id, unsigned int entry)
644{
Jordan Crouse505df9c2011-07-28 08:37:59 -0600645 return (entry == ANY_ID || entry == id);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700646}
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700647
648static void
649adreno_identify_gpu(struct adreno_device *adreno_dev)
650{
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600651 unsigned int i, core, major, minor, patchid;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700652
653 adreno_dev->chip_id = adreno_getchipid(&adreno_dev->dev);
654
655 core = (adreno_dev->chip_id >> 24) & 0xff;
656 major = (adreno_dev->chip_id >> 16) & 0xff;
657 minor = (adreno_dev->chip_id >> 8) & 0xff;
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600658 patchid = (adreno_dev->chip_id & 0xff);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700659
Jordan Crouse505df9c2011-07-28 08:37:59 -0600660 for (i = 0; i < ARRAY_SIZE(adreno_gpulist); i++) {
661 if (core == adreno_gpulist[i].core &&
662 _rev_match(major, adreno_gpulist[i].major) &&
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600663 _rev_match(minor, adreno_gpulist[i].minor) &&
664 _rev_match(patchid, adreno_gpulist[i].patchid))
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700665 break;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700666 }
667
Jordan Crouse505df9c2011-07-28 08:37:59 -0600668 if (i == ARRAY_SIZE(adreno_gpulist)) {
669 adreno_dev->gpurev = ADRENO_REV_UNKNOWN;
670 return;
671 }
672
673 adreno_dev->gpurev = adreno_gpulist[i].gpurev;
674 adreno_dev->gpudev = adreno_gpulist[i].gpudev;
675 adreno_dev->pfp_fwfile = adreno_gpulist[i].pfpfw;
676 adreno_dev->pm4_fwfile = adreno_gpulist[i].pm4fw;
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700677 adreno_dev->istore_size = adreno_gpulist[i].istore_size;
678 adreno_dev->pix_shader_start = adreno_gpulist[i].pix_shader_start;
Jordan Crouse55d98fd2012-02-04 10:23:51 -0700679 adreno_dev->instruction_size = adreno_gpulist[i].instruction_size;
Jordan Crouse7501d452012-04-19 08:58:44 -0600680 adreno_dev->gmem_size = adreno_gpulist[i].gmem_size;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700681}
682
683static int __devinit
684adreno_probe(struct platform_device *pdev)
685{
686 struct kgsl_device *device;
687 struct adreno_device *adreno_dev;
688 int status = -EINVAL;
689
690 device = (struct kgsl_device *)pdev->id_entry->driver_data;
691 adreno_dev = ADRENO_DEVICE(device);
692 device->parentdev = &pdev->dev;
693
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700694 status = adreno_ringbuffer_init(device);
695 if (status != 0)
696 goto error;
697
Jordan Crouseb368e9b2012-04-27 14:01:59 -0600698 status = kgsl_device_platform_probe(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700699 if (status)
700 goto error_close_rb;
701
702 adreno_debugfs_init(device);
703
704 kgsl_pwrscale_init(device);
705 kgsl_pwrscale_attach_policy(device, ADRENO_DEFAULT_PWRSCALE_POLICY);
706
707 device->flags &= ~KGSL_FLAGS_SOFT_RESET;
708 return 0;
709
710error_close_rb:
711 adreno_ringbuffer_close(&adreno_dev->ringbuffer);
712error:
713 device->parentdev = NULL;
714 return status;
715}
716
717static int __devexit adreno_remove(struct platform_device *pdev)
718{
719 struct kgsl_device *device;
720 struct adreno_device *adreno_dev;
721
722 device = (struct kgsl_device *)pdev->id_entry->driver_data;
723 adreno_dev = ADRENO_DEVICE(device);
724
725 kgsl_pwrscale_detach_policy(device);
726 kgsl_pwrscale_close(device);
727
728 adreno_ringbuffer_close(&adreno_dev->ringbuffer);
729 kgsl_device_platform_remove(device);
730
731 return 0;
732}
733
734static int adreno_start(struct kgsl_device *device, unsigned int init_ram)
735{
736 int status = -EINVAL;
737 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700738
Jeremy Gebben388c2972011-12-16 09:05:07 -0700739 kgsl_pwrctrl_set_state(device, KGSL_STATE_INIT);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700740
741 /* Power up the device */
742 kgsl_pwrctrl_enable(device);
743
744 /* Identify the specific GPU */
745 adreno_identify_gpu(adreno_dev);
746
Jordan Crouse505df9c2011-07-28 08:37:59 -0600747 if (adreno_dev->gpurev == ADRENO_REV_UNKNOWN) {
748 KGSL_DRV_ERR(device, "Unknown chip ID %x\n",
749 adreno_dev->chip_id);
750 goto error_clk_off;
751 }
752
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700753 /* Set up the MMU */
754 if (adreno_is_a2xx(adreno_dev)) {
Jeremy Gebben4e8aada2011-07-12 10:07:47 -0600755 /*
756 * the MH_CLNT_INTF_CTRL_CONFIG registers aren't present
757 * on older gpus
758 */
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700759 if (adreno_is_a20x(adreno_dev)) {
760 device->mh.mh_intf_cfg1 = 0;
761 device->mh.mh_intf_cfg2 = 0;
762 }
763
764 kgsl_mh_start(device);
Jeremy Gebben4e8aada2011-07-12 10:07:47 -0600765 }
766
Tarun Karra3335f142012-06-19 14:11:48 -0700767 /* Assign correct RBBM status register to hang detect regs
768 */
769 hang_detect_regs[0] = adreno_dev->gpudev->reg_rbbm_status;
770
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700771 status = kgsl_mmu_start(device);
772 if (status)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700773 goto error_clk_off;
774
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700775 /* Start the GPU */
776 adreno_dev->gpudev->start(adreno_dev);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700777
778 kgsl_pwrctrl_irq(device, KGSL_PWRFLAGS_ON);
Jeremy Gebbenb7bc9552012-01-09 13:32:49 -0700779 device->ftbl->irqctrl(device, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700780
781 status = adreno_ringbuffer_start(&adreno_dev->ringbuffer, init_ram);
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700782 if (status == 0) {
783 mod_timer(&device->idle_timer, jiffies + FIRST_TIMEOUT);
784 return 0;
785 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700786
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700787 kgsl_pwrctrl_irq(device, KGSL_PWRFLAGS_OFF);
Shubhraprakash Das79447952012-04-26 18:12:23 -0600788 kgsl_mmu_stop(&device->mmu);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700789error_clk_off:
790 kgsl_pwrctrl_disable(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700791
792 return status;
793}
794
795static int adreno_stop(struct kgsl_device *device)
796{
797 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
798
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700799 adreno_dev->drawctxt_active = NULL;
800
801 adreno_ringbuffer_stop(&adreno_dev->ringbuffer);
802
Shubhraprakash Das79447952012-04-26 18:12:23 -0600803 kgsl_mmu_stop(&device->mmu);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700804
Jeremy Gebbenb7bc9552012-01-09 13:32:49 -0700805 device->ftbl->irqctrl(device, 0);
Ranjhith Kalisamyce75b0c2012-02-01 19:31:23 +0530806 kgsl_pwrctrl_irq(device, KGSL_PWRFLAGS_OFF);
Suman Tatiraju4a32c652012-02-17 11:59:05 -0800807 del_timer_sync(&device->idle_timer);
Lucille Sylvester844b1c82011-08-29 15:26:06 -0600808
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700809 /* Power down the device */
810 kgsl_pwrctrl_disable(device);
811
812 return 0;
813}
814
815static int
816adreno_recover_hang(struct kgsl_device *device)
817{
818 int ret;
819 unsigned int *rb_buffer;
820 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
821 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
822 unsigned int timestamp;
823 unsigned int num_rb_contents;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700824 unsigned int reftimestamp;
825 unsigned int enable_ts;
826 unsigned int soptimestamp;
827 unsigned int eoptimestamp;
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700828 unsigned int context_id;
Shubhraprakash Das2dfe5dd2012-02-10 13:49:53 -0700829 struct kgsl_context *context;
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700830 struct adreno_context *adreno_context;
Shubhraprakash Das2dfe5dd2012-02-10 13:49:53 -0700831 int next = 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700832
833 KGSL_DRV_ERR(device, "Starting recovery from 3D GPU hang....\n");
834 rb_buffer = vmalloc(rb->buffer_desc.size);
835 if (!rb_buffer) {
836 KGSL_MEM_ERR(device,
837 "Failed to allocate memory for recovery: %x\n",
838 rb->buffer_desc.size);
839 return -ENOMEM;
840 }
841 /* Extract valid contents from rb which can stil be executed after
842 * hang */
843 ret = adreno_ringbuffer_extract(rb, rb_buffer, &num_rb_contents);
844 if (ret)
845 goto done;
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700846 kgsl_sharedmem_readl(&device->memstore, &context_id,
847 KGSL_MEMSTORE_OFFSET(KGSL_MEMSTORE_GLOBAL,
848 current_context));
849 context = idr_find(&device->context_idr, context_id);
850 if (context == NULL) {
851 KGSL_DRV_ERR(device, "Last context unknown id:%d\n",
852 context_id);
853 context_id = KGSL_MEMSTORE_GLOBAL;
854 }
855
856 timestamp = rb->timestamp[KGSL_MEMSTORE_GLOBAL];
857 KGSL_DRV_ERR(device, "Last issued global timestamp: %x\n", timestamp);
858
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700859 kgsl_sharedmem_readl(&device->memstore, &reftimestamp,
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700860 KGSL_MEMSTORE_OFFSET(context_id,
861 ref_wait_ts));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700862 kgsl_sharedmem_readl(&device->memstore, &enable_ts,
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700863 KGSL_MEMSTORE_OFFSET(context_id,
864 ts_cmp_enable));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700865 kgsl_sharedmem_readl(&device->memstore, &soptimestamp,
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700866 KGSL_MEMSTORE_OFFSET(context_id,
867 soptimestamp));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700868 kgsl_sharedmem_readl(&device->memstore, &eoptimestamp,
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700869 KGSL_MEMSTORE_OFFSET(context_id,
870 eoptimestamp));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700871 /* Make sure memory is synchronized before restarting the GPU */
872 mb();
873 KGSL_CTXT_ERR(device,
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700874 "Context id that caused a GPU hang: %d\n", context_id);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700875 /* restart device */
876 ret = adreno_stop(device);
877 if (ret)
878 goto done;
879 ret = adreno_start(device, true);
880 if (ret)
881 goto done;
882 KGSL_DRV_ERR(device, "Device has been restarted after hang\n");
883 /* Restore timestamp states */
884 kgsl_sharedmem_writel(&device->memstore,
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700885 KGSL_MEMSTORE_OFFSET(context_id, soptimestamp),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700886 soptimestamp);
887 kgsl_sharedmem_writel(&device->memstore,
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700888 KGSL_MEMSTORE_OFFSET(context_id, eoptimestamp),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700889 eoptimestamp);
Carter Cooperae4c7bc2012-04-10 09:40:49 -0600890
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700891 if (num_rb_contents) {
892 kgsl_sharedmem_writel(&device->memstore,
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700893 KGSL_MEMSTORE_OFFSET(context_id, ref_wait_ts),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700894 reftimestamp);
895 kgsl_sharedmem_writel(&device->memstore,
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700896 KGSL_MEMSTORE_OFFSET(context_id, ts_cmp_enable),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700897 enable_ts);
898 }
899 /* Make sure all writes are posted before the GPU reads them */
900 wmb();
901 /* Mark the invalid context so no more commands are accepted from
902 * that context */
903
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700904 adreno_context = context->devctxt;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700905
906 KGSL_CTXT_ERR(device,
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700907 "Context that caused a GPU hang: %d\n", adreno_context->id);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700908
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700909 adreno_context->flags |= CTXT_FLAGS_GPU_HANG;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700910
Shubhraprakash Das2dfe5dd2012-02-10 13:49:53 -0700911 /*
912 * Set the reset status of all contexts to
913 * INNOCENT_CONTEXT_RESET_EXT except for the bad context
914 * since thats the guilty party
915 */
916 while ((context = idr_get_next(&device->context_idr, &next))) {
917 if (KGSL_CTX_STAT_GUILTY_CONTEXT_RESET_EXT !=
918 context->reset_status) {
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700919 if (context->id != context_id)
Shubhraprakash Das2dfe5dd2012-02-10 13:49:53 -0700920 context->reset_status =
921 KGSL_CTX_STAT_INNOCENT_CONTEXT_RESET_EXT;
922 else
923 context->reset_status =
924 KGSL_CTX_STAT_GUILTY_CONTEXT_RESET_EXT;
925 }
926 next = next + 1;
927 }
928
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700929 /* Restore valid commands in ringbuffer */
930 adreno_ringbuffer_restore(rb, rb_buffer, num_rb_contents);
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700931 rb->timestamp[KGSL_MEMSTORE_GLOBAL] = timestamp;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700932done:
933 vfree(rb_buffer);
934 return ret;
935}
936
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600937int adreno_dump_and_recover(struct kgsl_device *device)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700938{
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700939 int result = -ETIMEDOUT;
940
941 if (device->state == KGSL_STATE_HUNG)
942 goto done;
Jeremy Gebben388c2972011-12-16 09:05:07 -0700943 if (device->state == KGSL_STATE_DUMP_AND_RECOVER) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700944 mutex_unlock(&device->mutex);
945 wait_for_completion(&device->recovery_gate);
946 mutex_lock(&device->mutex);
Jeremy Gebben388c2972011-12-16 09:05:07 -0700947 if (device->state != KGSL_STATE_HUNG)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700948 result = 0;
949 } else {
Jeremy Gebben388c2972011-12-16 09:05:07 -0700950 kgsl_pwrctrl_set_state(device, KGSL_STATE_DUMP_AND_RECOVER);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700951 INIT_COMPLETION(device->recovery_gate);
Jordan Crouse156cfbc2012-01-24 09:32:04 -0700952 /* Detected a hang */
953
954
955 /*
956 * Trigger an automatic dump of the state to
957 * the console
958 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700959 adreno_postmortem_dump(device, 0);
Jordan Crouse156cfbc2012-01-24 09:32:04 -0700960
961 /*
962 * Make a GPU snapshot. For now, do it after the PM dump so we
963 * can at least be sure the PM dump will work as it always has
964 */
965 kgsl_device_snapshot(device, 1);
966
Jeremy Gebben388c2972011-12-16 09:05:07 -0700967 result = adreno_recover_hang(device);
968 if (result)
969 kgsl_pwrctrl_set_state(device, KGSL_STATE_HUNG);
970 else
971 kgsl_pwrctrl_set_state(device, KGSL_STATE_ACTIVE);
972 complete_all(&device->recovery_gate);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700973 }
974done:
975 return result;
976}
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600977EXPORT_SYMBOL(adreno_dump_and_recover);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700978
979static int adreno_getproperty(struct kgsl_device *device,
980 enum kgsl_property_type type,
981 void *value,
982 unsigned int sizebytes)
983{
984 int status = -EINVAL;
985 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
986
987 switch (type) {
988 case KGSL_PROP_DEVICE_INFO:
989 {
990 struct kgsl_devinfo devinfo;
991
992 if (sizebytes != sizeof(devinfo)) {
993 status = -EINVAL;
994 break;
995 }
996
997 memset(&devinfo, 0, sizeof(devinfo));
998 devinfo.device_id = device->id+1;
999 devinfo.chip_id = adreno_dev->chip_id;
1000 devinfo.mmu_enabled = kgsl_mmu_enabled();
1001 devinfo.gpu_id = adreno_dev->gpurev;
Jordan Crouse7501d452012-04-19 08:58:44 -06001002 devinfo.gmem_gpubaseaddr = adreno_dev->gmem_base;
1003 devinfo.gmem_sizebytes = adreno_dev->gmem_size;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001004
1005 if (copy_to_user(value, &devinfo, sizeof(devinfo)) !=
1006 0) {
1007 status = -EFAULT;
1008 break;
1009 }
1010 status = 0;
1011 }
1012 break;
1013 case KGSL_PROP_DEVICE_SHADOW:
1014 {
1015 struct kgsl_shadowprop shadowprop;
1016
1017 if (sizebytes != sizeof(shadowprop)) {
1018 status = -EINVAL;
1019 break;
1020 }
1021 memset(&shadowprop, 0, sizeof(shadowprop));
1022 if (device->memstore.hostptr) {
1023 /*NOTE: with mmu enabled, gpuaddr doesn't mean
1024 * anything to mmap().
1025 */
1026 shadowprop.gpuaddr = device->memstore.physaddr;
1027 shadowprop.size = device->memstore.size;
1028 /* GSL needs this to be set, even if it
1029 appears to be meaningless */
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001030 shadowprop.flags = KGSL_FLAGS_INITIALIZED |
1031 KGSL_FLAGS_PER_CONTEXT_TIMESTAMPS;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001032 }
1033 if (copy_to_user(value, &shadowprop,
1034 sizeof(shadowprop))) {
1035 status = -EFAULT;
1036 break;
1037 }
1038 status = 0;
1039 }
1040 break;
1041 case KGSL_PROP_MMU_ENABLE:
1042 {
Shubhraprakash Das767fdda2011-08-15 15:49:45 -06001043 int mmu_prop = kgsl_mmu_enabled();
1044
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001045 if (sizebytes != sizeof(int)) {
1046 status = -EINVAL;
1047 break;
1048 }
Shubhraprakash Das767fdda2011-08-15 15:49:45 -06001049 if (copy_to_user(value, &mmu_prop, sizeof(mmu_prop))) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001050 status = -EFAULT;
1051 break;
1052 }
1053 status = 0;
1054 }
1055 break;
1056 case KGSL_PROP_INTERRUPT_WAITS:
1057 {
1058 int int_waits = 1;
1059 if (sizebytes != sizeof(int)) {
1060 status = -EINVAL;
1061 break;
1062 }
1063 if (copy_to_user(value, &int_waits, sizeof(int))) {
1064 status = -EFAULT;
1065 break;
1066 }
1067 status = 0;
1068 }
1069 break;
1070 default:
1071 status = -EINVAL;
1072 }
1073
1074 return status;
1075}
1076
Jordan Crousef7370f82012-04-18 09:31:07 -06001077static int adreno_setproperty(struct kgsl_device *device,
1078 enum kgsl_property_type type,
1079 void *value,
1080 unsigned int sizebytes)
1081{
1082 int status = -EINVAL;
1083
1084 switch (type) {
1085 case KGSL_PROP_PWRCTRL: {
1086 unsigned int enable;
1087 struct kgsl_device_platform_data *pdata =
1088 kgsl_device_get_drvdata(device);
1089
1090 if (sizebytes != sizeof(enable))
1091 break;
1092
1093 if (copy_from_user(&enable, (void __user *) value,
1094 sizeof(enable))) {
1095 status = -EFAULT;
1096 break;
1097 }
1098
1099 if (enable) {
1100 if (pdata->nap_allowed)
1101 device->pwrctrl.nap_allowed = true;
1102
1103 kgsl_pwrscale_enable(device);
1104 } else {
1105 device->pwrctrl.nap_allowed = false;
1106 kgsl_pwrscale_disable(device);
1107 }
1108
1109 status = 0;
1110 }
1111 break;
1112 default:
1113 break;
1114 }
1115
1116 return status;
1117}
1118
Lynus Vaz06a9a902011-10-04 19:25:33 +05301119static inline void adreno_poke(struct kgsl_device *device)
1120{
1121 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1122 adreno_regwrite(device, REG_CP_RB_WPTR, adreno_dev->ringbuffer.wptr);
1123}
1124
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001125/* Caller must hold the device mutex. */
1126int adreno_idle(struct kgsl_device *device, unsigned int timeout)
1127{
1128 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1129 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
1130 unsigned int rbbm_status;
Ranjhith Kalisamy823c1482011-09-05 20:31:07 +05301131 unsigned long wait_timeout =
1132 msecs_to_jiffies(adreno_dev->wait_timeout);
Lynus Vaz284d1042012-01-31 16:32:31 +05301133 unsigned long wait_time;
1134 unsigned long wait_time_part;
1135 unsigned int msecs;
1136 unsigned int msecs_first;
Tarun Karra3335f142012-06-19 14:11:48 -07001137 unsigned int msecs_part = KGSL_TIMEOUT_PART;
1138 unsigned int prev_reg_val[hang_detect_regs_count];
1139
1140 memset(prev_reg_val, 0, sizeof(prev_reg_val));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001141
Jordan Crouseb4d31bd2012-02-01 22:11:12 -07001142 kgsl_cffdump_regpoll(device->id,
1143 adreno_dev->gpudev->reg_rbbm_status << 2,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001144 0x00000000, 0x80000000);
1145 /* first, wait until the CP has consumed all the commands in
1146 * the ring buffer
1147 */
1148retry:
1149 if (rb->flags & KGSL_FLAGS_STARTED) {
Lynus Vaz284d1042012-01-31 16:32:31 +05301150 msecs = adreno_dev->wait_timeout;
1151 msecs_first = (msecs <= 100) ? ((msecs + 4) / 5) : 100;
Lynus Vaz284d1042012-01-31 16:32:31 +05301152 wait_time = jiffies + wait_timeout;
1153 wait_time_part = jiffies + msecs_to_jiffies(msecs_first);
Jeremy Gebbenf8594542012-01-13 12:27:21 -07001154 adreno_poke(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001155 do {
Lynus Vaz284d1042012-01-31 16:32:31 +05301156 if (time_after(jiffies, wait_time_part)) {
1157 adreno_poke(device);
1158 wait_time_part = jiffies +
1159 msecs_to_jiffies(msecs_part);
Tarun Karra3335f142012-06-19 14:11:48 -07001160 if ((adreno_hang_detect(device, prev_reg_val)))
1161 goto err;
Lynus Vaz284d1042012-01-31 16:32:31 +05301162 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001163 GSL_RB_GET_READPTR(rb, &rb->rptr);
1164 if (time_after(jiffies, wait_time)) {
1165 KGSL_DRV_ERR(device, "rptr: %x, wptr: %x\n",
1166 rb->rptr, rb->wptr);
1167 goto err;
1168 }
1169 } while (rb->rptr != rb->wptr);
1170 }
1171
1172 /* now, wait for the GPU to finish its operations */
Ranjhith Kalisamy823c1482011-09-05 20:31:07 +05301173 wait_time = jiffies + wait_timeout;
Tarun Karra3335f142012-06-19 14:11:48 -07001174 wait_time_part = jiffies + msecs_to_jiffies(msecs_part);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001175 while (time_before(jiffies, wait_time)) {
Jordan Crouseb4d31bd2012-02-01 22:11:12 -07001176 adreno_regread(device, adreno_dev->gpudev->reg_rbbm_status,
1177 &rbbm_status);
1178 if (adreno_is_a2xx(adreno_dev)) {
1179 if (rbbm_status == 0x110)
1180 return 0;
1181 } else {
1182 if (!(rbbm_status & 0x80000000))
1183 return 0;
1184 }
Tarun Karra3335f142012-06-19 14:11:48 -07001185
1186 /* Dont wait for timeout, detect hang faster.
1187 */
1188 if (time_after(jiffies, wait_time_part)) {
1189 wait_time_part = jiffies +
1190 msecs_to_jiffies(msecs_part);
1191 if ((adreno_hang_detect(device, prev_reg_val)))
1192 goto err;
1193 }
1194
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001195 }
1196
1197err:
1198 KGSL_DRV_ERR(device, "spun too long waiting for RB to idle\n");
1199 if (!adreno_dump_and_recover(device)) {
Ranjhith Kalisamy823c1482011-09-05 20:31:07 +05301200 wait_time = jiffies + wait_timeout;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001201 goto retry;
1202 }
1203 return -ETIMEDOUT;
1204}
1205
1206static unsigned int adreno_isidle(struct kgsl_device *device)
1207{
1208 int status = false;
1209 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1210 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
1211 unsigned int rbbm_status;
1212
Lucille Sylvester51b764d2011-12-15 16:51:52 -07001213 WARN_ON(device->state == KGSL_STATE_INIT);
1214 /* If the device isn't active, don't force it on. */
1215 if (device->state == KGSL_STATE_ACTIVE) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001216 /* Is the ring buffer is empty? */
1217 GSL_RB_GET_READPTR(rb, &rb->rptr);
1218 if (!device->active_cnt && (rb->rptr == rb->wptr)) {
1219 /* Is the core idle? */
Jordan Crouseb4d31bd2012-02-01 22:11:12 -07001220 adreno_regread(device,
1221 adreno_dev->gpudev->reg_rbbm_status,
1222 &rbbm_status);
1223
1224 if (adreno_is_a2xx(adreno_dev)) {
1225 if (rbbm_status == 0x110)
1226 status = true;
1227 } else {
1228 if (!(rbbm_status & 0x80000000))
1229 status = true;
1230 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001231 }
1232 } else {
Jeremy Gebbenaeb23872011-12-13 15:58:24 -07001233 status = true;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001234 }
1235 return status;
1236}
1237
1238/* Caller must hold the device mutex. */
1239static int adreno_suspend_context(struct kgsl_device *device)
1240{
1241 int status = 0;
1242 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1243
1244 /* switch to NULL ctxt */
1245 if (adreno_dev->drawctxt_active != NULL) {
1246 adreno_drawctxt_switch(adreno_dev, NULL, 0);
1247 status = adreno_idle(device, KGSL_TIMEOUT_DEFAULT);
1248 }
1249
1250 return status;
1251}
1252
Jordan Crouse233b2092012-04-18 09:31:09 -06001253/* Find a memory structure attached to an adreno context */
1254
1255struct kgsl_memdesc *adreno_find_ctxtmem(struct kgsl_device *device,
1256 unsigned int pt_base, unsigned int gpuaddr, unsigned int size)
1257{
1258 struct kgsl_context *context;
1259 struct adreno_context *adreno_context = NULL;
1260 int next = 0;
1261
1262 while (1) {
1263 context = idr_get_next(&device->context_idr, &next);
1264 if (context == NULL)
1265 break;
1266
1267 adreno_context = (struct adreno_context *)context->devctxt;
1268
1269 if (kgsl_mmu_pt_equal(adreno_context->pagetable, pt_base)) {
1270 struct kgsl_memdesc *desc;
1271
1272 desc = &adreno_context->gpustate;
1273 if (kgsl_gpuaddr_in_memdesc(desc, gpuaddr, size))
1274 return desc;
1275
1276 desc = &adreno_context->context_gmem_shadow.gmemshadow;
1277 if (kgsl_gpuaddr_in_memdesc(desc, gpuaddr, size))
1278 return desc;
1279 }
1280 next = next + 1;
1281 }
1282
1283 return NULL;
1284}
1285
Harsh Vardhan Dwivedi8cb835b2012-03-29 17:23:11 -06001286struct kgsl_memdesc *adreno_find_region(struct kgsl_device *device,
Jeremy Gebben16e80fa2011-11-30 15:56:29 -07001287 unsigned int pt_base,
1288 unsigned int gpuaddr,
1289 unsigned int size)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001290{
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001291 struct kgsl_mem_entry *entry;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001292 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1293 struct adreno_ringbuffer *ringbuffer = &adreno_dev->ringbuffer;
1294
Jeremy Gebben16e80fa2011-11-30 15:56:29 -07001295 if (kgsl_gpuaddr_in_memdesc(&ringbuffer->buffer_desc, gpuaddr, size))
1296 return &ringbuffer->buffer_desc;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001297
Jeremy Gebben16e80fa2011-11-30 15:56:29 -07001298 if (kgsl_gpuaddr_in_memdesc(&ringbuffer->memptrs_desc, gpuaddr, size))
1299 return &ringbuffer->memptrs_desc;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001300
Jeremy Gebben16e80fa2011-11-30 15:56:29 -07001301 if (kgsl_gpuaddr_in_memdesc(&device->memstore, gpuaddr, size))
1302 return &device->memstore;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001303
Shubhraprakash Das9a140972012-04-12 13:12:42 -06001304 if (kgsl_gpuaddr_in_memdesc(&device->mmu.setstate_memory, gpuaddr,
1305 size))
1306 return &device->mmu.setstate_memory;
1307
Jordan Crouse0fdf3a02012-03-16 14:53:41 -06001308 entry = kgsl_get_mem_entry(pt_base, gpuaddr, size);
1309
1310 if (entry)
1311 return &entry->memdesc;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001312
Jordan Crouse233b2092012-04-18 09:31:09 -06001313 return adreno_find_ctxtmem(device, pt_base, gpuaddr, size);
Jeremy Gebben16e80fa2011-11-30 15:56:29 -07001314}
1315
1316uint8_t *adreno_convertaddr(struct kgsl_device *device, unsigned int pt_base,
1317 unsigned int gpuaddr, unsigned int size)
1318{
Harsh Vardhan Dwivedi8cb835b2012-03-29 17:23:11 -06001319 struct kgsl_memdesc *memdesc;
Jeremy Gebben16e80fa2011-11-30 15:56:29 -07001320
1321 memdesc = adreno_find_region(device, pt_base, gpuaddr, size);
1322
1323 return memdesc ? kgsl_gpuaddr_to_vaddr(memdesc, gpuaddr) : NULL;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001324}
1325
1326void adreno_regread(struct kgsl_device *device, unsigned int offsetwords,
1327 unsigned int *value)
1328{
1329 unsigned int *reg;
Jordan Crouse7501d452012-04-19 08:58:44 -06001330 BUG_ON(offsetwords*sizeof(uint32_t) >= device->reg_len);
1331 reg = (unsigned int *)(device->reg_virt + (offsetwords << 2));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001332
1333 if (!in_interrupt())
1334 kgsl_pre_hwaccess(device);
1335
1336 /*ensure this read finishes before the next one.
1337 * i.e. act like normal readl() */
1338 *value = __raw_readl(reg);
1339 rmb();
1340}
1341
1342void adreno_regwrite(struct kgsl_device *device, unsigned int offsetwords,
1343 unsigned int value)
1344{
1345 unsigned int *reg;
1346
Jordan Crouse7501d452012-04-19 08:58:44 -06001347 BUG_ON(offsetwords*sizeof(uint32_t) >= device->reg_len);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001348
1349 if (!in_interrupt())
1350 kgsl_pre_hwaccess(device);
1351
1352 kgsl_cffdump_regwrite(device->id, offsetwords << 2, value);
Jordan Crouse7501d452012-04-19 08:58:44 -06001353 reg = (unsigned int *)(device->reg_virt + (offsetwords << 2));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001354
1355 /*ensure previous writes post before this one,
1356 * i.e. act like normal writel() */
1357 wmb();
1358 __raw_writel(value, reg);
1359}
1360
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001361static unsigned int _get_context_id(struct kgsl_context *k_ctxt)
1362{
1363 unsigned int context_id = KGSL_MEMSTORE_GLOBAL;
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001364 if (k_ctxt != NULL) {
1365 struct adreno_context *a_ctxt = k_ctxt->devctxt;
Jeremy Gebben9ad86922012-05-08 15:33:23 -06001366 if (k_ctxt->id == KGSL_CONTEXT_INVALID || a_ctxt == NULL)
1367 context_id = KGSL_CONTEXT_INVALID;
1368 else if (a_ctxt->flags & CTXT_FLAGS_PER_CONTEXT_TS)
1369 context_id = k_ctxt->id;
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001370 }
1371
1372 return context_id;
1373}
1374
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001375static int kgsl_check_interrupt_timestamp(struct kgsl_device *device,
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001376 struct kgsl_context *context, unsigned int timestamp)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001377{
1378 int status;
1379 unsigned int ref_ts, enableflag;
Jeremy Gebben9ad86922012-05-08 15:33:23 -06001380 unsigned int context_id;
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -06001381 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
Jeremy Gebben9ad86922012-05-08 15:33:23 -06001382
1383 mutex_lock(&device->mutex);
1384 context_id = _get_context_id(context);
1385 /*
1386 * If the context ID is invalid, we are in a race with
1387 * the context being destroyed by userspace so bail.
1388 */
1389 if (context_id == KGSL_CONTEXT_INVALID) {
1390 KGSL_DRV_WARN(device, "context was detached");
1391 status = -EINVAL;
1392 goto unlock;
1393 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001394
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001395 status = kgsl_check_timestamp(device, context, timestamp);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001396 if (!status) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001397 kgsl_sharedmem_readl(&device->memstore, &enableflag,
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001398 KGSL_MEMSTORE_OFFSET(context_id, ts_cmp_enable));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001399 mb();
1400
1401 if (enableflag) {
1402 kgsl_sharedmem_readl(&device->memstore, &ref_ts,
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001403 KGSL_MEMSTORE_OFFSET(context_id,
1404 ref_wait_ts));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001405 mb();
Jordan Crousee6239dd2011-11-17 13:39:21 -07001406 if (timestamp_cmp(ref_ts, timestamp) >= 0) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001407 kgsl_sharedmem_writel(&device->memstore,
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001408 KGSL_MEMSTORE_OFFSET(context_id,
1409 ref_wait_ts), timestamp);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001410 wmb();
1411 }
1412 } else {
1413 unsigned int cmds[2];
1414 kgsl_sharedmem_writel(&device->memstore,
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001415 KGSL_MEMSTORE_OFFSET(context_id,
1416 ref_wait_ts), timestamp);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001417 enableflag = 1;
1418 kgsl_sharedmem_writel(&device->memstore,
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001419 KGSL_MEMSTORE_OFFSET(context_id,
1420 ts_cmp_enable), enableflag);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001421 wmb();
1422 /* submit a dummy packet so that even if all
1423 * commands upto timestamp get executed we will still
1424 * get an interrupt */
Jordan Crouse084427d2011-07-28 08:37:58 -06001425 cmds[0] = cp_type3_packet(CP_NOP, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001426 cmds[1] = 0;
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -06001427
1428 if (adreno_dev->drawctxt_active)
1429 adreno_ringbuffer_issuecmds(device,
1430 adreno_dev->drawctxt_active,
1431 KGSL_CMD_FLAGS_NONE, &cmds[0], 2);
1432 else
1433 /* We would never call this function if there
1434 * was no active contexts running */
1435 BUG();
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001436 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001437 }
Jeremy Gebben9ad86922012-05-08 15:33:23 -06001438unlock:
1439 mutex_unlock(&device->mutex);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001440
1441 return status;
1442}
1443
1444/*
Lucille Sylvester02e46292011-09-21 14:59:17 -06001445 wait_event_interruptible_timeout checks for the exit condition before
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001446 placing a process in wait q. For conditional interrupts we expect the
1447 process to already be in its wait q when its exit condition checking
1448 function is called.
1449*/
Lucille Sylvester02e46292011-09-21 14:59:17 -06001450#define kgsl_wait_event_interruptible_timeout(wq, condition, timeout, io)\
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001451({ \
1452 long __ret = timeout; \
Lucille Sylvester02e46292011-09-21 14:59:17 -06001453 if (io) \
1454 __wait_io_event_interruptible_timeout(wq, condition, __ret);\
1455 else \
1456 __wait_event_interruptible_timeout(wq, condition, __ret);\
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001457 __ret; \
1458})
1459
Tarun Karra3335f142012-06-19 14:11:48 -07001460
1461
1462unsigned int adreno_hang_detect(struct kgsl_device *device,
1463 unsigned int *prev_reg_val)
1464{
1465 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1466 unsigned int curr_reg_val[hang_detect_regs_count];
1467 unsigned int hang_detected = 1;
1468 unsigned int i;
1469
1470 if (!adreno_dev->fast_hang_detect)
1471 return 0;
1472
1473 for (i = 0; i < hang_detect_regs_count; i++) {
1474 adreno_regread(device, hang_detect_regs[i],
1475 &curr_reg_val[i]);
1476 if (curr_reg_val[i] != prev_reg_val[i]) {
1477 prev_reg_val[i] = curr_reg_val[i];
1478 hang_detected = 0;
1479 }
1480 }
1481
1482 return hang_detected;
1483}
1484
1485
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001486/* MUST be called with the device mutex held */
1487static int adreno_waittimestamp(struct kgsl_device *device,
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001488 struct kgsl_context *context,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001489 unsigned int timestamp,
1490 unsigned int msecs)
1491{
1492 long status = 0;
Lucille Sylvester02e46292011-09-21 14:59:17 -06001493 uint io = 1;
Lucille Sylvester596d4c22011-10-19 18:04:01 -06001494 static uint io_cnt;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001495 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
Lucille Sylvester02e46292011-09-21 14:59:17 -06001496 struct kgsl_pwrctrl *pwr = &device->pwrctrl;
Tarun Karra3335f142012-06-19 14:11:48 -07001497 int retries = 0;
Lynus Vaz06a9a902011-10-04 19:25:33 +05301498 unsigned int msecs_first;
Tarun Karra3335f142012-06-19 14:11:48 -07001499 unsigned int msecs_part = KGSL_TIMEOUT_PART;
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001500 unsigned int ts_issued;
1501 unsigned int context_id = _get_context_id(context);
Tarun Karra3335f142012-06-19 14:11:48 -07001502 unsigned int time_elapsed = 0;
1503 unsigned int prev_reg_val[hang_detect_regs_count];
1504
1505 memset(prev_reg_val, 0, sizeof(prev_reg_val));
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001506
1507 ts_issued = adreno_dev->ringbuffer.timestamp[context_id];
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001508
Ranjhith Kalisamy823c1482011-09-05 20:31:07 +05301509 /* Don't wait forever, set a max value for now */
Tarun Karra3335f142012-06-19 14:11:48 -07001510 if (msecs == KGSL_TIMEOUT_DEFAULT)
Ranjhith Kalisamy823c1482011-09-05 20:31:07 +05301511 msecs = adreno_dev->wait_timeout;
1512
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001513 if (timestamp_cmp(timestamp, ts_issued) > 0) {
1514 KGSL_DRV_ERR(device, "Cannot wait for invalid ts <%d:0x%x>, "
1515 "last issued ts <%d:0x%x>\n",
1516 context_id, timestamp, context_id, ts_issued);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001517 status = -EINVAL;
1518 goto done;
1519 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001520
Lynus Vaz06a9a902011-10-04 19:25:33 +05301521 /* Keep the first timeout as 100msecs before rewriting
1522 * the WPTR. Less visible impact if the WPTR has not
1523 * been updated properly.
1524 */
1525 msecs_first = (msecs <= 100) ? ((msecs + 4) / 5) : 100;
Tarun Karra3335f142012-06-19 14:11:48 -07001526 do {
Jeremy Gebben9ad86922012-05-08 15:33:23 -06001527 /*
1528 * If the context ID is invalid, we are in a race with
1529 * the context being destroyed by userspace so bail.
1530 */
1531 if (context_id == KGSL_CONTEXT_INVALID) {
1532 KGSL_DRV_WARN(device, "context was detached");
1533 status = -EINVAL;
1534 goto done;
1535 }
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001536 if (kgsl_check_timestamp(device, context, timestamp)) {
Jeremy Gebben63904832012-02-07 16:10:55 -07001537 /* if the timestamp happens while we're not
1538 * waiting, there's a chance that an interrupt
1539 * will not be generated and thus the timestamp
1540 * work needs to be queued.
Lynus Vaz06a9a902011-10-04 19:25:33 +05301541 */
Jeremy Gebben63904832012-02-07 16:10:55 -07001542 queue_work(device->work_queue, &device->ts_expired_ws);
1543 status = 0;
1544 goto done;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001545 }
Jeremy Gebben63904832012-02-07 16:10:55 -07001546 adreno_poke(device);
1547 io_cnt = (io_cnt + 1) % 100;
1548 if (io_cnt <
1549 pwr->pwrlevels[pwr->active_pwrlevel].io_fraction)
1550 io = 0;
Tarun Karra3335f142012-06-19 14:11:48 -07001551
1552 if ((retries > 0) &&
1553 (adreno_hang_detect(device, prev_reg_val)))
1554 goto hang_dump;
1555
Jeremy Gebben63904832012-02-07 16:10:55 -07001556 mutex_unlock(&device->mutex);
1557 /* We need to make sure that the process is
1558 * placed in wait-q before its condition is called
1559 */
1560 status = kgsl_wait_event_interruptible_timeout(
1561 device->wait_queue,
1562 kgsl_check_interrupt_timestamp(device,
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001563 context, timestamp),
Jeremy Gebben63904832012-02-07 16:10:55 -07001564 msecs_to_jiffies(retries ?
1565 msecs_part : msecs_first), io);
1566 mutex_lock(&device->mutex);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001567
Jeremy Gebben63904832012-02-07 16:10:55 -07001568 if (status > 0) {
1569 /*completed before the wait finished */
1570 status = 0;
1571 goto done;
1572 } else if (status < 0) {
1573 /*an error occurred*/
1574 goto done;
1575 }
1576 /*this wait timed out*/
Tarun Karra3335f142012-06-19 14:11:48 -07001577
1578 time_elapsed = time_elapsed +
1579 (retries ? msecs_part : msecs_first);
1580 retries++;
1581
1582 } while (time_elapsed < msecs);
1583
1584hang_dump:
Jeremy Gebben63904832012-02-07 16:10:55 -07001585 status = -ETIMEDOUT;
1586 KGSL_DRV_ERR(device,
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001587 "Device hang detected while waiting for timestamp: "
1588 "<%d:0x%x>, last submitted timestamp: <%d:0x%x>, "
1589 "wptr: 0x%x\n",
1590 context_id, timestamp, context_id, ts_issued,
Jeremy Gebben63904832012-02-07 16:10:55 -07001591 adreno_dev->ringbuffer.wptr);
1592 if (!adreno_dump_and_recover(device)) {
1593 /* wait for idle after recovery as the
1594 * timestamp that this process wanted
1595 * to wait on may be invalid */
1596 if (!adreno_idle(device, KGSL_TIMEOUT_DEFAULT))
1597 status = 0;
1598 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001599done:
1600 return (int)status;
1601}
1602
1603static unsigned int adreno_readtimestamp(struct kgsl_device *device,
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001604 struct kgsl_context *context, enum kgsl_timestamp_type type)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001605{
1606 unsigned int timestamp = 0;
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001607 unsigned int context_id = _get_context_id(context);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001608
Jeremy Gebben9ad86922012-05-08 15:33:23 -06001609 /*
1610 * If the context ID is invalid, we are in a race with
1611 * the context being destroyed by userspace so bail.
1612 */
1613 if (context_id == KGSL_CONTEXT_INVALID) {
1614 KGSL_DRV_WARN(device, "context was detached");
1615 return timestamp;
1616 }
Jordan Crousec659f382012-04-16 11:10:41 -06001617 switch (type) {
1618 case KGSL_TIMESTAMP_QUEUED: {
1619 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1620 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
1621
1622 timestamp = rb->timestamp[context_id];
1623 break;
1624 }
1625 case KGSL_TIMESTAMP_CONSUMED:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001626 adreno_regread(device, REG_CP_TIMESTAMP, &timestamp);
Jordan Crousec659f382012-04-16 11:10:41 -06001627 break;
1628 case KGSL_TIMESTAMP_RETIRED:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001629 kgsl_sharedmem_readl(&device->memstore, &timestamp,
Jordan Crousec659f382012-04-16 11:10:41 -06001630 KGSL_MEMSTORE_OFFSET(context_id, eoptimestamp));
1631 break;
1632 }
1633
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001634 rmb();
1635
1636 return timestamp;
1637}
1638
1639static long adreno_ioctl(struct kgsl_device_private *dev_priv,
1640 unsigned int cmd, void *data)
1641{
1642 int result = 0;
1643 struct kgsl_drawctxt_set_bin_base_offset *binbase;
1644 struct kgsl_context *context;
1645
1646 switch (cmd) {
1647 case IOCTL_KGSL_DRAWCTXT_SET_BIN_BASE_OFFSET:
1648 binbase = data;
1649
1650 context = kgsl_find_context(dev_priv, binbase->drawctxt_id);
1651 if (context) {
1652 adreno_drawctxt_set_bin_base_offset(
1653 dev_priv->device, context, binbase->offset);
1654 } else {
1655 result = -EINVAL;
1656 KGSL_DRV_ERR(dev_priv->device,
1657 "invalid drawctxt drawctxt_id %d "
1658 "device_id=%d\n",
1659 binbase->drawctxt_id, dev_priv->device->id);
1660 }
1661 break;
1662
1663 default:
1664 KGSL_DRV_INFO(dev_priv->device,
1665 "invalid ioctl code %08x\n", cmd);
Jeremy Gebbenc15b4612012-01-09 09:44:11 -07001666 result = -ENOIOCTLCMD;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001667 break;
1668 }
1669 return result;
1670
1671}
1672
1673static inline s64 adreno_ticks_to_us(u32 ticks, u32 gpu_freq)
1674{
1675 gpu_freq /= 1000000;
1676 return ticks / gpu_freq;
1677}
1678
1679static void adreno_power_stats(struct kgsl_device *device,
1680 struct kgsl_power_stats *stats)
1681{
Jordan Crouseb4d31bd2012-02-01 22:11:12 -07001682 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001683 struct kgsl_pwrctrl *pwr = &device->pwrctrl;
Jordan Crouseb4d31bd2012-02-01 22:11:12 -07001684 unsigned int cycles;
1685
1686 /* Get the busy cycles counted since the counter was last reset */
1687 /* Calling this function also resets and restarts the counter */
1688
1689 cycles = adreno_dev->gpudev->busy_cycles(adreno_dev);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001690
1691 /* In order to calculate idle you have to have run the algorithm *
1692 * at least once to get a start time. */
1693 if (pwr->time != 0) {
Jordan Crouseb4d31bd2012-02-01 22:11:12 -07001694 s64 tmp = ktime_to_us(ktime_get());
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001695 stats->total_time = tmp - pwr->time;
1696 pwr->time = tmp;
Jordan Crouseb4d31bd2012-02-01 22:11:12 -07001697 stats->busy_time = adreno_ticks_to_us(cycles, device->pwrctrl.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001698 pwrlevels[device->pwrctrl.active_pwrlevel].
1699 gpu_freq);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001700 } else {
1701 stats->total_time = 0;
1702 stats->busy_time = 0;
1703 pwr->time = ktime_to_us(ktime_get());
1704 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001705}
1706
1707void adreno_irqctrl(struct kgsl_device *device, int state)
1708{
Jordan Crousea78c9172011-07-11 13:14:09 -06001709 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1710 adreno_dev->gpudev->irq_control(adreno_dev, state);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001711}
1712
Jordan Croused6535882012-06-20 08:22:16 -06001713static unsigned int adreno_gpuid(struct kgsl_device *device,
1714 unsigned int *chipid)
Jordan Crousea0758f22011-12-07 11:19:22 -07001715{
1716 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1717
Jordan Croused6535882012-06-20 08:22:16 -06001718 /* Some applications need to know the chip ID too, so pass
1719 * that as a parameter */
1720
1721 if (chipid != NULL)
1722 *chipid = adreno_dev->chip_id;
1723
Jordan Crousea0758f22011-12-07 11:19:22 -07001724 /* Standard KGSL gpuid format:
1725 * top word is 0x0002 for 2D or 0x0003 for 3D
1726 * Bottom word is core specific identifer
1727 */
1728
1729 return (0x0003 << 16) | ((int) adreno_dev->gpurev);
1730}
1731
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001732static const struct kgsl_functable adreno_functable = {
1733 /* Mandatory functions */
1734 .regread = adreno_regread,
1735 .regwrite = adreno_regwrite,
1736 .idle = adreno_idle,
1737 .isidle = adreno_isidle,
1738 .suspend_context = adreno_suspend_context,
1739 .start = adreno_start,
1740 .stop = adreno_stop,
1741 .getproperty = adreno_getproperty,
1742 .waittimestamp = adreno_waittimestamp,
1743 .readtimestamp = adreno_readtimestamp,
1744 .issueibcmds = adreno_ringbuffer_issueibcmds,
1745 .ioctl = adreno_ioctl,
1746 .setup_pt = adreno_setup_pt,
1747 .cleanup_pt = adreno_cleanup_pt,
1748 .power_stats = adreno_power_stats,
1749 .irqctrl = adreno_irqctrl,
Jordan Crousea0758f22011-12-07 11:19:22 -07001750 .gpuid = adreno_gpuid,
Jordan Crouse156cfbc2012-01-24 09:32:04 -07001751 .snapshot = adreno_snapshot,
Jordan Crouseb368e9b2012-04-27 14:01:59 -06001752 .irq_handler = adreno_irq_handler,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001753 /* Optional functions */
1754 .setstate = adreno_setstate,
1755 .drawctxt_create = adreno_drawctxt_create,
1756 .drawctxt_destroy = adreno_drawctxt_destroy,
Jordan Crousef7370f82012-04-18 09:31:07 -06001757 .setproperty = adreno_setproperty,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001758};
1759
1760static struct platform_device_id adreno_id_table[] = {
1761 { DEVICE_3D0_NAME, (kernel_ulong_t)&device_3d0.dev, },
1762 { },
1763};
1764MODULE_DEVICE_TABLE(platform, adreno_id_table);
1765
1766static struct platform_driver adreno_platform_driver = {
1767 .probe = adreno_probe,
1768 .remove = __devexit_p(adreno_remove),
1769 .suspend = kgsl_suspend_driver,
1770 .resume = kgsl_resume_driver,
1771 .id_table = adreno_id_table,
1772 .driver = {
1773 .owner = THIS_MODULE,
1774 .name = DEVICE_3D_NAME,
1775 .pm = &kgsl_pm_ops,
1776 }
1777};
1778
1779static int __init kgsl_3d_init(void)
1780{
1781 return platform_driver_register(&adreno_platform_driver);
1782}
1783
1784static void __exit kgsl_3d_exit(void)
1785{
1786 platform_driver_unregister(&adreno_platform_driver);
1787}
1788
1789module_init(kgsl_3d_init);
1790module_exit(kgsl_3d_exit);
1791
1792MODULE_DESCRIPTION("3D Graphics driver");
1793MODULE_VERSION("1.2");
1794MODULE_LICENSE("GPL v2");
1795MODULE_ALIAS("platform:kgsl_3d");