blob: fa3301644b15a12b74ba6ea0913d937551b8f340 [file] [log] [blame]
Pierre Ossmand129bce2006-03-24 03:18:17 -08001/*
Pierre Ossman70f10482007-07-11 20:04:50 +02002 * linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
Pierre Ossmand129bce2006-03-24 03:18:17 -08003 *
Pierre Ossmanb69c9052008-03-08 23:44:25 +01004 * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
Pierre Ossmand129bce2006-03-24 03:18:17 -08005 *
6 * This program is free software; you can redistribute it and/or modify
Pierre Ossman643f7202006-09-30 23:27:52 -07007 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or (at
9 * your option) any later version.
Pierre Ossman84c46a52007-12-02 19:58:16 +010010 *
11 * Thanks to the following companies for their support:
12 *
13 * - JMicron (hardware and technical support)
Pierre Ossmand129bce2006-03-24 03:18:17 -080014 */
15
Pierre Ossmand129bce2006-03-24 03:18:17 -080016#include <linux/delay.h>
17#include <linux/highmem.h>
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +010018#include <linux/io.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080019#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090020#include <linux/slab.h>
Ralf Baechle11763602007-10-23 20:42:11 +020021#include <linux/scatterlist.h>
Marek Szyprowski9bea3c82010-08-10 18:01:59 -070022#include <linux/regulator/consumer.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080023
Pierre Ossman2f730fe2008-03-17 10:29:38 +010024#include <linux/leds.h>
25
Aries Lee22113ef2010-12-15 08:14:24 +010026#include <linux/mmc/mmc.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080027#include <linux/mmc/host.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080028
Pierre Ossmand129bce2006-03-24 03:18:17 -080029#include "sdhci.h"
30
31#define DRIVER_NAME "sdhci"
Pierre Ossmand129bce2006-03-24 03:18:17 -080032
Pierre Ossmand129bce2006-03-24 03:18:17 -080033#define DBG(f, x...) \
Russell Kingc6563172006-03-29 09:30:20 +010034 pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
Pierre Ossmand129bce2006-03-24 03:18:17 -080035
Pierre Ossmanf9134312008-12-21 17:01:48 +010036#if defined(CONFIG_LEDS_CLASS) || (defined(CONFIG_LEDS_CLASS_MODULE) && \
37 defined(CONFIG_MMC_SDHCI_MODULE))
38#define SDHCI_USE_LEDS_CLASS
39#endif
40
Arindam Nathb513ea22011-05-05 12:19:04 +053041#define MAX_TUNING_LOOP 40
42
Pierre Ossmandf673b22006-06-30 02:22:31 -070043static unsigned int debug_quirks = 0;
Pierre Ossman67435272006-06-30 02:22:31 -070044
Pierre Ossmand129bce2006-03-24 03:18:17 -080045static void sdhci_finish_data(struct sdhci_host *);
46
47static void sdhci_send_command(struct sdhci_host *, struct mmc_command *);
48static void sdhci_finish_command(struct sdhci_host *);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +053049static int sdhci_execute_tuning(struct mmc_host *mmc);
50static void sdhci_tuning_timer(unsigned long data);
Pierre Ossmand129bce2006-03-24 03:18:17 -080051
52static void sdhci_dumpregs(struct sdhci_host *host)
53{
Philip Rakity412ab652010-09-22 15:25:13 -070054 printk(KERN_DEBUG DRIVER_NAME ": =========== REGISTER DUMP (%s)===========\n",
55 mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -080056
57 printk(KERN_DEBUG DRIVER_NAME ": Sys addr: 0x%08x | Version: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030058 sdhci_readl(host, SDHCI_DMA_ADDRESS),
59 sdhci_readw(host, SDHCI_HOST_VERSION));
Pierre Ossmand129bce2006-03-24 03:18:17 -080060 printk(KERN_DEBUG DRIVER_NAME ": Blk size: 0x%08x | Blk cnt: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030061 sdhci_readw(host, SDHCI_BLOCK_SIZE),
62 sdhci_readw(host, SDHCI_BLOCK_COUNT));
Pierre Ossmand129bce2006-03-24 03:18:17 -080063 printk(KERN_DEBUG DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030064 sdhci_readl(host, SDHCI_ARGUMENT),
65 sdhci_readw(host, SDHCI_TRANSFER_MODE));
Pierre Ossmand129bce2006-03-24 03:18:17 -080066 printk(KERN_DEBUG DRIVER_NAME ": Present: 0x%08x | Host ctl: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030067 sdhci_readl(host, SDHCI_PRESENT_STATE),
68 sdhci_readb(host, SDHCI_HOST_CONTROL));
Pierre Ossmand129bce2006-03-24 03:18:17 -080069 printk(KERN_DEBUG DRIVER_NAME ": Power: 0x%08x | Blk gap: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030070 sdhci_readb(host, SDHCI_POWER_CONTROL),
71 sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
Pierre Ossmand129bce2006-03-24 03:18:17 -080072 printk(KERN_DEBUG DRIVER_NAME ": Wake-up: 0x%08x | Clock: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030073 sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
74 sdhci_readw(host, SDHCI_CLOCK_CONTROL));
Pierre Ossmand129bce2006-03-24 03:18:17 -080075 printk(KERN_DEBUG DRIVER_NAME ": Timeout: 0x%08x | Int stat: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030076 sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
77 sdhci_readl(host, SDHCI_INT_STATUS));
Pierre Ossmand129bce2006-03-24 03:18:17 -080078 printk(KERN_DEBUG DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030079 sdhci_readl(host, SDHCI_INT_ENABLE),
80 sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
Pierre Ossmand129bce2006-03-24 03:18:17 -080081 printk(KERN_DEBUG DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030082 sdhci_readw(host, SDHCI_ACMD12_ERR),
83 sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
Philip Rakitye8120ad2010-11-30 00:55:23 -050084 printk(KERN_DEBUG DRIVER_NAME ": Caps: 0x%08x | Caps_1: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030085 sdhci_readl(host, SDHCI_CAPABILITIES),
Philip Rakitye8120ad2010-11-30 00:55:23 -050086 sdhci_readl(host, SDHCI_CAPABILITIES_1));
87 printk(KERN_DEBUG DRIVER_NAME ": Cmd: 0x%08x | Max curr: 0x%08x\n",
88 sdhci_readw(host, SDHCI_COMMAND),
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030089 sdhci_readl(host, SDHCI_MAX_CURRENT));
Arindam Nathf2119df2011-05-05 12:18:57 +053090 printk(KERN_DEBUG DRIVER_NAME ": Host ctl2: 0x%08x\n",
91 sdhci_readw(host, SDHCI_HOST_CONTROL2));
Pierre Ossmand129bce2006-03-24 03:18:17 -080092
Ben Dooksbe3f4ae2009-06-08 23:33:52 +010093 if (host->flags & SDHCI_USE_ADMA)
94 printk(KERN_DEBUG DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
95 readl(host->ioaddr + SDHCI_ADMA_ERROR),
96 readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
97
Pierre Ossmand129bce2006-03-24 03:18:17 -080098 printk(KERN_DEBUG DRIVER_NAME ": ===========================================\n");
99}
100
101/*****************************************************************************\
102 * *
103 * Low level functions *
104 * *
105\*****************************************************************************/
106
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300107static void sdhci_clear_set_irqs(struct sdhci_host *host, u32 clear, u32 set)
108{
109 u32 ier;
110
111 ier = sdhci_readl(host, SDHCI_INT_ENABLE);
112 ier &= ~clear;
113 ier |= set;
114 sdhci_writel(host, ier, SDHCI_INT_ENABLE);
115 sdhci_writel(host, ier, SDHCI_SIGNAL_ENABLE);
116}
117
118static void sdhci_unmask_irqs(struct sdhci_host *host, u32 irqs)
119{
120 sdhci_clear_set_irqs(host, 0, irqs);
121}
122
123static void sdhci_mask_irqs(struct sdhci_host *host, u32 irqs)
124{
125 sdhci_clear_set_irqs(host, irqs, 0);
126}
127
128static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
129{
130 u32 irqs = SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT;
131
Anton Vorontsov68d1fb72009-03-17 00:13:52 +0300132 if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
133 return;
134
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300135 if (enable)
136 sdhci_unmask_irqs(host, irqs);
137 else
138 sdhci_mask_irqs(host, irqs);
139}
140
141static void sdhci_enable_card_detection(struct sdhci_host *host)
142{
143 sdhci_set_card_detection(host, true);
144}
145
146static void sdhci_disable_card_detection(struct sdhci_host *host)
147{
148 sdhci_set_card_detection(host, false);
149}
150
Pierre Ossmand129bce2006-03-24 03:18:17 -0800151static void sdhci_reset(struct sdhci_host *host, u8 mask)
152{
Pierre Ossmane16514d2006-06-30 02:22:24 -0700153 unsigned long timeout;
Anton Vorontsov063a9db2009-03-17 00:14:02 +0300154 u32 uninitialized_var(ier);
Pierre Ossmane16514d2006-06-30 02:22:24 -0700155
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100156 if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300157 if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) &
Pierre Ossman8a4da142006-10-04 02:15:40 -0700158 SDHCI_CARD_PRESENT))
159 return;
160 }
161
Anton Vorontsov063a9db2009-03-17 00:14:02 +0300162 if (host->quirks & SDHCI_QUIRK_RESTORE_IRQS_AFTER_RESET)
163 ier = sdhci_readl(host, SDHCI_INT_ENABLE);
164
Philip Rakity393c1a32011-01-21 11:26:40 -0800165 if (host->ops->platform_reset_enter)
166 host->ops->platform_reset_enter(host, mask);
167
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300168 sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800169
Pierre Ossmane16514d2006-06-30 02:22:24 -0700170 if (mask & SDHCI_RESET_ALL)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800171 host->clock = 0;
172
Pierre Ossmane16514d2006-06-30 02:22:24 -0700173 /* Wait max 100 ms */
174 timeout = 100;
175
176 /* hw clears the bit when it's done */
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300177 while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
Pierre Ossmane16514d2006-06-30 02:22:24 -0700178 if (timeout == 0) {
Pierre Ossmanacf1da42007-02-09 08:29:19 +0100179 printk(KERN_ERR "%s: Reset 0x%x never completed.\n",
Pierre Ossmane16514d2006-06-30 02:22:24 -0700180 mmc_hostname(host->mmc), (int)mask);
181 sdhci_dumpregs(host);
182 return;
183 }
184 timeout--;
185 mdelay(1);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800186 }
Anton Vorontsov063a9db2009-03-17 00:14:02 +0300187
Philip Rakity393c1a32011-01-21 11:26:40 -0800188 if (host->ops->platform_reset_exit)
189 host->ops->platform_reset_exit(host, mask);
190
Anton Vorontsov063a9db2009-03-17 00:14:02 +0300191 if (host->quirks & SDHCI_QUIRK_RESTORE_IRQS_AFTER_RESET)
192 sdhci_clear_set_irqs(host, SDHCI_INT_ALL_MASK, ier);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800193}
194
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800195static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios);
196
197static void sdhci_init(struct sdhci_host *host, int soft)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800198{
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800199 if (soft)
200 sdhci_reset(host, SDHCI_RESET_CMD|SDHCI_RESET_DATA);
201 else
202 sdhci_reset(host, SDHCI_RESET_ALL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800203
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300204 sdhci_clear_set_irqs(host, SDHCI_INT_ALL_MASK,
205 SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
Pierre Ossman3192a282006-06-30 02:22:26 -0700206 SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_INDEX |
207 SDHCI_INT_END_BIT | SDHCI_INT_CRC | SDHCI_INT_TIMEOUT |
Anton Vorontsov6aa943a2009-03-17 00:13:50 +0300208 SDHCI_INT_DATA_END | SDHCI_INT_RESPONSE);
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800209
210 if (soft) {
211 /* force clock reconfiguration */
212 host->clock = 0;
213 sdhci_set_ios(host->mmc, &host->mmc->ios);
214 }
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300215}
Pierre Ossmand129bce2006-03-24 03:18:17 -0800216
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300217static void sdhci_reinit(struct sdhci_host *host)
218{
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800219 sdhci_init(host, 0);
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300220 sdhci_enable_card_detection(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800221}
222
223static void sdhci_activate_led(struct sdhci_host *host)
224{
225 u8 ctrl;
226
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300227 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800228 ctrl |= SDHCI_CTRL_LED;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300229 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800230}
231
232static void sdhci_deactivate_led(struct sdhci_host *host)
233{
234 u8 ctrl;
235
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300236 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800237 ctrl &= ~SDHCI_CTRL_LED;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300238 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800239}
240
Pierre Ossmanf9134312008-12-21 17:01:48 +0100241#ifdef SDHCI_USE_LEDS_CLASS
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100242static void sdhci_led_control(struct led_classdev *led,
243 enum led_brightness brightness)
244{
245 struct sdhci_host *host = container_of(led, struct sdhci_host, led);
246 unsigned long flags;
247
248 spin_lock_irqsave(&host->lock, flags);
249
250 if (brightness == LED_OFF)
251 sdhci_deactivate_led(host);
252 else
253 sdhci_activate_led(host);
254
255 spin_unlock_irqrestore(&host->lock, flags);
256}
257#endif
258
Pierre Ossmand129bce2006-03-24 03:18:17 -0800259/*****************************************************************************\
260 * *
261 * Core functions *
262 * *
263\*****************************************************************************/
264
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100265static void sdhci_read_block_pio(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800266{
Pierre Ossman76591502008-07-21 00:32:11 +0200267 unsigned long flags;
268 size_t blksize, len, chunk;
Steven Noonan7244b852008-10-01 01:50:25 -0700269 u32 uninitialized_var(scratch);
Pierre Ossman76591502008-07-21 00:32:11 +0200270 u8 *buf;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800271
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100272 DBG("PIO reading\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -0800273
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100274 blksize = host->data->blksz;
Pierre Ossman76591502008-07-21 00:32:11 +0200275 chunk = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800276
Pierre Ossman76591502008-07-21 00:32:11 +0200277 local_irq_save(flags);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800278
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100279 while (blksize) {
Pierre Ossman76591502008-07-21 00:32:11 +0200280 if (!sg_miter_next(&host->sg_miter))
281 BUG();
Pierre Ossmand129bce2006-03-24 03:18:17 -0800282
Pierre Ossman76591502008-07-21 00:32:11 +0200283 len = min(host->sg_miter.length, blksize);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800284
Pierre Ossman76591502008-07-21 00:32:11 +0200285 blksize -= len;
286 host->sg_miter.consumed = len;
Alex Dubov14d836e2007-04-13 19:04:38 +0200287
Pierre Ossman76591502008-07-21 00:32:11 +0200288 buf = host->sg_miter.addr;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800289
Pierre Ossman76591502008-07-21 00:32:11 +0200290 while (len) {
291 if (chunk == 0) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300292 scratch = sdhci_readl(host, SDHCI_BUFFER);
Pierre Ossman76591502008-07-21 00:32:11 +0200293 chunk = 4;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800294 }
Pierre Ossman76591502008-07-21 00:32:11 +0200295
296 *buf = scratch & 0xFF;
297
298 buf++;
299 scratch >>= 8;
300 chunk--;
301 len--;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800302 }
303 }
Pierre Ossman76591502008-07-21 00:32:11 +0200304
305 sg_miter_stop(&host->sg_miter);
306
307 local_irq_restore(flags);
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100308}
Pierre Ossmand129bce2006-03-24 03:18:17 -0800309
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100310static void sdhci_write_block_pio(struct sdhci_host *host)
311{
Pierre Ossman76591502008-07-21 00:32:11 +0200312 unsigned long flags;
313 size_t blksize, len, chunk;
314 u32 scratch;
315 u8 *buf;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100316
317 DBG("PIO writing\n");
318
319 blksize = host->data->blksz;
Pierre Ossman76591502008-07-21 00:32:11 +0200320 chunk = 0;
321 scratch = 0;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100322
Pierre Ossman76591502008-07-21 00:32:11 +0200323 local_irq_save(flags);
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100324
325 while (blksize) {
Pierre Ossman76591502008-07-21 00:32:11 +0200326 if (!sg_miter_next(&host->sg_miter))
327 BUG();
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100328
Pierre Ossman76591502008-07-21 00:32:11 +0200329 len = min(host->sg_miter.length, blksize);
Alex Dubov14d836e2007-04-13 19:04:38 +0200330
Pierre Ossman76591502008-07-21 00:32:11 +0200331 blksize -= len;
332 host->sg_miter.consumed = len;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100333
Pierre Ossman76591502008-07-21 00:32:11 +0200334 buf = host->sg_miter.addr;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100335
Pierre Ossman76591502008-07-21 00:32:11 +0200336 while (len) {
337 scratch |= (u32)*buf << (chunk * 8);
338
339 buf++;
340 chunk++;
341 len--;
342
343 if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300344 sdhci_writel(host, scratch, SDHCI_BUFFER);
Pierre Ossman76591502008-07-21 00:32:11 +0200345 chunk = 0;
346 scratch = 0;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100347 }
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100348 }
349 }
Pierre Ossman76591502008-07-21 00:32:11 +0200350
351 sg_miter_stop(&host->sg_miter);
352
353 local_irq_restore(flags);
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100354}
355
356static void sdhci_transfer_pio(struct sdhci_host *host)
357{
358 u32 mask;
359
360 BUG_ON(!host->data);
361
Pierre Ossman76591502008-07-21 00:32:11 +0200362 if (host->blocks == 0)
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100363 return;
364
365 if (host->data->flags & MMC_DATA_READ)
366 mask = SDHCI_DATA_AVAILABLE;
367 else
368 mask = SDHCI_SPACE_AVAILABLE;
369
Pierre Ossman4a3cba32008-07-29 00:11:16 +0200370 /*
371 * Some controllers (JMicron JMB38x) mess up the buffer bits
372 * for transfers < 4 bytes. As long as it is just one block,
373 * we can ignore the bits.
374 */
375 if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
376 (host->data->blocks == 1))
377 mask = ~0;
378
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300379 while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
Anton Vorontsov3e3bf202009-03-17 00:14:00 +0300380 if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
381 udelay(100);
382
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100383 if (host->data->flags & MMC_DATA_READ)
384 sdhci_read_block_pio(host);
385 else
386 sdhci_write_block_pio(host);
387
Pierre Ossman76591502008-07-21 00:32:11 +0200388 host->blocks--;
389 if (host->blocks == 0)
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100390 break;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100391 }
392
393 DBG("PIO transfer complete.\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -0800394}
395
Pierre Ossman2134a922008-06-28 18:28:51 +0200396static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
397{
398 local_irq_save(*flags);
399 return kmap_atomic(sg_page(sg), KM_BIO_SRC_IRQ) + sg->offset;
400}
401
402static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
403{
404 kunmap_atomic(buffer, KM_BIO_SRC_IRQ);
405 local_irq_restore(*flags);
406}
407
Ben Dooks118cd172010-03-05 13:43:26 -0800408static void sdhci_set_adma_desc(u8 *desc, u32 addr, int len, unsigned cmd)
409{
Ben Dooks9e506f32010-03-05 13:43:29 -0800410 __le32 *dataddr = (__le32 __force *)(desc + 4);
411 __le16 *cmdlen = (__le16 __force *)desc;
Ben Dooks118cd172010-03-05 13:43:26 -0800412
Ben Dooks9e506f32010-03-05 13:43:29 -0800413 /* SDHCI specification says ADMA descriptors should be 4 byte
414 * aligned, so using 16 or 32bit operations should be safe. */
Ben Dooks118cd172010-03-05 13:43:26 -0800415
Ben Dooks9e506f32010-03-05 13:43:29 -0800416 cmdlen[0] = cpu_to_le16(cmd);
417 cmdlen[1] = cpu_to_le16(len);
418
419 dataddr[0] = cpu_to_le32(addr);
Ben Dooks118cd172010-03-05 13:43:26 -0800420}
421
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200422static int sdhci_adma_table_pre(struct sdhci_host *host,
Pierre Ossman2134a922008-06-28 18:28:51 +0200423 struct mmc_data *data)
424{
425 int direction;
426
427 u8 *desc;
428 u8 *align;
429 dma_addr_t addr;
430 dma_addr_t align_addr;
431 int len, offset;
432
433 struct scatterlist *sg;
434 int i;
435 char *buffer;
436 unsigned long flags;
437
438 /*
439 * The spec does not specify endianness of descriptor table.
440 * We currently guess that it is LE.
441 */
442
443 if (data->flags & MMC_DATA_READ)
444 direction = DMA_FROM_DEVICE;
445 else
446 direction = DMA_TO_DEVICE;
447
448 /*
449 * The ADMA descriptor table is mapped further down as we
450 * need to fill it with data first.
451 */
452
453 host->align_addr = dma_map_single(mmc_dev(host->mmc),
454 host->align_buffer, 128 * 4, direction);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -0700455 if (dma_mapping_error(mmc_dev(host->mmc), host->align_addr))
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200456 goto fail;
Pierre Ossman2134a922008-06-28 18:28:51 +0200457 BUG_ON(host->align_addr & 0x3);
458
459 host->sg_count = dma_map_sg(mmc_dev(host->mmc),
460 data->sg, data->sg_len, direction);
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200461 if (host->sg_count == 0)
462 goto unmap_align;
Pierre Ossman2134a922008-06-28 18:28:51 +0200463
464 desc = host->adma_desc;
465 align = host->align_buffer;
466
467 align_addr = host->align_addr;
468
469 for_each_sg(data->sg, sg, host->sg_count, i) {
470 addr = sg_dma_address(sg);
471 len = sg_dma_len(sg);
472
473 /*
474 * The SDHCI specification states that ADMA
475 * addresses must be 32-bit aligned. If they
476 * aren't, then we use a bounce buffer for
477 * the (up to three) bytes that screw up the
478 * alignment.
479 */
480 offset = (4 - (addr & 0x3)) & 0x3;
481 if (offset) {
482 if (data->flags & MMC_DATA_WRITE) {
483 buffer = sdhci_kmap_atomic(sg, &flags);
Pierre Ossman6cefd052008-07-21 00:45:15 +0200484 WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
Pierre Ossman2134a922008-06-28 18:28:51 +0200485 memcpy(align, buffer, offset);
486 sdhci_kunmap_atomic(buffer, &flags);
487 }
488
Ben Dooks118cd172010-03-05 13:43:26 -0800489 /* tran, valid */
490 sdhci_set_adma_desc(desc, align_addr, offset, 0x21);
Pierre Ossman2134a922008-06-28 18:28:51 +0200491
492 BUG_ON(offset > 65536);
493
Pierre Ossman2134a922008-06-28 18:28:51 +0200494 align += 4;
495 align_addr += 4;
496
497 desc += 8;
498
499 addr += offset;
500 len -= offset;
501 }
502
Pierre Ossman2134a922008-06-28 18:28:51 +0200503 BUG_ON(len > 65536);
504
Ben Dooks118cd172010-03-05 13:43:26 -0800505 /* tran, valid */
506 sdhci_set_adma_desc(desc, addr, len, 0x21);
Pierre Ossman2134a922008-06-28 18:28:51 +0200507 desc += 8;
508
509 /*
510 * If this triggers then we have a calculation bug
511 * somewhere. :/
512 */
513 WARN_ON((desc - host->adma_desc) > (128 * 2 + 1) * 4);
514 }
515
Thomas Abraham70764a92010-05-26 14:42:04 -0700516 if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
517 /*
518 * Mark the last descriptor as the terminating descriptor
519 */
520 if (desc != host->adma_desc) {
521 desc -= 8;
522 desc[0] |= 0x2; /* end */
523 }
524 } else {
525 /*
526 * Add a terminating entry.
527 */
Pierre Ossman2134a922008-06-28 18:28:51 +0200528
Thomas Abraham70764a92010-05-26 14:42:04 -0700529 /* nop, end, valid */
530 sdhci_set_adma_desc(desc, 0, 0, 0x3);
531 }
Pierre Ossman2134a922008-06-28 18:28:51 +0200532
533 /*
534 * Resync align buffer as we might have changed it.
535 */
536 if (data->flags & MMC_DATA_WRITE) {
537 dma_sync_single_for_device(mmc_dev(host->mmc),
538 host->align_addr, 128 * 4, direction);
539 }
540
541 host->adma_addr = dma_map_single(mmc_dev(host->mmc),
542 host->adma_desc, (128 * 2 + 1) * 4, DMA_TO_DEVICE);
Pierre Ossman980167b2008-07-29 00:53:20 +0200543 if (dma_mapping_error(mmc_dev(host->mmc), host->adma_addr))
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200544 goto unmap_entries;
Pierre Ossman2134a922008-06-28 18:28:51 +0200545 BUG_ON(host->adma_addr & 0x3);
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200546
547 return 0;
548
549unmap_entries:
550 dma_unmap_sg(mmc_dev(host->mmc), data->sg,
551 data->sg_len, direction);
552unmap_align:
553 dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
554 128 * 4, direction);
555fail:
556 return -EINVAL;
Pierre Ossman2134a922008-06-28 18:28:51 +0200557}
558
559static void sdhci_adma_table_post(struct sdhci_host *host,
560 struct mmc_data *data)
561{
562 int direction;
563
564 struct scatterlist *sg;
565 int i, size;
566 u8 *align;
567 char *buffer;
568 unsigned long flags;
569
570 if (data->flags & MMC_DATA_READ)
571 direction = DMA_FROM_DEVICE;
572 else
573 direction = DMA_TO_DEVICE;
574
575 dma_unmap_single(mmc_dev(host->mmc), host->adma_addr,
576 (128 * 2 + 1) * 4, DMA_TO_DEVICE);
577
578 dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
579 128 * 4, direction);
580
581 if (data->flags & MMC_DATA_READ) {
582 dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
583 data->sg_len, direction);
584
585 align = host->align_buffer;
586
587 for_each_sg(data->sg, sg, host->sg_count, i) {
588 if (sg_dma_address(sg) & 0x3) {
589 size = 4 - (sg_dma_address(sg) & 0x3);
590
591 buffer = sdhci_kmap_atomic(sg, &flags);
Pierre Ossman6cefd052008-07-21 00:45:15 +0200592 WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
Pierre Ossman2134a922008-06-28 18:28:51 +0200593 memcpy(buffer, align, size);
594 sdhci_kunmap_atomic(buffer, &flags);
595
596 align += 4;
597 }
598 }
599 }
600
601 dma_unmap_sg(mmc_dev(host->mmc), data->sg,
602 data->sg_len, direction);
603}
604
Andrei Warkentina3c77782011-04-11 16:13:42 -0500605static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800606{
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700607 u8 count;
Andrei Warkentina3c77782011-04-11 16:13:42 -0500608 struct mmc_data *data = cmd->data;
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700609 unsigned target_timeout, current_timeout;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800610
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200611 /*
612 * If the host controller provides us with an incorrect timeout
613 * value, just skip the check and use 0xE. The hardware may take
614 * longer to time out, but that's much better than having a too-short
615 * timeout value.
616 */
Pierre Ossman11a2f1b2009-06-21 20:59:33 +0200617 if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200618 return 0xE;
Pierre Ossmane538fbe2007-08-12 16:46:32 +0200619
Andrei Warkentina3c77782011-04-11 16:13:42 -0500620 /* Unspecified timeout, assume max */
621 if (!data && !cmd->cmd_timeout_ms)
622 return 0xE;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800623
Andrei Warkentina3c77782011-04-11 16:13:42 -0500624 /* timeout in us */
625 if (!data)
626 target_timeout = cmd->cmd_timeout_ms * 1000;
627 else
628 target_timeout = data->timeout_ns / 1000 +
629 data->timeout_clks / host->clock;
Anton Vorontsov81b39802009-09-22 16:45:13 -0700630
Mark Brown4b016812011-04-19 18:44:17 +0100631 if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)
632 host->timeout_clk = host->clock / 1000;
633
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700634 /*
635 * Figure out needed cycles.
636 * We do this in steps in order to fit inside a 32 bit int.
637 * The first step is the minimum timeout, which will have a
638 * minimum resolution of 6 bits:
639 * (1) 2^13*1000 > 2^22,
640 * (2) host->timeout_clk < 2^16
641 * =>
642 * (1) / (2) > 2^6
643 */
Mark Brown4b016812011-04-19 18:44:17 +0100644 BUG_ON(!host->timeout_clk);
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700645 count = 0;
646 current_timeout = (1 << 13) * 1000 / host->timeout_clk;
647 while (current_timeout < target_timeout) {
648 count++;
649 current_timeout <<= 1;
650 if (count >= 0xF)
651 break;
652 }
653
654 if (count >= 0xF) {
Andrei Warkentina3c77782011-04-11 16:13:42 -0500655 printk(KERN_WARNING "%s: Too large timeout requested for CMD%d!\n",
656 mmc_hostname(host->mmc), cmd->opcode);
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700657 count = 0xE;
658 }
659
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200660 return count;
661}
662
Anton Vorontsov6aa943a2009-03-17 00:13:50 +0300663static void sdhci_set_transfer_irqs(struct sdhci_host *host)
664{
665 u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
666 u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;
667
668 if (host->flags & SDHCI_REQ_USE_DMA)
669 sdhci_clear_set_irqs(host, pio_irqs, dma_irqs);
670 else
671 sdhci_clear_set_irqs(host, dma_irqs, pio_irqs);
672}
673
Andrei Warkentina3c77782011-04-11 16:13:42 -0500674static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200675{
676 u8 count;
Pierre Ossman2134a922008-06-28 18:28:51 +0200677 u8 ctrl;
Andrei Warkentina3c77782011-04-11 16:13:42 -0500678 struct mmc_data *data = cmd->data;
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200679 int ret;
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200680
681 WARN_ON(host->data);
682
Andrei Warkentina3c77782011-04-11 16:13:42 -0500683 if (data || (cmd->flags & MMC_RSP_BUSY)) {
684 count = sdhci_calc_timeout(host, cmd);
685 sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
686 }
687
688 if (!data)
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200689 return;
690
691 /* Sanity checks */
692 BUG_ON(data->blksz * data->blocks > 524288);
693 BUG_ON(data->blksz > host->mmc->max_blk_size);
694 BUG_ON(data->blocks > 65535);
695
696 host->data = data;
697 host->data_early = 0;
Mikko Vinnif6a03cb2011-04-12 09:36:18 -0400698 host->data->bytes_xfered = 0;
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200699
Richard Röjforsa13abc72009-09-22 16:45:30 -0700700 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100701 host->flags |= SDHCI_REQ_USE_DMA;
702
Pierre Ossman2134a922008-06-28 18:28:51 +0200703 /*
704 * FIXME: This doesn't account for merging when mapping the
705 * scatterlist.
706 */
707 if (host->flags & SDHCI_REQ_USE_DMA) {
708 int broken, i;
709 struct scatterlist *sg;
710
711 broken = 0;
712 if (host->flags & SDHCI_USE_ADMA) {
713 if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
714 broken = 1;
715 } else {
716 if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
717 broken = 1;
718 }
719
720 if (unlikely(broken)) {
721 for_each_sg(data->sg, sg, data->sg_len, i) {
722 if (sg->length & 0x3) {
723 DBG("Reverting to PIO because of "
724 "transfer size (%d)\n",
725 sg->length);
726 host->flags &= ~SDHCI_REQ_USE_DMA;
727 break;
728 }
729 }
730 }
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100731 }
732
733 /*
734 * The assumption here being that alignment is the same after
735 * translation to device address space.
736 */
Pierre Ossman2134a922008-06-28 18:28:51 +0200737 if (host->flags & SDHCI_REQ_USE_DMA) {
738 int broken, i;
739 struct scatterlist *sg;
740
741 broken = 0;
742 if (host->flags & SDHCI_USE_ADMA) {
743 /*
744 * As we use 3 byte chunks to work around
745 * alignment problems, we need to check this
746 * quirk.
747 */
748 if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
749 broken = 1;
750 } else {
751 if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
752 broken = 1;
753 }
754
755 if (unlikely(broken)) {
756 for_each_sg(data->sg, sg, data->sg_len, i) {
757 if (sg->offset & 0x3) {
758 DBG("Reverting to PIO because of "
759 "bad alignment\n");
760 host->flags &= ~SDHCI_REQ_USE_DMA;
761 break;
762 }
763 }
764 }
765 }
766
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200767 if (host->flags & SDHCI_REQ_USE_DMA) {
768 if (host->flags & SDHCI_USE_ADMA) {
769 ret = sdhci_adma_table_pre(host, data);
770 if (ret) {
771 /*
772 * This only happens when someone fed
773 * us an invalid request.
774 */
775 WARN_ON(1);
Pierre Ossmanebd6d352008-07-29 00:45:51 +0200776 host->flags &= ~SDHCI_REQ_USE_DMA;
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200777 } else {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300778 sdhci_writel(host, host->adma_addr,
779 SDHCI_ADMA_ADDRESS);
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200780 }
781 } else {
Tomas Winklerc8b3e022008-07-05 19:52:04 +0300782 int sg_cnt;
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200783
Tomas Winklerc8b3e022008-07-05 19:52:04 +0300784 sg_cnt = dma_map_sg(mmc_dev(host->mmc),
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200785 data->sg, data->sg_len,
786 (data->flags & MMC_DATA_READ) ?
787 DMA_FROM_DEVICE :
788 DMA_TO_DEVICE);
Tomas Winklerc8b3e022008-07-05 19:52:04 +0300789 if (sg_cnt == 0) {
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200790 /*
791 * This only happens when someone fed
792 * us an invalid request.
793 */
794 WARN_ON(1);
Pierre Ossmanebd6d352008-07-29 00:45:51 +0200795 host->flags &= ~SDHCI_REQ_USE_DMA;
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200796 } else {
Pierre Ossman719a61b2008-07-22 13:23:23 +0200797 WARN_ON(sg_cnt != 1);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300798 sdhci_writel(host, sg_dma_address(data->sg),
799 SDHCI_DMA_ADDRESS);
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200800 }
801 }
802 }
803
Pierre Ossman2134a922008-06-28 18:28:51 +0200804 /*
805 * Always adjust the DMA selection as some controllers
806 * (e.g. JMicron) can't do PIO properly when the selection
807 * is ADMA.
808 */
809 if (host->version >= SDHCI_SPEC_200) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300810 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossman2134a922008-06-28 18:28:51 +0200811 ctrl &= ~SDHCI_CTRL_DMA_MASK;
812 if ((host->flags & SDHCI_REQ_USE_DMA) &&
813 (host->flags & SDHCI_USE_ADMA))
814 ctrl |= SDHCI_CTRL_ADMA32;
815 else
816 ctrl |= SDHCI_CTRL_SDMA;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300817 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100818 }
819
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200820 if (!(host->flags & SDHCI_REQ_USE_DMA)) {
Sebastian Andrzej Siewiorda60a912009-06-18 09:33:32 +0200821 int flags;
822
823 flags = SG_MITER_ATOMIC;
824 if (host->data->flags & MMC_DATA_READ)
825 flags |= SG_MITER_TO_SG;
826 else
827 flags |= SG_MITER_FROM_SG;
828 sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
Pierre Ossman76591502008-07-21 00:32:11 +0200829 host->blocks = data->blocks;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800830 }
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700831
Anton Vorontsov6aa943a2009-03-17 00:13:50 +0300832 sdhci_set_transfer_irqs(host);
833
Mikko Vinnif6a03cb2011-04-12 09:36:18 -0400834 /* Set the DMA boundary value and block size */
835 sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
836 data->blksz), SDHCI_BLOCK_SIZE);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300837 sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700838}
839
840static void sdhci_set_transfer_mode(struct sdhci_host *host,
841 struct mmc_data *data)
842{
843 u16 mode;
844
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700845 if (data == NULL)
846 return;
847
Pierre Ossmane538fbe2007-08-12 16:46:32 +0200848 WARN_ON(!host->data);
849
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700850 mode = SDHCI_TRNS_BLK_CNT_EN;
Jerry Huangc4512f72010-08-10 18:01:59 -0700851 if (data->blocks > 1) {
852 if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
853 mode |= SDHCI_TRNS_MULTI | SDHCI_TRNS_ACMD12;
854 else
855 mode |= SDHCI_TRNS_MULTI;
856 }
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700857 if (data->flags & MMC_DATA_READ)
858 mode |= SDHCI_TRNS_READ;
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100859 if (host->flags & SDHCI_REQ_USE_DMA)
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700860 mode |= SDHCI_TRNS_DMA;
861
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300862 sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800863}
864
865static void sdhci_finish_data(struct sdhci_host *host)
866{
867 struct mmc_data *data;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800868
869 BUG_ON(!host->data);
870
871 data = host->data;
872 host->data = NULL;
873
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100874 if (host->flags & SDHCI_REQ_USE_DMA) {
Pierre Ossman2134a922008-06-28 18:28:51 +0200875 if (host->flags & SDHCI_USE_ADMA)
876 sdhci_adma_table_post(host, data);
877 else {
878 dma_unmap_sg(mmc_dev(host->mmc), data->sg,
879 data->sg_len, (data->flags & MMC_DATA_READ) ?
880 DMA_FROM_DEVICE : DMA_TO_DEVICE);
881 }
Pierre Ossmand129bce2006-03-24 03:18:17 -0800882 }
883
884 /*
Pierre Ossmanc9b74c52008-04-18 20:41:49 +0200885 * The specification states that the block count register must
886 * be updated, but it does not specify at what point in the
887 * data flow. That makes the register entirely useless to read
888 * back so we have to assume that nothing made it to the card
889 * in the event of an error.
Pierre Ossmand129bce2006-03-24 03:18:17 -0800890 */
Pierre Ossmanc9b74c52008-04-18 20:41:49 +0200891 if (data->error)
892 data->bytes_xfered = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800893 else
Pierre Ossmanc9b74c52008-04-18 20:41:49 +0200894 data->bytes_xfered = data->blksz * data->blocks;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800895
Pierre Ossmand129bce2006-03-24 03:18:17 -0800896 if (data->stop) {
897 /*
898 * The controller needs a reset of internal state machines
899 * upon error conditions.
900 */
Pierre Ossman17b04292007-07-22 22:18:46 +0200901 if (data->error) {
Pierre Ossmand129bce2006-03-24 03:18:17 -0800902 sdhci_reset(host, SDHCI_RESET_CMD);
903 sdhci_reset(host, SDHCI_RESET_DATA);
904 }
905
906 sdhci_send_command(host, data->stop);
907 } else
908 tasklet_schedule(&host->finish_tasklet);
909}
910
911static void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
912{
913 int flags;
Pierre Ossmanfd2208d2006-06-30 02:22:28 -0700914 u32 mask;
Pierre Ossman7cb2c762006-06-30 02:22:23 -0700915 unsigned long timeout;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800916
917 WARN_ON(host->cmd);
918
Pierre Ossmand129bce2006-03-24 03:18:17 -0800919 /* Wait max 10 ms */
Pierre Ossman7cb2c762006-06-30 02:22:23 -0700920 timeout = 10;
Pierre Ossmanfd2208d2006-06-30 02:22:28 -0700921
922 mask = SDHCI_CMD_INHIBIT;
923 if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
924 mask |= SDHCI_DATA_INHIBIT;
925
926 /* We shouldn't wait for data inihibit for stop commands, even
927 though they might use busy signaling */
928 if (host->mrq->data && (cmd == host->mrq->data->stop))
929 mask &= ~SDHCI_DATA_INHIBIT;
930
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300931 while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
Pierre Ossman7cb2c762006-06-30 02:22:23 -0700932 if (timeout == 0) {
Pierre Ossmand129bce2006-03-24 03:18:17 -0800933 printk(KERN_ERR "%s: Controller never released "
Pierre Ossmanacf1da42007-02-09 08:29:19 +0100934 "inhibit bit(s).\n", mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -0800935 sdhci_dumpregs(host);
Pierre Ossman17b04292007-07-22 22:18:46 +0200936 cmd->error = -EIO;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800937 tasklet_schedule(&host->finish_tasklet);
938 return;
939 }
Pierre Ossman7cb2c762006-06-30 02:22:23 -0700940 timeout--;
941 mdelay(1);
942 }
Pierre Ossmand129bce2006-03-24 03:18:17 -0800943
944 mod_timer(&host->timer, jiffies + 10 * HZ);
945
946 host->cmd = cmd;
947
Andrei Warkentina3c77782011-04-11 16:13:42 -0500948 sdhci_prepare_data(host, cmd);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800949
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300950 sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800951
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700952 sdhci_set_transfer_mode(host, cmd->data);
953
Pierre Ossmand129bce2006-03-24 03:18:17 -0800954 if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
Pierre Ossmanacf1da42007-02-09 08:29:19 +0100955 printk(KERN_ERR "%s: Unsupported response type!\n",
Pierre Ossmand129bce2006-03-24 03:18:17 -0800956 mmc_hostname(host->mmc));
Pierre Ossman17b04292007-07-22 22:18:46 +0200957 cmd->error = -EINVAL;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800958 tasklet_schedule(&host->finish_tasklet);
959 return;
960 }
961
962 if (!(cmd->flags & MMC_RSP_PRESENT))
963 flags = SDHCI_CMD_RESP_NONE;
964 else if (cmd->flags & MMC_RSP_136)
965 flags = SDHCI_CMD_RESP_LONG;
966 else if (cmd->flags & MMC_RSP_BUSY)
967 flags = SDHCI_CMD_RESP_SHORT_BUSY;
968 else
969 flags = SDHCI_CMD_RESP_SHORT;
970
971 if (cmd->flags & MMC_RSP_CRC)
972 flags |= SDHCI_CMD_CRC;
973 if (cmd->flags & MMC_RSP_OPCODE)
974 flags |= SDHCI_CMD_INDEX;
Arindam Nathb513ea22011-05-05 12:19:04 +0530975
976 /* CMD19 is special in that the Data Present Select should be set */
977 if (cmd->data || (cmd->opcode == MMC_SEND_TUNING_BLOCK))
Pierre Ossmand129bce2006-03-24 03:18:17 -0800978 flags |= SDHCI_CMD_DATA;
979
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300980 sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800981}
982
983static void sdhci_finish_command(struct sdhci_host *host)
984{
985 int i;
986
987 BUG_ON(host->cmd == NULL);
988
989 if (host->cmd->flags & MMC_RSP_PRESENT) {
990 if (host->cmd->flags & MMC_RSP_136) {
991 /* CRC is stripped so we need to do some shifting. */
992 for (i = 0;i < 4;i++) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300993 host->cmd->resp[i] = sdhci_readl(host,
Pierre Ossmand129bce2006-03-24 03:18:17 -0800994 SDHCI_RESPONSE + (3-i)*4) << 8;
995 if (i != 3)
996 host->cmd->resp[i] |=
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300997 sdhci_readb(host,
Pierre Ossmand129bce2006-03-24 03:18:17 -0800998 SDHCI_RESPONSE + (3-i)*4-1);
999 }
1000 } else {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001001 host->cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001002 }
1003 }
1004
Pierre Ossman17b04292007-07-22 22:18:46 +02001005 host->cmd->error = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001006
Pierre Ossmane538fbe2007-08-12 16:46:32 +02001007 if (host->data && host->data_early)
1008 sdhci_finish_data(host);
1009
1010 if (!host->cmd->data)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001011 tasklet_schedule(&host->finish_tasklet);
1012
1013 host->cmd = NULL;
1014}
1015
1016static void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
1017{
Arindam Nathc3ed3872011-05-05 12:19:06 +05301018 int div = 0; /* Initialized for compiler warning */
1019 u16 clk = 0;
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001020 unsigned long timeout;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001021
1022 if (clock == host->clock)
1023 return;
1024
Anton Vorontsov81146342009-03-17 00:13:59 +03001025 if (host->ops->set_clock) {
1026 host->ops->set_clock(host, clock);
1027 if (host->quirks & SDHCI_QUIRK_NONSTANDARD_CLOCK)
1028 return;
1029 }
1030
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001031 sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001032
1033 if (clock == 0)
1034 goto out;
1035
Zhangfei Gao85105c52010-08-06 07:10:01 +08001036 if (host->version >= SDHCI_SPEC_300) {
Arindam Nathc3ed3872011-05-05 12:19:06 +05301037 /*
1038 * Check if the Host Controller supports Programmable Clock
1039 * Mode.
1040 */
1041 if (host->clk_mul) {
1042 u16 ctrl;
1043
1044 /*
1045 * We need to figure out whether the Host Driver needs
1046 * to select Programmable Clock Mode, or the value can
1047 * be set automatically by the Host Controller based on
1048 * the Preset Value registers.
1049 */
1050 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1051 if (!(ctrl & SDHCI_CTRL_PRESET_VAL_ENABLE)) {
1052 for (div = 1; div <= 1024; div++) {
1053 if (((host->max_clk * host->clk_mul) /
1054 div) <= clock)
1055 break;
1056 }
1057 /*
1058 * Set Programmable Clock Mode in the Clock
1059 * Control register.
1060 */
1061 clk = SDHCI_PROG_CLOCK_MODE;
1062 div--;
Zhangfei Gao85105c52010-08-06 07:10:01 +08001063 }
Arindam Nathc3ed3872011-05-05 12:19:06 +05301064 } else {
1065 /* Version 3.00 divisors must be a multiple of 2. */
1066 if (host->max_clk <= clock)
1067 div = 1;
1068 else {
1069 for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
1070 div += 2) {
1071 if ((host->max_clk / div) <= clock)
1072 break;
1073 }
1074 }
1075 div >>= 1;
Zhangfei Gao85105c52010-08-06 07:10:01 +08001076 }
1077 } else {
1078 /* Version 2.00 divisors must be a power of 2. */
Zhangfei Gao03975262010-09-20 15:15:18 -04001079 for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
Zhangfei Gao85105c52010-08-06 07:10:01 +08001080 if ((host->max_clk / div) <= clock)
1081 break;
1082 }
Arindam Nathc3ed3872011-05-05 12:19:06 +05301083 div >>= 1;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001084 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001085
Arindam Nathc3ed3872011-05-05 12:19:06 +05301086 clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
Zhangfei Gao85105c52010-08-06 07:10:01 +08001087 clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
1088 << SDHCI_DIVIDER_HI_SHIFT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001089 clk |= SDHCI_CLOCK_INT_EN;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001090 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001091
Chris Ball27f6cb12009-09-22 16:45:31 -07001092 /* Wait max 20 ms */
1093 timeout = 20;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001094 while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001095 & SDHCI_CLOCK_INT_STABLE)) {
1096 if (timeout == 0) {
Pierre Ossmanacf1da42007-02-09 08:29:19 +01001097 printk(KERN_ERR "%s: Internal clock never "
1098 "stabilised.\n", mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08001099 sdhci_dumpregs(host);
1100 return;
1101 }
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001102 timeout--;
1103 mdelay(1);
1104 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001105
1106 clk |= SDHCI_CLOCK_CARD_EN;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001107 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001108
1109out:
1110 host->clock = clock;
1111}
1112
Pierre Ossman146ad662006-06-30 02:22:23 -07001113static void sdhci_set_power(struct sdhci_host *host, unsigned short power)
1114{
Giuseppe Cavallaro83642482010-09-28 10:41:28 +02001115 u8 pwr = 0;
Pierre Ossman146ad662006-06-30 02:22:23 -07001116
Giuseppe Cavallaro83642482010-09-28 10:41:28 +02001117 if (power != (unsigned short)-1) {
Pierre Ossmanae628902009-05-03 20:45:03 +02001118 switch (1 << power) {
1119 case MMC_VDD_165_195:
1120 pwr = SDHCI_POWER_180;
1121 break;
1122 case MMC_VDD_29_30:
1123 case MMC_VDD_30_31:
1124 pwr = SDHCI_POWER_300;
1125 break;
1126 case MMC_VDD_32_33:
1127 case MMC_VDD_33_34:
1128 pwr = SDHCI_POWER_330;
1129 break;
1130 default:
1131 BUG();
1132 }
1133 }
1134
1135 if (host->pwr == pwr)
Pierre Ossman146ad662006-06-30 02:22:23 -07001136 return;
1137
Pierre Ossmanae628902009-05-03 20:45:03 +02001138 host->pwr = pwr;
1139
1140 if (pwr == 0) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001141 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
Pierre Ossmanae628902009-05-03 20:45:03 +02001142 return;
Darren Salt9e9dc5f2007-01-27 15:32:31 +01001143 }
1144
1145 /*
1146 * Spec says that we should clear the power reg before setting
1147 * a new value. Some controllers don't seem to like this though.
1148 */
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001149 if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001150 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
Pierre Ossman146ad662006-06-30 02:22:23 -07001151
Andres Salomone08c1692008-07-04 10:00:03 -07001152 /*
Andres Salomonc71f6512008-07-07 17:25:56 -04001153 * At least the Marvell CaFe chip gets confused if we set the voltage
Andres Salomone08c1692008-07-04 10:00:03 -07001154 * and set turn on power at the same time, so set the voltage first.
1155 */
Pierre Ossman11a2f1b2009-06-21 20:59:33 +02001156 if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
Pierre Ossmanae628902009-05-03 20:45:03 +02001157 sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1158
1159 pwr |= SDHCI_POWER_ON;
Andres Salomone08c1692008-07-04 10:00:03 -07001160
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001161 sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
Harald Welte557b0692009-06-18 16:53:38 +02001162
1163 /*
1164 * Some controllers need an extra 10ms delay of 10ms before they
1165 * can apply clock after applying power
1166 */
Pierre Ossman11a2f1b2009-06-21 20:59:33 +02001167 if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
Harald Welte557b0692009-06-18 16:53:38 +02001168 mdelay(10);
Pierre Ossman146ad662006-06-30 02:22:23 -07001169}
1170
Pierre Ossmand129bce2006-03-24 03:18:17 -08001171/*****************************************************************************\
1172 * *
1173 * MMC callbacks *
1174 * *
1175\*****************************************************************************/
1176
1177static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
1178{
1179 struct sdhci_host *host;
Anton Vorontsov68d1fb72009-03-17 00:13:52 +03001180 bool present;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001181 unsigned long flags;
1182
1183 host = mmc_priv(mmc);
1184
1185 spin_lock_irqsave(&host->lock, flags);
1186
1187 WARN_ON(host->mrq != NULL);
1188
Pierre Ossmanf9134312008-12-21 17:01:48 +01001189#ifndef SDHCI_USE_LEDS_CLASS
Pierre Ossmand129bce2006-03-24 03:18:17 -08001190 sdhci_activate_led(host);
Pierre Ossman2f730fe2008-03-17 10:29:38 +01001191#endif
Jerry Huangc4512f72010-08-10 18:01:59 -07001192 if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12) {
1193 if (mrq->stop) {
1194 mrq->data->stop = NULL;
1195 mrq->stop = NULL;
1196 }
1197 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001198
1199 host->mrq = mrq;
1200
Anton Vorontsov68d1fb72009-03-17 00:13:52 +03001201 /* If polling, assume that the card is always present. */
1202 if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
1203 present = true;
1204 else
1205 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
1206 SDHCI_CARD_PRESENT;
1207
1208 if (!present || host->flags & SDHCI_DEVICE_DEAD) {
Pierre Ossman17b04292007-07-22 22:18:46 +02001209 host->mrq->cmd->error = -ENOMEDIUM;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001210 tasklet_schedule(&host->finish_tasklet);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05301211 } else {
1212 u32 present_state;
1213
1214 present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
1215 /*
1216 * Check if the re-tuning timer has already expired and there
1217 * is no on-going data transfer. If so, we need to execute
1218 * tuning procedure before sending command.
1219 */
1220 if ((host->flags & SDHCI_NEEDS_RETUNING) &&
1221 !(present_state & (SDHCI_DOING_WRITE | SDHCI_DOING_READ))) {
1222 spin_unlock_irqrestore(&host->lock, flags);
1223 sdhci_execute_tuning(mmc);
1224 spin_lock_irqsave(&host->lock, flags);
1225
1226 /* Restore original mmc_request structure */
1227 host->mrq = mrq;
1228 }
1229
Pierre Ossmand129bce2006-03-24 03:18:17 -08001230 sdhci_send_command(host, mrq->cmd);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05301231 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001232
Pierre Ossman5f25a662006-10-04 02:15:39 -07001233 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08001234 spin_unlock_irqrestore(&host->lock, flags);
1235}
1236
1237static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1238{
1239 struct sdhci_host *host;
1240 unsigned long flags;
1241 u8 ctrl;
1242
1243 host = mmc_priv(mmc);
1244
1245 spin_lock_irqsave(&host->lock, flags);
1246
Pierre Ossman1e728592008-04-16 19:13:13 +02001247 if (host->flags & SDHCI_DEVICE_DEAD)
1248 goto out;
1249
Pierre Ossmand129bce2006-03-24 03:18:17 -08001250 /*
1251 * Reset the chip on each power off.
1252 * Should clear out any weird states.
1253 */
1254 if (ios->power_mode == MMC_POWER_OFF) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001255 sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
Anton Vorontsov7260cf52009-03-17 00:13:48 +03001256 sdhci_reinit(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001257 }
1258
1259 sdhci_set_clock(host, ios->clock);
1260
1261 if (ios->power_mode == MMC_POWER_OFF)
Pierre Ossman146ad662006-06-30 02:22:23 -07001262 sdhci_set_power(host, -1);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001263 else
Pierre Ossman146ad662006-06-30 02:22:23 -07001264 sdhci_set_power(host, ios->vdd);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001265
Philip Rakity643a81f2010-09-23 08:24:32 -07001266 if (host->ops->platform_send_init_74_clocks)
1267 host->ops->platform_send_init_74_clocks(host, ios->power_mode);
1268
Philip Rakity15ec4462010-11-19 16:48:39 -05001269 /*
1270 * If your platform has 8-bit width support but is not a v3 controller,
1271 * or if it requires special setup code, you should implement that in
1272 * platform_8bit_width().
1273 */
1274 if (host->ops->platform_8bit_width)
1275 host->ops->platform_8bit_width(host, ios->bus_width);
1276 else {
1277 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1278 if (ios->bus_width == MMC_BUS_WIDTH_8) {
1279 ctrl &= ~SDHCI_CTRL_4BITBUS;
1280 if (host->version >= SDHCI_SPEC_300)
1281 ctrl |= SDHCI_CTRL_8BITBUS;
1282 } else {
1283 if (host->version >= SDHCI_SPEC_300)
1284 ctrl &= ~SDHCI_CTRL_8BITBUS;
1285 if (ios->bus_width == MMC_BUS_WIDTH_4)
1286 ctrl |= SDHCI_CTRL_4BITBUS;
1287 else
1288 ctrl &= ~SDHCI_CTRL_4BITBUS;
1289 }
1290 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1291 }
1292
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001293 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossmancd9277c2007-02-18 12:07:47 +01001294
Philip Rakity3ab9c8d2010-10-06 11:57:23 -07001295 if ((ios->timing == MMC_TIMING_SD_HS ||
1296 ios->timing == MMC_TIMING_MMC_HS)
1297 && !(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT))
Pierre Ossmancd9277c2007-02-18 12:07:47 +01001298 ctrl |= SDHCI_CTRL_HISPD;
1299 else
1300 ctrl &= ~SDHCI_CTRL_HISPD;
1301
Arindam Nathd6d50a12011-05-05 12:18:59 +05301302 if (host->version >= SDHCI_SPEC_300) {
Arindam Nath49c468f2011-05-05 12:19:01 +05301303 u16 clk, ctrl_2;
1304 unsigned int clock;
1305
1306 /* In case of UHS-I modes, set High Speed Enable */
1307 if ((ios->timing == MMC_TIMING_UHS_SDR50) ||
1308 (ios->timing == MMC_TIMING_UHS_SDR104) ||
1309 (ios->timing == MMC_TIMING_UHS_DDR50) ||
1310 (ios->timing == MMC_TIMING_UHS_SDR25) ||
1311 (ios->timing == MMC_TIMING_UHS_SDR12))
1312 ctrl |= SDHCI_CTRL_HISPD;
Arindam Nathd6d50a12011-05-05 12:18:59 +05301313
1314 ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1315 if (!(ctrl_2 & SDHCI_CTRL_PRESET_VAL_ENABLE)) {
Arindam Nath758535c2011-05-05 12:19:00 +05301316 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Arindam Nathd6d50a12011-05-05 12:18:59 +05301317 /*
1318 * We only need to set Driver Strength if the
1319 * preset value enable is not set.
1320 */
1321 ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
1322 if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
1323 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
1324 else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
1325 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;
1326
1327 sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
Arindam Nath758535c2011-05-05 12:19:00 +05301328 } else {
1329 /*
1330 * According to SDHC Spec v3.00, if the Preset Value
1331 * Enable in the Host Control 2 register is set, we
1332 * need to reset SD Clock Enable before changing High
1333 * Speed Enable to avoid generating clock gliches.
1334 */
Arindam Nath758535c2011-05-05 12:19:00 +05301335
1336 /* Reset SD Clock Enable */
1337 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1338 clk &= ~SDHCI_CLOCK_CARD_EN;
1339 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1340
1341 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1342
1343 /* Re-enable SD Clock */
1344 clock = host->clock;
1345 host->clock = 0;
1346 sdhci_set_clock(host, clock);
Arindam Nathd6d50a12011-05-05 12:18:59 +05301347 }
Arindam Nath49c468f2011-05-05 12:19:01 +05301348
1349 ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1350
1351 /* Select Bus Speed Mode for host */
1352 ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
1353 if (ios->timing == MMC_TIMING_UHS_SDR12)
1354 ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
1355 else if (ios->timing == MMC_TIMING_UHS_SDR25)
1356 ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
1357 else if (ios->timing == MMC_TIMING_UHS_SDR50)
1358 ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
1359 else if (ios->timing == MMC_TIMING_UHS_SDR104)
1360 ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
1361 else if (ios->timing == MMC_TIMING_UHS_DDR50)
1362 ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
1363
1364 /* Reset SD Clock Enable */
1365 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1366 clk &= ~SDHCI_CLOCK_CARD_EN;
1367 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1368
1369 sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1370
1371 /* Re-enable SD Clock */
1372 clock = host->clock;
1373 host->clock = 0;
1374 sdhci_set_clock(host, clock);
Arindam Nath758535c2011-05-05 12:19:00 +05301375 } else
1376 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Arindam Nathd6d50a12011-05-05 12:18:59 +05301377
Leandro Dorileob8352262007-07-25 23:47:04 +02001378 /*
1379 * Some (ENE) controllers go apeshit on some ios operation,
1380 * signalling timeout and CRC errors even on CMD0. Resetting
1381 * it on each ios seems to solve the problem.
1382 */
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001383 if(host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
Leandro Dorileob8352262007-07-25 23:47:04 +02001384 sdhci_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
1385
Pierre Ossman1e728592008-04-16 19:13:13 +02001386out:
Pierre Ossman5f25a662006-10-04 02:15:39 -07001387 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08001388 spin_unlock_irqrestore(&host->lock, flags);
1389}
1390
Takashi Iwai82b0e232011-04-21 20:26:38 +02001391static int check_ro(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001392{
Pierre Ossmand129bce2006-03-24 03:18:17 -08001393 unsigned long flags;
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001394 int is_readonly;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001395
Pierre Ossmand129bce2006-03-24 03:18:17 -08001396 spin_lock_irqsave(&host->lock, flags);
1397
Pierre Ossman1e728592008-04-16 19:13:13 +02001398 if (host->flags & SDHCI_DEVICE_DEAD)
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001399 is_readonly = 0;
1400 else if (host->ops->get_ro)
1401 is_readonly = host->ops->get_ro(host);
Pierre Ossman1e728592008-04-16 19:13:13 +02001402 else
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001403 is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
1404 & SDHCI_WRITE_PROTECT);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001405
1406 spin_unlock_irqrestore(&host->lock, flags);
1407
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001408 /* This quirk needs to be replaced by a callback-function later */
1409 return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
1410 !is_readonly : is_readonly;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001411}
1412
Takashi Iwai82b0e232011-04-21 20:26:38 +02001413#define SAMPLE_COUNT 5
1414
1415static int sdhci_get_ro(struct mmc_host *mmc)
1416{
1417 struct sdhci_host *host;
1418 int i, ro_count;
1419
1420 host = mmc_priv(mmc);
1421
1422 if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
1423 return check_ro(host);
1424
1425 ro_count = 0;
1426 for (i = 0; i < SAMPLE_COUNT; i++) {
1427 if (check_ro(host)) {
1428 if (++ro_count > SAMPLE_COUNT / 2)
1429 return 1;
1430 }
1431 msleep(30);
1432 }
1433 return 0;
1434}
1435
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001436static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
1437{
1438 struct sdhci_host *host;
1439 unsigned long flags;
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001440
1441 host = mmc_priv(mmc);
1442
1443 spin_lock_irqsave(&host->lock, flags);
1444
Pierre Ossman1e728592008-04-16 19:13:13 +02001445 if (host->flags & SDHCI_DEVICE_DEAD)
1446 goto out;
1447
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001448 if (enable)
Anton Vorontsov7260cf52009-03-17 00:13:48 +03001449 sdhci_unmask_irqs(host, SDHCI_INT_CARD_INT);
1450 else
1451 sdhci_mask_irqs(host, SDHCI_INT_CARD_INT);
Pierre Ossman1e728592008-04-16 19:13:13 +02001452out:
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001453 mmiowb();
1454
1455 spin_unlock_irqrestore(&host->lock, flags);
1456}
1457
Arindam Nathf2119df2011-05-05 12:18:57 +05301458static int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
1459 struct mmc_ios *ios)
1460{
1461 struct sdhci_host *host;
1462 u8 pwr;
1463 u16 clk, ctrl;
1464 u32 present_state;
1465
1466 host = mmc_priv(mmc);
1467
1468 /*
1469 * Signal Voltage Switching is only applicable for Host Controllers
1470 * v3.00 and above.
1471 */
1472 if (host->version < SDHCI_SPEC_300)
1473 return 0;
1474
1475 /*
1476 * We first check whether the request is to set signalling voltage
1477 * to 3.3V. If so, we change the voltage to 3.3V and return quickly.
1478 */
1479 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1480 if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_330) {
1481 /* Set 1.8V Signal Enable in the Host Control2 register to 0 */
1482 ctrl &= ~SDHCI_CTRL_VDD_180;
1483 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1484
1485 /* Wait for 5ms */
1486 usleep_range(5000, 5500);
1487
1488 /* 3.3V regulator output should be stable within 5 ms */
1489 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1490 if (!(ctrl & SDHCI_CTRL_VDD_180))
1491 return 0;
1492 else {
1493 printk(KERN_INFO DRIVER_NAME ": Switching to 3.3V "
1494 "signalling voltage failed\n");
1495 return -EIO;
1496 }
1497 } else if (!(ctrl & SDHCI_CTRL_VDD_180) &&
1498 (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_180)) {
1499 /* Stop SDCLK */
1500 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1501 clk &= ~SDHCI_CLOCK_CARD_EN;
1502 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1503
1504 /* Check whether DAT[3:0] is 0000 */
1505 present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
1506 if (!((present_state & SDHCI_DATA_LVL_MASK) >>
1507 SDHCI_DATA_LVL_SHIFT)) {
1508 /*
1509 * Enable 1.8V Signal Enable in the Host Control2
1510 * register
1511 */
1512 ctrl |= SDHCI_CTRL_VDD_180;
1513 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1514
1515 /* Wait for 5ms */
1516 usleep_range(5000, 5500);
1517
1518 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1519 if (ctrl & SDHCI_CTRL_VDD_180) {
1520 /* Provide SDCLK again and wait for 1ms*/
1521 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1522 clk |= SDHCI_CLOCK_CARD_EN;
1523 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1524 usleep_range(1000, 1500);
1525
1526 /*
1527 * If DAT[3:0] level is 1111b, then the card
1528 * was successfully switched to 1.8V signaling.
1529 */
1530 present_state = sdhci_readl(host,
1531 SDHCI_PRESENT_STATE);
1532 if ((present_state & SDHCI_DATA_LVL_MASK) ==
1533 SDHCI_DATA_LVL_MASK)
1534 return 0;
1535 }
1536 }
1537
1538 /*
1539 * If we are here, that means the switch to 1.8V signaling
1540 * failed. We power cycle the card, and retry initialization
1541 * sequence by setting S18R to 0.
1542 */
1543 pwr = sdhci_readb(host, SDHCI_POWER_CONTROL);
1544 pwr &= ~SDHCI_POWER_ON;
1545 sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1546
1547 /* Wait for 1ms as per the spec */
1548 usleep_range(1000, 1500);
1549 pwr |= SDHCI_POWER_ON;
1550 sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1551
1552 printk(KERN_INFO DRIVER_NAME ": Switching to 1.8V signalling "
1553 "voltage failed, retrying with S18R set to 0\n");
1554 return -EAGAIN;
1555 } else
1556 /* No signal voltage switch required */
1557 return 0;
1558}
1559
Arindam Nathb513ea22011-05-05 12:19:04 +05301560static int sdhci_execute_tuning(struct mmc_host *mmc)
1561{
1562 struct sdhci_host *host;
1563 u16 ctrl;
1564 u32 ier;
1565 int tuning_loop_counter = MAX_TUNING_LOOP;
1566 unsigned long timeout;
1567 int err = 0;
1568
1569 host = mmc_priv(mmc);
1570
1571 disable_irq(host->irq);
1572 spin_lock(&host->lock);
1573
1574 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1575
1576 /*
1577 * Host Controller needs tuning only in case of SDR104 mode
1578 * and for SDR50 mode when Use Tuning for SDR50 is set in
1579 * Capabilities register.
1580 */
1581 if (((ctrl & SDHCI_CTRL_UHS_MASK) == SDHCI_CTRL_UHS_SDR104) ||
1582 (((ctrl & SDHCI_CTRL_UHS_MASK) == SDHCI_CTRL_UHS_SDR50) &&
1583 (host->flags & SDHCI_SDR50_NEEDS_TUNING)))
1584 ctrl |= SDHCI_CTRL_EXEC_TUNING;
1585 else {
1586 spin_unlock(&host->lock);
1587 enable_irq(host->irq);
1588 return 0;
1589 }
1590
1591 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1592
1593 /*
1594 * As per the Host Controller spec v3.00, tuning command
1595 * generates Buffer Read Ready interrupt, so enable that.
1596 *
1597 * Note: The spec clearly says that when tuning sequence
1598 * is being performed, the controller does not generate
1599 * interrupts other than Buffer Read Ready interrupt. But
1600 * to make sure we don't hit a controller bug, we _only_
1601 * enable Buffer Read Ready interrupt here.
1602 */
1603 ier = sdhci_readl(host, SDHCI_INT_ENABLE);
1604 sdhci_clear_set_irqs(host, ier, SDHCI_INT_DATA_AVAIL);
1605
1606 /*
1607 * Issue CMD19 repeatedly till Execute Tuning is set to 0 or the number
1608 * of loops reaches 40 times or a timeout of 150ms occurs.
1609 */
1610 timeout = 150;
1611 do {
1612 struct mmc_command cmd = {0};
1613 struct mmc_request mrq = {0};
1614
1615 if (!tuning_loop_counter && !timeout)
1616 break;
1617
1618 cmd.opcode = MMC_SEND_TUNING_BLOCK;
1619 cmd.arg = 0;
1620 cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
1621 cmd.retries = 0;
1622 cmd.data = NULL;
1623 cmd.error = 0;
1624
1625 mrq.cmd = &cmd;
1626 host->mrq = &mrq;
1627
1628 /*
1629 * In response to CMD19, the card sends 64 bytes of tuning
1630 * block to the Host Controller. So we set the block size
1631 * to 64 here.
1632 */
1633 sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64), SDHCI_BLOCK_SIZE);
1634
1635 /*
1636 * The tuning block is sent by the card to the host controller.
1637 * So we set the TRNS_READ bit in the Transfer Mode register.
1638 * This also takes care of setting DMA Enable and Multi Block
1639 * Select in the same register to 0.
1640 */
1641 sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);
1642
1643 sdhci_send_command(host, &cmd);
1644
1645 host->cmd = NULL;
1646 host->mrq = NULL;
1647
1648 spin_unlock(&host->lock);
1649 enable_irq(host->irq);
1650
1651 /* Wait for Buffer Read Ready interrupt */
1652 wait_event_interruptible_timeout(host->buf_ready_int,
1653 (host->tuning_done == 1),
1654 msecs_to_jiffies(50));
1655 disable_irq(host->irq);
1656 spin_lock(&host->lock);
1657
1658 if (!host->tuning_done) {
1659 printk(KERN_INFO DRIVER_NAME ": Timeout waiting for "
1660 "Buffer Read Ready interrupt during tuning "
1661 "procedure, falling back to fixed sampling "
1662 "clock\n");
1663 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1664 ctrl &= ~SDHCI_CTRL_TUNED_CLK;
1665 ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
1666 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1667
1668 err = -EIO;
1669 goto out;
1670 }
1671
1672 host->tuning_done = 0;
1673
1674 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1675 tuning_loop_counter--;
1676 timeout--;
1677 mdelay(1);
1678 } while (ctrl & SDHCI_CTRL_EXEC_TUNING);
1679
1680 /*
1681 * The Host Driver has exhausted the maximum number of loops allowed,
1682 * so use fixed sampling frequency.
1683 */
1684 if (!tuning_loop_counter || !timeout) {
1685 ctrl &= ~SDHCI_CTRL_TUNED_CLK;
1686 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1687 } else {
1688 if (!(ctrl & SDHCI_CTRL_TUNED_CLK)) {
1689 printk(KERN_INFO DRIVER_NAME ": Tuning procedure"
1690 " failed, falling back to fixed sampling"
1691 " clock\n");
1692 err = -EIO;
1693 }
1694 }
1695
1696out:
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05301697 /*
1698 * If this is the very first time we are here, we start the retuning
1699 * timer. Since only during the first time, SDHCI_NEEDS_RETUNING
1700 * flag won't be set, we check this condition before actually starting
1701 * the timer.
1702 */
1703 if (!(host->flags & SDHCI_NEEDS_RETUNING) && host->tuning_count &&
1704 (host->tuning_mode == SDHCI_TUNING_MODE_1)) {
1705 mod_timer(&host->tuning_timer, jiffies +
1706 host->tuning_count * HZ);
1707 /* Tuning mode 1 limits the maximum data length to 4MB */
1708 mmc->max_blk_count = (4 * 1024 * 1024) / mmc->max_blk_size;
1709 } else {
1710 host->flags &= ~SDHCI_NEEDS_RETUNING;
1711 /* Reload the new initial value for timer */
1712 if (host->tuning_mode == SDHCI_TUNING_MODE_1)
1713 mod_timer(&host->tuning_timer, jiffies +
1714 host->tuning_count * HZ);
1715 }
1716
1717 /*
1718 * In case tuning fails, host controllers which support re-tuning can
1719 * try tuning again at a later time, when the re-tuning timer expires.
1720 * So for these controllers, we return 0. Since there might be other
1721 * controllers who do not have this capability, we return error for
1722 * them.
1723 */
1724 if (err && host->tuning_count &&
1725 host->tuning_mode == SDHCI_TUNING_MODE_1)
1726 err = 0;
1727
Arindam Nathb513ea22011-05-05 12:19:04 +05301728 sdhci_clear_set_irqs(host, SDHCI_INT_DATA_AVAIL, ier);
1729 spin_unlock(&host->lock);
1730 enable_irq(host->irq);
1731
1732 return err;
1733}
1734
Arindam Nath4d55c5a2011-05-05 12:19:05 +05301735static void sdhci_enable_preset_value(struct mmc_host *mmc, bool enable)
1736{
1737 struct sdhci_host *host;
1738 u16 ctrl;
1739 unsigned long flags;
1740
1741 host = mmc_priv(mmc);
1742
1743 /* Host Controller v3.00 defines preset value registers */
1744 if (host->version < SDHCI_SPEC_300)
1745 return;
1746
1747 spin_lock_irqsave(&host->lock, flags);
1748
1749 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1750
1751 /*
1752 * We only enable or disable Preset Value if they are not already
1753 * enabled or disabled respectively. Otherwise, we bail out.
1754 */
1755 if (enable && !(ctrl & SDHCI_CTRL_PRESET_VAL_ENABLE)) {
1756 ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
1757 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1758 } else if (!enable && (ctrl & SDHCI_CTRL_PRESET_VAL_ENABLE)) {
1759 ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;
1760 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1761 }
1762
1763 spin_unlock_irqrestore(&host->lock, flags);
1764}
1765
David Brownellab7aefd2006-11-12 17:55:30 -08001766static const struct mmc_host_ops sdhci_ops = {
Pierre Ossmand129bce2006-03-24 03:18:17 -08001767 .request = sdhci_request,
1768 .set_ios = sdhci_set_ios,
1769 .get_ro = sdhci_get_ro,
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001770 .enable_sdio_irq = sdhci_enable_sdio_irq,
Arindam Nathf2119df2011-05-05 12:18:57 +05301771 .start_signal_voltage_switch = sdhci_start_signal_voltage_switch,
Arindam Nathb513ea22011-05-05 12:19:04 +05301772 .execute_tuning = sdhci_execute_tuning,
Arindam Nath4d55c5a2011-05-05 12:19:05 +05301773 .enable_preset_value = sdhci_enable_preset_value,
Pierre Ossmand129bce2006-03-24 03:18:17 -08001774};
1775
1776/*****************************************************************************\
1777 * *
1778 * Tasklets *
1779 * *
1780\*****************************************************************************/
1781
1782static void sdhci_tasklet_card(unsigned long param)
1783{
1784 struct sdhci_host *host;
1785 unsigned long flags;
1786
1787 host = (struct sdhci_host*)param;
1788
1789 spin_lock_irqsave(&host->lock, flags);
1790
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001791 if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT)) {
Pierre Ossmand129bce2006-03-24 03:18:17 -08001792 if (host->mrq) {
1793 printk(KERN_ERR "%s: Card removed during transfer!\n",
1794 mmc_hostname(host->mmc));
1795 printk(KERN_ERR "%s: Resetting controller.\n",
1796 mmc_hostname(host->mmc));
1797
1798 sdhci_reset(host, SDHCI_RESET_CMD);
1799 sdhci_reset(host, SDHCI_RESET_DATA);
1800
Pierre Ossman17b04292007-07-22 22:18:46 +02001801 host->mrq->cmd->error = -ENOMEDIUM;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001802 tasklet_schedule(&host->finish_tasklet);
1803 }
1804 }
1805
1806 spin_unlock_irqrestore(&host->lock, flags);
1807
Pierre Ossman04cf5852008-08-18 22:18:14 +02001808 mmc_detect_change(host->mmc, msecs_to_jiffies(200));
Pierre Ossmand129bce2006-03-24 03:18:17 -08001809}
1810
1811static void sdhci_tasklet_finish(unsigned long param)
1812{
1813 struct sdhci_host *host;
1814 unsigned long flags;
1815 struct mmc_request *mrq;
1816
1817 host = (struct sdhci_host*)param;
1818
Chris Ball0c9c99a2011-04-27 17:35:31 -04001819 /*
1820 * If this tasklet gets rescheduled while running, it will
1821 * be run again afterwards but without any active request.
1822 */
1823 if (!host->mrq)
1824 return;
1825
Pierre Ossmand129bce2006-03-24 03:18:17 -08001826 spin_lock_irqsave(&host->lock, flags);
1827
1828 del_timer(&host->timer);
1829
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05301830 if (host->version >= SDHCI_SPEC_300)
1831 del_timer(&host->tuning_timer);
1832
Pierre Ossmand129bce2006-03-24 03:18:17 -08001833 mrq = host->mrq;
1834
Pierre Ossmand129bce2006-03-24 03:18:17 -08001835 /*
1836 * The controller needs a reset of internal state machines
1837 * upon error conditions.
1838 */
Pierre Ossman1e728592008-04-16 19:13:13 +02001839 if (!(host->flags & SDHCI_DEVICE_DEAD) &&
Ben Dooksb7b4d342011-04-27 14:24:19 +01001840 ((mrq->cmd && mrq->cmd->error) ||
Pierre Ossman1e728592008-04-16 19:13:13 +02001841 (mrq->data && (mrq->data->error ||
1842 (mrq->data->stop && mrq->data->stop->error))) ||
1843 (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST))) {
Pierre Ossman645289d2006-06-30 02:22:33 -07001844
1845 /* Some controllers need this kick or reset won't work here */
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001846 if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET) {
Pierre Ossman645289d2006-06-30 02:22:33 -07001847 unsigned int clock;
1848
1849 /* This is to force an update */
1850 clock = host->clock;
1851 host->clock = 0;
1852 sdhci_set_clock(host, clock);
1853 }
1854
1855 /* Spec says we should do both at the same time, but Ricoh
1856 controllers do not like that. */
Pierre Ossmand129bce2006-03-24 03:18:17 -08001857 sdhci_reset(host, SDHCI_RESET_CMD);
1858 sdhci_reset(host, SDHCI_RESET_DATA);
1859 }
1860
1861 host->mrq = NULL;
1862 host->cmd = NULL;
1863 host->data = NULL;
1864
Pierre Ossmanf9134312008-12-21 17:01:48 +01001865#ifndef SDHCI_USE_LEDS_CLASS
Pierre Ossmand129bce2006-03-24 03:18:17 -08001866 sdhci_deactivate_led(host);
Pierre Ossman2f730fe2008-03-17 10:29:38 +01001867#endif
Pierre Ossmand129bce2006-03-24 03:18:17 -08001868
Pierre Ossman5f25a662006-10-04 02:15:39 -07001869 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08001870 spin_unlock_irqrestore(&host->lock, flags);
1871
1872 mmc_request_done(host->mmc, mrq);
1873}
1874
1875static void sdhci_timeout_timer(unsigned long data)
1876{
1877 struct sdhci_host *host;
1878 unsigned long flags;
1879
1880 host = (struct sdhci_host*)data;
1881
1882 spin_lock_irqsave(&host->lock, flags);
1883
1884 if (host->mrq) {
Pierre Ossmanacf1da42007-02-09 08:29:19 +01001885 printk(KERN_ERR "%s: Timeout waiting for hardware "
1886 "interrupt.\n", mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08001887 sdhci_dumpregs(host);
1888
1889 if (host->data) {
Pierre Ossman17b04292007-07-22 22:18:46 +02001890 host->data->error = -ETIMEDOUT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001891 sdhci_finish_data(host);
1892 } else {
1893 if (host->cmd)
Pierre Ossman17b04292007-07-22 22:18:46 +02001894 host->cmd->error = -ETIMEDOUT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001895 else
Pierre Ossman17b04292007-07-22 22:18:46 +02001896 host->mrq->cmd->error = -ETIMEDOUT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001897
1898 tasklet_schedule(&host->finish_tasklet);
1899 }
1900 }
1901
Pierre Ossman5f25a662006-10-04 02:15:39 -07001902 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08001903 spin_unlock_irqrestore(&host->lock, flags);
1904}
1905
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05301906static void sdhci_tuning_timer(unsigned long data)
1907{
1908 struct sdhci_host *host;
1909 unsigned long flags;
1910
1911 host = (struct sdhci_host *)data;
1912
1913 spin_lock_irqsave(&host->lock, flags);
1914
1915 host->flags |= SDHCI_NEEDS_RETUNING;
1916
1917 spin_unlock_irqrestore(&host->lock, flags);
1918}
1919
Pierre Ossmand129bce2006-03-24 03:18:17 -08001920/*****************************************************************************\
1921 * *
1922 * Interrupt handling *
1923 * *
1924\*****************************************************************************/
1925
1926static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
1927{
1928 BUG_ON(intmask == 0);
1929
1930 if (!host->cmd) {
Pierre Ossmanb67ac3f2007-08-12 17:29:47 +02001931 printk(KERN_ERR "%s: Got command interrupt 0x%08x even "
1932 "though no command operation was in progress.\n",
1933 mmc_hostname(host->mmc), (unsigned)intmask);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001934 sdhci_dumpregs(host);
1935 return;
1936 }
1937
Pierre Ossman43b58b32007-07-25 23:15:27 +02001938 if (intmask & SDHCI_INT_TIMEOUT)
Pierre Ossman17b04292007-07-22 22:18:46 +02001939 host->cmd->error = -ETIMEDOUT;
1940 else if (intmask & (SDHCI_INT_CRC | SDHCI_INT_END_BIT |
1941 SDHCI_INT_INDEX))
1942 host->cmd->error = -EILSEQ;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001943
Pierre Ossmane8095172008-07-25 01:09:08 +02001944 if (host->cmd->error) {
Pierre Ossmand129bce2006-03-24 03:18:17 -08001945 tasklet_schedule(&host->finish_tasklet);
Pierre Ossmane8095172008-07-25 01:09:08 +02001946 return;
1947 }
1948
1949 /*
1950 * The host can send and interrupt when the busy state has
1951 * ended, allowing us to wait without wasting CPU cycles.
1952 * Unfortunately this is overloaded on the "data complete"
1953 * interrupt, so we need to take some care when handling
1954 * it.
1955 *
1956 * Note: The 1.0 specification is a bit ambiguous about this
1957 * feature so there might be some problems with older
1958 * controllers.
1959 */
1960 if (host->cmd->flags & MMC_RSP_BUSY) {
1961 if (host->cmd->data)
1962 DBG("Cannot wait for busy signal when also "
1963 "doing a data transfer");
Ben Dooksf9454052009-02-20 20:33:08 +03001964 else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ))
Pierre Ossmane8095172008-07-25 01:09:08 +02001965 return;
Ben Dooksf9454052009-02-20 20:33:08 +03001966
1967 /* The controller does not support the end-of-busy IRQ,
1968 * fall through and take the SDHCI_INT_RESPONSE */
Pierre Ossmane8095172008-07-25 01:09:08 +02001969 }
1970
1971 if (intmask & SDHCI_INT_RESPONSE)
Pierre Ossman43b58b32007-07-25 23:15:27 +02001972 sdhci_finish_command(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001973}
1974
George G. Davis0957c332010-02-18 12:32:12 -05001975#ifdef CONFIG_MMC_DEBUG
Ben Dooks6882a8c2009-06-14 13:52:38 +01001976static void sdhci_show_adma_error(struct sdhci_host *host)
1977{
1978 const char *name = mmc_hostname(host->mmc);
1979 u8 *desc = host->adma_desc;
1980 __le32 *dma;
1981 __le16 *len;
1982 u8 attr;
1983
1984 sdhci_dumpregs(host);
1985
1986 while (true) {
1987 dma = (__le32 *)(desc + 4);
1988 len = (__le16 *)(desc + 2);
1989 attr = *desc;
1990
1991 DBG("%s: %p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
1992 name, desc, le32_to_cpu(*dma), le16_to_cpu(*len), attr);
1993
1994 desc += 8;
1995
1996 if (attr & 2)
1997 break;
1998 }
1999}
2000#else
2001static void sdhci_show_adma_error(struct sdhci_host *host) { }
2002#endif
2003
Pierre Ossmand129bce2006-03-24 03:18:17 -08002004static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
2005{
2006 BUG_ON(intmask == 0);
2007
Arindam Nathb513ea22011-05-05 12:19:04 +05302008 /* CMD19 generates _only_ Buffer Read Ready interrupt */
2009 if (intmask & SDHCI_INT_DATA_AVAIL) {
2010 if (SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND)) ==
2011 MMC_SEND_TUNING_BLOCK) {
2012 host->tuning_done = 1;
2013 wake_up(&host->buf_ready_int);
2014 return;
2015 }
2016 }
2017
Pierre Ossmand129bce2006-03-24 03:18:17 -08002018 if (!host->data) {
2019 /*
Pierre Ossmane8095172008-07-25 01:09:08 +02002020 * The "data complete" interrupt is also used to
2021 * indicate that a busy state has ended. See comment
2022 * above in sdhci_cmd_irq().
Pierre Ossmand129bce2006-03-24 03:18:17 -08002023 */
Pierre Ossmane8095172008-07-25 01:09:08 +02002024 if (host->cmd && (host->cmd->flags & MMC_RSP_BUSY)) {
2025 if (intmask & SDHCI_INT_DATA_END) {
2026 sdhci_finish_command(host);
2027 return;
2028 }
2029 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002030
Pierre Ossmanb67ac3f2007-08-12 17:29:47 +02002031 printk(KERN_ERR "%s: Got data interrupt 0x%08x even "
2032 "though no data operation was in progress.\n",
2033 mmc_hostname(host->mmc), (unsigned)intmask);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002034 sdhci_dumpregs(host);
2035
2036 return;
2037 }
2038
2039 if (intmask & SDHCI_INT_DATA_TIMEOUT)
Pierre Ossman17b04292007-07-22 22:18:46 +02002040 host->data->error = -ETIMEDOUT;
Aries Lee22113ef2010-12-15 08:14:24 +01002041 else if (intmask & SDHCI_INT_DATA_END_BIT)
2042 host->data->error = -EILSEQ;
2043 else if ((intmask & SDHCI_INT_DATA_CRC) &&
2044 SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
2045 != MMC_BUS_TEST_R)
Pierre Ossman17b04292007-07-22 22:18:46 +02002046 host->data->error = -EILSEQ;
Ben Dooks6882a8c2009-06-14 13:52:38 +01002047 else if (intmask & SDHCI_INT_ADMA_ERROR) {
2048 printk(KERN_ERR "%s: ADMA error\n", mmc_hostname(host->mmc));
2049 sdhci_show_adma_error(host);
Pierre Ossman2134a922008-06-28 18:28:51 +02002050 host->data->error = -EIO;
Ben Dooks6882a8c2009-06-14 13:52:38 +01002051 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002052
Pierre Ossman17b04292007-07-22 22:18:46 +02002053 if (host->data->error)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002054 sdhci_finish_data(host);
2055 else {
Pierre Ossmana406f5a2006-07-02 16:50:59 +01002056 if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
Pierre Ossmand129bce2006-03-24 03:18:17 -08002057 sdhci_transfer_pio(host);
2058
Pierre Ossman6ba736a2007-05-13 22:39:23 +02002059 /*
2060 * We currently don't do anything fancy with DMA
2061 * boundaries, but as we can't disable the feature
2062 * we need to at least restart the transfer.
Mikko Vinnif6a03cb2011-04-12 09:36:18 -04002063 *
2064 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
2065 * should return a valid address to continue from, but as
2066 * some controllers are faulty, don't trust them.
Pierre Ossman6ba736a2007-05-13 22:39:23 +02002067 */
Mikko Vinnif6a03cb2011-04-12 09:36:18 -04002068 if (intmask & SDHCI_INT_DMA_END) {
2069 u32 dmastart, dmanow;
2070 dmastart = sg_dma_address(host->data->sg);
2071 dmanow = dmastart + host->data->bytes_xfered;
2072 /*
2073 * Force update to the next DMA block boundary.
2074 */
2075 dmanow = (dmanow &
2076 ~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
2077 SDHCI_DEFAULT_BOUNDARY_SIZE;
2078 host->data->bytes_xfered = dmanow - dmastart;
2079 DBG("%s: DMA base 0x%08x, transferred 0x%06x bytes,"
2080 " next 0x%08x\n",
2081 mmc_hostname(host->mmc), dmastart,
2082 host->data->bytes_xfered, dmanow);
2083 sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
2084 }
Pierre Ossman6ba736a2007-05-13 22:39:23 +02002085
Pierre Ossmane538fbe2007-08-12 16:46:32 +02002086 if (intmask & SDHCI_INT_DATA_END) {
2087 if (host->cmd) {
2088 /*
2089 * Data managed to finish before the
2090 * command completed. Make sure we do
2091 * things in the proper order.
2092 */
2093 host->data_early = 1;
2094 } else {
2095 sdhci_finish_data(host);
2096 }
2097 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002098 }
2099}
2100
David Howells7d12e782006-10-05 14:55:46 +01002101static irqreturn_t sdhci_irq(int irq, void *dev_id)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002102{
2103 irqreturn_t result;
2104 struct sdhci_host* host = dev_id;
2105 u32 intmask;
Pierre Ossmanf75979b2007-09-04 07:59:18 +02002106 int cardint = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002107
2108 spin_lock(&host->lock);
2109
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002110 intmask = sdhci_readl(host, SDHCI_INT_STATUS);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002111
Mark Lord62df67a2007-03-06 13:30:13 +01002112 if (!intmask || intmask == 0xffffffff) {
Pierre Ossmand129bce2006-03-24 03:18:17 -08002113 result = IRQ_NONE;
2114 goto out;
2115 }
2116
Pierre Ossmanb69c9052008-03-08 23:44:25 +01002117 DBG("*** %s got interrupt: 0x%08x\n",
2118 mmc_hostname(host->mmc), intmask);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002119
Pierre Ossman3192a282006-06-30 02:22:26 -07002120 if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002121 sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
2122 SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002123 tasklet_schedule(&host->card_tasklet);
Pierre Ossman3192a282006-06-30 02:22:26 -07002124 }
2125
2126 intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002127
2128 if (intmask & SDHCI_INT_CMD_MASK) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002129 sdhci_writel(host, intmask & SDHCI_INT_CMD_MASK,
2130 SDHCI_INT_STATUS);
Pierre Ossman3192a282006-06-30 02:22:26 -07002131 sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002132 }
2133
2134 if (intmask & SDHCI_INT_DATA_MASK) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002135 sdhci_writel(host, intmask & SDHCI_INT_DATA_MASK,
2136 SDHCI_INT_STATUS);
Pierre Ossman3192a282006-06-30 02:22:26 -07002137 sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002138 }
2139
2140 intmask &= ~(SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK);
2141
Pierre Ossman964f9ce2007-07-20 18:20:36 +02002142 intmask &= ~SDHCI_INT_ERROR;
2143
Pierre Ossmand129bce2006-03-24 03:18:17 -08002144 if (intmask & SDHCI_INT_BUS_POWER) {
Pierre Ossman3192a282006-06-30 02:22:26 -07002145 printk(KERN_ERR "%s: Card is consuming too much power!\n",
Pierre Ossmand129bce2006-03-24 03:18:17 -08002146 mmc_hostname(host->mmc));
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002147 sdhci_writel(host, SDHCI_INT_BUS_POWER, SDHCI_INT_STATUS);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002148 }
2149
Rolf Eike Beer9d26a5d2007-06-26 13:31:16 +02002150 intmask &= ~SDHCI_INT_BUS_POWER;
Pierre Ossman3192a282006-06-30 02:22:26 -07002151
Pierre Ossmanf75979b2007-09-04 07:59:18 +02002152 if (intmask & SDHCI_INT_CARD_INT)
2153 cardint = 1;
2154
2155 intmask &= ~SDHCI_INT_CARD_INT;
2156
Pierre Ossman3192a282006-06-30 02:22:26 -07002157 if (intmask) {
Pierre Ossmanacf1da42007-02-09 08:29:19 +01002158 printk(KERN_ERR "%s: Unexpected interrupt 0x%08x.\n",
Pierre Ossman3192a282006-06-30 02:22:26 -07002159 mmc_hostname(host->mmc), intmask);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002160 sdhci_dumpregs(host);
2161
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002162 sdhci_writel(host, intmask, SDHCI_INT_STATUS);
Pierre Ossman3192a282006-06-30 02:22:26 -07002163 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002164
2165 result = IRQ_HANDLED;
2166
Pierre Ossman5f25a662006-10-04 02:15:39 -07002167 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08002168out:
2169 spin_unlock(&host->lock);
2170
Pierre Ossmanf75979b2007-09-04 07:59:18 +02002171 /*
2172 * We have to delay this as it calls back into the driver.
2173 */
2174 if (cardint)
2175 mmc_signal_sdio_irq(host->mmc);
2176
Pierre Ossmand129bce2006-03-24 03:18:17 -08002177 return result;
2178}
2179
2180/*****************************************************************************\
2181 * *
2182 * Suspend/resume *
2183 * *
2184\*****************************************************************************/
2185
2186#ifdef CONFIG_PM
2187
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002188int sdhci_suspend_host(struct sdhci_host *host, pm_message_t state)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002189{
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002190 int ret;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002191
Anton Vorontsov7260cf52009-03-17 00:13:48 +03002192 sdhci_disable_card_detection(host);
2193
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302194 /* Disable tuning since we are suspending */
2195 if (host->version >= SDHCI_SPEC_300 && host->tuning_count &&
2196 host->tuning_mode == SDHCI_TUNING_MODE_1) {
2197 host->flags &= ~SDHCI_NEEDS_RETUNING;
2198 mod_timer(&host->tuning_timer, jiffies +
2199 host->tuning_count * HZ);
2200 }
2201
Matt Fleming1a13f8f2010-05-26 14:42:08 -07002202 ret = mmc_suspend_host(host->mmc);
Pierre Ossmandf1c4b72007-01-30 07:55:15 +01002203 if (ret)
2204 return ret;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002205
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002206 free_irq(host->irq, host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002207
Marek Szyprowski9bea3c82010-08-10 18:01:59 -07002208 if (host->vmmc)
2209 ret = regulator_disable(host->vmmc);
2210
2211 return ret;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002212}
2213
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002214EXPORT_SYMBOL_GPL(sdhci_suspend_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002215
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002216int sdhci_resume_host(struct sdhci_host *host)
2217{
2218 int ret;
2219
Marek Szyprowski9bea3c82010-08-10 18:01:59 -07002220 if (host->vmmc) {
2221 int ret = regulator_enable(host->vmmc);
2222 if (ret)
2223 return ret;
2224 }
2225
2226
Richard Röjforsa13abc72009-09-22 16:45:30 -07002227 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002228 if (host->ops->enable_dma)
2229 host->ops->enable_dma(host);
2230 }
2231
2232 ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
2233 mmc_hostname(host->mmc), host);
2234 if (ret)
2235 return ret;
2236
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -08002237 sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002238 mmiowb();
2239
2240 ret = mmc_resume_host(host->mmc);
Anton Vorontsov7260cf52009-03-17 00:13:48 +03002241 sdhci_enable_card_detection(host);
2242
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302243 /* Set the re-tuning expiration flag */
2244 if ((host->version >= SDHCI_SPEC_300) && host->tuning_count &&
2245 (host->tuning_mode == SDHCI_TUNING_MODE_1))
2246 host->flags |= SDHCI_NEEDS_RETUNING;
2247
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -08002248 return ret;
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002249}
2250
2251EXPORT_SYMBOL_GPL(sdhci_resume_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002252
Daniel Drake5f619702010-11-04 22:20:39 +00002253void sdhci_enable_irq_wakeups(struct sdhci_host *host)
2254{
2255 u8 val;
2256 val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
2257 val |= SDHCI_WAKE_ON_INT;
2258 sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
2259}
2260
2261EXPORT_SYMBOL_GPL(sdhci_enable_irq_wakeups);
2262
Pierre Ossmand129bce2006-03-24 03:18:17 -08002263#endif /* CONFIG_PM */
2264
2265/*****************************************************************************\
2266 * *
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002267 * Device allocation/registration *
Pierre Ossmand129bce2006-03-24 03:18:17 -08002268 * *
2269\*****************************************************************************/
2270
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002271struct sdhci_host *sdhci_alloc_host(struct device *dev,
2272 size_t priv_size)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002273{
Pierre Ossmand129bce2006-03-24 03:18:17 -08002274 struct mmc_host *mmc;
2275 struct sdhci_host *host;
2276
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002277 WARN_ON(dev == NULL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002278
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002279 mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002280 if (!mmc)
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002281 return ERR_PTR(-ENOMEM);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002282
2283 host = mmc_priv(mmc);
2284 host->mmc = mmc;
2285
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002286 return host;
2287}
Pierre Ossman8a4da142006-10-04 02:15:40 -07002288
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002289EXPORT_SYMBOL_GPL(sdhci_alloc_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002290
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002291int sdhci_add_host(struct sdhci_host *host)
2292{
2293 struct mmc_host *mmc;
Arindam Nathf2119df2011-05-05 12:18:57 +05302294 u32 caps[2];
2295 u32 max_current_caps;
2296 unsigned int ocr_avail;
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002297 int ret;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002298
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002299 WARN_ON(host == NULL);
2300 if (host == NULL)
2301 return -EINVAL;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002302
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002303 mmc = host->mmc;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002304
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002305 if (debug_quirks)
2306 host->quirks = debug_quirks;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002307
Pierre Ossmand96649e2006-06-30 02:22:30 -07002308 sdhci_reset(host, SDHCI_RESET_ALL);
2309
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002310 host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
Pierre Ossman2134a922008-06-28 18:28:51 +02002311 host->version = (host->version & SDHCI_SPEC_VER_MASK)
2312 >> SDHCI_SPEC_VER_SHIFT;
Zhangfei Gao85105c52010-08-06 07:10:01 +08002313 if (host->version > SDHCI_SPEC_300) {
Pierre Ossman4a965502006-06-30 02:22:29 -07002314 printk(KERN_ERR "%s: Unknown controller version (%d). "
Pierre Ossmanb69c9052008-03-08 23:44:25 +01002315 "You may experience problems.\n", mmc_hostname(mmc),
Pierre Ossman2134a922008-06-28 18:28:51 +02002316 host->version);
Pierre Ossman4a965502006-06-30 02:22:29 -07002317 }
2318
Arindam Nathf2119df2011-05-05 12:18:57 +05302319 caps[0] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ? host->caps :
Maxim Levitskyccc92c22010-08-10 18:01:42 -07002320 sdhci_readl(host, SDHCI_CAPABILITIES);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002321
Arindam Nathf2119df2011-05-05 12:18:57 +05302322 caps[1] = (host->version >= SDHCI_SPEC_300) ?
2323 sdhci_readl(host, SDHCI_CAPABILITIES_1) : 0;
2324
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002325 if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
Richard Röjforsa13abc72009-09-22 16:45:30 -07002326 host->flags |= SDHCI_USE_SDMA;
Arindam Nathf2119df2011-05-05 12:18:57 +05302327 else if (!(caps[0] & SDHCI_CAN_DO_SDMA))
Richard Röjforsa13abc72009-09-22 16:45:30 -07002328 DBG("Controller doesn't have SDMA capability\n");
Pierre Ossman67435272006-06-30 02:22:31 -07002329 else
Richard Röjforsa13abc72009-09-22 16:45:30 -07002330 host->flags |= SDHCI_USE_SDMA;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002331
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002332 if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
Richard Röjforsa13abc72009-09-22 16:45:30 -07002333 (host->flags & SDHCI_USE_SDMA)) {
Rolf Eike Beercee687c2007-11-02 15:22:30 +01002334 DBG("Disabling DMA as it is marked broken\n");
Richard Röjforsa13abc72009-09-22 16:45:30 -07002335 host->flags &= ~SDHCI_USE_SDMA;
Feng Tang7c168e32007-09-30 12:44:18 +02002336 }
2337
Arindam Nathf2119df2011-05-05 12:18:57 +05302338 if ((host->version >= SDHCI_SPEC_200) &&
2339 (caps[0] & SDHCI_CAN_DO_ADMA2))
Richard Röjforsa13abc72009-09-22 16:45:30 -07002340 host->flags |= SDHCI_USE_ADMA;
Pierre Ossman2134a922008-06-28 18:28:51 +02002341
2342 if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
2343 (host->flags & SDHCI_USE_ADMA)) {
2344 DBG("Disabling ADMA as it is marked broken\n");
2345 host->flags &= ~SDHCI_USE_ADMA;
2346 }
2347
Richard Röjforsa13abc72009-09-22 16:45:30 -07002348 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002349 if (host->ops->enable_dma) {
2350 if (host->ops->enable_dma(host)) {
2351 printk(KERN_WARNING "%s: No suitable DMA "
2352 "available. Falling back to PIO.\n",
2353 mmc_hostname(mmc));
Richard Röjforsa13abc72009-09-22 16:45:30 -07002354 host->flags &=
2355 ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002356 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002357 }
2358 }
2359
Pierre Ossman2134a922008-06-28 18:28:51 +02002360 if (host->flags & SDHCI_USE_ADMA) {
2361 /*
2362 * We need to allocate descriptors for all sg entries
2363 * (128) and potentially one alignment transfer for
2364 * each of those entries.
2365 */
2366 host->adma_desc = kmalloc((128 * 2 + 1) * 4, GFP_KERNEL);
2367 host->align_buffer = kmalloc(128 * 4, GFP_KERNEL);
2368 if (!host->adma_desc || !host->align_buffer) {
2369 kfree(host->adma_desc);
2370 kfree(host->align_buffer);
2371 printk(KERN_WARNING "%s: Unable to allocate ADMA "
2372 "buffers. Falling back to standard DMA.\n",
2373 mmc_hostname(mmc));
2374 host->flags &= ~SDHCI_USE_ADMA;
2375 }
2376 }
2377
Pierre Ossman76591502008-07-21 00:32:11 +02002378 /*
2379 * If we use DMA, then it's up to the caller to set the DMA
2380 * mask, but PIO does not need the hw shim so we set a new
2381 * mask here in that case.
2382 */
Richard Röjforsa13abc72009-09-22 16:45:30 -07002383 if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
Pierre Ossman76591502008-07-21 00:32:11 +02002384 host->dma_mask = DMA_BIT_MASK(64);
2385 mmc_dev(host->mmc)->dma_mask = &host->dma_mask;
2386 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002387
Zhangfei Gaoc4687d52010-08-20 14:02:36 -04002388 if (host->version >= SDHCI_SPEC_300)
Arindam Nathf2119df2011-05-05 12:18:57 +05302389 host->max_clk = (caps[0] & SDHCI_CLOCK_V3_BASE_MASK)
Zhangfei Gaoc4687d52010-08-20 14:02:36 -04002390 >> SDHCI_CLOCK_BASE_SHIFT;
2391 else
Arindam Nathf2119df2011-05-05 12:18:57 +05302392 host->max_clk = (caps[0] & SDHCI_CLOCK_BASE_MASK)
Zhangfei Gaoc4687d52010-08-20 14:02:36 -04002393 >> SDHCI_CLOCK_BASE_SHIFT;
2394
Pierre Ossmand129bce2006-03-24 03:18:17 -08002395 host->max_clk *= 1000000;
Anton Vorontsovf27f47e2010-05-26 14:41:53 -07002396 if (host->max_clk == 0 || host->quirks &
2397 SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
Ben Dooks4240ff02009-03-17 00:13:57 +03002398 if (!host->ops->get_max_clock) {
2399 printk(KERN_ERR
2400 "%s: Hardware doesn't specify base clock "
2401 "frequency.\n", mmc_hostname(mmc));
2402 return -ENODEV;
2403 }
2404 host->max_clk = host->ops->get_max_clock(host);
2405 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002406
Pierre Ossman1c8cde92006-06-30 02:22:25 -07002407 host->timeout_clk =
Arindam Nathf2119df2011-05-05 12:18:57 +05302408 (caps[0] & SDHCI_TIMEOUT_CLK_MASK) >> SDHCI_TIMEOUT_CLK_SHIFT;
Pierre Ossman1c8cde92006-06-30 02:22:25 -07002409 if (host->timeout_clk == 0) {
Anton Vorontsov81b39802009-09-22 16:45:13 -07002410 if (host->ops->get_timeout_clock) {
2411 host->timeout_clk = host->ops->get_timeout_clock(host);
2412 } else if (!(host->quirks &
2413 SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
Ben Dooks4240ff02009-03-17 00:13:57 +03002414 printk(KERN_ERR
2415 "%s: Hardware doesn't specify timeout clock "
2416 "frequency.\n", mmc_hostname(mmc));
2417 return -ENODEV;
2418 }
Pierre Ossman1c8cde92006-06-30 02:22:25 -07002419 }
Arindam Nathf2119df2011-05-05 12:18:57 +05302420 if (caps[0] & SDHCI_TIMEOUT_CLK_UNIT)
Pierre Ossman1c8cde92006-06-30 02:22:25 -07002421 host->timeout_clk *= 1000;
2422
Pierre Ossmand129bce2006-03-24 03:18:17 -08002423 /*
Arindam Nathc3ed3872011-05-05 12:19:06 +05302424 * In case of Host Controller v3.00, find out whether clock
2425 * multiplier is supported.
2426 */
2427 host->clk_mul = (caps[1] & SDHCI_CLOCK_MUL_MASK) >>
2428 SDHCI_CLOCK_MUL_SHIFT;
2429
2430 /*
2431 * In case the value in Clock Multiplier is 0, then programmable
2432 * clock mode is not supported, otherwise the actual clock
2433 * multiplier is one more than the value of Clock Multiplier
2434 * in the Capabilities Register.
2435 */
2436 if (host->clk_mul)
2437 host->clk_mul += 1;
2438
2439 /*
Pierre Ossmand129bce2006-03-24 03:18:17 -08002440 * Set host parameters.
2441 */
2442 mmc->ops = &sdhci_ops;
Arindam Nathc3ed3872011-05-05 12:19:06 +05302443 mmc->f_max = host->max_clk;
Marek Szyprowskice5f0362010-08-10 18:01:56 -07002444 if (host->ops->get_min_clock)
Anton Vorontsova9e58f22009-07-29 15:04:16 -07002445 mmc->f_min = host->ops->get_min_clock(host);
Arindam Nathc3ed3872011-05-05 12:19:06 +05302446 else if (host->version >= SDHCI_SPEC_300) {
2447 if (host->clk_mul) {
2448 mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
2449 mmc->f_max = host->max_clk * host->clk_mul;
2450 } else
2451 mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
2452 } else
Zhangfei Gao03975262010-09-20 15:15:18 -04002453 mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
Philip Rakity15ec4462010-11-19 16:48:39 -05002454
Andrei Warkentina3c77782011-04-11 16:13:42 -05002455 mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE;
Anton Vorontsov5fe23c72009-06-18 00:14:08 +04002456
Philip Rakity15ec4462010-11-19 16:48:39 -05002457 /*
2458 * A controller may support 8-bit width, but the board itself
2459 * might not have the pins brought out. Boards that support
2460 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
2461 * their platform code before calling sdhci_add_host(), and we
2462 * won't assume 8-bit width for hosts without that CAP.
2463 */
Anton Vorontsov5fe23c72009-06-18 00:14:08 +04002464 if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
Philip Rakity15ec4462010-11-19 16:48:39 -05002465 mmc->caps |= MMC_CAP_4_BIT_DATA;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002466
Arindam Nathf2119df2011-05-05 12:18:57 +05302467 if (caps[0] & SDHCI_CAN_DO_HISPD)
Zhangfei Gaoa29e7e12010-08-16 21:15:32 -04002468 mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
Pierre Ossmancd9277c2007-02-18 12:07:47 +01002469
Jaehoon Chung176d1ed2010-09-27 09:42:20 +01002470 if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
2471 mmc_card_is_removable(mmc))
Anton Vorontsov68d1fb72009-03-17 00:13:52 +03002472 mmc->caps |= MMC_CAP_NEEDS_POLL;
2473
Arindam Nathf2119df2011-05-05 12:18:57 +05302474 /* UHS-I mode(s) supported by the host controller. */
2475 if (host->version >= SDHCI_SPEC_300)
2476 mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;
2477
2478 /* SDR104 supports also implies SDR50 support */
2479 if (caps[1] & SDHCI_SUPPORT_SDR104)
2480 mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
2481 else if (caps[1] & SDHCI_SUPPORT_SDR50)
2482 mmc->caps |= MMC_CAP_UHS_SDR50;
2483
2484 if (caps[1] & SDHCI_SUPPORT_DDR50)
2485 mmc->caps |= MMC_CAP_UHS_DDR50;
2486
Arindam Nathb513ea22011-05-05 12:19:04 +05302487 /* Does the host needs tuning for SDR50? */
2488 if (caps[1] & SDHCI_USE_SDR50_TUNING)
2489 host->flags |= SDHCI_SDR50_NEEDS_TUNING;
2490
Arindam Nathd6d50a12011-05-05 12:18:59 +05302491 /* Driver Type(s) (A, C, D) supported by the host */
2492 if (caps[1] & SDHCI_DRIVER_TYPE_A)
2493 mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
2494 if (caps[1] & SDHCI_DRIVER_TYPE_C)
2495 mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
2496 if (caps[1] & SDHCI_DRIVER_TYPE_D)
2497 mmc->caps |= MMC_CAP_DRIVER_TYPE_D;
2498
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302499 /* Initial value for re-tuning timer count */
2500 host->tuning_count = (caps[1] & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
2501 SDHCI_RETUNING_TIMER_COUNT_SHIFT;
2502
2503 /*
2504 * In case Re-tuning Timer is not disabled, the actual value of
2505 * re-tuning timer will be 2 ^ (n - 1).
2506 */
2507 if (host->tuning_count)
2508 host->tuning_count = 1 << (host->tuning_count - 1);
2509
2510 /* Re-tuning mode supported by the Host Controller */
2511 host->tuning_mode = (caps[1] & SDHCI_RETUNING_MODE_MASK) >>
2512 SDHCI_RETUNING_MODE_SHIFT;
2513
Takashi Iwai8f230f42010-12-08 10:04:30 +01002514 ocr_avail = 0;
Arindam Nathf2119df2011-05-05 12:18:57 +05302515 /*
2516 * According to SD Host Controller spec v3.00, if the Host System
2517 * can afford more than 150mA, Host Driver should set XPC to 1. Also
2518 * the value is meaningful only if Voltage Support in the Capabilities
2519 * register is set. The actual current value is 4 times the register
2520 * value.
2521 */
2522 max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
2523
2524 if (caps[0] & SDHCI_CAN_VDD_330) {
2525 int max_current_330;
2526
Takashi Iwai8f230f42010-12-08 10:04:30 +01002527 ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
Arindam Nathf2119df2011-05-05 12:18:57 +05302528
2529 max_current_330 = ((max_current_caps &
2530 SDHCI_MAX_CURRENT_330_MASK) >>
2531 SDHCI_MAX_CURRENT_330_SHIFT) *
2532 SDHCI_MAX_CURRENT_MULTIPLIER;
2533
2534 if (max_current_330 > 150)
2535 mmc->caps |= MMC_CAP_SET_XPC_330;
2536 }
2537 if (caps[0] & SDHCI_CAN_VDD_300) {
2538 int max_current_300;
2539
Takashi Iwai8f230f42010-12-08 10:04:30 +01002540 ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
Arindam Nathf2119df2011-05-05 12:18:57 +05302541
2542 max_current_300 = ((max_current_caps &
2543 SDHCI_MAX_CURRENT_300_MASK) >>
2544 SDHCI_MAX_CURRENT_300_SHIFT) *
2545 SDHCI_MAX_CURRENT_MULTIPLIER;
2546
2547 if (max_current_300 > 150)
2548 mmc->caps |= MMC_CAP_SET_XPC_300;
2549 }
2550 if (caps[0] & SDHCI_CAN_VDD_180) {
2551 int max_current_180;
2552
Takashi Iwai8f230f42010-12-08 10:04:30 +01002553 ocr_avail |= MMC_VDD_165_195;
2554
Arindam Nathf2119df2011-05-05 12:18:57 +05302555 max_current_180 = ((max_current_caps &
2556 SDHCI_MAX_CURRENT_180_MASK) >>
2557 SDHCI_MAX_CURRENT_180_SHIFT) *
2558 SDHCI_MAX_CURRENT_MULTIPLIER;
2559
2560 if (max_current_180 > 150)
2561 mmc->caps |= MMC_CAP_SET_XPC_180;
Arindam Nath5371c922011-05-05 12:19:02 +05302562
2563 /* Maximum current capabilities of the host at 1.8V */
2564 if (max_current_180 >= 800)
2565 mmc->caps |= MMC_CAP_MAX_CURRENT_800;
2566 else if (max_current_180 >= 600)
2567 mmc->caps |= MMC_CAP_MAX_CURRENT_600;
2568 else if (max_current_180 >= 400)
2569 mmc->caps |= MMC_CAP_MAX_CURRENT_400;
2570 else
2571 mmc->caps |= MMC_CAP_MAX_CURRENT_200;
Arindam Nathf2119df2011-05-05 12:18:57 +05302572 }
2573
Takashi Iwai8f230f42010-12-08 10:04:30 +01002574 mmc->ocr_avail = ocr_avail;
2575 mmc->ocr_avail_sdio = ocr_avail;
2576 if (host->ocr_avail_sdio)
2577 mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
2578 mmc->ocr_avail_sd = ocr_avail;
2579 if (host->ocr_avail_sd)
2580 mmc->ocr_avail_sd &= host->ocr_avail_sd;
2581 else /* normal SD controllers don't support 1.8V */
2582 mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
2583 mmc->ocr_avail_mmc = ocr_avail;
2584 if (host->ocr_avail_mmc)
2585 mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
Pierre Ossman146ad662006-06-30 02:22:23 -07002586
2587 if (mmc->ocr_avail == 0) {
2588 printk(KERN_ERR "%s: Hardware doesn't report any "
Pierre Ossmanb69c9052008-03-08 23:44:25 +01002589 "support voltages.\n", mmc_hostname(mmc));
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002590 return -ENODEV;
Pierre Ossman146ad662006-06-30 02:22:23 -07002591 }
2592
Pierre Ossmand129bce2006-03-24 03:18:17 -08002593 spin_lock_init(&host->lock);
2594
2595 /*
Pierre Ossman2134a922008-06-28 18:28:51 +02002596 * Maximum number of segments. Depends on if the hardware
2597 * can do scatter/gather or not.
Pierre Ossmand129bce2006-03-24 03:18:17 -08002598 */
Pierre Ossman2134a922008-06-28 18:28:51 +02002599 if (host->flags & SDHCI_USE_ADMA)
Martin K. Petersena36274e2010-09-10 01:33:59 -04002600 mmc->max_segs = 128;
Richard Röjforsa13abc72009-09-22 16:45:30 -07002601 else if (host->flags & SDHCI_USE_SDMA)
Martin K. Petersena36274e2010-09-10 01:33:59 -04002602 mmc->max_segs = 1;
Pierre Ossman2134a922008-06-28 18:28:51 +02002603 else /* PIO */
Martin K. Petersena36274e2010-09-10 01:33:59 -04002604 mmc->max_segs = 128;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002605
2606 /*
Pierre Ossmanbab76962006-07-02 16:51:35 +01002607 * Maximum number of sectors in one transfer. Limited by DMA boundary
Pierre Ossman55db8902006-11-21 17:55:45 +01002608 * size (512KiB).
Pierre Ossmand129bce2006-03-24 03:18:17 -08002609 */
Pierre Ossman55db8902006-11-21 17:55:45 +01002610 mmc->max_req_size = 524288;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002611
2612 /*
2613 * Maximum segment size. Could be one segment with the maximum number
Pierre Ossman2134a922008-06-28 18:28:51 +02002614 * of bytes. When doing hardware scatter/gather, each entry cannot
2615 * be larger than 64 KiB though.
Pierre Ossmand129bce2006-03-24 03:18:17 -08002616 */
Olof Johansson30652aa2011-01-01 18:37:32 -06002617 if (host->flags & SDHCI_USE_ADMA) {
2618 if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
2619 mmc->max_seg_size = 65535;
2620 else
2621 mmc->max_seg_size = 65536;
2622 } else {
Pierre Ossman2134a922008-06-28 18:28:51 +02002623 mmc->max_seg_size = mmc->max_req_size;
Olof Johansson30652aa2011-01-01 18:37:32 -06002624 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002625
2626 /*
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01002627 * Maximum block size. This varies from controller to controller and
2628 * is specified in the capabilities register.
2629 */
Anton Vorontsov0633f652009-03-17 00:14:03 +03002630 if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
2631 mmc->max_blk_size = 2;
2632 } else {
Arindam Nathf2119df2011-05-05 12:18:57 +05302633 mmc->max_blk_size = (caps[0] & SDHCI_MAX_BLOCK_MASK) >>
Anton Vorontsov0633f652009-03-17 00:14:03 +03002634 SDHCI_MAX_BLOCK_SHIFT;
2635 if (mmc->max_blk_size >= 3) {
2636 printk(KERN_WARNING "%s: Invalid maximum block size, "
2637 "assuming 512 bytes\n", mmc_hostname(mmc));
2638 mmc->max_blk_size = 0;
2639 }
2640 }
2641
2642 mmc->max_blk_size = 512 << mmc->max_blk_size;
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01002643
2644 /*
Pierre Ossman55db8902006-11-21 17:55:45 +01002645 * Maximum block count.
2646 */
Ben Dooks1388eef2009-06-14 12:40:53 +01002647 mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
Pierre Ossman55db8902006-11-21 17:55:45 +01002648
2649 /*
Pierre Ossmand129bce2006-03-24 03:18:17 -08002650 * Init tasklets.
2651 */
2652 tasklet_init(&host->card_tasklet,
2653 sdhci_tasklet_card, (unsigned long)host);
2654 tasklet_init(&host->finish_tasklet,
2655 sdhci_tasklet_finish, (unsigned long)host);
2656
Al Viroe4cad1b2006-10-10 22:47:07 +01002657 setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002658
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302659 if (host->version >= SDHCI_SPEC_300) {
Arindam Nathb513ea22011-05-05 12:19:04 +05302660 init_waitqueue_head(&host->buf_ready_int);
2661
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302662 /* Initialize re-tuning timer */
2663 init_timer(&host->tuning_timer);
2664 host->tuning_timer.data = (unsigned long)host;
2665 host->tuning_timer.function = sdhci_tuning_timer;
2666 }
2667
Thomas Gleixnerdace1452006-07-01 19:29:38 -07002668 ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
Pierre Ossmanb69c9052008-03-08 23:44:25 +01002669 mmc_hostname(mmc), host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002670 if (ret)
Pierre Ossman8ef1a142006-06-30 02:22:21 -07002671 goto untasklet;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002672
Marek Szyprowski9bea3c82010-08-10 18:01:59 -07002673 host->vmmc = regulator_get(mmc_dev(mmc), "vmmc");
2674 if (IS_ERR(host->vmmc)) {
2675 printk(KERN_INFO "%s: no vmmc regulator found\n", mmc_hostname(mmc));
2676 host->vmmc = NULL;
2677 } else {
2678 regulator_enable(host->vmmc);
2679 }
2680
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -08002681 sdhci_init(host, 0);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002682
2683#ifdef CONFIG_MMC_DEBUG
2684 sdhci_dumpregs(host);
2685#endif
2686
Pierre Ossmanf9134312008-12-21 17:01:48 +01002687#ifdef SDHCI_USE_LEDS_CLASS
Helmut Schaa5dbace02009-02-14 16:22:39 +01002688 snprintf(host->led_name, sizeof(host->led_name),
2689 "%s::", mmc_hostname(mmc));
2690 host->led.name = host->led_name;
Pierre Ossman2f730fe2008-03-17 10:29:38 +01002691 host->led.brightness = LED_OFF;
2692 host->led.default_trigger = mmc_hostname(mmc);
2693 host->led.brightness_set = sdhci_led_control;
2694
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002695 ret = led_classdev_register(mmc_dev(mmc), &host->led);
Pierre Ossman2f730fe2008-03-17 10:29:38 +01002696 if (ret)
2697 goto reset;
2698#endif
2699
Pierre Ossman5f25a662006-10-04 02:15:39 -07002700 mmiowb();
2701
Pierre Ossmand129bce2006-03-24 03:18:17 -08002702 mmc_add_host(mmc);
2703
Richard Röjforsa13abc72009-09-22 16:45:30 -07002704 printk(KERN_INFO "%s: SDHCI controller on %s [%s] using %s\n",
Kay Sieversd1b26862008-11-08 21:37:46 +01002705 mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
Richard Röjforsa13abc72009-09-22 16:45:30 -07002706 (host->flags & SDHCI_USE_ADMA) ? "ADMA" :
2707 (host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
Pierre Ossmand129bce2006-03-24 03:18:17 -08002708
Anton Vorontsov7260cf52009-03-17 00:13:48 +03002709 sdhci_enable_card_detection(host);
2710
Pierre Ossmand129bce2006-03-24 03:18:17 -08002711 return 0;
2712
Pierre Ossmanf9134312008-12-21 17:01:48 +01002713#ifdef SDHCI_USE_LEDS_CLASS
Pierre Ossman2f730fe2008-03-17 10:29:38 +01002714reset:
2715 sdhci_reset(host, SDHCI_RESET_ALL);
2716 free_irq(host->irq, host);
2717#endif
Pierre Ossman8ef1a142006-06-30 02:22:21 -07002718untasklet:
Pierre Ossmand129bce2006-03-24 03:18:17 -08002719 tasklet_kill(&host->card_tasklet);
2720 tasklet_kill(&host->finish_tasklet);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002721
2722 return ret;
2723}
2724
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002725EXPORT_SYMBOL_GPL(sdhci_add_host);
2726
Pierre Ossman1e728592008-04-16 19:13:13 +02002727void sdhci_remove_host(struct sdhci_host *host, int dead)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002728{
Pierre Ossman1e728592008-04-16 19:13:13 +02002729 unsigned long flags;
2730
2731 if (dead) {
2732 spin_lock_irqsave(&host->lock, flags);
2733
2734 host->flags |= SDHCI_DEVICE_DEAD;
2735
2736 if (host->mrq) {
2737 printk(KERN_ERR "%s: Controller removed during "
2738 " transfer!\n", mmc_hostname(host->mmc));
2739
2740 host->mrq->cmd->error = -ENOMEDIUM;
2741 tasklet_schedule(&host->finish_tasklet);
2742 }
2743
2744 spin_unlock_irqrestore(&host->lock, flags);
2745 }
2746
Anton Vorontsov7260cf52009-03-17 00:13:48 +03002747 sdhci_disable_card_detection(host);
2748
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002749 mmc_remove_host(host->mmc);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002750
Pierre Ossmanf9134312008-12-21 17:01:48 +01002751#ifdef SDHCI_USE_LEDS_CLASS
Pierre Ossman2f730fe2008-03-17 10:29:38 +01002752 led_classdev_unregister(&host->led);
2753#endif
2754
Pierre Ossman1e728592008-04-16 19:13:13 +02002755 if (!dead)
2756 sdhci_reset(host, SDHCI_RESET_ALL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002757
2758 free_irq(host->irq, host);
2759
2760 del_timer_sync(&host->timer);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302761 if (host->version >= SDHCI_SPEC_300)
2762 del_timer_sync(&host->tuning_timer);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002763
2764 tasklet_kill(&host->card_tasklet);
2765 tasklet_kill(&host->finish_tasklet);
Pierre Ossman2134a922008-06-28 18:28:51 +02002766
Marek Szyprowski9bea3c82010-08-10 18:01:59 -07002767 if (host->vmmc) {
2768 regulator_disable(host->vmmc);
2769 regulator_put(host->vmmc);
2770 }
2771
Pierre Ossman2134a922008-06-28 18:28:51 +02002772 kfree(host->adma_desc);
2773 kfree(host->align_buffer);
2774
2775 host->adma_desc = NULL;
2776 host->align_buffer = NULL;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002777}
2778
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002779EXPORT_SYMBOL_GPL(sdhci_remove_host);
2780
2781void sdhci_free_host(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002782{
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002783 mmc_free_host(host->mmc);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002784}
2785
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002786EXPORT_SYMBOL_GPL(sdhci_free_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002787
2788/*****************************************************************************\
2789 * *
2790 * Driver init/exit *
2791 * *
2792\*****************************************************************************/
2793
2794static int __init sdhci_drv_init(void)
2795{
2796 printk(KERN_INFO DRIVER_NAME
Pierre Ossman52fbf9c2007-02-09 08:23:41 +01002797 ": Secure Digital Host Controller Interface driver\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -08002798 printk(KERN_INFO DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
2799
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002800 return 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002801}
2802
2803static void __exit sdhci_drv_exit(void)
2804{
Pierre Ossmand129bce2006-03-24 03:18:17 -08002805}
2806
2807module_init(sdhci_drv_init);
2808module_exit(sdhci_drv_exit);
2809
Pierre Ossmandf673b22006-06-30 02:22:31 -07002810module_param(debug_quirks, uint, 0444);
Pierre Ossman67435272006-06-30 02:22:31 -07002811
Pierre Ossman32710e82009-04-08 20:14:54 +02002812MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002813MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
Pierre Ossmand129bce2006-03-24 03:18:17 -08002814MODULE_LICENSE("GPL");
Pierre Ossman67435272006-06-30 02:22:31 -07002815
Pierre Ossmandf673b22006-06-30 02:22:31 -07002816MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");