blob: 5d0fb6b51883e62db69da5cad1b8d8e67722e66a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090044#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050047#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <linux/libata.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040049#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090052#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054enum {
Alessandro Rubini318893e2012-01-06 13:33:39 +010055 AHCI_PCI_BAR_STA2X11 = 0,
Hugh Daschbachd027bb32013-01-04 14:39:09 -080056 AHCI_PCI_BAR_ENMOTUS = 2,
Alessandro Rubini318893e2012-01-06 13:33:39 +010057 AHCI_PCI_BAR_STANDARD = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090058};
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Tejun Heo441577e2010-03-29 10:32:39 +090060enum board_ids {
61 /* board IDs by feature in alphabetical order */
62 board_ahci,
63 board_ahci_ign_iferr,
64 board_ahci_nosntf,
Tejun Heo5f173102010-07-24 16:53:48 +020065 board_ahci_yes_fbs,
Tejun Heo441577e2010-03-29 10:32:39 +090066
67 /* board IDs for specific chipsets in alphabetical order */
68 board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090069 board_ahci_mcp77,
70 board_ahci_mcp89,
Tejun Heo441577e2010-03-29 10:32:39 +090071 board_ahci_mv,
72 board_ahci_sb600,
73 board_ahci_sb700, /* for SB700 and SB800 */
74 board_ahci_vt8251,
75
76 /* aliases */
77 board_ahci_mcp_linux = board_ahci_mcp65,
78 board_ahci_mcp67 = board_ahci_mcp65,
79 board_ahci_mcp73 = board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090080 board_ahci_mcp79 = board_ahci_mcp77,
Linus Torvalds1da177e2005-04-16 15:20:36 -070081};
82
Jeff Garzik2dcb4072007-10-19 06:42:56 -040083static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heoa1efdab2008-03-25 12:22:50 +090084static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
85 unsigned long deadline);
86static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
87 unsigned long deadline);
Tejun Heo438ac6d2007-03-02 17:31:26 +090088#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +090089static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
90static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +090091#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070092
Tejun Heofad16e72010-09-21 09:25:48 +020093static struct scsi_host_template ahci_sht = {
94 AHCI_SHT("ahci"),
95};
96
Tejun Heo029cfd62008-03-25 12:22:49 +090097static struct ata_port_operations ahci_vt8251_ops = {
98 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +090099 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900100};
101
Tejun Heo029cfd62008-03-25 12:22:49 +0900102static struct ata_port_operations ahci_p5wdh_ops = {
103 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900104 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900105};
106
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100107static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900108 /* by features */
Jeff Garzik4da646b2009-04-08 02:00:13 -0400109 [board_ahci] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900111 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100112 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400113 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114 .port_ops = &ahci_ops,
115 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400116 [board_ahci_ign_iferr] =
Tejun Heo41669552006-11-29 11:33:14 +0900117 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900118 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
119 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100120 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400121 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900122 .port_ops = &ahci_ops,
123 },
Tejun Heo441577e2010-03-29 10:32:39 +0900124 [board_ahci_nosntf] =
125 {
126 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
127 .flags = AHCI_FLAG_COMMON,
128 .pio_mask = ATA_PIO4,
129 .udma_mask = ATA_UDMA6,
130 .port_ops = &ahci_ops,
131 },
Tejun Heo5f173102010-07-24 16:53:48 +0200132 [board_ahci_yes_fbs] =
133 {
134 AHCI_HFLAGS (AHCI_HFLAG_YES_FBS),
135 .flags = AHCI_FLAG_COMMON,
136 .pio_mask = ATA_PIO4,
137 .udma_mask = ATA_UDMA6,
138 .port_ops = &ahci_ops,
139 },
Tejun Heo441577e2010-03-29 10:32:39 +0900140 /* by chipsets */
141 [board_ahci_mcp65] =
142 {
Tejun Heo83f2b962010-03-30 10:28:32 +0900143 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP |
144 AHCI_HFLAG_YES_NCQ),
Tejun Heoae01b242011-03-16 11:14:55 +0100145 .flags = AHCI_FLAG_COMMON | ATA_FLAG_NO_DIPM,
Tejun Heo83f2b962010-03-30 10:28:32 +0900146 .pio_mask = ATA_PIO4,
147 .udma_mask = ATA_UDMA6,
148 .port_ops = &ahci_ops,
149 },
150 [board_ahci_mcp77] =
151 {
152 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP),
153 .flags = AHCI_FLAG_COMMON,
154 .pio_mask = ATA_PIO4,
155 .udma_mask = ATA_UDMA6,
156 .port_ops = &ahci_ops,
157 },
158 [board_ahci_mcp89] =
159 {
160 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA),
Tejun Heo441577e2010-03-29 10:32:39 +0900161 .flags = AHCI_FLAG_COMMON,
162 .pio_mask = ATA_PIO4,
163 .udma_mask = ATA_UDMA6,
164 .port_ops = &ahci_ops,
165 },
166 [board_ahci_mv] =
167 {
168 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
169 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300170 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
Tejun Heo441577e2010-03-29 10:32:39 +0900171 .pio_mask = ATA_PIO4,
172 .udma_mask = ATA_UDMA6,
173 .port_ops = &ahci_ops,
174 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400175 [board_ahci_sb600] =
Conke Hu55a61602007-03-27 18:33:05 +0800176 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900177 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900178 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
179 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900180 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100181 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400182 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800183 .port_ops = &ahci_pmp_retry_srst_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800184 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400185 [board_ahci_sb700] = /* for SB700 and SB800 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800186 {
Shane Huangbd172432008-06-10 15:52:04 +0800187 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800188 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100189 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800190 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800191 .port_ops = &ahci_pmp_retry_srst_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800192 },
Tejun Heo441577e2010-03-29 10:32:39 +0900193 [board_ahci_vt8251] =
Tejun Heoe297d992008-06-10 00:13:04 +0900194 {
Tejun Heo441577e2010-03-29 10:32:39 +0900195 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900196 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100197 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900198 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900199 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201};
202
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500203static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400204 /* Intel */
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400205 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
206 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
207 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
208 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
209 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900210 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400211 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
212 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
213 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
214 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900215 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800216 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900217 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
218 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
219 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
220 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
221 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
222 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
223 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
224 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
225 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
226 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
227 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
228 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
229 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
230 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
231 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400232 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
233 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800234 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500235 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800236 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500237 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
238 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700239 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700240 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500241 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700242 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700243 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500244 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800245 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
246 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci }, /* CPT AHCI */
247 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
248 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci }, /* CPT RAID */
249 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
250 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Seth Heasley992b3fb2010-09-09 09:44:56 -0700251 { PCI_VDEVICE(INTEL, 0x1d02), board_ahci }, /* PBG AHCI */
252 { PCI_VDEVICE(INTEL, 0x1d04), board_ahci }, /* PBG RAID */
253 { PCI_VDEVICE(INTEL, 0x1d06), board_ahci }, /* PBG RAID */
Seth Heasley64a39032011-03-11 11:57:42 -0800254 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* PBG RAID */
Seth Heasleya4a461a2011-01-10 12:57:17 -0800255 { PCI_VDEVICE(INTEL, 0x2323), board_ahci }, /* DH89xxCC AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700256 { PCI_VDEVICE(INTEL, 0x1e02), board_ahci }, /* Panther Point AHCI */
257 { PCI_VDEVICE(INTEL, 0x1e03), board_ahci }, /* Panther Point AHCI */
258 { PCI_VDEVICE(INTEL, 0x1e04), board_ahci }, /* Panther Point RAID */
259 { PCI_VDEVICE(INTEL, 0x1e05), board_ahci }, /* Panther Point RAID */
260 { PCI_VDEVICE(INTEL, 0x1e06), board_ahci }, /* Panther Point RAID */
261 { PCI_VDEVICE(INTEL, 0x1e07), board_ahci }, /* Panther Point RAID */
Seth Heasley2cab7a42011-07-14 16:50:49 -0700262 { PCI_VDEVICE(INTEL, 0x1e0e), board_ahci }, /* Panther Point RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800263 { PCI_VDEVICE(INTEL, 0x8c02), board_ahci }, /* Lynx Point AHCI */
264 { PCI_VDEVICE(INTEL, 0x8c03), board_ahci }, /* Lynx Point AHCI */
265 { PCI_VDEVICE(INTEL, 0x8c04), board_ahci }, /* Lynx Point RAID */
266 { PCI_VDEVICE(INTEL, 0x8c05), board_ahci }, /* Lynx Point RAID */
267 { PCI_VDEVICE(INTEL, 0x8c06), board_ahci }, /* Lynx Point RAID */
268 { PCI_VDEVICE(INTEL, 0x8c07), board_ahci }, /* Lynx Point RAID */
269 { PCI_VDEVICE(INTEL, 0x8c0e), board_ahci }, /* Lynx Point RAID */
270 { PCI_VDEVICE(INTEL, 0x8c0f), board_ahci }, /* Lynx Point RAID */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400271
Tejun Heoe34bb372007-02-26 20:24:03 +0900272 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
273 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
274 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400275
276 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800277 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800278 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
279 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
280 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
281 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
282 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
283 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400284
Shane Huange2dd90b2009-07-29 11:34:49 +0800285 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800286 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huange2dd90b2009-07-29 11:34:49 +0800287 /* AMD is using RAID class only for ahci controllers */
288 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
289 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
290
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400291 /* VIA */
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400292 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900293 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400294
295 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900296 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
297 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
298 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
299 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
300 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
301 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
302 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
303 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900304 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
305 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
306 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
307 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
308 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
309 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
310 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
311 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
312 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
313 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
314 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
315 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
316 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
317 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
318 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
319 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
320 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
321 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
322 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
323 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
324 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
325 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
326 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
327 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
328 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
329 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
330 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
331 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
332 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
333 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
334 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
335 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
336 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
337 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
338 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
339 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
340 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
341 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
342 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
343 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
344 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
345 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
346 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
347 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
348 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
349 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
350 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
351 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
352 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
353 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
354 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
355 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
356 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
357 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
358 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
359 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
360 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
361 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
362 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
363 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
364 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
365 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
366 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
367 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
368 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
369 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
370 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
371 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
372 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
373 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
374 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
375 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
376 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
377 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
378 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
379 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400380
Jeff Garzik95916ed2006-07-29 04:10:14 -0400381 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900382 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
383 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
384 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400385
Alessandro Rubini318893e2012-01-06 13:33:39 +0100386 /* ST Microelectronics */
387 { PCI_VDEVICE(STMICRO, 0xCC06), board_ahci }, /* ST ConneXt */
388
Jeff Garzikcd70c262007-07-08 02:29:42 -0400389 /* Marvell */
390 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100391 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Tejun Heo5f173102010-07-24 16:53:48 +0200392 { PCI_DEVICE(0x1b4b, 0x9123),
Anssi Hannula10aca062011-01-18 20:03:26 -0500393 .class = PCI_CLASS_STORAGE_SATA_AHCI,
394 .class_mask = 0xffffff,
Tejun Heo5f173102010-07-24 16:53:48 +0200395 .driver_data = board_ahci_yes_fbs }, /* 88se9128 */
Per Jessen467b41c2011-02-08 13:54:32 +0100396 { PCI_DEVICE(0x1b4b, 0x9125),
397 .driver_data = board_ahci_yes_fbs }, /* 88se9125 */
Matt Johnson642d8922012-04-27 01:42:30 -0500398 { PCI_DEVICE(0x1b4b, 0x917a),
399 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
Alan Coxf0868b72012-09-04 16:07:18 +0100400 { PCI_DEVICE(0x1b4b, 0x9192),
401 .driver_data = board_ahci_yes_fbs }, /* 88se9172 on some Gigabyte */
Tejun Heo50be5e32010-11-29 15:57:14 +0100402 { PCI_DEVICE(0x1b4b, 0x91a3),
403 .driver_data = board_ahci_yes_fbs },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400404
Mark Nelsonc77a0362008-10-23 14:08:16 +1100405 /* Promise */
406 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
407
Keng-Yu Linc9703762011-11-09 01:47:36 -0500408 /* Asmedia */
409 { PCI_VDEVICE(ASMEDIA, 0x0612), board_ahci }, /* ASM1061 */
410
Hugh Daschbachd027bb32013-01-04 14:39:09 -0800411 /* Enmotus */
412 { PCI_DEVICE(0x1c44, 0x8000), board_ahci },
413
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500414 /* Generic, PCI class code for AHCI */
415 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500416 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500417
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418 { } /* terminate list */
419};
420
421
422static struct pci_driver ahci_pci_driver = {
423 .name = DRV_NAME,
424 .id_table = ahci_pci_tbl,
425 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900426 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900427#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900428 .suspend = ahci_pci_device_suspend,
429 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900430#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431};
432
Alan Cox5b66c822008-09-03 14:48:34 +0100433#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
434static int marvell_enable;
435#else
436static int marvell_enable = 1;
437#endif
438module_param(marvell_enable, int, 0644);
439MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
440
441
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300442static void ahci_pci_save_initial_config(struct pci_dev *pdev,
443 struct ahci_host_priv *hpriv)
444{
445 unsigned int force_port_map = 0;
446 unsigned int mask_port_map = 0;
447
448 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
449 dev_info(&pdev->dev, "JMB361 has only one port\n");
450 force_port_map = 1;
451 }
452
453 /*
454 * Temporary Marvell 6145 hack: PATA port presence
455 * is asserted through the standard AHCI port
456 * presence register, as bit 4 (counting from 0)
457 */
458 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
459 if (pdev->device == 0x6121)
460 mask_port_map = 0x3;
461 else
462 mask_port_map = 0xf;
463 dev_info(&pdev->dev,
464 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
465 }
466
Anton Vorontsov1d513352010-03-03 20:17:37 +0300467 ahci_save_initial_config(&pdev->dev, hpriv, force_port_map,
468 mask_port_map);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300469}
470
Anton Vorontsov33030402010-03-03 20:17:39 +0300471static int ahci_pci_reset_controller(struct ata_host *host)
472{
473 struct pci_dev *pdev = to_pci_dev(host->dev);
474
475 ahci_reset_controller(host);
476
Tejun Heod91542c2006-07-26 15:59:26 +0900477 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300478 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heod91542c2006-07-26 15:59:26 +0900479 u16 tmp16;
480
481 /* configure PCS */
482 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +0900483 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
484 tmp16 |= hpriv->port_map;
485 pci_write_config_word(pdev, 0x92, tmp16);
486 }
Tejun Heod91542c2006-07-26 15:59:26 +0900487 }
488
489 return 0;
490}
491
Anton Vorontsov781d6552010-03-03 20:17:42 +0300492static void ahci_pci_init_controller(struct ata_host *host)
493{
494 struct ahci_host_priv *hpriv = host->private_data;
495 struct pci_dev *pdev = to_pci_dev(host->dev);
496 void __iomem *port_mmio;
497 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100498 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900499
Tejun Heo417a1a62007-09-23 13:19:55 +0900500 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100501 if (pdev->device == 0x6121)
502 mv = 2;
503 else
504 mv = 4;
505 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400506
507 writel(0, port_mmio + PORT_IRQ_MASK);
508
509 /* clear port IRQ */
510 tmp = readl(port_mmio + PORT_IRQ_STAT);
511 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
512 if (tmp)
513 writel(tmp, port_mmio + PORT_IRQ_STAT);
514 }
515
Anton Vorontsov781d6552010-03-03 20:17:42 +0300516 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900517}
518
Tejun Heocc0680a2007-08-06 18:36:23 +0900519static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900520 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900521{
Tejun Heocc0680a2007-08-06 18:36:23 +0900522 struct ata_port *ap = link->ap;
Tejun Heo9dadd452008-04-07 22:47:19 +0900523 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900524 int rc;
525
526 DPRINTK("ENTER\n");
527
Tejun Heo4447d352007-04-17 23:44:08 +0900528 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900529
Tejun Heocc0680a2007-08-06 18:36:23 +0900530 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900531 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900532
Tejun Heo4447d352007-04-17 23:44:08 +0900533 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900534
535 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
536
537 /* vt8251 doesn't clear BSY on signature FIS reception,
538 * request follow-up softreset.
539 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900540 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900541}
542
Tejun Heoedc93052007-10-25 14:59:16 +0900543static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
544 unsigned long deadline)
545{
546 struct ata_port *ap = link->ap;
547 struct ahci_port_priv *pp = ap->private_data;
548 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
549 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900550 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900551 int rc;
552
553 ahci_stop_engine(ap);
554
555 /* clear D2H reception area to properly wait for D2H FIS */
556 ata_tf_init(link->device, &tf);
557 tf.command = 0x80;
558 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
559
560 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900561 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900562
563 ahci_start_engine(ap);
564
Tejun Heoedc93052007-10-25 14:59:16 +0900565 /* The pseudo configuration device on SIMG4726 attached to
566 * ASUS P5W-DH Deluxe doesn't send signature FIS after
567 * hardreset if no device is attached to the first downstream
568 * port && the pseudo device locks up on SRST w/ PMP==0. To
569 * work around this, wait for !BSY only briefly. If BSY isn't
570 * cleared, perform CLO and proceed to IDENTIFY (achieved by
571 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
572 *
573 * Wait for two seconds. Devices attached to downstream port
574 * which can't process the following IDENTIFY after this will
575 * have to be reset again. For most cases, this should
576 * suffice while making probing snappish enough.
577 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900578 if (online) {
579 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
580 ahci_check_ready);
581 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800582 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900583 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900584 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900585}
586
Tejun Heo438ac6d2007-03-02 17:31:26 +0900587#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900588static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
589{
Jeff Garzikcca39742006-08-24 03:19:22 -0400590 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900591 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300592 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900593 u32 ctl;
594
Tejun Heo9b10ae82009-05-30 20:50:12 +0900595 if (mesg.event & PM_EVENT_SUSPEND &&
596 hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700597 dev_err(&pdev->dev,
598 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +0900599 return -EIO;
600 }
601
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100602 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +0900603 /* AHCI spec rev1.1 section 8.3.3:
604 * Software must disable interrupts prior to requesting a
605 * transition of the HBA to D3 state.
606 */
607 ctl = readl(mmio + HOST_CTL);
608 ctl &= ~HOST_IRQ_EN;
609 writel(ctl, mmio + HOST_CTL);
610 readl(mmio + HOST_CTL); /* flush */
611 }
612
613 return ata_pci_device_suspend(pdev, mesg);
614}
615
616static int ahci_pci_device_resume(struct pci_dev *pdev)
617{
Jeff Garzikcca39742006-08-24 03:19:22 -0400618 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heoc1332872006-07-26 15:59:26 +0900619 int rc;
620
Tejun Heo553c4aa2006-12-26 19:39:50 +0900621 rc = ata_pci_device_do_resume(pdev);
622 if (rc)
623 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +0900624
625 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300626 rc = ahci_pci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900627 if (rc)
628 return rc;
629
Anton Vorontsov781d6552010-03-03 20:17:42 +0300630 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900631 }
632
Jeff Garzikcca39742006-08-24 03:19:22 -0400633 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900634
635 return 0;
636}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900637#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900638
Tejun Heo4447d352007-04-17 23:44:08 +0900639static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642
Alessandro Rubini318893e2012-01-06 13:33:39 +0100643 /*
644 * If the device fixup already set the dma_mask to some non-standard
645 * value, don't extend it here. This happens on STA2X11, for example.
646 */
647 if (pdev->dma_mask && pdev->dma_mask < DMA_BIT_MASK(32))
648 return 0;
649
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650 if (using_dac &&
Yang Hongyang6a355282009-04-06 19:01:13 -0700651 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
652 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653 if (rc) {
Yang Hongyang284901a2009-04-06 19:01:15 -0700654 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700656 dev_err(&pdev->dev,
657 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658 return rc;
659 }
660 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -0700662 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700664 dev_err(&pdev->dev, "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665 return rc;
666 }
Yang Hongyang284901a2009-04-06 19:01:15 -0700667 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700669 dev_err(&pdev->dev,
670 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 return rc;
672 }
673 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674 return 0;
675}
676
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300677static void ahci_pci_print_info(struct ata_host *host)
678{
679 struct pci_dev *pdev = to_pci_dev(host->dev);
680 u16 cc;
681 const char *scc_s;
682
683 pci_read_config_word(pdev, 0x0a, &cc);
684 if (cc == PCI_CLASS_STORAGE_IDE)
685 scc_s = "IDE";
686 else if (cc == PCI_CLASS_STORAGE_SATA)
687 scc_s = "SATA";
688 else if (cc == PCI_CLASS_STORAGE_RAID)
689 scc_s = "RAID";
690 else
691 scc_s = "unknown";
692
693 ahci_print_info(host, scc_s);
694}
695
Tejun Heoedc93052007-10-25 14:59:16 +0900696/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
697 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
698 * support PMP and the 4726 either directly exports the device
699 * attached to the first downstream port or acts as a hardware storage
700 * controller and emulate a single ATA device (can be RAID 0/1 or some
701 * other configuration).
702 *
703 * When there's no device attached to the first downstream port of the
704 * 4726, "Config Disk" appears, which is a pseudo ATA device to
705 * configure the 4726. However, ATA emulation of the device is very
706 * lame. It doesn't send signature D2H Reg FIS after the initial
707 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
708 *
709 * The following function works around the problem by always using
710 * hardreset on the port and not depending on receiving signature FIS
711 * afterward. If signature FIS isn't received soon, ATA class is
712 * assumed without follow-up softreset.
713 */
714static void ahci_p5wdh_workaround(struct ata_host *host)
715{
716 static struct dmi_system_id sysids[] = {
717 {
718 .ident = "P5W DH Deluxe",
719 .matches = {
720 DMI_MATCH(DMI_SYS_VENDOR,
721 "ASUSTEK COMPUTER INC"),
722 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
723 },
724 },
725 { }
726 };
727 struct pci_dev *pdev = to_pci_dev(host->dev);
728
729 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
730 dmi_check_system(sysids)) {
731 struct ata_port *ap = host->ports[1];
732
Joe Perchesa44fec12011-04-15 15:51:58 -0700733 dev_info(&pdev->dev,
734 "enabling ASUS P5W DH Deluxe on-board SIMG4726 workaround\n");
Tejun Heoedc93052007-10-25 14:59:16 +0900735
736 ap->ops = &ahci_p5wdh_ops;
737 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
738 }
739}
740
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900741/* only some SB600 ahci controllers can do 64bit DMA */
742static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +0800743{
744 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +0900745 /*
746 * The oldest version known to be broken is 0901 and
747 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900748 * Enable 64bit DMA on 1501 and anything newer.
749 *
Tejun Heo03d783b2009-08-16 21:04:02 +0900750 * Please read bko#9412 for more info.
751 */
Shane Huang58a09b32009-05-27 15:04:43 +0800752 {
753 .ident = "ASUS M2A-VM",
754 .matches = {
755 DMI_MATCH(DMI_BOARD_VENDOR,
756 "ASUSTeK Computer INC."),
757 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
758 },
Tejun Heo03d783b2009-08-16 21:04:02 +0900759 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +0800760 },
Mark Nelsone65cc192009-11-03 20:06:48 +1100761 /*
762 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
763 * support 64bit DMA.
764 *
765 * BIOS versions earlier than 1.5 had the Manufacturer DMI
766 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
767 * This spelling mistake was fixed in BIOS version 1.5, so
768 * 1.5 and later have the Manufacturer as
769 * "MICRO-STAR INTERNATIONAL CO.,LTD".
770 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
771 *
772 * BIOS versions earlier than 1.9 had a Board Product Name
773 * DMI field of "MS-7376". This was changed to be
774 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
775 * match on DMI_BOARD_NAME of "MS-7376".
776 */
777 {
778 .ident = "MSI K9A2 Platinum",
779 .matches = {
780 DMI_MATCH(DMI_BOARD_VENDOR,
781 "MICRO-STAR INTER"),
782 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
783 },
784 },
Mark Nelson3c4aa912011-06-27 16:33:44 +1000785 /*
786 * All BIOS versions for the Asus M3A support 64bit DMA.
787 * (all release versions from 0301 to 1206 were tested)
788 */
789 {
790 .ident = "ASUS M3A",
791 .matches = {
792 DMI_MATCH(DMI_BOARD_VENDOR,
793 "ASUSTeK Computer INC."),
794 DMI_MATCH(DMI_BOARD_NAME, "M3A"),
795 },
796 },
Shane Huang58a09b32009-05-27 15:04:43 +0800797 { }
798 };
Tejun Heo03d783b2009-08-16 21:04:02 +0900799 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900800 int year, month, date;
801 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +0800802
Tejun Heo03d783b2009-08-16 21:04:02 +0900803 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +0800804 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +0900805 !match)
Shane Huang58a09b32009-05-27 15:04:43 +0800806 return false;
807
Mark Nelsone65cc192009-11-03 20:06:48 +1100808 if (!match->driver_data)
809 goto enable_64bit;
810
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900811 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
812 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +0800813
Mark Nelsone65cc192009-11-03 20:06:48 +1100814 if (strcmp(buf, match->driver_data) >= 0)
815 goto enable_64bit;
816 else {
Joe Perchesa44fec12011-04-15 15:51:58 -0700817 dev_warn(&pdev->dev,
818 "%s: BIOS too old, forcing 32bit DMA, update BIOS\n",
819 match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900820 return false;
821 }
Mark Nelsone65cc192009-11-03 20:06:48 +1100822
823enable_64bit:
Joe Perchesa44fec12011-04-15 15:51:58 -0700824 dev_warn(&pdev->dev, "%s: enabling 64bit DMA\n", match->ident);
Mark Nelsone65cc192009-11-03 20:06:48 +1100825 return true;
Shane Huang58a09b32009-05-27 15:04:43 +0800826}
827
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100828static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
829{
830 static const struct dmi_system_id broken_systems[] = {
831 {
832 .ident = "HP Compaq nx6310",
833 .matches = {
834 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
835 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
836 },
837 /* PCI slot number of the controller */
838 .driver_data = (void *)0x1FUL,
839 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +0100840 {
841 .ident = "HP Compaq 6720s",
842 .matches = {
843 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
844 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
845 },
846 /* PCI slot number of the controller */
847 .driver_data = (void *)0x1FUL,
848 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100849
850 { } /* terminate list */
851 };
852 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
853
854 if (dmi) {
855 unsigned long slot = (unsigned long)dmi->driver_data;
856 /* apply the quirk only to on-board controllers */
857 return slot == PCI_SLOT(pdev->devfn);
858 }
859
860 return false;
861}
862
Tejun Heo9b10ae82009-05-30 20:50:12 +0900863static bool ahci_broken_suspend(struct pci_dev *pdev)
864{
865 static const struct dmi_system_id sysids[] = {
866 /*
867 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
868 * to the harddisk doesn't become online after
869 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +0900870 *
871 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
872 *
873 * Use dates instead of versions to match as HP is
874 * apparently recycling both product and version
875 * strings.
876 *
877 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +0900878 */
879 {
880 .ident = "dv4",
881 .matches = {
882 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
883 DMI_MATCH(DMI_PRODUCT_NAME,
884 "HP Pavilion dv4 Notebook PC"),
885 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900886 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900887 },
888 {
889 .ident = "dv5",
890 .matches = {
891 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
892 DMI_MATCH(DMI_PRODUCT_NAME,
893 "HP Pavilion dv5 Notebook PC"),
894 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900895 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900896 },
897 {
898 .ident = "dv6",
899 .matches = {
900 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
901 DMI_MATCH(DMI_PRODUCT_NAME,
902 "HP Pavilion dv6 Notebook PC"),
903 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900904 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900905 },
906 {
907 .ident = "HDX18",
908 .matches = {
909 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
910 DMI_MATCH(DMI_PRODUCT_NAME,
911 "HP HDX18 Notebook PC"),
912 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900913 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900914 },
Tejun Heocedc9bf2010-01-28 16:04:15 +0900915 /*
916 * Acer eMachines G725 has the same problem. BIOS
917 * V1.03 is known to be broken. V3.04 is known to
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300918 * work. Between, there are V1.06, V2.06 and V3.03
Tejun Heocedc9bf2010-01-28 16:04:15 +0900919 * that we don't have much idea about. For now,
920 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +0900921 *
922 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +0900923 */
924 {
925 .ident = "G725",
926 .matches = {
927 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
928 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
929 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900930 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +0900931 },
Tejun Heo9b10ae82009-05-30 20:50:12 +0900932 { } /* terminate list */
933 };
934 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +0900935 int year, month, date;
936 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +0900937
938 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
939 return false;
940
Tejun Heo9deb3432010-03-16 09:50:26 +0900941 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
942 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900943
Tejun Heo9deb3432010-03-16 09:50:26 +0900944 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +0900945}
946
Tejun Heo55946392009-08-04 14:30:08 +0900947static bool ahci_broken_online(struct pci_dev *pdev)
948{
949#define ENCODE_BUSDEVFN(bus, slot, func) \
950 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
951 static const struct dmi_system_id sysids[] = {
952 /*
953 * There are several gigabyte boards which use
954 * SIMG5723s configured as hardware RAID. Certain
955 * 5723 firmware revisions shipped there keep the link
956 * online but fail to answer properly to SRST or
957 * IDENTIFY when no device is attached downstream
958 * causing libata to retry quite a few times leading
959 * to excessive detection delay.
960 *
961 * As these firmwares respond to the second reset try
962 * with invalid device signature, considering unknown
963 * sig as offline works around the problem acceptably.
964 */
965 {
966 .ident = "EP45-DQ6",
967 .matches = {
968 DMI_MATCH(DMI_BOARD_VENDOR,
969 "Gigabyte Technology Co., Ltd."),
970 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
971 },
972 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
973 },
974 {
975 .ident = "EP45-DS5",
976 .matches = {
977 DMI_MATCH(DMI_BOARD_VENDOR,
978 "Gigabyte Technology Co., Ltd."),
979 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
980 },
981 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
982 },
983 { } /* terminate list */
984 };
985#undef ENCODE_BUSDEVFN
986 const struct dmi_system_id *dmi = dmi_first_match(sysids);
987 unsigned int val;
988
989 if (!dmi)
990 return false;
991
992 val = (unsigned long)dmi->driver_data;
993
994 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
995}
996
Markus Trippelsdorf8e513212009-10-09 05:41:47 +0200997#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +0900998static void ahci_gtf_filter_workaround(struct ata_host *host)
999{
1000 static const struct dmi_system_id sysids[] = {
1001 /*
1002 * Aspire 3810T issues a bunch of SATA enable commands
1003 * via _GTF including an invalid one and one which is
1004 * rejected by the device. Among the successful ones
1005 * is FPDMA non-zero offset enable which when enabled
1006 * only on the drive side leads to NCQ command
1007 * failures. Filter it out.
1008 */
1009 {
1010 .ident = "Aspire 3810T",
1011 .matches = {
1012 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1013 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
1014 },
1015 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
1016 },
1017 { }
1018 };
1019 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1020 unsigned int filter;
1021 int i;
1022
1023 if (!dmi)
1024 return;
1025
1026 filter = (unsigned long)dmi->driver_data;
Joe Perchesa44fec12011-04-15 15:51:58 -07001027 dev_info(host->dev, "applying extra ACPI _GTF filter 0x%x for %s\n",
1028 filter, dmi->ident);
Tejun Heof80ae7e2009-09-16 04:18:03 +09001029
1030 for (i = 0; i < host->n_ports; i++) {
1031 struct ata_port *ap = host->ports[i];
1032 struct ata_link *link;
1033 struct ata_device *dev;
1034
1035 ata_for_each_link(link, ap, EDGE)
1036 ata_for_each_dev(dev, link, ALL)
1037 dev->gtf_filter |= filter;
1038 }
1039}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001040#else
1041static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1042{}
1043#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001044
Tejun Heo24dc5f32007-01-20 16:00:28 +09001045static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001046{
Tejun Heoe297d992008-06-10 00:13:04 +09001047 unsigned int board_id = ent->driver_data;
1048 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001049 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001050 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001051 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001052 struct ata_host *host;
Tejun Heo837f5f82008-02-06 15:13:51 +09001053 int n_ports, i, rc;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001054 int ahci_pci_bar = AHCI_PCI_BAR_STANDARD;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001055
1056 VPRINTK("ENTER\n");
1057
Justin P. Mattockb429dd52010-07-03 07:29:25 -07001058 WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001059
Joe Perches06296a12011-04-15 15:52:00 -07001060 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061
Alan Cox5b66c822008-09-03 14:48:34 +01001062 /* The AHCI driver can only drive the SATA ports, the PATA driver
1063 can drive them all so if both drivers are selected make sure
1064 AHCI stays out of the way */
1065 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1066 return -ENODEV;
1067
Tejun Heoc6353b42010-06-17 11:42:22 +02001068 /*
1069 * For some reason, MCP89 on MacBook 7,1 doesn't work with
1070 * ahci, use ata_generic instead.
1071 */
1072 if (pdev->vendor == PCI_VENDOR_ID_NVIDIA &&
1073 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP89_SATA &&
1074 pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1075 pdev->subsystem_device == 0xcb89)
1076 return -ENODEV;
1077
Mark Nelson7a022672009-11-22 12:07:41 +11001078 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1079 * At the moment, we can only use the AHCI mode. Let the users know
1080 * that for SAS drives they're out of luck.
1081 */
1082 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
Joe Perchesa44fec12011-04-15 15:51:58 -07001083 dev_info(&pdev->dev,
1084 "PDC42819 can only drive SATA devices with this driver\n");
Mark Nelson7a022672009-11-22 12:07:41 +11001085
Hugh Daschbachd027bb32013-01-04 14:39:09 -08001086 /* Both Connext and Enmotus devices use non-standard BARs */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001087 if (pdev->vendor == PCI_VENDOR_ID_STMICRO && pdev->device == 0xCC06)
1088 ahci_pci_bar = AHCI_PCI_BAR_STA2X11;
Hugh Daschbachd027bb32013-01-04 14:39:09 -08001089 else if (pdev->vendor == 0x1c44 && pdev->device == 0x8000)
1090 ahci_pci_bar = AHCI_PCI_BAR_ENMOTUS;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001091
Tejun Heo4447d352007-04-17 23:44:08 +09001092 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001093 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001094 if (rc)
1095 return rc;
1096
Tejun Heodea55132008-03-11 19:52:31 +09001097 /* AHCI controllers often implement SFF compatible interface.
1098 * Grab all PCI BARs just in case.
1099 */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001100 rc = pcim_iomap_regions_request_all(pdev, 1 << ahci_pci_bar, DRV_NAME);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001101 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001102 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001103 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001104 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105
Tejun Heoc4f77922007-12-06 15:09:43 +09001106 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1107 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1108 u8 map;
1109
1110 /* ICH6s share the same PCI ID for both piix and ahci
1111 * modes. Enabling ahci mode while MAP indicates
1112 * combined mode is a bad idea. Yield to ata_piix.
1113 */
1114 pci_read_config_byte(pdev, ICH_MAP, &map);
1115 if (map & 0x3) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001116 dev_info(&pdev->dev,
1117 "controller is in combined mode, can't enable AHCI mode\n");
Tejun Heoc4f77922007-12-06 15:09:43 +09001118 return -ENODEV;
1119 }
1120 }
1121
Tejun Heo24dc5f32007-01-20 16:00:28 +09001122 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1123 if (!hpriv)
1124 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001125 hpriv->flags |= (unsigned long)pi.private_data;
1126
Tejun Heoe297d992008-06-10 00:13:04 +09001127 /* MCP65 revision A1 and A2 can't do MSI */
1128 if (board_id == board_ahci_mcp65 &&
1129 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1130 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1131
Shane Huange427fe02008-12-30 10:53:41 +08001132 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1133 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1134 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1135
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001136 /* only some SB600s can do 64bit DMA */
1137 if (ahci_sb600_enable_64bit(pdev))
1138 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001139
Tejun Heo31b239a2009-09-17 00:34:39 +09001140 if ((hpriv->flags & AHCI_HFLAG_NO_MSI) || pci_enable_msi(pdev))
1141 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001142
Alessandro Rubini318893e2012-01-06 13:33:39 +01001143 hpriv->mmio = pcim_iomap_table(pdev)[ahci_pci_bar];
Anton Vorontsovd8993342010-03-03 20:17:34 +03001144
Tejun Heo4447d352007-04-17 23:44:08 +09001145 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001146 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001147
Tejun Heo4447d352007-04-17 23:44:08 +09001148 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001149 if (hpriv->cap & HOST_CAP_NCQ) {
1150 pi.flags |= ATA_FLAG_NCQ;
Tejun Heo83f2b962010-03-30 10:28:32 +09001151 /*
1152 * Auto-activate optimization is supposed to be
1153 * supported on all AHCI controllers indicating NCQ
1154 * capability, but it seems to be broken on some
1155 * chipsets including NVIDIAs.
1156 */
1157 if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA))
Robert Hancock453d3132010-01-26 22:33:23 -06001158 pi.flags |= ATA_FLAG_FPDMA_AA;
1159 }
Tejun Heo4447d352007-04-17 23:44:08 +09001160
Tejun Heo7d50b602007-09-23 13:19:54 +09001161 if (hpriv->cap & HOST_CAP_PMP)
1162 pi.flags |= ATA_FLAG_PMP;
1163
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001164 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001165
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001166 if (ahci_broken_system_poweroff(pdev)) {
1167 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1168 dev_info(&pdev->dev,
1169 "quirky BIOS, skipping spindown on poweroff\n");
1170 }
1171
Tejun Heo9b10ae82009-05-30 20:50:12 +09001172 if (ahci_broken_suspend(pdev)) {
1173 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
Joe Perchesa44fec12011-04-15 15:51:58 -07001174 dev_warn(&pdev->dev,
1175 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +09001176 }
1177
Tejun Heo55946392009-08-04 14:30:08 +09001178 if (ahci_broken_online(pdev)) {
1179 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1180 dev_info(&pdev->dev,
1181 "online status unreliable, applying workaround\n");
1182 }
1183
Tejun Heo837f5f82008-02-06 15:13:51 +09001184 /* CAP.NP sometimes indicate the index of the last enabled
1185 * port, at other times, that of the last possible port, so
1186 * determining the maximum port number requires looking at
1187 * both CAP.NP and port_map.
1188 */
1189 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1190
1191 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001192 if (!host)
1193 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001194 host->private_data = hpriv;
1195
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001196 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001197 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001198 else
1199 printk(KERN_INFO "ahci: SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001200
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001201 if (pi.flags & ATA_FLAG_EM)
1202 ahci_reset_em(host);
1203
Tejun Heo4447d352007-04-17 23:44:08 +09001204 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001205 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001206
Alessandro Rubini318893e2012-01-06 13:33:39 +01001207 ata_port_pbar_desc(ap, ahci_pci_bar, -1, "abar");
1208 ata_port_pbar_desc(ap, ahci_pci_bar,
Tejun Heocbcdd872007-08-18 13:14:55 +09001209 0x100 + ap->port_no * 0x80, "port");
1210
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001211 /* set enclosure management message type */
1212 if (ap->flags & ATA_FLAG_EM)
Harry Zhang008dbd62010-04-23 17:27:19 +08001213 ap->em_message_type = hpriv->em_msg_type;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001214
1215
Jeff Garzikdab632e2007-05-28 08:33:01 -04001216 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001217 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001218 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001219 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001220
Tejun Heoedc93052007-10-25 14:59:16 +09001221 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1222 ahci_p5wdh_workaround(host);
1223
Tejun Heof80ae7e2009-09-16 04:18:03 +09001224 /* apply gtf filter quirk */
1225 ahci_gtf_filter_workaround(host);
1226
Linus Torvalds1da177e2005-04-16 15:20:36 -07001227 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001228 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001230 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001231
Anton Vorontsov33030402010-03-03 20:17:39 +03001232 rc = ahci_pci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001233 if (rc)
1234 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001235
Anton Vorontsov781d6552010-03-03 20:17:42 +03001236 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001237 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001238
Tejun Heo4447d352007-04-17 23:44:08 +09001239 pci_set_master(pdev);
1240 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
1241 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04001242}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243
1244static int __init ahci_init(void)
1245{
Pavel Roskinb7887192006-08-10 18:13:18 +09001246 return pci_register_driver(&ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001247}
1248
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249static void __exit ahci_exit(void)
1250{
1251 pci_unregister_driver(&ahci_pci_driver);
1252}
1253
1254
1255MODULE_AUTHOR("Jeff Garzik");
1256MODULE_DESCRIPTION("AHCI SATA low-level driver");
1257MODULE_LICENSE("GPL");
1258MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001259MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001260
1261module_init(ahci_init);
1262module_exit(ahci_exit);