blob: 69e23f6cddb020c69b20dbfa10ef1a4123e6e4c2 [file] [log] [blame]
Manu Gautam5143b252012-01-05 19:25:23 -08001/* Copyright (c) 2009-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/err.h>
16#include <linux/ctype.h>
17#include <linux/bitops.h>
18#include <linux/io.h>
19#include <linux/spinlock.h>
20#include <linux/delay.h>
21#include <linux/clk.h>
22
23#include <asm/clkdev.h>
24#include <asm/mach-types.h>
25
26#include <mach/msm_iomap.h>
27#include <mach/clk.h>
28#include <mach/rpm-regulator.h>
Stephen Boyd94625ef2011-07-12 17:06:01 -070029#include <mach/socinfo.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070030
31#include "clock-local.h"
32#include "clock-rpm.h"
33#include "clock-voter.h"
34#include "clock-dss-8960.h"
35#include "devices.h"
36
37#define REG(off) (MSM_CLK_CTL_BASE + (off))
38#define REG_MM(off) (MSM_MMSS_CLK_CTL_BASE + (off))
39#define REG_LPA(off) (MSM_LPASS_CLK_CTL_BASE + (off))
Matt Wagantall8b38f942011-08-02 18:23:18 -070040#define REG_GCC(off) (MSM_APCS_GCC_BASE + (off))
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070041
42/* Peripheral clock registers. */
Stephen Boyda52d7e32011-11-10 11:59:00 -080043#define ADM0_PBUS_CLK_CTL_REG REG(0x2208)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070044#define CE1_HCLK_CTL_REG REG(0x2720)
45#define CE1_CORE_CLK_CTL_REG REG(0x2724)
Tianyi Gou05e01102012-02-08 22:15:49 -080046#define PRNG_CLK_NS_REG REG(0x2E80)
Tianyi Gou41515e22011-09-01 19:37:43 -070047#define CE3_HCLK_CTL_REG REG(0x36C4)
48#define CE3_CORE_CLK_CTL_REG REG(0x36CC)
49#define CE3_CLK_SRC_NS_REG REG(0x36C0)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070050#define DMA_BAM_HCLK_CTL REG(0x25C0)
Tianyi Gou41515e22011-09-01 19:37:43 -070051#define CLK_HALT_AFAB_SFAB_STATEB_REG REG(0x2FC4)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070052#define CLK_HALT_CFPB_STATEA_REG REG(0x2FCC)
53#define CLK_HALT_CFPB_STATEB_REG REG(0x2FD0)
54#define CLK_HALT_CFPB_STATEC_REG REG(0x2FD4)
55#define CLK_HALT_DFAB_STATE_REG REG(0x2FC8)
Tianyi Gou41515e22011-09-01 19:37:43 -070056/* 8064 name CLK_HALT_GSS_KPSS_MISC_STATE_REG */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070057#define CLK_HALT_MSS_SMPSS_MISC_STATE_REG REG(0x2FDC)
58#define CLK_HALT_SFPB_MISC_STATE_REG REG(0x2FD8)
Stephen Boyd973e4ba2011-07-12 17:06:01 -070059#define CLK_HALT_AFAB_SFAB_STATEB_REG REG(0x2FC4)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070060#define CLK_TEST_REG REG(0x2FA0)
Matt Wagantall7625a4c2011-11-01 16:17:53 -070061#define GPn_MD_REG(n) REG(0x2D00+(0x20*(n)))
62#define GPn_NS_REG(n) REG(0x2D24+(0x20*(n)))
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070063#define GSBIn_HCLK_CTL_REG(n) REG(0x29C0+(0x20*((n)-1)))
64#define GSBIn_QUP_APPS_MD_REG(n) REG(0x29C8+(0x20*((n)-1)))
65#define GSBIn_QUP_APPS_NS_REG(n) REG(0x29CC+(0x20*((n)-1)))
66#define GSBIn_RESET_REG(n) REG(0x29DC+(0x20*((n)-1)))
67#define GSBIn_UART_APPS_MD_REG(n) REG(0x29D0+(0x20*((n)-1)))
68#define GSBIn_UART_APPS_NS_REG(n) REG(0x29D4+(0x20*((n)-1)))
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070069#define PDM_CLK_NS_REG REG(0x2CC0)
Tianyi Gou41515e22011-09-01 19:37:43 -070070/* 8064 name BB_PLL_ENA_APCS_REG */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070071#define BB_PLL_ENA_SC0_REG REG(0x34C0)
Tianyi Gou59608a72012-01-31 22:19:30 -080072#define BB_PLL_ENA_RPM_REG REG(0x34A0)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070073#define BB_PLL0_STATUS_REG REG(0x30D8)
74#define BB_PLL5_STATUS_REG REG(0x30F8)
75#define BB_PLL6_STATUS_REG REG(0x3118)
76#define BB_PLL7_STATUS_REG REG(0x3138)
77#define BB_PLL8_L_VAL_REG REG(0x3144)
78#define BB_PLL8_M_VAL_REG REG(0x3148)
79#define BB_PLL8_MODE_REG REG(0x3140)
80#define BB_PLL8_N_VAL_REG REG(0x314C)
81#define BB_PLL8_STATUS_REG REG(0x3158)
82#define BB_PLL8_CONFIG_REG REG(0x3154)
83#define BB_PLL8_TEST_CTL_REG REG(0x3150)
Stephen Boyd94625ef2011-07-12 17:06:01 -070084#define BB_MMCC_PLL2_MODE_REG REG(0x3160)
85#define BB_MMCC_PLL2_TEST_CTL_REG REG(0x3170)
Tianyi Gou41515e22011-09-01 19:37:43 -070086#define BB_PLL14_MODE_REG REG(0x31C0)
87#define BB_PLL14_L_VAL_REG REG(0x31C4)
88#define BB_PLL14_M_VAL_REG REG(0x31C8)
89#define BB_PLL14_N_VAL_REG REG(0x31CC)
90#define BB_PLL14_TEST_CTL_REG REG(0x31D0)
91#define BB_PLL14_CONFIG_REG REG(0x31D4)
Stephen Boyd94625ef2011-07-12 17:06:01 -070092#define BB_PLL14_STATUS_REG REG(0x31D8)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070093#define PLLTEST_PAD_CFG_REG REG(0x2FA4)
94#define PMEM_ACLK_CTL_REG REG(0x25A0)
95#define RINGOSC_NS_REG REG(0x2DC0)
96#define RINGOSC_STATUS_REG REG(0x2DCC)
97#define RINGOSC_TCXO_CTL_REG REG(0x2DC4)
Stephen Boyda52d7e32011-11-10 11:59:00 -080098#define RPM_MSG_RAM_HCLK_CTL_REG REG(0x27E0)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070099#define SC0_U_CLK_BRANCH_ENA_VOTE_REG REG(0x3080)
100#define SDCn_APPS_CLK_MD_REG(n) REG(0x2828+(0x20*((n)-1)))
101#define SDCn_APPS_CLK_NS_REG(n) REG(0x282C+(0x20*((n)-1)))
102#define SDCn_HCLK_CTL_REG(n) REG(0x2820+(0x20*((n)-1)))
103#define SDCn_RESET_REG(n) REG(0x2830+(0x20*((n)-1)))
104#define SLIMBUS_XO_SRC_CLK_CTL_REG REG(0x2628)
105#define TSIF_HCLK_CTL_REG REG(0x2700)
106#define TSIF_REF_CLK_MD_REG REG(0x270C)
107#define TSIF_REF_CLK_NS_REG REG(0x2710)
108#define TSSC_CLK_CTL_REG REG(0x2CA0)
Tianyi Gou41515e22011-09-01 19:37:43 -0700109#define SATA_CLK_SRC_NS_REG REG(0x2C08)
110#define SATA_RXOOB_CLK_CTL_REG REG(0x2C0C)
111#define SATA_PMALIVE_CLK_CTL_REG REG(0x2C10)
112#define SATA_PHY_REF_CLK_CTL_REG REG(0x2C14)
113#define SATA_PHY_CFG_CLK_CTL_REG REG(0x2C40)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700114#define USB_FSn_HCLK_CTL_REG(n) REG(0x2960+(0x20*((n)-1)))
115#define USB_FSn_RESET_REG(n) REG(0x2974+(0x20*((n)-1)))
116#define USB_FSn_SYSTEM_CLK_CTL_REG(n) REG(0x296C+(0x20*((n)-1)))
117#define USB_FSn_XCVR_FS_CLK_MD_REG(n) REG(0x2964+(0x20*((n)-1)))
118#define USB_FSn_XCVR_FS_CLK_NS_REG(n) REG(0x2968+(0x20*((n)-1)))
119#define USB_HS1_HCLK_CTL_REG REG(0x2900)
Tianyi Gou41515e22011-09-01 19:37:43 -0700120#define USB_HS1_HCLK_FS_REG REG(0x2904)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700121#define USB_HS1_RESET_REG REG(0x2910)
122#define USB_HS1_XCVR_FS_CLK_MD_REG REG(0x2908)
123#define USB_HS1_XCVR_FS_CLK_NS_REG REG(0x290C)
Tianyi Gou41515e22011-09-01 19:37:43 -0700124#define USB_HS3_HCLK_CTL_REG REG(0x3700)
125#define USB_HS3_HCLK_FS_REG REG(0x3704)
126#define USB_HS3_RESET_REG REG(0x3710)
127#define USB_HS3_XCVR_FS_CLK_MD_REG REG(0X3708)
128#define USB_HS3_XCVR_FS_CLK_NS_REG REG(0X370C)
129#define USB_HS4_HCLK_CTL_REG REG(0x3720)
130#define USB_HS4_HCLK_FS_REG REG(0x3724)
131#define USB_HS4_RESET_REG REG(0x3730)
132#define USB_HS4_XCVR_FS_CLK_MD_REG REG(0X3728)
133#define USB_HS4_XCVR_FS_CLK_NS_REG REG(0X372C)
Stephen Boyd94625ef2011-07-12 17:06:01 -0700134#define USB_HSIC_HCLK_CTL_REG REG(0x2920)
135#define USB_HSIC_HSIC_CLK_CTL_REG REG(0x2B44)
136#define USB_HSIC_HSIC_CLK_SRC_CTL_REG REG(0x2B40)
137#define USB_HSIC_HSIO_CAL_CLK_CTL_REG REG(0x2B48)
138#define USB_HSIC_RESET_REG REG(0x2934)
139#define USB_HSIC_SYSTEM_CLK_CTL_REG REG(0x292C)
140#define USB_HSIC_XCVR_FS_CLK_MD_REG REG(0x2924)
141#define USB_HSIC_XCVR_FS_CLK_NS_REG REG(0x2928)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700142#define USB_PHY0_RESET_REG REG(0x2E20)
Tianyi Gou41515e22011-09-01 19:37:43 -0700143#define PCIE_ALT_REF_CLK_NS_REG REG(0x3860)
144#define PCIE_HCLK_CTL_REG REG(0x22CC)
145#define GPLL1_MODE_REG REG(0x3160)
146#define GPLL1_L_VAL_REG REG(0x3164)
147#define GPLL1_M_VAL_REG REG(0x3168)
148#define GPLL1_N_VAL_REG REG(0x316C)
149#define GPLL1_CONFIG_REG REG(0x3174)
150#define GPLL1_STATUS_REG REG(0x3178)
151#define PXO_SRC_CLK_CTL_REG REG(0x2EA0)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700152
153/* Multimedia clock registers. */
154#define AHB_EN_REG REG_MM(0x0008)
155#define AHB_EN2_REG REG_MM(0x0038)
Tianyi Gou41515e22011-09-01 19:37:43 -0700156#define AHB_EN3_REG REG_MM(0x0248)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700157#define AHB_NS_REG REG_MM(0x0004)
158#define AXI_NS_REG REG_MM(0x0014)
Stephen Boyd94625ef2011-07-12 17:06:01 -0700159#define CAMCLK0_NS_REG REG_MM(0x0148)
160#define CAMCLK0_CC_REG REG_MM(0x0140)
161#define CAMCLK0_MD_REG REG_MM(0x0144)
162#define CAMCLK1_NS_REG REG_MM(0x015C)
163#define CAMCLK1_CC_REG REG_MM(0x0154)
164#define CAMCLK1_MD_REG REG_MM(0x0158)
165#define CAMCLK2_NS_REG REG_MM(0x0228)
166#define CAMCLK2_CC_REG REG_MM(0x0220)
167#define CAMCLK2_MD_REG REG_MM(0x0224)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700168#define CSI0_NS_REG REG_MM(0x0048)
169#define CSI0_CC_REG REG_MM(0x0040)
170#define CSI0_MD_REG REG_MM(0x0044)
171#define CSI1_NS_REG REG_MM(0x0010)
172#define CSI1_CC_REG REG_MM(0x0024)
173#define CSI1_MD_REG REG_MM(0x0028)
Stephen Boyd94625ef2011-07-12 17:06:01 -0700174#define CSI2_NS_REG REG_MM(0x0234)
175#define CSI2_CC_REG REG_MM(0x022C)
176#define CSI2_MD_REG REG_MM(0x0230)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700177#define CSIPHYTIMER_CC_REG REG_MM(0x0160)
178#define CSIPHYTIMER_MD_REG REG_MM(0x0164)
179#define CSIPHYTIMER_NS_REG REG_MM(0x0168)
180#define DSI1_BYTE_NS_REG REG_MM(0x00B0)
181#define DSI1_BYTE_CC_REG REG_MM(0x0090)
182#define DSI2_BYTE_NS_REG REG_MM(0x00BC)
183#define DSI2_BYTE_CC_REG REG_MM(0x00B4)
184#define DSI1_ESC_NS_REG REG_MM(0x011C)
185#define DSI1_ESC_CC_REG REG_MM(0x00CC)
186#define DSI2_ESC_NS_REG REG_MM(0x0150)
187#define DSI2_ESC_CC_REG REG_MM(0x013C)
188#define DSI_PIXEL_CC_REG REG_MM(0x0130)
189#define DSI2_PIXEL_CC_REG REG_MM(0x0094)
190#define DBG_BUS_VEC_A_REG REG_MM(0x01C8)
191#define DBG_BUS_VEC_B_REG REG_MM(0x01CC)
192#define DBG_BUS_VEC_C_REG REG_MM(0x01D0)
193#define DBG_BUS_VEC_D_REG REG_MM(0x01D4)
194#define DBG_BUS_VEC_E_REG REG_MM(0x01D8)
195#define DBG_BUS_VEC_F_REG REG_MM(0x01DC)
196#define DBG_BUS_VEC_G_REG REG_MM(0x01E0)
197#define DBG_BUS_VEC_H_REG REG_MM(0x01E4)
198#define DBG_BUS_VEC_I_REG REG_MM(0x01E8)
Tianyi Gou41515e22011-09-01 19:37:43 -0700199#define DBG_BUS_VEC_J_REG REG_MM(0x0240)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700200#define DBG_CFG_REG_HS_REG REG_MM(0x01B4)
201#define DBG_CFG_REG_LS_REG REG_MM(0x01B8)
202#define GFX2D0_CC_REG REG_MM(0x0060)
203#define GFX2D0_MD0_REG REG_MM(0x0064)
204#define GFX2D0_MD1_REG REG_MM(0x0068)
205#define GFX2D0_NS_REG REG_MM(0x0070)
206#define GFX2D1_CC_REG REG_MM(0x0074)
207#define GFX2D1_MD0_REG REG_MM(0x0078)
208#define GFX2D1_MD1_REG REG_MM(0x006C)
209#define GFX2D1_NS_REG REG_MM(0x007C)
210#define GFX3D_CC_REG REG_MM(0x0080)
211#define GFX3D_MD0_REG REG_MM(0x0084)
212#define GFX3D_MD1_REG REG_MM(0x0088)
213#define GFX3D_NS_REG REG_MM(0x008C)
214#define IJPEG_CC_REG REG_MM(0x0098)
215#define IJPEG_MD_REG REG_MM(0x009C)
216#define IJPEG_NS_REG REG_MM(0x00A0)
217#define JPEGD_CC_REG REG_MM(0x00A4)
218#define JPEGD_NS_REG REG_MM(0x00AC)
Tianyi Gou41515e22011-09-01 19:37:43 -0700219#define VCAP_CC_REG REG_MM(0x0178)
220#define VCAP_NS_REG REG_MM(0x021C)
221#define VCAP_MD0_REG REG_MM(0x01EC)
222#define VCAP_MD1_REG REG_MM(0x0218)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700223#define MAXI_EN_REG REG_MM(0x0018)
224#define MAXI_EN2_REG REG_MM(0x0020)
225#define MAXI_EN3_REG REG_MM(0x002C)
226#define MAXI_EN4_REG REG_MM(0x0114)
Tianyi Gou41515e22011-09-01 19:37:43 -0700227#define MAXI_EN5_REG REG_MM(0x0244)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700228#define MDP_CC_REG REG_MM(0x00C0)
229#define MDP_LUT_CC_REG REG_MM(0x016C)
230#define MDP_MD0_REG REG_MM(0x00C4)
231#define MDP_MD1_REG REG_MM(0x00C8)
232#define MDP_NS_REG REG_MM(0x00D0)
233#define MISC_CC_REG REG_MM(0x0058)
234#define MISC_CC2_REG REG_MM(0x005C)
Stephen Boyd94625ef2011-07-12 17:06:01 -0700235#define MISC_CC3_REG REG_MM(0x0238)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700236#define MM_PLL1_MODE_REG REG_MM(0x031C)
Tianyi Gou41515e22011-09-01 19:37:43 -0700237#define MM_PLL1_L_VAL_REG REG_MM(0x0320)
238#define MM_PLL1_M_VAL_REG REG_MM(0x0324)
239#define MM_PLL1_N_VAL_REG REG_MM(0x0328)
240#define MM_PLL1_CONFIG_REG REG_MM(0x032C)
241#define MM_PLL1_TEST_CTL_REG REG_MM(0x0330)
242#define MM_PLL1_STATUS_REG REG_MM(0x0334)
243#define MM_PLL3_MODE_REG REG_MM(0x0338)
Tianyi Gou621f8742011-09-01 21:45:01 -0700244#define MM_PLL3_L_VAL_REG REG_MM(0x033C)
245#define MM_PLL3_M_VAL_REG REG_MM(0x0340)
246#define MM_PLL3_N_VAL_REG REG_MM(0x0344)
247#define MM_PLL3_CONFIG_REG REG_MM(0x0348)
248#define MM_PLL3_TEST_CTL_REG REG_MM(0x034C)
249#define MM_PLL3_STATUS_REG REG_MM(0x0350)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700250#define ROT_CC_REG REG_MM(0x00E0)
251#define ROT_NS_REG REG_MM(0x00E8)
252#define SAXI_EN_REG REG_MM(0x0030)
253#define SW_RESET_AHB_REG REG_MM(0x020C)
254#define SW_RESET_AHB2_REG REG_MM(0x0200)
255#define SW_RESET_ALL_REG REG_MM(0x0204)
256#define SW_RESET_AXI_REG REG_MM(0x0208)
257#define SW_RESET_CORE_REG REG_MM(0x0210)
Stephen Boyd94625ef2011-07-12 17:06:01 -0700258#define SW_RESET_CORE2_REG REG_MM(0x0214)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700259#define TV_CC_REG REG_MM(0x00EC)
260#define TV_CC2_REG REG_MM(0x0124)
261#define TV_MD_REG REG_MM(0x00F0)
262#define TV_NS_REG REG_MM(0x00F4)
263#define VCODEC_CC_REG REG_MM(0x00F8)
264#define VCODEC_MD0_REG REG_MM(0x00FC)
265#define VCODEC_MD1_REG REG_MM(0x0128)
266#define VCODEC_NS_REG REG_MM(0x0100)
267#define VFE_CC_REG REG_MM(0x0104)
268#define VFE_MD_REG REG_MM(0x0108)
269#define VFE_NS_REG REG_MM(0x010C)
Stephen Boyd94625ef2011-07-12 17:06:01 -0700270#define VFE_CC2_REG REG_MM(0x023C)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700271#define VPE_CC_REG REG_MM(0x0110)
272#define VPE_NS_REG REG_MM(0x0118)
273
274/* Low-power Audio clock registers. */
Stephen Boyd3939c8d2011-08-29 17:36:22 -0700275#define LCC_CLK_HS_DEBUG_CFG_REG REG_LPA(0x00A4)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700276#define LCC_CLK_LS_DEBUG_CFG_REG REG_LPA(0x00A8)
277#define LCC_CODEC_I2S_MIC_MD_REG REG_LPA(0x0064)
278#define LCC_CODEC_I2S_MIC_NS_REG REG_LPA(0x0060)
279#define LCC_CODEC_I2S_MIC_STATUS_REG REG_LPA(0x0068)
280#define LCC_CODEC_I2S_SPKR_MD_REG REG_LPA(0x0070)
281#define LCC_CODEC_I2S_SPKR_NS_REG REG_LPA(0x006C)
282#define LCC_CODEC_I2S_SPKR_STATUS_REG REG_LPA(0x0074)
283#define LCC_MI2S_MD_REG REG_LPA(0x004C)
284#define LCC_MI2S_NS_REG REG_LPA(0x0048)
285#define LCC_MI2S_STATUS_REG REG_LPA(0x0050)
286#define LCC_PCM_MD_REG REG_LPA(0x0058)
287#define LCC_PCM_NS_REG REG_LPA(0x0054)
288#define LCC_PCM_STATUS_REG REG_LPA(0x005C)
Tianyi Gouc29c3242011-10-12 21:02:15 -0700289#define LCC_PLL0_MODE_REG REG_LPA(0x0000)
290#define LCC_PLL0_L_VAL_REG REG_LPA(0x0004)
291#define LCC_PLL0_M_VAL_REG REG_LPA(0x0008)
292#define LCC_PLL0_N_VAL_REG REG_LPA(0x000C)
293#define LCC_PLL0_CONFIG_REG REG_LPA(0x0014)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700294#define LCC_PLL0_STATUS_REG REG_LPA(0x0018)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700295#define LCC_SPARE_I2S_MIC_MD_REG REG_LPA(0x007C)
296#define LCC_SPARE_I2S_MIC_NS_REG REG_LPA(0x0078)
297#define LCC_SPARE_I2S_MIC_STATUS_REG REG_LPA(0x0080)
298#define LCC_SPARE_I2S_SPKR_MD_REG REG_LPA(0x0088)
299#define LCC_SPARE_I2S_SPKR_NS_REG REG_LPA(0x0084)
300#define LCC_SPARE_I2S_SPKR_STATUS_REG REG_LPA(0x008C)
301#define LCC_SLIMBUS_NS_REG REG_LPA(0x00CC)
302#define LCC_SLIMBUS_MD_REG REG_LPA(0x00D0)
303#define LCC_SLIMBUS_STATUS_REG REG_LPA(0x00D4)
304#define LCC_AHBEX_BRANCH_CTL_REG REG_LPA(0x00E4)
Tianyi Gouc29c3242011-10-12 21:02:15 -0700305#define LCC_PRI_PLL_CLK_CTL_REG REG_LPA(0x00C4)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700306
Matt Wagantall8b38f942011-08-02 18:23:18 -0700307#define GCC_APCS_CLK_DIAG REG_GCC(0x001C)
308
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700309/* MUX source input identifiers. */
310#define pxo_to_bb_mux 0
Matt Wagantall7625a4c2011-11-01 16:17:53 -0700311#define cxo_to_bb_mux 5
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700312#define pll0_to_bb_mux 2
313#define pll8_to_bb_mux 3
314#define pll6_to_bb_mux 4
315#define gnd_to_bb_mux 5
Stephen Boyd94625ef2011-07-12 17:06:01 -0700316#define pll3_to_bb_mux 6
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700317#define pxo_to_mm_mux 0
318#define pll1_to_mm_mux 1
Tianyi Gou41515e22011-09-01 19:37:43 -0700319#define pll2_to_mm_mux 1 /* or MMCC_PLL1 */
320#define pll8_to_mm_mux 2 /* or GCC_PERF */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700321#define pll0_to_mm_mux 3
Tianyi Gou41515e22011-09-01 19:37:43 -0700322#define pll15_to_mm_mux 3 /* or MM_PLL3 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700323#define gnd_to_mm_mux 4
Stephen Boyd7a776cd2011-10-20 12:46:04 -0700324#define pll3_to_mm_mux 3 /* or MMCC_PLL2 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700325#define hdmi_pll_to_mm_mux 3
326#define cxo_to_xo_mux 0
327#define pxo_to_xo_mux 1
328#define gnd_to_xo_mux 3
329#define pxo_to_lpa_mux 0
330#define cxo_to_lpa_mux 1
331#define pll4_to_lpa_mux 2
332#define gnd_to_lpa_mux 6
Tianyi Gou41515e22011-09-01 19:37:43 -0700333#define pxo_to_pcie_mux 0
334#define pll3_to_pcie_mux 1
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700335
336/* Test Vector Macros */
337#define TEST_TYPE_PER_LS 1
338#define TEST_TYPE_PER_HS 2
339#define TEST_TYPE_MM_LS 3
340#define TEST_TYPE_MM_HS 4
341#define TEST_TYPE_LPA 5
Matt Wagantall8b38f942011-08-02 18:23:18 -0700342#define TEST_TYPE_CPUL2 6
Stephen Boyd3939c8d2011-08-29 17:36:22 -0700343#define TEST_TYPE_LPA_HS 7
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700344#define TEST_TYPE_SHIFT 24
345#define TEST_CLK_SEL_MASK BM(23, 0)
346#define TEST_VECTOR(s, t) (((t) << TEST_TYPE_SHIFT) | BVAL(23, 0, (s)))
347#define TEST_PER_LS(s) TEST_VECTOR((s), TEST_TYPE_PER_LS)
348#define TEST_PER_HS(s) TEST_VECTOR((s), TEST_TYPE_PER_HS)
349#define TEST_MM_LS(s) TEST_VECTOR((s), TEST_TYPE_MM_LS)
350#define TEST_MM_HS(s) TEST_VECTOR((s), TEST_TYPE_MM_HS)
351#define TEST_LPA(s) TEST_VECTOR((s), TEST_TYPE_LPA)
Stephen Boyd3939c8d2011-08-29 17:36:22 -0700352#define TEST_LPA_HS(s) TEST_VECTOR((s), TEST_TYPE_LPA_HS)
Matt Wagantall8b38f942011-08-02 18:23:18 -0700353#define TEST_CPUL2(s) TEST_VECTOR((s), TEST_TYPE_CPUL2)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700354
355#define MN_MODE_DUAL_EDGE 0x2
356
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700357struct pll_rate {
358 const uint32_t l_val;
359 const uint32_t m_val;
360 const uint32_t n_val;
361 const uint32_t vco;
362 const uint32_t post_div;
363 const uint32_t i_bits;
364};
365#define PLL_RATE(l, m, n, v, d, i) { l, m, n, v, (d>>1), i }
366
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700367enum vdd_dig_levels {
368 VDD_DIG_NONE,
369 VDD_DIG_LOW,
370 VDD_DIG_NOMINAL,
371 VDD_DIG_HIGH
372};
373
Saravana Kannan298ec392012-02-08 19:21:47 -0800374static int set_vdd_dig_8960(struct clk_vdd_class *vdd_class, int level)
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700375{
376 static const int vdd_uv[] = {
377 [VDD_DIG_NONE] = 0,
378 [VDD_DIG_LOW] = 945000,
379 [VDD_DIG_NOMINAL] = 1050000,
380 [VDD_DIG_HIGH] = 1150000
381 };
Saravana Kannan298ec392012-02-08 19:21:47 -0800382 return rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_S3, RPM_VREG_VOTER3,
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700383 vdd_uv[level], 1150000, 1);
384}
385
Saravana Kannan298ec392012-02-08 19:21:47 -0800386static DEFINE_VDD_CLASS(vdd_dig, set_vdd_dig_8960);
387
388static int set_vdd_dig_8930(struct clk_vdd_class *vdd_class, int level)
389{
Saravana Kannanebaa3ac2012-02-08 19:55:44 -0800390 static const int vdd_corner[] = {
391 [VDD_DIG_NONE] = RPM_VREG_CORNER_NONE,
392 [VDD_DIG_LOW] = RPM_VREG_CORNER_LOW,
393 [VDD_DIG_NOMINAL] = RPM_VREG_CORNER_NOMINAL,
394 [VDD_DIG_HIGH] = RPM_VREG_CORNER_HIGH,
Saravana Kannan298ec392012-02-08 19:21:47 -0800395 };
Saravana Kannanebaa3ac2012-02-08 19:55:44 -0800396 return rpm_vreg_set_voltage(RPM_VREG_ID_PM8038_VDD_DIG_CORNER,
397 RPM_VREG_VOTER3,
398 vdd_corner[level],
399 RPM_VREG_CORNER_HIGH, 1);
Saravana Kannan298ec392012-02-08 19:21:47 -0800400}
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700401
402#define VDD_DIG_FMAX_MAP1(l1, f1) \
403 .vdd_class = &vdd_dig, \
404 .fmax[VDD_DIG_##l1] = (f1)
405#define VDD_DIG_FMAX_MAP2(l1, f1, l2, f2) \
406 .vdd_class = &vdd_dig, \
407 .fmax[VDD_DIG_##l1] = (f1), \
408 .fmax[VDD_DIG_##l2] = (f2)
409#define VDD_DIG_FMAX_MAP3(l1, f1, l2, f2, l3, f3) \
410 .vdd_class = &vdd_dig, \
411 .fmax[VDD_DIG_##l1] = (f1), \
412 .fmax[VDD_DIG_##l2] = (f2), \
413 .fmax[VDD_DIG_##l3] = (f3)
414
Tianyi Goue1faaf22012-01-24 16:07:19 -0800415enum vdd_sr2_pll_levels {
416 VDD_SR2_PLL_OFF,
417 VDD_SR2_PLL_ON
Matt Wagantallc57577d2011-10-06 17:06:53 -0700418};
419
Saravana Kannan298ec392012-02-08 19:21:47 -0800420static int set_vdd_sr2_pll_8960(struct clk_vdd_class *vdd_class, int level)
Matt Wagantallc57577d2011-10-06 17:06:53 -0700421{
Tianyi Goubf3d0b12012-01-23 14:37:28 -0800422 int rc = 0;
Saravana Kannan298ec392012-02-08 19:21:47 -0800423
424 if (level == VDD_SR2_PLL_OFF) {
425 rc = rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_L23,
426 RPM_VREG_VOTER3, 0, 0, 1);
427 if (rc)
428 return rc;
429 rc = rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_S8,
430 RPM_VREG_VOTER3, 0, 0, 1);
431 if (rc)
432 rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_L23,
433 RPM_VREG_VOTER3, 1800000, 1800000, 1);
Tianyi Goue1faaf22012-01-24 16:07:19 -0800434 } else {
Saravana Kannan298ec392012-02-08 19:21:47 -0800435 rc = rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_S8,
436 RPM_VREG_VOTER3, 2100000, 2100000, 1);
437 if (rc)
438 return rc;
439 rc = rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_L23,
440 RPM_VREG_VOTER3, 1800000, 1800000, 1);
441 if (rc)
442 rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_S8,
Tianyi Goubf3d0b12012-01-23 14:37:28 -0800443 RPM_VREG_VOTER3, 0, 0, 1);
Matt Wagantallc57577d2011-10-06 17:06:53 -0700444 }
445
446 return rc;
447}
448
Saravana Kannan298ec392012-02-08 19:21:47 -0800449static DEFINE_VDD_CLASS(vdd_sr2_pll, set_vdd_sr2_pll_8960);
450
451static int sr2_lreg_uv[] = {
452 [VDD_SR2_PLL_OFF] = 0,
453 [VDD_SR2_PLL_ON] = 1800000,
454};
455
456static int set_vdd_sr2_pll_8064(struct clk_vdd_class *vdd_class, int level)
457{
458 return rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_LVS7, RPM_VREG_VOTER3,
459 sr2_lreg_uv[level], sr2_lreg_uv[level], 1);
460}
461
462static int set_vdd_sr2_pll_8930(struct clk_vdd_class *vdd_class, int level)
463{
464 return rpm_vreg_set_voltage(RPM_VREG_ID_PM8038_L23, RPM_VREG_VOTER3,
465 sr2_lreg_uv[level], sr2_lreg_uv[level], 1);
466}
Matt Wagantallc57577d2011-10-06 17:06:53 -0700467
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700468/*
469 * Clock Descriptions
470 */
471
Stephen Boyd72a80352012-01-26 15:57:38 -0800472DEFINE_CLK_RPM_BRANCH(pxo_clk, pxo_a_clk, PXO, 27000000);
473DEFINE_CLK_RPM_BRANCH(cxo_clk, cxo_a_clk, CXO, 19200000);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700474
475static struct pll_clk pll2_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700476 .mode_reg = MM_PLL1_MODE_REG,
477 .parent = &pxo_clk.c,
478 .c = {
479 .dbg_name = "pll2_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800480 .rate = 800000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700481 .ops = &clk_ops_pll,
482 CLK_INIT(pll2_clk.c),
Stephen Boyd3bbf3462012-01-12 00:19:23 -0800483 .warned = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700484 },
485};
486
Stephen Boyd94625ef2011-07-12 17:06:01 -0700487static struct pll_clk pll3_clk = {
Stephen Boyd94625ef2011-07-12 17:06:01 -0700488 .mode_reg = BB_MMCC_PLL2_MODE_REG,
489 .parent = &pxo_clk.c,
490 .c = {
491 .dbg_name = "pll3_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800492 .rate = 1200000000,
Stephen Boyd94625ef2011-07-12 17:06:01 -0700493 .ops = &clk_ops_pll,
Tianyi Goue1faaf22012-01-24 16:07:19 -0800494 .vdd_class = &vdd_sr2_pll,
495 .fmax[VDD_SR2_PLL_ON] = ULONG_MAX,
Stephen Boyd94625ef2011-07-12 17:06:01 -0700496 CLK_INIT(pll3_clk.c),
Stephen Boyd3bbf3462012-01-12 00:19:23 -0800497 .warned = true,
Stephen Boyd94625ef2011-07-12 17:06:01 -0700498 },
499};
500
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700501static struct pll_vote_clk pll4_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700502 .en_reg = BB_PLL_ENA_SC0_REG,
503 .en_mask = BIT(4),
504 .status_reg = LCC_PLL0_STATUS_REG,
505 .parent = &pxo_clk.c,
506 .c = {
507 .dbg_name = "pll4_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800508 .rate = 393216000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700509 .ops = &clk_ops_pll_vote,
510 CLK_INIT(pll4_clk.c),
Stephen Boyd3bbf3462012-01-12 00:19:23 -0800511 .warned = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700512 },
513};
514
515static struct pll_vote_clk pll8_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700516 .en_reg = BB_PLL_ENA_SC0_REG,
517 .en_mask = BIT(8),
518 .status_reg = BB_PLL8_STATUS_REG,
519 .parent = &pxo_clk.c,
520 .c = {
521 .dbg_name = "pll8_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800522 .rate = 384000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700523 .ops = &clk_ops_pll_vote,
524 CLK_INIT(pll8_clk.c),
Stephen Boyd3bbf3462012-01-12 00:19:23 -0800525 .warned = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700526 },
527};
528
Stephen Boyd94625ef2011-07-12 17:06:01 -0700529static struct pll_vote_clk pll14_clk = {
Stephen Boyd94625ef2011-07-12 17:06:01 -0700530 .en_reg = BB_PLL_ENA_SC0_REG,
531 .en_mask = BIT(14),
532 .status_reg = BB_PLL14_STATUS_REG,
533 .parent = &pxo_clk.c,
534 .c = {
535 .dbg_name = "pll14_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800536 .rate = 480000000,
Stephen Boyd94625ef2011-07-12 17:06:01 -0700537 .ops = &clk_ops_pll_vote,
538 CLK_INIT(pll14_clk.c),
Stephen Boyd3bbf3462012-01-12 00:19:23 -0800539 .warned = true,
Stephen Boyd94625ef2011-07-12 17:06:01 -0700540 },
541};
542
Tianyi Gou41515e22011-09-01 19:37:43 -0700543static struct pll_clk pll15_clk = {
Tianyi Gou41515e22011-09-01 19:37:43 -0700544 .mode_reg = MM_PLL3_MODE_REG,
545 .parent = &pxo_clk.c,
546 .c = {
547 .dbg_name = "pll15_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800548 .rate = 975000000,
Tianyi Gou41515e22011-09-01 19:37:43 -0700549 .ops = &clk_ops_pll,
550 CLK_INIT(pll15_clk.c),
Stephen Boyd3bbf3462012-01-12 00:19:23 -0800551 .warned = true,
Tianyi Gou41515e22011-09-01 19:37:43 -0700552 },
553};
554
Matt Wagantall84f43fd2011-08-16 23:28:38 -0700555static struct clk_ops clk_ops_rcg_8960 = {
Matt Wagantall0625ea02011-07-13 18:51:56 -0700556 .enable = rcg_clk_enable,
557 .disable = rcg_clk_disable,
Stephen Boyda52d7e32011-11-10 11:59:00 -0800558 .enable_hwcg = rcg_clk_enable_hwcg,
559 .disable_hwcg = rcg_clk_disable_hwcg,
560 .in_hwcg_mode = rcg_clk_in_hwcg_mode,
Matt Wagantall41af0772011-09-17 12:21:39 -0700561 .auto_off = rcg_clk_disable,
Matt Wagantall53d968f2011-07-19 13:22:53 -0700562 .handoff = rcg_clk_handoff,
Matt Wagantall0625ea02011-07-13 18:51:56 -0700563 .set_rate = rcg_clk_set_rate,
Matt Wagantall0625ea02011-07-13 18:51:56 -0700564 .list_rate = rcg_clk_list_rate,
565 .is_enabled = rcg_clk_is_enabled,
566 .round_rate = rcg_clk_round_rate,
Stephen Boyd7bf28142011-12-07 00:30:52 -0800567 .reset = rcg_clk_reset,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700568 .is_local = local_clk_is_local,
Matt Wagantall0625ea02011-07-13 18:51:56 -0700569 .get_parent = rcg_clk_get_parent,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800570 .set_flags = rcg_clk_set_flags,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700571};
572
573static struct clk_ops clk_ops_branch = {
574 .enable = branch_clk_enable,
575 .disable = branch_clk_disable,
Stephen Boyda52d7e32011-11-10 11:59:00 -0800576 .enable_hwcg = branch_clk_enable_hwcg,
577 .disable_hwcg = branch_clk_disable_hwcg,
578 .in_hwcg_mode = branch_clk_in_hwcg_mode,
Matt Wagantall41af0772011-09-17 12:21:39 -0700579 .auto_off = branch_clk_disable,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700580 .is_enabled = branch_clk_is_enabled,
581 .reset = branch_clk_reset,
582 .is_local = local_clk_is_local,
583 .get_parent = branch_clk_get_parent,
584 .set_parent = branch_clk_set_parent,
Stephen Boyda52d7e32011-11-10 11:59:00 -0800585 .handoff = branch_clk_handoff,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800586 .set_flags = branch_clk_set_flags,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700587};
588
589static struct clk_ops clk_ops_reset = {
590 .reset = branch_clk_reset,
591 .is_local = local_clk_is_local,
592};
593
594/* AXI Interfaces */
595static struct branch_clk gmem_axi_clk = {
596 .b = {
597 .ctl_reg = MAXI_EN_REG,
598 .en_mask = BIT(24),
599 .halt_reg = DBG_BUS_VEC_E_REG,
600 .halt_bit = 6,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800601 .retain_reg = MAXI_EN2_REG,
602 .retain_mask = BIT(21),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700603 },
604 .c = {
605 .dbg_name = "gmem_axi_clk",
606 .ops = &clk_ops_branch,
607 CLK_INIT(gmem_axi_clk.c),
608 },
609};
610
611static struct branch_clk ijpeg_axi_clk = {
612 .b = {
613 .ctl_reg = MAXI_EN_REG,
614 .en_mask = BIT(21),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800615 .hwcg_reg = MAXI_EN_REG,
616 .hwcg_mask = BIT(11),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700617 .reset_reg = SW_RESET_AXI_REG,
618 .reset_mask = BIT(14),
619 .halt_reg = DBG_BUS_VEC_E_REG,
620 .halt_bit = 4,
621 },
622 .c = {
623 .dbg_name = "ijpeg_axi_clk",
624 .ops = &clk_ops_branch,
625 CLK_INIT(ijpeg_axi_clk.c),
626 },
627};
628
629static struct branch_clk imem_axi_clk = {
630 .b = {
631 .ctl_reg = MAXI_EN_REG,
632 .en_mask = BIT(22),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800633 .hwcg_reg = MAXI_EN_REG,
634 .hwcg_mask = BIT(15),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700635 .reset_reg = SW_RESET_CORE_REG,
636 .reset_mask = BIT(10),
637 .halt_reg = DBG_BUS_VEC_E_REG,
638 .halt_bit = 7,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800639 .retain_reg = MAXI_EN2_REG,
640 .retain_mask = BIT(10),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700641 },
642 .c = {
643 .dbg_name = "imem_axi_clk",
644 .ops = &clk_ops_branch,
645 CLK_INIT(imem_axi_clk.c),
646 },
647};
648
649static struct branch_clk jpegd_axi_clk = {
650 .b = {
651 .ctl_reg = MAXI_EN_REG,
652 .en_mask = BIT(25),
653 .halt_reg = DBG_BUS_VEC_E_REG,
654 .halt_bit = 5,
655 },
656 .c = {
657 .dbg_name = "jpegd_axi_clk",
658 .ops = &clk_ops_branch,
659 CLK_INIT(jpegd_axi_clk.c),
660 },
661};
662
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700663static struct branch_clk vcodec_axi_b_clk = {
664 .b = {
665 .ctl_reg = MAXI_EN4_REG,
666 .en_mask = BIT(23),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800667 .hwcg_reg = MAXI_EN4_REG,
668 .hwcg_mask = BIT(22),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700669 .halt_reg = DBG_BUS_VEC_I_REG,
670 .halt_bit = 25,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800671 .retain_reg = MAXI_EN4_REG,
672 .retain_mask = BIT(21),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700673 },
674 .c = {
675 .dbg_name = "vcodec_axi_b_clk",
676 .ops = &clk_ops_branch,
677 CLK_INIT(vcodec_axi_b_clk.c),
678 },
679};
680
Matt Wagantall91f42702011-07-14 12:01:15 -0700681static struct branch_clk vcodec_axi_a_clk = {
682 .b = {
683 .ctl_reg = MAXI_EN4_REG,
684 .en_mask = BIT(25),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800685 .hwcg_reg = MAXI_EN4_REG,
686 .hwcg_mask = BIT(24),
Matt Wagantall91f42702011-07-14 12:01:15 -0700687 .halt_reg = DBG_BUS_VEC_I_REG,
688 .halt_bit = 26,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800689 .retain_reg = MAXI_EN4_REG,
690 .retain_mask = BIT(10),
Matt Wagantall91f42702011-07-14 12:01:15 -0700691 },
Matt Wagantall91f42702011-07-14 12:01:15 -0700692 .c = {
693 .dbg_name = "vcodec_axi_a_clk",
694 .ops = &clk_ops_branch,
695 CLK_INIT(vcodec_axi_a_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -0700696 .depends = &vcodec_axi_b_clk.c,
Matt Wagantall91f42702011-07-14 12:01:15 -0700697 },
698};
699
700static struct branch_clk vcodec_axi_clk = {
701 .b = {
702 .ctl_reg = MAXI_EN_REG,
703 .en_mask = BIT(19),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800704 .hwcg_reg = MAXI_EN_REG,
705 .hwcg_mask = BIT(13),
Matt Wagantall91f42702011-07-14 12:01:15 -0700706 .reset_reg = SW_RESET_AXI_REG,
Gopikrishnaiah Anandan83b6e852012-01-05 17:47:02 -0800707 .reset_mask = BIT(4)|BIT(5)|BIT(7),
Matt Wagantall91f42702011-07-14 12:01:15 -0700708 .halt_reg = DBG_BUS_VEC_E_REG,
709 .halt_bit = 3,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800710 .retain_reg = MAXI_EN2_REG,
711 .retain_mask = BIT(28),
Matt Wagantall91f42702011-07-14 12:01:15 -0700712 },
Matt Wagantall91f42702011-07-14 12:01:15 -0700713 .c = {
714 .dbg_name = "vcodec_axi_clk",
715 .ops = &clk_ops_branch,
716 CLK_INIT(vcodec_axi_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -0700717 .depends = &vcodec_axi_a_clk.c,
Matt Wagantall91f42702011-07-14 12:01:15 -0700718 },
719};
720
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700721static struct branch_clk vfe_axi_clk = {
722 .b = {
723 .ctl_reg = MAXI_EN_REG,
724 .en_mask = BIT(18),
725 .reset_reg = SW_RESET_AXI_REG,
726 .reset_mask = BIT(9),
727 .halt_reg = DBG_BUS_VEC_E_REG,
728 .halt_bit = 0,
729 },
730 .c = {
731 .dbg_name = "vfe_axi_clk",
732 .ops = &clk_ops_branch,
733 CLK_INIT(vfe_axi_clk.c),
734 },
735};
736
737static struct branch_clk mdp_axi_clk = {
738 .b = {
739 .ctl_reg = MAXI_EN_REG,
740 .en_mask = BIT(23),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800741 .hwcg_reg = MAXI_EN_REG,
742 .hwcg_mask = BIT(16),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700743 .reset_reg = SW_RESET_AXI_REG,
744 .reset_mask = BIT(13),
745 .halt_reg = DBG_BUS_VEC_E_REG,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700746 .halt_bit = 8,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800747 .retain_reg = MAXI_EN_REG,
748 .retain_mask = BIT(0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700749 },
750 .c = {
751 .dbg_name = "mdp_axi_clk",
752 .ops = &clk_ops_branch,
753 CLK_INIT(mdp_axi_clk.c),
754 },
755};
756
757static struct branch_clk rot_axi_clk = {
758 .b = {
759 .ctl_reg = MAXI_EN2_REG,
760 .en_mask = BIT(24),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800761 .hwcg_reg = MAXI_EN2_REG,
762 .hwcg_mask = BIT(25),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700763 .reset_reg = SW_RESET_AXI_REG,
764 .reset_mask = BIT(6),
765 .halt_reg = DBG_BUS_VEC_E_REG,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700766 .halt_bit = 2,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800767 .retain_reg = MAXI_EN3_REG,
768 .retain_mask = BIT(10),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700769 },
770 .c = {
771 .dbg_name = "rot_axi_clk",
772 .ops = &clk_ops_branch,
773 CLK_INIT(rot_axi_clk.c),
774 },
775};
776
777static struct branch_clk vpe_axi_clk = {
778 .b = {
779 .ctl_reg = MAXI_EN2_REG,
780 .en_mask = BIT(26),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800781 .hwcg_reg = MAXI_EN2_REG,
782 .hwcg_mask = BIT(27),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700783 .reset_reg = SW_RESET_AXI_REG,
784 .reset_mask = BIT(15),
785 .halt_reg = DBG_BUS_VEC_E_REG,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700786 .halt_bit = 1,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800787 .retain_reg = MAXI_EN3_REG,
788 .retain_mask = BIT(21),
789
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700790 },
791 .c = {
792 .dbg_name = "vpe_axi_clk",
793 .ops = &clk_ops_branch,
794 CLK_INIT(vpe_axi_clk.c),
795 },
796};
797
Tianyi Gou41515e22011-09-01 19:37:43 -0700798static struct branch_clk vcap_axi_clk = {
799 .b = {
800 .ctl_reg = MAXI_EN5_REG,
801 .en_mask = BIT(12),
802 .reset_reg = SW_RESET_AXI_REG,
803 .reset_mask = BIT(16),
804 .halt_reg = DBG_BUS_VEC_J_REG,
805 .halt_bit = 20,
806 },
807 .c = {
808 .dbg_name = "vcap_axi_clk",
809 .ops = &clk_ops_branch,
810 CLK_INIT(vcap_axi_clk.c),
811 },
812};
813
Tianyi Goue3d4f542012-03-15 17:06:45 -0700814/* gfx3d_axi_clk is set as a dependency of gmem_axi_clk at runtime */
815static struct branch_clk gfx3d_axi_clk_8064 = {
Tianyi Gou621f8742011-09-01 21:45:01 -0700816 .b = {
817 .ctl_reg = MAXI_EN5_REG,
818 .en_mask = BIT(25),
819 .reset_reg = SW_RESET_AXI_REG,
820 .reset_mask = BIT(17),
821 .halt_reg = DBG_BUS_VEC_J_REG,
822 .halt_bit = 30,
823 },
824 .c = {
825 .dbg_name = "gfx3d_axi_clk",
826 .ops = &clk_ops_branch,
Tianyi Goue3d4f542012-03-15 17:06:45 -0700827 CLK_INIT(gfx3d_axi_clk_8064.c),
828 },
829};
830
831static struct branch_clk gfx3d_axi_clk_8930 = {
832 .b = {
833 .ctl_reg = MAXI_EN5_REG,
834 .en_mask = BIT(12),
835 .reset_reg = SW_RESET_AXI_REG,
836 .reset_mask = BIT(16),
837 .halt_reg = DBG_BUS_VEC_J_REG,
838 .halt_bit = 12,
839 },
840 .c = {
841 .dbg_name = "gfx3d_axi_clk",
842 .ops = &clk_ops_branch,
843 CLK_INIT(gfx3d_axi_clk_8930.c),
Tianyi Gou621f8742011-09-01 21:45:01 -0700844 },
845};
846
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700847/* AHB Interfaces */
848static struct branch_clk amp_p_clk = {
849 .b = {
850 .ctl_reg = AHB_EN_REG,
851 .en_mask = BIT(24),
852 .halt_reg = DBG_BUS_VEC_F_REG,
853 .halt_bit = 18,
854 },
855 .c = {
856 .dbg_name = "amp_p_clk",
857 .ops = &clk_ops_branch,
858 CLK_INIT(amp_p_clk.c),
859 },
860};
861
Matt Wagantallc23eee92011-08-16 23:06:52 -0700862static struct branch_clk csi_p_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700863 .b = {
864 .ctl_reg = AHB_EN_REG,
865 .en_mask = BIT(7),
866 .reset_reg = SW_RESET_AHB_REG,
867 .reset_mask = BIT(17),
868 .halt_reg = DBG_BUS_VEC_F_REG,
869 .halt_bit = 16,
870 },
871 .c = {
Matt Wagantallc23eee92011-08-16 23:06:52 -0700872 .dbg_name = "csi_p_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700873 .ops = &clk_ops_branch,
Matt Wagantallc23eee92011-08-16 23:06:52 -0700874 CLK_INIT(csi_p_clk.c),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700875 },
876};
877
878static struct branch_clk dsi1_m_p_clk = {
879 .b = {
880 .ctl_reg = AHB_EN_REG,
881 .en_mask = BIT(9),
882 .reset_reg = SW_RESET_AHB_REG,
883 .reset_mask = BIT(6),
884 .halt_reg = DBG_BUS_VEC_F_REG,
885 .halt_bit = 19,
886 },
887 .c = {
888 .dbg_name = "dsi1_m_p_clk",
889 .ops = &clk_ops_branch,
890 CLK_INIT(dsi1_m_p_clk.c),
891 },
892};
893
894static struct branch_clk dsi1_s_p_clk = {
895 .b = {
896 .ctl_reg = AHB_EN_REG,
897 .en_mask = BIT(18),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800898 .hwcg_reg = AHB_EN2_REG,
899 .hwcg_mask = BIT(20),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700900 .reset_reg = SW_RESET_AHB_REG,
901 .reset_mask = BIT(5),
902 .halt_reg = DBG_BUS_VEC_F_REG,
903 .halt_bit = 21,
904 },
905 .c = {
906 .dbg_name = "dsi1_s_p_clk",
907 .ops = &clk_ops_branch,
908 CLK_INIT(dsi1_s_p_clk.c),
909 },
910};
911
912static struct branch_clk dsi2_m_p_clk = {
913 .b = {
914 .ctl_reg = AHB_EN_REG,
915 .en_mask = BIT(17),
916 .reset_reg = SW_RESET_AHB2_REG,
917 .reset_mask = BIT(1),
918 .halt_reg = DBG_BUS_VEC_E_REG,
919 .halt_bit = 18,
920 },
921 .c = {
922 .dbg_name = "dsi2_m_p_clk",
923 .ops = &clk_ops_branch,
924 CLK_INIT(dsi2_m_p_clk.c),
925 },
926};
927
928static struct branch_clk dsi2_s_p_clk = {
929 .b = {
930 .ctl_reg = AHB_EN_REG,
931 .en_mask = BIT(22),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800932 .hwcg_reg = AHB_EN2_REG,
933 .hwcg_mask = BIT(15),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700934 .reset_reg = SW_RESET_AHB2_REG,
935 .reset_mask = BIT(0),
936 .halt_reg = DBG_BUS_VEC_F_REG,
937 .halt_bit = 20,
938 },
939 .c = {
940 .dbg_name = "dsi2_s_p_clk",
941 .ops = &clk_ops_branch,
942 CLK_INIT(dsi2_s_p_clk.c),
943 },
944};
945
946static struct branch_clk gfx2d0_p_clk = {
947 .b = {
948 .ctl_reg = AHB_EN_REG,
949 .en_mask = BIT(19),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800950 .hwcg_reg = AHB_EN2_REG,
951 .hwcg_mask = BIT(28),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700952 .reset_reg = SW_RESET_AHB_REG,
953 .reset_mask = BIT(12),
954 .halt_reg = DBG_BUS_VEC_F_REG,
955 .halt_bit = 2,
956 },
957 .c = {
958 .dbg_name = "gfx2d0_p_clk",
959 .ops = &clk_ops_branch,
960 CLK_INIT(gfx2d0_p_clk.c),
961 },
962};
963
964static struct branch_clk gfx2d1_p_clk = {
965 .b = {
966 .ctl_reg = AHB_EN_REG,
967 .en_mask = BIT(2),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800968 .hwcg_reg = AHB_EN2_REG,
969 .hwcg_mask = BIT(29),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700970 .reset_reg = SW_RESET_AHB_REG,
971 .reset_mask = BIT(11),
972 .halt_reg = DBG_BUS_VEC_F_REG,
973 .halt_bit = 3,
974 },
975 .c = {
976 .dbg_name = "gfx2d1_p_clk",
977 .ops = &clk_ops_branch,
978 CLK_INIT(gfx2d1_p_clk.c),
979 },
980};
981
982static struct branch_clk gfx3d_p_clk = {
983 .b = {
984 .ctl_reg = AHB_EN_REG,
985 .en_mask = BIT(3),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800986 .hwcg_reg = AHB_EN2_REG,
987 .hwcg_mask = BIT(27),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700988 .reset_reg = SW_RESET_AHB_REG,
989 .reset_mask = BIT(10),
990 .halt_reg = DBG_BUS_VEC_F_REG,
991 .halt_bit = 4,
992 },
993 .c = {
994 .dbg_name = "gfx3d_p_clk",
995 .ops = &clk_ops_branch,
996 CLK_INIT(gfx3d_p_clk.c),
997 },
998};
999
1000static struct branch_clk hdmi_m_p_clk = {
1001 .b = {
1002 .ctl_reg = AHB_EN_REG,
1003 .en_mask = BIT(14),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001004 .hwcg_reg = AHB_EN2_REG,
1005 .hwcg_mask = BIT(21),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001006 .reset_reg = SW_RESET_AHB_REG,
1007 .reset_mask = BIT(9),
1008 .halt_reg = DBG_BUS_VEC_F_REG,
1009 .halt_bit = 5,
1010 },
1011 .c = {
1012 .dbg_name = "hdmi_m_p_clk",
1013 .ops = &clk_ops_branch,
1014 CLK_INIT(hdmi_m_p_clk.c),
1015 },
1016};
1017
1018static struct branch_clk hdmi_s_p_clk = {
1019 .b = {
1020 .ctl_reg = AHB_EN_REG,
1021 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001022 .hwcg_reg = AHB_EN2_REG,
1023 .hwcg_mask = BIT(22),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001024 .reset_reg = SW_RESET_AHB_REG,
1025 .reset_mask = BIT(9),
1026 .halt_reg = DBG_BUS_VEC_F_REG,
1027 .halt_bit = 6,
1028 },
1029 .c = {
1030 .dbg_name = "hdmi_s_p_clk",
1031 .ops = &clk_ops_branch,
1032 CLK_INIT(hdmi_s_p_clk.c),
1033 },
1034};
1035
1036static struct branch_clk ijpeg_p_clk = {
1037 .b = {
1038 .ctl_reg = AHB_EN_REG,
1039 .en_mask = BIT(5),
1040 .reset_reg = SW_RESET_AHB_REG,
1041 .reset_mask = BIT(7),
1042 .halt_reg = DBG_BUS_VEC_F_REG,
1043 .halt_bit = 9,
1044 },
1045 .c = {
1046 .dbg_name = "ijpeg_p_clk",
1047 .ops = &clk_ops_branch,
1048 CLK_INIT(ijpeg_p_clk.c),
1049 },
1050};
1051
1052static struct branch_clk imem_p_clk = {
1053 .b = {
1054 .ctl_reg = AHB_EN_REG,
1055 .en_mask = BIT(6),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001056 .hwcg_reg = AHB_EN2_REG,
1057 .hwcg_mask = BIT(12),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001058 .reset_reg = SW_RESET_AHB_REG,
1059 .reset_mask = BIT(8),
1060 .halt_reg = DBG_BUS_VEC_F_REG,
1061 .halt_bit = 10,
1062 },
1063 .c = {
1064 .dbg_name = "imem_p_clk",
1065 .ops = &clk_ops_branch,
1066 CLK_INIT(imem_p_clk.c),
1067 },
1068};
1069
1070static struct branch_clk jpegd_p_clk = {
1071 .b = {
1072 .ctl_reg = AHB_EN_REG,
1073 .en_mask = BIT(21),
1074 .reset_reg = SW_RESET_AHB_REG,
1075 .reset_mask = BIT(4),
1076 .halt_reg = DBG_BUS_VEC_F_REG,
1077 .halt_bit = 7,
1078 },
1079 .c = {
1080 .dbg_name = "jpegd_p_clk",
1081 .ops = &clk_ops_branch,
1082 CLK_INIT(jpegd_p_clk.c),
1083 },
1084};
1085
1086static struct branch_clk mdp_p_clk = {
1087 .b = {
1088 .ctl_reg = AHB_EN_REG,
1089 .en_mask = BIT(10),
1090 .reset_reg = SW_RESET_AHB_REG,
1091 .reset_mask = BIT(3),
1092 .halt_reg = DBG_BUS_VEC_F_REG,
1093 .halt_bit = 11,
1094 },
1095 .c = {
1096 .dbg_name = "mdp_p_clk",
1097 .ops = &clk_ops_branch,
1098 CLK_INIT(mdp_p_clk.c),
1099 },
1100};
1101
1102static struct branch_clk rot_p_clk = {
1103 .b = {
1104 .ctl_reg = AHB_EN_REG,
1105 .en_mask = BIT(12),
1106 .reset_reg = SW_RESET_AHB_REG,
1107 .reset_mask = BIT(2),
1108 .halt_reg = DBG_BUS_VEC_F_REG,
1109 .halt_bit = 13,
1110 },
1111 .c = {
1112 .dbg_name = "rot_p_clk",
1113 .ops = &clk_ops_branch,
1114 CLK_INIT(rot_p_clk.c),
1115 },
1116};
1117
1118static struct branch_clk smmu_p_clk = {
1119 .b = {
1120 .ctl_reg = AHB_EN_REG,
1121 .en_mask = BIT(15),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001122 .hwcg_reg = AHB_EN_REG,
1123 .hwcg_mask = BIT(26),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001124 .halt_reg = DBG_BUS_VEC_F_REG,
1125 .halt_bit = 22,
1126 },
1127 .c = {
1128 .dbg_name = "smmu_p_clk",
1129 .ops = &clk_ops_branch,
1130 CLK_INIT(smmu_p_clk.c),
1131 },
1132};
1133
1134static struct branch_clk tv_enc_p_clk = {
1135 .b = {
1136 .ctl_reg = AHB_EN_REG,
1137 .en_mask = BIT(25),
1138 .reset_reg = SW_RESET_AHB_REG,
1139 .reset_mask = BIT(15),
1140 .halt_reg = DBG_BUS_VEC_F_REG,
1141 .halt_bit = 23,
1142 },
1143 .c = {
1144 .dbg_name = "tv_enc_p_clk",
1145 .ops = &clk_ops_branch,
1146 CLK_INIT(tv_enc_p_clk.c),
1147 },
1148};
1149
1150static struct branch_clk vcodec_p_clk = {
1151 .b = {
1152 .ctl_reg = AHB_EN_REG,
1153 .en_mask = BIT(11),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001154 .hwcg_reg = AHB_EN2_REG,
1155 .hwcg_mask = BIT(26),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001156 .reset_reg = SW_RESET_AHB_REG,
1157 .reset_mask = BIT(1),
1158 .halt_reg = DBG_BUS_VEC_F_REG,
1159 .halt_bit = 12,
1160 },
1161 .c = {
1162 .dbg_name = "vcodec_p_clk",
1163 .ops = &clk_ops_branch,
1164 CLK_INIT(vcodec_p_clk.c),
1165 },
1166};
1167
1168static struct branch_clk vfe_p_clk = {
1169 .b = {
1170 .ctl_reg = AHB_EN_REG,
1171 .en_mask = BIT(13),
1172 .reset_reg = SW_RESET_AHB_REG,
1173 .reset_mask = BIT(0),
1174 .halt_reg = DBG_BUS_VEC_F_REG,
1175 .halt_bit = 14,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08001176 .retain_reg = AHB_EN2_REG,
1177 .retain_mask = BIT(0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001178 },
1179 .c = {
1180 .dbg_name = "vfe_p_clk",
1181 .ops = &clk_ops_branch,
1182 CLK_INIT(vfe_p_clk.c),
1183 },
1184};
1185
1186static struct branch_clk vpe_p_clk = {
1187 .b = {
1188 .ctl_reg = AHB_EN_REG,
1189 .en_mask = BIT(16),
1190 .reset_reg = SW_RESET_AHB_REG,
1191 .reset_mask = BIT(14),
1192 .halt_reg = DBG_BUS_VEC_F_REG,
1193 .halt_bit = 15,
1194 },
1195 .c = {
1196 .dbg_name = "vpe_p_clk",
1197 .ops = &clk_ops_branch,
1198 CLK_INIT(vpe_p_clk.c),
1199 },
1200};
1201
Tianyi Gou41515e22011-09-01 19:37:43 -07001202static struct branch_clk vcap_p_clk = {
1203 .b = {
1204 .ctl_reg = AHB_EN3_REG,
1205 .en_mask = BIT(1),
1206 .reset_reg = SW_RESET_AHB2_REG,
1207 .reset_mask = BIT(2),
1208 .halt_reg = DBG_BUS_VEC_J_REG,
1209 .halt_bit = 23,
1210 },
1211 .c = {
1212 .dbg_name = "vcap_p_clk",
1213 .ops = &clk_ops_branch,
1214 CLK_INIT(vcap_p_clk.c),
1215 },
1216};
1217
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001218/*
1219 * Peripheral Clocks
1220 */
Matt Wagantall7625a4c2011-11-01 16:17:53 -07001221#define CLK_GP(i, n, h_r, h_b) \
1222 struct rcg_clk i##_clk = { \
1223 .b = { \
1224 .ctl_reg = GPn_NS_REG(n), \
1225 .en_mask = BIT(9), \
1226 .halt_reg = h_r, \
1227 .halt_bit = h_b, \
1228 }, \
1229 .ns_reg = GPn_NS_REG(n), \
1230 .md_reg = GPn_MD_REG(n), \
1231 .root_en_mask = BIT(11), \
1232 .ns_mask = (BM(23, 16) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08001233 .mnd_en_mask = BIT(8), \
Matt Wagantall7625a4c2011-11-01 16:17:53 -07001234 .set_rate = set_rate_mnd, \
1235 .freq_tbl = clk_tbl_gp, \
1236 .current_freq = &rcg_dummy_freq, \
1237 .c = { \
1238 .dbg_name = #i "_clk", \
1239 .ops = &clk_ops_rcg_8960, \
1240 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000), \
1241 CLK_INIT(i##_clk.c), \
1242 }, \
1243 }
1244#define F_GP(f, s, d, m, n) \
1245 { \
1246 .freq_hz = f, \
1247 .src_clk = &s##_clk.c, \
1248 .md_val = MD8(16, m, 0, n), \
1249 .ns_val = NS(23, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
Matt Wagantall7625a4c2011-11-01 16:17:53 -07001250 }
1251static struct clk_freq_tbl clk_tbl_gp[] = {
1252 F_GP( 0, gnd, 1, 0, 0),
1253 F_GP( 9600000, cxo, 2, 0, 0),
1254 F_GP( 13500000, pxo, 2, 0, 0),
1255 F_GP( 19200000, cxo, 1, 0, 0),
1256 F_GP( 27000000, pxo, 1, 0, 0),
1257 F_GP( 64000000, pll8, 2, 1, 3),
1258 F_GP( 76800000, pll8, 1, 1, 5),
1259 F_GP( 96000000, pll8, 4, 0, 0),
1260 F_GP(128000000, pll8, 3, 0, 0),
1261 F_GP(192000000, pll8, 2, 0, 0),
1262 F_GP(384000000, pll8, 1, 0, 0),
1263 F_END
1264};
1265
1266static CLK_GP(gp0, 0, CLK_HALT_SFPB_MISC_STATE_REG, 7);
1267static CLK_GP(gp1, 1, CLK_HALT_SFPB_MISC_STATE_REG, 6);
1268static CLK_GP(gp2, 2, CLK_HALT_SFPB_MISC_STATE_REG, 5);
1269
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001270#define CLK_GSBI_UART(i, n, h_r, h_b) \
1271 struct rcg_clk i##_clk = { \
1272 .b = { \
1273 .ctl_reg = GSBIn_UART_APPS_NS_REG(n), \
1274 .en_mask = BIT(9), \
1275 .reset_reg = GSBIn_RESET_REG(n), \
1276 .reset_mask = BIT(0), \
1277 .halt_reg = h_r, \
1278 .halt_bit = h_b, \
1279 }, \
1280 .ns_reg = GSBIn_UART_APPS_NS_REG(n), \
1281 .md_reg = GSBIn_UART_APPS_MD_REG(n), \
1282 .root_en_mask = BIT(11), \
1283 .ns_mask = (BM(31, 16) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08001284 .mnd_en_mask = BIT(8), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001285 .set_rate = set_rate_mnd, \
1286 .freq_tbl = clk_tbl_gsbi_uart, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001287 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001288 .c = { \
1289 .dbg_name = #i "_clk", \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001290 .ops = &clk_ops_rcg_8960, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001291 VDD_DIG_FMAX_MAP2(LOW, 32000000, NOMINAL, 64000000), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001292 CLK_INIT(i##_clk.c), \
1293 }, \
1294 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001295#define F_GSBI_UART(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001296 { \
1297 .freq_hz = f, \
1298 .src_clk = &s##_clk.c, \
1299 .md_val = MD16(m, n), \
1300 .ns_val = NS(31, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001301 }
1302static struct clk_freq_tbl clk_tbl_gsbi_uart[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001303 F_GSBI_UART( 0, gnd, 1, 0, 0),
Matt Wagantall9a561f72012-01-19 16:13:12 -08001304 F_GSBI_UART( 1843200, pll8, 2, 6, 625),
1305 F_GSBI_UART( 3686400, pll8, 2, 12, 625),
1306 F_GSBI_UART( 7372800, pll8, 2, 24, 625),
1307 F_GSBI_UART(14745600, pll8, 2, 48, 625),
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001308 F_GSBI_UART(16000000, pll8, 4, 1, 6),
1309 F_GSBI_UART(24000000, pll8, 4, 1, 4),
1310 F_GSBI_UART(32000000, pll8, 4, 1, 3),
1311 F_GSBI_UART(40000000, pll8, 1, 5, 48),
1312 F_GSBI_UART(46400000, pll8, 1, 29, 240),
1313 F_GSBI_UART(48000000, pll8, 4, 1, 2),
1314 F_GSBI_UART(51200000, pll8, 1, 2, 15),
1315 F_GSBI_UART(56000000, pll8, 1, 7, 48),
1316 F_GSBI_UART(58982400, pll8, 1, 96, 625),
1317 F_GSBI_UART(64000000, pll8, 2, 1, 3),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001318 F_END
1319};
1320
1321static CLK_GSBI_UART(gsbi1_uart, 1, CLK_HALT_CFPB_STATEA_REG, 10);
1322static CLK_GSBI_UART(gsbi2_uart, 2, CLK_HALT_CFPB_STATEA_REG, 6);
1323static CLK_GSBI_UART(gsbi3_uart, 3, CLK_HALT_CFPB_STATEA_REG, 2);
1324static CLK_GSBI_UART(gsbi4_uart, 4, CLK_HALT_CFPB_STATEB_REG, 26);
1325static CLK_GSBI_UART(gsbi5_uart, 5, CLK_HALT_CFPB_STATEB_REG, 22);
1326static CLK_GSBI_UART(gsbi6_uart, 6, CLK_HALT_CFPB_STATEB_REG, 18);
1327static CLK_GSBI_UART(gsbi7_uart, 7, CLK_HALT_CFPB_STATEB_REG, 14);
1328static CLK_GSBI_UART(gsbi8_uart, 8, CLK_HALT_CFPB_STATEB_REG, 10);
1329static CLK_GSBI_UART(gsbi9_uart, 9, CLK_HALT_CFPB_STATEB_REG, 6);
1330static CLK_GSBI_UART(gsbi10_uart, 10, CLK_HALT_CFPB_STATEB_REG, 2);
1331static CLK_GSBI_UART(gsbi11_uart, 11, CLK_HALT_CFPB_STATEC_REG, 17);
1332static CLK_GSBI_UART(gsbi12_uart, 12, CLK_HALT_CFPB_STATEC_REG, 13);
1333
1334#define CLK_GSBI_QUP(i, n, h_r, h_b) \
1335 struct rcg_clk i##_clk = { \
1336 .b = { \
1337 .ctl_reg = GSBIn_QUP_APPS_NS_REG(n), \
1338 .en_mask = BIT(9), \
1339 .reset_reg = GSBIn_RESET_REG(n), \
1340 .reset_mask = BIT(0), \
1341 .halt_reg = h_r, \
1342 .halt_bit = h_b, \
1343 }, \
1344 .ns_reg = GSBIn_QUP_APPS_NS_REG(n), \
1345 .md_reg = GSBIn_QUP_APPS_MD_REG(n), \
1346 .root_en_mask = BIT(11), \
1347 .ns_mask = (BM(23, 16) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08001348 .mnd_en_mask = BIT(8), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001349 .set_rate = set_rate_mnd, \
1350 .freq_tbl = clk_tbl_gsbi_qup, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001351 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001352 .c = { \
1353 .dbg_name = #i "_clk", \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001354 .ops = &clk_ops_rcg_8960, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001355 VDD_DIG_FMAX_MAP2(LOW, 24000000, NOMINAL, 52000000), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001356 CLK_INIT(i##_clk.c), \
1357 }, \
1358 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001359#define F_GSBI_QUP(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001360 { \
1361 .freq_hz = f, \
1362 .src_clk = &s##_clk.c, \
1363 .md_val = MD8(16, m, 0, n), \
1364 .ns_val = NS(23, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001365 }
1366static struct clk_freq_tbl clk_tbl_gsbi_qup[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001367 F_GSBI_QUP( 0, gnd, 1, 0, 0),
1368 F_GSBI_QUP( 1100000, pxo, 1, 2, 49),
1369 F_GSBI_QUP( 5400000, pxo, 1, 1, 5),
1370 F_GSBI_QUP(10800000, pxo, 1, 2, 5),
1371 F_GSBI_QUP(15060000, pll8, 1, 2, 51),
1372 F_GSBI_QUP(24000000, pll8, 4, 1, 4),
1373 F_GSBI_QUP(25600000, pll8, 1, 1, 15),
1374 F_GSBI_QUP(27000000, pxo, 1, 0, 0),
1375 F_GSBI_QUP(48000000, pll8, 4, 1, 2),
1376 F_GSBI_QUP(51200000, pll8, 1, 2, 15),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001377 F_END
1378};
1379
1380static CLK_GSBI_QUP(gsbi1_qup, 1, CLK_HALT_CFPB_STATEA_REG, 9);
1381static CLK_GSBI_QUP(gsbi2_qup, 2, CLK_HALT_CFPB_STATEA_REG, 4);
1382static CLK_GSBI_QUP(gsbi3_qup, 3, CLK_HALT_CFPB_STATEA_REG, 0);
1383static CLK_GSBI_QUP(gsbi4_qup, 4, CLK_HALT_CFPB_STATEB_REG, 24);
1384static CLK_GSBI_QUP(gsbi5_qup, 5, CLK_HALT_CFPB_STATEB_REG, 20);
1385static CLK_GSBI_QUP(gsbi6_qup, 6, CLK_HALT_CFPB_STATEB_REG, 16);
1386static CLK_GSBI_QUP(gsbi7_qup, 7, CLK_HALT_CFPB_STATEB_REG, 12);
1387static CLK_GSBI_QUP(gsbi8_qup, 8, CLK_HALT_CFPB_STATEB_REG, 8);
1388static CLK_GSBI_QUP(gsbi9_qup, 9, CLK_HALT_CFPB_STATEB_REG, 4);
1389static CLK_GSBI_QUP(gsbi10_qup, 10, CLK_HALT_CFPB_STATEB_REG, 0);
1390static CLK_GSBI_QUP(gsbi11_qup, 11, CLK_HALT_CFPB_STATEC_REG, 15);
1391static CLK_GSBI_QUP(gsbi12_qup, 12, CLK_HALT_CFPB_STATEC_REG, 11);
1392
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001393#define F_PDM(f, s, d) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001394 { \
1395 .freq_hz = f, \
1396 .src_clk = &s##_clk.c, \
1397 .ns_val = NS_SRC_SEL(1, 0, s##_to_xo_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001398 }
1399static struct clk_freq_tbl clk_tbl_pdm[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001400 F_PDM( 0, gnd, 1),
1401 F_PDM(27000000, pxo, 1),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001402 F_END
1403};
1404
1405static struct rcg_clk pdm_clk = {
1406 .b = {
1407 .ctl_reg = PDM_CLK_NS_REG,
1408 .en_mask = BIT(9),
1409 .reset_reg = PDM_CLK_NS_REG,
1410 .reset_mask = BIT(12),
1411 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1412 .halt_bit = 3,
1413 },
1414 .ns_reg = PDM_CLK_NS_REG,
1415 .root_en_mask = BIT(11),
1416 .ns_mask = BM(1, 0),
1417 .set_rate = set_rate_nop,
1418 .freq_tbl = clk_tbl_pdm,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001419 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001420 .c = {
1421 .dbg_name = "pdm_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001422 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001423 VDD_DIG_FMAX_MAP1(LOW, 27000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001424 CLK_INIT(pdm_clk.c),
1425 },
1426};
1427
1428static struct branch_clk pmem_clk = {
1429 .b = {
1430 .ctl_reg = PMEM_ACLK_CTL_REG,
1431 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001432 .hwcg_reg = PMEM_ACLK_CTL_REG,
1433 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001434 .halt_reg = CLK_HALT_DFAB_STATE_REG,
1435 .halt_bit = 20,
1436 },
1437 .c = {
1438 .dbg_name = "pmem_clk",
1439 .ops = &clk_ops_branch,
1440 CLK_INIT(pmem_clk.c),
1441 },
1442};
1443
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001444#define F_PRNG(f, s) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001445 { \
1446 .freq_hz = f, \
1447 .src_clk = &s##_clk.c, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001448 }
1449static struct clk_freq_tbl clk_tbl_prng[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001450 F_PRNG(64000000, pll8),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001451 F_END
1452};
1453
1454static struct rcg_clk prng_clk = {
1455 .b = {
1456 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
1457 .en_mask = BIT(10),
1458 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
1459 .halt_check = HALT_VOTED,
1460 .halt_bit = 10,
1461 },
1462 .set_rate = set_rate_nop,
1463 .freq_tbl = clk_tbl_prng,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001464 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001465 .c = {
1466 .dbg_name = "prng_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001467 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001468 VDD_DIG_FMAX_MAP2(LOW, 32000000, NOMINAL, 65000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001469 CLK_INIT(prng_clk.c),
1470 },
1471};
1472
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001473#define CLK_SDC(name, n, h_b, fmax_low, fmax_nom) \
Stephen Boyda78a7402011-08-02 11:23:39 -07001474 struct rcg_clk name = { \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001475 .b = { \
1476 .ctl_reg = SDCn_APPS_CLK_NS_REG(n), \
1477 .en_mask = BIT(9), \
1478 .reset_reg = SDCn_RESET_REG(n), \
1479 .reset_mask = BIT(0), \
Stephen Boyda78a7402011-08-02 11:23:39 -07001480 .halt_reg = CLK_HALT_DFAB_STATE_REG, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001481 .halt_bit = h_b, \
1482 }, \
1483 .ns_reg = SDCn_APPS_CLK_NS_REG(n), \
1484 .md_reg = SDCn_APPS_CLK_MD_REG(n), \
1485 .root_en_mask = BIT(11), \
1486 .ns_mask = (BM(23, 16) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08001487 .mnd_en_mask = BIT(8), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001488 .set_rate = set_rate_mnd, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001489 .freq_tbl = clk_tbl_sdc, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001490 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001491 .c = { \
Stephen Boyda78a7402011-08-02 11:23:39 -07001492 .dbg_name = #name, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001493 .ops = &clk_ops_rcg_8960, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001494 VDD_DIG_FMAX_MAP2(LOW, fmax_low, NOMINAL, fmax_nom), \
Stephen Boyda78a7402011-08-02 11:23:39 -07001495 CLK_INIT(name.c), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001496 }, \
1497 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001498#define F_SDC(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001499 { \
1500 .freq_hz = f, \
1501 .src_clk = &s##_clk.c, \
1502 .md_val = MD8(16, m, 0, n), \
1503 .ns_val = NS(23, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001504 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001505static struct clk_freq_tbl clk_tbl_sdc[] = {
1506 F_SDC( 0, gnd, 1, 0, 0),
1507 F_SDC( 144000, pxo, 3, 2, 125),
1508 F_SDC( 400000, pll8, 4, 1, 240),
1509 F_SDC( 16000000, pll8, 4, 1, 6),
1510 F_SDC( 17070000, pll8, 1, 2, 45),
1511 F_SDC( 20210000, pll8, 1, 1, 19),
1512 F_SDC( 24000000, pll8, 4, 1, 4),
1513 F_SDC( 48000000, pll8, 4, 1, 2),
1514 F_SDC( 64000000, pll8, 3, 1, 2),
1515 F_SDC( 96000000, pll8, 4, 0, 0),
Subhash Jadavanibd238ba2011-11-24 15:12:39 +05301516 F_SDC(192000000, pll8, 2, 0, 0),
Stephen Boyda78a7402011-08-02 11:23:39 -07001517 F_END
1518};
1519
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001520static CLK_SDC(sdc1_clk, 1, 6, 52000000, 104000000);
1521static CLK_SDC(sdc2_clk, 2, 5, 52000000, 104000000);
1522static CLK_SDC(sdc3_clk, 3, 4, 104000000, 208000000);
1523static CLK_SDC(sdc4_clk, 4, 3, 33000000, 67000000);
1524static CLK_SDC(sdc5_clk, 5, 2, 33000000, 67000000);
Stephen Boyda78a7402011-08-02 11:23:39 -07001525
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001526#define F_TSIF_REF(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001527 { \
1528 .freq_hz = f, \
1529 .src_clk = &s##_clk.c, \
1530 .md_val = MD16(m, n), \
1531 .ns_val = NS(31, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001532 }
1533static struct clk_freq_tbl clk_tbl_tsif_ref[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001534 F_TSIF_REF( 0, gnd, 1, 0, 0),
1535 F_TSIF_REF(105000, pxo, 1, 1, 256),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001536 F_END
1537};
1538
1539static struct rcg_clk tsif_ref_clk = {
1540 .b = {
1541 .ctl_reg = TSIF_REF_CLK_NS_REG,
1542 .en_mask = BIT(9),
1543 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1544 .halt_bit = 5,
1545 },
1546 .ns_reg = TSIF_REF_CLK_NS_REG,
1547 .md_reg = TSIF_REF_CLK_MD_REG,
1548 .root_en_mask = BIT(11),
1549 .ns_mask = (BM(31, 16) | BM(6, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08001550 .mnd_en_mask = BIT(8),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001551 .set_rate = set_rate_mnd,
1552 .freq_tbl = clk_tbl_tsif_ref,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001553 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001554 .c = {
1555 .dbg_name = "tsif_ref_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001556 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001557 VDD_DIG_FMAX_MAP2(LOW, 27000000, NOMINAL, 54000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001558 CLK_INIT(tsif_ref_clk.c),
1559 },
1560};
1561
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001562#define F_TSSC(f, s) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001563 { \
1564 .freq_hz = f, \
1565 .src_clk = &s##_clk.c, \
1566 .ns_val = NS_SRC_SEL(1, 0, s##_to_xo_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001567 }
1568static struct clk_freq_tbl clk_tbl_tssc[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001569 F_TSSC( 0, gnd),
1570 F_TSSC(27000000, pxo),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001571 F_END
1572};
1573
1574static struct rcg_clk tssc_clk = {
1575 .b = {
1576 .ctl_reg = TSSC_CLK_CTL_REG,
1577 .en_mask = BIT(4),
1578 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1579 .halt_bit = 4,
1580 },
1581 .ns_reg = TSSC_CLK_CTL_REG,
1582 .ns_mask = BM(1, 0),
1583 .set_rate = set_rate_nop,
1584 .freq_tbl = clk_tbl_tssc,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001585 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001586 .c = {
1587 .dbg_name = "tssc_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001588 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001589 VDD_DIG_FMAX_MAP1(LOW, 27000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001590 CLK_INIT(tssc_clk.c),
1591 },
1592};
1593
Tianyi Gou41515e22011-09-01 19:37:43 -07001594#define CLK_USB_HS(name, n, h_b) \
1595 static struct rcg_clk name = { \
1596 .b = { \
1597 .ctl_reg = USB_HS##n##_XCVR_FS_CLK_NS_REG, \
1598 .en_mask = BIT(9), \
1599 .reset_reg = USB_HS##n##_RESET_REG, \
1600 .reset_mask = BIT(0), \
1601 .halt_reg = CLK_HALT_DFAB_STATE_REG, \
1602 .halt_bit = h_b, \
1603 }, \
1604 .ns_reg = USB_HS##n##_XCVR_FS_CLK_NS_REG, \
1605 .md_reg = USB_HS##n##_XCVR_FS_CLK_MD_REG, \
1606 .root_en_mask = BIT(11), \
1607 .ns_mask = (BM(23, 16) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08001608 .mnd_en_mask = BIT(8), \
Tianyi Gou41515e22011-09-01 19:37:43 -07001609 .set_rate = set_rate_mnd, \
1610 .freq_tbl = clk_tbl_usb, \
1611 .current_freq = &rcg_dummy_freq, \
1612 .c = { \
1613 .dbg_name = #name, \
1614 .ops = &clk_ops_rcg_8960, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001615 VDD_DIG_FMAX_MAP1(NOMINAL, 64000000), \
Tianyi Gou41515e22011-09-01 19:37:43 -07001616 CLK_INIT(name.c), \
1617 }, \
1618}
1619
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001620#define F_USB(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001621 { \
1622 .freq_hz = f, \
1623 .src_clk = &s##_clk.c, \
1624 .md_val = MD8(16, m, 0, n), \
1625 .ns_val = NS(23, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001626 }
1627static struct clk_freq_tbl clk_tbl_usb[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001628 F_USB( 0, gnd, 1, 0, 0),
1629 F_USB(60000000, pll8, 1, 5, 32),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001630 F_END
1631};
1632
Tianyi Gou41515e22011-09-01 19:37:43 -07001633CLK_USB_HS(usb_hs1_xcvr_clk, 1, 0);
1634CLK_USB_HS(usb_hs3_xcvr_clk, 3, 30);
1635CLK_USB_HS(usb_hs4_xcvr_clk, 4, 2);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001636
Stephen Boyd94625ef2011-07-12 17:06:01 -07001637static struct clk_freq_tbl clk_tbl_usb_hsic[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001638 F_USB( 0, gnd, 1, 0, 0),
1639 F_USB(60000000, pll8, 1, 5, 32),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001640 F_END
1641};
1642
1643static struct rcg_clk usb_hsic_xcvr_fs_clk = {
1644 .b = {
1645 .ctl_reg = USB_HSIC_XCVR_FS_CLK_NS_REG,
1646 .en_mask = BIT(9),
1647 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1648 .halt_bit = 26,
1649 },
1650 .ns_reg = USB_HSIC_XCVR_FS_CLK_NS_REG,
1651 .md_reg = USB_HSIC_XCVR_FS_CLK_MD_REG,
1652 .root_en_mask = BIT(11),
1653 .ns_mask = (BM(23, 16) | BM(6, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08001654 .mnd_en_mask = BIT(8),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001655 .set_rate = set_rate_mnd,
1656 .freq_tbl = clk_tbl_usb_hsic,
1657 .current_freq = &rcg_dummy_freq,
1658 .c = {
1659 .dbg_name = "usb_hsic_xcvr_fs_clk",
1660 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001661 VDD_DIG_FMAX_MAP1(LOW, 60000000),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001662 CLK_INIT(usb_hsic_xcvr_fs_clk.c),
1663 },
1664};
1665
1666static struct branch_clk usb_hsic_system_clk = {
1667 .b = {
1668 .ctl_reg = USB_HSIC_SYSTEM_CLK_CTL_REG,
1669 .en_mask = BIT(4),
1670 .reset_reg = USB_HSIC_RESET_REG,
1671 .reset_mask = BIT(0),
1672 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1673 .halt_bit = 24,
1674 },
1675 .parent = &usb_hsic_xcvr_fs_clk.c,
1676 .c = {
1677 .dbg_name = "usb_hsic_system_clk",
1678 .ops = &clk_ops_branch,
1679 CLK_INIT(usb_hsic_system_clk.c),
1680 },
1681};
1682
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001683#define F_USB_HSIC(f, s) \
Stephen Boyd94625ef2011-07-12 17:06:01 -07001684 { \
1685 .freq_hz = f, \
1686 .src_clk = &s##_clk.c, \
Stephen Boyd94625ef2011-07-12 17:06:01 -07001687 }
1688static struct clk_freq_tbl clk_tbl_usb2_hsic[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001689 F_USB_HSIC(480000000, pll14),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001690 F_END
1691};
1692
1693static struct rcg_clk usb_hsic_hsic_src_clk = {
1694 .b = {
1695 .ctl_reg = USB_HSIC_HSIC_CLK_SRC_CTL_REG,
1696 .halt_check = NOCHECK,
1697 },
1698 .root_en_mask = BIT(0),
1699 .set_rate = set_rate_nop,
1700 .freq_tbl = clk_tbl_usb2_hsic,
1701 .current_freq = &rcg_dummy_freq,
1702 .c = {
1703 .dbg_name = "usb_hsic_hsic_src_clk",
1704 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001705 VDD_DIG_FMAX_MAP1(LOW, 480000000),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001706 CLK_INIT(usb_hsic_hsic_src_clk.c),
1707 },
1708};
1709
1710static struct branch_clk usb_hsic_hsic_clk = {
1711 .b = {
1712 .ctl_reg = USB_HSIC_HSIC_CLK_CTL_REG,
1713 .en_mask = BIT(0),
1714 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1715 .halt_bit = 19,
1716 },
1717 .parent = &usb_hsic_hsic_src_clk.c,
1718 .c = {
1719 .dbg_name = "usb_hsic_hsic_clk",
1720 .ops = &clk_ops_branch,
1721 CLK_INIT(usb_hsic_hsic_clk.c),
1722 },
1723};
1724
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001725#define F_USB_HSIO_CAL(f, s) \
Stephen Boyd94625ef2011-07-12 17:06:01 -07001726 { \
1727 .freq_hz = f, \
1728 .src_clk = &s##_clk.c, \
Stephen Boyd94625ef2011-07-12 17:06:01 -07001729 }
1730static struct clk_freq_tbl clk_tbl_usb_hsio_cal[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001731 F_USB_HSIO_CAL(9000000, pxo),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001732 F_END
1733};
1734
1735static struct rcg_clk usb_hsic_hsio_cal_clk = {
1736 .b = {
1737 .ctl_reg = USB_HSIC_HSIO_CAL_CLK_CTL_REG,
1738 .en_mask = BIT(0),
1739 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1740 .halt_bit = 23,
1741 },
1742 .set_rate = set_rate_nop,
1743 .freq_tbl = clk_tbl_usb_hsio_cal,
1744 .current_freq = &rcg_dummy_freq,
1745 .c = {
1746 .dbg_name = "usb_hsic_hsio_cal_clk",
Stephen Boyda0e82ec2011-09-19 12:18:45 -07001747 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001748 VDD_DIG_FMAX_MAP1(LOW, 10000000),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001749 CLK_INIT(usb_hsic_hsio_cal_clk.c),
1750 },
1751};
1752
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001753static struct branch_clk usb_phy0_clk = {
1754 .b = {
1755 .reset_reg = USB_PHY0_RESET_REG,
1756 .reset_mask = BIT(0),
1757 },
1758 .c = {
1759 .dbg_name = "usb_phy0_clk",
1760 .ops = &clk_ops_reset,
1761 CLK_INIT(usb_phy0_clk.c),
1762 },
1763};
1764
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001765#define CLK_USB_FS(i, n, fmax_nom) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001766 struct rcg_clk i##_clk = { \
1767 .ns_reg = USB_FSn_XCVR_FS_CLK_NS_REG(n), \
1768 .b = { \
1769 .ctl_reg = USB_FSn_XCVR_FS_CLK_NS_REG(n), \
1770 .halt_check = NOCHECK, \
1771 }, \
1772 .md_reg = USB_FSn_XCVR_FS_CLK_MD_REG(n), \
1773 .root_en_mask = BIT(11), \
1774 .ns_mask = (BM(23, 16) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08001775 .mnd_en_mask = BIT(8), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001776 .set_rate = set_rate_mnd, \
1777 .freq_tbl = clk_tbl_usb, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001778 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001779 .c = { \
1780 .dbg_name = #i "_clk", \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001781 .ops = &clk_ops_rcg_8960, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001782 VDD_DIG_FMAX_MAP1(NOMINAL, fmax_nom), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001783 CLK_INIT(i##_clk.c), \
1784 }, \
1785 }
1786
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001787static CLK_USB_FS(usb_fs1_src, 1, 64000000);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001788static struct branch_clk usb_fs1_xcvr_clk = {
1789 .b = {
1790 .ctl_reg = USB_FSn_XCVR_FS_CLK_NS_REG(1),
1791 .en_mask = BIT(9),
1792 .reset_reg = USB_FSn_RESET_REG(1),
1793 .reset_mask = BIT(1),
1794 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1795 .halt_bit = 15,
1796 },
1797 .parent = &usb_fs1_src_clk.c,
1798 .c = {
1799 .dbg_name = "usb_fs1_xcvr_clk",
1800 .ops = &clk_ops_branch,
1801 CLK_INIT(usb_fs1_xcvr_clk.c),
1802 },
1803};
1804
1805static struct branch_clk usb_fs1_sys_clk = {
1806 .b = {
1807 .ctl_reg = USB_FSn_SYSTEM_CLK_CTL_REG(1),
1808 .en_mask = BIT(4),
1809 .reset_reg = USB_FSn_RESET_REG(1),
1810 .reset_mask = BIT(0),
1811 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1812 .halt_bit = 16,
1813 },
1814 .parent = &usb_fs1_src_clk.c,
1815 .c = {
1816 .dbg_name = "usb_fs1_sys_clk",
1817 .ops = &clk_ops_branch,
1818 CLK_INIT(usb_fs1_sys_clk.c),
1819 },
1820};
1821
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001822static CLK_USB_FS(usb_fs2_src, 2, 60000000);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001823static struct branch_clk usb_fs2_xcvr_clk = {
1824 .b = {
1825 .ctl_reg = USB_FSn_XCVR_FS_CLK_NS_REG(2),
1826 .en_mask = BIT(9),
1827 .reset_reg = USB_FSn_RESET_REG(2),
1828 .reset_mask = BIT(1),
1829 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1830 .halt_bit = 12,
1831 },
1832 .parent = &usb_fs2_src_clk.c,
1833 .c = {
1834 .dbg_name = "usb_fs2_xcvr_clk",
1835 .ops = &clk_ops_branch,
1836 CLK_INIT(usb_fs2_xcvr_clk.c),
1837 },
1838};
1839
1840static struct branch_clk usb_fs2_sys_clk = {
1841 .b = {
1842 .ctl_reg = USB_FSn_SYSTEM_CLK_CTL_REG(2),
1843 .en_mask = BIT(4),
1844 .reset_reg = USB_FSn_RESET_REG(2),
1845 .reset_mask = BIT(0),
1846 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1847 .halt_bit = 13,
1848 },
1849 .parent = &usb_fs2_src_clk.c,
1850 .c = {
1851 .dbg_name = "usb_fs2_sys_clk",
1852 .ops = &clk_ops_branch,
1853 CLK_INIT(usb_fs2_sys_clk.c),
1854 },
1855};
1856
1857/* Fast Peripheral Bus Clocks */
1858static struct branch_clk ce1_core_clk = {
1859 .b = {
1860 .ctl_reg = CE1_CORE_CLK_CTL_REG,
1861 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001862 .hwcg_reg = CE1_CORE_CLK_CTL_REG,
1863 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001864 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1865 .halt_bit = 27,
1866 },
1867 .c = {
1868 .dbg_name = "ce1_core_clk",
1869 .ops = &clk_ops_branch,
1870 CLK_INIT(ce1_core_clk.c),
1871 },
1872};
Tianyi Gou41515e22011-09-01 19:37:43 -07001873
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001874static struct branch_clk ce1_p_clk = {
1875 .b = {
1876 .ctl_reg = CE1_HCLK_CTL_REG,
1877 .en_mask = BIT(4),
1878 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1879 .halt_bit = 1,
1880 },
1881 .c = {
1882 .dbg_name = "ce1_p_clk",
1883 .ops = &clk_ops_branch,
1884 CLK_INIT(ce1_p_clk.c),
1885 },
1886};
1887
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001888#define F_CE3(f, s, d) \
Tianyi Gou41515e22011-09-01 19:37:43 -07001889 { \
1890 .freq_hz = f, \
1891 .src_clk = &s##_clk.c, \
1892 .ns_val = NS_DIVSRC(6, 3, d, 2, 0, s##_to_bb_mux), \
Tianyi Gou41515e22011-09-01 19:37:43 -07001893 }
1894
1895static struct clk_freq_tbl clk_tbl_ce3[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001896 F_CE3( 0, gnd, 1),
1897 F_CE3( 48000000, pll8, 8),
1898 F_CE3(100000000, pll3, 12),
Tianyi Gou41515e22011-09-01 19:37:43 -07001899 F_END
1900};
1901
1902static struct rcg_clk ce3_src_clk = {
1903 .b = {
1904 .ctl_reg = CE3_CLK_SRC_NS_REG,
1905 .halt_check = NOCHECK,
1906 },
1907 .ns_reg = CE3_CLK_SRC_NS_REG,
1908 .root_en_mask = BIT(7),
1909 .ns_mask = BM(6, 0),
1910 .set_rate = set_rate_nop,
1911 .freq_tbl = clk_tbl_ce3,
1912 .current_freq = &rcg_dummy_freq,
1913 .c = {
1914 .dbg_name = "ce3_src_clk",
1915 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001916 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
Tianyi Gou41515e22011-09-01 19:37:43 -07001917 CLK_INIT(ce3_src_clk.c),
1918 },
1919};
1920
1921static struct branch_clk ce3_core_clk = {
1922 .b = {
1923 .ctl_reg = CE3_CORE_CLK_CTL_REG,
1924 .en_mask = BIT(4),
1925 .reset_reg = CE3_CORE_CLK_CTL_REG,
1926 .reset_mask = BIT(7),
1927 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
1928 .halt_bit = 5,
1929 },
1930 .parent = &ce3_src_clk.c,
1931 .c = {
1932 .dbg_name = "ce3_core_clk",
1933 .ops = &clk_ops_branch,
1934 CLK_INIT(ce3_core_clk.c),
1935 }
1936};
1937
1938static struct branch_clk ce3_p_clk = {
1939 .b = {
1940 .ctl_reg = CE3_HCLK_CTL_REG,
1941 .en_mask = BIT(4),
1942 .reset_reg = CE3_HCLK_CTL_REG,
1943 .reset_mask = BIT(7),
1944 .halt_reg = CLK_HALT_AFAB_SFAB_STATEB_REG,
1945 .halt_bit = 16,
1946 },
1947 .parent = &ce3_src_clk.c,
1948 .c = {
1949 .dbg_name = "ce3_p_clk",
1950 .ops = &clk_ops_branch,
1951 CLK_INIT(ce3_p_clk.c),
1952 }
1953};
1954
1955static struct branch_clk sata_phy_ref_clk = {
1956 .b = {
1957 .ctl_reg = SATA_PHY_REF_CLK_CTL_REG,
1958 .en_mask = BIT(4),
1959 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
1960 .halt_bit = 24,
1961 },
1962 .parent = &pxo_clk.c,
1963 .c = {
1964 .dbg_name = "sata_phy_ref_clk",
1965 .ops = &clk_ops_branch,
1966 CLK_INIT(sata_phy_ref_clk.c),
1967 },
1968};
1969
1970static struct branch_clk pcie_p_clk = {
1971 .b = {
1972 .ctl_reg = PCIE_HCLK_CTL_REG,
1973 .en_mask = BIT(4),
1974 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1975 .halt_bit = 8,
1976 },
1977 .c = {
1978 .dbg_name = "pcie_p_clk",
1979 .ops = &clk_ops_branch,
1980 CLK_INIT(pcie_p_clk.c),
1981 },
1982};
1983
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001984static struct branch_clk dma_bam_p_clk = {
1985 .b = {
1986 .ctl_reg = DMA_BAM_HCLK_CTL,
1987 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001988 .hwcg_reg = DMA_BAM_HCLK_CTL,
1989 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001990 .halt_reg = CLK_HALT_DFAB_STATE_REG,
1991 .halt_bit = 12,
1992 },
1993 .c = {
1994 .dbg_name = "dma_bam_p_clk",
1995 .ops = &clk_ops_branch,
1996 CLK_INIT(dma_bam_p_clk.c),
1997 },
1998};
1999
2000static struct branch_clk gsbi1_p_clk = {
2001 .b = {
2002 .ctl_reg = GSBIn_HCLK_CTL_REG(1),
2003 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002004 .hwcg_reg = GSBIn_HCLK_CTL_REG(1),
2005 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002006 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2007 .halt_bit = 11,
2008 },
2009 .c = {
2010 .dbg_name = "gsbi1_p_clk",
2011 .ops = &clk_ops_branch,
2012 CLK_INIT(gsbi1_p_clk.c),
2013 },
2014};
2015
2016static struct branch_clk gsbi2_p_clk = {
2017 .b = {
2018 .ctl_reg = GSBIn_HCLK_CTL_REG(2),
2019 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002020 .hwcg_reg = GSBIn_HCLK_CTL_REG(2),
2021 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002022 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2023 .halt_bit = 7,
2024 },
2025 .c = {
2026 .dbg_name = "gsbi2_p_clk",
2027 .ops = &clk_ops_branch,
2028 CLK_INIT(gsbi2_p_clk.c),
2029 },
2030};
2031
2032static struct branch_clk gsbi3_p_clk = {
2033 .b = {
2034 .ctl_reg = GSBIn_HCLK_CTL_REG(3),
2035 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002036 .hwcg_reg = GSBIn_HCLK_CTL_REG(3),
2037 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002038 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2039 .halt_bit = 3,
2040 },
2041 .c = {
2042 .dbg_name = "gsbi3_p_clk",
2043 .ops = &clk_ops_branch,
2044 CLK_INIT(gsbi3_p_clk.c),
2045 },
2046};
2047
2048static struct branch_clk gsbi4_p_clk = {
2049 .b = {
2050 .ctl_reg = GSBIn_HCLK_CTL_REG(4),
2051 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002052 .hwcg_reg = GSBIn_HCLK_CTL_REG(4),
2053 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002054 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2055 .halt_bit = 27,
2056 },
2057 .c = {
2058 .dbg_name = "gsbi4_p_clk",
2059 .ops = &clk_ops_branch,
2060 CLK_INIT(gsbi4_p_clk.c),
2061 },
2062};
2063
2064static struct branch_clk gsbi5_p_clk = {
2065 .b = {
2066 .ctl_reg = GSBIn_HCLK_CTL_REG(5),
2067 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002068 .hwcg_reg = GSBIn_HCLK_CTL_REG(5),
2069 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002070 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2071 .halt_bit = 23,
2072 },
2073 .c = {
2074 .dbg_name = "gsbi5_p_clk",
2075 .ops = &clk_ops_branch,
2076 CLK_INIT(gsbi5_p_clk.c),
2077 },
2078};
2079
2080static struct branch_clk gsbi6_p_clk = {
2081 .b = {
2082 .ctl_reg = GSBIn_HCLK_CTL_REG(6),
2083 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002084 .hwcg_reg = GSBIn_HCLK_CTL_REG(6),
2085 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002086 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2087 .halt_bit = 19,
2088 },
2089 .c = {
2090 .dbg_name = "gsbi6_p_clk",
2091 .ops = &clk_ops_branch,
2092 CLK_INIT(gsbi6_p_clk.c),
2093 },
2094};
2095
2096static struct branch_clk gsbi7_p_clk = {
2097 .b = {
2098 .ctl_reg = GSBIn_HCLK_CTL_REG(7),
2099 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002100 .hwcg_reg = GSBIn_HCLK_CTL_REG(7),
2101 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002102 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2103 .halt_bit = 15,
2104 },
2105 .c = {
2106 .dbg_name = "gsbi7_p_clk",
2107 .ops = &clk_ops_branch,
2108 CLK_INIT(gsbi7_p_clk.c),
2109 },
2110};
2111
2112static struct branch_clk gsbi8_p_clk = {
2113 .b = {
2114 .ctl_reg = GSBIn_HCLK_CTL_REG(8),
2115 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002116 .hwcg_reg = GSBIn_HCLK_CTL_REG(8),
2117 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002118 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2119 .halt_bit = 11,
2120 },
2121 .c = {
2122 .dbg_name = "gsbi8_p_clk",
2123 .ops = &clk_ops_branch,
2124 CLK_INIT(gsbi8_p_clk.c),
2125 },
2126};
2127
2128static struct branch_clk gsbi9_p_clk = {
2129 .b = {
2130 .ctl_reg = GSBIn_HCLK_CTL_REG(9),
2131 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002132 .hwcg_reg = GSBIn_HCLK_CTL_REG(9),
2133 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002134 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2135 .halt_bit = 7,
2136 },
2137 .c = {
2138 .dbg_name = "gsbi9_p_clk",
2139 .ops = &clk_ops_branch,
2140 CLK_INIT(gsbi9_p_clk.c),
2141 },
2142};
2143
2144static struct branch_clk gsbi10_p_clk = {
2145 .b = {
2146 .ctl_reg = GSBIn_HCLK_CTL_REG(10),
2147 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002148 .hwcg_reg = GSBIn_HCLK_CTL_REG(10),
2149 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002150 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2151 .halt_bit = 3,
2152 },
2153 .c = {
2154 .dbg_name = "gsbi10_p_clk",
2155 .ops = &clk_ops_branch,
2156 CLK_INIT(gsbi10_p_clk.c),
2157 },
2158};
2159
2160static struct branch_clk gsbi11_p_clk = {
2161 .b = {
2162 .ctl_reg = GSBIn_HCLK_CTL_REG(11),
2163 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002164 .hwcg_reg = GSBIn_HCLK_CTL_REG(11),
2165 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002166 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
2167 .halt_bit = 18,
2168 },
2169 .c = {
2170 .dbg_name = "gsbi11_p_clk",
2171 .ops = &clk_ops_branch,
2172 CLK_INIT(gsbi11_p_clk.c),
2173 },
2174};
2175
2176static struct branch_clk gsbi12_p_clk = {
2177 .b = {
2178 .ctl_reg = GSBIn_HCLK_CTL_REG(12),
2179 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002180 .hwcg_reg = GSBIn_HCLK_CTL_REG(12),
2181 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002182 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
2183 .halt_bit = 14,
2184 },
2185 .c = {
2186 .dbg_name = "gsbi12_p_clk",
2187 .ops = &clk_ops_branch,
2188 CLK_INIT(gsbi12_p_clk.c),
2189 },
2190};
2191
Tianyi Gou41515e22011-09-01 19:37:43 -07002192static struct branch_clk sata_phy_cfg_clk = {
2193 .b = {
2194 .ctl_reg = SATA_PHY_CFG_CLK_CTL_REG,
2195 .en_mask = BIT(4),
2196 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2197 .halt_bit = 12,
2198 },
2199 .c = {
2200 .dbg_name = "sata_phy_cfg_clk",
2201 .ops = &clk_ops_branch,
2202 CLK_INIT(sata_phy_cfg_clk.c),
Stephen Boyd973e4ba2011-07-12 17:06:01 -07002203 },
2204};
2205
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002206static struct branch_clk tsif_p_clk = {
2207 .b = {
2208 .ctl_reg = TSIF_HCLK_CTL_REG,
2209 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002210 .hwcg_reg = TSIF_HCLK_CTL_REG,
2211 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002212 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
2213 .halt_bit = 7,
2214 },
2215 .c = {
2216 .dbg_name = "tsif_p_clk",
2217 .ops = &clk_ops_branch,
2218 CLK_INIT(tsif_p_clk.c),
2219 },
2220};
2221
2222static struct branch_clk usb_fs1_p_clk = {
2223 .b = {
2224 .ctl_reg = USB_FSn_HCLK_CTL_REG(1),
2225 .en_mask = BIT(4),
2226 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2227 .halt_bit = 17,
2228 },
2229 .c = {
2230 .dbg_name = "usb_fs1_p_clk",
2231 .ops = &clk_ops_branch,
2232 CLK_INIT(usb_fs1_p_clk.c),
2233 },
2234};
2235
2236static struct branch_clk usb_fs2_p_clk = {
2237 .b = {
2238 .ctl_reg = USB_FSn_HCLK_CTL_REG(2),
2239 .en_mask = BIT(4),
2240 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2241 .halt_bit = 14,
2242 },
2243 .c = {
2244 .dbg_name = "usb_fs2_p_clk",
2245 .ops = &clk_ops_branch,
2246 CLK_INIT(usb_fs2_p_clk.c),
2247 },
2248};
2249
2250static struct branch_clk usb_hs1_p_clk = {
2251 .b = {
2252 .ctl_reg = USB_HS1_HCLK_CTL_REG,
2253 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002254 .hwcg_reg = USB_HS1_HCLK_CTL_REG,
2255 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002256 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2257 .halt_bit = 1,
2258 },
2259 .c = {
2260 .dbg_name = "usb_hs1_p_clk",
2261 .ops = &clk_ops_branch,
2262 CLK_INIT(usb_hs1_p_clk.c),
2263 },
2264};
2265
Tianyi Gou41515e22011-09-01 19:37:43 -07002266static struct branch_clk usb_hs3_p_clk = {
2267 .b = {
2268 .ctl_reg = USB_HS3_HCLK_CTL_REG,
2269 .en_mask = BIT(4),
2270 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2271 .halt_bit = 31,
2272 },
2273 .c = {
2274 .dbg_name = "usb_hs3_p_clk",
2275 .ops = &clk_ops_branch,
2276 CLK_INIT(usb_hs3_p_clk.c),
2277 },
2278};
2279
2280static struct branch_clk usb_hs4_p_clk = {
2281 .b = {
2282 .ctl_reg = USB_HS4_HCLK_CTL_REG,
2283 .en_mask = BIT(4),
2284 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2285 .halt_bit = 7,
2286 },
2287 .c = {
2288 .dbg_name = "usb_hs4_p_clk",
2289 .ops = &clk_ops_branch,
2290 CLK_INIT(usb_hs4_p_clk.c),
2291 },
2292};
2293
Stephen Boyd94625ef2011-07-12 17:06:01 -07002294static struct branch_clk usb_hsic_p_clk = {
2295 .b = {
2296 .ctl_reg = USB_HSIC_HCLK_CTL_REG,
2297 .en_mask = BIT(4),
2298 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2299 .halt_bit = 28,
2300 },
2301 .c = {
2302 .dbg_name = "usb_hsic_p_clk",
2303 .ops = &clk_ops_branch,
2304 CLK_INIT(usb_hsic_p_clk.c),
2305 },
2306};
2307
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002308static struct branch_clk sdc1_p_clk = {
2309 .b = {
2310 .ctl_reg = SDCn_HCLK_CTL_REG(1),
2311 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002312 .hwcg_reg = SDCn_HCLK_CTL_REG(1),
2313 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002314 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2315 .halt_bit = 11,
2316 },
2317 .c = {
2318 .dbg_name = "sdc1_p_clk",
2319 .ops = &clk_ops_branch,
2320 CLK_INIT(sdc1_p_clk.c),
2321 },
2322};
2323
2324static struct branch_clk sdc2_p_clk = {
2325 .b = {
2326 .ctl_reg = SDCn_HCLK_CTL_REG(2),
2327 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002328 .hwcg_reg = SDCn_HCLK_CTL_REG(2),
2329 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002330 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2331 .halt_bit = 10,
2332 },
2333 .c = {
2334 .dbg_name = "sdc2_p_clk",
2335 .ops = &clk_ops_branch,
2336 CLK_INIT(sdc2_p_clk.c),
2337 },
2338};
2339
2340static struct branch_clk sdc3_p_clk = {
2341 .b = {
2342 .ctl_reg = SDCn_HCLK_CTL_REG(3),
2343 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002344 .hwcg_reg = SDCn_HCLK_CTL_REG(3),
2345 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002346 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2347 .halt_bit = 9,
2348 },
2349 .c = {
2350 .dbg_name = "sdc3_p_clk",
2351 .ops = &clk_ops_branch,
2352 CLK_INIT(sdc3_p_clk.c),
2353 },
2354};
2355
2356static struct branch_clk sdc4_p_clk = {
2357 .b = {
2358 .ctl_reg = SDCn_HCLK_CTL_REG(4),
2359 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002360 .hwcg_reg = SDCn_HCLK_CTL_REG(4),
2361 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002362 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2363 .halt_bit = 8,
2364 },
2365 .c = {
2366 .dbg_name = "sdc4_p_clk",
2367 .ops = &clk_ops_branch,
2368 CLK_INIT(sdc4_p_clk.c),
2369 },
2370};
2371
2372static struct branch_clk sdc5_p_clk = {
2373 .b = {
2374 .ctl_reg = SDCn_HCLK_CTL_REG(5),
2375 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002376 .hwcg_reg = SDCn_HCLK_CTL_REG(5),
2377 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002378 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2379 .halt_bit = 7,
2380 },
2381 .c = {
2382 .dbg_name = "sdc5_p_clk",
2383 .ops = &clk_ops_branch,
2384 CLK_INIT(sdc5_p_clk.c),
2385 },
2386};
2387
2388/* HW-Voteable Clocks */
2389static struct branch_clk adm0_clk = {
2390 .b = {
2391 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2392 .en_mask = BIT(2),
2393 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
2394 .halt_check = HALT_VOTED,
2395 .halt_bit = 14,
2396 },
2397 .c = {
2398 .dbg_name = "adm0_clk",
2399 .ops = &clk_ops_branch,
2400 CLK_INIT(adm0_clk.c),
2401 },
2402};
2403
2404static struct branch_clk adm0_p_clk = {
2405 .b = {
2406 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2407 .en_mask = BIT(3),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002408 .hwcg_reg = ADM0_PBUS_CLK_CTL_REG,
2409 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002410 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
2411 .halt_check = HALT_VOTED,
2412 .halt_bit = 13,
2413 },
2414 .c = {
2415 .dbg_name = "adm0_p_clk",
2416 .ops = &clk_ops_branch,
2417 CLK_INIT(adm0_p_clk.c),
2418 },
2419};
2420
2421static struct branch_clk pmic_arb0_p_clk = {
2422 .b = {
2423 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2424 .en_mask = BIT(8),
2425 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
2426 .halt_check = HALT_VOTED,
2427 .halt_bit = 22,
2428 },
2429 .c = {
2430 .dbg_name = "pmic_arb0_p_clk",
2431 .ops = &clk_ops_branch,
2432 CLK_INIT(pmic_arb0_p_clk.c),
2433 },
2434};
2435
2436static struct branch_clk pmic_arb1_p_clk = {
2437 .b = {
2438 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2439 .en_mask = BIT(9),
2440 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
2441 .halt_check = HALT_VOTED,
2442 .halt_bit = 21,
2443 },
2444 .c = {
2445 .dbg_name = "pmic_arb1_p_clk",
2446 .ops = &clk_ops_branch,
2447 CLK_INIT(pmic_arb1_p_clk.c),
2448 },
2449};
2450
2451static struct branch_clk pmic_ssbi2_clk = {
2452 .b = {
2453 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2454 .en_mask = BIT(7),
2455 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
2456 .halt_check = HALT_VOTED,
2457 .halt_bit = 23,
2458 },
2459 .c = {
2460 .dbg_name = "pmic_ssbi2_clk",
2461 .ops = &clk_ops_branch,
2462 CLK_INIT(pmic_ssbi2_clk.c),
2463 },
2464};
2465
2466static struct branch_clk rpm_msg_ram_p_clk = {
2467 .b = {
2468 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2469 .en_mask = BIT(6),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002470 .hwcg_reg = RPM_MSG_RAM_HCLK_CTL_REG,
2471 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002472 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
2473 .halt_check = HALT_VOTED,
2474 .halt_bit = 12,
2475 },
2476 .c = {
2477 .dbg_name = "rpm_msg_ram_p_clk",
2478 .ops = &clk_ops_branch,
2479 CLK_INIT(rpm_msg_ram_p_clk.c),
2480 },
2481};
2482
2483/*
2484 * Multimedia Clocks
2485 */
2486
2487static struct branch_clk amp_clk = {
2488 .b = {
2489 .reset_reg = SW_RESET_CORE_REG,
2490 .reset_mask = BIT(20),
2491 },
2492 .c = {
2493 .dbg_name = "amp_clk",
2494 .ops = &clk_ops_reset,
2495 CLK_INIT(amp_clk.c),
2496 },
2497};
2498
Stephen Boyd94625ef2011-07-12 17:06:01 -07002499#define CLK_CAM(name, n, hb) \
2500 struct rcg_clk name = { \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002501 .b = { \
Stephen Boyd94625ef2011-07-12 17:06:01 -07002502 .ctl_reg = CAMCLK##n##_CC_REG, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002503 .en_mask = BIT(0), \
2504 .halt_reg = DBG_BUS_VEC_I_REG, \
2505 .halt_bit = hb, \
2506 }, \
Stephen Boyd94625ef2011-07-12 17:06:01 -07002507 .ns_reg = CAMCLK##n##_NS_REG, \
2508 .md_reg = CAMCLK##n##_MD_REG, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002509 .root_en_mask = BIT(2), \
Stephen Boyd94625ef2011-07-12 17:06:01 -07002510 .ns_mask = BM(31, 24) | BM(15, 14) | BM(2, 0), \
Matt Wagantall07c45472012-02-10 23:27:24 -08002511 .mnd_en_mask = BIT(5), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002512 .ctl_mask = BM(7, 6), \
2513 .set_rate = set_rate_mnd_8, \
2514 .freq_tbl = clk_tbl_cam, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002515 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002516 .c = { \
Stephen Boyd94625ef2011-07-12 17:06:01 -07002517 .dbg_name = #name, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002518 .ops = &clk_ops_rcg_8960, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002519 VDD_DIG_FMAX_MAP2(LOW, 64000000, NOMINAL, 128000000), \
Stephen Boyd94625ef2011-07-12 17:06:01 -07002520 CLK_INIT(name.c), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002521 }, \
2522 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002523#define F_CAM(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002524 { \
2525 .freq_hz = f, \
2526 .src_clk = &s##_clk.c, \
2527 .md_val = MD8(8, m, 0, n), \
2528 .ns_val = NS_MM(31, 24, n, m, 15, 14, d, 2, 0, s##_to_mm_mux), \
2529 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002530 }
2531static struct clk_freq_tbl clk_tbl_cam[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002532 F_CAM( 0, gnd, 1, 0, 0),
2533 F_CAM( 6000000, pll8, 4, 1, 16),
2534 F_CAM( 8000000, pll8, 4, 1, 12),
2535 F_CAM( 12000000, pll8, 4, 1, 8),
2536 F_CAM( 16000000, pll8, 4, 1, 6),
2537 F_CAM( 19200000, pll8, 4, 1, 5),
2538 F_CAM( 24000000, pll8, 4, 1, 4),
2539 F_CAM( 32000000, pll8, 4, 1, 3),
2540 F_CAM( 48000000, pll8, 4, 1, 2),
2541 F_CAM( 64000000, pll8, 3, 1, 2),
2542 F_CAM( 96000000, pll8, 4, 0, 0),
2543 F_CAM(128000000, pll8, 3, 0, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002544 F_END
2545};
2546
Stephen Boyd94625ef2011-07-12 17:06:01 -07002547static CLK_CAM(cam0_clk, 0, 15);
2548static CLK_CAM(cam1_clk, 1, 16);
2549static CLK_CAM(cam2_clk, 2, 31);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002550
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002551#define F_CSI(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002552 { \
2553 .freq_hz = f, \
2554 .src_clk = &s##_clk.c, \
2555 .md_val = MD8(8, m, 0, n), \
2556 .ns_val = NS_MM(31, 24, n, m, 15, 14, d, 2, 0, s##_to_mm_mux), \
2557 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002558 }
2559static struct clk_freq_tbl clk_tbl_csi[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002560 F_CSI( 0, gnd, 1, 0, 0),
Stephen Boyd092fd182011-10-21 15:56:30 -07002561 F_CSI( 27000000, pxo, 1, 0, 0),
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002562 F_CSI( 85330000, pll8, 1, 2, 9),
2563 F_CSI(177780000, pll2, 1, 2, 9),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002564 F_END
2565};
2566
2567static struct rcg_clk csi0_src_clk = {
2568 .ns_reg = CSI0_NS_REG,
2569 .b = {
2570 .ctl_reg = CSI0_CC_REG,
2571 .halt_check = NOCHECK,
2572 },
2573 .md_reg = CSI0_MD_REG,
2574 .root_en_mask = BIT(2),
Stephen Boyd94625ef2011-07-12 17:06:01 -07002575 .ns_mask = BM(31, 24) | BM(15, 14) | BM(2, 0),
Matt Wagantall07c45472012-02-10 23:27:24 -08002576 .mnd_en_mask = BIT(5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002577 .ctl_mask = BM(7, 6),
2578 .set_rate = set_rate_mnd,
2579 .freq_tbl = clk_tbl_csi,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002580 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002581 .c = {
2582 .dbg_name = "csi0_src_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002583 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002584 VDD_DIG_FMAX_MAP2(LOW, 86000000, NOMINAL, 178000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002585 CLK_INIT(csi0_src_clk.c),
2586 },
2587};
2588
2589static struct branch_clk csi0_clk = {
2590 .b = {
2591 .ctl_reg = CSI0_CC_REG,
2592 .en_mask = BIT(0),
2593 .reset_reg = SW_RESET_CORE_REG,
2594 .reset_mask = BIT(8),
2595 .halt_reg = DBG_BUS_VEC_B_REG,
2596 .halt_bit = 13,
2597 },
2598 .parent = &csi0_src_clk.c,
2599 .c = {
2600 .dbg_name = "csi0_clk",
2601 .ops = &clk_ops_branch,
2602 CLK_INIT(csi0_clk.c),
2603 },
2604};
2605
2606static struct branch_clk csi0_phy_clk = {
2607 .b = {
2608 .ctl_reg = CSI0_CC_REG,
2609 .en_mask = BIT(8),
2610 .reset_reg = SW_RESET_CORE_REG,
2611 .reset_mask = BIT(29),
2612 .halt_reg = DBG_BUS_VEC_I_REG,
2613 .halt_bit = 9,
2614 },
2615 .parent = &csi0_src_clk.c,
2616 .c = {
2617 .dbg_name = "csi0_phy_clk",
2618 .ops = &clk_ops_branch,
2619 CLK_INIT(csi0_phy_clk.c),
2620 },
2621};
2622
2623static struct rcg_clk csi1_src_clk = {
2624 .ns_reg = CSI1_NS_REG,
2625 .b = {
2626 .ctl_reg = CSI1_CC_REG,
2627 .halt_check = NOCHECK,
2628 },
2629 .md_reg = CSI1_MD_REG,
2630 .root_en_mask = BIT(2),
Stephen Boyd94625ef2011-07-12 17:06:01 -07002631 .ns_mask = BM(31, 24) | BM(15, 14) | BM(2, 0),
Matt Wagantall07c45472012-02-10 23:27:24 -08002632 .mnd_en_mask = BIT(5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002633 .ctl_mask = BM(7, 6),
2634 .set_rate = set_rate_mnd,
2635 .freq_tbl = clk_tbl_csi,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002636 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002637 .c = {
2638 .dbg_name = "csi1_src_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002639 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002640 VDD_DIG_FMAX_MAP2(LOW, 86000000, NOMINAL, 178000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002641 CLK_INIT(csi1_src_clk.c),
2642 },
2643};
2644
2645static struct branch_clk csi1_clk = {
2646 .b = {
2647 .ctl_reg = CSI1_CC_REG,
2648 .en_mask = BIT(0),
2649 .reset_reg = SW_RESET_CORE_REG,
2650 .reset_mask = BIT(18),
2651 .halt_reg = DBG_BUS_VEC_B_REG,
2652 .halt_bit = 14,
2653 },
2654 .parent = &csi1_src_clk.c,
2655 .c = {
2656 .dbg_name = "csi1_clk",
2657 .ops = &clk_ops_branch,
2658 CLK_INIT(csi1_clk.c),
2659 },
2660};
2661
2662static struct branch_clk csi1_phy_clk = {
2663 .b = {
2664 .ctl_reg = CSI1_CC_REG,
2665 .en_mask = BIT(8),
2666 .reset_reg = SW_RESET_CORE_REG,
2667 .reset_mask = BIT(28),
2668 .halt_reg = DBG_BUS_VEC_I_REG,
2669 .halt_bit = 10,
2670 },
2671 .parent = &csi1_src_clk.c,
2672 .c = {
2673 .dbg_name = "csi1_phy_clk",
2674 .ops = &clk_ops_branch,
2675 CLK_INIT(csi1_phy_clk.c),
2676 },
2677};
2678
Stephen Boyd94625ef2011-07-12 17:06:01 -07002679static struct rcg_clk csi2_src_clk = {
2680 .ns_reg = CSI2_NS_REG,
2681 .b = {
2682 .ctl_reg = CSI2_CC_REG,
2683 .halt_check = NOCHECK,
2684 },
2685 .md_reg = CSI2_MD_REG,
2686 .root_en_mask = BIT(2),
2687 .ns_mask = BM(31, 24) | BM(15, 14) | BM(2, 0),
Matt Wagantall07c45472012-02-10 23:27:24 -08002688 .mnd_en_mask = BIT(5),
Stephen Boyd94625ef2011-07-12 17:06:01 -07002689 .ctl_mask = BM(7, 6),
2690 .set_rate = set_rate_mnd,
2691 .freq_tbl = clk_tbl_csi,
2692 .current_freq = &rcg_dummy_freq,
2693 .c = {
2694 .dbg_name = "csi2_src_clk",
2695 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002696 VDD_DIG_FMAX_MAP2(LOW, 86000000, NOMINAL, 178000000),
Stephen Boyd94625ef2011-07-12 17:06:01 -07002697 CLK_INIT(csi2_src_clk.c),
2698 },
2699};
2700
2701static struct branch_clk csi2_clk = {
2702 .b = {
2703 .ctl_reg = CSI2_CC_REG,
2704 .en_mask = BIT(0),
2705 .reset_reg = SW_RESET_CORE2_REG,
2706 .reset_mask = BIT(2),
2707 .halt_reg = DBG_BUS_VEC_B_REG,
2708 .halt_bit = 29,
2709 },
2710 .parent = &csi2_src_clk.c,
2711 .c = {
2712 .dbg_name = "csi2_clk",
2713 .ops = &clk_ops_branch,
2714 CLK_INIT(csi2_clk.c),
2715 },
2716};
2717
2718static struct branch_clk csi2_phy_clk = {
2719 .b = {
2720 .ctl_reg = CSI2_CC_REG,
2721 .en_mask = BIT(8),
2722 .reset_reg = SW_RESET_CORE_REG,
2723 .reset_mask = BIT(31),
2724 .halt_reg = DBG_BUS_VEC_I_REG,
2725 .halt_bit = 29,
2726 },
2727 .parent = &csi2_src_clk.c,
2728 .c = {
2729 .dbg_name = "csi2_phy_clk",
2730 .ops = &clk_ops_branch,
2731 CLK_INIT(csi2_phy_clk.c),
2732 },
2733};
2734
Stephen Boyd092fd182011-10-21 15:56:30 -07002735static struct clk *pix_rdi_mux_map[] = {
2736 [0] = &csi0_clk.c,
2737 [1] = &csi1_clk.c,
2738 [2] = &csi2_clk.c,
2739 NULL,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002740};
2741
Stephen Boyd092fd182011-10-21 15:56:30 -07002742struct pix_rdi_clk {
2743 bool enabled;
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07002744 unsigned long cur_rate;
Stephen Boyd092fd182011-10-21 15:56:30 -07002745
2746 void __iomem *const s_reg;
2747 u32 s_mask;
2748
2749 void __iomem *const s2_reg;
2750 u32 s2_mask;
2751
2752 struct branch b;
2753 struct clk c;
2754};
2755
2756static inline struct pix_rdi_clk *to_pix_rdi_clk(struct clk *clk)
2757{
2758 return container_of(clk, struct pix_rdi_clk, c);
2759}
2760
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07002761static int pix_rdi_clk_set_rate(struct clk *c, unsigned long rate)
Stephen Boyd092fd182011-10-21 15:56:30 -07002762{
2763 int ret, i;
2764 u32 reg;
2765 unsigned long flags;
2766 struct pix_rdi_clk *clk = to_pix_rdi_clk(c);
2767 struct clk **mux_map = pix_rdi_mux_map;
2768
2769 /*
2770 * These clocks select three inputs via two muxes. One mux selects
2771 * between csi0 and csi1 and the second mux selects between that mux's
2772 * output and csi2. The source and destination selections for each
2773 * mux must be clocking for the switch to succeed so just turn on
2774 * all three sources because it's easier than figuring out what source
2775 * needs to be on at what time.
2776 */
2777 for (i = 0; mux_map[i]; i++) {
2778 ret = clk_enable(mux_map[i]);
2779 if (ret)
2780 goto err;
2781 }
2782 if (rate >= i) {
2783 ret = -EINVAL;
2784 goto err;
2785 }
2786 /* Keep the new source on when switching inputs of an enabled clock */
2787 if (clk->enabled) {
2788 clk_disable(mux_map[clk->cur_rate]);
2789 clk_enable(mux_map[rate]);
2790 }
2791 spin_lock_irqsave(&local_clock_reg_lock, flags);
2792 reg = readl_relaxed(clk->s2_reg);
2793 reg &= ~clk->s2_mask;
2794 reg |= rate == 2 ? clk->s2_mask : 0;
2795 writel_relaxed(reg, clk->s2_reg);
2796 /*
2797 * Wait at least 6 cycles of slowest clock
2798 * for the glitch-free MUX to fully switch sources.
2799 */
2800 mb();
2801 udelay(1);
2802 reg = readl_relaxed(clk->s_reg);
2803 reg &= ~clk->s_mask;
2804 reg |= rate == 1 ? clk->s_mask : 0;
2805 writel_relaxed(reg, clk->s_reg);
2806 /*
2807 * Wait at least 6 cycles of slowest clock
2808 * for the glitch-free MUX to fully switch sources.
2809 */
2810 mb();
2811 udelay(1);
2812 clk->cur_rate = rate;
2813 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
2814err:
2815 for (i--; i >= 0; i--)
2816 clk_disable(mux_map[i]);
2817
2818 return 0;
2819}
2820
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07002821static unsigned long pix_rdi_clk_get_rate(struct clk *c)
Stephen Boyd092fd182011-10-21 15:56:30 -07002822{
2823 return to_pix_rdi_clk(c)->cur_rate;
2824}
2825
2826static int pix_rdi_clk_enable(struct clk *c)
2827{
2828 unsigned long flags;
2829 struct pix_rdi_clk *clk = to_pix_rdi_clk(c);
2830
2831 spin_lock_irqsave(&local_clock_reg_lock, flags);
2832 __branch_clk_enable_reg(&clk->b, clk->c.dbg_name);
2833 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
2834 clk->enabled = true;
2835
2836 return 0;
2837}
2838
2839static void pix_rdi_clk_disable(struct clk *c)
2840{
2841 unsigned long flags;
2842 struct pix_rdi_clk *clk = to_pix_rdi_clk(c);
2843
2844 spin_lock_irqsave(&local_clock_reg_lock, flags);
2845 __branch_clk_disable_reg(&clk->b, clk->c.dbg_name);
2846 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
2847 clk->enabled = false;
2848}
2849
2850static int pix_rdi_clk_reset(struct clk *clk, enum clk_reset_action action)
2851{
2852 return branch_reset(&to_pix_rdi_clk(clk)->b, action);
2853}
2854
2855static struct clk *pix_rdi_clk_get_parent(struct clk *c)
2856{
2857 struct pix_rdi_clk *clk = to_pix_rdi_clk(c);
2858
2859 return pix_rdi_mux_map[clk->cur_rate];
2860}
2861
2862static int pix_rdi_clk_list_rate(struct clk *c, unsigned n)
2863{
2864 if (pix_rdi_mux_map[n])
2865 return n;
2866 return -ENXIO;
2867}
2868
2869static int pix_rdi_clk_handoff(struct clk *c)
2870{
2871 u32 reg;
2872 struct pix_rdi_clk *clk = to_pix_rdi_clk(c);
2873
2874 reg = readl_relaxed(clk->s_reg);
2875 clk->cur_rate = reg & clk->s_mask ? 1 : 0;
2876 reg = readl_relaxed(clk->s2_reg);
2877 clk->cur_rate = reg & clk->s2_mask ? 2 : clk->cur_rate;
2878 return 0;
2879}
2880
2881static struct clk_ops clk_ops_pix_rdi_8960 = {
2882 .enable = pix_rdi_clk_enable,
2883 .disable = pix_rdi_clk_disable,
2884 .auto_off = pix_rdi_clk_disable,
2885 .handoff = pix_rdi_clk_handoff,
2886 .set_rate = pix_rdi_clk_set_rate,
2887 .get_rate = pix_rdi_clk_get_rate,
2888 .list_rate = pix_rdi_clk_list_rate,
2889 .reset = pix_rdi_clk_reset,
2890 .is_local = local_clk_is_local,
2891 .get_parent = pix_rdi_clk_get_parent,
2892};
2893
2894static struct pix_rdi_clk csi_pix_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002895 .b = {
2896 .ctl_reg = MISC_CC_REG,
2897 .en_mask = BIT(26),
2898 .halt_check = DELAY,
2899 .reset_reg = SW_RESET_CORE_REG,
2900 .reset_mask = BIT(26),
2901 },
Stephen Boyd092fd182011-10-21 15:56:30 -07002902 .s_reg = MISC_CC_REG,
2903 .s_mask = BIT(25),
2904 .s2_reg = MISC_CC3_REG,
2905 .s2_mask = BIT(13),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002906 .c = {
2907 .dbg_name = "csi_pix_clk",
Stephen Boyd092fd182011-10-21 15:56:30 -07002908 .ops = &clk_ops_pix_rdi_8960,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002909 CLK_INIT(csi_pix_clk.c),
2910 },
2911};
2912
Stephen Boyd092fd182011-10-21 15:56:30 -07002913static struct pix_rdi_clk csi_pix1_clk = {
Stephen Boyd94625ef2011-07-12 17:06:01 -07002914 .b = {
2915 .ctl_reg = MISC_CC3_REG,
2916 .en_mask = BIT(10),
2917 .halt_check = DELAY,
2918 .reset_reg = SW_RESET_CORE_REG,
2919 .reset_mask = BIT(30),
2920 },
Stephen Boyd092fd182011-10-21 15:56:30 -07002921 .s_reg = MISC_CC3_REG,
2922 .s_mask = BIT(8),
2923 .s2_reg = MISC_CC3_REG,
2924 .s2_mask = BIT(9),
Stephen Boyd94625ef2011-07-12 17:06:01 -07002925 .c = {
2926 .dbg_name = "csi_pix1_clk",
Stephen Boyd092fd182011-10-21 15:56:30 -07002927 .ops = &clk_ops_pix_rdi_8960,
Stephen Boyd94625ef2011-07-12 17:06:01 -07002928 CLK_INIT(csi_pix1_clk.c),
2929 },
2930};
2931
Stephen Boyd092fd182011-10-21 15:56:30 -07002932static struct pix_rdi_clk csi_rdi_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002933 .b = {
2934 .ctl_reg = MISC_CC_REG,
2935 .en_mask = BIT(13),
2936 .halt_check = DELAY,
2937 .reset_reg = SW_RESET_CORE_REG,
2938 .reset_mask = BIT(27),
2939 },
Stephen Boyd092fd182011-10-21 15:56:30 -07002940 .s_reg = MISC_CC_REG,
2941 .s_mask = BIT(12),
2942 .s2_reg = MISC_CC3_REG,
2943 .s2_mask = BIT(12),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002944 .c = {
2945 .dbg_name = "csi_rdi_clk",
Stephen Boyd092fd182011-10-21 15:56:30 -07002946 .ops = &clk_ops_pix_rdi_8960,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002947 CLK_INIT(csi_rdi_clk.c),
2948 },
2949};
2950
Stephen Boyd092fd182011-10-21 15:56:30 -07002951static struct pix_rdi_clk csi_rdi1_clk = {
Stephen Boyd94625ef2011-07-12 17:06:01 -07002952 .b = {
2953 .ctl_reg = MISC_CC3_REG,
2954 .en_mask = BIT(2),
2955 .halt_check = DELAY,
2956 .reset_reg = SW_RESET_CORE2_REG,
2957 .reset_mask = BIT(1),
2958 },
Stephen Boyd092fd182011-10-21 15:56:30 -07002959 .s_reg = MISC_CC3_REG,
2960 .s_mask = BIT(0),
2961 .s2_reg = MISC_CC3_REG,
2962 .s2_mask = BIT(1),
Stephen Boyd94625ef2011-07-12 17:06:01 -07002963 .c = {
2964 .dbg_name = "csi_rdi1_clk",
Stephen Boyd092fd182011-10-21 15:56:30 -07002965 .ops = &clk_ops_pix_rdi_8960,
Stephen Boyd94625ef2011-07-12 17:06:01 -07002966 CLK_INIT(csi_rdi1_clk.c),
2967 },
2968};
2969
Stephen Boyd092fd182011-10-21 15:56:30 -07002970static struct pix_rdi_clk csi_rdi2_clk = {
Stephen Boyd94625ef2011-07-12 17:06:01 -07002971 .b = {
2972 .ctl_reg = MISC_CC3_REG,
2973 .en_mask = BIT(6),
2974 .halt_check = DELAY,
2975 .reset_reg = SW_RESET_CORE2_REG,
2976 .reset_mask = BIT(0),
2977 },
Stephen Boyd092fd182011-10-21 15:56:30 -07002978 .s_reg = MISC_CC3_REG,
2979 .s_mask = BIT(4),
2980 .s2_reg = MISC_CC3_REG,
2981 .s2_mask = BIT(5),
Stephen Boyd94625ef2011-07-12 17:06:01 -07002982 .c = {
2983 .dbg_name = "csi_rdi2_clk",
Stephen Boyd092fd182011-10-21 15:56:30 -07002984 .ops = &clk_ops_pix_rdi_8960,
Stephen Boyd94625ef2011-07-12 17:06:01 -07002985 CLK_INIT(csi_rdi2_clk.c),
2986 },
2987};
2988
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002989#define F_CSI_PHYTIMER(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002990 { \
2991 .freq_hz = f, \
2992 .src_clk = &s##_clk.c, \
2993 .md_val = MD8(8, m, 0, n), \
2994 .ns_val = NS_MM(31, 24, n, m, 15, 14, d, 2, 0, s##_to_mm_mux), \
2995 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002996 }
2997static struct clk_freq_tbl clk_tbl_csi_phytimer[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002998 F_CSI_PHYTIMER( 0, gnd, 1, 0, 0),
2999 F_CSI_PHYTIMER( 85330000, pll8, 1, 2, 9),
3000 F_CSI_PHYTIMER(177780000, pll2, 1, 2, 9),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003001 F_END
3002};
3003
3004static struct rcg_clk csiphy_timer_src_clk = {
3005 .ns_reg = CSIPHYTIMER_NS_REG,
3006 .b = {
3007 .ctl_reg = CSIPHYTIMER_CC_REG,
3008 .halt_check = NOCHECK,
3009 },
3010 .md_reg = CSIPHYTIMER_MD_REG,
3011 .root_en_mask = BIT(2),
3012 .ns_mask = (BM(31, 24) | BM(15, 14) | BM(2, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08003013 .mnd_en_mask = BIT(5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003014 .ctl_mask = BM(7, 6),
3015 .set_rate = set_rate_mnd_8,
3016 .freq_tbl = clk_tbl_csi_phytimer,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003017 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003018 .c = {
3019 .dbg_name = "csiphy_timer_src_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003020 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003021 VDD_DIG_FMAX_MAP2(LOW, 86000000, NOMINAL, 178000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003022 CLK_INIT(csiphy_timer_src_clk.c),
3023 },
3024};
3025
3026static struct branch_clk csi0phy_timer_clk = {
3027 .b = {
3028 .ctl_reg = CSIPHYTIMER_CC_REG,
3029 .en_mask = BIT(0),
3030 .halt_reg = DBG_BUS_VEC_I_REG,
3031 .halt_bit = 17,
3032 },
3033 .parent = &csiphy_timer_src_clk.c,
3034 .c = {
3035 .dbg_name = "csi0phy_timer_clk",
3036 .ops = &clk_ops_branch,
3037 CLK_INIT(csi0phy_timer_clk.c),
3038 },
3039};
3040
3041static struct branch_clk csi1phy_timer_clk = {
3042 .b = {
3043 .ctl_reg = CSIPHYTIMER_CC_REG,
3044 .en_mask = BIT(9),
3045 .halt_reg = DBG_BUS_VEC_I_REG,
3046 .halt_bit = 18,
3047 },
3048 .parent = &csiphy_timer_src_clk.c,
3049 .c = {
3050 .dbg_name = "csi1phy_timer_clk",
3051 .ops = &clk_ops_branch,
3052 CLK_INIT(csi1phy_timer_clk.c),
3053 },
3054};
3055
Stephen Boyd94625ef2011-07-12 17:06:01 -07003056static struct branch_clk csi2phy_timer_clk = {
3057 .b = {
3058 .ctl_reg = CSIPHYTIMER_CC_REG,
3059 .en_mask = BIT(11),
3060 .halt_reg = DBG_BUS_VEC_I_REG,
3061 .halt_bit = 30,
3062 },
3063 .parent = &csiphy_timer_src_clk.c,
3064 .c = {
3065 .dbg_name = "csi2phy_timer_clk",
3066 .ops = &clk_ops_branch,
3067 CLK_INIT(csi2phy_timer_clk.c),
3068 },
3069};
3070
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003071#define F_DSI(d) \
3072 { \
3073 .freq_hz = d, \
3074 .ns_val = BVAL(15, 12, (d-1)), \
3075 }
3076/*
3077 * The DSI_BYTE/ESC clock is sourced from the DSI PHY PLL, which may change rate
3078 * without this clock driver knowing. So, overload the clk_set_rate() to set
3079 * the divider (1 to 16) of the clock with respect to the PLL rate.
3080 */
3081static struct clk_freq_tbl clk_tbl_dsi_byte[] = {
3082 F_DSI(1), F_DSI(2), F_DSI(3), F_DSI(4),
3083 F_DSI(5), F_DSI(6), F_DSI(7), F_DSI(8),
3084 F_DSI(9), F_DSI(10), F_DSI(11), F_DSI(12),
3085 F_DSI(13), F_DSI(14), F_DSI(15), F_DSI(16),
3086 F_END
3087};
3088
3089static struct rcg_clk dsi1_byte_clk = {
3090 .b = {
3091 .ctl_reg = DSI1_BYTE_CC_REG,
3092 .en_mask = BIT(0),
3093 .reset_reg = SW_RESET_CORE_REG,
3094 .reset_mask = BIT(7),
3095 .halt_reg = DBG_BUS_VEC_B_REG,
3096 .halt_bit = 21,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003097 .retain_reg = DSI1_BYTE_CC_REG,
3098 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003099 },
3100 .ns_reg = DSI1_BYTE_NS_REG,
3101 .root_en_mask = BIT(2),
3102 .ns_mask = BM(15, 12),
3103 .set_rate = set_rate_nop,
3104 .freq_tbl = clk_tbl_dsi_byte,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003105 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003106 .c = {
3107 .dbg_name = "dsi1_byte_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003108 .ops = &clk_ops_rcg_8960,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003109 CLK_INIT(dsi1_byte_clk.c),
3110 },
3111};
3112
3113static struct rcg_clk dsi2_byte_clk = {
3114 .b = {
3115 .ctl_reg = DSI2_BYTE_CC_REG,
3116 .en_mask = BIT(0),
3117 .reset_reg = SW_RESET_CORE_REG,
3118 .reset_mask = BIT(25),
3119 .halt_reg = DBG_BUS_VEC_B_REG,
3120 .halt_bit = 20,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003121 .retain_reg = DSI2_BYTE_CC_REG,
3122 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003123 },
3124 .ns_reg = DSI2_BYTE_NS_REG,
3125 .root_en_mask = BIT(2),
3126 .ns_mask = BM(15, 12),
3127 .set_rate = set_rate_nop,
3128 .freq_tbl = clk_tbl_dsi_byte,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003129 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003130 .c = {
3131 .dbg_name = "dsi2_byte_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003132 .ops = &clk_ops_rcg_8960,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003133 CLK_INIT(dsi2_byte_clk.c),
3134 },
3135};
3136
3137static struct rcg_clk dsi1_esc_clk = {
3138 .b = {
3139 .ctl_reg = DSI1_ESC_CC_REG,
3140 .en_mask = BIT(0),
3141 .reset_reg = SW_RESET_CORE_REG,
3142 .halt_reg = DBG_BUS_VEC_I_REG,
3143 .halt_bit = 1,
3144 },
3145 .ns_reg = DSI1_ESC_NS_REG,
3146 .root_en_mask = BIT(2),
3147 .ns_mask = BM(15, 12),
3148 .set_rate = set_rate_nop,
3149 .freq_tbl = clk_tbl_dsi_byte,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003150 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003151 .c = {
3152 .dbg_name = "dsi1_esc_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003153 .ops = &clk_ops_rcg_8960,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003154 CLK_INIT(dsi1_esc_clk.c),
3155 },
3156};
3157
3158static struct rcg_clk dsi2_esc_clk = {
3159 .b = {
3160 .ctl_reg = DSI2_ESC_CC_REG,
3161 .en_mask = BIT(0),
3162 .halt_reg = DBG_BUS_VEC_I_REG,
3163 .halt_bit = 3,
3164 },
3165 .ns_reg = DSI2_ESC_NS_REG,
3166 .root_en_mask = BIT(2),
3167 .ns_mask = BM(15, 12),
3168 .set_rate = set_rate_nop,
3169 .freq_tbl = clk_tbl_dsi_byte,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003170 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003171 .c = {
3172 .dbg_name = "dsi2_esc_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003173 .ops = &clk_ops_rcg_8960,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003174 CLK_INIT(dsi2_esc_clk.c),
3175 },
3176};
3177
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003178#define F_GFX2D(f, s, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003179 { \
3180 .freq_hz = f, \
3181 .src_clk = &s##_clk.c, \
3182 .md_val = MD4(4, m, 0, n), \
3183 .ns_val = NS_MND_BANKED4(20, 16, n, m, 3, 0, s##_to_mm_mux), \
3184 .ctl_val = CC_BANKED(9, 6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003185 }
3186static struct clk_freq_tbl clk_tbl_gfx2d[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003187 F_GFX2D( 0, gnd, 0, 0),
3188 F_GFX2D( 27000000, pxo, 0, 0),
3189 F_GFX2D( 48000000, pll8, 1, 8),
3190 F_GFX2D( 54857000, pll8, 1, 7),
3191 F_GFX2D( 64000000, pll8, 1, 6),
3192 F_GFX2D( 76800000, pll8, 1, 5),
3193 F_GFX2D( 96000000, pll8, 1, 4),
3194 F_GFX2D(128000000, pll8, 1, 3),
3195 F_GFX2D(145455000, pll2, 2, 11),
3196 F_GFX2D(160000000, pll2, 1, 5),
3197 F_GFX2D(177778000, pll2, 2, 9),
3198 F_GFX2D(200000000, pll2, 1, 4),
3199 F_GFX2D(228571000, pll2, 2, 7),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003200 F_END
3201};
3202
3203static struct bank_masks bmnd_info_gfx2d0 = {
3204 .bank_sel_mask = BIT(11),
3205 .bank0_mask = {
3206 .md_reg = GFX2D0_MD0_REG,
3207 .ns_mask = BM(23, 20) | BM(5, 3),
3208 .rst_mask = BIT(25),
3209 .mnd_en_mask = BIT(8),
3210 .mode_mask = BM(10, 9),
3211 },
3212 .bank1_mask = {
3213 .md_reg = GFX2D0_MD1_REG,
3214 .ns_mask = BM(19, 16) | BM(2, 0),
3215 .rst_mask = BIT(24),
3216 .mnd_en_mask = BIT(5),
3217 .mode_mask = BM(7, 6),
3218 },
3219};
3220
3221static struct rcg_clk gfx2d0_clk = {
3222 .b = {
3223 .ctl_reg = GFX2D0_CC_REG,
3224 .en_mask = BIT(0),
3225 .reset_reg = SW_RESET_CORE_REG,
3226 .reset_mask = BIT(14),
3227 .halt_reg = DBG_BUS_VEC_A_REG,
3228 .halt_bit = 9,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003229 .retain_reg = GFX2D0_CC_REG,
3230 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003231 },
3232 .ns_reg = GFX2D0_NS_REG,
3233 .root_en_mask = BIT(2),
3234 .set_rate = set_rate_mnd_banked,
3235 .freq_tbl = clk_tbl_gfx2d,
Stephen Boydc78d9a72011-07-20 00:46:24 -07003236 .bank_info = &bmnd_info_gfx2d0,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003237 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003238 .c = {
3239 .dbg_name = "gfx2d0_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003240 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003241 VDD_DIG_FMAX_MAP3(LOW, 100000000, NOMINAL, 200000000,
3242 HIGH, 228571000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003243 CLK_INIT(gfx2d0_clk.c),
3244 },
3245};
3246
3247static struct bank_masks bmnd_info_gfx2d1 = {
3248 .bank_sel_mask = BIT(11),
3249 .bank0_mask = {
3250 .md_reg = GFX2D1_MD0_REG,
3251 .ns_mask = BM(23, 20) | BM(5, 3),
3252 .rst_mask = BIT(25),
3253 .mnd_en_mask = BIT(8),
3254 .mode_mask = BM(10, 9),
3255 },
3256 .bank1_mask = {
3257 .md_reg = GFX2D1_MD1_REG,
3258 .ns_mask = BM(19, 16) | BM(2, 0),
3259 .rst_mask = BIT(24),
3260 .mnd_en_mask = BIT(5),
3261 .mode_mask = BM(7, 6),
3262 },
3263};
3264
3265static struct rcg_clk gfx2d1_clk = {
3266 .b = {
3267 .ctl_reg = GFX2D1_CC_REG,
3268 .en_mask = BIT(0),
3269 .reset_reg = SW_RESET_CORE_REG,
3270 .reset_mask = BIT(13),
3271 .halt_reg = DBG_BUS_VEC_A_REG,
3272 .halt_bit = 14,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003273 .retain_reg = GFX2D1_CC_REG,
3274 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003275 },
3276 .ns_reg = GFX2D1_NS_REG,
3277 .root_en_mask = BIT(2),
3278 .set_rate = set_rate_mnd_banked,
3279 .freq_tbl = clk_tbl_gfx2d,
Stephen Boydc78d9a72011-07-20 00:46:24 -07003280 .bank_info = &bmnd_info_gfx2d1,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003281 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003282 .c = {
3283 .dbg_name = "gfx2d1_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003284 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003285 VDD_DIG_FMAX_MAP3(LOW, 100000000, NOMINAL, 200000000,
3286 HIGH, 228571000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003287 CLK_INIT(gfx2d1_clk.c),
3288 },
3289};
3290
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003291#define F_GFX3D(f, s, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003292 { \
3293 .freq_hz = f, \
3294 .src_clk = &s##_clk.c, \
3295 .md_val = MD4(4, m, 0, n), \
3296 .ns_val = NS_MND_BANKED4(18, 14, n, m, 3, 0, s##_to_mm_mux), \
3297 .ctl_val = CC_BANKED(9, 6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003298 }
Tianyi Gou41515e22011-09-01 19:37:43 -07003299
3300static struct clk_freq_tbl clk_tbl_gfx3d_8960[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003301 F_GFX3D( 0, gnd, 0, 0),
3302 F_GFX3D( 27000000, pxo, 0, 0),
3303 F_GFX3D( 48000000, pll8, 1, 8),
3304 F_GFX3D( 54857000, pll8, 1, 7),
3305 F_GFX3D( 64000000, pll8, 1, 6),
3306 F_GFX3D( 76800000, pll8, 1, 5),
3307 F_GFX3D( 96000000, pll8, 1, 4),
3308 F_GFX3D(128000000, pll8, 1, 3),
3309 F_GFX3D(145455000, pll2, 2, 11),
3310 F_GFX3D(160000000, pll2, 1, 5),
3311 F_GFX3D(177778000, pll2, 2, 9),
3312 F_GFX3D(200000000, pll2, 1, 4),
3313 F_GFX3D(228571000, pll2, 2, 7),
3314 F_GFX3D(266667000, pll2, 1, 3),
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003315 F_GFX3D(300000000, pll3, 1, 4),
3316 F_GFX3D(320000000, pll2, 2, 5),
3317 F_GFX3D(400000000, pll2, 1, 2),
Stephen Boyd94625ef2011-07-12 17:06:01 -07003318 F_END
3319};
3320
Tianyi Gou41515e22011-09-01 19:37:43 -07003321static struct clk_freq_tbl clk_tbl_gfx3d_8064[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003322 F_GFX3D( 0, gnd, 0, 0),
3323 F_GFX3D( 27000000, pxo, 0, 0),
3324 F_GFX3D( 48000000, pll8, 1, 8),
3325 F_GFX3D( 54857000, pll8, 1, 7),
3326 F_GFX3D( 64000000, pll8, 1, 6),
3327 F_GFX3D( 76800000, pll8, 1, 5),
3328 F_GFX3D( 96000000, pll8, 1, 4),
3329 F_GFX3D(128000000, pll8, 1, 3),
3330 F_GFX3D(145455000, pll2, 2, 11),
3331 F_GFX3D(160000000, pll2, 1, 5),
3332 F_GFX3D(177778000, pll2, 2, 9),
3333 F_GFX3D(200000000, pll2, 1, 4),
3334 F_GFX3D(228571000, pll2, 2, 7),
3335 F_GFX3D(266667000, pll2, 1, 3),
Tianyi Gou0c50fe32011-10-19 15:50:35 -07003336 F_GFX3D(325000000, pll15, 1, 3),
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003337 F_GFX3D(400000000, pll2, 1, 2),
Tianyi Gou41515e22011-09-01 19:37:43 -07003338 F_END
3339};
3340
Tianyi Goue3d4f542012-03-15 17:06:45 -07003341static struct clk_freq_tbl clk_tbl_gfx3d_8930[] = {
3342 F_GFX3D( 0, gnd, 0, 0),
3343 F_GFX3D( 27000000, pxo, 0, 0),
3344 F_GFX3D( 48000000, pll8, 1, 8),
3345 F_GFX3D( 54857000, pll8, 1, 7),
3346 F_GFX3D( 64000000, pll8, 1, 6),
3347 F_GFX3D( 76800000, pll8, 1, 5),
3348 F_GFX3D( 96000000, pll8, 1, 4),
3349 F_GFX3D(128000000, pll8, 1, 3),
3350 F_GFX3D(145455000, pll2, 2, 11),
3351 F_GFX3D(160000000, pll2, 1, 5),
3352 F_GFX3D(177778000, pll2, 2, 9),
3353 F_GFX3D(200000000, pll2, 1, 4),
3354 F_GFX3D(228571000, pll2, 2, 7),
3355 F_GFX3D(266667000, pll2, 1, 3),
3356 F_GFX3D(300000000, pll3, 1, 4),
3357 F_GFX3D(320000000, pll2, 2, 5),
3358 F_GFX3D(400000000, pll2, 1, 2),
3359 F_GFX3D(450000000, pll15, 1, 2),
3360 F_END
3361};
3362
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003363static unsigned long fmax_gfx3d_8064[MAX_VDD_LEVELS] __initdata = {
3364 [VDD_DIG_LOW] = 128000000,
3365 [VDD_DIG_NOMINAL] = 325000000,
3366 [VDD_DIG_HIGH] = 400000000
3367};
3368
Tianyi Goue3d4f542012-03-15 17:06:45 -07003369static unsigned long fmax_gfx3d_8930[MAX_VDD_LEVELS] __initdata = {
3370 [VDD_DIG_LOW] = 128000000,
3371 [VDD_DIG_NOMINAL] = 320000000,
3372 [VDD_DIG_HIGH] = 450000000
3373};
3374
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003375static struct bank_masks bmnd_info_gfx3d = {
3376 .bank_sel_mask = BIT(11),
3377 .bank0_mask = {
3378 .md_reg = GFX3D_MD0_REG,
3379 .ns_mask = BM(21, 18) | BM(5, 3),
3380 .rst_mask = BIT(23),
3381 .mnd_en_mask = BIT(8),
3382 .mode_mask = BM(10, 9),
3383 },
3384 .bank1_mask = {
3385 .md_reg = GFX3D_MD1_REG,
3386 .ns_mask = BM(17, 14) | BM(2, 0),
3387 .rst_mask = BIT(22),
3388 .mnd_en_mask = BIT(5),
3389 .mode_mask = BM(7, 6),
3390 },
3391};
3392
3393static struct rcg_clk gfx3d_clk = {
3394 .b = {
3395 .ctl_reg = GFX3D_CC_REG,
3396 .en_mask = BIT(0),
3397 .reset_reg = SW_RESET_CORE_REG,
3398 .reset_mask = BIT(12),
3399 .halt_reg = DBG_BUS_VEC_A_REG,
3400 .halt_bit = 4,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003401 .retain_reg = GFX3D_CC_REG,
3402 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003403 },
3404 .ns_reg = GFX3D_NS_REG,
3405 .root_en_mask = BIT(2),
3406 .set_rate = set_rate_mnd_banked,
Tianyi Gou41515e22011-09-01 19:37:43 -07003407 .freq_tbl = clk_tbl_gfx3d_8960,
Stephen Boydc78d9a72011-07-20 00:46:24 -07003408 .bank_info = &bmnd_info_gfx3d,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003409 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003410 .c = {
3411 .dbg_name = "gfx3d_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003412 .ops = &clk_ops_rcg_8960,
Tianyi Gou3022dfd2012-01-25 15:50:05 -08003413 VDD_DIG_FMAX_MAP3(LOW, 128000000, NOMINAL, 300000000,
3414 HIGH, 400000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003415 CLK_INIT(gfx3d_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07003416 .depends = &gmem_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003417 },
3418};
3419
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003420#define F_VCAP(f, s, m, n) \
Tianyi Gou621f8742011-09-01 21:45:01 -07003421 { \
3422 .freq_hz = f, \
3423 .src_clk = &s##_clk.c, \
3424 .md_val = MD4(4, m, 0, n), \
3425 .ns_val = NS_MND_BANKED4(18, 14, n, m, 3, 0, s##_to_mm_mux), \
3426 .ctl_val = CC_BANKED(9, 6, n), \
Tianyi Gou621f8742011-09-01 21:45:01 -07003427 }
3428
3429static struct clk_freq_tbl clk_tbl_vcap[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003430 F_VCAP( 0, gnd, 0, 0),
3431 F_VCAP( 27000000, pxo, 0, 0),
3432 F_VCAP( 54860000, pll8, 1, 7),
3433 F_VCAP( 64000000, pll8, 1, 6),
3434 F_VCAP( 76800000, pll8, 1, 5),
3435 F_VCAP(128000000, pll8, 1, 3),
3436 F_VCAP(160000000, pll2, 1, 5),
3437 F_VCAP(200000000, pll2, 1, 4),
Tianyi Gou621f8742011-09-01 21:45:01 -07003438 F_END
3439};
3440
3441static struct bank_masks bmnd_info_vcap = {
3442 .bank_sel_mask = BIT(11),
3443 .bank0_mask = {
3444 .md_reg = VCAP_MD0_REG,
3445 .ns_mask = BM(21, 18) | BM(5, 3),
3446 .rst_mask = BIT(23),
3447 .mnd_en_mask = BIT(8),
3448 .mode_mask = BM(10, 9),
3449 },
3450 .bank1_mask = {
3451 .md_reg = VCAP_MD1_REG,
3452 .ns_mask = BM(17, 14) | BM(2, 0),
3453 .rst_mask = BIT(22),
3454 .mnd_en_mask = BIT(5),
3455 .mode_mask = BM(7, 6),
3456 },
3457};
3458
3459static struct rcg_clk vcap_clk = {
3460 .b = {
3461 .ctl_reg = VCAP_CC_REG,
3462 .en_mask = BIT(0),
3463 .halt_reg = DBG_BUS_VEC_J_REG,
3464 .halt_bit = 15,
3465 },
3466 .ns_reg = VCAP_NS_REG,
3467 .root_en_mask = BIT(2),
3468 .set_rate = set_rate_mnd_banked,
3469 .freq_tbl = clk_tbl_vcap,
3470 .bank_info = &bmnd_info_vcap,
3471 .current_freq = &rcg_dummy_freq,
3472 .c = {
3473 .dbg_name = "vcap_clk",
3474 .ops = &clk_ops_rcg_8960,
3475 .depends = &vcap_axi_clk.c,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003476 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
Tianyi Gou621f8742011-09-01 21:45:01 -07003477 CLK_INIT(vcap_clk.c),
3478 },
3479};
3480
3481static struct branch_clk vcap_npl_clk = {
3482 .b = {
3483 .ctl_reg = VCAP_CC_REG,
3484 .en_mask = BIT(13),
3485 .halt_reg = DBG_BUS_VEC_J_REG,
3486 .halt_bit = 25,
3487 },
3488 .parent = &vcap_clk.c,
3489 .c = {
3490 .dbg_name = "vcap_npl_clk",
3491 .ops = &clk_ops_branch,
3492 CLK_INIT(vcap_npl_clk.c),
3493 },
3494};
3495
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003496#define F_IJPEG(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003497 { \
3498 .freq_hz = f, \
3499 .src_clk = &s##_clk.c, \
3500 .md_val = MD8(8, m, 0, n), \
3501 .ns_val = NS_MM(23, 16, n, m, 15, 12, d, 2, 0, s##_to_mm_mux), \
3502 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003503 }
Tianyi Gou41515e22011-09-01 19:37:43 -07003504
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003505static struct clk_freq_tbl clk_tbl_ijpeg[] = {
3506 F_IJPEG( 0, gnd, 1, 0, 0),
3507 F_IJPEG( 27000000, pxo, 1, 0, 0),
3508 F_IJPEG( 36570000, pll8, 1, 2, 21),
3509 F_IJPEG( 54860000, pll8, 7, 0, 0),
3510 F_IJPEG( 96000000, pll8, 4, 0, 0),
3511 F_IJPEG(109710000, pll8, 1, 2, 7),
3512 F_IJPEG(128000000, pll8, 3, 0, 0),
3513 F_IJPEG(153600000, pll8, 1, 2, 5),
3514 F_IJPEG(200000000, pll2, 4, 0, 0),
3515 F_IJPEG(228571000, pll2, 1, 2, 7),
3516 F_IJPEG(266667000, pll2, 1, 1, 3),
3517 F_IJPEG(320000000, pll2, 1, 2, 5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003518 F_END
3519};
3520
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003521static unsigned long fmax_ijpeg_8064[MAX_VDD_LEVELS] __initdata = {
3522 [VDD_DIG_LOW] = 128000000,
3523 [VDD_DIG_NOMINAL] = 266667000,
3524 [VDD_DIG_HIGH] = 320000000
Tianyi Gou41515e22011-09-01 19:37:43 -07003525};
3526
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003527static struct rcg_clk ijpeg_clk = {
3528 .b = {
3529 .ctl_reg = IJPEG_CC_REG,
3530 .en_mask = BIT(0),
3531 .reset_reg = SW_RESET_CORE_REG,
3532 .reset_mask = BIT(9),
3533 .halt_reg = DBG_BUS_VEC_A_REG,
3534 .halt_bit = 24,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003535 .retain_reg = IJPEG_CC_REG,
3536 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003537 },
3538 .ns_reg = IJPEG_NS_REG,
3539 .md_reg = IJPEG_MD_REG,
3540 .root_en_mask = BIT(2),
3541 .ns_mask = (BM(23, 16) | BM(15, 12) | BM(2, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08003542 .mnd_en_mask = BIT(5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003543 .ctl_mask = BM(7, 6),
3544 .set_rate = set_rate_mnd,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003545 .freq_tbl = clk_tbl_ijpeg,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003546 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003547 .c = {
3548 .dbg_name = "ijpeg_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003549 .ops = &clk_ops_rcg_8960,
Tianyi Gou3022dfd2012-01-25 15:50:05 -08003550 VDD_DIG_FMAX_MAP3(LOW, 110000000, NOMINAL, 266667000,
3551 HIGH, 320000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003552 CLK_INIT(ijpeg_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07003553 .depends = &ijpeg_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003554 },
3555};
3556
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003557#define F_JPEGD(f, s, d) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003558 { \
3559 .freq_hz = f, \
3560 .src_clk = &s##_clk.c, \
3561 .ns_val = NS_DIVSRC(15, 12, d, 2, 0, s##_to_mm_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003562 }
3563static struct clk_freq_tbl clk_tbl_jpegd[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003564 F_JPEGD( 0, gnd, 1),
3565 F_JPEGD( 64000000, pll8, 6),
3566 F_JPEGD( 76800000, pll8, 5),
3567 F_JPEGD( 96000000, pll8, 4),
3568 F_JPEGD(160000000, pll2, 5),
3569 F_JPEGD(200000000, pll2, 4),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003570 F_END
3571};
3572
3573static struct rcg_clk jpegd_clk = {
3574 .b = {
3575 .ctl_reg = JPEGD_CC_REG,
3576 .en_mask = BIT(0),
3577 .reset_reg = SW_RESET_CORE_REG,
3578 .reset_mask = BIT(19),
3579 .halt_reg = DBG_BUS_VEC_A_REG,
3580 .halt_bit = 19,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003581 .retain_reg = JPEGD_CC_REG,
3582 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003583 },
3584 .ns_reg = JPEGD_NS_REG,
3585 .root_en_mask = BIT(2),
3586 .ns_mask = (BM(15, 12) | BM(2, 0)),
3587 .set_rate = set_rate_nop,
3588 .freq_tbl = clk_tbl_jpegd,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003589 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003590 .c = {
3591 .dbg_name = "jpegd_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003592 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003593 VDD_DIG_FMAX_MAP2(LOW, 96000000, NOMINAL, 200000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003594 CLK_INIT(jpegd_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07003595 .depends = &jpegd_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003596 },
3597};
3598
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003599#define F_MDP(f, s, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003600 { \
3601 .freq_hz = f, \
3602 .src_clk = &s##_clk.c, \
3603 .md_val = MD8(8, m, 0, n), \
3604 .ns_val = NS_MND_BANKED8(22, 14, n, m, 3, 0, s##_to_mm_mux), \
3605 .ctl_val = CC_BANKED(9, 6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003606 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003607static struct clk_freq_tbl clk_tbl_mdp[] = {
3608 F_MDP( 0, gnd, 0, 0),
3609 F_MDP( 9600000, pll8, 1, 40),
3610 F_MDP( 13710000, pll8, 1, 28),
3611 F_MDP( 27000000, pxo, 0, 0),
3612 F_MDP( 29540000, pll8, 1, 13),
3613 F_MDP( 34910000, pll8, 1, 11),
3614 F_MDP( 38400000, pll8, 1, 10),
3615 F_MDP( 59080000, pll8, 2, 13),
3616 F_MDP( 76800000, pll8, 1, 5),
3617 F_MDP( 85330000, pll8, 2, 9),
3618 F_MDP( 96000000, pll8, 1, 4),
3619 F_MDP(128000000, pll8, 1, 3),
3620 F_MDP(160000000, pll2, 1, 5),
3621 F_MDP(177780000, pll2, 2, 9),
3622 F_MDP(200000000, pll2, 1, 4),
3623 F_MDP(266667000, pll2, 1, 3),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003624 F_END
3625};
3626
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003627static unsigned long fmax_mdp_8064[MAX_VDD_LEVELS] __initdata = {
3628 [VDD_DIG_LOW] = 128000000,
3629 [VDD_DIG_NOMINAL] = 266667000
Tianyi Gou621f8742011-09-01 21:45:01 -07003630};
3631
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003632static struct bank_masks bmnd_info_mdp = {
3633 .bank_sel_mask = BIT(11),
3634 .bank0_mask = {
3635 .md_reg = MDP_MD0_REG,
3636 .ns_mask = BM(29, 22) | BM(5, 3),
3637 .rst_mask = BIT(31),
3638 .mnd_en_mask = BIT(8),
3639 .mode_mask = BM(10, 9),
3640 },
3641 .bank1_mask = {
3642 .md_reg = MDP_MD1_REG,
3643 .ns_mask = BM(21, 14) | BM(2, 0),
3644 .rst_mask = BIT(30),
3645 .mnd_en_mask = BIT(5),
3646 .mode_mask = BM(7, 6),
3647 },
3648};
3649
3650static struct rcg_clk mdp_clk = {
3651 .b = {
3652 .ctl_reg = MDP_CC_REG,
3653 .en_mask = BIT(0),
3654 .reset_reg = SW_RESET_CORE_REG,
3655 .reset_mask = BIT(21),
3656 .halt_reg = DBG_BUS_VEC_C_REG,
3657 .halt_bit = 10,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003658 .retain_reg = MDP_CC_REG,
3659 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003660 },
3661 .ns_reg = MDP_NS_REG,
3662 .root_en_mask = BIT(2),
3663 .set_rate = set_rate_mnd_banked,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003664 .freq_tbl = clk_tbl_mdp,
Stephen Boydc78d9a72011-07-20 00:46:24 -07003665 .bank_info = &bmnd_info_mdp,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003666 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003667 .c = {
3668 .dbg_name = "mdp_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003669 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003670 VDD_DIG_FMAX_MAP2(LOW, 96000000, NOMINAL, 200000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003671 CLK_INIT(mdp_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07003672 .depends = &mdp_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003673 },
3674};
3675
3676static struct branch_clk lut_mdp_clk = {
3677 .b = {
3678 .ctl_reg = MDP_LUT_CC_REG,
3679 .en_mask = BIT(0),
3680 .halt_reg = DBG_BUS_VEC_I_REG,
3681 .halt_bit = 13,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003682 .retain_reg = MDP_LUT_CC_REG,
3683 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003684 },
3685 .parent = &mdp_clk.c,
3686 .c = {
3687 .dbg_name = "lut_mdp_clk",
3688 .ops = &clk_ops_branch,
3689 CLK_INIT(lut_mdp_clk.c),
3690 },
3691};
3692
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003693#define F_MDP_VSYNC(f, s) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003694 { \
3695 .freq_hz = f, \
3696 .src_clk = &s##_clk.c, \
3697 .ns_val = NS_SRC_SEL(13, 13, s##_to_bb_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003698 }
3699static struct clk_freq_tbl clk_tbl_mdp_vsync[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003700 F_MDP_VSYNC(27000000, pxo),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003701 F_END
3702};
3703
3704static struct rcg_clk mdp_vsync_clk = {
3705 .b = {
3706 .ctl_reg = MISC_CC_REG,
3707 .en_mask = BIT(6),
3708 .reset_reg = SW_RESET_CORE_REG,
3709 .reset_mask = BIT(3),
3710 .halt_reg = DBG_BUS_VEC_B_REG,
3711 .halt_bit = 22,
3712 },
3713 .ns_reg = MISC_CC2_REG,
3714 .ns_mask = BIT(13),
3715 .set_rate = set_rate_nop,
3716 .freq_tbl = clk_tbl_mdp_vsync,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003717 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003718 .c = {
3719 .dbg_name = "mdp_vsync_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003720 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003721 VDD_DIG_FMAX_MAP1(LOW, 27000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003722 CLK_INIT(mdp_vsync_clk.c),
3723 },
3724};
3725
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003726#define F_ROT(f, s, d) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003727 { \
3728 .freq_hz = f, \
3729 .src_clk = &s##_clk.c, \
3730 .ns_val = NS_DIVSRC_BANKED(29, 26, 25, 22, d, \
3731 21, 19, 18, 16, s##_to_mm_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003732 }
3733static struct clk_freq_tbl clk_tbl_rot[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003734 F_ROT( 0, gnd, 1),
3735 F_ROT( 27000000, pxo, 1),
3736 F_ROT( 29540000, pll8, 13),
3737 F_ROT( 32000000, pll8, 12),
3738 F_ROT( 38400000, pll8, 10),
3739 F_ROT( 48000000, pll8, 8),
3740 F_ROT( 54860000, pll8, 7),
3741 F_ROT( 64000000, pll8, 6),
3742 F_ROT( 76800000, pll8, 5),
3743 F_ROT( 96000000, pll8, 4),
3744 F_ROT(100000000, pll2, 8),
3745 F_ROT(114290000, pll2, 7),
3746 F_ROT(133330000, pll2, 6),
3747 F_ROT(160000000, pll2, 5),
3748 F_ROT(200000000, pll2, 4),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003749 F_END
3750};
3751
3752static struct bank_masks bdiv_info_rot = {
3753 .bank_sel_mask = BIT(30),
3754 .bank0_mask = {
3755 .ns_mask = BM(25, 22) | BM(18, 16),
3756 },
3757 .bank1_mask = {
3758 .ns_mask = BM(29, 26) | BM(21, 19),
3759 },
3760};
3761
3762static struct rcg_clk rot_clk = {
3763 .b = {
3764 .ctl_reg = ROT_CC_REG,
3765 .en_mask = BIT(0),
3766 .reset_reg = SW_RESET_CORE_REG,
3767 .reset_mask = BIT(2),
3768 .halt_reg = DBG_BUS_VEC_C_REG,
3769 .halt_bit = 15,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003770 .retain_reg = ROT_CC_REG,
3771 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003772 },
3773 .ns_reg = ROT_NS_REG,
3774 .root_en_mask = BIT(2),
3775 .set_rate = set_rate_div_banked,
3776 .freq_tbl = clk_tbl_rot,
Stephen Boydc78d9a72011-07-20 00:46:24 -07003777 .bank_info = &bdiv_info_rot,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003778 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003779 .c = {
3780 .dbg_name = "rot_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003781 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003782 VDD_DIG_FMAX_MAP2(LOW, 96000000, NOMINAL, 200000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003783 CLK_INIT(rot_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07003784 .depends = &rot_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003785 },
3786};
3787
3788static int hdmi_pll_clk_enable(struct clk *clk)
3789{
3790 int ret;
3791 unsigned long flags;
3792 spin_lock_irqsave(&local_clock_reg_lock, flags);
3793 ret = hdmi_pll_enable();
3794 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
3795 return ret;
3796}
3797
3798static void hdmi_pll_clk_disable(struct clk *clk)
3799{
3800 unsigned long flags;
3801 spin_lock_irqsave(&local_clock_reg_lock, flags);
3802 hdmi_pll_disable();
3803 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
3804}
3805
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07003806static unsigned long hdmi_pll_clk_get_rate(struct clk *clk)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003807{
3808 return hdmi_pll_get_rate();
3809}
3810
Stephen Boyd5b35dee2011-09-21 12:17:38 -07003811static struct clk *hdmi_pll_clk_get_parent(struct clk *clk)
3812{
3813 return &pxo_clk.c;
3814}
3815
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003816static struct clk_ops clk_ops_hdmi_pll = {
3817 .enable = hdmi_pll_clk_enable,
3818 .disable = hdmi_pll_clk_disable,
3819 .get_rate = hdmi_pll_clk_get_rate,
3820 .is_local = local_clk_is_local,
Stephen Boyd5b35dee2011-09-21 12:17:38 -07003821 .get_parent = hdmi_pll_clk_get_parent,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003822};
3823
3824static struct clk hdmi_pll_clk = {
3825 .dbg_name = "hdmi_pll_clk",
3826 .ops = &clk_ops_hdmi_pll,
3827 CLK_INIT(hdmi_pll_clk),
3828};
3829
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003830#define F_TV_GND(f, s, p_r, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003831 { \
3832 .freq_hz = f, \
3833 .src_clk = &s##_clk.c, \
3834 .md_val = MD8(8, m, 0, n), \
3835 .ns_val = NS_MM(23, 16, n, m, 15, 14, d, 2, 0, s##_to_mm_mux), \
3836 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003837 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003838#define F_TV(f, s, p_r, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003839 { \
3840 .freq_hz = f, \
3841 .src_clk = &s##_clk, \
3842 .md_val = MD8(8, m, 0, n), \
3843 .ns_val = NS_MM(23, 16, n, m, 15, 14, d, 2, 0, s##_to_mm_mux), \
3844 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003845 .extra_freq_data = (void *)p_r, \
3846 }
3847/* Switching TV freqs requires PLL reconfiguration. */
3848static struct clk_freq_tbl clk_tbl_tv[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003849 F_TV_GND( 0, gnd, 0, 1, 0, 0),
3850 F_TV( 25200000, hdmi_pll, 25200000, 1, 0, 0),
3851 F_TV( 27000000, hdmi_pll, 27000000, 1, 0, 0),
3852 F_TV( 27030000, hdmi_pll, 27030000, 1, 0, 0),
3853 F_TV( 74250000, hdmi_pll, 74250000, 1, 0, 0),
3854 F_TV(148500000, hdmi_pll, 148500000, 1, 0, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003855 F_END
3856};
3857
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003858static unsigned long fmax_tv_src_8064[MAX_VDD_LEVELS] __initdata = {
3859 [VDD_DIG_LOW] = 74250000,
3860 [VDD_DIG_NOMINAL] = 149000000
3861};
3862
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003863/*
3864 * Unlike other clocks, the TV rate is adjusted through PLL
3865 * re-programming. It is also routed through an MND divider.
3866 */
3867void set_rate_tv(struct rcg_clk *clk, struct clk_freq_tbl *nf)
3868{
3869 unsigned long pll_rate = (unsigned long)nf->extra_freq_data;
3870 if (pll_rate)
3871 hdmi_pll_set_rate(pll_rate);
3872 set_rate_mnd(clk, nf);
3873}
3874
3875static struct rcg_clk tv_src_clk = {
3876 .ns_reg = TV_NS_REG,
3877 .b = {
3878 .ctl_reg = TV_CC_REG,
3879 .halt_check = NOCHECK,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003880 .retain_reg = TV_CC_REG,
3881 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003882 },
3883 .md_reg = TV_MD_REG,
3884 .root_en_mask = BIT(2),
3885 .ns_mask = (BM(23, 16) | BM(15, 14) | BM(2, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08003886 .mnd_en_mask = BIT(5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003887 .ctl_mask = BM(7, 6),
3888 .set_rate = set_rate_tv,
3889 .freq_tbl = clk_tbl_tv,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003890 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003891 .c = {
3892 .dbg_name = "tv_src_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003893 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003894 VDD_DIG_FMAX_MAP2(LOW, 27030000, NOMINAL, 149000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003895 CLK_INIT(tv_src_clk.c),
3896 },
3897};
3898
Tianyi Gou51918802012-01-26 14:05:43 -08003899static struct cdiv_clk tv_src_div_clk = {
3900 .b = {
3901 .ctl_reg = TV_NS_REG,
3902 .halt_check = NOCHECK,
3903 },
3904 .ns_reg = TV_NS_REG,
3905 .div_offset = 6,
3906 .max_div = 2,
3907 .c = {
3908 .dbg_name = "tv_src_div_clk",
3909 .ops = &clk_ops_cdiv,
3910 CLK_INIT(tv_src_div_clk.c),
3911 },
3912};
3913
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003914static struct branch_clk tv_enc_clk = {
3915 .b = {
3916 .ctl_reg = TV_CC_REG,
3917 .en_mask = BIT(8),
3918 .reset_reg = SW_RESET_CORE_REG,
3919 .reset_mask = BIT(0),
3920 .halt_reg = DBG_BUS_VEC_D_REG,
3921 .halt_bit = 9,
3922 },
3923 .parent = &tv_src_clk.c,
3924 .c = {
3925 .dbg_name = "tv_enc_clk",
3926 .ops = &clk_ops_branch,
3927 CLK_INIT(tv_enc_clk.c),
3928 },
3929};
3930
3931static struct branch_clk tv_dac_clk = {
3932 .b = {
3933 .ctl_reg = TV_CC_REG,
3934 .en_mask = BIT(10),
3935 .halt_reg = DBG_BUS_VEC_D_REG,
3936 .halt_bit = 10,
3937 },
3938 .parent = &tv_src_clk.c,
3939 .c = {
3940 .dbg_name = "tv_dac_clk",
3941 .ops = &clk_ops_branch,
3942 CLK_INIT(tv_dac_clk.c),
3943 },
3944};
3945
3946static struct branch_clk mdp_tv_clk = {
3947 .b = {
3948 .ctl_reg = TV_CC_REG,
3949 .en_mask = BIT(0),
3950 .reset_reg = SW_RESET_CORE_REG,
3951 .reset_mask = BIT(4),
3952 .halt_reg = DBG_BUS_VEC_D_REG,
3953 .halt_bit = 12,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003954 .retain_reg = TV_CC2_REG,
3955 .retain_mask = BIT(10),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003956 },
3957 .parent = &tv_src_clk.c,
3958 .c = {
3959 .dbg_name = "mdp_tv_clk",
3960 .ops = &clk_ops_branch,
3961 CLK_INIT(mdp_tv_clk.c),
3962 },
3963};
3964
3965static struct branch_clk hdmi_tv_clk = {
3966 .b = {
3967 .ctl_reg = TV_CC_REG,
3968 .en_mask = BIT(12),
3969 .reset_reg = SW_RESET_CORE_REG,
3970 .reset_mask = BIT(1),
3971 .halt_reg = DBG_BUS_VEC_D_REG,
3972 .halt_bit = 11,
3973 },
3974 .parent = &tv_src_clk.c,
3975 .c = {
3976 .dbg_name = "hdmi_tv_clk",
3977 .ops = &clk_ops_branch,
3978 CLK_INIT(hdmi_tv_clk.c),
3979 },
3980};
3981
Tianyi Gou51918802012-01-26 14:05:43 -08003982static struct branch_clk rgb_tv_clk = {
3983 .b = {
3984 .ctl_reg = TV_CC2_REG,
3985 .en_mask = BIT(14),
3986 .halt_reg = DBG_BUS_VEC_J_REG,
3987 .halt_bit = 27,
3988 },
3989 .parent = &tv_src_clk.c,
3990 .c = {
3991 .dbg_name = "rgb_tv_clk",
3992 .ops = &clk_ops_branch,
3993 CLK_INIT(rgb_tv_clk.c),
3994 },
3995};
3996
3997static struct branch_clk npl_tv_clk = {
3998 .b = {
3999 .ctl_reg = TV_CC2_REG,
4000 .en_mask = BIT(16),
4001 .halt_reg = DBG_BUS_VEC_J_REG,
4002 .halt_bit = 26,
4003 },
4004 .parent = &tv_src_clk.c,
4005 .c = {
4006 .dbg_name = "npl_tv_clk",
4007 .ops = &clk_ops_branch,
4008 CLK_INIT(npl_tv_clk.c),
4009 },
4010};
4011
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004012static struct branch_clk hdmi_app_clk = {
4013 .b = {
4014 .ctl_reg = MISC_CC2_REG,
4015 .en_mask = BIT(11),
4016 .reset_reg = SW_RESET_CORE_REG,
4017 .reset_mask = BIT(11),
4018 .halt_reg = DBG_BUS_VEC_B_REG,
4019 .halt_bit = 25,
4020 },
4021 .c = {
4022 .dbg_name = "hdmi_app_clk",
4023 .ops = &clk_ops_branch,
4024 CLK_INIT(hdmi_app_clk.c),
4025 },
4026};
4027
4028static struct bank_masks bmnd_info_vcodec = {
4029 .bank_sel_mask = BIT(13),
4030 .bank0_mask = {
4031 .md_reg = VCODEC_MD0_REG,
4032 .ns_mask = BM(18, 11) | BM(2, 0),
4033 .rst_mask = BIT(31),
4034 .mnd_en_mask = BIT(5),
4035 .mode_mask = BM(7, 6),
4036 },
4037 .bank1_mask = {
4038 .md_reg = VCODEC_MD1_REG,
4039 .ns_mask = BM(26, 19) | BM(29, 27),
4040 .rst_mask = BIT(30),
4041 .mnd_en_mask = BIT(10),
4042 .mode_mask = BM(12, 11),
4043 },
4044};
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004045#define F_VCODEC(f, s, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004046 { \
4047 .freq_hz = f, \
4048 .src_clk = &s##_clk.c, \
4049 .md_val = MD8(8, m, 0, n), \
4050 .ns_val = NS_MND_BANKED8(11, 19, n, m, 0, 27, s##_to_mm_mux), \
4051 .ctl_val = CC_BANKED(6, 11, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004052 }
4053static struct clk_freq_tbl clk_tbl_vcodec[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004054 F_VCODEC( 0, gnd, 0, 0),
4055 F_VCODEC( 27000000, pxo, 0, 0),
4056 F_VCODEC( 32000000, pll8, 1, 12),
4057 F_VCODEC( 48000000, pll8, 1, 8),
4058 F_VCODEC( 54860000, pll8, 1, 7),
4059 F_VCODEC( 96000000, pll8, 1, 4),
4060 F_VCODEC(133330000, pll2, 1, 6),
4061 F_VCODEC(200000000, pll2, 1, 4),
4062 F_VCODEC(228570000, pll2, 2, 7),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004063 F_END
4064};
4065
4066static struct rcg_clk vcodec_clk = {
4067 .b = {
4068 .ctl_reg = VCODEC_CC_REG,
4069 .en_mask = BIT(0),
4070 .reset_reg = SW_RESET_CORE_REG,
4071 .reset_mask = BIT(6),
4072 .halt_reg = DBG_BUS_VEC_C_REG,
4073 .halt_bit = 29,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08004074 .retain_reg = VCODEC_CC_REG,
4075 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004076 },
4077 .ns_reg = VCODEC_NS_REG,
4078 .root_en_mask = BIT(2),
4079 .set_rate = set_rate_mnd_banked,
Stephen Boydc78d9a72011-07-20 00:46:24 -07004080 .bank_info = &bmnd_info_vcodec,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004081 .freq_tbl = clk_tbl_vcodec,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004082 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004083 .c = {
4084 .dbg_name = "vcodec_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004085 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004086 VDD_DIG_FMAX_MAP3(LOW, 100000000, NOMINAL, 200000000,
4087 HIGH, 228571000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004088 CLK_INIT(vcodec_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07004089 .depends = &vcodec_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004090 },
4091};
4092
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004093#define F_VPE(f, s, d) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004094 { \
4095 .freq_hz = f, \
4096 .src_clk = &s##_clk.c, \
4097 .ns_val = NS_DIVSRC(15, 12, d, 2, 0, s##_to_mm_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004098 }
4099static struct clk_freq_tbl clk_tbl_vpe[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004100 F_VPE( 0, gnd, 1),
4101 F_VPE( 27000000, pxo, 1),
4102 F_VPE( 34909000, pll8, 11),
4103 F_VPE( 38400000, pll8, 10),
4104 F_VPE( 64000000, pll8, 6),
4105 F_VPE( 76800000, pll8, 5),
4106 F_VPE( 96000000, pll8, 4),
4107 F_VPE(100000000, pll2, 8),
4108 F_VPE(160000000, pll2, 5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004109 F_END
4110};
4111
4112static struct rcg_clk vpe_clk = {
4113 .b = {
4114 .ctl_reg = VPE_CC_REG,
4115 .en_mask = BIT(0),
4116 .reset_reg = SW_RESET_CORE_REG,
4117 .reset_mask = BIT(17),
4118 .halt_reg = DBG_BUS_VEC_A_REG,
4119 .halt_bit = 28,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08004120 .retain_reg = VPE_CC_REG,
4121 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004122 },
4123 .ns_reg = VPE_NS_REG,
4124 .root_en_mask = BIT(2),
4125 .ns_mask = (BM(15, 12) | BM(2, 0)),
4126 .set_rate = set_rate_nop,
4127 .freq_tbl = clk_tbl_vpe,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004128 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004129 .c = {
4130 .dbg_name = "vpe_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004131 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004132 VDD_DIG_FMAX_MAP2(LOW, 76800000, NOMINAL, 160000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004133 CLK_INIT(vpe_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07004134 .depends = &vpe_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004135 },
4136};
4137
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004138#define F_VFE(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004139 { \
4140 .freq_hz = f, \
4141 .src_clk = &s##_clk.c, \
4142 .md_val = MD8(8, m, 0, n), \
4143 .ns_val = NS_MM(23, 16, n, m, 11, 10, d, 2, 0, s##_to_mm_mux), \
4144 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004145 }
Tianyi Gou41515e22011-09-01 19:37:43 -07004146
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004147static struct clk_freq_tbl clk_tbl_vfe[] = {
4148 F_VFE( 0, gnd, 1, 0, 0),
4149 F_VFE( 13960000, pll8, 1, 2, 55),
4150 F_VFE( 27000000, pxo, 1, 0, 0),
4151 F_VFE( 36570000, pll8, 1, 2, 21),
4152 F_VFE( 38400000, pll8, 2, 1, 5),
4153 F_VFE( 45180000, pll8, 1, 2, 17),
4154 F_VFE( 48000000, pll8, 2, 1, 4),
4155 F_VFE( 54860000, pll8, 1, 1, 7),
4156 F_VFE( 64000000, pll8, 2, 1, 3),
4157 F_VFE( 76800000, pll8, 1, 1, 5),
4158 F_VFE( 96000000, pll8, 2, 1, 2),
4159 F_VFE(109710000, pll8, 1, 2, 7),
4160 F_VFE(128000000, pll8, 1, 1, 3),
4161 F_VFE(153600000, pll8, 1, 2, 5),
4162 F_VFE(200000000, pll2, 2, 1, 2),
4163 F_VFE(228570000, pll2, 1, 2, 7),
4164 F_VFE(266667000, pll2, 1, 1, 3),
4165 F_VFE(320000000, pll2, 1, 2, 5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004166 F_END
4167};
4168
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004169static unsigned long fmax_vfe_8064[MAX_VDD_LEVELS] __initdata = {
4170 [VDD_DIG_LOW] = 128000000,
4171 [VDD_DIG_NOMINAL] = 266667000,
4172 [VDD_DIG_HIGH] = 320000000
Tianyi Gou41515e22011-09-01 19:37:43 -07004173};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004174
4175static struct rcg_clk vfe_clk = {
4176 .b = {
4177 .ctl_reg = VFE_CC_REG,
4178 .reset_reg = SW_RESET_CORE_REG,
4179 .reset_mask = BIT(15),
4180 .halt_reg = DBG_BUS_VEC_B_REG,
4181 .halt_bit = 6,
4182 .en_mask = BIT(0),
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08004183 .retain_reg = VFE_CC2_REG,
4184 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004185 },
4186 .ns_reg = VFE_NS_REG,
4187 .md_reg = VFE_MD_REG,
4188 .root_en_mask = BIT(2),
4189 .ns_mask = (BM(23, 16) | BM(11, 10) | BM(2, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08004190 .mnd_en_mask = BIT(5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004191 .ctl_mask = BM(7, 6),
4192 .set_rate = set_rate_mnd,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004193 .freq_tbl = clk_tbl_vfe,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004194 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004195 .c = {
4196 .dbg_name = "vfe_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004197 .ops = &clk_ops_rcg_8960,
Tianyi Gou3022dfd2012-01-25 15:50:05 -08004198 VDD_DIG_FMAX_MAP3(LOW, 110000000, NOMINAL, 266667000,
4199 HIGH, 320000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004200 CLK_INIT(vfe_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07004201 .depends = &vfe_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004202 },
4203};
4204
Matt Wagantallc23eee92011-08-16 23:06:52 -07004205static struct branch_clk csi_vfe_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004206 .b = {
4207 .ctl_reg = VFE_CC_REG,
4208 .en_mask = BIT(12),
4209 .reset_reg = SW_RESET_CORE_REG,
4210 .reset_mask = BIT(24),
4211 .halt_reg = DBG_BUS_VEC_B_REG,
4212 .halt_bit = 8,
4213 },
4214 .parent = &vfe_clk.c,
4215 .c = {
Matt Wagantallc23eee92011-08-16 23:06:52 -07004216 .dbg_name = "csi_vfe_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004217 .ops = &clk_ops_branch,
Matt Wagantallc23eee92011-08-16 23:06:52 -07004218 CLK_INIT(csi_vfe_clk.c),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004219 },
4220};
4221
4222/*
4223 * Low Power Audio Clocks
4224 */
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004225#define F_AIF_OSR(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004226 { \
4227 .freq_hz = f, \
4228 .src_clk = &s##_clk.c, \
4229 .md_val = MD8(8, m, 0, n), \
4230 .ns_val = NS(31, 24, n, m, 5, 4, 3, d, 2, 0, s##_to_lpa_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004231 }
4232static struct clk_freq_tbl clk_tbl_aif_osr[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004233 F_AIF_OSR( 0, gnd, 1, 0, 0),
4234 F_AIF_OSR( 512000, pll4, 4, 1, 192),
4235 F_AIF_OSR( 768000, pll4, 4, 1, 128),
4236 F_AIF_OSR( 1024000, pll4, 4, 1, 96),
4237 F_AIF_OSR( 1536000, pll4, 4, 1, 64),
4238 F_AIF_OSR( 2048000, pll4, 4, 1, 48),
4239 F_AIF_OSR( 3072000, pll4, 4, 1, 32),
4240 F_AIF_OSR( 4096000, pll4, 4, 1, 24),
4241 F_AIF_OSR( 6144000, pll4, 4, 1, 16),
4242 F_AIF_OSR( 8192000, pll4, 4, 1, 12),
4243 F_AIF_OSR(12288000, pll4, 4, 1, 8),
4244 F_AIF_OSR(24576000, pll4, 4, 1, 4),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004245 F_END
4246};
4247
4248#define CLK_AIF_OSR(i, ns, md, h_r) \
4249 struct rcg_clk i##_clk = { \
4250 .b = { \
4251 .ctl_reg = ns, \
4252 .en_mask = BIT(17), \
4253 .reset_reg = ns, \
4254 .reset_mask = BIT(19), \
4255 .halt_reg = h_r, \
4256 .halt_check = ENABLE, \
4257 .halt_bit = 1, \
4258 }, \
4259 .ns_reg = ns, \
4260 .md_reg = md, \
4261 .root_en_mask = BIT(9), \
4262 .ns_mask = (BM(31, 24) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08004263 .mnd_en_mask = BIT(8), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004264 .set_rate = set_rate_mnd, \
4265 .freq_tbl = clk_tbl_aif_osr, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004266 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004267 .c = { \
4268 .dbg_name = #i "_clk", \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004269 .ops = &clk_ops_rcg_8960, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004270 VDD_DIG_FMAX_MAP1(LOW, 24576000), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004271 CLK_INIT(i##_clk.c), \
4272 }, \
4273 }
4274#define CLK_AIF_OSR_DIV(i, ns, md, h_r) \
4275 struct rcg_clk i##_clk = { \
4276 .b = { \
4277 .ctl_reg = ns, \
4278 .en_mask = BIT(21), \
4279 .reset_reg = ns, \
4280 .reset_mask = BIT(23), \
4281 .halt_reg = h_r, \
4282 .halt_check = ENABLE, \
4283 .halt_bit = 1, \
4284 }, \
4285 .ns_reg = ns, \
4286 .md_reg = md, \
4287 .root_en_mask = BIT(9), \
4288 .ns_mask = (BM(31, 24) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08004289 .mnd_en_mask = BIT(8), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004290 .set_rate = set_rate_mnd, \
4291 .freq_tbl = clk_tbl_aif_osr, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004292 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004293 .c = { \
4294 .dbg_name = #i "_clk", \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004295 .ops = &clk_ops_rcg_8960, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004296 VDD_DIG_FMAX_MAP1(LOW, 24576000), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004297 CLK_INIT(i##_clk.c), \
4298 }, \
4299 }
4300
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004301#define CLK_AIF_BIT(i, ns, h_r) \
Stephen Boyd9fd19642011-11-16 11:11:09 -08004302 struct cdiv_clk i##_clk = { \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004303 .b = { \
4304 .ctl_reg = ns, \
4305 .en_mask = BIT(15), \
4306 .halt_reg = h_r, \
4307 .halt_check = DELAY, \
4308 }, \
4309 .ns_reg = ns, \
Stephen Boyd9fd19642011-11-16 11:11:09 -08004310 .ext_mask = BIT(14), \
4311 .div_offset = 10, \
4312 .max_div = 16, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004313 .c = { \
4314 .dbg_name = #i "_clk", \
Stephen Boyd9fd19642011-11-16 11:11:09 -08004315 .ops = &clk_ops_cdiv, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004316 CLK_INIT(i##_clk.c), \
4317 }, \
4318 }
4319
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004320#define CLK_AIF_BIT_DIV(i, ns, h_r) \
Stephen Boyd9fd19642011-11-16 11:11:09 -08004321 struct cdiv_clk i##_clk = { \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004322 .b = { \
4323 .ctl_reg = ns, \
4324 .en_mask = BIT(19), \
4325 .halt_reg = h_r, \
Stephen Boyd7bb9cf82012-01-25 18:09:01 -08004326 .halt_check = DELAY, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004327 }, \
4328 .ns_reg = ns, \
Stephen Boyd9fd19642011-11-16 11:11:09 -08004329 .ext_mask = BIT(18), \
4330 .div_offset = 10, \
4331 .max_div = 256, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004332 .c = { \
4333 .dbg_name = #i "_clk", \
Stephen Boyd9fd19642011-11-16 11:11:09 -08004334 .ops = &clk_ops_cdiv, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004335 CLK_INIT(i##_clk.c), \
4336 }, \
4337 }
4338
4339static CLK_AIF_OSR(mi2s_osr, LCC_MI2S_NS_REG, LCC_MI2S_MD_REG,
4340 LCC_MI2S_STATUS_REG);
4341static CLK_AIF_BIT(mi2s_bit, LCC_MI2S_NS_REG, LCC_MI2S_STATUS_REG);
4342
4343static CLK_AIF_OSR_DIV(codec_i2s_mic_osr, LCC_CODEC_I2S_MIC_NS_REG,
4344 LCC_CODEC_I2S_MIC_MD_REG, LCC_CODEC_I2S_MIC_STATUS_REG);
4345static CLK_AIF_BIT_DIV(codec_i2s_mic_bit, LCC_CODEC_I2S_MIC_NS_REG,
4346 LCC_CODEC_I2S_MIC_STATUS_REG);
4347
4348static CLK_AIF_OSR_DIV(spare_i2s_mic_osr, LCC_SPARE_I2S_MIC_NS_REG,
4349 LCC_SPARE_I2S_MIC_MD_REG, LCC_SPARE_I2S_MIC_STATUS_REG);
4350static CLK_AIF_BIT_DIV(spare_i2s_mic_bit, LCC_SPARE_I2S_MIC_NS_REG,
4351 LCC_SPARE_I2S_MIC_STATUS_REG);
4352
4353static CLK_AIF_OSR_DIV(codec_i2s_spkr_osr, LCC_CODEC_I2S_SPKR_NS_REG,
4354 LCC_CODEC_I2S_SPKR_MD_REG, LCC_CODEC_I2S_SPKR_STATUS_REG);
4355static CLK_AIF_BIT_DIV(codec_i2s_spkr_bit, LCC_CODEC_I2S_SPKR_NS_REG,
4356 LCC_CODEC_I2S_SPKR_STATUS_REG);
4357
4358static CLK_AIF_OSR_DIV(spare_i2s_spkr_osr, LCC_SPARE_I2S_SPKR_NS_REG,
4359 LCC_SPARE_I2S_SPKR_MD_REG, LCC_SPARE_I2S_SPKR_STATUS_REG);
4360static CLK_AIF_BIT_DIV(spare_i2s_spkr_bit, LCC_SPARE_I2S_SPKR_NS_REG,
4361 LCC_SPARE_I2S_SPKR_STATUS_REG);
4362
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004363#define F_PCM(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004364 { \
4365 .freq_hz = f, \
4366 .src_clk = &s##_clk.c, \
4367 .md_val = MD16(m, n), \
4368 .ns_val = NS(31, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_lpa_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004369 }
4370static struct clk_freq_tbl clk_tbl_pcm[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004371 F_PCM( 0, gnd, 1, 0, 0),
4372 F_PCM( 512000, pll4, 4, 1, 192),
4373 F_PCM( 768000, pll4, 4, 1, 128),
4374 F_PCM( 1024000, pll4, 4, 1, 96),
4375 F_PCM( 1536000, pll4, 4, 1, 64),
4376 F_PCM( 2048000, pll4, 4, 1, 48),
4377 F_PCM( 3072000, pll4, 4, 1, 32),
4378 F_PCM( 4096000, pll4, 4, 1, 24),
4379 F_PCM( 6144000, pll4, 4, 1, 16),
4380 F_PCM( 8192000, pll4, 4, 1, 12),
4381 F_PCM(12288000, pll4, 4, 1, 8),
4382 F_PCM(24576000, pll4, 4, 1, 4),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004383 F_END
4384};
4385
4386static struct rcg_clk pcm_clk = {
4387 .b = {
4388 .ctl_reg = LCC_PCM_NS_REG,
4389 .en_mask = BIT(11),
4390 .reset_reg = LCC_PCM_NS_REG,
4391 .reset_mask = BIT(13),
4392 .halt_reg = LCC_PCM_STATUS_REG,
4393 .halt_check = ENABLE,
4394 .halt_bit = 0,
4395 },
4396 .ns_reg = LCC_PCM_NS_REG,
4397 .md_reg = LCC_PCM_MD_REG,
4398 .root_en_mask = BIT(9),
4399 .ns_mask = (BM(31, 16) | BM(6, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08004400 .mnd_en_mask = BIT(8),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004401 .set_rate = set_rate_mnd,
4402 .freq_tbl = clk_tbl_pcm,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004403 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004404 .c = {
4405 .dbg_name = "pcm_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004406 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004407 VDD_DIG_FMAX_MAP1(LOW, 24576000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004408 CLK_INIT(pcm_clk.c),
4409 },
4410};
4411
4412static struct rcg_clk audio_slimbus_clk = {
4413 .b = {
4414 .ctl_reg = LCC_SLIMBUS_NS_REG,
4415 .en_mask = BIT(10),
4416 .reset_reg = LCC_AHBEX_BRANCH_CTL_REG,
4417 .reset_mask = BIT(5),
4418 .halt_reg = LCC_SLIMBUS_STATUS_REG,
4419 .halt_check = ENABLE,
4420 .halt_bit = 0,
4421 },
4422 .ns_reg = LCC_SLIMBUS_NS_REG,
4423 .md_reg = LCC_SLIMBUS_MD_REG,
4424 .root_en_mask = BIT(9),
4425 .ns_mask = (BM(31, 24) | BM(6, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08004426 .mnd_en_mask = BIT(8),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004427 .set_rate = set_rate_mnd,
4428 .freq_tbl = clk_tbl_aif_osr,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004429 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004430 .c = {
4431 .dbg_name = "audio_slimbus_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004432 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004433 VDD_DIG_FMAX_MAP1(LOW, 24576000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004434 CLK_INIT(audio_slimbus_clk.c),
4435 },
4436};
4437
4438static struct branch_clk sps_slimbus_clk = {
4439 .b = {
4440 .ctl_reg = LCC_SLIMBUS_NS_REG,
4441 .en_mask = BIT(12),
4442 .halt_reg = LCC_SLIMBUS_STATUS_REG,
4443 .halt_check = ENABLE,
4444 .halt_bit = 1,
4445 },
4446 .parent = &audio_slimbus_clk.c,
4447 .c = {
4448 .dbg_name = "sps_slimbus_clk",
4449 .ops = &clk_ops_branch,
4450 CLK_INIT(sps_slimbus_clk.c),
4451 },
4452};
4453
4454static struct branch_clk slimbus_xo_src_clk = {
4455 .b = {
4456 .ctl_reg = SLIMBUS_XO_SRC_CLK_CTL_REG,
4457 .en_mask = BIT(2),
4458 .halt_reg = CLK_HALT_DFAB_STATE_REG,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004459 .halt_bit = 28,
4460 },
4461 .parent = &sps_slimbus_clk.c,
4462 .c = {
4463 .dbg_name = "slimbus_xo_src_clk",
4464 .ops = &clk_ops_branch,
4465 CLK_INIT(slimbus_xo_src_clk.c),
4466 },
4467};
4468
Matt Wagantall735f01a2011-08-12 12:40:28 -07004469DEFINE_CLK_RPM(afab_clk, afab_a_clk, APPS_FABRIC, NULL);
4470DEFINE_CLK_RPM(cfpb_clk, cfpb_a_clk, CFPB, NULL);
4471DEFINE_CLK_RPM(dfab_clk, dfab_a_clk, DAYTONA_FABRIC, NULL);
4472DEFINE_CLK_RPM(ebi1_clk, ebi1_a_clk, EBI1, NULL);
4473DEFINE_CLK_RPM(mmfab_clk, mmfab_a_clk, MM_FABRIC, NULL);
4474DEFINE_CLK_RPM(mmfpb_clk, mmfpb_a_clk, MMFPB, NULL);
4475DEFINE_CLK_RPM(sfab_clk, sfab_a_clk, SYSTEM_FABRIC, NULL);
4476DEFINE_CLK_RPM(sfpb_clk, sfpb_a_clk, SFPB, NULL);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004477
Stephen Boydd7a143a2012-02-16 17:59:26 -08004478static DEFINE_CLK_VOTER(sfab_msmbus_a_clk, &sfab_a_clk.c);
4479static DEFINE_CLK_VOTER(sfab_tmr_a_clk, &sfab_a_clk.c);
4480
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004481static DEFINE_CLK_VOTER(dfab_dsps_clk, &dfab_clk.c);
4482static DEFINE_CLK_VOTER(dfab_usb_hs_clk, &dfab_clk.c);
Manu Gautam7483f172011-11-08 15:22:26 +05304483static DEFINE_CLK_VOTER(dfab_usb_hs3_clk, &dfab_clk.c);
4484static DEFINE_CLK_VOTER(dfab_usb_hs4_clk, &dfab_clk.c);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004485static DEFINE_CLK_VOTER(dfab_sdc1_clk, &dfab_clk.c);
4486static DEFINE_CLK_VOTER(dfab_sdc2_clk, &dfab_clk.c);
4487static DEFINE_CLK_VOTER(dfab_sdc3_clk, &dfab_clk.c);
4488static DEFINE_CLK_VOTER(dfab_sdc4_clk, &dfab_clk.c);
4489static DEFINE_CLK_VOTER(dfab_sdc5_clk, &dfab_clk.c);
4490static DEFINE_CLK_VOTER(dfab_sps_clk, &dfab_clk.c);
Stephen Boyd1c51a492011-10-26 12:11:47 -07004491static DEFINE_CLK_VOTER(dfab_bam_dmux_clk, &dfab_clk.c);
Stephen Boydef5d1c42011-12-15 20:47:14 -08004492static DEFINE_CLK_VOTER(dfab_scm_clk, &dfab_clk.c);
Ramesh Masavarapua1bc0e42012-03-05 07:42:48 -08004493static DEFINE_CLK_VOTER(dfab_qseecom_clk, &dfab_clk.c);
Ramesh Masavarapueb6e9342012-02-13 19:59:50 -08004494static DEFINE_CLK_VOTER(dfab_tzcom_clk, &dfab_clk.c);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004495
4496static DEFINE_CLK_VOTER(ebi1_msmbus_clk, &ebi1_clk.c);
Stephen Boyd36466ae2012-01-18 20:58:27 -08004497static DEFINE_CLK_VOTER(ebi1_adm_clk, &ebi1_clk.c);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004498
4499#ifdef CONFIG_DEBUG_FS
4500struct measure_sel {
4501 u32 test_vector;
4502 struct clk *clk;
4503};
4504
Matt Wagantall8b38f942011-08-02 18:23:18 -07004505static DEFINE_CLK_MEASURE(l2_m_clk);
4506static DEFINE_CLK_MEASURE(krait0_m_clk);
4507static DEFINE_CLK_MEASURE(krait1_m_clk);
Tianyi Gou455c13c2012-02-02 16:33:24 -08004508static DEFINE_CLK_MEASURE(krait2_m_clk);
4509static DEFINE_CLK_MEASURE(krait3_m_clk);
Stephen Boyd3939c8d2011-08-29 17:36:22 -07004510static DEFINE_CLK_MEASURE(q6sw_clk);
4511static DEFINE_CLK_MEASURE(q6fw_clk);
4512static DEFINE_CLK_MEASURE(q6_func_clk);
Matt Wagantall8b38f942011-08-02 18:23:18 -07004513
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004514static struct measure_sel measure_mux[] = {
4515 { TEST_PER_LS(0x08), &slimbus_xo_src_clk.c },
4516 { TEST_PER_LS(0x12), &sdc1_p_clk.c },
4517 { TEST_PER_LS(0x13), &sdc1_clk.c },
4518 { TEST_PER_LS(0x14), &sdc2_p_clk.c },
4519 { TEST_PER_LS(0x15), &sdc2_clk.c },
4520 { TEST_PER_LS(0x16), &sdc3_p_clk.c },
4521 { TEST_PER_LS(0x17), &sdc3_clk.c },
4522 { TEST_PER_LS(0x18), &sdc4_p_clk.c },
4523 { TEST_PER_LS(0x19), &sdc4_clk.c },
4524 { TEST_PER_LS(0x1A), &sdc5_p_clk.c },
4525 { TEST_PER_LS(0x1B), &sdc5_clk.c },
Matt Wagantall7625a4c2011-11-01 16:17:53 -07004526 { TEST_PER_LS(0x1F), &gp0_clk.c },
4527 { TEST_PER_LS(0x20), &gp1_clk.c },
4528 { TEST_PER_LS(0x21), &gp2_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004529 { TEST_PER_LS(0x25), &dfab_clk.c },
4530 { TEST_PER_LS(0x25), &dfab_a_clk.c },
4531 { TEST_PER_LS(0x26), &pmem_clk.c },
4532 { TEST_PER_LS(0x32), &dma_bam_p_clk.c },
4533 { TEST_PER_LS(0x33), &cfpb_clk.c },
4534 { TEST_PER_LS(0x33), &cfpb_a_clk.c },
4535 { TEST_PER_LS(0x3D), &gsbi1_p_clk.c },
4536 { TEST_PER_LS(0x3E), &gsbi1_uart_clk.c },
4537 { TEST_PER_LS(0x3F), &gsbi1_qup_clk.c },
4538 { TEST_PER_LS(0x41), &gsbi2_p_clk.c },
4539 { TEST_PER_LS(0x42), &gsbi2_uart_clk.c },
4540 { TEST_PER_LS(0x44), &gsbi2_qup_clk.c },
4541 { TEST_PER_LS(0x45), &gsbi3_p_clk.c },
4542 { TEST_PER_LS(0x46), &gsbi3_uart_clk.c },
4543 { TEST_PER_LS(0x48), &gsbi3_qup_clk.c },
4544 { TEST_PER_LS(0x49), &gsbi4_p_clk.c },
4545 { TEST_PER_LS(0x4A), &gsbi4_uart_clk.c },
4546 { TEST_PER_LS(0x4C), &gsbi4_qup_clk.c },
4547 { TEST_PER_LS(0x4D), &gsbi5_p_clk.c },
4548 { TEST_PER_LS(0x4E), &gsbi5_uart_clk.c },
4549 { TEST_PER_LS(0x50), &gsbi5_qup_clk.c },
4550 { TEST_PER_LS(0x51), &gsbi6_p_clk.c },
4551 { TEST_PER_LS(0x52), &gsbi6_uart_clk.c },
4552 { TEST_PER_LS(0x54), &gsbi6_qup_clk.c },
4553 { TEST_PER_LS(0x55), &gsbi7_p_clk.c },
4554 { TEST_PER_LS(0x56), &gsbi7_uart_clk.c },
4555 { TEST_PER_LS(0x58), &gsbi7_qup_clk.c },
4556 { TEST_PER_LS(0x59), &gsbi8_p_clk.c },
4557 { TEST_PER_LS(0x5A), &gsbi8_uart_clk.c },
4558 { TEST_PER_LS(0x5C), &gsbi8_qup_clk.c },
4559 { TEST_PER_LS(0x5D), &gsbi9_p_clk.c },
4560 { TEST_PER_LS(0x5E), &gsbi9_uart_clk.c },
4561 { TEST_PER_LS(0x60), &gsbi9_qup_clk.c },
4562 { TEST_PER_LS(0x61), &gsbi10_p_clk.c },
4563 { TEST_PER_LS(0x62), &gsbi10_uart_clk.c },
4564 { TEST_PER_LS(0x64), &gsbi10_qup_clk.c },
4565 { TEST_PER_LS(0x65), &gsbi11_p_clk.c },
4566 { TEST_PER_LS(0x66), &gsbi11_uart_clk.c },
4567 { TEST_PER_LS(0x68), &gsbi11_qup_clk.c },
4568 { TEST_PER_LS(0x69), &gsbi12_p_clk.c },
4569 { TEST_PER_LS(0x6A), &gsbi12_uart_clk.c },
4570 { TEST_PER_LS(0x6C), &gsbi12_qup_clk.c },
Tianyi Gou41515e22011-09-01 19:37:43 -07004571 { TEST_PER_LS(0x5E), &pcie_p_clk.c },
4572 { TEST_PER_LS(0x5F), &ce3_p_clk.c },
4573 { TEST_PER_LS(0x60), &ce3_core_clk.c },
4574 { TEST_PER_LS(0x63), &usb_hs3_p_clk.c },
4575 { TEST_PER_LS(0x64), &usb_hs3_xcvr_clk.c },
4576 { TEST_PER_LS(0x65), &usb_hs4_p_clk.c },
4577 { TEST_PER_LS(0x66), &usb_hs4_xcvr_clk.c },
4578 { TEST_PER_LS(0x6B), &sata_phy_ref_clk.c },
4579 { TEST_PER_LS(0x6C), &sata_phy_cfg_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004580 { TEST_PER_LS(0x78), &sfpb_clk.c },
4581 { TEST_PER_LS(0x78), &sfpb_a_clk.c },
4582 { TEST_PER_LS(0x7A), &pmic_ssbi2_clk.c },
4583 { TEST_PER_LS(0x7B), &pmic_arb0_p_clk.c },
4584 { TEST_PER_LS(0x7C), &pmic_arb1_p_clk.c },
4585 { TEST_PER_LS(0x7D), &prng_clk.c },
4586 { TEST_PER_LS(0x7F), &rpm_msg_ram_p_clk.c },
4587 { TEST_PER_LS(0x80), &adm0_p_clk.c },
4588 { TEST_PER_LS(0x84), &usb_hs1_p_clk.c },
4589 { TEST_PER_LS(0x85), &usb_hs1_xcvr_clk.c },
Stephen Boyd94625ef2011-07-12 17:06:01 -07004590 { TEST_PER_LS(0x86), &usb_hsic_p_clk.c },
4591 { TEST_PER_LS(0x87), &usb_hsic_system_clk.c },
4592 { TEST_PER_LS(0x88), &usb_hsic_xcvr_fs_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004593 { TEST_PER_LS(0x89), &usb_fs1_p_clk.c },
4594 { TEST_PER_LS(0x8A), &usb_fs1_sys_clk.c },
4595 { TEST_PER_LS(0x8B), &usb_fs1_xcvr_clk.c },
4596 { TEST_PER_LS(0x8C), &usb_fs2_p_clk.c },
4597 { TEST_PER_LS(0x8D), &usb_fs2_sys_clk.c },
4598 { TEST_PER_LS(0x8E), &usb_fs2_xcvr_clk.c },
4599 { TEST_PER_LS(0x8F), &tsif_p_clk.c },
4600 { TEST_PER_LS(0x91), &tsif_ref_clk.c },
4601 { TEST_PER_LS(0x92), &ce1_p_clk.c },
4602 { TEST_PER_LS(0x94), &tssc_clk.c },
Stephen Boyd94625ef2011-07-12 17:06:01 -07004603 { TEST_PER_LS(0x9D), &usb_hsic_hsio_cal_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004604 { TEST_PER_LS(0xA4), &ce1_core_clk.c },
4605
4606 { TEST_PER_HS(0x07), &afab_clk.c },
4607 { TEST_PER_HS(0x07), &afab_a_clk.c },
4608 { TEST_PER_HS(0x18), &sfab_clk.c },
4609 { TEST_PER_HS(0x18), &sfab_a_clk.c },
Stephen Boyd3939c8d2011-08-29 17:36:22 -07004610 { TEST_PER_HS(0x26), &q6sw_clk },
4611 { TEST_PER_HS(0x27), &q6fw_clk },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004612 { TEST_PER_HS(0x2A), &adm0_clk.c },
4613 { TEST_PER_HS(0x34), &ebi1_clk.c },
4614 { TEST_PER_HS(0x34), &ebi1_a_clk.c },
Stephen Boyd94625ef2011-07-12 17:06:01 -07004615 { TEST_PER_HS(0x50), &usb_hsic_hsic_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004616
4617 { TEST_MM_LS(0x00), &dsi1_byte_clk.c },
4618 { TEST_MM_LS(0x01), &dsi2_byte_clk.c },
4619 { TEST_MM_LS(0x02), &cam1_clk.c },
4620 { TEST_MM_LS(0x06), &amp_p_clk.c },
Matt Wagantallc23eee92011-08-16 23:06:52 -07004621 { TEST_MM_LS(0x07), &csi_p_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004622 { TEST_MM_LS(0x08), &dsi2_s_p_clk.c },
4623 { TEST_MM_LS(0x09), &dsi1_m_p_clk.c },
4624 { TEST_MM_LS(0x0A), &dsi1_s_p_clk.c },
4625 { TEST_MM_LS(0x0C), &gfx2d0_p_clk.c },
4626 { TEST_MM_LS(0x0D), &gfx2d1_p_clk.c },
4627 { TEST_MM_LS(0x0E), &gfx3d_p_clk.c },
4628 { TEST_MM_LS(0x0F), &hdmi_m_p_clk.c },
4629 { TEST_MM_LS(0x10), &hdmi_s_p_clk.c },
4630 { TEST_MM_LS(0x11), &ijpeg_p_clk.c },
4631 { TEST_MM_LS(0x12), &imem_p_clk.c },
4632 { TEST_MM_LS(0x13), &jpegd_p_clk.c },
4633 { TEST_MM_LS(0x14), &mdp_p_clk.c },
4634 { TEST_MM_LS(0x16), &rot_p_clk.c },
4635 { TEST_MM_LS(0x17), &dsi1_esc_clk.c },
4636 { TEST_MM_LS(0x18), &smmu_p_clk.c },
4637 { TEST_MM_LS(0x19), &tv_enc_p_clk.c },
4638 { TEST_MM_LS(0x1A), &vcodec_p_clk.c },
4639 { TEST_MM_LS(0x1B), &vfe_p_clk.c },
4640 { TEST_MM_LS(0x1C), &vpe_p_clk.c },
4641 { TEST_MM_LS(0x1D), &cam0_clk.c },
4642 { TEST_MM_LS(0x1F), &hdmi_app_clk.c },
4643 { TEST_MM_LS(0x20), &mdp_vsync_clk.c },
4644 { TEST_MM_LS(0x21), &tv_dac_clk.c },
4645 { TEST_MM_LS(0x22), &tv_enc_clk.c },
4646 { TEST_MM_LS(0x23), &dsi2_esc_clk.c },
4647 { TEST_MM_LS(0x25), &mmfpb_clk.c },
4648 { TEST_MM_LS(0x25), &mmfpb_a_clk.c },
4649 { TEST_MM_LS(0x26), &dsi2_m_p_clk.c },
Stephen Boyd94625ef2011-07-12 17:06:01 -07004650 { TEST_MM_LS(0x27), &cam2_clk.c },
Tianyi Gou41515e22011-09-01 19:37:43 -07004651 { TEST_MM_LS(0x28), &vcap_p_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004652
4653 { TEST_MM_HS(0x00), &csi0_clk.c },
4654 { TEST_MM_HS(0x01), &csi1_clk.c },
Matt Wagantallc23eee92011-08-16 23:06:52 -07004655 { TEST_MM_HS(0x04), &csi_vfe_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004656 { TEST_MM_HS(0x05), &ijpeg_clk.c },
4657 { TEST_MM_HS(0x06), &vfe_clk.c },
4658 { TEST_MM_HS(0x07), &gfx2d0_clk.c },
4659 { TEST_MM_HS(0x08), &gfx2d1_clk.c },
4660 { TEST_MM_HS(0x09), &gfx3d_clk.c },
4661 { TEST_MM_HS(0x0A), &jpegd_clk.c },
4662 { TEST_MM_HS(0x0B), &vcodec_clk.c },
4663 { TEST_MM_HS(0x0F), &mmfab_clk.c },
4664 { TEST_MM_HS(0x0F), &mmfab_a_clk.c },
4665 { TEST_MM_HS(0x11), &gmem_axi_clk.c },
4666 { TEST_MM_HS(0x12), &ijpeg_axi_clk.c },
4667 { TEST_MM_HS(0x13), &imem_axi_clk.c },
4668 { TEST_MM_HS(0x14), &jpegd_axi_clk.c },
4669 { TEST_MM_HS(0x15), &mdp_axi_clk.c },
4670 { TEST_MM_HS(0x16), &rot_axi_clk.c },
4671 { TEST_MM_HS(0x17), &vcodec_axi_clk.c },
4672 { TEST_MM_HS(0x18), &vfe_axi_clk.c },
4673 { TEST_MM_HS(0x19), &vpe_axi_clk.c },
4674 { TEST_MM_HS(0x1A), &mdp_clk.c },
4675 { TEST_MM_HS(0x1B), &rot_clk.c },
4676 { TEST_MM_HS(0x1C), &vpe_clk.c },
4677 { TEST_MM_HS(0x1E), &hdmi_tv_clk.c },
4678 { TEST_MM_HS(0x1F), &mdp_tv_clk.c },
4679 { TEST_MM_HS(0x24), &csi0_phy_clk.c },
4680 { TEST_MM_HS(0x25), &csi1_phy_clk.c },
4681 { TEST_MM_HS(0x26), &csi_pix_clk.c },
4682 { TEST_MM_HS(0x27), &csi_rdi_clk.c },
4683 { TEST_MM_HS(0x28), &lut_mdp_clk.c },
4684 { TEST_MM_HS(0x29), &vcodec_axi_a_clk.c },
4685 { TEST_MM_HS(0x2A), &vcodec_axi_b_clk.c },
4686 { TEST_MM_HS(0x2B), &csi1phy_timer_clk.c },
4687 { TEST_MM_HS(0x2C), &csi0phy_timer_clk.c },
Stephen Boyd94625ef2011-07-12 17:06:01 -07004688 { TEST_MM_HS(0x2D), &csi2_clk.c },
4689 { TEST_MM_HS(0x2E), &csi2_phy_clk.c },
4690 { TEST_MM_HS(0x2F), &csi2phy_timer_clk.c },
4691 { TEST_MM_HS(0x30), &csi_pix1_clk.c },
4692 { TEST_MM_HS(0x31), &csi_rdi1_clk.c },
4693 { TEST_MM_HS(0x32), &csi_rdi2_clk.c },
Tianyi Gou621f8742011-09-01 21:45:01 -07004694 { TEST_MM_HS(0x33), &vcap_clk.c },
4695 { TEST_MM_HS(0x34), &vcap_npl_clk.c },
Tianyi Goue3d4f542012-03-15 17:06:45 -07004696 { TEST_MM_HS(0x34), &gfx3d_axi_clk_8930.c },
Tianyi Gou7747a962012-02-03 15:03:55 -08004697 { TEST_MM_HS(0x35), &vcap_axi_clk.c },
Tianyi Gou51918802012-01-26 14:05:43 -08004698 { TEST_MM_HS(0x36), &rgb_tv_clk.c },
4699 { TEST_MM_HS(0x37), &npl_tv_clk.c },
Tianyi Goue3d4f542012-03-15 17:06:45 -07004700 { TEST_MM_HS(0x38), &gfx3d_axi_clk_8064.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004701
4702 { TEST_LPA(0x0F), &mi2s_bit_clk.c },
4703 { TEST_LPA(0x10), &codec_i2s_mic_bit_clk.c },
4704 { TEST_LPA(0x11), &codec_i2s_spkr_bit_clk.c },
4705 { TEST_LPA(0x12), &spare_i2s_mic_bit_clk.c },
4706 { TEST_LPA(0x13), &spare_i2s_spkr_bit_clk.c },
4707 { TEST_LPA(0x14), &pcm_clk.c },
4708 { TEST_LPA(0x1D), &audio_slimbus_clk.c },
Matt Wagantall8b38f942011-08-02 18:23:18 -07004709
Stephen Boyd3939c8d2011-08-29 17:36:22 -07004710 { TEST_LPA_HS(0x00), &q6_func_clk },
4711
Stephen Boyd46fdf0d2011-11-22 12:25:09 -08004712 { TEST_CPUL2(0x2), &l2_m_clk },
4713 { TEST_CPUL2(0x0), &krait0_m_clk },
4714 { TEST_CPUL2(0x1), &krait1_m_clk },
Tianyi Gou455c13c2012-02-02 16:33:24 -08004715 { TEST_CPUL2(0x4), &krait2_m_clk },
4716 { TEST_CPUL2(0x5), &krait3_m_clk },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004717};
4718
4719static struct measure_sel *find_measure_sel(struct clk *clk)
4720{
4721 int i;
4722
4723 for (i = 0; i < ARRAY_SIZE(measure_mux); i++)
4724 if (measure_mux[i].clk == clk)
4725 return &measure_mux[i];
4726 return NULL;
4727}
4728
Matt Wagantall8b38f942011-08-02 18:23:18 -07004729static int measure_clk_set_parent(struct clk *c, struct clk *parent)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004730{
4731 int ret = 0;
4732 u32 clk_sel;
4733 struct measure_sel *p;
Matt Wagantall8b38f942011-08-02 18:23:18 -07004734 struct measure_clk *clk = to_measure_clk(c);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004735 unsigned long flags;
4736
4737 if (!parent)
4738 return -EINVAL;
4739
4740 p = find_measure_sel(parent);
4741 if (!p)
4742 return -EINVAL;
4743
4744 spin_lock_irqsave(&local_clock_reg_lock, flags);
4745
Matt Wagantall8b38f942011-08-02 18:23:18 -07004746 /*
4747 * Program the test vector, measurement period (sample_ticks)
4748 * and scaling multiplier.
4749 */
4750 clk->sample_ticks = 0x10000;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004751 clk_sel = p->test_vector & TEST_CLK_SEL_MASK;
Matt Wagantall8b38f942011-08-02 18:23:18 -07004752 clk->multiplier = 1;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004753 switch (p->test_vector >> TEST_TYPE_SHIFT) {
4754 case TEST_TYPE_PER_LS:
4755 writel_relaxed(0x4030D00|BVAL(7, 0, clk_sel), CLK_TEST_REG);
4756 break;
4757 case TEST_TYPE_PER_HS:
4758 writel_relaxed(0x4020000|BVAL(16, 10, clk_sel), CLK_TEST_REG);
4759 break;
4760 case TEST_TYPE_MM_LS:
4761 writel_relaxed(0x4030D97, CLK_TEST_REG);
4762 writel_relaxed(BVAL(6, 1, clk_sel)|BIT(0), DBG_CFG_REG_LS_REG);
4763 break;
4764 case TEST_TYPE_MM_HS:
4765 writel_relaxed(0x402B800, CLK_TEST_REG);
4766 writel_relaxed(BVAL(6, 1, clk_sel)|BIT(0), DBG_CFG_REG_HS_REG);
4767 break;
4768 case TEST_TYPE_LPA:
4769 writel_relaxed(0x4030D98, CLK_TEST_REG);
4770 writel_relaxed(BVAL(6, 1, clk_sel)|BIT(0),
4771 LCC_CLK_LS_DEBUG_CFG_REG);
4772 break;
Stephen Boyd3939c8d2011-08-29 17:36:22 -07004773 case TEST_TYPE_LPA_HS:
4774 writel_relaxed(0x402BC00, CLK_TEST_REG);
4775 writel_relaxed(BVAL(2, 1, clk_sel)|BIT(0),
4776 LCC_CLK_HS_DEBUG_CFG_REG);
4777 break;
Matt Wagantall8b38f942011-08-02 18:23:18 -07004778 case TEST_TYPE_CPUL2:
4779 writel_relaxed(0x4030400, CLK_TEST_REG);
4780 writel_relaxed(0x80|BVAL(5, 3, clk_sel), GCC_APCS_CLK_DIAG);
4781 clk->sample_ticks = 0x4000;
4782 clk->multiplier = 2;
4783 break;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004784 default:
4785 ret = -EPERM;
4786 }
4787 /* Make sure test vector is set before starting measurements. */
4788 mb();
4789
4790 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4791
4792 return ret;
4793}
4794
4795/* Sample clock for 'ticks' reference clock ticks. */
4796static u32 run_measurement(unsigned ticks)
4797{
4798 /* Stop counters and set the XO4 counter start value. */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004799 writel_relaxed(ticks, RINGOSC_TCXO_CTL_REG);
4800
4801 /* Wait for timer to become ready. */
4802 while ((readl_relaxed(RINGOSC_STATUS_REG) & BIT(25)) != 0)
4803 cpu_relax();
4804
4805 /* Run measurement and wait for completion. */
4806 writel_relaxed(BIT(20)|ticks, RINGOSC_TCXO_CTL_REG);
4807 while ((readl_relaxed(RINGOSC_STATUS_REG) & BIT(25)) == 0)
4808 cpu_relax();
4809
4810 /* Stop counters. */
4811 writel_relaxed(0x0, RINGOSC_TCXO_CTL_REG);
4812
4813 /* Return measured ticks. */
4814 return readl_relaxed(RINGOSC_STATUS_REG) & BM(24, 0);
4815}
4816
4817
4818/* Perform a hardware rate measurement for a given clock.
4819 FOR DEBUG USE ONLY: Measurements take ~15 ms! */
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07004820static unsigned long measure_clk_get_rate(struct clk *c)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004821{
4822 unsigned long flags;
4823 u32 pdm_reg_backup, ringosc_reg_backup;
4824 u64 raw_count_short, raw_count_full;
Matt Wagantall8b38f942011-08-02 18:23:18 -07004825 struct measure_clk *clk = to_measure_clk(c);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004826 unsigned ret;
4827
Stephen Boyde334aeb2012-01-24 12:17:29 -08004828 ret = clk_prepare_enable(&cxo_clk.c);
Stephen Boyd3a35f0b2012-01-11 16:18:26 -08004829 if (ret) {
4830 pr_warning("CXO clock failed to enable. Can't measure\n");
4831 return 0;
4832 }
4833
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004834 spin_lock_irqsave(&local_clock_reg_lock, flags);
4835
4836 /* Enable CXO/4 and RINGOSC branch and root. */
4837 pdm_reg_backup = readl_relaxed(PDM_CLK_NS_REG);
4838 ringosc_reg_backup = readl_relaxed(RINGOSC_NS_REG);
4839 writel_relaxed(0x2898, PDM_CLK_NS_REG);
4840 writel_relaxed(0xA00, RINGOSC_NS_REG);
4841
4842 /*
4843 * The ring oscillator counter will not reset if the measured clock
4844 * is not running. To detect this, run a short measurement before
4845 * the full measurement. If the raw results of the two are the same
4846 * then the clock must be off.
4847 */
4848
4849 /* Run a short measurement. (~1 ms) */
4850 raw_count_short = run_measurement(0x1000);
4851 /* Run a full measurement. (~14 ms) */
Matt Wagantall8b38f942011-08-02 18:23:18 -07004852 raw_count_full = run_measurement(clk->sample_ticks);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004853
4854 writel_relaxed(ringosc_reg_backup, RINGOSC_NS_REG);
4855 writel_relaxed(pdm_reg_backup, PDM_CLK_NS_REG);
4856
4857 /* Return 0 if the clock is off. */
4858 if (raw_count_full == raw_count_short)
4859 ret = 0;
4860 else {
4861 /* Compute rate in Hz. */
4862 raw_count_full = ((raw_count_full * 10) + 15) * 4800000;
Matt Wagantall8b38f942011-08-02 18:23:18 -07004863 do_div(raw_count_full, ((clk->sample_ticks * 10) + 35));
4864 ret = (raw_count_full * clk->multiplier);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004865 }
4866
4867 /* Route dbg_hs_clk to PLLTEST. 300mV single-ended amplitude. */
Stephen Boyd69da8402011-07-14 17:45:31 -07004868 writel_relaxed(0x38F8, PLLTEST_PAD_CFG_REG);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004869 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4870
Stephen Boyde334aeb2012-01-24 12:17:29 -08004871 clk_disable_unprepare(&cxo_clk.c);
Stephen Boyd3a35f0b2012-01-11 16:18:26 -08004872
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004873 return ret;
4874}
4875#else /* !CONFIG_DEBUG_FS */
4876static int measure_clk_set_parent(struct clk *clk, struct clk *parent)
4877{
4878 return -EINVAL;
4879}
4880
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07004881static unsigned long measure_clk_get_rate(struct clk *clk)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004882{
4883 return 0;
4884}
4885#endif /* CONFIG_DEBUG_FS */
4886
4887static struct clk_ops measure_clk_ops = {
4888 .set_parent = measure_clk_set_parent,
4889 .get_rate = measure_clk_get_rate,
4890 .is_local = local_clk_is_local,
4891};
4892
Matt Wagantall8b38f942011-08-02 18:23:18 -07004893static struct measure_clk measure_clk = {
4894 .c = {
4895 .dbg_name = "measure_clk",
4896 .ops = &measure_clk_ops,
4897 CLK_INIT(measure_clk.c),
4898 },
4899 .multiplier = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004900};
4901
Tianyi Goua8b3cce2011-11-08 14:37:26 -08004902static struct clk_lookup msm_clocks_8064[] = {
Stephen Boyd72a80352012-01-26 15:57:38 -08004903 CLK_LOOKUP("xo", cxo_a_clk.c, ""),
4904 CLK_LOOKUP("xo", pxo_a_clk.c, ""),
Stephen Boyded630b02012-01-26 15:26:47 -08004905 CLK_LOOKUP("cxo", cxo_clk.c, "wcnss_wlan.0"),
4906 CLK_LOOKUP("cxo", cxo_clk.c, "pil_riva"),
4907 CLK_LOOKUP("xo", pxo_clk.c, "pil_qdsp6v4.0"),
4908 CLK_LOOKUP("xo", cxo_clk.c, "pil_qdsp6v4.1"),
4909 CLK_LOOKUP("xo", cxo_clk.c, "pil_qdsp6v4.2"),
Matt Wagantall292aace2012-01-26 19:12:34 -08004910 CLK_LOOKUP("xo", cxo_clk.c, "pil_gss"),
Stephen Boyd69d35e32012-02-14 15:33:30 -08004911 CLK_LOOKUP("xo", cxo_clk.c, "BAM_RMNT"),
Stephen Boyd5a190a82012-03-01 14:45:15 -08004912 CLK_LOOKUP("xo", cxo_clk.c, "msm_xo"),
Stephen Boyded630b02012-01-26 15:26:47 -08004913 CLK_LOOKUP("pll2", pll2_clk.c, NULL),
4914 CLK_LOOKUP("pll8", pll8_clk.c, NULL),
4915 CLK_LOOKUP("pll4", pll4_clk.c, NULL),
4916 CLK_LOOKUP("measure", measure_clk.c, "debug"),
Tianyi Gou41515e22011-09-01 19:37:43 -07004917
Tianyi Gou21a0e802012-02-04 22:34:10 -08004918 CLK_LOOKUP("bus_clk", afab_clk.c, "msm_apps_fab"),
4919 CLK_LOOKUP("bus_a_clk", afab_a_clk.c, "msm_apps_fab"),
4920 CLK_LOOKUP("bus_clk", cfpb_clk.c, "msm_cpss_fpb"),
4921 CLK_LOOKUP("bus_a_clk", cfpb_a_clk.c, "msm_cpss_fpb"),
4922 CLK_LOOKUP("bus_clk", sfab_clk.c, "msm_sys_fab"),
Stephen Boydd7a143a2012-02-16 17:59:26 -08004923 CLK_LOOKUP("bus_a_clk", sfab_msmbus_a_clk.c, "msm_sys_fab"),
Tianyi Gou21a0e802012-02-04 22:34:10 -08004924 CLK_LOOKUP("bus_clk", sfpb_clk.c, "msm_sys_fpb"),
4925 CLK_LOOKUP("bus_a_clk", sfpb_a_clk.c, "msm_sys_fpb"),
4926 CLK_LOOKUP("bus_clk", mmfab_clk.c, "msm_mm_fab"),
4927 CLK_LOOKUP("bus_a_clk", mmfab_a_clk.c, "msm_mm_fab"),
4928 CLK_LOOKUP("mem_clk", ebi1_msmbus_clk.c, "msm_bus"),
4929 CLK_LOOKUP("mem_a_clk", ebi1_a_clk.c, "msm_bus"),
Matt Wagantallb2710b82011-11-16 19:55:17 -08004930
Tianyi Gou21a0e802012-02-04 22:34:10 -08004931 CLK_LOOKUP("ebi1_clk", ebi1_clk.c, ""),
4932 CLK_LOOKUP("dfab_clk", dfab_clk.c, ""),
4933 CLK_LOOKUP("dfab_a_clk", dfab_a_clk.c, ""),
4934 CLK_LOOKUP("mmfpb_clk", mmfpb_clk.c, ""),
4935 CLK_LOOKUP("mmfpb_a_clk", mmfpb_a_clk.c, "clock-8960"),
4936 CLK_LOOKUP("cfpb_a_clk", cfpb_a_clk.c, "clock-8960"),
Tianyi Gou41515e22011-09-01 19:37:43 -07004937
Matt Wagantallc00f95d2012-01-05 14:22:45 -08004938 CLK_LOOKUP("core_clk", gp0_clk.c, ""),
4939 CLK_LOOKUP("core_clk", gp1_clk.c, ""),
4940 CLK_LOOKUP("core_clk", gp2_clk.c, ""),
Jin Hong4bbbfba2012-02-02 21:48:07 -08004941 CLK_LOOKUP("core_clk", gsbi1_uart_clk.c, "msm_serial_hsl.1"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08004942 CLK_LOOKUP("core_clk", gsbi2_uart_clk.c, ""),
4943 CLK_LOOKUP("core_clk", gsbi3_uart_clk.c, ""),
4944 CLK_LOOKUP("core_clk", gsbi4_uart_clk.c, ""),
4945 CLK_LOOKUP("core_clk", gsbi5_uart_clk.c, ""),
4946 CLK_LOOKUP("core_clk", gsbi6_uart_clk.c, ""),
Jin Hong4bbbfba2012-02-02 21:48:07 -08004947 CLK_LOOKUP("core_clk", gsbi7_uart_clk.c, "msm_serial_hsl.0"),
David Keitel3c40fc52012-02-09 17:53:52 -08004948 CLK_LOOKUP("core_clk", gsbi1_qup_clk.c, "qup_i2c.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08004949 CLK_LOOKUP("core_clk", gsbi2_qup_clk.c, ""),
Jing Lin04601f92012-02-05 15:36:07 -08004950 CLK_LOOKUP("core_clk", gsbi3_qup_clk.c, "qup_i2c.3"),
Kevin Chand07220e2012-02-13 15:52:22 -08004951 CLK_LOOKUP("core_clk", gsbi4_qup_clk.c, "qup_i2c.4"),
Stepan Moskovchenko64999002012-01-31 15:52:59 -08004952 CLK_LOOKUP("core_clk", gsbi5_qup_clk.c, "spi_qsd.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08004953 CLK_LOOKUP("core_clk", gsbi6_qup_clk.c, ""),
4954 CLK_LOOKUP("core_clk", gsbi7_qup_clk.c, ""),
4955 CLK_LOOKUP("core_clk", pdm_clk.c, ""),
Tianyi Gou50f23812012-02-06 16:04:19 -08004956 CLK_LOOKUP("mem_clk", pmem_clk.c, "msm_sps"),
Tianyi Gou05e01102012-02-08 22:15:49 -08004957 CLK_LOOKUP("core_clk", prng_clk.c, "msm_rng.0"),
Tianyi Gou43208a02011-09-27 15:35:13 -07004958 CLK_LOOKUP("core_clk", sdc1_clk.c, "msm_sdcc.1"),
4959 CLK_LOOKUP("core_clk", sdc2_clk.c, "msm_sdcc.2"),
4960 CLK_LOOKUP("core_clk", sdc3_clk.c, "msm_sdcc.3"),
4961 CLK_LOOKUP("core_clk", sdc4_clk.c, "msm_sdcc.4"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08004962 CLK_LOOKUP("ref_clk", tsif_ref_clk.c, ""),
4963 CLK_LOOKUP("core_clk", tssc_clk.c, ""),
Manu Gautam5143b252012-01-05 19:25:23 -08004964 CLK_LOOKUP("alt_core_clk", usb_hs1_xcvr_clk.c, "msm_otg"),
4965 CLK_LOOKUP("alt_core_clk", usb_hs3_xcvr_clk.c, "msm_ehci_host.0"),
4966 CLK_LOOKUP("alt_core_clk", usb_hs4_xcvr_clk.c, "msm_ehci_host.1"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08004967 CLK_LOOKUP("src_clk", usb_fs1_src_clk.c, ""),
4968 CLK_LOOKUP("alt_core_clk", usb_fs1_xcvr_clk.c, ""),
4969 CLK_LOOKUP("sys_clk", usb_fs1_sys_clk.c, ""),
4970 CLK_LOOKUP("iface_clk", ce1_p_clk.c, ""),
4971 CLK_LOOKUP("core_clk", ce1_core_clk.c, ""),
4972 CLK_LOOKUP("ref_clk", sata_phy_ref_clk.c, ""),
4973 CLK_LOOKUP("cfg_clk", sata_phy_cfg_clk.c, ""),
Ramesh Masavarapu28311912011-10-27 11:04:12 -07004974 CLK_LOOKUP("iface_clk", ce3_p_clk.c, "qce.0"),
4975 CLK_LOOKUP("iface_clk", ce3_p_clk.c, "qcrypto.0"),
4976 CLK_LOOKUP("core_clk", ce3_core_clk.c, "qce.0"),
4977 CLK_LOOKUP("core_clk", ce3_core_clk.c, "qcrypto.0"),
4978 CLK_LOOKUP("ce3_core_src_clk", ce3_src_clk.c, "qce.0"),
4979 CLK_LOOKUP("ce3_core_src_clk", ce3_src_clk.c, "qcrypto.0"),
Tianyi Gou41515e22011-09-01 19:37:43 -07004980 CLK_LOOKUP("dma_bam_pclk", dma_bam_p_clk.c, NULL),
Jin Hong4bbbfba2012-02-02 21:48:07 -08004981 CLK_LOOKUP("iface_clk", gsbi1_p_clk.c, "msm_serial_hsl.1"),
David Keitel3c40fc52012-02-09 17:53:52 -08004982 CLK_LOOKUP("iface_clk", gsbi1_p_clk.c, "qup_i2c.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08004983 CLK_LOOKUP("iface_clk", gsbi2_p_clk.c, ""),
Jing Lin04601f92012-02-05 15:36:07 -08004984 CLK_LOOKUP("iface_clk", gsbi3_p_clk.c, "qup_i2c.3"),
Kevin Chand07220e2012-02-13 15:52:22 -08004985 CLK_LOOKUP("iface_clk", gsbi4_p_clk.c, "qup_i2c.4"),
Stepan Moskovchenko64999002012-01-31 15:52:59 -08004986 CLK_LOOKUP("iface_clk", gsbi5_p_clk.c, "spi_qsd.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08004987 CLK_LOOKUP("iface_clk", gsbi6_p_clk.c, ""),
Jin Hong4bbbfba2012-02-02 21:48:07 -08004988 CLK_LOOKUP("iface_clk", gsbi7_p_clk.c, "msm_serial_hsl.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08004989 CLK_LOOKUP("iface_clk", tsif_p_clk.c, ""),
4990 CLK_LOOKUP("iface_clk", usb_fs1_p_clk.c, ""),
Manu Gautam5143b252012-01-05 19:25:23 -08004991 CLK_LOOKUP("iface_clk", usb_hs1_p_clk.c, "msm_otg"),
Manu Gautam7483f172011-11-08 15:22:26 +05304992 CLK_LOOKUP("iface_clk", usb_hs3_p_clk.c, "msm_ehci_host.0"),
4993 CLK_LOOKUP("iface_clk", usb_hs4_p_clk.c, "msm_ehci_host.1"),
Tianyi Gou43208a02011-09-27 15:35:13 -07004994 CLK_LOOKUP("iface_clk", sdc1_p_clk.c, "msm_sdcc.1"),
4995 CLK_LOOKUP("iface_clk", sdc2_p_clk.c, "msm_sdcc.2"),
4996 CLK_LOOKUP("iface_clk", sdc3_p_clk.c, "msm_sdcc.3"),
4997 CLK_LOOKUP("iface_clk", sdc4_p_clk.c, "msm_sdcc.4"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08004998 CLK_LOOKUP("iface_clk", pcie_p_clk.c, ""),
Tianyi Gou41515e22011-09-01 19:37:43 -07004999 CLK_LOOKUP("core_clk", adm0_clk.c, "msm_dmov"),
5000 CLK_LOOKUP("iface_clk", adm0_p_clk.c, "msm_dmov"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005001 CLK_LOOKUP("iface_clk", pmic_arb0_p_clk.c, ""),
5002 CLK_LOOKUP("iface_clk", pmic_arb1_p_clk.c, ""),
5003 CLK_LOOKUP("core_clk", pmic_ssbi2_clk.c, ""),
5004 CLK_LOOKUP("mem_clk", rpm_msg_ram_p_clk.c, ""),
5005 CLK_LOOKUP("core_clk", amp_clk.c, ""),
Kevin Chand07220e2012-02-13 15:52:22 -08005006 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-001a"),
Sreesudhan Ramakrish Ramkumar3381da72012-01-27 08:08:32 -08005007 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-0034"),
Sreesudhan Ramakrish Ramkumar6c6f57c2012-02-21 15:12:44 -08005008 CLK_LOOKUP("cam_clk", cam1_clk.c, "4-0048"),
Kevin Chand07220e2012-02-13 15:52:22 -08005009 CLK_LOOKUP("cam_clk", cam1_clk.c, "4-006c"),
5010 CLK_LOOKUP("csi_src_clk", csi0_src_clk.c, "msm_csid.0"),
5011 CLK_LOOKUP("csi_src_clk", csi1_src_clk.c, "msm_csid.1"),
5012 CLK_LOOKUP("csi_src_clk", csi2_src_clk.c, "msm_csid.2"),
5013 CLK_LOOKUP("csi_clk", csi0_clk.c, "msm_csid.0"),
5014 CLK_LOOKUP("csi_clk", csi1_clk.c, "msm_csid.1"),
5015 CLK_LOOKUP("csi_clk", csi2_clk.c, "msm_csid.2"),
5016 CLK_LOOKUP("csi_phy_clk", csi0_phy_clk.c, "msm_csid.0"),
5017 CLK_LOOKUP("csi_phy_clk", csi1_phy_clk.c, "msm_csid.1"),
5018 CLK_LOOKUP("csi_phy_clk", csi2_phy_clk.c, "msm_csid.2"),
5019 CLK_LOOKUP("csi_pix_clk", csi_pix_clk.c, "msm_ispif.0"),
5020 CLK_LOOKUP("csi_pix1_clk", csi_pix1_clk.c, "msm_ispif.0"),
5021 CLK_LOOKUP("csi_rdi_clk", csi_rdi_clk.c, "msm_ispif.0"),
5022 CLK_LOOKUP("csi_rdi1_clk", csi_rdi1_clk.c, "msm_ispif.0"),
5023 CLK_LOOKUP("csi_rdi2_clk", csi_rdi2_clk.c, "msm_ispif.0"),
5024 CLK_LOOKUP("csiphy_timer_src_clk",
5025 csiphy_timer_src_clk.c, "msm_csiphy.0"),
5026 CLK_LOOKUP("csiphy_timer_src_clk",
5027 csiphy_timer_src_clk.c, "msm_csiphy.1"),
5028 CLK_LOOKUP("csiphy_timer_src_clk",
5029 csiphy_timer_src_clk.c, "msm_csiphy.2"),
5030 CLK_LOOKUP("csiphy_timer_clk", csi0phy_timer_clk.c, "msm_csiphy.0"),
5031 CLK_LOOKUP("csiphy_timer_clk", csi1phy_timer_clk.c, "msm_csiphy.1"),
5032 CLK_LOOKUP("csiphy_timer_clk", csi2phy_timer_clk.c, "msm_csiphy.2"),
Ravishangar Kalyanamc2fee312012-02-09 19:11:22 -08005033 CLK_LOOKUP("dsi_byte_div_clk", dsi1_byte_clk.c, NULL),
5034 CLK_LOOKUP("dsi_byte_div_clk", dsi2_byte_clk.c, NULL),
5035 CLK_LOOKUP("dsi_esc_clk", dsi1_esc_clk.c, NULL),
5036 CLK_LOOKUP("dsi_esc_clk", dsi2_esc_clk.c, NULL),
Tianyi Gou51918802012-01-26 14:05:43 -08005037 CLK_LOOKUP("rgb_clk", rgb_tv_clk.c, ""),
5038 CLK_LOOKUP("npl_clk", npl_tv_clk.c, ""),
5039
Pu Chen86b4be92011-11-03 17:27:57 -07005040 CLK_LOOKUP("core_clk", gfx3d_clk.c, "kgsl-3d0.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005041 CLK_LOOKUP("core_clk", gfx3d_clk.c, "footswitch-8x60.2"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005042 CLK_LOOKUP("bus_clk",
5043 gfx3d_axi_clk_8064.c, "footswitch-8x60.2"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005044 CLK_LOOKUP("iface_clk", vcap_p_clk.c, ""),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005045 CLK_LOOKUP("iface_clk", vcap_p_clk.c, "footswitch-8x60.10"),
5046 CLK_LOOKUP("bus_clk", vcap_axi_clk.c, "footswitch-8x60.10"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005047 CLK_LOOKUP("core_clk", vcap_clk.c, ""),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005048 CLK_LOOKUP("core_clk", vcap_clk.c, "footswitch-8x60.10"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005049 CLK_LOOKUP("vcap_npl_clk", vcap_npl_clk.c, ""),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005050 CLK_LOOKUP("bus_clk", ijpeg_axi_clk.c, "footswitch-8x60.3"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005051 CLK_LOOKUP("mem_clk", imem_axi_clk.c, ""),
5052 CLK_LOOKUP("ijpeg_clk", ijpeg_clk.c, ""),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005053 CLK_LOOKUP("core_clk", ijpeg_clk.c, "footswitch-8x60.3"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005054 CLK_LOOKUP("core_clk", jpegd_clk.c, ""),
Ravishangar Kalyanamc2fee312012-02-09 19:11:22 -08005055 CLK_LOOKUP("mdp_clk", mdp_clk.c, NULL),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005056 CLK_LOOKUP("core_clk", mdp_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanamc2fee312012-02-09 19:11:22 -08005057 CLK_LOOKUP("mdp_vsync_clk", mdp_vsync_clk.c, NULL),
Matt Wagantallb82a5132011-12-12 22:26:41 -08005058 CLK_LOOKUP("vsync_clk", mdp_vsync_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanamc2fee312012-02-09 19:11:22 -08005059 CLK_LOOKUP("lut_mdp", lut_mdp_clk.c, NULL),
Matt Wagantallb82a5132011-12-12 22:26:41 -08005060 CLK_LOOKUP("lut_clk", lut_mdp_clk.c, "footswitch-8x60.4"),
Matt Wagantallbb90da92011-10-25 15:07:52 -07005061 CLK_LOOKUP("core_clk", rot_clk.c, "msm_rotator.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005062 CLK_LOOKUP("core_clk", rot_clk.c, "footswitch-8x60.6"),
Matt Wagantall61286312012-02-22 15:55:09 -08005063 CLK_LOOKUP("tv_src_clk", tv_src_clk.c, "footswitch-8x60.4"),
Aravind Venkateswaran0507c8c2012-02-16 17:16:05 -08005064 CLK_LOOKUP("tv_src_clk", tv_src_clk.c, NULL),
5065 CLK_LOOKUP("tv_src_div_clk", tv_src_div_clk.c, NULL),
Greg Griscofa47b532011-11-11 10:32:06 -08005066 CLK_LOOKUP("core_clk", vcodec_clk.c, "msm_vidc.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005067 CLK_LOOKUP("core_clk", vcodec_clk.c, "footswitch-8x60.7"),
Aravind Venkateswaran0507c8c2012-02-16 17:16:05 -08005068 CLK_LOOKUP("mdp_tv_clk", mdp_tv_clk.c, NULL),
Tianyi Gou51918802012-01-26 14:05:43 -08005069 CLK_LOOKUP("tv_clk", mdp_tv_clk.c, "footswitch-8x60.4"),
Aravind Venkateswaran0507c8c2012-02-16 17:16:05 -08005070 CLK_LOOKUP("hdmi_clk", hdmi_tv_clk.c, NULL),
5071 CLK_LOOKUP("core_clk", hdmi_app_clk.c, "hdmi_msm.1"),
Ujwal Pateld041f982012-03-27 19:51:44 -07005072 CLK_LOOKUP("vpe_clk", vpe_clk.c, "msm_vpe.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005073 CLK_LOOKUP("core_clk", vpe_clk.c, "footswitch-8x60.9"),
Kevin Chand07220e2012-02-13 15:52:22 -08005074 CLK_LOOKUP("vfe_clk", vfe_clk.c, "msm_vfe.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005075 CLK_LOOKUP("core_clk", vfe_clk.c, "footswitch-8x60.8"),
Kevin Chand07220e2012-02-13 15:52:22 -08005076 CLK_LOOKUP("csi_vfe_clk", csi_vfe_clk.c, "msm_vfe.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005077 CLK_LOOKUP("bus_clk", vfe_axi_clk.c, "footswitch-8x60.8"),
5078 CLK_LOOKUP("bus_clk", mdp_axi_clk.c, "footswitch-8x60.4"),
5079 CLK_LOOKUP("bus_clk", rot_axi_clk.c, "footswitch-8x60.6"),
5080 CLK_LOOKUP("bus_clk", vcodec_axi_clk.c, "footswitch-8x60.7"),
5081 CLK_LOOKUP("bus_a_clk", vcodec_axi_a_clk.c, "footswitch-8x60.7"),
5082 CLK_LOOKUP("bus_b_clk", vcodec_axi_b_clk.c, "footswitch-8x60.7"),
5083 CLK_LOOKUP("bus_clk", vpe_axi_clk.c, "footswitch-8x60.9"),
Ravishangar Kalyanamc2fee312012-02-09 19:11:22 -08005084 CLK_LOOKUP("amp_pclk", amp_p_clk.c, NULL),
Kevin Chand07220e2012-02-13 15:52:22 -08005085 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.0"),
5086 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.1"),
5087 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.2"),
Ravishangar Kalyanamc2fee312012-02-09 19:11:22 -08005088 CLK_LOOKUP("dsi_m_pclk", dsi1_m_p_clk.c, NULL),
5089 CLK_LOOKUP("dsi_s_pclk", dsi1_s_p_clk.c, NULL),
5090 CLK_LOOKUP("dsi_m_pclk", dsi2_m_p_clk.c, NULL),
5091 CLK_LOOKUP("dsi_s_pclk", dsi2_s_p_clk.c, NULL),
Pu Chen86b4be92011-11-03 17:27:57 -07005092 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "kgsl-3d0.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005093 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "footswitch-8x60.2"),
Aravind Venkateswaran0507c8c2012-02-16 17:16:05 -08005094 CLK_LOOKUP("master_iface_clk", hdmi_m_p_clk.c, "hdmi_msm.1"),
5095 CLK_LOOKUP("slave_iface_clk", hdmi_s_p_clk.c, "hdmi_msm.1"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005096 CLK_LOOKUP("ijpeg_pclk", ijpeg_p_clk.c, ""),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005097 CLK_LOOKUP("iface_clk", ijpeg_p_clk.c, "footswitch-8x60.3"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005098 CLK_LOOKUP("iface_clk", jpegd_p_clk.c, ""),
Matt Wagantall5d44ef22012-01-23 11:01:05 -08005099 CLK_LOOKUP("mem_iface_clk", imem_p_clk.c, "kgsl-3d0.0"),
Ravishangar Kalyanamc2fee312012-02-09 19:11:22 -08005100 CLK_LOOKUP("mdp_pclk", mdp_p_clk.c, NULL),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005101 CLK_LOOKUP("iface_clk", mdp_p_clk.c, "footswitch-8x60.4"),
Stepan Moskovchenko279b7852012-01-31 20:42:46 -08005102 CLK_LOOKUP("iface_clk", smmu_p_clk.c, "msm_iommu"),
Matt Wagantallbb90da92011-10-25 15:07:52 -07005103 CLK_LOOKUP("iface_clk", rot_p_clk.c, "msm_rotator.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005104 CLK_LOOKUP("iface_clk", rot_p_clk.c, "footswitch-8x60.6"),
Greg Griscofa47b532011-11-11 10:32:06 -08005105 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "msm_vidc.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005106 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "footswitch-8x60.7"),
Kevin Chand07220e2012-02-13 15:52:22 -08005107 CLK_LOOKUP("vfe_pclk", vfe_p_clk.c, "msm_vfe.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005108 CLK_LOOKUP("iface_clk", vfe_p_clk.c, "footswitch-8x60.8"),
Kevin Chanb20742b2012-02-27 15:47:35 -08005109 CLK_LOOKUP("vpe_pclk", vpe_p_clk.c, "msm_vpe.0"),
Matt Wagantall61286312012-02-22 15:55:09 -08005110 CLK_LOOKUP("iface_clk", vpe_p_clk.c, "footswitch-8x60.9"),
Tianyi Gou21a0e802012-02-04 22:34:10 -08005111
Kuirong Wanga9c3acc2012-02-09 17:00:45 -08005112 CLK_LOOKUP("bit_clk", mi2s_bit_clk.c, "msm-dai-q6.6"),
5113 CLK_LOOKUP("osr_clk", mi2s_osr_clk.c, "msm-dai-q6.6"),
5114 CLK_LOOKUP("bit_clk", codec_i2s_mic_bit_clk.c,
5115 "msm-dai-q6.1"),
5116 CLK_LOOKUP("osr_clk", codec_i2s_mic_osr_clk.c,
5117 "msm-dai-q6.1"),
5118 CLK_LOOKUP("bit_clk", spare_i2s_mic_bit_clk.c,
5119 "msm-dai-q6.5"),
5120 CLK_LOOKUP("osr_clk", spare_i2s_mic_osr_clk.c,
5121 "msm-dai-q6.5"),
5122 CLK_LOOKUP("bit_clk", codec_i2s_spkr_bit_clk.c,
5123 "msm-dai-q6.16384"),
5124 CLK_LOOKUP("osr_clk", codec_i2s_spkr_osr_clk.c,
5125 "msm-dai-q6.16384"),
5126 CLK_LOOKUP("bit_clk", spare_i2s_spkr_bit_clk.c,
5127 "msm-dai-q6.4"),
5128 CLK_LOOKUP("osr_clk", spare_i2s_spkr_osr_clk.c,
5129 "msm-dai-q6.4"),
5130 CLK_LOOKUP("pcm_clk", pcm_clk.c, "msm-dai-q6.2"),
Kiran Kandi5f4ab692012-02-23 11:23:56 -08005131 CLK_LOOKUP("pcm_clk", pcm_clk.c, "msm-dai-q6.3"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005132 CLK_LOOKUP("sps_slimbus_clk", sps_slimbus_clk.c, ""),
Tianyi Gou44a81b02012-02-06 17:49:07 -08005133 CLK_LOOKUP("core_clk", audio_slimbus_clk.c, "msm_slim_ctrl.1"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005134 CLK_LOOKUP("core_clk", jpegd_axi_clk.c, ""),
5135 CLK_LOOKUP("core_clk", vpe_axi_clk.c, ""),
5136 CLK_LOOKUP("core_clk", mdp_axi_clk.c, ""),
5137 CLK_LOOKUP("core_clk", vcap_axi_clk.c, ""),
5138 CLK_LOOKUP("core_clk", rot_axi_clk.c, ""),
5139 CLK_LOOKUP("core_clk", ijpeg_axi_clk.c, ""),
5140 CLK_LOOKUP("core_clk", vfe_axi_clk.c, ""),
5141 CLK_LOOKUP("core_clk", vcodec_axi_a_clk.c, ""),
5142 CLK_LOOKUP("core_clk", vcodec_axi_b_clk.c, ""),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005143 CLK_LOOKUP("core_clk", gfx3d_axi_clk_8064.c, ""),
Tianyi Gou21a0e802012-02-04 22:34:10 -08005144
5145 CLK_LOOKUP("dfab_dsps_clk", dfab_dsps_clk.c, NULL),
5146 CLK_LOOKUP("core_clk", dfab_usb_hs_clk.c, "msm_otg"),
5147 CLK_LOOKUP("core_clk", dfab_usb_hs3_clk.c, "msm_ehci_host.0"),
5148 CLK_LOOKUP("core_clk", dfab_usb_hs3_clk.c, "msm_ehci_host.1"),
5149 CLK_LOOKUP("bus_clk", dfab_sdc1_clk.c, "msm_sdcc.1"),
5150 CLK_LOOKUP("bus_clk", dfab_sdc2_clk.c, "msm_sdcc.2"),
5151 CLK_LOOKUP("bus_clk", dfab_sdc3_clk.c, "msm_sdcc.3"),
5152 CLK_LOOKUP("bus_clk", dfab_sdc4_clk.c, "msm_sdcc.4"),
5153 CLK_LOOKUP("dfab_clk", dfab_sps_clk.c, "msm_sps"),
5154 CLK_LOOKUP("bus_clk", dfab_bam_dmux_clk.c, "BAM_RMNT"),
5155 CLK_LOOKUP("bus_clk", dfab_scm_clk.c, "scm"),
Ramesh Masavarapua1bc0e42012-03-05 07:42:48 -08005156 CLK_LOOKUP("bus_clk", dfab_qseecom_clk.c, "qseecom"),
Ramesh Masavarapueb6e9342012-02-13 19:59:50 -08005157 CLK_LOOKUP("bus_clk", dfab_tzcom_clk.c, "tzcom"),
Tianyi Gou21a0e802012-02-04 22:34:10 -08005158
Manu Gautam5143b252012-01-05 19:25:23 -08005159 CLK_LOOKUP("alt_core_clk", usb_hsic_xcvr_fs_clk.c, "msm_hsic_host"),
5160 CLK_LOOKUP("phy_clk", usb_hsic_hsic_clk.c, "msm_hsic_host"),
5161 CLK_LOOKUP("cal_clk", usb_hsic_hsio_cal_clk.c, "msm_hsic_host"),
5162 CLK_LOOKUP("core_clk", usb_hsic_system_clk.c, "msm_hsic_host"),
5163 CLK_LOOKUP("iface_clk", usb_hsic_p_clk.c, "msm_hsic_host"),
Tianyi Gou41515e22011-09-01 19:37:43 -07005164
Stepan Moskovchenko279b7852012-01-31 20:42:46 -08005165 CLK_LOOKUP("core_clk", jpegd_axi_clk.c, "msm_iommu.0"),
5166 CLK_LOOKUP("core_clk", vpe_axi_clk.c, "msm_iommu.1"),
5167 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.2"),
5168 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.3"),
5169 CLK_LOOKUP("core_clk", rot_axi_clk.c, "msm_iommu.4"),
5170 CLK_LOOKUP("core_clk", ijpeg_axi_clk.c, "msm_iommu.5"),
5171 CLK_LOOKUP("core_clk", vfe_axi_clk.c, "msm_iommu.6"),
5172 CLK_LOOKUP("core_clk", vcodec_axi_a_clk.c, "msm_iommu.7"),
5173 CLK_LOOKUP("core_clk", vcodec_axi_b_clk.c, "msm_iommu.8"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005174 CLK_LOOKUP("core_clk", gfx3d_axi_clk_8064.c, "msm_iommu.9"),
5175 CLK_LOOKUP("core_clk", gfx3d_axi_clk_8064.c, "msm_iommu.10"),
Stepan Moskovchenko279b7852012-01-31 20:42:46 -08005176 CLK_LOOKUP("core_clk", vcap_axi_clk.c, "msm_iommu.11"),
5177
Jeff Ohlstein8c116c72011-10-27 17:34:48 -07005178 CLK_LOOKUP("mem_clk", ebi1_adm_clk.c, "msm_dmov"),
Tianyi Gou41515e22011-09-01 19:37:43 -07005179
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005180 CLK_LOOKUP("l2_mclk", l2_m_clk, ""),
5181 CLK_LOOKUP("krait0_mclk", krait0_m_clk, ""),
5182 CLK_LOOKUP("krait1_mclk", krait1_m_clk, ""),
Tianyi Gou455c13c2012-02-02 16:33:24 -08005183 CLK_LOOKUP("krait2_mclk", krait2_m_clk, ""),
5184 CLK_LOOKUP("krait3_mclk", krait3_m_clk, ""),
Tianyi Gou41515e22011-09-01 19:37:43 -07005185};
5186
Tianyi Gou3022dfd2012-01-25 15:50:05 -08005187static struct clk_lookup msm_clocks_8960[] = {
Stephen Boyd72a80352012-01-26 15:57:38 -08005188 CLK_LOOKUP("xo", cxo_a_clk.c, ""),
5189 CLK_LOOKUP("xo", pxo_a_clk.c, ""),
Stephen Boyded630b02012-01-26 15:26:47 -08005190 CLK_LOOKUP("cxo", cxo_clk.c, "wcnss_wlan.0"),
5191 CLK_LOOKUP("cxo", cxo_clk.c, "pil_riva"),
5192 CLK_LOOKUP("xo", pxo_clk.c, "pil_qdsp6v4.0"),
5193 CLK_LOOKUP("xo", cxo_clk.c, "pil_qdsp6v4.1"),
5194 CLK_LOOKUP("xo", cxo_clk.c, "pil_qdsp6v4.2"),
Stephen Boyd69d35e32012-02-14 15:33:30 -08005195 CLK_LOOKUP("xo", cxo_clk.c, "BAM_RMNT"),
Stephen Boyd5a190a82012-03-01 14:45:15 -08005196 CLK_LOOKUP("xo", cxo_clk.c, "msm_xo"),
Stephen Boyded630b02012-01-26 15:26:47 -08005197 CLK_LOOKUP("pll2", pll2_clk.c, NULL),
5198 CLK_LOOKUP("pll8", pll8_clk.c, NULL),
5199 CLK_LOOKUP("pll4", pll4_clk.c, NULL),
5200 CLK_LOOKUP("measure", measure_clk.c, "debug"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005201
Matt Wagantallb2710b82011-11-16 19:55:17 -08005202 CLK_LOOKUP("bus_clk", afab_clk.c, "msm_apps_fab"),
5203 CLK_LOOKUP("bus_a_clk", afab_a_clk.c, "msm_apps_fab"),
5204 CLK_LOOKUP("bus_clk", cfpb_clk.c, "msm_cpss_fpb"),
5205 CLK_LOOKUP("bus_a_clk", cfpb_a_clk.c, "msm_cpss_fpb"),
5206 CLK_LOOKUP("bus_clk", sfab_clk.c, "msm_sys_fab"),
Stephen Boydd7a143a2012-02-16 17:59:26 -08005207 CLK_LOOKUP("bus_a_clk", sfab_msmbus_a_clk.c, "msm_sys_fab"),
Matt Wagantallb2710b82011-11-16 19:55:17 -08005208 CLK_LOOKUP("bus_clk", sfpb_clk.c, "msm_sys_fpb"),
5209 CLK_LOOKUP("bus_a_clk", sfpb_a_clk.c, "msm_sys_fpb"),
5210 CLK_LOOKUP("bus_clk", mmfab_clk.c, "msm_mm_fab"),
5211 CLK_LOOKUP("bus_a_clk", mmfab_a_clk.c, "msm_mm_fab"),
5212 CLK_LOOKUP("mem_clk", ebi1_msmbus_clk.c, "msm_bus"),
5213 CLK_LOOKUP("mem_a_clk", ebi1_a_clk.c, "msm_bus"),
5214
5215 CLK_LOOKUP("ebi1_clk", ebi1_clk.c, NULL),
5216 CLK_LOOKUP("dfab_clk", dfab_clk.c, NULL),
5217 CLK_LOOKUP("dfab_a_clk", dfab_a_clk.c, NULL),
5218 CLK_LOOKUP("mmfpb_clk", mmfpb_clk.c, NULL),
5219 CLK_LOOKUP("mmfpb_a_clk", mmfpb_a_clk.c, "clock-8960"),
5220 CLK_LOOKUP("cfpb_a_clk", cfpb_a_clk.c, "clock-8960"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005221
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005222 CLK_LOOKUP("core_clk", gp0_clk.c, ""),
5223 CLK_LOOKUP("core_clk", gp1_clk.c, ""),
5224 CLK_LOOKUP("core_clk", gp2_clk.c, ""),
5225 CLK_LOOKUP("core_clk", gsbi1_uart_clk.c, ""),
5226 CLK_LOOKUP("core_clk", gsbi2_uart_clk.c, ""),
5227 CLK_LOOKUP("core_clk", gsbi3_uart_clk.c, ""),
5228 CLK_LOOKUP("core_clk", gsbi4_uart_clk.c, ""),
Matt Wagantalle2522372011-08-17 14:52:21 -07005229 CLK_LOOKUP("core_clk", gsbi5_uart_clk.c, "msm_serial_hsl.0"),
5230 CLK_LOOKUP("core_clk", gsbi6_uart_clk.c, "msm_serial_hs.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005231 CLK_LOOKUP("core_clk", gsbi7_uart_clk.c, ""),
5232 CLK_LOOKUP("core_clk", gsbi8_uart_clk.c, ""),
5233 CLK_LOOKUP("core_clk", gsbi9_uart_clk.c, ""),
5234 CLK_LOOKUP("core_clk", gsbi10_uart_clk.c, ""),
5235 CLK_LOOKUP("core_clk", gsbi11_uart_clk.c, ""),
5236 CLK_LOOKUP("core_clk", gsbi12_uart_clk.c, ""),
Matt Wagantallac294852011-08-17 15:44:58 -07005237 CLK_LOOKUP("core_clk", gsbi1_qup_clk.c, "spi_qsd.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005238 CLK_LOOKUP("core_clk", gsbi2_qup_clk.c, ""),
Matt Wagantallac294852011-08-17 15:44:58 -07005239 CLK_LOOKUP("core_clk", gsbi3_qup_clk.c, "qup_i2c.3"),
5240 CLK_LOOKUP("core_clk", gsbi4_qup_clk.c, "qup_i2c.4"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005241 CLK_LOOKUP("core_clk", gsbi5_qup_clk.c, ""),
5242 CLK_LOOKUP("core_clk", gsbi6_qup_clk.c, ""),
5243 CLK_LOOKUP("core_clk", gsbi7_qup_clk.c, ""),
5244 CLK_LOOKUP("core_clk", gsbi8_qup_clk.c, ""),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005245 CLK_LOOKUP("core_clk", gsbi9_qup_clk.c, ""),
Matt Wagantallac294852011-08-17 15:44:58 -07005246 CLK_LOOKUP("core_clk", gsbi10_qup_clk.c, "qup_i2c.10"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005247 CLK_LOOKUP("core_clk", gsbi11_qup_clk.c, ""),
Matt Wagantallac294852011-08-17 15:44:58 -07005248 CLK_LOOKUP("core_clk", gsbi12_qup_clk.c, "qup_i2c.12"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005249 CLK_LOOKUP("core_clk", pdm_clk.c, ""),
Vikram Mulukutladd0a2372011-09-19 15:58:21 -07005250 CLK_LOOKUP("mem_clk", pmem_clk.c, "msm_sps"),
Matt Wagantallc1205292011-08-11 17:19:31 -07005251 CLK_LOOKUP("core_clk", prng_clk.c, "msm_rng.0"),
Matt Wagantall37ce3842011-08-17 16:00:36 -07005252 CLK_LOOKUP("core_clk", sdc1_clk.c, "msm_sdcc.1"),
5253 CLK_LOOKUP("core_clk", sdc2_clk.c, "msm_sdcc.2"),
5254 CLK_LOOKUP("core_clk", sdc3_clk.c, "msm_sdcc.3"),
5255 CLK_LOOKUP("core_clk", sdc4_clk.c, "msm_sdcc.4"),
5256 CLK_LOOKUP("core_clk", sdc5_clk.c, "msm_sdcc.5"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005257 CLK_LOOKUP("slimbus_xo_src_clk", slimbus_xo_src_clk.c, NULL),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005258 CLK_LOOKUP("ref_clk", tsif_ref_clk.c, ""),
5259 CLK_LOOKUP("core_clk", tssc_clk.c, ""),
Manu Gautam5143b252012-01-05 19:25:23 -08005260 CLK_LOOKUP("alt_core_clk", usb_hs1_xcvr_clk.c, "msm_otg"),
5261 CLK_LOOKUP("phy_clk", usb_phy0_clk.c, "msm_otg"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005262 CLK_LOOKUP("alt_core_clk", usb_fs1_xcvr_clk.c, ""),
5263 CLK_LOOKUP("sys_clk", usb_fs1_sys_clk.c, ""),
5264 CLK_LOOKUP("src_clk", usb_fs1_src_clk.c, ""),
5265 CLK_LOOKUP("alt_core_clk", usb_fs2_xcvr_clk.c, ""),
5266 CLK_LOOKUP("sys_clk", usb_fs2_sys_clk.c, ""),
5267 CLK_LOOKUP("src_clk", usb_fs2_src_clk.c, ""),
Tianyi Gou3022dfd2012-01-25 15:50:05 -08005268 CLK_LOOKUP("alt_core_clk", usb_hsic_xcvr_fs_clk.c, "msm_hsic_host"),
5269 CLK_LOOKUP("phy_clk", usb_hsic_hsic_clk.c, "msm_hsic_host"),
5270 CLK_LOOKUP("cal_clk", usb_hsic_hsio_cal_clk.c, "msm_hsic_host"),
5271 CLK_LOOKUP("core_clk", usb_hsic_system_clk.c, "msm_hsic_host"),
5272 CLK_LOOKUP("iface_clk", usb_hsic_p_clk.c, "msm_hsic_host"),
Matt Wagantallc4b3a4d2011-08-17 16:58:39 -07005273 CLK_LOOKUP("iface_clk", ce1_p_clk.c, "qce.0"),
Matt Wagantalle0b11452011-09-13 17:25:33 -07005274 CLK_LOOKUP("iface_clk", ce1_p_clk.c, "qcrypto.0"),
Matt Wagantallc4b3a4d2011-08-17 16:58:39 -07005275 CLK_LOOKUP("core_clk", ce1_core_clk.c, "qce.0"),
Matt Wagantalle0b11452011-09-13 17:25:33 -07005276 CLK_LOOKUP("core_clk", ce1_core_clk.c, "qcrypto.0"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005277 CLK_LOOKUP("dma_bam_pclk", dma_bam_p_clk.c, NULL),
Matt Wagantallac294852011-08-17 15:44:58 -07005278 CLK_LOOKUP("iface_clk", gsbi1_p_clk.c, "spi_qsd.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005279 CLK_LOOKUP("iface_clk", gsbi2_p_clk.c, ""),
Matt Wagantallac294852011-08-17 15:44:58 -07005280 CLK_LOOKUP("iface_clk", gsbi3_p_clk.c, "qup_i2c.3"),
5281 CLK_LOOKUP("iface_clk", gsbi4_p_clk.c, "qup_i2c.4"),
Matt Wagantalle2522372011-08-17 14:52:21 -07005282 CLK_LOOKUP("iface_clk", gsbi5_p_clk.c, "msm_serial_hsl.0"),
5283 CLK_LOOKUP("iface_clk", gsbi6_p_clk.c, "msm_serial_hs.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005284 CLK_LOOKUP("iface_clk", gsbi7_p_clk.c, ""),
5285 CLK_LOOKUP("iface_clk", gsbi8_p_clk.c, ""),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005286 CLK_LOOKUP("iface_clk", gsbi9_p_clk.c, ""),
Matt Wagantallac294852011-08-17 15:44:58 -07005287 CLK_LOOKUP("iface_clk", gsbi10_p_clk.c, "qup_i2c.10"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005288 CLK_LOOKUP("iface_clk", gsbi11_p_clk.c, ""),
Matt Wagantallac294852011-08-17 15:44:58 -07005289 CLK_LOOKUP("iface_clk", gsbi12_p_clk.c, "qup_i2c.12"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005290 CLK_LOOKUP("iface_clk", tsif_p_clk.c, ""),
5291 CLK_LOOKUP("iface_clk", usb_fs1_p_clk.c, ""),
5292 CLK_LOOKUP("iface_clk", usb_fs2_p_clk.c, ""),
Manu Gautam5143b252012-01-05 19:25:23 -08005293 CLK_LOOKUP("iface_clk", usb_hs1_p_clk.c, "msm_otg"),
Matt Wagantall37ce3842011-08-17 16:00:36 -07005294 CLK_LOOKUP("iface_clk", sdc1_p_clk.c, "msm_sdcc.1"),
5295 CLK_LOOKUP("iface_clk", sdc2_p_clk.c, "msm_sdcc.2"),
5296 CLK_LOOKUP("iface_clk", sdc3_p_clk.c, "msm_sdcc.3"),
5297 CLK_LOOKUP("iface_clk", sdc4_p_clk.c, "msm_sdcc.4"),
5298 CLK_LOOKUP("iface_clk", sdc5_p_clk.c, "msm_sdcc.5"),
Matt Wagantalle1a86062011-08-18 17:46:10 -07005299 CLK_LOOKUP("core_clk", adm0_clk.c, "msm_dmov"),
5300 CLK_LOOKUP("iface_clk", adm0_p_clk.c, "msm_dmov"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005301 CLK_LOOKUP("iface_clk", pmic_arb0_p_clk.c, ""),
5302 CLK_LOOKUP("iface_clk", pmic_arb1_p_clk.c, ""),
5303 CLK_LOOKUP("core_clk", pmic_ssbi2_clk.c, ""),
5304 CLK_LOOKUP("mem_clk", rpm_msg_ram_p_clk.c, ""),
5305 CLK_LOOKUP("core_clk", amp_clk.c, ""),
Kevin Chan09f4e662011-12-16 08:17:02 -08005306 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-001a"),
5307 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-006c"),
5308 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-0048"),
Tianyi Gou3022dfd2012-01-25 15:50:05 -08005309 CLK_LOOKUP("cam_clk", cam2_clk.c, NULL),
Sreesudhan Ramakrish Ramkumar8f11b8b2012-01-04 17:09:05 -08005310 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-0020"),
Sreesudhan Ramakrish Ramkumar3381da72012-01-27 08:08:32 -08005311 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-0034"),
Kevin Chanc8b52e82011-10-25 23:20:21 -07005312 CLK_LOOKUP("csi_src_clk", csi0_src_clk.c, "msm_csid.0"),
5313 CLK_LOOKUP("csi_src_clk", csi1_src_clk.c, "msm_csid.1"),
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08005314 CLK_LOOKUP("csi_src_clk", csi2_src_clk.c, "msm_csid.2"),
Kevin Chanc8b52e82011-10-25 23:20:21 -07005315 CLK_LOOKUP("csi_clk", csi0_clk.c, "msm_csid.0"),
5316 CLK_LOOKUP("csi_clk", csi1_clk.c, "msm_csid.1"),
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08005317 CLK_LOOKUP("csi_clk", csi2_clk.c, "msm_csid.2"),
Kevin Chanc8b52e82011-10-25 23:20:21 -07005318 CLK_LOOKUP("csi_phy_clk", csi0_phy_clk.c, "msm_csid.0"),
5319 CLK_LOOKUP("csi_phy_clk", csi1_phy_clk.c, "msm_csid.1"),
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08005320 CLK_LOOKUP("csi_phy_clk", csi2_phy_clk.c, "msm_csid.2"),
Kevin Chane12c6672011-10-26 11:55:26 -07005321 CLK_LOOKUP("csi_pix_clk", csi_pix_clk.c, "msm_ispif.0"),
5322 CLK_LOOKUP("csi_rdi_clk", csi_rdi_clk.c, "msm_ispif.0"),
Tianyi Gou3022dfd2012-01-25 15:50:05 -08005323 CLK_LOOKUP("csi_src_clk", csi2_src_clk.c, NULL),
5324 CLK_LOOKUP("csi_clk", csi2_clk.c, NULL),
5325 CLK_LOOKUP("csi_pix1_clk", csi_pix1_clk.c, "msm_ispif.0"),
5326 CLK_LOOKUP("csi_rdi1_clk", csi_rdi1_clk.c, "msm_ispif.0"),
5327 CLK_LOOKUP("csi_rdi2_clk", csi_rdi2_clk.c, "msm_ispif.0"),
5328 CLK_LOOKUP("csi_phy_clk", csi2_phy_clk.c, NULL),
5329 CLK_LOOKUP("csi2phy_timer_clk", csi2phy_timer_clk.c, NULL),
Kevin Chanf6216f22011-10-25 18:40:11 -07005330 CLK_LOOKUP("csiphy_timer_src_clk",
5331 csiphy_timer_src_clk.c, "msm_csiphy.0"),
5332 CLK_LOOKUP("csiphy_timer_src_clk",
5333 csiphy_timer_src_clk.c, "msm_csiphy.1"),
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08005334 CLK_LOOKUP("csiphy_timer_src_clk",
5335 csiphy_timer_src_clk.c, "msm_csiphy.2"),
Kevin Chanf6216f22011-10-25 18:40:11 -07005336 CLK_LOOKUP("csiphy_timer_clk", csi0phy_timer_clk.c, "msm_csiphy.0"),
5337 CLK_LOOKUP("csiphy_timer_clk", csi1phy_timer_clk.c, "msm_csiphy.1"),
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08005338 CLK_LOOKUP("csiphy_timer_clk", csi2phy_timer_clk.c, "msm_csiphy.2"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005339 CLK_LOOKUP("dsi_byte_div_clk", dsi1_byte_clk.c, NULL),
5340 CLK_LOOKUP("dsi_byte_div_clk", dsi2_byte_clk.c, NULL),
5341 CLK_LOOKUP("dsi_esc_clk", dsi1_esc_clk.c, NULL),
5342 CLK_LOOKUP("dsi_esc_clk", dsi2_esc_clk.c, NULL),
Matt Wagantall9dc01632011-08-17 18:55:04 -07005343 CLK_LOOKUP("core_clk", gfx2d0_clk.c, "kgsl-2d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005344 CLK_LOOKUP("core_clk", gfx2d0_clk.c, "footswitch-8x60.0"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07005345 CLK_LOOKUP("core_clk", gfx2d1_clk.c, "kgsl-2d1.1"),
Matt Wagantall49722712011-08-17 18:50:53 -07005346 CLK_LOOKUP("core_clk", gfx2d1_clk.c, "footswitch-8x60.1"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07005347 CLK_LOOKUP("core_clk", gfx3d_clk.c, "kgsl-3d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005348 CLK_LOOKUP("core_clk", gfx3d_clk.c, "footswitch-8x60.2"),
5349 CLK_LOOKUP("bus_clk", ijpeg_axi_clk.c, "footswitch-8x60.3"),
Jignesh Mehta95dd6e12011-11-18 17:21:16 -08005350 CLK_LOOKUP("imem_clk", imem_axi_clk.c, NULL),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005351 CLK_LOOKUP("ijpeg_clk", ijpeg_clk.c, NULL),
Matt Wagantall49722712011-08-17 18:50:53 -07005352 CLK_LOOKUP("core_clk", ijpeg_clk.c, "footswitch-8x60.3"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005353 CLK_LOOKUP("core_clk", jpegd_clk.c, ""),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005354 CLK_LOOKUP("mdp_clk", mdp_clk.c, NULL),
Matt Wagantall49722712011-08-17 18:50:53 -07005355 CLK_LOOKUP("core_clk", mdp_clk.c, "footswitch-8x60.4"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005356 CLK_LOOKUP("mdp_vsync_clk", mdp_vsync_clk.c, NULL),
Matt Wagantallb82a5132011-12-12 22:26:41 -08005357 CLK_LOOKUP("vsync_clk", mdp_vsync_clk.c, "footswitch-8x60.4"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005358 CLK_LOOKUP("lut_mdp", lut_mdp_clk.c, NULL),
Matt Wagantallb82a5132011-12-12 22:26:41 -08005359 CLK_LOOKUP("lut_clk", lut_mdp_clk.c, "footswitch-8x60.4"),
Matt Wagantallbb90da92011-10-25 15:07:52 -07005360 CLK_LOOKUP("core_clk", rot_clk.c, "msm_rotator.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005361 CLK_LOOKUP("core_clk", rot_clk.c, "footswitch-8x60.6"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005362 CLK_LOOKUP("tv_src_clk", tv_src_clk.c, NULL),
Matt Wagantallb82a5132011-12-12 22:26:41 -08005363 CLK_LOOKUP("tv_src_clk", tv_src_clk.c, "footswitch-8x60.4"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005364 CLK_LOOKUP("tv_enc_clk", tv_enc_clk.c, NULL),
5365 CLK_LOOKUP("tv_dac_clk", tv_dac_clk.c, NULL),
Matt Wagantall3f7660b2011-08-17 21:25:13 -07005366 CLK_LOOKUP("core_clk", vcodec_clk.c, "msm_vidc.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005367 CLK_LOOKUP("core_clk", vcodec_clk.c, "footswitch-8x60.7"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005368 CLK_LOOKUP("mdp_tv_clk", mdp_tv_clk.c, NULL),
Matt Wagantallb82a5132011-12-12 22:26:41 -08005369 CLK_LOOKUP("tv_clk", mdp_tv_clk.c, "footswitch-8x60.4"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005370 CLK_LOOKUP("hdmi_clk", hdmi_tv_clk.c, NULL),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -07005371 CLK_LOOKUP("core_clk", hdmi_app_clk.c, "hdmi_msm.1"),
Kevin Chana0853122011-11-07 19:48:44 -08005372 CLK_LOOKUP("vpe_clk", vpe_clk.c, "msm_vpe.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005373 CLK_LOOKUP("core_clk", vpe_clk.c, "footswitch-8x60.9"),
Kevin Chan5827c552011-10-28 18:36:32 -07005374 CLK_LOOKUP("vfe_clk", vfe_clk.c, "msm_vfe.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005375 CLK_LOOKUP("core_clk", vfe_clk.c, "footswitch-8x60.8"),
Kevin Chan5827c552011-10-28 18:36:32 -07005376 CLK_LOOKUP("csi_vfe_clk", csi_vfe_clk.c, "msm_vfe.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005377 CLK_LOOKUP("bus_clk", vfe_axi_clk.c, "footswitch-8x60.8"),
5378 CLK_LOOKUP("bus_clk", mdp_axi_clk.c, "footswitch-8x60.4"),
5379 CLK_LOOKUP("bus_clk", rot_axi_clk.c, "footswitch-8x60.6"),
5380 CLK_LOOKUP("bus_clk", vcodec_axi_clk.c, "footswitch-8x60.7"),
5381 CLK_LOOKUP("bus_a_clk", vcodec_axi_a_clk.c, "footswitch-8x60.7"),
5382 CLK_LOOKUP("bus_b_clk", vcodec_axi_b_clk.c, "footswitch-8x60.7"),
5383 CLK_LOOKUP("bus_clk", vpe_axi_clk.c, "footswitch-8x60.9"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005384 CLK_LOOKUP("amp_pclk", amp_p_clk.c, NULL),
Kevin Chanc8b52e82011-10-25 23:20:21 -07005385 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.0"),
5386 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.1"),
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08005387 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.2"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005388 CLK_LOOKUP("dsi_m_pclk", dsi1_m_p_clk.c, NULL),
5389 CLK_LOOKUP("dsi_s_pclk", dsi1_s_p_clk.c, NULL),
5390 CLK_LOOKUP("dsi_m_pclk", dsi2_m_p_clk.c, NULL),
5391 CLK_LOOKUP("dsi_s_pclk", dsi2_s_p_clk.c, NULL),
Matt Wagantall9dc01632011-08-17 18:55:04 -07005392 CLK_LOOKUP("iface_clk", gfx2d0_p_clk.c, "kgsl-2d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005393 CLK_LOOKUP("iface_clk", gfx2d0_p_clk.c, "footswitch-8x60.0"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07005394 CLK_LOOKUP("iface_clk", gfx2d1_p_clk.c, "kgsl-2d1.1"),
Matt Wagantall49722712011-08-17 18:50:53 -07005395 CLK_LOOKUP("iface_clk", gfx2d1_p_clk.c, "footswitch-8x60.1"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07005396 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "kgsl-3d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005397 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "footswitch-8x60.2"),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -07005398 CLK_LOOKUP("master_iface_clk", hdmi_m_p_clk.c, "hdmi_msm.1"),
5399 CLK_LOOKUP("slave_iface_clk", hdmi_s_p_clk.c, "hdmi_msm.1"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005400 CLK_LOOKUP("ijpeg_pclk", ijpeg_p_clk.c, NULL),
Matt Wagantall49722712011-08-17 18:50:53 -07005401 CLK_LOOKUP("iface_clk", ijpeg_p_clk.c, "footswitch-8x60.3"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005402 CLK_LOOKUP("iface_clk", jpegd_p_clk.c, ""),
Matt Wagantall5d44ef22012-01-23 11:01:05 -08005403 CLK_LOOKUP("mem_iface_clk", imem_p_clk.c, "kgsl-3d0.0"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005404 CLK_LOOKUP("mdp_pclk", mdp_p_clk.c, NULL),
Matt Wagantall49722712011-08-17 18:50:53 -07005405 CLK_LOOKUP("iface_clk", mdp_p_clk.c, "footswitch-8x60.4"),
Matt Wagantalle604d712011-10-21 15:38:18 -07005406 CLK_LOOKUP("iface_clk", smmu_p_clk.c, "msm_iommu"),
Matt Wagantallbb90da92011-10-25 15:07:52 -07005407 CLK_LOOKUP("iface_clk", rot_p_clk.c, "msm_rotator.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005408 CLK_LOOKUP("iface_clk", rot_p_clk.c, "footswitch-8x60.6"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005409 CLK_LOOKUP("tv_enc_pclk", tv_enc_p_clk.c, NULL),
Matt Wagantall3f7660b2011-08-17 21:25:13 -07005410 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "msm_vidc.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005411 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "footswitch-8x60.7"),
Kevin Chan5827c552011-10-28 18:36:32 -07005412 CLK_LOOKUP("vfe_pclk", vfe_p_clk.c, "msm_vfe.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005413 CLK_LOOKUP("iface_clk", vfe_p_clk.c, "footswitch-8x60.8"),
Kevin Chana0853122011-11-07 19:48:44 -08005414 CLK_LOOKUP("vpe_pclk", vpe_p_clk.c, "msm_vpe.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005415 CLK_LOOKUP("iface_clk", vpe_p_clk.c, "footswitch-8x60.9"),
Kuirong Wanga9c3acc2012-02-09 17:00:45 -08005416 CLK_LOOKUP("bit_clk", mi2s_bit_clk.c, "msm-dai-q6.6"),
5417 CLK_LOOKUP("osr_clk", mi2s_osr_clk.c, "msm-dai-q6.6"),
5418 CLK_LOOKUP("bit_clk", codec_i2s_mic_bit_clk.c,
5419 "msm-dai-q6.1"),
5420 CLK_LOOKUP("osr_clk", codec_i2s_mic_osr_clk.c,
5421 "msm-dai-q6.1"),
5422 CLK_LOOKUP("bit_clk", spare_i2s_mic_bit_clk.c,
5423 "msm-dai-q6.5"),
5424 CLK_LOOKUP("osr_clk", spare_i2s_mic_osr_clk.c,
5425 "msm-dai-q6.5"),
5426 CLK_LOOKUP("bit_clk", codec_i2s_spkr_bit_clk.c,
5427 "msm-dai-q6.16384"),
5428 CLK_LOOKUP("osr_clk", codec_i2s_spkr_osr_clk.c,
5429 "msm-dai-q6.16384"),
5430 CLK_LOOKUP("bit_clk", spare_i2s_spkr_bit_clk.c,
5431 "msm-dai-q6.4"),
5432 CLK_LOOKUP("osr_clk", spare_i2s_spkr_osr_clk.c,
5433 "msm-dai-q6.4"),
5434 CLK_LOOKUP("pcm_clk", pcm_clk.c, "msm-dai-q6.2"),
Kiran Kandi5f4ab692012-02-23 11:23:56 -08005435 CLK_LOOKUP("pcm_clk", pcm_clk.c, "msm-dai-q6.3"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005436 CLK_LOOKUP("sps_slimbus_clk", sps_slimbus_clk.c, NULL),
Tianyi Gou44a81b02012-02-06 17:49:07 -08005437 CLK_LOOKUP("core_clk", audio_slimbus_clk.c, "msm_slim_ctrl.1"),
Matt Wagantalle604d712011-10-21 15:38:18 -07005438 CLK_LOOKUP("core_clk", jpegd_axi_clk.c, "msm_iommu.0"),
5439 CLK_LOOKUP("core_clk", vpe_axi_clk.c, "msm_iommu.1"),
5440 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.2"),
5441 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.3"),
5442 CLK_LOOKUP("core_clk", rot_axi_clk.c, "msm_iommu.4"),
5443 CLK_LOOKUP("core_clk", ijpeg_axi_clk.c, "msm_iommu.5"),
5444 CLK_LOOKUP("core_clk", vfe_axi_clk.c, "msm_iommu.6"),
5445 CLK_LOOKUP("core_clk", vcodec_axi_a_clk.c, "msm_iommu.7"),
5446 CLK_LOOKUP("core_clk", vcodec_axi_b_clk.c, "msm_iommu.8"),
5447 CLK_LOOKUP("core_clk", gfx3d_clk.c, "msm_iommu.9"),
5448 CLK_LOOKUP("core_clk", gfx2d0_clk.c, "msm_iommu.10"),
5449 CLK_LOOKUP("core_clk", gfx2d1_clk.c, "msm_iommu.11"),
Gopikrishnaiah Anandan4d05ed32012-01-13 11:08:44 -08005450
5451 CLK_LOOKUP("mdp_iommu_clk", mdp_axi_clk.c, "msm_vidc.0"),
5452 CLK_LOOKUP("rot_iommu_clk", rot_axi_clk.c, "msm_vidc.0"),
5453 CLK_LOOKUP("vcodec_iommu0_clk", vcodec_axi_a_clk.c, "msm_vidc.0"),
5454 CLK_LOOKUP("vcodec_iommu1_clk", vcodec_axi_b_clk.c, "msm_vidc.0"),
5455 CLK_LOOKUP("smmu_iface_clk", smmu_p_clk.c, "msm_vidc.0"),
5456
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005457 CLK_LOOKUP("dfab_dsps_clk", dfab_dsps_clk.c, NULL),
Manu Gautam5143b252012-01-05 19:25:23 -08005458 CLK_LOOKUP("core_clk", dfab_usb_hs_clk.c, "msm_otg"),
Matt Wagantall37ce3842011-08-17 16:00:36 -07005459 CLK_LOOKUP("bus_clk", dfab_sdc1_clk.c, "msm_sdcc.1"),
5460 CLK_LOOKUP("bus_clk", dfab_sdc2_clk.c, "msm_sdcc.2"),
5461 CLK_LOOKUP("bus_clk", dfab_sdc3_clk.c, "msm_sdcc.3"),
5462 CLK_LOOKUP("bus_clk", dfab_sdc4_clk.c, "msm_sdcc.4"),
5463 CLK_LOOKUP("bus_clk", dfab_sdc5_clk.c, "msm_sdcc.5"),
Yan He160633e2011-06-30 12:18:56 -07005464 CLK_LOOKUP("dfab_clk", dfab_sps_clk.c, "msm_sps"),
Stephen Boyd1c51a492011-10-26 12:11:47 -07005465 CLK_LOOKUP("bus_clk", dfab_bam_dmux_clk.c, "BAM_RMNT"),
Stephen Boydef5d1c42011-12-15 20:47:14 -08005466 CLK_LOOKUP("bus_clk", dfab_scm_clk.c, "scm"),
Ramesh Masavarapua1bc0e42012-03-05 07:42:48 -08005467 CLK_LOOKUP("bus_clk", dfab_qseecom_clk.c, "qseecom"),
Ramesh Masavarapueb6e9342012-02-13 19:59:50 -08005468 CLK_LOOKUP("bus_clk", dfab_tzcom_clk.c, "tzcom"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005469
Matt Wagantalle1a86062011-08-18 17:46:10 -07005470 CLK_LOOKUP("mem_clk", ebi1_adm_clk.c, "msm_dmov"),
Matt Wagantall8b38f942011-08-02 18:23:18 -07005471
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005472 CLK_LOOKUP("l2_mclk", l2_m_clk, ""),
5473 CLK_LOOKUP("krait0_mclk", krait0_m_clk, ""),
5474 CLK_LOOKUP("krait1_mclk", krait1_m_clk, ""),
5475 CLK_LOOKUP("q6sw_clk", q6sw_clk, ""),
5476 CLK_LOOKUP("q6fw_clk", q6fw_clk, ""),
5477 CLK_LOOKUP("q6_func_clk", q6_func_clk, ""),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005478};
5479
Tianyi Goue3d4f542012-03-15 17:06:45 -07005480static struct clk_lookup msm_clocks_8930[] = {
5481 CLK_LOOKUP("xo", cxo_clk.c, "msm_otg"),
5482 CLK_LOOKUP("cxo", cxo_clk.c, "wcnss_wlan.0"),
5483 CLK_LOOKUP("cxo", cxo_clk.c, "pil_riva"),
5484 CLK_LOOKUP("xo", pxo_clk.c, "pil_qdsp6v4.0"),
5485 CLK_LOOKUP("xo", cxo_clk.c, "pil_qdsp6v4.1"),
5486 CLK_LOOKUP("xo", cxo_clk.c, "pil_qdsp6v4.2"),
5487 CLK_LOOKUP("xo", cxo_clk.c, "BAM_RMNT"),
5488 CLK_LOOKUP("pll2", pll2_clk.c, NULL),
5489 CLK_LOOKUP("pll8", pll8_clk.c, NULL),
5490 CLK_LOOKUP("pll4", pll4_clk.c, NULL),
5491 CLK_LOOKUP("measure", measure_clk.c, "debug"),
5492
5493 CLK_LOOKUP("bus_clk", afab_clk.c, "msm_apps_fab"),
5494 CLK_LOOKUP("bus_a_clk", afab_a_clk.c, "msm_apps_fab"),
5495 CLK_LOOKUP("bus_clk", cfpb_clk.c, "msm_cpss_fpb"),
5496 CLK_LOOKUP("bus_a_clk", cfpb_a_clk.c, "msm_cpss_fpb"),
5497 CLK_LOOKUP("bus_clk", sfab_clk.c, "msm_sys_fab"),
5498 CLK_LOOKUP("bus_a_clk", sfab_msmbus_a_clk.c, "msm_sys_fab"),
5499 CLK_LOOKUP("bus_clk", sfpb_clk.c, "msm_sys_fpb"),
5500 CLK_LOOKUP("bus_a_clk", sfpb_a_clk.c, "msm_sys_fpb"),
5501 CLK_LOOKUP("bus_clk", mmfab_clk.c, "msm_mm_fab"),
5502 CLK_LOOKUP("bus_a_clk", mmfab_a_clk.c, "msm_mm_fab"),
5503 CLK_LOOKUP("mem_clk", ebi1_msmbus_clk.c, "msm_bus"),
5504 CLK_LOOKUP("mem_a_clk", ebi1_a_clk.c, "msm_bus"),
5505
5506 CLK_LOOKUP("ebi1_clk", ebi1_clk.c, NULL),
5507 CLK_LOOKUP("dfab_clk", dfab_clk.c, NULL),
5508 CLK_LOOKUP("dfab_a_clk", dfab_a_clk.c, NULL),
5509 CLK_LOOKUP("mmfpb_clk", mmfpb_clk.c, NULL),
5510 CLK_LOOKUP("mmfpb_a_clk", mmfpb_a_clk.c, "clock-8960"),
5511 CLK_LOOKUP("cfpb_a_clk", cfpb_a_clk.c, "clock-8960"),
5512
5513 CLK_LOOKUP("core_clk", gp0_clk.c, ""),
5514 CLK_LOOKUP("core_clk", gp1_clk.c, ""),
5515 CLK_LOOKUP("core_clk", gp2_clk.c, ""),
5516 CLK_LOOKUP("core_clk", gsbi1_uart_clk.c, ""),
5517 CLK_LOOKUP("core_clk", gsbi2_uart_clk.c, ""),
5518 CLK_LOOKUP("core_clk", gsbi3_uart_clk.c, ""),
5519 CLK_LOOKUP("core_clk", gsbi4_uart_clk.c, ""),
5520 CLK_LOOKUP("core_clk", gsbi5_uart_clk.c, "msm_serial_hsl.0"),
5521 CLK_LOOKUP("core_clk", gsbi6_uart_clk.c, "msm_serial_hs.0"),
5522 CLK_LOOKUP("core_clk", gsbi7_uart_clk.c, ""),
5523 CLK_LOOKUP("core_clk", gsbi8_uart_clk.c, ""),
5524 CLK_LOOKUP("core_clk", gsbi9_uart_clk.c, ""),
5525 CLK_LOOKUP("core_clk", gsbi10_uart_clk.c, ""),
5526 CLK_LOOKUP("core_clk", gsbi11_uart_clk.c, ""),
5527 CLK_LOOKUP("core_clk", gsbi12_uart_clk.c, ""),
5528 CLK_LOOKUP("core_clk", gsbi1_qup_clk.c, "spi_qsd.0"),
5529 CLK_LOOKUP("core_clk", gsbi2_qup_clk.c, ""),
5530 CLK_LOOKUP("core_clk", gsbi3_qup_clk.c, "qup_i2c.3"),
5531 CLK_LOOKUP("core_clk", gsbi4_qup_clk.c, "qup_i2c.4"),
5532 CLK_LOOKUP("core_clk", gsbi5_qup_clk.c, ""),
5533 CLK_LOOKUP("core_clk", gsbi6_qup_clk.c, ""),
5534 CLK_LOOKUP("core_clk", gsbi7_qup_clk.c, ""),
5535 CLK_LOOKUP("core_clk", gsbi8_qup_clk.c, ""),
5536 CLK_LOOKUP("core_clk", gsbi9_qup_clk.c, "qup_i2c.0"),
5537 CLK_LOOKUP("core_clk", gsbi10_qup_clk.c, "qup_i2c.10"),
5538 CLK_LOOKUP("core_clk", gsbi11_qup_clk.c, ""),
5539 CLK_LOOKUP("core_clk", gsbi12_qup_clk.c, "qup_i2c.12"),
5540 CLK_LOOKUP("core_clk", pdm_clk.c, ""),
5541 CLK_LOOKUP("mem_clk", pmem_clk.c, "msm_sps"),
5542 CLK_LOOKUP("core_clk", prng_clk.c, "msm_rng.0"),
5543 CLK_LOOKUP("core_clk", sdc1_clk.c, "msm_sdcc.1"),
5544 CLK_LOOKUP("core_clk", sdc2_clk.c, "msm_sdcc.2"),
5545 CLK_LOOKUP("core_clk", sdc3_clk.c, "msm_sdcc.3"),
5546 CLK_LOOKUP("core_clk", sdc4_clk.c, "msm_sdcc.4"),
5547 CLK_LOOKUP("core_clk", sdc5_clk.c, "msm_sdcc.5"),
5548 CLK_LOOKUP("ref_clk", tsif_ref_clk.c, ""),
5549 CLK_LOOKUP("core_clk", tssc_clk.c, ""),
5550 CLK_LOOKUP("alt_core_clk", usb_hs1_xcvr_clk.c, "msm_otg"),
5551 CLK_LOOKUP("phy_clk", usb_phy0_clk.c, "msm_otg"),
5552 CLK_LOOKUP("alt_core_clk", usb_fs1_xcvr_clk.c, ""),
5553 CLK_LOOKUP("sys_clk", usb_fs1_sys_clk.c, ""),
5554 CLK_LOOKUP("src_clk", usb_fs1_src_clk.c, ""),
5555 CLK_LOOKUP("alt_core_clk", usb_fs2_xcvr_clk.c, ""),
5556 CLK_LOOKUP("sys_clk", usb_fs2_sys_clk.c, ""),
5557 CLK_LOOKUP("src_clk", usb_fs2_src_clk.c, ""),
5558 CLK_LOOKUP("alt_core_clk", usb_hsic_xcvr_fs_clk.c, "msm_hsic_host"),
5559 CLK_LOOKUP("phy_clk", usb_hsic_hsic_clk.c, "msm_hsic_host"),
5560 CLK_LOOKUP("cal_clk", usb_hsic_hsio_cal_clk.c, "msm_hsic_host"),
5561 CLK_LOOKUP("core_clk", usb_hsic_system_clk.c, "msm_hsic_host"),
5562 CLK_LOOKUP("iface_clk", usb_hsic_p_clk.c, "msm_hsic_host"),
5563 CLK_LOOKUP("iface_clk", ce1_p_clk.c, "qce.0"),
5564 CLK_LOOKUP("iface_clk", ce1_p_clk.c, "qcrypto.0"),
5565 CLK_LOOKUP("core_clk", ce1_core_clk.c, "qce.0"),
5566 CLK_LOOKUP("core_clk", ce1_core_clk.c, "qcrypto.0"),
5567 CLK_LOOKUP("dma_bam_pclk", dma_bam_p_clk.c, NULL),
5568 CLK_LOOKUP("iface_clk", gsbi1_p_clk.c, "spi_qsd.0"),
5569 CLK_LOOKUP("iface_clk", gsbi2_p_clk.c, ""),
5570 CLK_LOOKUP("iface_clk", gsbi3_p_clk.c, "qup_i2c.3"),
5571 CLK_LOOKUP("iface_clk", gsbi4_p_clk.c, "qup_i2c.4"),
5572 CLK_LOOKUP("iface_clk", gsbi5_p_clk.c, "msm_serial_hsl.0"),
5573 CLK_LOOKUP("iface_clk", gsbi6_p_clk.c, "msm_serial_hs.0"),
5574 CLK_LOOKUP("iface_clk", gsbi7_p_clk.c, ""),
5575 CLK_LOOKUP("iface_clk", gsbi8_p_clk.c, ""),
5576 CLK_LOOKUP("iface_clk", gsbi9_p_clk.c, "qup_i2c.0"),
5577 CLK_LOOKUP("iface_clk", gsbi10_p_clk.c, "qup_i2c.10"),
5578 CLK_LOOKUP("iface_clk", gsbi11_p_clk.c, ""),
5579 CLK_LOOKUP("iface_clk", gsbi12_p_clk.c, "qup_i2c.12"),
5580 CLK_LOOKUP("iface_clk", tsif_p_clk.c, ""),
5581 CLK_LOOKUP("iface_clk", usb_fs1_p_clk.c, ""),
5582 CLK_LOOKUP("iface_clk", usb_fs2_p_clk.c, ""),
5583 CLK_LOOKUP("iface_clk", usb_hs1_p_clk.c, "msm_otg"),
5584 CLK_LOOKUP("iface_clk", sdc1_p_clk.c, "msm_sdcc.1"),
5585 CLK_LOOKUP("iface_clk", sdc2_p_clk.c, "msm_sdcc.2"),
5586 CLK_LOOKUP("iface_clk", sdc3_p_clk.c, "msm_sdcc.3"),
5587 CLK_LOOKUP("iface_clk", sdc4_p_clk.c, "msm_sdcc.4"),
5588 CLK_LOOKUP("iface_clk", sdc5_p_clk.c, "msm_sdcc.5"),
5589 CLK_LOOKUP("core_clk", adm0_clk.c, "msm_dmov"),
5590 CLK_LOOKUP("iface_clk", adm0_p_clk.c, "msm_dmov"),
5591 CLK_LOOKUP("iface_clk", pmic_arb0_p_clk.c, ""),
5592 CLK_LOOKUP("iface_clk", pmic_arb1_p_clk.c, ""),
5593 CLK_LOOKUP("core_clk", pmic_ssbi2_clk.c, ""),
5594 CLK_LOOKUP("mem_clk", rpm_msg_ram_p_clk.c, ""),
5595 CLK_LOOKUP("core_clk", amp_clk.c, ""),
5596 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-001a"),
5597 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-006c"),
5598 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-0048"),
5599 CLK_LOOKUP("cam_clk", cam2_clk.c, NULL),
5600 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-0020"),
5601 CLK_LOOKUP("csi_src_clk", csi0_src_clk.c, "msm_csid.0"),
5602 CLK_LOOKUP("csi_src_clk", csi1_src_clk.c, "msm_csid.1"),
5603 CLK_LOOKUP("csi_src_clk", csi2_src_clk.c, "msm_csid.2"),
5604 CLK_LOOKUP("csi_clk", csi0_clk.c, "msm_csid.0"),
5605 CLK_LOOKUP("csi_clk", csi1_clk.c, "msm_csid.1"),
5606 CLK_LOOKUP("csi_clk", csi2_clk.c, "msm_csid.2"),
5607 CLK_LOOKUP("csi_phy_clk", csi0_phy_clk.c, "msm_csid.0"),
5608 CLK_LOOKUP("csi_phy_clk", csi1_phy_clk.c, "msm_csid.1"),
5609 CLK_LOOKUP("csi_phy_clk", csi2_phy_clk.c, "msm_csid.2"),
5610 CLK_LOOKUP("csi_pix_clk", csi_pix_clk.c, "msm_ispif.0"),
5611 CLK_LOOKUP("csi_rdi_clk", csi_rdi_clk.c, "msm_ispif.0"),
5612 CLK_LOOKUP("csi_src_clk", csi2_src_clk.c, NULL),
5613 CLK_LOOKUP("csi_clk", csi2_clk.c, NULL),
5614 CLK_LOOKUP("csi_pix1_clk", csi_pix1_clk.c, "msm_ispif.0"),
5615 CLK_LOOKUP("csi_rdi1_clk", csi_rdi1_clk.c, "msm_ispif.0"),
5616 CLK_LOOKUP("csi_rdi2_clk", csi_rdi2_clk.c, "msm_ispif.0"),
5617 CLK_LOOKUP("csi_phy_clk", csi2_phy_clk.c, NULL),
5618 CLK_LOOKUP("csi2phy_timer_clk", csi2phy_timer_clk.c, NULL),
5619 CLK_LOOKUP("csiphy_timer_src_clk",
5620 csiphy_timer_src_clk.c, "msm_csiphy.0"),
5621 CLK_LOOKUP("csiphy_timer_src_clk",
5622 csiphy_timer_src_clk.c, "msm_csiphy.1"),
5623 CLK_LOOKUP("csiphy_timer_src_clk",
5624 csiphy_timer_src_clk.c, "msm_csiphy.2"),
5625 CLK_LOOKUP("csiphy_timer_clk", csi0phy_timer_clk.c, "msm_csiphy.0"),
5626 CLK_LOOKUP("csiphy_timer_clk", csi1phy_timer_clk.c, "msm_csiphy.1"),
5627 CLK_LOOKUP("csiphy_timer_clk", csi2phy_timer_clk.c, "msm_csiphy.2"),
5628 CLK_LOOKUP("dsi_byte_div_clk", dsi1_byte_clk.c, NULL),
5629 CLK_LOOKUP("dsi_esc_clk", dsi1_esc_clk.c, NULL),
5630 CLK_LOOKUP("core_clk", gfx3d_clk.c, "kgsl-3d0.0"),
5631 CLK_LOOKUP("core_clk", gfx3d_clk.c, "footswitch-8x60.2"),
5632 CLK_LOOKUP("bus_clk",
5633 gfx3d_axi_clk_8930.c, "footswitch-8x60.2"),
5634 CLK_LOOKUP("bus_clk", ijpeg_axi_clk.c, "footswitch-8x60.3"),
5635 CLK_LOOKUP("imem_clk", imem_axi_clk.c, NULL),
5636 CLK_LOOKUP("ijpeg_clk", ijpeg_clk.c, NULL),
5637 CLK_LOOKUP("core_clk", ijpeg_clk.c, "footswitch-8x60.3"),
5638 CLK_LOOKUP("mdp_clk", mdp_clk.c, NULL),
5639 CLK_LOOKUP("core_clk", mdp_clk.c, "footswitch-8x60.4"),
5640 CLK_LOOKUP("mdp_vsync_clk", mdp_vsync_clk.c, NULL),
5641 CLK_LOOKUP("vsync_clk", mdp_vsync_clk.c, "footswitch-8x60.4"),
5642 CLK_LOOKUP("lut_mdp", lut_mdp_clk.c, NULL),
5643 CLK_LOOKUP("lut_clk", lut_mdp_clk.c, "footswitch-8x60.4"),
5644 CLK_LOOKUP("core_clk", rot_clk.c, "msm_rotator.0"),
5645 CLK_LOOKUP("core_clk", rot_clk.c, "footswitch-8x60.6"),
5646 CLK_LOOKUP("tv_src_clk", tv_src_clk.c, NULL),
5647 CLK_LOOKUP("tv_src_clk", tv_src_clk.c, "footswitch-8x60.4"),
5648 CLK_LOOKUP("tv_dac_clk", tv_dac_clk.c, NULL),
5649 CLK_LOOKUP("core_clk", vcodec_clk.c, "msm_vidc.0"),
5650 CLK_LOOKUP("core_clk", vcodec_clk.c, "footswitch-8x60.7"),
5651 CLK_LOOKUP("mdp_tv_clk", mdp_tv_clk.c, NULL),
5652 CLK_LOOKUP("tv_clk", mdp_tv_clk.c, "footswitch-8x60.4"),
5653 CLK_LOOKUP("hdmi_clk", hdmi_tv_clk.c, NULL),
5654 CLK_LOOKUP("core_clk", hdmi_app_clk.c, "hdmi_msm.1"),
5655 CLK_LOOKUP("vpe_clk", vpe_clk.c, "msm_vpe.0"),
5656 CLK_LOOKUP("core_clk", vpe_clk.c, "footswitch-8x60.9"),
5657 CLK_LOOKUP("vfe_clk", vfe_clk.c, "msm_vfe.0"),
5658 CLK_LOOKUP("core_clk", vfe_clk.c, "footswitch-8x60.8"),
5659 CLK_LOOKUP("csi_vfe_clk", csi_vfe_clk.c, "msm_vfe.0"),
5660 CLK_LOOKUP("bus_clk", vfe_axi_clk.c, "footswitch-8x60.8"),
5661 CLK_LOOKUP("bus_clk", mdp_axi_clk.c, "footswitch-8x60.4"),
5662 CLK_LOOKUP("bus_clk", rot_axi_clk.c, "footswitch-8x60.6"),
5663 CLK_LOOKUP("bus_clk", vcodec_axi_clk.c, "footswitch-8x60.7"),
5664 CLK_LOOKUP("bus_a_clk", vcodec_axi_a_clk.c, "footswitch-8x60.7"),
5665 CLK_LOOKUP("bus_b_clk", vcodec_axi_b_clk.c, "footswitch-8x60.7"),
5666 CLK_LOOKUP("bus_clk", vpe_axi_clk.c, "footswitch-8x60.9"),
5667 CLK_LOOKUP("amp_pclk", amp_p_clk.c, NULL),
5668 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.0"),
5669 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.1"),
5670 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.2"),
5671 CLK_LOOKUP("dsi_m_pclk", dsi1_m_p_clk.c, NULL),
5672 CLK_LOOKUP("dsi_s_pclk", dsi1_s_p_clk.c, NULL),
5673 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "kgsl-3d0.0"),
5674 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "footswitch-8x60.2"),
5675 CLK_LOOKUP("master_iface_clk", hdmi_m_p_clk.c, "hdmi_msm.1"),
5676 CLK_LOOKUP("slave_iface_clk", hdmi_s_p_clk.c, "hdmi_msm.1"),
5677 CLK_LOOKUP("ijpeg_pclk", ijpeg_p_clk.c, NULL),
5678 CLK_LOOKUP("iface_clk", ijpeg_p_clk.c, "footswitch-8x60.3"),
5679 CLK_LOOKUP("mem_iface_clk", imem_p_clk.c, "kgsl-3d0.0"),
5680 CLK_LOOKUP("mdp_pclk", mdp_p_clk.c, NULL),
5681 CLK_LOOKUP("iface_clk", mdp_p_clk.c, "footswitch-8x60.4"),
5682 CLK_LOOKUP("iface_clk", smmu_p_clk.c, "msm_iommu"),
5683 CLK_LOOKUP("iface_clk", rot_p_clk.c, "msm_rotator.0"),
5684 CLK_LOOKUP("iface_clk", rot_p_clk.c, "footswitch-8x60.6"),
5685 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "msm_vidc.0"),
5686 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "footswitch-8x60.7"),
5687 CLK_LOOKUP("vfe_pclk", vfe_p_clk.c, "msm_vfe.0"),
5688 CLK_LOOKUP("iface_clk", vfe_p_clk.c, "footswitch-8x60.8"),
5689 CLK_LOOKUP("vpe_pclk", vpe_p_clk.c, "msm_vpe.0"),
5690 CLK_LOOKUP("iface_clk", vpe_p_clk.c, "footswitch-8x60.9"),
5691 CLK_LOOKUP("bit_clk", mi2s_bit_clk.c, "msm-dai-q6.6"),
5692 CLK_LOOKUP("osr_clk", mi2s_osr_clk.c, "msm-dai-q6.6"),
5693 CLK_LOOKUP("bit_clk", codec_i2s_mic_bit_clk.c,
5694 "msm-dai-q6.1"),
5695 CLK_LOOKUP("osr_clk", codec_i2s_mic_osr_clk.c,
5696 "msm-dai-q6.1"),
5697 CLK_LOOKUP("bit_clk", spare_i2s_mic_bit_clk.c,
5698 "msm-dai-q6.5"),
5699 CLK_LOOKUP("osr_clk", spare_i2s_mic_osr_clk.c,
5700 "msm-dai-q6.5"),
5701 CLK_LOOKUP("bit_clk", codec_i2s_spkr_bit_clk.c,
5702 "msm-dai-q6.16384"),
5703 CLK_LOOKUP("osr_clk", codec_i2s_spkr_osr_clk.c,
5704 "msm-dai-q6.16384"),
5705 CLK_LOOKUP("bit_clk", spare_i2s_spkr_bit_clk.c,
5706 "msm-dai-q6.4"),
5707 CLK_LOOKUP("osr_clk", spare_i2s_spkr_osr_clk.c,
5708 "msm-dai-q6.4"),
5709 CLK_LOOKUP("pcm_clk", pcm_clk.c, "msm-dai-q6.2"),
5710 CLK_LOOKUP("sps_slimbus_clk", sps_slimbus_clk.c, NULL),
5711 CLK_LOOKUP("core_clk", audio_slimbus_clk.c, "msm_slim_ctrl.1"),
5712 CLK_LOOKUP("core_clk", vpe_axi_clk.c, "msm_iommu.1"),
5713 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.2"),
5714 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.3"),
5715 CLK_LOOKUP("core_clk", rot_axi_clk.c, "msm_iommu.4"),
5716 CLK_LOOKUP("core_clk", ijpeg_axi_clk.c, "msm_iommu.5"),
5717 CLK_LOOKUP("core_clk", vfe_axi_clk.c, "msm_iommu.6"),
5718 CLK_LOOKUP("core_clk", vcodec_axi_a_clk.c, "msm_iommu.7"),
5719 CLK_LOOKUP("core_clk", vcodec_axi_b_clk.c, "msm_iommu.8"),
5720 CLK_LOOKUP("core_clk", gfx3d_axi_clk_8930.c, "msm_iommu.9"),
5721 CLK_LOOKUP("core_clk", gfx3d_axi_clk_8930.c, "msm_iommu.10"),
5722
5723 CLK_LOOKUP("mdp_iommu_clk", mdp_axi_clk.c, "msm_vidc.0"),
5724 CLK_LOOKUP("rot_iommu_clk", rot_axi_clk.c, "msm_vidc.0"),
5725 CLK_LOOKUP("vcodec_iommu0_clk", vcodec_axi_a_clk.c, "msm_vidc.0"),
5726 CLK_LOOKUP("vcodec_iommu1_clk", vcodec_axi_b_clk.c, "msm_vidc.0"),
5727 CLK_LOOKUP("smmu_iface_clk", smmu_p_clk.c, "msm_vidc.0"),
5728
5729 CLK_LOOKUP("dfab_dsps_clk", dfab_dsps_clk.c, NULL),
5730 CLK_LOOKUP("core_clk", dfab_usb_hs_clk.c, "msm_otg"),
5731 CLK_LOOKUP("bus_clk", dfab_sdc1_clk.c, "msm_sdcc.1"),
5732 CLK_LOOKUP("bus_clk", dfab_sdc2_clk.c, "msm_sdcc.2"),
5733 CLK_LOOKUP("bus_clk", dfab_sdc3_clk.c, "msm_sdcc.3"),
5734 CLK_LOOKUP("bus_clk", dfab_sdc4_clk.c, "msm_sdcc.4"),
5735 CLK_LOOKUP("bus_clk", dfab_sdc5_clk.c, "msm_sdcc.5"),
5736 CLK_LOOKUP("dfab_clk", dfab_sps_clk.c, "msm_sps"),
5737 CLK_LOOKUP("bus_clk", dfab_bam_dmux_clk.c, "BAM_RMNT"),
5738 CLK_LOOKUP("bus_clk", dfab_scm_clk.c, "scm"),
5739 CLK_LOOKUP("bus_clk", dfab_qseecom_clk.c, "qseecom"),
5740
5741 CLK_LOOKUP("mem_clk", ebi1_adm_clk.c, "msm_dmov"),
5742
5743 CLK_LOOKUP("l2_mclk", l2_m_clk, ""),
5744 CLK_LOOKUP("krait0_mclk", krait0_m_clk, ""),
5745 CLK_LOOKUP("krait1_mclk", krait1_m_clk, ""),
5746 CLK_LOOKUP("q6sw_clk", q6sw_clk, ""),
5747 CLK_LOOKUP("q6fw_clk", q6fw_clk, ""),
5748 CLK_LOOKUP("q6_func_clk", q6_func_clk, ""),
5749};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005750/*
5751 * Miscellaneous clock register initializations
5752 */
5753
5754/* Read, modify, then write-back a register. */
5755static void __init rmwreg(uint32_t val, void *reg, uint32_t mask)
5756{
5757 uint32_t regval = readl_relaxed(reg);
5758 regval &= ~mask;
5759 regval |= val;
5760 writel_relaxed(regval, reg);
5761}
5762
Tianyi Gou41515e22011-09-01 19:37:43 -07005763static void __init set_fsm_mode(void __iomem *mode_reg)
5764{
5765 u32 regval = readl_relaxed(mode_reg);
5766
5767 /*De-assert reset to FSM */
5768 regval &= ~BIT(21);
5769 writel_relaxed(regval, mode_reg);
5770
5771 /* Program bias count */
Tianyi Gou358c3862011-10-18 17:03:41 -07005772 regval &= ~BM(19, 14);
5773 regval |= BVAL(19, 14, 0x1);
5774 writel_relaxed(regval, mode_reg);
5775
5776 /* Program lock count */
Tianyi Gou41515e22011-09-01 19:37:43 -07005777 regval &= ~BM(13, 8);
5778 regval |= BVAL(13, 8, 0x8);
5779 writel_relaxed(regval, mode_reg);
5780
5781 /*Enable PLL FSM voting */
5782 regval |= BIT(20);
5783 writel_relaxed(regval, mode_reg);
5784}
5785
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005786static void __init reg_init(void)
5787{
Stephen Boydd471e7a2011-11-19 01:37:39 -08005788 void __iomem *imem_reg;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005789 /* Deassert MM SW_RESET_ALL signal. */
5790 writel_relaxed(0, SW_RESET_ALL_REG);
5791
Tianyi Gou8c1a1182011-10-10 14:47:11 -07005792 /*
Tianyi Goue3d4f542012-03-15 17:06:45 -07005793 * Some bits are only used on 8960 or 8064 or 8930 and are marked as
5794 * reserved bits on the other SoCs. Writing to these reserved bits
Tianyi Gou8c1a1182011-10-10 14:47:11 -07005795 * should have no effect.
5796 */
Stephen Boydd471e7a2011-11-19 01:37:39 -08005797 /*
5798 * Initialize MM AHB registers: Enable the FPB clock and disable HW
Tianyi Gou3022dfd2012-01-25 15:50:05 -08005799 * gating on non-8960 for all clocks. Also set VFE_AHB's
Stephen Boydd471e7a2011-11-19 01:37:39 -08005800 * FORCE_CORE_ON bit to prevent its memory from being collapsed when
5801 * the clock is halted. The sleep and wake-up delays are set to safe
5802 * values.
5803 */
Tianyi Gou3022dfd2012-01-25 15:50:05 -08005804 if (cpu_is_msm8960()) {
Stephen Boydd471e7a2011-11-19 01:37:39 -08005805 rmwreg(0x44000000, AHB_EN_REG, 0x6C000103);
5806 writel_relaxed(0x3C7097F9, AHB_EN2_REG);
5807 } else {
5808 rmwreg(0x00000003, AHB_EN_REG, 0x6C000103);
5809 writel_relaxed(0x000007F9, AHB_EN2_REG);
5810 }
Tianyi Gou8c1a1182011-10-10 14:47:11 -07005811 if (cpu_is_apq8064())
5812 rmwreg(0x00000000, AHB_EN3_REG, 0x00000001);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005813
5814 /* Deassert all locally-owned MM AHB resets. */
5815 rmwreg(0, SW_RESET_AHB_REG, 0xFFF7DFFF);
Tianyi Gou41515e22011-09-01 19:37:43 -07005816 rmwreg(0, SW_RESET_AHB2_REG, 0x0000000F);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005817
5818 /* Initialize MM AXI registers: Enable HW gating for all clocks that
5819 * support it. Also set FORCE_CORE_ON bits, and any sleep and wake-up
5820 * delays to safe values. */
Stephen Boydd471e7a2011-11-19 01:37:39 -08005821 if (cpu_is_msm8960() &&
5822 SOCINFO_VERSION_MAJOR(socinfo_get_version()) >= 3) {
5823 rmwreg(0x0003AFF9, MAXI_EN_REG, 0x0803FFFF);
5824 rmwreg(0x3A27FCFF, MAXI_EN2_REG, 0x3A3FFFFF);
Gopikrishnaiah Anandan83b6e852012-01-05 17:47:02 -08005825 rmwreg(0x0027FCFF, MAXI_EN4_REG, 0x017FFFFF);
Stephen Boydd471e7a2011-11-19 01:37:39 -08005826 } else {
5827 rmwreg(0x000007F9, MAXI_EN_REG, 0x0803FFFF);
5828 rmwreg(0x3027FCFF, MAXI_EN2_REG, 0x3A3FFFFF);
5829 rmwreg(0x0027FCFF, MAXI_EN4_REG, 0x017FFFFF);
5830 }
Matt Wagantall53d968f2011-07-19 13:22:53 -07005831 rmwreg(0x0027FCFF, MAXI_EN3_REG, 0x003FFFFF);
Tianyi Gou8c1a1182011-10-10 14:47:11 -07005832 if (cpu_is_apq8064())
5833 rmwreg(0x009FE4FF, MAXI_EN5_REG, 0x01FFEFFF);
Tianyi Goue3d4f542012-03-15 17:06:45 -07005834 if (cpu_is_msm8930())
5835 rmwreg(0x000004FF, MAXI_EN5_REG, 0x00000FFF);
Tianyi Gou3022dfd2012-01-25 15:50:05 -08005836 if (cpu_is_msm8960())
Stephen Boydd471e7a2011-11-19 01:37:39 -08005837 rmwreg(0x00003C38, SAXI_EN_REG, 0x00003FFF);
5838 else
5839 rmwreg(0x000003C7, SAXI_EN_REG, 0x00003FFF);
5840
5841 /* Enable IMEM's clk_on signal */
5842 imem_reg = ioremap(0x04b00040, 4);
5843 if (imem_reg) {
5844 writel_relaxed(0x3, imem_reg);
5845 iounmap(imem_reg);
5846 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005847
5848 /* Initialize MM CC registers: Set MM FORCE_CORE_ON bits so that core
5849 * memories retain state even when not clocked. Also, set sleep and
5850 * wake-up delays to safe values. */
Matt Wagantall53d968f2011-07-19 13:22:53 -07005851 rmwreg(0x00000000, CSI0_CC_REG, 0x00000410);
5852 rmwreg(0x00000000, CSI1_CC_REG, 0x00000410);
5853 rmwreg(0x80FF0000, DSI1_BYTE_CC_REG, 0xE0FF0010);
Matt Wagantall53d968f2011-07-19 13:22:53 -07005854 rmwreg(0x80FF0000, DSI_PIXEL_CC_REG, 0xE0FF0010);
Tarun Karra6fbc00a2011-12-13 09:23:47 -07005855 rmwreg(0xC0FF0000, GFX3D_CC_REG, 0xE0FF0010);
Matt Wagantall53d968f2011-07-19 13:22:53 -07005856 rmwreg(0x80FF0000, IJPEG_CC_REG, 0xE0FF0010);
Matt Wagantall53d968f2011-07-19 13:22:53 -07005857 rmwreg(0x80FF0000, MDP_CC_REG, 0xE1FF0010);
5858 rmwreg(0x80FF0000, MDP_LUT_CC_REG, 0xE0FF0010);
5859 rmwreg(0x80FF0000, ROT_CC_REG, 0xE0FF0010);
Matt Wagantall53d968f2011-07-19 13:22:53 -07005860 rmwreg(0x000004FF, TV_CC2_REG, 0x000007FF);
5861 rmwreg(0xC0FF0000, VCODEC_CC_REG, 0xE0FF0010);
5862 rmwreg(0x80FF0000, VFE_CC_REG, 0xE0FF4010);
Stephen Boyd94625ef2011-07-12 17:06:01 -07005863 rmwreg(0x800000FF, VFE_CC2_REG, 0xE00000FF);
Matt Wagantall53d968f2011-07-19 13:22:53 -07005864 rmwreg(0x80FF0000, VPE_CC_REG, 0xE0FF0010);
Tianyi Goue3d4f542012-03-15 17:06:45 -07005865 if (cpu_is_msm8960() || cpu_is_apq8064()) {
5866 rmwreg(0x80FF0000, DSI2_BYTE_CC_REG, 0xE0FF0010);
5867 rmwreg(0x80FF0000, DSI2_PIXEL_CC_REG, 0xE0FF0010);
5868 rmwreg(0x80FF0000, JPEGD_CC_REG, 0xE0FF0010);
5869 }
5870 if (cpu_is_msm8960() || cpu_is_msm8930())
5871 rmwreg(0x80FF0000, TV_CC_REG, 0xE1FFC010);
5872
5873 if (cpu_is_msm8960()) {
Tianyi Gou8c1a1182011-10-10 14:47:11 -07005874 rmwreg(0x80FF0000, GFX2D0_CC_REG, 0xE0FF0010);
5875 rmwreg(0x80FF0000, GFX2D1_CC_REG, 0xE0FF0010);
Tianyi Gou8c1a1182011-10-10 14:47:11 -07005876 }
5877 if (cpu_is_apq8064()) {
5878 rmwreg(0x00000000, TV_CC_REG, 0x00004010);
Tianyi Gou621f8742011-09-01 21:45:01 -07005879 rmwreg(0x80FF0000, VCAP_CC_REG, 0xE0FF1010);
Tianyi Gou8c1a1182011-10-10 14:47:11 -07005880 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005881
Tianyi Gou41515e22011-09-01 19:37:43 -07005882 /*
5883 * Initialize USB_HS_HCLK_FS registers: Set FORCE_C_ON bits so that
5884 * core remain active during halt state of the clk. Also, set sleep
5885 * and wake-up value to max.
5886 */
5887 rmwreg(0x0000004F, USB_HS1_HCLK_FS_REG, 0x0000007F);
Tianyi Gou8c1a1182011-10-10 14:47:11 -07005888 if (cpu_is_apq8064()) {
5889 rmwreg(0x0000004F, USB_HS3_HCLK_FS_REG, 0x0000007F);
5890 rmwreg(0x0000004F, USB_HS4_HCLK_FS_REG, 0x0000007F);
5891 }
Tianyi Gou41515e22011-09-01 19:37:43 -07005892
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005893 /* De-assert MM AXI resets to all hardware blocks. */
5894 writel_relaxed(0, SW_RESET_AXI_REG);
5895
5896 /* Deassert all MM core resets. */
5897 writel_relaxed(0, SW_RESET_CORE_REG);
Tianyi Gou41515e22011-09-01 19:37:43 -07005898 writel_relaxed(0, SW_RESET_CORE2_REG);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005899
5900 /* Reset 3D core once more, with its clock enabled. This can
5901 * eventually be done as part of the GDFS footswitch driver. */
5902 clk_set_rate(&gfx3d_clk.c, 27000000);
Stephen Boyde334aeb2012-01-24 12:17:29 -08005903 clk_prepare_enable(&gfx3d_clk.c);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005904 writel_relaxed(BIT(12), SW_RESET_CORE_REG);
5905 mb();
5906 udelay(5);
5907 writel_relaxed(0, SW_RESET_CORE_REG);
5908 /* Make sure reset is de-asserted before clock is disabled. */
5909 mb();
Stephen Boyde334aeb2012-01-24 12:17:29 -08005910 clk_disable_unprepare(&gfx3d_clk.c);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005911
5912 /* Enable TSSC and PDM PXO sources. */
5913 writel_relaxed(BIT(11), TSSC_CLK_CTL_REG);
5914 writel_relaxed(BIT(15), PDM_CLK_NS_REG);
5915
5916 /* Source SLIMBus xo src from slimbus reference clock */
Tianyi Goue3d4f542012-03-15 17:06:45 -07005917 if (cpu_is_msm8960())
Tianyi Gou8c1a1182011-10-10 14:47:11 -07005918 writel_relaxed(0x3, SLIMBUS_XO_SRC_CLK_CTL_REG);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005919
5920 /* Source the dsi_byte_clks from the DSI PHY PLLs */
5921 rmwreg(0x1, DSI1_BYTE_NS_REG, 0x7);
Tianyi Goue3d4f542012-03-15 17:06:45 -07005922 if (cpu_is_msm8960() || cpu_is_apq8064())
5923 rmwreg(0x2, DSI2_BYTE_NS_REG, 0x7);
Tianyi Gou41515e22011-09-01 19:37:43 -07005924
5925 /* Source the sata_phy_ref_clk from PXO */
5926 if (cpu_is_apq8064())
5927 rmwreg(0, SATA_PHY_REF_CLK_CTL_REG, 0x1);
5928
5929 /*
Tianyi Gou05e01102012-02-08 22:15:49 -08005930 * TODO: Programming below PLLs and prng_clk is temporary and
5931 * needs to be removed after bootloaders program them.
Tianyi Gou41515e22011-09-01 19:37:43 -07005932 */
5933 if (cpu_is_apq8064()) {
Tianyi Gou317aa862012-02-06 14:31:07 -08005934 u32 is_pll_enabled;
Tianyi Gou41515e22011-09-01 19:37:43 -07005935
5936 /* Program pxo_src_clk to source from PXO */
5937 rmwreg(0x1, PXO_SRC_CLK_CTL_REG, 0x7);
5938
Tianyi Gou41515e22011-09-01 19:37:43 -07005939 /* Check if PLL14 is active */
5940 is_pll_enabled = readl_relaxed(BB_PLL14_STATUS_REG) & BIT(16);
5941 if (!is_pll_enabled) {
Tianyi Goudf71f2e2011-10-24 22:25:04 -07005942 /* Ref clk = 27MHz and program pll14 to 480MHz */
Tianyi Gou317aa862012-02-06 14:31:07 -08005943 writel_relaxed(0x00031011, BB_PLL14_L_VAL_REG);
Tianyi Goudf71f2e2011-10-24 22:25:04 -07005944 writel_relaxed(0x7, BB_PLL14_M_VAL_REG);
5945 writel_relaxed(0x9, BB_PLL14_N_VAL_REG);
Tianyi Gou41515e22011-09-01 19:37:43 -07005946
Tianyi Gou317aa862012-02-06 14:31:07 -08005947 /*
5948 * Enable the main output and the MN accumulator
5949 * Set pre-divider and post-divider values to 1 and 1
5950 */
5951 writel_relaxed(0x00C00000, BB_PLL14_CONFIG_REG);
Tianyi Gou41515e22011-09-01 19:37:43 -07005952
Tianyi Gou41515e22011-09-01 19:37:43 -07005953 set_fsm_mode(BB_PLL14_MODE_REG);
5954 }
Tianyi Gou621f8742011-09-01 21:45:01 -07005955
Tianyi Gou621f8742011-09-01 21:45:01 -07005956 /* Program PLL15 to 975MHz with ref clk = 27MHz */
Tianyi Gou317aa862012-02-06 14:31:07 -08005957 writel_relaxed(0x31024, MM_PLL3_L_VAL_REG);
5958 writel_relaxed(0x1, MM_PLL3_M_VAL_REG);
5959 writel_relaxed(0x9, MM_PLL3_N_VAL_REG);
Tianyi Gou621f8742011-09-01 21:45:01 -07005960
Tianyi Gou317aa862012-02-06 14:31:07 -08005961 writel_relaxed(0xC20000, MM_PLL3_CONFIG_REG);
Tianyi Gouc29c3242011-10-12 21:02:15 -07005962
5963 /* Check if PLL4 is active */
5964 is_pll_enabled = readl_relaxed(LCC_PLL0_STATUS_REG) & BIT(16);
5965 if (!is_pll_enabled) {
Tianyi Goudf71f2e2011-10-24 22:25:04 -07005966 /* Ref clk = 27MHz and program pll4 to 393.2160MHz */
5967 writel_relaxed(0xE, LCC_PLL0_L_VAL_REG);
5968 writel_relaxed(0x27A, LCC_PLL0_M_VAL_REG);
5969 writel_relaxed(0x465, LCC_PLL0_N_VAL_REG);
Tianyi Gouc29c3242011-10-12 21:02:15 -07005970
Tianyi Gou317aa862012-02-06 14:31:07 -08005971 writel_relaxed(0xC00000, LCC_PLL0_CONFIG_REG);
Tianyi Gouc29c3242011-10-12 21:02:15 -07005972
5973 set_fsm_mode(LCC_PLL0_MODE_REG);
5974 }
5975
5976 /* Enable PLL4 source on the LPASS Primary PLL Mux */
5977 writel_relaxed(0x1, LCC_PRI_PLL_CLK_CTL_REG);
Tianyi Gou05e01102012-02-08 22:15:49 -08005978
5979 /* Program prng_clk to 64MHz if it isn't configured */
5980 if (!readl_relaxed(PRNG_CLK_NS_REG))
5981 writel_relaxed(0x2B, PRNG_CLK_NS_REG);
Tianyi Gou41515e22011-09-01 19:37:43 -07005982 }
Tianyi Gou65c536a2012-03-20 23:20:29 -07005983
5984 /*
5985 * Program PLL15 to 900MHz with ref clk = 27MHz and
5986 * only enable PLL main output.
5987 */
5988 if (cpu_is_msm8930()) {
5989 writel_relaxed(0x30021, MM_PLL3_L_VAL_REG);
5990 writel_relaxed(0x1, MM_PLL3_M_VAL_REG);
5991 writel_relaxed(0x3, MM_PLL3_N_VAL_REG);
5992
5993 writel_relaxed(0xC20000, MM_PLL3_CONFIG_REG);
5994 writel_relaxed(0, MM_PLL3_TEST_CTL_REG);
5995 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005996}
5997
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005998/* Local clock driver initialization. */
Stephen Boydbb600ae2011-08-02 20:11:40 -07005999static void __init msm8960_clock_init(void)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006000{
Stephen Boyd72a80352012-01-26 15:57:38 -08006001 /* Keep PXO on whenever APPS cpu is active */
6002 clk_prepare_enable(&pxo_a_clk.c);
Tianyi Gou41515e22011-09-01 19:37:43 -07006003
Saravana Kannan298ec392012-02-08 19:21:47 -08006004 if (cpu_is_apq8064()) {
6005 vdd_sr2_pll.set_vdd = set_vdd_sr2_pll_8064;
Tianyi Goue1faaf22012-01-24 16:07:19 -08006006 } else if (cpu_is_msm8930() || cpu_is_msm8627()) {
Saravana Kannan298ec392012-02-08 19:21:47 -08006007 vdd_dig.set_vdd = set_vdd_dig_8930;
6008 vdd_sr2_pll.set_vdd = set_vdd_sr2_pll_8930;
Tianyi Goue1faaf22012-01-24 16:07:19 -08006009 }
Tianyi Goubf3d0b12012-01-23 14:37:28 -08006010
Tianyi Gou41515e22011-09-01 19:37:43 -07006011 /*
Matt Wagantalle18bbc82011-10-06 10:07:28 -07006012 * Change the freq tables for and voltage requirements for
6013 * clocks which differ between 8960 and 8064.
Tianyi Gou41515e22011-09-01 19:37:43 -07006014 */
6015 if (cpu_is_apq8064()) {
6016 gfx3d_clk.freq_tbl = clk_tbl_gfx3d_8064;
Matt Wagantalle18bbc82011-10-06 10:07:28 -07006017
6018 memcpy(gfx3d_clk.c.fmax, fmax_gfx3d_8064,
6019 sizeof(gfx3d_clk.c.fmax));
6020 memcpy(ijpeg_clk.c.fmax, fmax_ijpeg_8064,
6021 sizeof(ijpeg_clk.c.fmax));
6022 memcpy(mdp_clk.c.fmax, fmax_mdp_8064,
6023 sizeof(ijpeg_clk.c.fmax));
6024 memcpy(tv_src_clk.c.fmax, fmax_tv_src_8064,
6025 sizeof(tv_src_clk.c.fmax));
6026 memcpy(vfe_clk.c.fmax, fmax_vfe_8064,
6027 sizeof(vfe_clk.c.fmax));
6028
Tianyi Goue3d4f542012-03-15 17:06:45 -07006029 gmem_axi_clk.c.depends = &gfx3d_axi_clk_8064.c;
6030 }
6031
6032 /*
6033 * Change the freq tables and voltage requirements for
6034 * clocks which differ between 8960 and 8930.
6035 */
6036 if (cpu_is_msm8930()) {
6037 gfx3d_clk.freq_tbl = clk_tbl_gfx3d_8930;
6038
6039 memcpy(gfx3d_clk.c.fmax, fmax_gfx3d_8930,
6040 sizeof(gfx3d_clk.c.fmax));
6041
6042 pll15_clk.c.rate = 900000000;
6043 gmem_axi_clk.c.depends = &gfx3d_axi_clk_8930.c;
Tianyi Gou41515e22011-09-01 19:37:43 -07006044 }
Stephen Boyd94625ef2011-07-12 17:06:01 -07006045
Matt Wagantalle18bbc82011-10-06 10:07:28 -07006046 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006047
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07006048 clk_ops_pll.enable = sr_pll_clk_enable;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006049
6050 /* Initialize clock registers. */
6051 reg_init();
6052
6053 /* Initialize rates for clocks that only support one. */
6054 clk_set_rate(&pdm_clk.c, 27000000);
6055 clk_set_rate(&prng_clk.c, 64000000);
6056 clk_set_rate(&mdp_vsync_clk.c, 27000000);
6057 clk_set_rate(&tsif_ref_clk.c, 105000);
6058 clk_set_rate(&tssc_clk.c, 27000000);
6059 clk_set_rate(&usb_hs1_xcvr_clk.c, 60000000);
Tianyi Gou41515e22011-09-01 19:37:43 -07006060 if (cpu_is_apq8064()) {
6061 clk_set_rate(&usb_hs3_xcvr_clk.c, 60000000);
6062 clk_set_rate(&usb_hs4_xcvr_clk.c, 60000000);
6063 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006064 clk_set_rate(&usb_fs1_src_clk.c, 60000000);
Stepan Moskovchenko2429f152011-10-25 14:42:35 -07006065 if (cpu_is_msm8960() || cpu_is_msm8930())
Tianyi Gou41515e22011-09-01 19:37:43 -07006066 clk_set_rate(&usb_fs2_src_clk.c, 60000000);
Stephen Boyd94625ef2011-07-12 17:06:01 -07006067 clk_set_rate(&usb_hsic_xcvr_fs_clk.c, 60000000);
6068 clk_set_rate(&usb_hsic_hsic_src_clk.c, 480000000);
6069 clk_set_rate(&usb_hsic_hsio_cal_clk.c, 9000000);
Lena Salman127823f2012-02-14 17:13:53 +02006070 clk_set_rate(&usb_hsic_system_clk.c, 60000000);
Stephen Boyd092fd182011-10-21 15:56:30 -07006071 /*
6072 * Set the CSI rates to a safe default to avoid warnings when
6073 * switching csi pix and rdi clocks.
6074 */
6075 clk_set_rate(&csi0_src_clk.c, 27000000);
6076 clk_set_rate(&csi1_src_clk.c, 27000000);
6077 clk_set_rate(&csi2_src_clk.c, 27000000);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006078
6079 /*
Stephen Boyd60496bb2011-10-17 13:51:37 -07006080 * The halt status bits for these clocks may be incorrect at boot.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006081 * Toggle these clocks on and off to refresh them.
6082 */
Matt Wagantall0625ea02011-07-13 18:51:56 -07006083 rcg_clk_enable(&pdm_clk.c);
6084 rcg_clk_disable(&pdm_clk.c);
6085 rcg_clk_enable(&tssc_clk.c);
6086 rcg_clk_disable(&tssc_clk.c);
Stephen Boyde334aeb2012-01-24 12:17:29 -08006087 clk_prepare_enable(&usb_hsic_hsic_clk.c);
6088 clk_disable_unprepare(&usb_hsic_hsic_clk.c);
Stephen Boydd7a143a2012-02-16 17:59:26 -08006089
6090 /*
6091 * Keep sfab floor @ 54MHz so that Krait AHB is at least 27MHz at all
6092 * times when Apps CPU is active. This ensures the timer's requirement
6093 * of Krait AHB running 4 times as fast as the timer itself.
6094 */
6095 clk_set_rate(&sfab_tmr_a_clk.c, 54000000);
Stephen Boyde334aeb2012-01-24 12:17:29 -08006096 clk_prepare_enable(&sfab_tmr_a_clk.c);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006097}
6098
Stephen Boydbb600ae2011-08-02 20:11:40 -07006099static int __init msm8960_clock_late_init(void)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006100{
Stephen Boyda3787f32011-09-16 18:55:13 -07006101 int rc;
6102 struct clk *mmfpb_a_clk = clk_get_sys("clock-8960", "mmfpb_a_clk");
Stephen Boyd85436132011-09-16 18:55:13 -07006103 struct clk *cfpb_a_clk = clk_get_sys("clock-8960", "cfpb_a_clk");
Stephen Boyda3787f32011-09-16 18:55:13 -07006104
6105 /* Vote for MMFPB to be at least 76.8MHz when an Apps CPU is active. */
6106 if (WARN(IS_ERR(mmfpb_a_clk), "mmfpb_a_clk not found (%ld)\n",
6107 PTR_ERR(mmfpb_a_clk)))
6108 return PTR_ERR(mmfpb_a_clk);
Matt Wagantallde555f562011-11-08 14:18:07 -08006109 rc = clk_set_rate(mmfpb_a_clk, 76800000);
Stephen Boyda3787f32011-09-16 18:55:13 -07006110 if (WARN(rc, "mmfpb_a_clk rate was not set (%d)\n", rc))
6111 return rc;
Stephen Boyde334aeb2012-01-24 12:17:29 -08006112 rc = clk_prepare_enable(mmfpb_a_clk);
Stephen Boyda3787f32011-09-16 18:55:13 -07006113 if (WARN(rc, "mmfpb_a_clk not enabled (%d)\n", rc))
6114 return rc;
6115
Stephen Boyd85436132011-09-16 18:55:13 -07006116 /* Vote for CFPB to be at least 64MHz when an Apps CPU is active. */
6117 if (WARN(IS_ERR(cfpb_a_clk), "cfpb_a_clk not found (%ld)\n",
6118 PTR_ERR(cfpb_a_clk)))
6119 return PTR_ERR(cfpb_a_clk);
Matt Wagantallde555f562011-11-08 14:18:07 -08006120 rc = clk_set_rate(cfpb_a_clk, 64000000);
Stephen Boyd85436132011-09-16 18:55:13 -07006121 if (WARN(rc, "cfpb_a_clk rate was not set (%d)\n", rc))
6122 return rc;
Stephen Boyde334aeb2012-01-24 12:17:29 -08006123 rc = clk_prepare_enable(cfpb_a_clk);
Stephen Boyd85436132011-09-16 18:55:13 -07006124 if (WARN(rc, "cfpb_a_clk not enabled (%d)\n", rc))
6125 return rc;
Matt Wagantalle18bbc82011-10-06 10:07:28 -07006126
6127 return unvote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006128}
Stephen Boydbb600ae2011-08-02 20:11:40 -07006129
6130struct clock_init_data msm8960_clock_init_data __initdata = {
6131 .table = msm_clocks_8960,
6132 .size = ARRAY_SIZE(msm_clocks_8960),
6133 .init = msm8960_clock_init,
6134 .late_init = msm8960_clock_late_init,
6135};
Tianyi Gou41515e22011-09-01 19:37:43 -07006136
6137struct clock_init_data apq8064_clock_init_data __initdata = {
6138 .table = msm_clocks_8064,
6139 .size = ARRAY_SIZE(msm_clocks_8064),
6140 .init = msm8960_clock_init,
6141 .late_init = msm8960_clock_late_init,
6142};
Tianyi Goue3d4f542012-03-15 17:06:45 -07006143
6144struct clock_init_data msm8930_clock_init_data __initdata = {
6145 .table = msm_clocks_8930,
6146 .size = ARRAY_SIZE(msm_clocks_8930),
6147 .init = msm8960_clock_init,
6148 .late_init = msm8960_clock_late_init,
6149};