blob: effb3b71ce75e10fa2def51e2a6357dd56db4c0b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* 8139cp.c: A Linux PCI Ethernet driver for the RealTek 8139C+ chips. */
2/*
3 Copyright 2001-2004 Jeff Garzik <jgarzik@pobox.com>
4
5 Copyright (C) 2001, 2002 David S. Miller (davem@redhat.com) [tg3.c]
6 Copyright (C) 2000, 2001 David S. Miller (davem@redhat.com) [sungem.c]
7 Copyright 2001 Manfred Spraul [natsemi.c]
8 Copyright 1999-2001 by Donald Becker. [natsemi.c]
9 Written 1997-2001 by Donald Becker. [8139too.c]
10 Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>. [acenic.c]
11
12 This software may be used and distributed according to the terms of
13 the GNU General Public License (GPL), incorporated herein by reference.
14 Drivers based on or derived from this code fall under the GPL and must
15 retain the authorship, copyright and license notice. This file is not
16 a complete program and may only be used when the entire operating
17 system is licensed under the GPL.
18
19 See the file COPYING in this distribution for more information.
20
21 Contributors:
Jeff Garzikf3b197a2006-05-26 21:39:03 -040022
Linus Torvalds1da177e2005-04-16 15:20:36 -070023 Wake-on-LAN support - Felipe Damasio <felipewd@terra.com.br>
24 PCI suspend/resume - Felipe Damasio <felipewd@terra.com.br>
25 LinkChg interrupt - Felipe Damasio <felipewd@terra.com.br>
Jeff Garzikf3b197a2006-05-26 21:39:03 -040026
Linus Torvalds1da177e2005-04-16 15:20:36 -070027 TODO:
28 * Test Tx checksumming thoroughly
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30 Low priority TODO:
31 * Complete reset on PciErr
32 * Consider Rx interrupt mitigation using TimerIntr
33 * Investigate using skb->priority with h/w VLAN priority
34 * Investigate using High Priority Tx Queue with skb->priority
35 * Adjust Rx FIFO threshold and Max Rx DMA burst on Rx FIFO error
36 * Adjust Tx FIFO threshold and Max Tx DMA burst on Tx FIFO error
37 * Implement Tx software interrupt mitigation via
38 Tx descriptor bit
39 * The real minimum of CP_MIN_MTU is 4 bytes. However,
40 for this to be supported, one must(?) turn on packet padding.
41 * Support external MII transceivers (patch available)
42
43 NOTES:
44 * TX checksumming is considered experimental. It is off by
45 default, use ethtool to turn it on.
46
47 */
48
Joe Perchesb4f18b32010-02-17 15:01:48 +000049#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
50
Linus Torvalds1da177e2005-04-16 15:20:36 -070051#define DRV_NAME "8139cp"
Andy Gospodarekd5b20692006-09-11 17:39:18 -040052#define DRV_VERSION "1.3"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053#define DRV_RELDATE "Mar 22, 2004"
54
55
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#include <linux/module.h>
Stephen Hemmingere21ba282005-05-12 19:33:26 -040057#include <linux/moduleparam.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070058#include <linux/kernel.h>
59#include <linux/compiler.h>
60#include <linux/netdevice.h>
61#include <linux/etherdevice.h>
62#include <linux/init.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000063#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070064#include <linux/pci.h>
Tobias Klauser8662d062005-05-12 22:19:39 -040065#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070066#include <linux/delay.h>
67#include <linux/ethtool.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090068#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070069#include <linux/mii.h>
70#include <linux/if_vlan.h>
71#include <linux/crc32.h>
72#include <linux/in.h>
73#include <linux/ip.h>
74#include <linux/tcp.h>
75#include <linux/udp.h>
76#include <linux/cache.h>
77#include <asm/io.h>
78#include <asm/irq.h>
79#include <asm/uaccess.h>
80
Linus Torvalds1da177e2005-04-16 15:20:36 -070081/* These identify the driver base version and may not be removed. */
82static char version[] =
Alan Jenkins9cc40852009-09-22 04:05:39 +000083DRV_NAME ": 10/100 PCI Ethernet driver v" DRV_VERSION " (" DRV_RELDATE ")\n";
Linus Torvalds1da177e2005-04-16 15:20:36 -070084
85MODULE_AUTHOR("Jeff Garzik <jgarzik@pobox.com>");
86MODULE_DESCRIPTION("RealTek RTL-8139C+ series 10/100 PCI Ethernet driver");
a78d8922005-05-12 19:35:42 -040087MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -070088MODULE_LICENSE("GPL");
89
90static int debug = -1;
Stephen Hemmingere21ba282005-05-12 19:33:26 -040091module_param(debug, int, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070092MODULE_PARM_DESC (debug, "8139cp: bitmapped message enable number");
93
94/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
95 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
96static int multicast_filter_limit = 32;
Stephen Hemmingere21ba282005-05-12 19:33:26 -040097module_param(multicast_filter_limit, int, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070098MODULE_PARM_DESC (multicast_filter_limit, "8139cp: maximum number of filtered multicast addresses");
99
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100#define CP_DEF_MSG_ENABLE (NETIF_MSG_DRV | \
101 NETIF_MSG_PROBE | \
102 NETIF_MSG_LINK)
103#define CP_NUM_STATS 14 /* struct cp_dma_stats, plus one */
104#define CP_STATS_SIZE 64 /* size in bytes of DMA stats block */
105#define CP_REGS_SIZE (0xff + 1)
106#define CP_REGS_VER 1 /* version 1 */
107#define CP_RX_RING_SIZE 64
108#define CP_TX_RING_SIZE 64
109#define CP_RING_BYTES \
110 ((sizeof(struct cp_desc) * CP_RX_RING_SIZE) + \
111 (sizeof(struct cp_desc) * CP_TX_RING_SIZE) + \
112 CP_STATS_SIZE)
113#define NEXT_TX(N) (((N) + 1) & (CP_TX_RING_SIZE - 1))
114#define NEXT_RX(N) (((N) + 1) & (CP_RX_RING_SIZE - 1))
115#define TX_BUFFS_AVAIL(CP) \
116 (((CP)->tx_tail <= (CP)->tx_head) ? \
117 (CP)->tx_tail + (CP_TX_RING_SIZE - 1) - (CP)->tx_head : \
118 (CP)->tx_tail - (CP)->tx_head - 1)
119
120#define PKT_BUF_SZ 1536 /* Size of each temporary Rx buffer.*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121#define CP_INTERNAL_PHY 32
122
123/* The following settings are log_2(bytes)-4: 0 == 16 bytes .. 6==1024, 7==end of packet. */
124#define RX_FIFO_THRESH 5 /* Rx buffer level before first PCI xfer. */
125#define RX_DMA_BURST 4 /* Maximum PCI burst, '4' is 256 */
126#define TX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
127#define TX_EARLY_THRESH 256 /* Early Tx threshold, in bytes */
128
129/* Time in jiffies before concluding the transmitter is hung. */
130#define TX_TIMEOUT (6*HZ)
131
132/* hardware minimum and maximum for a single frame's data payload */
133#define CP_MIN_MTU 60 /* TODO: allow lower, but pad */
134#define CP_MAX_MTU 4096
135
136enum {
137 /* NIC register offsets */
138 MAC0 = 0x00, /* Ethernet hardware address. */
139 MAR0 = 0x08, /* Multicast filter. */
140 StatsAddr = 0x10, /* 64-bit start addr of 64-byte DMA stats blk */
141 TxRingAddr = 0x20, /* 64-bit start addr of Tx ring */
142 HiTxRingAddr = 0x28, /* 64-bit start addr of high priority Tx ring */
143 Cmd = 0x37, /* Command register */
144 IntrMask = 0x3C, /* Interrupt mask */
145 IntrStatus = 0x3E, /* Interrupt status */
146 TxConfig = 0x40, /* Tx configuration */
147 ChipVersion = 0x43, /* 8-bit chip version, inside TxConfig */
148 RxConfig = 0x44, /* Rx configuration */
149 RxMissed = 0x4C, /* 24 bits valid, write clears */
150 Cfg9346 = 0x50, /* EEPROM select/control; Cfg reg [un]lock */
151 Config1 = 0x52, /* Config1 */
152 Config3 = 0x59, /* Config3 */
153 Config4 = 0x5A, /* Config4 */
154 MultiIntr = 0x5C, /* Multiple interrupt select */
155 BasicModeCtrl = 0x62, /* MII BMCR */
156 BasicModeStatus = 0x64, /* MII BMSR */
157 NWayAdvert = 0x66, /* MII ADVERTISE */
158 NWayLPAR = 0x68, /* MII LPA */
159 NWayExpansion = 0x6A, /* MII Expansion */
160 Config5 = 0xD8, /* Config5 */
161 TxPoll = 0xD9, /* Tell chip to check Tx descriptors for work */
162 RxMaxSize = 0xDA, /* Max size of an Rx packet (8169 only) */
163 CpCmd = 0xE0, /* C+ Command register (C+ mode only) */
164 IntrMitigate = 0xE2, /* rx/tx interrupt mitigation control */
165 RxRingAddr = 0xE4, /* 64-bit start addr of Rx ring */
166 TxThresh = 0xEC, /* Early Tx threshold */
167 OldRxBufAddr = 0x30, /* DMA address of Rx ring buffer (C mode) */
168 OldTSD0 = 0x10, /* DMA address of first Tx desc (C mode) */
169
170 /* Tx and Rx status descriptors */
171 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
172 RingEnd = (1 << 30), /* End of descriptor ring */
173 FirstFrag = (1 << 29), /* First segment of a packet */
174 LastFrag = (1 << 28), /* Final segment of a packet */
Jeff Garzikfcec3452005-05-12 19:28:49 -0400175 LargeSend = (1 << 27), /* TCP Large Send Offload (TSO) */
176 MSSShift = 16, /* MSS value position */
177 MSSMask = 0xfff, /* MSS value: 11 bits */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178 TxError = (1 << 23), /* Tx error summary */
179 RxError = (1 << 20), /* Rx error summary */
180 IPCS = (1 << 18), /* Calculate IP checksum */
181 UDPCS = (1 << 17), /* Calculate UDP/IP checksum */
182 TCPCS = (1 << 16), /* Calculate TCP/IP checksum */
183 TxVlanTag = (1 << 17), /* Add VLAN tag */
184 RxVlanTagged = (1 << 16), /* Rx VLAN tag available */
185 IPFail = (1 << 15), /* IP checksum failed */
186 UDPFail = (1 << 14), /* UDP/IP checksum failed */
187 TCPFail = (1 << 13), /* TCP/IP checksum failed */
188 NormalTxPoll = (1 << 6), /* One or more normal Tx packets to send */
189 PID1 = (1 << 17), /* 2 protocol id bits: 0==non-IP, */
190 PID0 = (1 << 16), /* 1==UDP/IP, 2==TCP/IP, 3==IP */
191 RxProtoTCP = 1,
192 RxProtoUDP = 2,
193 RxProtoIP = 3,
194 TxFIFOUnder = (1 << 25), /* Tx FIFO underrun */
195 TxOWC = (1 << 22), /* Tx Out-of-window collision */
196 TxLinkFail = (1 << 21), /* Link failed during Tx of packet */
197 TxMaxCol = (1 << 20), /* Tx aborted due to excessive collisions */
198 TxColCntShift = 16, /* Shift, to get 4-bit Tx collision cnt */
199 TxColCntMask = 0x01 | 0x02 | 0x04 | 0x08, /* 4-bit collision count */
200 RxErrFrame = (1 << 27), /* Rx frame alignment error */
201 RxMcast = (1 << 26), /* Rx multicast packet rcv'd */
202 RxErrCRC = (1 << 18), /* Rx CRC error */
203 RxErrRunt = (1 << 19), /* Rx error, packet < 64 bytes */
204 RxErrLong = (1 << 21), /* Rx error, packet > 4096 bytes */
205 RxErrFIFO = (1 << 22), /* Rx error, FIFO overflowed, pkt bad */
206
207 /* StatsAddr register */
208 DumpStats = (1 << 3), /* Begin stats dump */
209
210 /* RxConfig register */
211 RxCfgFIFOShift = 13, /* Shift, to get Rx FIFO thresh value */
212 RxCfgDMAShift = 8, /* Shift, to get Rx Max DMA value */
213 AcceptErr = 0x20, /* Accept packets with CRC errors */
214 AcceptRunt = 0x10, /* Accept runt (<64 bytes) packets */
215 AcceptBroadcast = 0x08, /* Accept broadcast packets */
216 AcceptMulticast = 0x04, /* Accept multicast packets */
217 AcceptMyPhys = 0x02, /* Accept pkts with our MAC as dest */
218 AcceptAllPhys = 0x01, /* Accept all pkts w/ physical dest */
219
220 /* IntrMask / IntrStatus registers */
221 PciErr = (1 << 15), /* System error on the PCI bus */
222 TimerIntr = (1 << 14), /* Asserted when TCTR reaches TimerInt value */
223 LenChg = (1 << 13), /* Cable length change */
224 SWInt = (1 << 8), /* Software-requested interrupt */
225 TxEmpty = (1 << 7), /* No Tx descriptors available */
226 RxFIFOOvr = (1 << 6), /* Rx FIFO Overflow */
227 LinkChg = (1 << 5), /* Packet underrun, or link change */
228 RxEmpty = (1 << 4), /* No Rx descriptors available */
229 TxErr = (1 << 3), /* Tx error */
230 TxOK = (1 << 2), /* Tx packet sent */
231 RxErr = (1 << 1), /* Rx error */
232 RxOK = (1 << 0), /* Rx packet received */
233 IntrResvd = (1 << 10), /* reserved, according to RealTek engineers,
234 but hardware likes to raise it */
235
236 IntrAll = PciErr | TimerIntr | LenChg | SWInt | TxEmpty |
237 RxFIFOOvr | LinkChg | RxEmpty | TxErr | TxOK |
238 RxErr | RxOK | IntrResvd,
239
240 /* C mode command register */
241 CmdReset = (1 << 4), /* Enable to reset; self-clearing */
242 RxOn = (1 << 3), /* Rx mode enable */
243 TxOn = (1 << 2), /* Tx mode enable */
244
245 /* C+ mode command register */
246 RxVlanOn = (1 << 6), /* Rx VLAN de-tagging enable */
247 RxChkSum = (1 << 5), /* Rx checksum offload enable */
248 PCIDAC = (1 << 4), /* PCI Dual Address Cycle (64-bit PCI) */
249 PCIMulRW = (1 << 3), /* Enable PCI read/write multiple */
250 CpRxOn = (1 << 1), /* Rx mode enable */
251 CpTxOn = (1 << 0), /* Tx mode enable */
252
253 /* Cfg9436 EEPROM control register */
254 Cfg9346_Lock = 0x00, /* Lock ConfigX/MII register access */
255 Cfg9346_Unlock = 0xC0, /* Unlock ConfigX/MII register access */
256
257 /* TxConfig register */
258 IFG = (1 << 25) | (1 << 24), /* standard IEEE interframe gap */
259 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
260
261 /* Early Tx Threshold register */
262 TxThreshMask = 0x3f, /* Mask bits 5-0 */
263 TxThreshMax = 2048, /* Max early Tx threshold */
264
265 /* Config1 register */
266 DriverLoaded = (1 << 5), /* Software marker, driver is loaded */
267 LWACT = (1 << 4), /* LWAKE active mode */
268 PMEnable = (1 << 0), /* Enable various PM features of chip */
269
270 /* Config3 register */
271 PARMEnable = (1 << 6), /* Enable auto-loading of PHY parms */
272 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
273 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
274
275 /* Config4 register */
276 LWPTN = (1 << 1), /* LWAKE Pattern */
277 LWPME = (1 << 4), /* LANWAKE vs PMEB */
278
279 /* Config5 register */
280 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
281 MWF = (1 << 5), /* Accept Multicast wakeup frame */
282 UWF = (1 << 4), /* Accept Unicast wakeup frame */
283 LANWake = (1 << 1), /* Enable LANWake signal */
284 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
285
286 cp_norx_intr_mask = PciErr | LinkChg | TxOK | TxErr | TxEmpty,
287 cp_rx_intr_mask = RxOK | RxErr | RxEmpty | RxFIFOOvr,
288 cp_intr_mask = cp_rx_intr_mask | cp_norx_intr_mask,
289};
290
291static const unsigned int cp_rx_config =
292 (RX_FIFO_THRESH << RxCfgFIFOShift) |
293 (RX_DMA_BURST << RxCfgDMAShift);
294
295struct cp_desc {
Al Viro03233b92007-08-23 02:31:17 +0100296 __le32 opts1;
Al Virocf983012007-08-22 21:18:56 -0400297 __le32 opts2;
Al Viro03233b92007-08-23 02:31:17 +0100298 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299};
300
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301struct cp_dma_stats {
Al Viro03233b92007-08-23 02:31:17 +0100302 __le64 tx_ok;
303 __le64 rx_ok;
304 __le64 tx_err;
305 __le32 rx_err;
306 __le16 rx_fifo;
307 __le16 frame_align;
308 __le32 tx_ok_1col;
309 __le32 tx_ok_mcol;
310 __le64 rx_ok_phys;
311 __le64 rx_ok_bcast;
312 __le32 rx_ok_mcast;
313 __le16 tx_abort;
314 __le16 tx_underrun;
Eric Dumazetba2d3582010-06-02 18:10:09 +0000315} __packed;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316
317struct cp_extra_stats {
318 unsigned long rx_frags;
319};
320
321struct cp_private {
322 void __iomem *regs;
323 struct net_device *dev;
324 spinlock_t lock;
325 u32 msg_enable;
326
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700327 struct napi_struct napi;
328
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329 struct pci_dev *pdev;
330 u32 rx_config;
331 u16 cpcmd;
332
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 struct cp_extra_stats cp_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334
Francois Romieud03d3762006-01-29 01:31:36 +0100335 unsigned rx_head ____cacheline_aligned;
336 unsigned rx_tail;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337 struct cp_desc *rx_ring;
Francois Romieu0ba894d2006-08-14 19:55:07 +0200338 struct sk_buff *rx_skb[CP_RX_RING_SIZE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339
340 unsigned tx_head ____cacheline_aligned;
341 unsigned tx_tail;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342 struct cp_desc *tx_ring;
Francois Romieu48907e32006-09-10 23:33:44 +0200343 struct sk_buff *tx_skb[CP_TX_RING_SIZE];
Francois Romieud03d3762006-01-29 01:31:36 +0100344
345 unsigned rx_buf_sz;
346 unsigned wol_enabled : 1; /* Is Wake-on-LAN enabled? */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347
Francois Romieud03d3762006-01-29 01:31:36 +0100348 dma_addr_t ring_dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349
350 struct mii_if_info mii_if;
351};
352
353#define cpr8(reg) readb(cp->regs + (reg))
354#define cpr16(reg) readw(cp->regs + (reg))
355#define cpr32(reg) readl(cp->regs + (reg))
356#define cpw8(reg,val) writeb((val), cp->regs + (reg))
357#define cpw16(reg,val) writew((val), cp->regs + (reg))
358#define cpw32(reg,val) writel((val), cp->regs + (reg))
359#define cpw8_f(reg,val) do { \
360 writeb((val), cp->regs + (reg)); \
361 readb(cp->regs + (reg)); \
362 } while (0)
363#define cpw16_f(reg,val) do { \
364 writew((val), cp->regs + (reg)); \
365 readw(cp->regs + (reg)); \
366 } while (0)
367#define cpw32_f(reg,val) do { \
368 writel((val), cp->regs + (reg)); \
369 readl(cp->regs + (reg)); \
370 } while (0)
371
372
373static void __cp_set_rx_mode (struct net_device *dev);
374static void cp_tx (struct cp_private *cp);
375static void cp_clean_rings (struct cp_private *cp);
Steffen Klassert7502cd12005-05-12 19:34:31 -0400376#ifdef CONFIG_NET_POLL_CONTROLLER
377static void cp_poll_controller(struct net_device *dev);
378#endif
Philip Craig722fdb32006-06-21 11:33:27 +1000379static int cp_get_eeprom_len(struct net_device *dev);
380static int cp_get_eeprom(struct net_device *dev,
381 struct ethtool_eeprom *eeprom, u8 *data);
382static int cp_set_eeprom(struct net_device *dev,
383 struct ethtool_eeprom *eeprom, u8 *data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000385static DEFINE_PCI_DEVICE_TABLE(cp_pci_tbl) = {
Francois Romieucccb20d2006-08-16 13:07:18 +0200386 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, PCI_DEVICE_ID_REALTEK_8139), },
387 { PCI_DEVICE(PCI_VENDOR_ID_TTTECH, PCI_DEVICE_ID_TTTECH_MC322), },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388 { },
389};
390MODULE_DEVICE_TABLE(pci, cp_pci_tbl);
391
392static struct {
393 const char str[ETH_GSTRING_LEN];
394} ethtool_stats_keys[] = {
395 { "tx_ok" },
396 { "rx_ok" },
397 { "tx_err" },
398 { "rx_err" },
399 { "rx_fifo" },
400 { "frame_align" },
401 { "tx_ok_1col" },
402 { "tx_ok_mcol" },
403 { "rx_ok_phys" },
404 { "rx_ok_bcast" },
405 { "rx_ok_mcast" },
406 { "tx_abort" },
407 { "tx_underrun" },
408 { "rx_frags" },
409};
410
411
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412static inline void cp_set_rxbufsize (struct cp_private *cp)
413{
414 unsigned int mtu = cp->dev->mtu;
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400415
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416 if (mtu > ETH_DATA_LEN)
417 /* MTU + ethernet header + FCS + optional VLAN tag */
418 cp->rx_buf_sz = mtu + ETH_HLEN + 8;
419 else
420 cp->rx_buf_sz = PKT_BUF_SZ;
421}
422
423static inline void cp_rx_skb (struct cp_private *cp, struct sk_buff *skb,
424 struct cp_desc *desc)
425{
françois romieu6864ddb2011-07-15 00:21:44 +0000426 u32 opts2 = le32_to_cpu(desc->opts2);
427
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428 skb->protocol = eth_type_trans (skb, cp->dev);
429
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300430 cp->dev->stats.rx_packets++;
431 cp->dev->stats.rx_bytes += skb->len;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432
françois romieu6864ddb2011-07-15 00:21:44 +0000433 if (opts2 & RxVlanTagged)
434 __vlan_hwaccel_put_tag(skb, swab16(opts2 & 0xffff));
435
436 napi_gro_receive(&cp->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437}
438
439static void cp_rx_err_acct (struct cp_private *cp, unsigned rx_tail,
440 u32 status, u32 len)
441{
Joe Perchesb4f18b32010-02-17 15:01:48 +0000442 netif_dbg(cp, rx_err, cp->dev, "rx err, slot %d status 0x%x len %d\n",
443 rx_tail, status, len);
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300444 cp->dev->stats.rx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 if (status & RxErrFrame)
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300446 cp->dev->stats.rx_frame_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447 if (status & RxErrCRC)
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300448 cp->dev->stats.rx_crc_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449 if ((status & RxErrRunt) || (status & RxErrLong))
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300450 cp->dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451 if ((status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag))
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300452 cp->dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453 if (status & RxErrFIFO)
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300454 cp->dev->stats.rx_fifo_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455}
456
457static inline unsigned int cp_rx_csum_ok (u32 status)
458{
459 unsigned int protocol = (status >> 16) & 0x3;
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400460
Shan Wei24b7ea92010-11-17 11:55:08 -0800461 if (((protocol == RxProtoTCP) && !(status & TCPFail)) ||
462 ((protocol == RxProtoUDP) && !(status & UDPFail)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463 return 1;
Shan Wei24b7ea92010-11-17 11:55:08 -0800464 else
465 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466}
467
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700468static int cp_rx_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469{
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700470 struct cp_private *cp = container_of(napi, struct cp_private, napi);
471 struct net_device *dev = cp->dev;
472 unsigned int rx_tail = cp->rx_tail;
473 int rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474
475rx_status_loop:
476 rx = 0;
477 cpw16(IntrStatus, cp_rx_intr_mask);
478
479 while (1) {
480 u32 status, len;
Neil Horman249b3ec2013-07-31 09:03:56 -0400481 dma_addr_t mapping, new_mapping;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482 struct sk_buff *skb, *new_skb;
483 struct cp_desc *desc;
Francois Romieu839d1622009-08-12 22:18:14 -0700484 const unsigned buflen = cp->rx_buf_sz;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485
Francois Romieu0ba894d2006-08-14 19:55:07 +0200486 skb = cp->rx_skb[rx_tail];
Eric Sesterhenn5d9428d2006-04-02 13:52:48 +0200487 BUG_ON(!skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488
489 desc = &cp->rx_ring[rx_tail];
490 status = le32_to_cpu(desc->opts1);
491 if (status & DescOwn)
492 break;
493
494 len = (status & 0x1fff) - 4;
Francois Romieu3598b572006-01-29 01:31:13 +0100495 mapping = le64_to_cpu(desc->addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496
497 if ((status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag)) {
498 /* we don't support incoming fragmented frames.
499 * instead, we attempt to ensure that the
500 * pre-allocated RX skbs are properly sized such
501 * that RX fragments are never encountered
502 */
503 cp_rx_err_acct(cp, rx_tail, status, len);
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300504 dev->stats.rx_dropped++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505 cp->cp_stats.rx_frags++;
506 goto rx_next;
507 }
508
509 if (status & (RxError | RxErrFIFO)) {
510 cp_rx_err_acct(cp, rx_tail, status, len);
511 goto rx_next;
512 }
513
Joe Perchesb4f18b32010-02-17 15:01:48 +0000514 netif_dbg(cp, rx_status, dev, "rx slot %d status 0x%x len %d\n",
515 rx_tail, status, len);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516
Eric Dumazet89d71a62009-10-13 05:34:20 +0000517 new_skb = netdev_alloc_skb_ip_align(dev, buflen);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518 if (!new_skb) {
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300519 dev->stats.rx_dropped++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520 goto rx_next;
521 }
522
Neil Horman249b3ec2013-07-31 09:03:56 -0400523 new_mapping = dma_map_single(&cp->pdev->dev, new_skb->data, buflen,
524 PCI_DMA_FROMDEVICE);
525 if (dma_mapping_error(&cp->pdev->dev, new_mapping)) {
526 dev->stats.rx_dropped++;
Dave Jonesabdf9752013-08-09 11:16:34 -0700527 kfree_skb(new_skb);
Neil Horman249b3ec2013-07-31 09:03:56 -0400528 goto rx_next;
529 }
530
Jeff Garzik6cc92cd2007-08-08 02:16:04 -0400531 dma_unmap_single(&cp->pdev->dev, mapping,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532 buflen, PCI_DMA_FROMDEVICE);
533
534 /* Handle checksum offloading for incoming packets. */
535 if (cp_rx_csum_ok(status))
536 skb->ip_summed = CHECKSUM_UNNECESSARY;
537 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -0700538 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539
540 skb_put(skb, len);
541
Francois Romieu0ba894d2006-08-14 19:55:07 +0200542 cp->rx_skb[rx_tail] = new_skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543
544 cp_rx_skb(cp, skb, desc);
545 rx++;
Neil Horman249b3ec2013-07-31 09:03:56 -0400546 mapping = new_mapping;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547
548rx_next:
549 cp->rx_ring[rx_tail].opts2 = 0;
550 cp->rx_ring[rx_tail].addr = cpu_to_le64(mapping);
551 if (rx_tail == (CP_RX_RING_SIZE - 1))
552 desc->opts1 = cpu_to_le32(DescOwn | RingEnd |
553 cp->rx_buf_sz);
554 else
555 desc->opts1 = cpu_to_le32(DescOwn | cp->rx_buf_sz);
556 rx_tail = NEXT_RX(rx_tail);
557
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700558 if (rx >= budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559 break;
560 }
561
562 cp->rx_tail = rx_tail;
563
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564 /* if we did not reach work limit, then we're done with
565 * this round of polling
566 */
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700567 if (rx < budget) {
Francois Romieud15e9c42006-12-17 23:03:15 +0100568 unsigned long flags;
569
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570 if (cpr16(IntrStatus) & cp_rx_intr_mask)
571 goto rx_status_loop;
572
françois romieub189e812012-01-08 13:41:33 +0000573 napi_gro_flush(napi);
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700574 spin_lock_irqsave(&cp->lock, flags);
Ben Hutchings288379f2009-01-19 16:43:59 -0800575 __napi_complete(napi);
Figo.zhang349124a2010-06-07 21:13:22 +0000576 cpw16_f(IntrMask, cp_intr_mask);
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700577 spin_unlock_irqrestore(&cp->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578 }
579
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700580 return rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581}
582
David Howells7d12e782006-10-05 14:55:46 +0100583static irqreturn_t cp_interrupt (int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700584{
585 struct net_device *dev = dev_instance;
586 struct cp_private *cp;
587 u16 status;
588
589 if (unlikely(dev == NULL))
590 return IRQ_NONE;
591 cp = netdev_priv(dev);
592
593 status = cpr16(IntrStatus);
594 if (!status || (status == 0xFFFF))
595 return IRQ_NONE;
596
Joe Perchesb4f18b32010-02-17 15:01:48 +0000597 netif_dbg(cp, intr, dev, "intr, status %04x cmd %02x cpcmd %04x\n",
598 status, cpr8(Cmd), cpr16(CpCmd));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599
600 cpw16(IntrStatus, status & ~cp_rx_intr_mask);
601
602 spin_lock(&cp->lock);
603
604 /* close possible race's with dev_close */
605 if (unlikely(!netif_running(dev))) {
606 cpw16(IntrMask, 0);
607 spin_unlock(&cp->lock);
608 return IRQ_HANDLED;
609 }
610
611 if (status & (RxOK | RxErr | RxEmpty | RxFIFOOvr))
Ben Hutchings288379f2009-01-19 16:43:59 -0800612 if (napi_schedule_prep(&cp->napi)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613 cpw16_f(IntrMask, cp_norx_intr_mask);
Ben Hutchings288379f2009-01-19 16:43:59 -0800614 __napi_schedule(&cp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615 }
616
617 if (status & (TxOK | TxErr | TxEmpty | SWInt))
618 cp_tx(cp);
619 if (status & LinkChg)
Richard Knutsson2501f842007-05-19 22:26:40 +0200620 mii_check_media(&cp->mii_if, netif_msg_link(cp), false);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621
622 spin_unlock(&cp->lock);
623
624 if (status & PciErr) {
625 u16 pci_status;
626
627 pci_read_config_word(cp->pdev, PCI_STATUS, &pci_status);
628 pci_write_config_word(cp->pdev, PCI_STATUS, pci_status);
Joe Perchesb4f18b32010-02-17 15:01:48 +0000629 netdev_err(dev, "PCI bus error, status=%04x, PCI status=%04x\n",
630 status, pci_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631
632 /* TODO: reset hardware */
633 }
634
635 return IRQ_HANDLED;
636}
637
Steffen Klassert7502cd12005-05-12 19:34:31 -0400638#ifdef CONFIG_NET_POLL_CONTROLLER
639/*
640 * Polling receive - used by netconsole and other diagnostic tools
641 * to allow network i/o with interrupts disabled.
642 */
643static void cp_poll_controller(struct net_device *dev)
644{
645 disable_irq(dev->irq);
David Howells7d12e782006-10-05 14:55:46 +0100646 cp_interrupt(dev->irq, dev);
Steffen Klassert7502cd12005-05-12 19:34:31 -0400647 enable_irq(dev->irq);
648}
649#endif
650
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651static void cp_tx (struct cp_private *cp)
652{
653 unsigned tx_head = cp->tx_head;
654 unsigned tx_tail = cp->tx_tail;
655
656 while (tx_tail != tx_head) {
Francois Romieu3598b572006-01-29 01:31:13 +0100657 struct cp_desc *txd = cp->tx_ring + tx_tail;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658 struct sk_buff *skb;
659 u32 status;
660
661 rmb();
Francois Romieu3598b572006-01-29 01:31:13 +0100662 status = le32_to_cpu(txd->opts1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663 if (status & DescOwn)
664 break;
665
Francois Romieu48907e32006-09-10 23:33:44 +0200666 skb = cp->tx_skb[tx_tail];
Eric Sesterhenn5d9428d2006-04-02 13:52:48 +0200667 BUG_ON(!skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668
Jeff Garzik6cc92cd2007-08-08 02:16:04 -0400669 dma_unmap_single(&cp->pdev->dev, le64_to_cpu(txd->addr),
Francois Romieu48907e32006-09-10 23:33:44 +0200670 le32_to_cpu(txd->opts1) & 0xffff,
671 PCI_DMA_TODEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672
673 if (status & LastFrag) {
674 if (status & (TxError | TxFIFOUnder)) {
Joe Perchesb4f18b32010-02-17 15:01:48 +0000675 netif_dbg(cp, tx_err, cp->dev,
676 "tx err, status 0x%x\n", status);
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300677 cp->dev->stats.tx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678 if (status & TxOWC)
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300679 cp->dev->stats.tx_window_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680 if (status & TxMaxCol)
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300681 cp->dev->stats.tx_aborted_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682 if (status & TxLinkFail)
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300683 cp->dev->stats.tx_carrier_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684 if (status & TxFIFOUnder)
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300685 cp->dev->stats.tx_fifo_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686 } else {
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300687 cp->dev->stats.collisions +=
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688 ((status >> TxColCntShift) & TxColCntMask);
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300689 cp->dev->stats.tx_packets++;
690 cp->dev->stats.tx_bytes += skb->len;
Joe Perchesb4f18b32010-02-17 15:01:48 +0000691 netif_dbg(cp, tx_done, cp->dev,
692 "tx done, slot %d\n", tx_tail);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693 }
694 dev_kfree_skb_irq(skb);
695 }
696
Francois Romieu48907e32006-09-10 23:33:44 +0200697 cp->tx_skb[tx_tail] = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698
699 tx_tail = NEXT_TX(tx_tail);
700 }
701
702 cp->tx_tail = tx_tail;
703
704 if (TX_BUFFS_AVAIL(cp) > (MAX_SKB_FRAGS + 1))
705 netif_wake_queue(cp->dev);
706}
707
françois romieu6864ddb2011-07-15 00:21:44 +0000708static inline u32 cp_tx_vlan_tag(struct sk_buff *skb)
709{
710 return vlan_tx_tag_present(skb) ?
711 TxVlanTag | swab16(vlan_tx_tag_get(skb)) : 0x00;
712}
713
Neil Horman249b3ec2013-07-31 09:03:56 -0400714static void unwind_tx_frag_mapping(struct cp_private *cp, struct sk_buff *skb,
715 int first, int entry_last)
716{
717 int frag, index;
718 struct cp_desc *txd;
719 skb_frag_t *this_frag;
720 for (frag = 0; frag+first < entry_last; frag++) {
721 index = first+frag;
722 cp->tx_skb[index] = NULL;
723 txd = &cp->tx_ring[index];
724 this_frag = &skb_shinfo(skb)->frags[frag];
725 dma_unmap_single(&cp->pdev->dev, le64_to_cpu(txd->addr),
726 skb_frag_size(this_frag), PCI_DMA_TODEVICE);
727 }
728}
729
Stephen Hemminger613573252009-08-31 19:50:58 +0000730static netdev_tx_t cp_start_xmit (struct sk_buff *skb,
731 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732{
733 struct cp_private *cp = netdev_priv(dev);
734 unsigned entry;
Jeff Garzikfcec3452005-05-12 19:28:49 -0400735 u32 eor, flags;
Chris Lalancette553af562007-01-16 16:41:44 -0500736 unsigned long intr_flags;
françois romieu6864ddb2011-07-15 00:21:44 +0000737 __le32 opts2;
Jeff Garzikfcec3452005-05-12 19:28:49 -0400738 int mss = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739
Chris Lalancette553af562007-01-16 16:41:44 -0500740 spin_lock_irqsave(&cp->lock, intr_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741
742 /* This is a hard error, log it. */
743 if (TX_BUFFS_AVAIL(cp) <= (skb_shinfo(skb)->nr_frags + 1)) {
744 netif_stop_queue(dev);
Chris Lalancette553af562007-01-16 16:41:44 -0500745 spin_unlock_irqrestore(&cp->lock, intr_flags);
Joe Perchesb4f18b32010-02-17 15:01:48 +0000746 netdev_err(dev, "BUG! Tx Ring full when queue awake!\n");
Patrick McHardy5b548142009-06-12 06:22:29 +0000747 return NETDEV_TX_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748 }
749
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750 entry = cp->tx_head;
751 eor = (entry == (CP_TX_RING_SIZE - 1)) ? RingEnd : 0;
Michał Mirosław044a8902011-04-09 00:58:18 +0000752 mss = skb_shinfo(skb)->gso_size;
Jeff Garzikfcec3452005-05-12 19:28:49 -0400753
françois romieu6864ddb2011-07-15 00:21:44 +0000754 opts2 = cpu_to_le32(cp_tx_vlan_tag(skb));
755
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756 if (skb_shinfo(skb)->nr_frags == 0) {
757 struct cp_desc *txd = &cp->tx_ring[entry];
758 u32 len;
759 dma_addr_t mapping;
760
761 len = skb->len;
Jeff Garzik6cc92cd2007-08-08 02:16:04 -0400762 mapping = dma_map_single(&cp->pdev->dev, skb->data, len, PCI_DMA_TODEVICE);
Neil Horman249b3ec2013-07-31 09:03:56 -0400763 if (dma_mapping_error(&cp->pdev->dev, mapping))
764 goto out_dma_error;
765
françois romieu6864ddb2011-07-15 00:21:44 +0000766 txd->opts2 = opts2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767 txd->addr = cpu_to_le64(mapping);
768 wmb();
769
Jeff Garzikfcec3452005-05-12 19:28:49 -0400770 flags = eor | len | DescOwn | FirstFrag | LastFrag;
771
772 if (mss)
773 flags |= LargeSend | ((mss & MSSMask) << MSSShift);
Patrick McHardy84fa7932006-08-29 16:44:56 -0700774 else if (skb->ip_summed == CHECKSUM_PARTIAL) {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -0700775 const struct iphdr *ip = ip_hdr(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776 if (ip->protocol == IPPROTO_TCP)
Jeff Garzikfcec3452005-05-12 19:28:49 -0400777 flags |= IPCS | TCPCS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778 else if (ip->protocol == IPPROTO_UDP)
Jeff Garzikfcec3452005-05-12 19:28:49 -0400779 flags |= IPCS | UDPCS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780 else
Francois Romieu57344182005-05-12 19:31:31 -0400781 WARN_ON(1); /* we need a WARN() */
Jeff Garzikfcec3452005-05-12 19:28:49 -0400782 }
783
784 txd->opts1 = cpu_to_le32(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785 wmb();
786
Francois Romieu48907e32006-09-10 23:33:44 +0200787 cp->tx_skb[entry] = skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788 entry = NEXT_TX(entry);
789 } else {
790 struct cp_desc *txd;
791 u32 first_len, first_eor;
792 dma_addr_t first_mapping;
793 int frag, first_entry = entry;
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -0700794 const struct iphdr *ip = ip_hdr(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795
796 /* We must give this initial chunk to the device last.
797 * Otherwise we could race with the device.
798 */
799 first_eor = eor;
800 first_len = skb_headlen(skb);
Jeff Garzik6cc92cd2007-08-08 02:16:04 -0400801 first_mapping = dma_map_single(&cp->pdev->dev, skb->data,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802 first_len, PCI_DMA_TODEVICE);
Neil Horman249b3ec2013-07-31 09:03:56 -0400803 if (dma_mapping_error(&cp->pdev->dev, first_mapping))
804 goto out_dma_error;
805
Francois Romieu48907e32006-09-10 23:33:44 +0200806 cp->tx_skb[entry] = skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807 entry = NEXT_TX(entry);
808
809 for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +0000810 const skb_frag_t *this_frag = &skb_shinfo(skb)->frags[frag];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811 u32 len;
812 u32 ctrl;
813 dma_addr_t mapping;
814
Eric Dumazet9e903e02011-10-18 21:00:24 +0000815 len = skb_frag_size(this_frag);
Jeff Garzik6cc92cd2007-08-08 02:16:04 -0400816 mapping = dma_map_single(&cp->pdev->dev,
Ian Campbelldeb8a062011-08-29 23:18:18 +0000817 skb_frag_address(this_frag),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818 len, PCI_DMA_TODEVICE);
Neil Horman249b3ec2013-07-31 09:03:56 -0400819 if (dma_mapping_error(&cp->pdev->dev, mapping)) {
820 unwind_tx_frag_mapping(cp, skb, first_entry, entry);
821 goto out_dma_error;
822 }
823
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824 eor = (entry == (CP_TX_RING_SIZE - 1)) ? RingEnd : 0;
825
Jeff Garzikfcec3452005-05-12 19:28:49 -0400826 ctrl = eor | len | DescOwn;
827
828 if (mss)
829 ctrl |= LargeSend |
830 ((mss & MSSMask) << MSSShift);
Patrick McHardy84fa7932006-08-29 16:44:56 -0700831 else if (skb->ip_summed == CHECKSUM_PARTIAL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832 if (ip->protocol == IPPROTO_TCP)
Jeff Garzikfcec3452005-05-12 19:28:49 -0400833 ctrl |= IPCS | TCPCS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834 else if (ip->protocol == IPPROTO_UDP)
Jeff Garzikfcec3452005-05-12 19:28:49 -0400835 ctrl |= IPCS | UDPCS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836 else
837 BUG();
Jeff Garzikfcec3452005-05-12 19:28:49 -0400838 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839
840 if (frag == skb_shinfo(skb)->nr_frags - 1)
841 ctrl |= LastFrag;
842
843 txd = &cp->tx_ring[entry];
françois romieu6864ddb2011-07-15 00:21:44 +0000844 txd->opts2 = opts2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700845 txd->addr = cpu_to_le64(mapping);
846 wmb();
847
848 txd->opts1 = cpu_to_le32(ctrl);
849 wmb();
850
Francois Romieu48907e32006-09-10 23:33:44 +0200851 cp->tx_skb[entry] = skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852 entry = NEXT_TX(entry);
853 }
854
855 txd = &cp->tx_ring[first_entry];
françois romieu6864ddb2011-07-15 00:21:44 +0000856 txd->opts2 = opts2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857 txd->addr = cpu_to_le64(first_mapping);
858 wmb();
859
Patrick McHardy84fa7932006-08-29 16:44:56 -0700860 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861 if (ip->protocol == IPPROTO_TCP)
862 txd->opts1 = cpu_to_le32(first_eor | first_len |
863 FirstFrag | DescOwn |
864 IPCS | TCPCS);
865 else if (ip->protocol == IPPROTO_UDP)
866 txd->opts1 = cpu_to_le32(first_eor | first_len |
867 FirstFrag | DescOwn |
868 IPCS | UDPCS);
869 else
870 BUG();
871 } else
872 txd->opts1 = cpu_to_le32(first_eor | first_len |
873 FirstFrag | DescOwn);
874 wmb();
875 }
876 cp->tx_head = entry;
Joe Perchesb4f18b32010-02-17 15:01:48 +0000877 netif_dbg(cp, tx_queued, cp->dev, "tx queued, slot %d, skblen %d\n",
878 entry, skb->len);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700879 if (TX_BUFFS_AVAIL(cp) <= (MAX_SKB_FRAGS + 1))
880 netif_stop_queue(dev);
881
Neil Horman249b3ec2013-07-31 09:03:56 -0400882out_unlock:
Chris Lalancette553af562007-01-16 16:41:44 -0500883 spin_unlock_irqrestore(&cp->lock, intr_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700884
885 cpw8(TxPoll, NormalTxPoll);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700886
Patrick McHardy6ed10652009-06-23 06:03:08 +0000887 return NETDEV_TX_OK;
Neil Horman249b3ec2013-07-31 09:03:56 -0400888out_dma_error:
889 kfree_skb(skb);
890 cp->dev->stats.tx_dropped++;
891 goto out_unlock;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892}
893
894/* Set or clear the multicast filter for this adaptor.
895 This routine is not state sensitive and need not be SMP locked. */
896
897static void __cp_set_rx_mode (struct net_device *dev)
898{
899 struct cp_private *cp = netdev_priv(dev);
900 u32 mc_filter[2]; /* Multicast hash filter */
Jiri Pirkoa56ed412010-02-05 02:47:28 +0000901 int rx_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902
903 /* Note: do not reorder, GCC is clever about common statements. */
904 if (dev->flags & IFF_PROMISC) {
905 /* Unconditionally log net taps. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906 rx_mode =
907 AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
908 AcceptAllPhys;
909 mc_filter[1] = mc_filter[0] = 0xffffffff;
Jiri Pirkoa56ed412010-02-05 02:47:28 +0000910 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
Joe Perches8e95a202009-12-03 07:58:21 +0000911 (dev->flags & IFF_ALLMULTI)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700912 /* Too many to filter perfectly -- accept all multicasts. */
913 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
914 mc_filter[1] = mc_filter[0] = 0xffffffff;
915 } else {
Jiri Pirko22bedad2010-04-01 21:22:57 +0000916 struct netdev_hw_addr *ha;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917 rx_mode = AcceptBroadcast | AcceptMyPhys;
918 mc_filter[1] = mc_filter[0] = 0;
Jiri Pirko22bedad2010-04-01 21:22:57 +0000919 netdev_for_each_mc_addr(ha, dev) {
920 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921
922 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
923 rx_mode |= AcceptMulticast;
924 }
925 }
926
927 /* We can safely update without stopping the chip. */
Jason Wangf872b232011-12-30 23:44:42 +0000928 cp->rx_config = cp_rx_config | rx_mode;
929 cpw32_f(RxConfig, cp->rx_config);
930
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931 cpw32_f (MAR0 + 0, mc_filter[0]);
932 cpw32_f (MAR0 + 4, mc_filter[1]);
933}
934
935static void cp_set_rx_mode (struct net_device *dev)
936{
937 unsigned long flags;
938 struct cp_private *cp = netdev_priv(dev);
939
940 spin_lock_irqsave (&cp->lock, flags);
941 __cp_set_rx_mode(dev);
942 spin_unlock_irqrestore (&cp->lock, flags);
943}
944
945static void __cp_get_stats(struct cp_private *cp)
946{
947 /* only lower 24 bits valid; write any value to clear */
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300948 cp->dev->stats.rx_missed_errors += (cpr32 (RxMissed) & 0xffffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949 cpw32 (RxMissed, 0);
950}
951
952static struct net_device_stats *cp_get_stats(struct net_device *dev)
953{
954 struct cp_private *cp = netdev_priv(dev);
955 unsigned long flags;
956
957 /* The chip only need report frame silently dropped. */
958 spin_lock_irqsave(&cp->lock, flags);
959 if (netif_running(dev) && netif_device_present(dev))
960 __cp_get_stats(cp);
961 spin_unlock_irqrestore(&cp->lock, flags);
962
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300963 return &dev->stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700964}
965
966static void cp_stop_hw (struct cp_private *cp)
967{
968 cpw16(IntrStatus, ~(cpr16(IntrStatus)));
969 cpw16_f(IntrMask, 0);
970 cpw8(Cmd, 0);
971 cpw16_f(CpCmd, 0);
972 cpw16_f(IntrStatus, ~(cpr16(IntrStatus)));
973
974 cp->rx_tail = 0;
975 cp->tx_head = cp->tx_tail = 0;
976}
977
978static void cp_reset_hw (struct cp_private *cp)
979{
980 unsigned work = 1000;
981
982 cpw8(Cmd, CmdReset);
983
984 while (work--) {
985 if (!(cpr8(Cmd) & CmdReset))
986 return;
987
Nishanth Aravamudan3173c892005-09-11 02:09:55 -0700988 schedule_timeout_uninterruptible(10);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700989 }
990
Joe Perchesb4f18b32010-02-17 15:01:48 +0000991 netdev_err(cp->dev, "hardware reset timeout\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992}
993
994static inline void cp_start_hw (struct cp_private *cp)
995{
996 cpw16(CpCmd, cp->cpcmd);
997 cpw8(Cmd, RxOn | TxOn);
998}
999
Jason Wanga8c9cb12012-04-11 22:10:54 +00001000static void cp_enable_irq(struct cp_private *cp)
1001{
1002 cpw16_f(IntrMask, cp_intr_mask);
1003}
1004
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005static void cp_init_hw (struct cp_private *cp)
1006{
1007 struct net_device *dev = cp->dev;
1008 dma_addr_t ring_dma;
1009
1010 cp_reset_hw(cp);
1011
1012 cpw8_f (Cfg9346, Cfg9346_Unlock);
1013
1014 /* Restore our idea of the MAC address. */
Al Viro03233b92007-08-23 02:31:17 +01001015 cpw32_f (MAC0 + 0, le32_to_cpu (*(__le32 *) (dev->dev_addr + 0)));
1016 cpw32_f (MAC0 + 4, le32_to_cpu (*(__le32 *) (dev->dev_addr + 4)));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001017
1018 cp_start_hw(cp);
1019 cpw8(TxThresh, 0x06); /* XXX convert magic num to a constant */
1020
1021 __cp_set_rx_mode(dev);
1022 cpw32_f (TxConfig, IFG | (TX_DMA_BURST << TxDMAShift));
1023
1024 cpw8(Config1, cpr8(Config1) | DriverLoaded | PMEnable);
1025 /* Disable Wake-on-LAN. Can be turned on with ETHTOOL_SWOL */
1026 cpw8(Config3, PARMEnable);
1027 cp->wol_enabled = 0;
1028
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001029 cpw8(Config5, cpr8(Config5) & PMEStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001030
1031 cpw32_f(HiTxRingAddr, 0);
1032 cpw32_f(HiTxRingAddr + 4, 0);
1033
1034 ring_dma = cp->ring_dma;
1035 cpw32_f(RxRingAddr, ring_dma & 0xffffffff);
1036 cpw32_f(RxRingAddr + 4, (ring_dma >> 16) >> 16);
1037
1038 ring_dma += sizeof(struct cp_desc) * CP_RX_RING_SIZE;
1039 cpw32_f(TxRingAddr, ring_dma & 0xffffffff);
1040 cpw32_f(TxRingAddr + 4, (ring_dma >> 16) >> 16);
1041
1042 cpw16(MultiIntr, 0);
1043
Linus Torvalds1da177e2005-04-16 15:20:36 -07001044 cpw8_f(Cfg9346, Cfg9346_Lock);
1045}
1046
Kevin Loa52be1c2008-08-27 11:35:15 +08001047static int cp_refill_rx(struct cp_private *cp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001048{
Kevin Loa52be1c2008-08-27 11:35:15 +08001049 struct net_device *dev = cp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001050 unsigned i;
1051
1052 for (i = 0; i < CP_RX_RING_SIZE; i++) {
1053 struct sk_buff *skb;
Francois Romieu3598b572006-01-29 01:31:13 +01001054 dma_addr_t mapping;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001055
Eric Dumazet89d71a62009-10-13 05:34:20 +00001056 skb = netdev_alloc_skb_ip_align(dev, cp->rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057 if (!skb)
1058 goto err_out;
1059
Jeff Garzik6cc92cd2007-08-08 02:16:04 -04001060 mapping = dma_map_single(&cp->pdev->dev, skb->data,
1061 cp->rx_buf_sz, PCI_DMA_FROMDEVICE);
Neil Horman249b3ec2013-07-31 09:03:56 -04001062 if (dma_mapping_error(&cp->pdev->dev, mapping)) {
1063 kfree_skb(skb);
1064 goto err_out;
1065 }
Francois Romieu0ba894d2006-08-14 19:55:07 +02001066 cp->rx_skb[i] = skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067
1068 cp->rx_ring[i].opts2 = 0;
Francois Romieu3598b572006-01-29 01:31:13 +01001069 cp->rx_ring[i].addr = cpu_to_le64(mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001070 if (i == (CP_RX_RING_SIZE - 1))
1071 cp->rx_ring[i].opts1 =
1072 cpu_to_le32(DescOwn | RingEnd | cp->rx_buf_sz);
1073 else
1074 cp->rx_ring[i].opts1 =
1075 cpu_to_le32(DescOwn | cp->rx_buf_sz);
1076 }
1077
1078 return 0;
1079
1080err_out:
1081 cp_clean_rings(cp);
1082 return -ENOMEM;
1083}
1084
Francois Romieu576cfa92006-02-27 23:15:06 +01001085static void cp_init_rings_index (struct cp_private *cp)
1086{
1087 cp->rx_tail = 0;
1088 cp->tx_head = cp->tx_tail = 0;
1089}
1090
Linus Torvalds1da177e2005-04-16 15:20:36 -07001091static int cp_init_rings (struct cp_private *cp)
1092{
1093 memset(cp->tx_ring, 0, sizeof(struct cp_desc) * CP_TX_RING_SIZE);
1094 cp->tx_ring[CP_TX_RING_SIZE - 1].opts1 = cpu_to_le32(RingEnd);
1095
Francois Romieu576cfa92006-02-27 23:15:06 +01001096 cp_init_rings_index(cp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097
1098 return cp_refill_rx (cp);
1099}
1100
1101static int cp_alloc_rings (struct cp_private *cp)
1102{
1103 void *mem;
1104
Jeff Garzik6cc92cd2007-08-08 02:16:04 -04001105 mem = dma_alloc_coherent(&cp->pdev->dev, CP_RING_BYTES,
1106 &cp->ring_dma, GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107 if (!mem)
1108 return -ENOMEM;
1109
1110 cp->rx_ring = mem;
1111 cp->tx_ring = &cp->rx_ring[CP_RX_RING_SIZE];
1112
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113 return cp_init_rings(cp);
1114}
1115
1116static void cp_clean_rings (struct cp_private *cp)
1117{
Francois Romieu3598b572006-01-29 01:31:13 +01001118 struct cp_desc *desc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001119 unsigned i;
1120
Linus Torvalds1da177e2005-04-16 15:20:36 -07001121 for (i = 0; i < CP_RX_RING_SIZE; i++) {
Francois Romieu0ba894d2006-08-14 19:55:07 +02001122 if (cp->rx_skb[i]) {
Francois Romieu3598b572006-01-29 01:31:13 +01001123 desc = cp->rx_ring + i;
Jeff Garzik6cc92cd2007-08-08 02:16:04 -04001124 dma_unmap_single(&cp->pdev->dev,le64_to_cpu(desc->addr),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001125 cp->rx_buf_sz, PCI_DMA_FROMDEVICE);
Francois Romieu0ba894d2006-08-14 19:55:07 +02001126 dev_kfree_skb(cp->rx_skb[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001127 }
1128 }
1129
1130 for (i = 0; i < CP_TX_RING_SIZE; i++) {
Francois Romieu48907e32006-09-10 23:33:44 +02001131 if (cp->tx_skb[i]) {
1132 struct sk_buff *skb = cp->tx_skb[i];
Francois Romieu57344182005-05-12 19:31:31 -04001133
Francois Romieu3598b572006-01-29 01:31:13 +01001134 desc = cp->tx_ring + i;
Jeff Garzik6cc92cd2007-08-08 02:16:04 -04001135 dma_unmap_single(&cp->pdev->dev,le64_to_cpu(desc->addr),
Francois Romieu48907e32006-09-10 23:33:44 +02001136 le32_to_cpu(desc->opts1) & 0xffff,
1137 PCI_DMA_TODEVICE);
Francois Romieu3598b572006-01-29 01:31:13 +01001138 if (le32_to_cpu(desc->opts1) & LastFrag)
Francois Romieu57344182005-05-12 19:31:31 -04001139 dev_kfree_skb(skb);
Paulius Zaleckas237225f2008-05-05 16:05:17 +03001140 cp->dev->stats.tx_dropped++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141 }
1142 }
stephen hemmingerf52159d2013-05-20 06:54:43 +00001143 netdev_reset_queue(cp->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144
Francois Romieu57344182005-05-12 19:31:31 -04001145 memset(cp->rx_ring, 0, sizeof(struct cp_desc) * CP_RX_RING_SIZE);
1146 memset(cp->tx_ring, 0, sizeof(struct cp_desc) * CP_TX_RING_SIZE);
1147
Francois Romieu0ba894d2006-08-14 19:55:07 +02001148 memset(cp->rx_skb, 0, sizeof(struct sk_buff *) * CP_RX_RING_SIZE);
Francois Romieu48907e32006-09-10 23:33:44 +02001149 memset(cp->tx_skb, 0, sizeof(struct sk_buff *) * CP_TX_RING_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150}
1151
1152static void cp_free_rings (struct cp_private *cp)
1153{
1154 cp_clean_rings(cp);
Jeff Garzik6cc92cd2007-08-08 02:16:04 -04001155 dma_free_coherent(&cp->pdev->dev, CP_RING_BYTES, cp->rx_ring,
1156 cp->ring_dma);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001157 cp->rx_ring = NULL;
1158 cp->tx_ring = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001159}
1160
1161static int cp_open (struct net_device *dev)
1162{
1163 struct cp_private *cp = netdev_priv(dev);
1164 int rc;
1165
Joe Perchesb4f18b32010-02-17 15:01:48 +00001166 netif_dbg(cp, ifup, dev, "enabling interface\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001167
1168 rc = cp_alloc_rings(cp);
1169 if (rc)
1170 return rc;
1171
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001172 napi_enable(&cp->napi);
1173
Linus Torvalds1da177e2005-04-16 15:20:36 -07001174 cp_init_hw(cp);
1175
Thomas Gleixner1fb9df52006-07-01 19:29:39 -07001176 rc = request_irq(dev->irq, cp_interrupt, IRQF_SHARED, dev->name, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001177 if (rc)
1178 goto err_out_hw;
1179
Jason Wanga8c9cb12012-04-11 22:10:54 +00001180 cp_enable_irq(cp);
1181
Linus Torvalds1da177e2005-04-16 15:20:36 -07001182 netif_carrier_off(dev);
Richard Knutsson2501f842007-05-19 22:26:40 +02001183 mii_check_media(&cp->mii_if, netif_msg_link(cp), true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001184 netif_start_queue(dev);
1185
1186 return 0;
1187
1188err_out_hw:
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001189 napi_disable(&cp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190 cp_stop_hw(cp);
1191 cp_free_rings(cp);
1192 return rc;
1193}
1194
1195static int cp_close (struct net_device *dev)
1196{
1197 struct cp_private *cp = netdev_priv(dev);
1198 unsigned long flags;
1199
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001200 napi_disable(&cp->napi);
1201
Joe Perchesb4f18b32010-02-17 15:01:48 +00001202 netif_dbg(cp, ifdown, dev, "disabling interface\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001203
1204 spin_lock_irqsave(&cp->lock, flags);
1205
1206 netif_stop_queue(dev);
1207 netif_carrier_off(dev);
1208
1209 cp_stop_hw(cp);
1210
1211 spin_unlock_irqrestore(&cp->lock, flags);
1212
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213 free_irq(dev->irq, dev);
1214
1215 cp_free_rings(cp);
1216 return 0;
1217}
1218
Francois Romieu9030c0d2007-07-13 23:05:35 +02001219static void cp_tx_timeout(struct net_device *dev)
1220{
1221 struct cp_private *cp = netdev_priv(dev);
1222 unsigned long flags;
1223 int rc;
1224
Joe Perchesb4f18b32010-02-17 15:01:48 +00001225 netdev_warn(dev, "Transmit timeout, status %2x %4x %4x %4x\n",
1226 cpr8(Cmd), cpr16(CpCmd),
1227 cpr16(IntrStatus), cpr16(IntrMask));
Francois Romieu9030c0d2007-07-13 23:05:35 +02001228
1229 spin_lock_irqsave(&cp->lock, flags);
1230
1231 cp_stop_hw(cp);
1232 cp_clean_rings(cp);
1233 rc = cp_init_rings(cp);
1234 cp_start_hw(cp);
David Woodhoused05ee9e2012-11-24 12:11:21 +00001235 cp_enable_irq(cp);
Francois Romieu9030c0d2007-07-13 23:05:35 +02001236
1237 netif_wake_queue(dev);
1238
1239 spin_unlock_irqrestore(&cp->lock, flags);
Francois Romieu9030c0d2007-07-13 23:05:35 +02001240}
1241
Linus Torvalds1da177e2005-04-16 15:20:36 -07001242#ifdef BROKEN
1243static int cp_change_mtu(struct net_device *dev, int new_mtu)
1244{
1245 struct cp_private *cp = netdev_priv(dev);
1246 int rc;
1247 unsigned long flags;
1248
1249 /* check for invalid MTU, according to hardware limits */
1250 if (new_mtu < CP_MIN_MTU || new_mtu > CP_MAX_MTU)
1251 return -EINVAL;
1252
1253 /* if network interface not up, no need for complexity */
1254 if (!netif_running(dev)) {
1255 dev->mtu = new_mtu;
1256 cp_set_rxbufsize(cp); /* set new rx buf size */
1257 return 0;
1258 }
1259
1260 spin_lock_irqsave(&cp->lock, flags);
1261
1262 cp_stop_hw(cp); /* stop h/w and free rings */
1263 cp_clean_rings(cp);
1264
1265 dev->mtu = new_mtu;
1266 cp_set_rxbufsize(cp); /* set new rx buf size */
1267
1268 rc = cp_init_rings(cp); /* realloc and restart h/w */
1269 cp_start_hw(cp);
1270
1271 spin_unlock_irqrestore(&cp->lock, flags);
1272
1273 return rc;
1274}
1275#endif /* BROKEN */
1276
Arjan van de Venf71e1302006-03-03 21:33:57 -05001277static const char mii_2_8139_map[8] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001278 BasicModeCtrl,
1279 BasicModeStatus,
1280 0,
1281 0,
1282 NWayAdvert,
1283 NWayLPAR,
1284 NWayExpansion,
1285 0
1286};
1287
1288static int mdio_read(struct net_device *dev, int phy_id, int location)
1289{
1290 struct cp_private *cp = netdev_priv(dev);
1291
1292 return location < 8 && mii_2_8139_map[location] ?
1293 readw(cp->regs + mii_2_8139_map[location]) : 0;
1294}
1295
1296
1297static void mdio_write(struct net_device *dev, int phy_id, int location,
1298 int value)
1299{
1300 struct cp_private *cp = netdev_priv(dev);
1301
1302 if (location == 0) {
1303 cpw8(Cfg9346, Cfg9346_Unlock);
1304 cpw16(BasicModeCtrl, value);
1305 cpw8(Cfg9346, Cfg9346_Lock);
1306 } else if (location < 8 && mii_2_8139_map[location])
1307 cpw16(mii_2_8139_map[location], value);
1308}
1309
1310/* Set the ethtool Wake-on-LAN settings */
1311static int netdev_set_wol (struct cp_private *cp,
1312 const struct ethtool_wolinfo *wol)
1313{
1314 u8 options;
1315
1316 options = cpr8 (Config3) & ~(LinkUp | MagicPacket);
1317 /* If WOL is being disabled, no need for complexity */
1318 if (wol->wolopts) {
1319 if (wol->wolopts & WAKE_PHY) options |= LinkUp;
1320 if (wol->wolopts & WAKE_MAGIC) options |= MagicPacket;
1321 }
1322
1323 cpw8 (Cfg9346, Cfg9346_Unlock);
1324 cpw8 (Config3, options);
1325 cpw8 (Cfg9346, Cfg9346_Lock);
1326
1327 options = 0; /* Paranoia setting */
1328 options = cpr8 (Config5) & ~(UWF | MWF | BWF);
1329 /* If WOL is being disabled, no need for complexity */
1330 if (wol->wolopts) {
1331 if (wol->wolopts & WAKE_UCAST) options |= UWF;
1332 if (wol->wolopts & WAKE_BCAST) options |= BWF;
1333 if (wol->wolopts & WAKE_MCAST) options |= MWF;
1334 }
1335
1336 cpw8 (Config5, options);
1337
1338 cp->wol_enabled = (wol->wolopts) ? 1 : 0;
1339
1340 return 0;
1341}
1342
1343/* Get the ethtool Wake-on-LAN settings */
1344static void netdev_get_wol (struct cp_private *cp,
1345 struct ethtool_wolinfo *wol)
1346{
1347 u8 options;
1348
1349 wol->wolopts = 0; /* Start from scratch */
1350 wol->supported = WAKE_PHY | WAKE_BCAST | WAKE_MAGIC |
1351 WAKE_MCAST | WAKE_UCAST;
1352 /* We don't need to go on if WOL is disabled */
1353 if (!cp->wol_enabled) return;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001354
Linus Torvalds1da177e2005-04-16 15:20:36 -07001355 options = cpr8 (Config3);
1356 if (options & LinkUp) wol->wolopts |= WAKE_PHY;
1357 if (options & MagicPacket) wol->wolopts |= WAKE_MAGIC;
1358
1359 options = 0; /* Paranoia setting */
1360 options = cpr8 (Config5);
1361 if (options & UWF) wol->wolopts |= WAKE_UCAST;
1362 if (options & BWF) wol->wolopts |= WAKE_BCAST;
1363 if (options & MWF) wol->wolopts |= WAKE_MCAST;
1364}
1365
1366static void cp_get_drvinfo (struct net_device *dev, struct ethtool_drvinfo *info)
1367{
1368 struct cp_private *cp = netdev_priv(dev);
1369
Rick Jones68aad782011-11-07 13:29:27 +00001370 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
1371 strlcpy(info->version, DRV_VERSION, sizeof(info->version));
1372 strlcpy(info->bus_info, pci_name(cp->pdev), sizeof(info->bus_info));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001373}
1374
Rick Jones1d0861a2011-10-07 06:42:21 +00001375static void cp_get_ringparam(struct net_device *dev,
1376 struct ethtool_ringparam *ring)
1377{
1378 ring->rx_max_pending = CP_RX_RING_SIZE;
1379 ring->tx_max_pending = CP_TX_RING_SIZE;
1380 ring->rx_pending = CP_RX_RING_SIZE;
1381 ring->tx_pending = CP_TX_RING_SIZE;
1382}
1383
Linus Torvalds1da177e2005-04-16 15:20:36 -07001384static int cp_get_regs_len(struct net_device *dev)
1385{
1386 return CP_REGS_SIZE;
1387}
1388
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001389static int cp_get_sset_count (struct net_device *dev, int sset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001390{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001391 switch (sset) {
1392 case ETH_SS_STATS:
1393 return CP_NUM_STATS;
1394 default:
1395 return -EOPNOTSUPP;
1396 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001397}
1398
1399static int cp_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1400{
1401 struct cp_private *cp = netdev_priv(dev);
1402 int rc;
1403 unsigned long flags;
1404
1405 spin_lock_irqsave(&cp->lock, flags);
1406 rc = mii_ethtool_gset(&cp->mii_if, cmd);
1407 spin_unlock_irqrestore(&cp->lock, flags);
1408
1409 return rc;
1410}
1411
1412static int cp_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1413{
1414 struct cp_private *cp = netdev_priv(dev);
1415 int rc;
1416 unsigned long flags;
1417
1418 spin_lock_irqsave(&cp->lock, flags);
1419 rc = mii_ethtool_sset(&cp->mii_if, cmd);
1420 spin_unlock_irqrestore(&cp->lock, flags);
1421
1422 return rc;
1423}
1424
1425static int cp_nway_reset(struct net_device *dev)
1426{
1427 struct cp_private *cp = netdev_priv(dev);
1428 return mii_nway_restart(&cp->mii_if);
1429}
1430
1431static u32 cp_get_msglevel(struct net_device *dev)
1432{
1433 struct cp_private *cp = netdev_priv(dev);
1434 return cp->msg_enable;
1435}
1436
1437static void cp_set_msglevel(struct net_device *dev, u32 value)
1438{
1439 struct cp_private *cp = netdev_priv(dev);
1440 cp->msg_enable = value;
1441}
1442
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001443static int cp_set_features(struct net_device *dev, netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001444{
1445 struct cp_private *cp = netdev_priv(dev);
Michał Mirosław044a8902011-04-09 00:58:18 +00001446 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001447
Michał Mirosław044a8902011-04-09 00:58:18 +00001448 if (!((dev->features ^ features) & NETIF_F_RXCSUM))
1449 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001450
Michał Mirosław044a8902011-04-09 00:58:18 +00001451 spin_lock_irqsave(&cp->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001452
Michał Mirosław044a8902011-04-09 00:58:18 +00001453 if (features & NETIF_F_RXCSUM)
1454 cp->cpcmd |= RxChkSum;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001455 else
Michał Mirosław044a8902011-04-09 00:58:18 +00001456 cp->cpcmd &= ~RxChkSum;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001457
françois romieu6864ddb2011-07-15 00:21:44 +00001458 if (features & NETIF_F_HW_VLAN_RX)
1459 cp->cpcmd |= RxVlanOn;
1460 else
1461 cp->cpcmd &= ~RxVlanOn;
1462
Michał Mirosław044a8902011-04-09 00:58:18 +00001463 cpw16_f(CpCmd, cp->cpcmd);
1464 spin_unlock_irqrestore(&cp->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001465
1466 return 0;
1467}
1468
1469static void cp_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1470 void *p)
1471{
1472 struct cp_private *cp = netdev_priv(dev);
1473 unsigned long flags;
1474
1475 if (regs->len < CP_REGS_SIZE)
1476 return /* -EINVAL */;
1477
1478 regs->version = CP_REGS_VER;
1479
1480 spin_lock_irqsave(&cp->lock, flags);
1481 memcpy_fromio(p, cp->regs, CP_REGS_SIZE);
1482 spin_unlock_irqrestore(&cp->lock, flags);
1483}
1484
1485static void cp_get_wol (struct net_device *dev, struct ethtool_wolinfo *wol)
1486{
1487 struct cp_private *cp = netdev_priv(dev);
1488 unsigned long flags;
1489
1490 spin_lock_irqsave (&cp->lock, flags);
1491 netdev_get_wol (cp, wol);
1492 spin_unlock_irqrestore (&cp->lock, flags);
1493}
1494
1495static int cp_set_wol (struct net_device *dev, struct ethtool_wolinfo *wol)
1496{
1497 struct cp_private *cp = netdev_priv(dev);
1498 unsigned long flags;
1499 int rc;
1500
1501 spin_lock_irqsave (&cp->lock, flags);
1502 rc = netdev_set_wol (cp, wol);
1503 spin_unlock_irqrestore (&cp->lock, flags);
1504
1505 return rc;
1506}
1507
1508static void cp_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
1509{
1510 switch (stringset) {
1511 case ETH_SS_STATS:
1512 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
1513 break;
1514 default:
1515 BUG();
1516 break;
1517 }
1518}
1519
1520static void cp_get_ethtool_stats (struct net_device *dev,
1521 struct ethtool_stats *estats, u64 *tmp_stats)
1522{
1523 struct cp_private *cp = netdev_priv(dev);
Stephen Hemminger8b512922005-09-14 09:45:44 -07001524 struct cp_dma_stats *nic_stats;
1525 dma_addr_t dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001526 int i;
1527
Jeff Garzik6cc92cd2007-08-08 02:16:04 -04001528 nic_stats = dma_alloc_coherent(&cp->pdev->dev, sizeof(*nic_stats),
1529 &dma, GFP_KERNEL);
Stephen Hemminger8b512922005-09-14 09:45:44 -07001530 if (!nic_stats)
1531 return;
Stephen Hemminger97f568d2005-06-26 18:02:44 -04001532
Linus Torvalds1da177e2005-04-16 15:20:36 -07001533 /* begin NIC statistics dump */
Stephen Hemminger8b512922005-09-14 09:45:44 -07001534 cpw32(StatsAddr + 4, (u64)dma >> 32);
Yang Hongyang284901a2009-04-06 19:01:15 -07001535 cpw32(StatsAddr, ((u64)dma & DMA_BIT_MASK(32)) | DumpStats);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001536 cpr32(StatsAddr);
1537
Stephen Hemminger97f568d2005-06-26 18:02:44 -04001538 for (i = 0; i < 1000; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001539 if ((cpr32(StatsAddr) & DumpStats) == 0)
1540 break;
Stephen Hemminger97f568d2005-06-26 18:02:44 -04001541 udelay(10);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001542 }
Stephen Hemminger97f568d2005-06-26 18:02:44 -04001543 cpw32(StatsAddr, 0);
1544 cpw32(StatsAddr + 4, 0);
Stephen Hemminger8b512922005-09-14 09:45:44 -07001545 cpr32(StatsAddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001546
1547 i = 0;
Stephen Hemminger8b512922005-09-14 09:45:44 -07001548 tmp_stats[i++] = le64_to_cpu(nic_stats->tx_ok);
1549 tmp_stats[i++] = le64_to_cpu(nic_stats->rx_ok);
1550 tmp_stats[i++] = le64_to_cpu(nic_stats->tx_err);
1551 tmp_stats[i++] = le32_to_cpu(nic_stats->rx_err);
1552 tmp_stats[i++] = le16_to_cpu(nic_stats->rx_fifo);
1553 tmp_stats[i++] = le16_to_cpu(nic_stats->frame_align);
1554 tmp_stats[i++] = le32_to_cpu(nic_stats->tx_ok_1col);
1555 tmp_stats[i++] = le32_to_cpu(nic_stats->tx_ok_mcol);
1556 tmp_stats[i++] = le64_to_cpu(nic_stats->rx_ok_phys);
1557 tmp_stats[i++] = le64_to_cpu(nic_stats->rx_ok_bcast);
1558 tmp_stats[i++] = le32_to_cpu(nic_stats->rx_ok_mcast);
1559 tmp_stats[i++] = le16_to_cpu(nic_stats->tx_abort);
1560 tmp_stats[i++] = le16_to_cpu(nic_stats->tx_underrun);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001561 tmp_stats[i++] = cp->cp_stats.rx_frags;
Eric Sesterhenn5d9428d2006-04-02 13:52:48 +02001562 BUG_ON(i != CP_NUM_STATS);
Stephen Hemminger8b512922005-09-14 09:45:44 -07001563
Jeff Garzik6cc92cd2007-08-08 02:16:04 -04001564 dma_free_coherent(&cp->pdev->dev, sizeof(*nic_stats), nic_stats, dma);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001565}
1566
Jeff Garzik7282d492006-09-13 14:30:00 -04001567static const struct ethtool_ops cp_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001568 .get_drvinfo = cp_get_drvinfo,
1569 .get_regs_len = cp_get_regs_len,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001570 .get_sset_count = cp_get_sset_count,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001571 .get_settings = cp_get_settings,
1572 .set_settings = cp_set_settings,
1573 .nway_reset = cp_nway_reset,
1574 .get_link = ethtool_op_get_link,
1575 .get_msglevel = cp_get_msglevel,
1576 .set_msglevel = cp_set_msglevel,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001577 .get_regs = cp_get_regs,
1578 .get_wol = cp_get_wol,
1579 .set_wol = cp_set_wol,
1580 .get_strings = cp_get_strings,
1581 .get_ethtool_stats = cp_get_ethtool_stats,
Philip Craig722fdb32006-06-21 11:33:27 +10001582 .get_eeprom_len = cp_get_eeprom_len,
1583 .get_eeprom = cp_get_eeprom,
1584 .set_eeprom = cp_set_eeprom,
Rick Jones1d0861a2011-10-07 06:42:21 +00001585 .get_ringparam = cp_get_ringparam,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001586};
1587
1588static int cp_ioctl (struct net_device *dev, struct ifreq *rq, int cmd)
1589{
1590 struct cp_private *cp = netdev_priv(dev);
1591 int rc;
1592 unsigned long flags;
1593
1594 if (!netif_running(dev))
1595 return -EINVAL;
1596
1597 spin_lock_irqsave(&cp->lock, flags);
1598 rc = generic_mii_ioctl(&cp->mii_if, if_mii(rq), cmd, NULL);
1599 spin_unlock_irqrestore(&cp->lock, flags);
1600 return rc;
1601}
1602
Jiri Pirkoc048aaf2009-03-13 11:47:48 -07001603static int cp_set_mac_address(struct net_device *dev, void *p)
1604{
1605 struct cp_private *cp = netdev_priv(dev);
1606 struct sockaddr *addr = p;
1607
1608 if (!is_valid_ether_addr(addr->sa_data))
1609 return -EADDRNOTAVAIL;
1610
1611 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
1612
1613 spin_lock_irq(&cp->lock);
1614
1615 cpw8_f(Cfg9346, Cfg9346_Unlock);
1616 cpw32_f(MAC0 + 0, le32_to_cpu (*(__le32 *) (dev->dev_addr + 0)));
1617 cpw32_f(MAC0 + 4, le32_to_cpu (*(__le32 *) (dev->dev_addr + 4)));
1618 cpw8_f(Cfg9346, Cfg9346_Lock);
1619
1620 spin_unlock_irq(&cp->lock);
1621
1622 return 0;
1623}
1624
Linus Torvalds1da177e2005-04-16 15:20:36 -07001625/* Serial EEPROM section. */
1626
1627/* EEPROM_Ctrl bits. */
1628#define EE_SHIFT_CLK 0x04 /* EEPROM shift clock. */
1629#define EE_CS 0x08 /* EEPROM chip select. */
1630#define EE_DATA_WRITE 0x02 /* EEPROM chip data in. */
1631#define EE_WRITE_0 0x00
1632#define EE_WRITE_1 0x02
1633#define EE_DATA_READ 0x01 /* EEPROM chip data out. */
1634#define EE_ENB (0x80 | EE_CS)
1635
1636/* Delay between EEPROM clock transitions.
1637 No extra delay is needed with 33Mhz PCI, but 66Mhz may change this.
1638 */
1639
Jason Wang7d03f5a2011-12-30 23:44:33 +00001640#define eeprom_delay() readb(ee_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001641
1642/* The EEPROM commands include the alway-set leading bit. */
Philip Craig722fdb32006-06-21 11:33:27 +10001643#define EE_EXTEND_CMD (4)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001644#define EE_WRITE_CMD (5)
1645#define EE_READ_CMD (6)
1646#define EE_ERASE_CMD (7)
1647
Philip Craig722fdb32006-06-21 11:33:27 +10001648#define EE_EWDS_ADDR (0)
1649#define EE_WRAL_ADDR (1)
1650#define EE_ERAL_ADDR (2)
1651#define EE_EWEN_ADDR (3)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001652
Philip Craig722fdb32006-06-21 11:33:27 +10001653#define CP_EEPROM_MAGIC PCI_DEVICE_ID_REALTEK_8139
1654
1655static void eeprom_cmd_start(void __iomem *ee_addr)
1656{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001657 writeb (EE_ENB & ~EE_CS, ee_addr);
1658 writeb (EE_ENB, ee_addr);
1659 eeprom_delay ();
Philip Craig722fdb32006-06-21 11:33:27 +10001660}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001661
Philip Craig722fdb32006-06-21 11:33:27 +10001662static void eeprom_cmd(void __iomem *ee_addr, int cmd, int cmd_len)
1663{
1664 int i;
1665
1666 /* Shift the command bits out. */
1667 for (i = cmd_len - 1; i >= 0; i--) {
1668 int dataval = (cmd & (1 << i)) ? EE_DATA_WRITE : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001669 writeb (EE_ENB | dataval, ee_addr);
1670 eeprom_delay ();
1671 writeb (EE_ENB | dataval | EE_SHIFT_CLK, ee_addr);
1672 eeprom_delay ();
1673 }
1674 writeb (EE_ENB, ee_addr);
1675 eeprom_delay ();
Philip Craig722fdb32006-06-21 11:33:27 +10001676}
1677
1678static void eeprom_cmd_end(void __iomem *ee_addr)
1679{
1680 writeb (~EE_CS, ee_addr);
1681 eeprom_delay ();
1682}
1683
1684static void eeprom_extend_cmd(void __iomem *ee_addr, int extend_cmd,
1685 int addr_len)
1686{
1687 int cmd = (EE_EXTEND_CMD << addr_len) | (extend_cmd << (addr_len - 2));
1688
1689 eeprom_cmd_start(ee_addr);
1690 eeprom_cmd(ee_addr, cmd, 3 + addr_len);
1691 eeprom_cmd_end(ee_addr);
1692}
1693
1694static u16 read_eeprom (void __iomem *ioaddr, int location, int addr_len)
1695{
1696 int i;
1697 u16 retval = 0;
1698 void __iomem *ee_addr = ioaddr + Cfg9346;
1699 int read_cmd = location | (EE_READ_CMD << addr_len);
1700
1701 eeprom_cmd_start(ee_addr);
1702 eeprom_cmd(ee_addr, read_cmd, 3 + addr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001703
1704 for (i = 16; i > 0; i--) {
1705 writeb (EE_ENB | EE_SHIFT_CLK, ee_addr);
1706 eeprom_delay ();
1707 retval =
1708 (retval << 1) | ((readb (ee_addr) & EE_DATA_READ) ? 1 :
1709 0);
1710 writeb (EE_ENB, ee_addr);
1711 eeprom_delay ();
1712 }
1713
Philip Craig722fdb32006-06-21 11:33:27 +10001714 eeprom_cmd_end(ee_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001715
1716 return retval;
1717}
1718
Philip Craig722fdb32006-06-21 11:33:27 +10001719static void write_eeprom(void __iomem *ioaddr, int location, u16 val,
1720 int addr_len)
1721{
1722 int i;
1723 void __iomem *ee_addr = ioaddr + Cfg9346;
1724 int write_cmd = location | (EE_WRITE_CMD << addr_len);
1725
1726 eeprom_extend_cmd(ee_addr, EE_EWEN_ADDR, addr_len);
1727
1728 eeprom_cmd_start(ee_addr);
1729 eeprom_cmd(ee_addr, write_cmd, 3 + addr_len);
1730 eeprom_cmd(ee_addr, val, 16);
1731 eeprom_cmd_end(ee_addr);
1732
1733 eeprom_cmd_start(ee_addr);
1734 for (i = 0; i < 20000; i++)
1735 if (readb(ee_addr) & EE_DATA_READ)
1736 break;
1737 eeprom_cmd_end(ee_addr);
1738
1739 eeprom_extend_cmd(ee_addr, EE_EWDS_ADDR, addr_len);
1740}
1741
1742static int cp_get_eeprom_len(struct net_device *dev)
1743{
1744 struct cp_private *cp = netdev_priv(dev);
1745 int size;
1746
1747 spin_lock_irq(&cp->lock);
1748 size = read_eeprom(cp->regs, 0, 8) == 0x8129 ? 256 : 128;
1749 spin_unlock_irq(&cp->lock);
1750
1751 return size;
1752}
1753
1754static int cp_get_eeprom(struct net_device *dev,
1755 struct ethtool_eeprom *eeprom, u8 *data)
1756{
1757 struct cp_private *cp = netdev_priv(dev);
1758 unsigned int addr_len;
1759 u16 val;
1760 u32 offset = eeprom->offset >> 1;
1761 u32 len = eeprom->len;
1762 u32 i = 0;
1763
1764 eeprom->magic = CP_EEPROM_MAGIC;
1765
1766 spin_lock_irq(&cp->lock);
1767
1768 addr_len = read_eeprom(cp->regs, 0, 8) == 0x8129 ? 8 : 6;
1769
1770 if (eeprom->offset & 1) {
1771 val = read_eeprom(cp->regs, offset, addr_len);
1772 data[i++] = (u8)(val >> 8);
1773 offset++;
1774 }
1775
1776 while (i < len - 1) {
1777 val = read_eeprom(cp->regs, offset, addr_len);
1778 data[i++] = (u8)val;
1779 data[i++] = (u8)(val >> 8);
1780 offset++;
1781 }
1782
1783 if (i < len) {
1784 val = read_eeprom(cp->regs, offset, addr_len);
1785 data[i] = (u8)val;
1786 }
1787
1788 spin_unlock_irq(&cp->lock);
1789 return 0;
1790}
1791
1792static int cp_set_eeprom(struct net_device *dev,
1793 struct ethtool_eeprom *eeprom, u8 *data)
1794{
1795 struct cp_private *cp = netdev_priv(dev);
1796 unsigned int addr_len;
1797 u16 val;
1798 u32 offset = eeprom->offset >> 1;
1799 u32 len = eeprom->len;
1800 u32 i = 0;
1801
1802 if (eeprom->magic != CP_EEPROM_MAGIC)
1803 return -EINVAL;
1804
1805 spin_lock_irq(&cp->lock);
1806
1807 addr_len = read_eeprom(cp->regs, 0, 8) == 0x8129 ? 8 : 6;
1808
1809 if (eeprom->offset & 1) {
1810 val = read_eeprom(cp->regs, offset, addr_len) & 0xff;
1811 val |= (u16)data[i++] << 8;
1812 write_eeprom(cp->regs, offset, val, addr_len);
1813 offset++;
1814 }
1815
1816 while (i < len - 1) {
1817 val = (u16)data[i++];
1818 val |= (u16)data[i++] << 8;
1819 write_eeprom(cp->regs, offset, val, addr_len);
1820 offset++;
1821 }
1822
1823 if (i < len) {
1824 val = read_eeprom(cp->regs, offset, addr_len) & 0xff00;
1825 val |= (u16)data[i];
1826 write_eeprom(cp->regs, offset, val, addr_len);
1827 }
1828
1829 spin_unlock_irq(&cp->lock);
1830 return 0;
1831}
1832
Linus Torvalds1da177e2005-04-16 15:20:36 -07001833/* Put the board into D3cold state and wait for WakeUp signal */
1834static void cp_set_d3_state (struct cp_private *cp)
1835{
1836 pci_enable_wake (cp->pdev, 0, 1); /* Enable PME# generation */
1837 pci_set_power_state (cp->pdev, PCI_D3hot);
1838}
1839
Stephen Hemminger48dfcde2008-11-19 22:09:07 -08001840static const struct net_device_ops cp_netdev_ops = {
1841 .ndo_open = cp_open,
1842 .ndo_stop = cp_close,
1843 .ndo_validate_addr = eth_validate_addr,
Jiri Pirkoc048aaf2009-03-13 11:47:48 -07001844 .ndo_set_mac_address = cp_set_mac_address,
Jiri Pirkoafc4b132011-08-16 06:29:01 +00001845 .ndo_set_rx_mode = cp_set_rx_mode,
Stephen Hemminger48dfcde2008-11-19 22:09:07 -08001846 .ndo_get_stats = cp_get_stats,
1847 .ndo_do_ioctl = cp_ioctl,
Stephen Hemminger00829822008-11-20 20:14:53 -08001848 .ndo_start_xmit = cp_start_xmit,
Stephen Hemminger48dfcde2008-11-19 22:09:07 -08001849 .ndo_tx_timeout = cp_tx_timeout,
Michał Mirosław044a8902011-04-09 00:58:18 +00001850 .ndo_set_features = cp_set_features,
Stephen Hemminger48dfcde2008-11-19 22:09:07 -08001851#ifdef BROKEN
1852 .ndo_change_mtu = cp_change_mtu,
1853#endif
Stephen Hemmingerfe96aaa2009-01-09 11:13:14 +00001854
Stephen Hemminger48dfcde2008-11-19 22:09:07 -08001855#ifdef CONFIG_NET_POLL_CONTROLLER
1856 .ndo_poll_controller = cp_poll_controller,
1857#endif
1858};
1859
Linus Torvalds1da177e2005-04-16 15:20:36 -07001860static int cp_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
1861{
1862 struct net_device *dev;
1863 struct cp_private *cp;
1864 int rc;
1865 void __iomem *regs;
Greg Kroah-Hartman2427ddd2006-06-12 17:07:52 -07001866 resource_size_t pciaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001867 unsigned int addr_len, i, pci_using_dac;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001868
1869#ifndef MODULE
1870 static int version_printed;
1871 if (version_printed++ == 0)
Alexander Beregalovb93d5842009-05-26 12:35:27 +00001872 pr_info("%s", version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001873#endif
1874
Linus Torvalds1da177e2005-04-16 15:20:36 -07001875 if (pdev->vendor == PCI_VENDOR_ID_REALTEK &&
Auke Kok44c10132007-06-08 15:46:36 -07001876 pdev->device == PCI_DEVICE_ID_REALTEK_8139 && pdev->revision < 0x20) {
Stephen Hemmingerde4549c2008-10-21 18:04:27 -07001877 dev_info(&pdev->dev,
Joe Perchesb4f18b32010-02-17 15:01:48 +00001878 "This (id %04x:%04x rev %02x) is not an 8139C+ compatible chip, use 8139too\n",
1879 pdev->vendor, pdev->device, pdev->revision);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001880 return -ENODEV;
1881 }
1882
1883 dev = alloc_etherdev(sizeof(struct cp_private));
1884 if (!dev)
1885 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001886 SET_NETDEV_DEV(dev, &pdev->dev);
1887
1888 cp = netdev_priv(dev);
1889 cp->pdev = pdev;
1890 cp->dev = dev;
1891 cp->msg_enable = (debug < 0 ? CP_DEF_MSG_ENABLE : debug);
1892 spin_lock_init (&cp->lock);
1893 cp->mii_if.dev = dev;
1894 cp->mii_if.mdio_read = mdio_read;
1895 cp->mii_if.mdio_write = mdio_write;
1896 cp->mii_if.phy_id = CP_INTERNAL_PHY;
1897 cp->mii_if.phy_id_mask = 0x1f;
1898 cp->mii_if.reg_num_mask = 0x1f;
1899 cp_set_rxbufsize(cp);
1900
1901 rc = pci_enable_device(pdev);
1902 if (rc)
1903 goto err_out_free;
1904
1905 rc = pci_set_mwi(pdev);
1906 if (rc)
1907 goto err_out_disable;
1908
1909 rc = pci_request_regions(pdev, DRV_NAME);
1910 if (rc)
1911 goto err_out_mwi;
1912
1913 pciaddr = pci_resource_start(pdev, 1);
1914 if (!pciaddr) {
1915 rc = -EIO;
Jeff Garzik9b91cf92006-06-27 11:39:50 -04001916 dev_err(&pdev->dev, "no MMIO resource\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001917 goto err_out_res;
1918 }
1919 if (pci_resource_len(pdev, 1) < CP_REGS_SIZE) {
1920 rc = -EIO;
Jeff Garzik9b91cf92006-06-27 11:39:50 -04001921 dev_err(&pdev->dev, "MMIO resource (%llx) too small\n",
Jeff Garzik2e8a5382006-06-27 10:47:51 -04001922 (unsigned long long)pci_resource_len(pdev, 1));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001923 goto err_out_res;
1924 }
1925
1926 /* Configure DMA attributes. */
1927 if ((sizeof(dma_addr_t) > 4) &&
Yang Hongyang6a355282009-04-06 19:01:13 -07001928 !pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)) &&
1929 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001930 pci_using_dac = 1;
1931 } else {
1932 pci_using_dac = 0;
1933
Yang Hongyang284901a2009-04-06 19:01:15 -07001934 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001935 if (rc) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04001936 dev_err(&pdev->dev,
Joe Perchesb4f18b32010-02-17 15:01:48 +00001937 "No usable DMA configuration, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001938 goto err_out_res;
1939 }
Yang Hongyang284901a2009-04-06 19:01:15 -07001940 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001941 if (rc) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04001942 dev_err(&pdev->dev,
Joe Perchesb4f18b32010-02-17 15:01:48 +00001943 "No usable consistent DMA configuration, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001944 goto err_out_res;
1945 }
1946 }
1947
1948 cp->cpcmd = (pci_using_dac ? PCIDAC : 0) |
1949 PCIMulRW | RxChkSum | CpRxOn | CpTxOn;
1950
Michał Mirosław044a8902011-04-09 00:58:18 +00001951 dev->features |= NETIF_F_RXCSUM;
1952 dev->hw_features |= NETIF_F_RXCSUM;
1953
Linus Torvalds1da177e2005-04-16 15:20:36 -07001954 regs = ioremap(pciaddr, CP_REGS_SIZE);
1955 if (!regs) {
1956 rc = -EIO;
Andrew Morton4626dd42006-07-06 23:58:26 -07001957 dev_err(&pdev->dev, "Cannot map PCI MMIO (%Lx@%Lx)\n",
Joe Perchesb4f18b32010-02-17 15:01:48 +00001958 (unsigned long long)pci_resource_len(pdev, 1),
Jeff Garzik2e8a5382006-06-27 10:47:51 -04001959 (unsigned long long)pciaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001960 goto err_out_res;
1961 }
1962 dev->base_addr = (unsigned long) regs;
1963 cp->regs = regs;
1964
1965 cp_stop_hw(cp);
1966
1967 /* read MAC address from EEPROM */
1968 addr_len = read_eeprom (regs, 0, 8) == 0x8129 ? 8 : 6;
1969 for (i = 0; i < 3; i++)
Al Viro03233b92007-08-23 02:31:17 +01001970 ((__le16 *) (dev->dev_addr))[i] =
1971 cpu_to_le16(read_eeprom (regs, i + 7, addr_len));
John W. Linvillebb0ce602005-09-12 10:48:54 -04001972 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001973
Stephen Hemminger48dfcde2008-11-19 22:09:07 -08001974 dev->netdev_ops = &cp_netdev_ops;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001975 netif_napi_add(dev, &cp->napi, cp_rx_poll, 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001976 dev->ethtool_ops = &cp_ethtool_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001977 dev->watchdog_timeo = TX_TIMEOUT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001978
Linus Torvalds1da177e2005-04-16 15:20:36 -07001979 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001980
1981 if (pci_using_dac)
1982 dev->features |= NETIF_F_HIGHDMA;
1983
Michał Mirosław044a8902011-04-09 00:58:18 +00001984 /* disabled by default until verified */
françois romieu6864ddb2011-07-15 00:21:44 +00001985 dev->hw_features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
1986 NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
1987 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
1988 NETIF_F_HIGHDMA;
Jeff Garzikfcec3452005-05-12 19:28:49 -04001989
Linus Torvalds1da177e2005-04-16 15:20:36 -07001990 dev->irq = pdev->irq;
1991
1992 rc = register_netdev(dev);
1993 if (rc)
1994 goto err_out_iomap;
1995
Joe Perchesb4f18b32010-02-17 15:01:48 +00001996 netdev_info(dev, "RTL-8139C+ at 0x%lx, %pM, IRQ %d\n",
1997 dev->base_addr, dev->dev_addr, dev->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001998
1999 pci_set_drvdata(pdev, dev);
2000
2001 /* enable busmastering and memory-write-invalidate */
2002 pci_set_master(pdev);
2003
Jeff Garzik2e8a5382006-06-27 10:47:51 -04002004 if (cp->wol_enabled)
2005 cp_set_d3_state (cp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002006
2007 return 0;
2008
2009err_out_iomap:
2010 iounmap(regs);
2011err_out_res:
2012 pci_release_regions(pdev);
2013err_out_mwi:
2014 pci_clear_mwi(pdev);
2015err_out_disable:
2016 pci_disable_device(pdev);
2017err_out_free:
2018 free_netdev(dev);
2019 return rc;
2020}
2021
2022static void cp_remove_one (struct pci_dev *pdev)
2023{
2024 struct net_device *dev = pci_get_drvdata(pdev);
2025 struct cp_private *cp = netdev_priv(dev);
2026
Linus Torvalds1da177e2005-04-16 15:20:36 -07002027 unregister_netdev(dev);
2028 iounmap(cp->regs);
Jeff Garzik2e8a5382006-06-27 10:47:51 -04002029 if (cp->wol_enabled)
2030 pci_set_power_state (pdev, PCI_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002031 pci_release_regions(pdev);
2032 pci_clear_mwi(pdev);
2033 pci_disable_device(pdev);
2034 pci_set_drvdata(pdev, NULL);
2035 free_netdev(dev);
2036}
2037
2038#ifdef CONFIG_PM
Pavel Machek05adc3b2005-04-16 15:25:25 -07002039static int cp_suspend (struct pci_dev *pdev, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002040{
François Romieu7668a492006-08-15 20:10:57 +02002041 struct net_device *dev = pci_get_drvdata(pdev);
2042 struct cp_private *cp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002043 unsigned long flags;
2044
François Romieu7668a492006-08-15 20:10:57 +02002045 if (!netif_running(dev))
2046 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002047
2048 netif_device_detach (dev);
2049 netif_stop_queue (dev);
2050
2051 spin_lock_irqsave (&cp->lock, flags);
2052
2053 /* Disable Rx and Tx */
2054 cpw16 (IntrMask, 0);
2055 cpw8 (Cmd, cpr8 (Cmd) & (~RxOn | ~TxOn));
2056
2057 spin_unlock_irqrestore (&cp->lock, flags);
2058
Francois Romieu576cfa92006-02-27 23:15:06 +01002059 pci_save_state(pdev);
2060 pci_enable_wake(pdev, pci_choose_state(pdev, state), cp->wol_enabled);
2061 pci_set_power_state(pdev, pci_choose_state(pdev, state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002062
2063 return 0;
2064}
2065
2066static int cp_resume (struct pci_dev *pdev)
2067{
Francois Romieu576cfa92006-02-27 23:15:06 +01002068 struct net_device *dev = pci_get_drvdata (pdev);
2069 struct cp_private *cp = netdev_priv(dev);
Pierre Ossmana4cf0762005-07-04 00:22:53 +02002070 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002071
Francois Romieu576cfa92006-02-27 23:15:06 +01002072 if (!netif_running(dev))
2073 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002074
2075 netif_device_attach (dev);
Francois Romieu576cfa92006-02-27 23:15:06 +01002076
2077 pci_set_power_state(pdev, PCI_D0);
2078 pci_restore_state(pdev);
2079 pci_enable_wake(pdev, PCI_D0, 0);
2080
2081 /* FIXME: sh*t may happen if the Rx ring buffer is depleted */
2082 cp_init_rings_index (cp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002083 cp_init_hw (cp);
Jason Wanga8c9cb12012-04-11 22:10:54 +00002084 cp_enable_irq(cp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002085 netif_start_queue (dev);
Pierre Ossmana4cf0762005-07-04 00:22:53 +02002086
2087 spin_lock_irqsave (&cp->lock, flags);
2088
Richard Knutsson2501f842007-05-19 22:26:40 +02002089 mii_check_media(&cp->mii_if, netif_msg_link(cp), false);
Pierre Ossmana4cf0762005-07-04 00:22:53 +02002090
2091 spin_unlock_irqrestore (&cp->lock, flags);
Jeff Garzikf3b197a2006-05-26 21:39:03 -04002092
Linus Torvalds1da177e2005-04-16 15:20:36 -07002093 return 0;
2094}
2095#endif /* CONFIG_PM */
2096
2097static struct pci_driver cp_driver = {
2098 .name = DRV_NAME,
2099 .id_table = cp_pci_tbl,
2100 .probe = cp_init_one,
2101 .remove = cp_remove_one,
2102#ifdef CONFIG_PM
2103 .resume = cp_resume,
2104 .suspend = cp_suspend,
2105#endif
2106};
2107
2108static int __init cp_init (void)
2109{
2110#ifdef MODULE
Alexander Beregalovb93d5842009-05-26 12:35:27 +00002111 pr_info("%s", version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002112#endif
Jeff Garzik29917622006-08-19 17:48:59 -04002113 return pci_register_driver(&cp_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002114}
2115
2116static void __exit cp_exit (void)
2117{
2118 pci_unregister_driver (&cp_driver);
2119}
2120
2121module_init(cp_init);
2122module_exit(cp_exit);