blob: fb672e450f39279d3c5f9e021cf811599f60089b [file] [log] [blame]
Lucille Sylvester51b764d2011-12-15 16:51:52 -07001/* Copyright (c) 2002,2007-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070013#include <linux/uaccess.h>
14#include <linux/vmalloc.h>
15#include <linux/ioctl.h>
16#include <linux/sched.h>
17
18#include <mach/socinfo.h>
19
20#include "kgsl.h"
21#include "kgsl_pwrscale.h"
22#include "kgsl_cffdump.h"
23#include "kgsl_sharedmem.h"
24
25#include "adreno.h"
26#include "adreno_pm4types.h"
27#include "adreno_debugfs.h"
28#include "adreno_postmortem.h"
29
Jeremy Gebbeneebc4612011-08-31 10:15:21 -070030#include "a2xx_reg.h"
Jordan Crouseb4d31bd2012-02-01 22:11:12 -070031#include "a3xx_reg.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070032
33#define DRIVER_VERSION_MAJOR 3
34#define DRIVER_VERSION_MINOR 1
35
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070036/* Adreno MH arbiter config*/
37#define ADRENO_CFG_MHARB \
38 (0x10 \
39 | (0 << MH_ARBITER_CONFIG__SAME_PAGE_GRANULARITY__SHIFT) \
40 | (1 << MH_ARBITER_CONFIG__L1_ARB_ENABLE__SHIFT) \
41 | (1 << MH_ARBITER_CONFIG__L1_ARB_HOLD_ENABLE__SHIFT) \
42 | (0 << MH_ARBITER_CONFIG__L2_ARB_CONTROL__SHIFT) \
43 | (1 << MH_ARBITER_CONFIG__PAGE_SIZE__SHIFT) \
44 | (1 << MH_ARBITER_CONFIG__TC_REORDER_ENABLE__SHIFT) \
45 | (1 << MH_ARBITER_CONFIG__TC_ARB_HOLD_ENABLE__SHIFT) \
46 | (0 << MH_ARBITER_CONFIG__IN_FLIGHT_LIMIT_ENABLE__SHIFT) \
47 | (0x8 << MH_ARBITER_CONFIG__IN_FLIGHT_LIMIT__SHIFT) \
48 | (1 << MH_ARBITER_CONFIG__CP_CLNT_ENABLE__SHIFT) \
49 | (1 << MH_ARBITER_CONFIG__VGT_CLNT_ENABLE__SHIFT) \
50 | (1 << MH_ARBITER_CONFIG__TC_CLNT_ENABLE__SHIFT) \
51 | (1 << MH_ARBITER_CONFIG__RB_CLNT_ENABLE__SHIFT) \
52 | (1 << MH_ARBITER_CONFIG__PA_CLNT_ENABLE__SHIFT))
53
54#define ADRENO_MMU_CONFIG \
55 (0x01 \
56 | (MMU_CONFIG << MH_MMU_CONFIG__RB_W_CLNT_BEHAVIOR__SHIFT) \
57 | (MMU_CONFIG << MH_MMU_CONFIG__CP_W_CLNT_BEHAVIOR__SHIFT) \
58 | (MMU_CONFIG << MH_MMU_CONFIG__CP_R0_CLNT_BEHAVIOR__SHIFT) \
59 | (MMU_CONFIG << MH_MMU_CONFIG__CP_R1_CLNT_BEHAVIOR__SHIFT) \
60 | (MMU_CONFIG << MH_MMU_CONFIG__CP_R2_CLNT_BEHAVIOR__SHIFT) \
61 | (MMU_CONFIG << MH_MMU_CONFIG__CP_R3_CLNT_BEHAVIOR__SHIFT) \
62 | (MMU_CONFIG << MH_MMU_CONFIG__CP_R4_CLNT_BEHAVIOR__SHIFT) \
63 | (MMU_CONFIG << MH_MMU_CONFIG__VGT_R0_CLNT_BEHAVIOR__SHIFT) \
64 | (MMU_CONFIG << MH_MMU_CONFIG__VGT_R1_CLNT_BEHAVIOR__SHIFT) \
65 | (MMU_CONFIG << MH_MMU_CONFIG__TC_R_CLNT_BEHAVIOR__SHIFT) \
66 | (MMU_CONFIG << MH_MMU_CONFIG__PA_W_CLNT_BEHAVIOR__SHIFT))
67
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070068static const struct kgsl_functable adreno_functable;
69
70static struct adreno_device device_3d0 = {
71 .dev = {
72 .name = DEVICE_3D0_NAME,
73 .id = KGSL_DEVICE_3D0,
74 .ver_major = DRIVER_VERSION_MAJOR,
75 .ver_minor = DRIVER_VERSION_MINOR,
Jeremy Gebben4e8aada2011-07-12 10:07:47 -060076 .mh = {
77 .mharb = ADRENO_CFG_MHARB,
78 /* Remove 1k boundary check in z470 to avoid a GPU
79 * hang. Notice that this solution won't work if
80 * both EBI and SMI are used
81 */
82 .mh_intf_cfg1 = 0x00032f07,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070083 /* turn off memory protection unit by setting
84 acceptable physical address range to include
85 all pages. */
86 .mpu_base = 0x00000000,
87 .mpu_range = 0xFFFFF000,
88 },
Jeremy Gebben4e8aada2011-07-12 10:07:47 -060089 .mmu = {
90 .config = ADRENO_MMU_CONFIG,
91 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070092 .pwrctrl = {
93 .regulator_name = "fs_gfx3d",
94 .irq_name = KGSL_3D0_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070095 },
96 .mutex = __MUTEX_INITIALIZER(device_3d0.dev.mutex),
97 .state = KGSL_STATE_INIT,
98 .active_cnt = 0,
99 .iomemname = KGSL_3D0_REG_MEMORY,
100 .ftbl = &adreno_functable,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700101#ifdef CONFIG_HAS_EARLYSUSPEND
Jordan Crouse9f739212011-07-28 08:37:57 -0600102 .display_off = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700103 .level = EARLY_SUSPEND_LEVEL_STOP_DRAWING,
104 .suspend = kgsl_early_suspend_driver,
105 .resume = kgsl_late_resume_driver,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700106 },
Jordan Crouse9f739212011-07-28 08:37:57 -0600107#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700108 },
109 .gmemspace = {
110 .gpu_base = 0,
111 .sizebytes = SZ_256K,
112 },
113 .pfp_fw = NULL,
114 .pm4_fw = NULL,
Jordan Crouse95b33272011-11-11 14:50:12 -0700115 .wait_timeout = 10000, /* in milliseconds */
Jeremy Gebbend0ab6ad2012-04-06 11:13:35 -0600116 .ib_check_level = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700117};
118
Jordan Crouse95b33272011-11-11 14:50:12 -0700119
Jordan Crouse505df9c2011-07-28 08:37:59 -0600120/*
121 * This is the master list of all GPU cores that are supported by this
122 * driver.
123 */
124
125#define ANY_ID (~0)
126
127static const struct {
128 enum adreno_gpurev gpurev;
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600129 unsigned int core, major, minor, patchid;
Jordan Crouse505df9c2011-07-28 08:37:59 -0600130 const char *pm4fw;
131 const char *pfpfw;
132 struct adreno_gpudev *gpudev;
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700133 unsigned int istore_size;
134 unsigned int pix_shader_start;
Jordan Crousec6b3a992012-02-04 10:23:51 -0700135 unsigned int instruction_size; /* Size of an instruction in dwords */
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530136 unsigned int gmem_size; /* size of gmem for gpu*/
Jordan Crouse505df9c2011-07-28 08:37:59 -0600137} adreno_gpulist[] = {
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600138 { ADRENO_REV_A200, 0, 2, ANY_ID, ANY_ID,
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700139 "yamato_pm4.fw", "yamato_pfp.fw", &adreno_a2xx_gpudev,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530140 512, 384, 3, SZ_256K },
Ranjhith Kalisamy938e00f2012-02-17 14:39:47 +0530141 { ADRENO_REV_A203, 0, 1, 1, ANY_ID,
142 "yamato_pm4.fw", "yamato_pfp.fw", &adreno_a2xx_gpudev,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530143 512, 384, 3, SZ_256K },
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600144 { ADRENO_REV_A205, 0, 1, 0, ANY_ID,
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700145 "yamato_pm4.fw", "yamato_pfp.fw", &adreno_a2xx_gpudev,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530146 512, 384, 3, SZ_256K },
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600147 { ADRENO_REV_A220, 2, 1, ANY_ID, ANY_ID,
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700148 "leia_pm4_470.fw", "leia_pfp_470.fw", &adreno_a2xx_gpudev,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530149 512, 384, 3, SZ_512K },
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600150 /*
151 * patchlevel 5 (8960v2) needs special pm4 firmware to work around
152 * a hardware problem.
153 */
154 { ADRENO_REV_A225, 2, 2, 0, 5,
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700155 "a225p5_pm4.fw", "a225_pfp.fw", &adreno_a2xx_gpudev,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530156 1536, 768, 3, SZ_512K },
Carter Cooperf27ec722011-11-17 15:20:38 -0700157 { ADRENO_REV_A225, 2, 2, 0, 6,
158 "a225_pm4.fw", "a225_pfp.fw", &adreno_a2xx_gpudev,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530159 1536, 768, 3, SZ_512K },
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600160 { ADRENO_REV_A225, 2, 2, ANY_ID, ANY_ID,
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700161 "a225_pm4.fw", "a225_pfp.fw", &adreno_a2xx_gpudev,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530162 1536, 768, 3, SZ_512K },
163 /* A3XX doesn't use the pix_shader_start */
Jordan Crouse54154c62012-03-27 16:33:26 -0600164 { ADRENO_REV_A305, 3, 0, 5, 0,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530165 "a300_pm4.fw", "a300_pfp.fw", &adreno_a3xx_gpudev,
166 512, 0, 2, SZ_256K },
Jordan Crousec6b3a992012-02-04 10:23:51 -0700167 /* A3XX doesn't use the pix_shader_start */
Jordan Crouse54154c62012-03-27 16:33:26 -0600168 { ADRENO_REV_A320, 3, 2, 0, 0,
Jordan Crousec6b3a992012-02-04 10:23:51 -0700169 "a300_pm4.fw", "a300_pfp.fw", &adreno_a3xx_gpudev,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530170 512, 0, 2, SZ_512K },
Jordan Crousec6b3a992012-02-04 10:23:51 -0700171
Jordan Crouse505df9c2011-07-28 08:37:59 -0600172};
173
Jordan Crouse9f739212011-07-28 08:37:57 -0600174static irqreturn_t adreno_isr(int irq, void *data)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700175{
Jordan Crousea78c9172011-07-11 13:14:09 -0600176 irqreturn_t result;
177 struct kgsl_device *device = data;
178 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700179
Jordan Crousea78c9172011-07-11 13:14:09 -0600180 result = adreno_dev->gpudev->irq_handler(adreno_dev);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700181
182 if (device->requested_state == KGSL_STATE_NONE) {
183 if (device->pwrctrl.nap_allowed == true) {
Jeremy Gebben388c2972011-12-16 09:05:07 -0700184 kgsl_pwrctrl_request_state(device, KGSL_STATE_NAP);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700185 queue_work(device->work_queue, &device->idle_check_ws);
186 } else if (device->pwrscale.policy != NULL) {
187 queue_work(device->work_queue, &device->idle_check_ws);
188 }
189 }
190
191 /* Reset the time-out in our idle timer */
Tarun Karra68755762012-01-12 16:07:09 -0800192 mod_timer_pending(&device->idle_timer,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700193 jiffies + device->pwrctrl.interval_timeout);
194 return result;
195}
196
Jordan Crouse9f739212011-07-28 08:37:57 -0600197static void adreno_cleanup_pt(struct kgsl_device *device,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700198 struct kgsl_pagetable *pagetable)
199{
200 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
201 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
202
203 kgsl_mmu_unmap(pagetable, &rb->buffer_desc);
204
205 kgsl_mmu_unmap(pagetable, &rb->memptrs_desc);
206
207 kgsl_mmu_unmap(pagetable, &device->memstore);
208
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600209 kgsl_mmu_unmap(pagetable, &device->mmu.setstate_memory);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700210}
211
212static int adreno_setup_pt(struct kgsl_device *device,
213 struct kgsl_pagetable *pagetable)
214{
215 int result = 0;
216 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
217 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
218
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700219 result = kgsl_mmu_map_global(pagetable, &rb->buffer_desc,
220 GSL_PT_PAGE_RV);
221 if (result)
222 goto error;
223
224 result = kgsl_mmu_map_global(pagetable, &rb->memptrs_desc,
225 GSL_PT_PAGE_RV | GSL_PT_PAGE_WV);
226 if (result)
227 goto unmap_buffer_desc;
228
229 result = kgsl_mmu_map_global(pagetable, &device->memstore,
230 GSL_PT_PAGE_RV | GSL_PT_PAGE_WV);
231 if (result)
232 goto unmap_memptrs_desc;
233
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600234 result = kgsl_mmu_map_global(pagetable, &device->mmu.setstate_memory,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700235 GSL_PT_PAGE_RV | GSL_PT_PAGE_WV);
236 if (result)
237 goto unmap_memstore_desc;
238
239 return result;
240
241unmap_memstore_desc:
242 kgsl_mmu_unmap(pagetable, &device->memstore);
243
244unmap_memptrs_desc:
245 kgsl_mmu_unmap(pagetable, &rb->memptrs_desc);
246
247unmap_buffer_desc:
248 kgsl_mmu_unmap(pagetable, &rb->buffer_desc);
249
250error:
251 return result;
252}
253
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600254static void adreno_setstate(struct kgsl_device *device,
255 uint32_t flags)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700256{
257 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
258 unsigned int link[32];
259 unsigned int *cmds = &link[0];
260 int sizedwords = 0;
261 unsigned int mh_mmu_invalidate = 0x00000003; /*invalidate all and tc */
262
Jeremy Gebbena3d07a42011-10-17 12:08:16 -0600263 /*
Jordan Crousee3f80ea2012-02-04 14:22:36 -0700264 * A3XX doesn't support the fast path (the registers don't even exist)
265 * so just bail out early
266 */
267
268 if (adreno_is_a3xx(adreno_dev)) {
269 kgsl_mmu_device_setstate(device, flags);
270 return;
271 }
272
273 /*
Jeremy Gebbena3d07a42011-10-17 12:08:16 -0600274 * If possible, then set the state via the command stream to avoid
275 * a CPU idle. Otherwise, use the default setstate which uses register
276 * writes For CFF dump we must idle and use the registers so that it is
277 * easier to filter out the mmu accesses from the dump
278 */
279 if (!kgsl_cff_dump_enable && adreno_dev->drawctxt_active) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700280 if (flags & KGSL_MMUFLAGS_PTUPDATE) {
281 /* wait for graphics pipe to be idle */
Jordan Crouse084427d2011-07-28 08:37:58 -0600282 *cmds++ = cp_type3_packet(CP_WAIT_FOR_IDLE, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700283 *cmds++ = 0x00000000;
284
285 /* set page table base */
Jordan Crouse084427d2011-07-28 08:37:58 -0600286 *cmds++ = cp_type0_packet(MH_MMU_PT_BASE, 1);
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600287 *cmds++ = kgsl_pt_get_base_addr(
288 device->mmu.hwpagetable);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700289 sizedwords += 4;
290 }
291
292 if (flags & KGSL_MMUFLAGS_TLBFLUSH) {
293 if (!(flags & KGSL_MMUFLAGS_PTUPDATE)) {
Jordan Crouse084427d2011-07-28 08:37:58 -0600294 *cmds++ = cp_type3_packet(CP_WAIT_FOR_IDLE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700295 1);
296 *cmds++ = 0x00000000;
297 sizedwords += 2;
298 }
Jordan Crouse084427d2011-07-28 08:37:58 -0600299 *cmds++ = cp_type0_packet(MH_MMU_INVALIDATE, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700300 *cmds++ = mh_mmu_invalidate;
301 sizedwords += 2;
302 }
303
304 if (flags & KGSL_MMUFLAGS_PTUPDATE &&
Jeremy Gebben5bb7ece2011-08-02 11:04:48 -0600305 adreno_is_a20x(adreno_dev)) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700306 /* HW workaround: to resolve MMU page fault interrupts
307 * caused by the VGT.It prevents the CP PFP from filling
308 * the VGT DMA request fifo too early,thereby ensuring
309 * that the VGT will not fetch vertex/bin data until
310 * after the page table base register has been updated.
311 *
312 * Two null DRAW_INDX_BIN packets are inserted right
313 * after the page table base update, followed by a
314 * wait for idle. The null packets will fill up the
315 * VGT DMA request fifo and prevent any further
316 * vertex/bin updates from occurring until the wait
317 * has finished. */
Jordan Crouse084427d2011-07-28 08:37:58 -0600318 *cmds++ = cp_type3_packet(CP_SET_CONSTANT, 2);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700319 *cmds++ = (0x4 << 16) |
320 (REG_PA_SU_SC_MODE_CNTL - 0x2000);
321 *cmds++ = 0; /* disable faceness generation */
Jordan Crouse084427d2011-07-28 08:37:58 -0600322 *cmds++ = cp_type3_packet(CP_SET_BIN_BASE_OFFSET, 1);
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600323 *cmds++ = device->mmu.setstate_memory.gpuaddr;
Jordan Crouse084427d2011-07-28 08:37:58 -0600324 *cmds++ = cp_type3_packet(CP_DRAW_INDX_BIN, 6);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700325 *cmds++ = 0; /* viz query info */
326 *cmds++ = 0x0003C004; /* draw indicator */
327 *cmds++ = 0; /* bin base */
328 *cmds++ = 3; /* bin size */
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600329 *cmds++ =
330 device->mmu.setstate_memory.gpuaddr; /* dma base */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700331 *cmds++ = 6; /* dma size */
Jordan Crouse084427d2011-07-28 08:37:58 -0600332 *cmds++ = cp_type3_packet(CP_DRAW_INDX_BIN, 6);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700333 *cmds++ = 0; /* viz query info */
334 *cmds++ = 0x0003C004; /* draw indicator */
335 *cmds++ = 0; /* bin base */
336 *cmds++ = 3; /* bin size */
337 /* dma base */
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600338 *cmds++ = device->mmu.setstate_memory.gpuaddr;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700339 *cmds++ = 6; /* dma size */
Jordan Crouse084427d2011-07-28 08:37:58 -0600340 *cmds++ = cp_type3_packet(CP_WAIT_FOR_IDLE, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700341 *cmds++ = 0x00000000;
342 sizedwords += 21;
343 }
344
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600345
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700346 if (flags & (KGSL_MMUFLAGS_PTUPDATE | KGSL_MMUFLAGS_TLBFLUSH)) {
Jordan Crouse084427d2011-07-28 08:37:58 -0600347 *cmds++ = cp_type3_packet(CP_INVALIDATE_STATE, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700348 *cmds++ = 0x7fff; /* invalidate all base pointers */
349 sizedwords += 2;
350 }
351
352 adreno_ringbuffer_issuecmds(device, KGSL_CMD_FLAGS_PMODE,
353 &link[0], sizedwords);
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600354 } else {
355 kgsl_mmu_device_setstate(device, flags);
356 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700357}
358
359static unsigned int
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700360a3xx_getchipid(struct kgsl_device *device)
361{
Jordan Crouse54154c62012-03-27 16:33:26 -0600362 unsigned int majorid, minorid, patchid;
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700363
Jordan Crouse54154c62012-03-27 16:33:26 -0600364 /*
365 * We could detect the chipID from the hardware but it takes multiple
366 * registers to find the right combination. Since we traffic exclusively
367 * in system on chips, we can be (mostly) confident that a SOC version
368 * will match a GPU (at this juncture at least). So do the lazy/quick
369 * thing and set the chip_id based on the SoC
370 */
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700371
Jordan Crouse54154c62012-03-27 16:33:26 -0600372 if (cpu_is_apq8064()) {
373 /* A320 */
374 majorid = 2;
375 minorid = 0;
376 patchid = 0;
377 } else if (cpu_is_msm8930()) {
378 /* A305 */
379 majorid = 0;
380 minorid = 5;
381 patchid = 0;
382 }
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700383
Jordan Crouse54154c62012-03-27 16:33:26 -0600384 return (0x03 << 24) | (majorid << 16) | (minorid << 8) | patchid;
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700385}
386
387static unsigned int
388a2xx_getchipid(struct kgsl_device *device)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700389{
390 unsigned int chipid = 0;
391 unsigned int coreid, majorid, minorid, patchid, revid;
Carter Cooperf27ec722011-11-17 15:20:38 -0700392 uint32_t soc_platform_version = socinfo_get_version();
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700393
394 adreno_regread(device, REG_RBBM_PERIPHID1, &coreid);
395 adreno_regread(device, REG_RBBM_PERIPHID2, &majorid);
396 adreno_regread(device, REG_RBBM_PATCH_RELEASE, &revid);
397
398 /*
399 * adreno 22x gpus are indicated by coreid 2,
400 * but REG_RBBM_PERIPHID1 always contains 0 for this field
401 */
Sudhakara Rao Tentudaebac22012-04-02 14:51:29 -0700402 if (cpu_is_msm8960() || cpu_is_msm8x60())
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700403 chipid = 2 << 24;
404 else
405 chipid = (coreid & 0xF) << 24;
406
407 chipid |= ((majorid >> 4) & 0xF) << 16;
408
409 minorid = ((revid >> 0) & 0xFF);
410
411 patchid = ((revid >> 16) & 0xFF);
412
413 /* 8x50 returns 0 for patch release, but it should be 1 */
Carter Cooperf27ec722011-11-17 15:20:38 -0700414 /* 8960v3 returns 5 for patch release, but it should be 6 */
Ranjhith Kalisamy938e00f2012-02-17 14:39:47 +0530415 /* 8x25 returns 0 for minor id, but it should be 1 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700416 if (cpu_is_qsd8x50())
417 patchid = 1;
Carter Cooperf27ec722011-11-17 15:20:38 -0700418 else if (cpu_is_msm8960() &&
419 SOCINFO_VERSION_MAJOR(soc_platform_version) == 3)
420 patchid = 6;
Ranjhith Kalisamy938e00f2012-02-17 14:39:47 +0530421 else if (cpu_is_msm8625() && minorid == 0)
422 minorid = 1;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700423
424 chipid |= (minorid << 8) | patchid;
425
426 return chipid;
427}
428
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700429static unsigned int
430adreno_getchipid(struct kgsl_device *device)
431{
Sudhakara Rao Tentu8ebb2282012-03-06 14:52:58 +0530432 if (cpu_is_apq8064() || cpu_is_msm8930())
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700433 return a3xx_getchipid(device);
434 else
435 return a2xx_getchipid(device);
436}
437
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700438static inline bool _rev_match(unsigned int id, unsigned int entry)
439{
Jordan Crouse505df9c2011-07-28 08:37:59 -0600440 return (entry == ANY_ID || entry == id);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700441}
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700442
443static void
444adreno_identify_gpu(struct adreno_device *adreno_dev)
445{
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600446 unsigned int i, core, major, minor, patchid;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700447
448 adreno_dev->chip_id = adreno_getchipid(&adreno_dev->dev);
449
450 core = (adreno_dev->chip_id >> 24) & 0xff;
451 major = (adreno_dev->chip_id >> 16) & 0xff;
452 minor = (adreno_dev->chip_id >> 8) & 0xff;
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600453 patchid = (adreno_dev->chip_id & 0xff);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700454
Jordan Crouse505df9c2011-07-28 08:37:59 -0600455 for (i = 0; i < ARRAY_SIZE(adreno_gpulist); i++) {
456 if (core == adreno_gpulist[i].core &&
457 _rev_match(major, adreno_gpulist[i].major) &&
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600458 _rev_match(minor, adreno_gpulist[i].minor) &&
459 _rev_match(patchid, adreno_gpulist[i].patchid))
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700460 break;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700461 }
462
Jordan Crouse505df9c2011-07-28 08:37:59 -0600463 if (i == ARRAY_SIZE(adreno_gpulist)) {
464 adreno_dev->gpurev = ADRENO_REV_UNKNOWN;
465 return;
466 }
467
468 adreno_dev->gpurev = adreno_gpulist[i].gpurev;
469 adreno_dev->gpudev = adreno_gpulist[i].gpudev;
470 adreno_dev->pfp_fwfile = adreno_gpulist[i].pfpfw;
471 adreno_dev->pm4_fwfile = adreno_gpulist[i].pm4fw;
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700472 adreno_dev->istore_size = adreno_gpulist[i].istore_size;
473 adreno_dev->pix_shader_start = adreno_gpulist[i].pix_shader_start;
Jordan Crouse55d98fd2012-02-04 10:23:51 -0700474 adreno_dev->instruction_size = adreno_gpulist[i].instruction_size;
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530475 adreno_dev->gmemspace.sizebytes = adreno_gpulist[i].gmem_size;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700476}
477
478static int __devinit
479adreno_probe(struct platform_device *pdev)
480{
481 struct kgsl_device *device;
482 struct adreno_device *adreno_dev;
483 int status = -EINVAL;
484
485 device = (struct kgsl_device *)pdev->id_entry->driver_data;
486 adreno_dev = ADRENO_DEVICE(device);
487 device->parentdev = &pdev->dev;
488
489 init_completion(&device->recovery_gate);
490
491 status = adreno_ringbuffer_init(device);
492 if (status != 0)
493 goto error;
494
495 status = kgsl_device_platform_probe(device, adreno_isr);
496 if (status)
497 goto error_close_rb;
498
499 adreno_debugfs_init(device);
500
501 kgsl_pwrscale_init(device);
502 kgsl_pwrscale_attach_policy(device, ADRENO_DEFAULT_PWRSCALE_POLICY);
503
504 device->flags &= ~KGSL_FLAGS_SOFT_RESET;
505 return 0;
506
507error_close_rb:
508 adreno_ringbuffer_close(&adreno_dev->ringbuffer);
509error:
510 device->parentdev = NULL;
511 return status;
512}
513
514static int __devexit adreno_remove(struct platform_device *pdev)
515{
516 struct kgsl_device *device;
517 struct adreno_device *adreno_dev;
518
519 device = (struct kgsl_device *)pdev->id_entry->driver_data;
520 adreno_dev = ADRENO_DEVICE(device);
521
522 kgsl_pwrscale_detach_policy(device);
523 kgsl_pwrscale_close(device);
524
525 adreno_ringbuffer_close(&adreno_dev->ringbuffer);
526 kgsl_device_platform_remove(device);
527
528 return 0;
529}
530
531static int adreno_start(struct kgsl_device *device, unsigned int init_ram)
532{
533 int status = -EINVAL;
534 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700535
Jeremy Gebben388c2972011-12-16 09:05:07 -0700536 kgsl_pwrctrl_set_state(device, KGSL_STATE_INIT);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700537
538 /* Power up the device */
539 kgsl_pwrctrl_enable(device);
540
541 /* Identify the specific GPU */
542 adreno_identify_gpu(adreno_dev);
543
Jordan Crouse505df9c2011-07-28 08:37:59 -0600544 if (adreno_dev->gpurev == ADRENO_REV_UNKNOWN) {
545 KGSL_DRV_ERR(device, "Unknown chip ID %x\n",
546 adreno_dev->chip_id);
547 goto error_clk_off;
548 }
549
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700550 /* Set up the MMU */
551 if (adreno_is_a2xx(adreno_dev)) {
Jeremy Gebben4e8aada2011-07-12 10:07:47 -0600552 /*
553 * the MH_CLNT_INTF_CTRL_CONFIG registers aren't present
554 * on older gpus
555 */
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700556 if (adreno_is_a20x(adreno_dev)) {
557 device->mh.mh_intf_cfg1 = 0;
558 device->mh.mh_intf_cfg2 = 0;
559 }
560
561 kgsl_mh_start(device);
Jeremy Gebben4e8aada2011-07-12 10:07:47 -0600562 }
563
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700564 status = kgsl_mmu_start(device);
565 if (status)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700566 goto error_clk_off;
567
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700568 /* Start the GPU */
569 adreno_dev->gpudev->start(adreno_dev);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700570
571 kgsl_pwrctrl_irq(device, KGSL_PWRFLAGS_ON);
Jeremy Gebbenb7bc9552012-01-09 13:32:49 -0700572 device->ftbl->irqctrl(device, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700573
574 status = adreno_ringbuffer_start(&adreno_dev->ringbuffer, init_ram);
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700575 if (status == 0) {
576 mod_timer(&device->idle_timer, jiffies + FIRST_TIMEOUT);
577 return 0;
578 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700579
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700580 kgsl_pwrctrl_irq(device, KGSL_PWRFLAGS_OFF);
Jeremy Gebben4e8aada2011-07-12 10:07:47 -0600581 kgsl_mmu_stop(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700582error_clk_off:
583 kgsl_pwrctrl_disable(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700584
585 return status;
586}
587
588static int adreno_stop(struct kgsl_device *device)
589{
590 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
591
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700592 adreno_dev->drawctxt_active = NULL;
593
594 adreno_ringbuffer_stop(&adreno_dev->ringbuffer);
595
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700596 kgsl_mmu_stop(device);
597
Jeremy Gebbenb7bc9552012-01-09 13:32:49 -0700598 device->ftbl->irqctrl(device, 0);
Ranjhith Kalisamyce75b0c2012-02-01 19:31:23 +0530599 kgsl_pwrctrl_irq(device, KGSL_PWRFLAGS_OFF);
Suman Tatiraju4a32c652012-02-17 11:59:05 -0800600 del_timer_sync(&device->idle_timer);
Lucille Sylvester844b1c82011-08-29 15:26:06 -0600601
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700602 /* Power down the device */
603 kgsl_pwrctrl_disable(device);
604
605 return 0;
606}
607
608static int
609adreno_recover_hang(struct kgsl_device *device)
610{
611 int ret;
612 unsigned int *rb_buffer;
613 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
614 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
615 unsigned int timestamp;
616 unsigned int num_rb_contents;
Wei Zouc8c01632012-03-24 17:27:26 -0700617 unsigned int bad_context;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700618 unsigned int reftimestamp;
619 unsigned int enable_ts;
620 unsigned int soptimestamp;
621 unsigned int eoptimestamp;
Wei Zouc8c01632012-03-24 17:27:26 -0700622 struct adreno_context *drawctxt;
Shubhraprakash Das2dfe5dd2012-02-10 13:49:53 -0700623 struct kgsl_context *context;
624 int next = 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700625
626 KGSL_DRV_ERR(device, "Starting recovery from 3D GPU hang....\n");
627 rb_buffer = vmalloc(rb->buffer_desc.size);
628 if (!rb_buffer) {
629 KGSL_MEM_ERR(device,
630 "Failed to allocate memory for recovery: %x\n",
631 rb->buffer_desc.size);
632 return -ENOMEM;
633 }
634 /* Extract valid contents from rb which can stil be executed after
635 * hang */
636 ret = adreno_ringbuffer_extract(rb, rb_buffer, &num_rb_contents);
637 if (ret)
638 goto done;
Wei Zouc8c01632012-03-24 17:27:26 -0700639 timestamp = rb->timestamp;
640 KGSL_DRV_ERR(device, "Last issued timestamp: %x\n", timestamp);
641 kgsl_sharedmem_readl(&device->memstore, &bad_context,
642 KGSL_DEVICE_MEMSTORE_OFFSET(current_context));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700643 kgsl_sharedmem_readl(&device->memstore, &reftimestamp,
Wei Zouc8c01632012-03-24 17:27:26 -0700644 KGSL_DEVICE_MEMSTORE_OFFSET(ref_wait_ts));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700645 kgsl_sharedmem_readl(&device->memstore, &enable_ts,
Wei Zouc8c01632012-03-24 17:27:26 -0700646 KGSL_DEVICE_MEMSTORE_OFFSET(ts_cmp_enable));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700647 kgsl_sharedmem_readl(&device->memstore, &soptimestamp,
Wei Zouc8c01632012-03-24 17:27:26 -0700648 KGSL_DEVICE_MEMSTORE_OFFSET(soptimestamp));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700649 kgsl_sharedmem_readl(&device->memstore, &eoptimestamp,
Wei Zouc8c01632012-03-24 17:27:26 -0700650 KGSL_DEVICE_MEMSTORE_OFFSET(eoptimestamp));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700651 /* Make sure memory is synchronized before restarting the GPU */
652 mb();
653 KGSL_CTXT_ERR(device,
Wei Zouc8c01632012-03-24 17:27:26 -0700654 "Context that caused a GPU hang: %x\n", bad_context);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700655 /* restart device */
656 ret = adreno_stop(device);
657 if (ret)
658 goto done;
659 ret = adreno_start(device, true);
660 if (ret)
661 goto done;
662 KGSL_DRV_ERR(device, "Device has been restarted after hang\n");
663 /* Restore timestamp states */
664 kgsl_sharedmem_writel(&device->memstore,
Wei Zouc8c01632012-03-24 17:27:26 -0700665 KGSL_DEVICE_MEMSTORE_OFFSET(soptimestamp),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700666 soptimestamp);
667 kgsl_sharedmem_writel(&device->memstore,
Wei Zouc8c01632012-03-24 17:27:26 -0700668 KGSL_DEVICE_MEMSTORE_OFFSET(eoptimestamp),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700669 eoptimestamp);
670 kgsl_sharedmem_writel(&device->memstore,
Wei Zouc8c01632012-03-24 17:27:26 -0700671 KGSL_DEVICE_MEMSTORE_OFFSET(soptimestamp),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700672 soptimestamp);
673 if (num_rb_contents) {
674 kgsl_sharedmem_writel(&device->memstore,
Wei Zouc8c01632012-03-24 17:27:26 -0700675 KGSL_DEVICE_MEMSTORE_OFFSET(ref_wait_ts),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700676 reftimestamp);
677 kgsl_sharedmem_writel(&device->memstore,
Wei Zouc8c01632012-03-24 17:27:26 -0700678 KGSL_DEVICE_MEMSTORE_OFFSET(ts_cmp_enable),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700679 enable_ts);
680 }
681 /* Make sure all writes are posted before the GPU reads them */
682 wmb();
683 /* Mark the invalid context so no more commands are accepted from
684 * that context */
685
Wei Zouc8c01632012-03-24 17:27:26 -0700686 drawctxt = (struct adreno_context *) bad_context;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700687
688 KGSL_CTXT_ERR(device,
Wei Zouc8c01632012-03-24 17:27:26 -0700689 "Context that caused a GPU hang: %x\n", bad_context);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700690
Wei Zouc8c01632012-03-24 17:27:26 -0700691 drawctxt->flags |= CTXT_FLAGS_GPU_HANG;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700692
Shubhraprakash Das2dfe5dd2012-02-10 13:49:53 -0700693 /*
694 * Set the reset status of all contexts to
695 * INNOCENT_CONTEXT_RESET_EXT except for the bad context
696 * since thats the guilty party
697 */
698 while ((context = idr_get_next(&device->context_idr, &next))) {
699 if (KGSL_CTX_STAT_GUILTY_CONTEXT_RESET_EXT !=
700 context->reset_status) {
Wei Zouc8c01632012-03-24 17:27:26 -0700701 if (context->devctxt != drawctxt)
Shubhraprakash Das2dfe5dd2012-02-10 13:49:53 -0700702 context->reset_status =
703 KGSL_CTX_STAT_INNOCENT_CONTEXT_RESET_EXT;
704 else
705 context->reset_status =
706 KGSL_CTX_STAT_GUILTY_CONTEXT_RESET_EXT;
707 }
708 next = next + 1;
709 }
710
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700711 /* Restore valid commands in ringbuffer */
712 adreno_ringbuffer_restore(rb, rb_buffer, num_rb_contents);
Wei Zouc8c01632012-03-24 17:27:26 -0700713 rb->timestamp = timestamp;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700714done:
715 vfree(rb_buffer);
716 return ret;
717}
718
719static int
720adreno_dump_and_recover(struct kgsl_device *device)
721{
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700722 int result = -ETIMEDOUT;
723
724 if (device->state == KGSL_STATE_HUNG)
725 goto done;
Jeremy Gebben388c2972011-12-16 09:05:07 -0700726 if (device->state == KGSL_STATE_DUMP_AND_RECOVER) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700727 mutex_unlock(&device->mutex);
728 wait_for_completion(&device->recovery_gate);
729 mutex_lock(&device->mutex);
Jeremy Gebben388c2972011-12-16 09:05:07 -0700730 if (device->state != KGSL_STATE_HUNG)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700731 result = 0;
732 } else {
Jeremy Gebben388c2972011-12-16 09:05:07 -0700733 kgsl_pwrctrl_set_state(device, KGSL_STATE_DUMP_AND_RECOVER);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700734 INIT_COMPLETION(device->recovery_gate);
Jordan Crouse156cfbc2012-01-24 09:32:04 -0700735 /* Detected a hang */
736
737
738 /*
739 * Trigger an automatic dump of the state to
740 * the console
741 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700742 adreno_postmortem_dump(device, 0);
Jordan Crouse156cfbc2012-01-24 09:32:04 -0700743
744 /*
745 * Make a GPU snapshot. For now, do it after the PM dump so we
746 * can at least be sure the PM dump will work as it always has
747 */
748 kgsl_device_snapshot(device, 1);
749
Jeremy Gebben388c2972011-12-16 09:05:07 -0700750 result = adreno_recover_hang(device);
751 if (result)
752 kgsl_pwrctrl_set_state(device, KGSL_STATE_HUNG);
753 else
754 kgsl_pwrctrl_set_state(device, KGSL_STATE_ACTIVE);
755 complete_all(&device->recovery_gate);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700756 }
757done:
758 return result;
759}
760
761static int adreno_getproperty(struct kgsl_device *device,
762 enum kgsl_property_type type,
763 void *value,
764 unsigned int sizebytes)
765{
766 int status = -EINVAL;
767 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
768
769 switch (type) {
770 case KGSL_PROP_DEVICE_INFO:
771 {
772 struct kgsl_devinfo devinfo;
773
774 if (sizebytes != sizeof(devinfo)) {
775 status = -EINVAL;
776 break;
777 }
778
779 memset(&devinfo, 0, sizeof(devinfo));
780 devinfo.device_id = device->id+1;
781 devinfo.chip_id = adreno_dev->chip_id;
782 devinfo.mmu_enabled = kgsl_mmu_enabled();
783 devinfo.gpu_id = adreno_dev->gpurev;
784 devinfo.gmem_gpubaseaddr = adreno_dev->gmemspace.
785 gpu_base;
786 devinfo.gmem_sizebytes = adreno_dev->gmemspace.
787 sizebytes;
788
789 if (copy_to_user(value, &devinfo, sizeof(devinfo)) !=
790 0) {
791 status = -EFAULT;
792 break;
793 }
794 status = 0;
795 }
796 break;
797 case KGSL_PROP_DEVICE_SHADOW:
798 {
799 struct kgsl_shadowprop shadowprop;
800
801 if (sizebytes != sizeof(shadowprop)) {
802 status = -EINVAL;
803 break;
804 }
805 memset(&shadowprop, 0, sizeof(shadowprop));
806 if (device->memstore.hostptr) {
807 /*NOTE: with mmu enabled, gpuaddr doesn't mean
808 * anything to mmap().
809 */
810 shadowprop.gpuaddr = device->memstore.physaddr;
811 shadowprop.size = device->memstore.size;
812 /* GSL needs this to be set, even if it
813 appears to be meaningless */
Wei Zouc8c01632012-03-24 17:27:26 -0700814 shadowprop.flags = KGSL_FLAGS_INITIALIZED;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700815 }
816 if (copy_to_user(value, &shadowprop,
817 sizeof(shadowprop))) {
818 status = -EFAULT;
819 break;
820 }
821 status = 0;
822 }
823 break;
824 case KGSL_PROP_MMU_ENABLE:
825 {
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600826 int mmu_prop = kgsl_mmu_enabled();
827
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700828 if (sizebytes != sizeof(int)) {
829 status = -EINVAL;
830 break;
831 }
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600832 if (copy_to_user(value, &mmu_prop, sizeof(mmu_prop))) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700833 status = -EFAULT;
834 break;
835 }
836 status = 0;
837 }
838 break;
839 case KGSL_PROP_INTERRUPT_WAITS:
840 {
841 int int_waits = 1;
842 if (sizebytes != sizeof(int)) {
843 status = -EINVAL;
844 break;
845 }
846 if (copy_to_user(value, &int_waits, sizeof(int))) {
847 status = -EFAULT;
848 break;
849 }
850 status = 0;
851 }
852 break;
853 default:
854 status = -EINVAL;
855 }
856
857 return status;
858}
859
Lynus Vaz06a9a902011-10-04 19:25:33 +0530860static inline void adreno_poke(struct kgsl_device *device)
861{
862 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
863 adreno_regwrite(device, REG_CP_RB_WPTR, adreno_dev->ringbuffer.wptr);
864}
865
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700866/* Caller must hold the device mutex. */
867int adreno_idle(struct kgsl_device *device, unsigned int timeout)
868{
869 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
870 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
871 unsigned int rbbm_status;
Ranjhith Kalisamy823c1482011-09-05 20:31:07 +0530872 unsigned long wait_timeout =
873 msecs_to_jiffies(adreno_dev->wait_timeout);
Lynus Vaz284d1042012-01-31 16:32:31 +0530874 unsigned long wait_time;
875 unsigned long wait_time_part;
876 unsigned int msecs;
877 unsigned int msecs_first;
878 unsigned int msecs_part;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700879
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700880 kgsl_cffdump_regpoll(device->id,
881 adreno_dev->gpudev->reg_rbbm_status << 2,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700882 0x00000000, 0x80000000);
883 /* first, wait until the CP has consumed all the commands in
884 * the ring buffer
885 */
886retry:
887 if (rb->flags & KGSL_FLAGS_STARTED) {
Lynus Vaz284d1042012-01-31 16:32:31 +0530888 msecs = adreno_dev->wait_timeout;
889 msecs_first = (msecs <= 100) ? ((msecs + 4) / 5) : 100;
890 msecs_part = (msecs - msecs_first + 3) / 4;
891 wait_time = jiffies + wait_timeout;
892 wait_time_part = jiffies + msecs_to_jiffies(msecs_first);
Jeremy Gebbenf8594542012-01-13 12:27:21 -0700893 adreno_poke(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700894 do {
Lynus Vaz284d1042012-01-31 16:32:31 +0530895 if (time_after(jiffies, wait_time_part)) {
896 adreno_poke(device);
897 wait_time_part = jiffies +
898 msecs_to_jiffies(msecs_part);
899 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700900 GSL_RB_GET_READPTR(rb, &rb->rptr);
901 if (time_after(jiffies, wait_time)) {
902 KGSL_DRV_ERR(device, "rptr: %x, wptr: %x\n",
903 rb->rptr, rb->wptr);
904 goto err;
905 }
906 } while (rb->rptr != rb->wptr);
907 }
908
909 /* now, wait for the GPU to finish its operations */
Ranjhith Kalisamy823c1482011-09-05 20:31:07 +0530910 wait_time = jiffies + wait_timeout;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700911 while (time_before(jiffies, wait_time)) {
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700912 adreno_regread(device, adreno_dev->gpudev->reg_rbbm_status,
913 &rbbm_status);
914 if (adreno_is_a2xx(adreno_dev)) {
915 if (rbbm_status == 0x110)
916 return 0;
917 } else {
918 if (!(rbbm_status & 0x80000000))
919 return 0;
920 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700921 }
922
923err:
924 KGSL_DRV_ERR(device, "spun too long waiting for RB to idle\n");
925 if (!adreno_dump_and_recover(device)) {
Ranjhith Kalisamy823c1482011-09-05 20:31:07 +0530926 wait_time = jiffies + wait_timeout;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700927 goto retry;
928 }
929 return -ETIMEDOUT;
930}
931
932static unsigned int adreno_isidle(struct kgsl_device *device)
933{
934 int status = false;
935 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
936 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
937 unsigned int rbbm_status;
938
Lucille Sylvester51b764d2011-12-15 16:51:52 -0700939 WARN_ON(device->state == KGSL_STATE_INIT);
940 /* If the device isn't active, don't force it on. */
941 if (device->state == KGSL_STATE_ACTIVE) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700942 /* Is the ring buffer is empty? */
943 GSL_RB_GET_READPTR(rb, &rb->rptr);
944 if (!device->active_cnt && (rb->rptr == rb->wptr)) {
945 /* Is the core idle? */
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700946 adreno_regread(device,
947 adreno_dev->gpudev->reg_rbbm_status,
948 &rbbm_status);
949
950 if (adreno_is_a2xx(adreno_dev)) {
951 if (rbbm_status == 0x110)
952 status = true;
953 } else {
954 if (!(rbbm_status & 0x80000000))
955 status = true;
956 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700957 }
958 } else {
Jeremy Gebbenaeb23872011-12-13 15:58:24 -0700959 status = true;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700960 }
961 return status;
962}
963
964/* Caller must hold the device mutex. */
965static int adreno_suspend_context(struct kgsl_device *device)
966{
967 int status = 0;
968 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
969
970 /* switch to NULL ctxt */
971 if (adreno_dev->drawctxt_active != NULL) {
972 adreno_drawctxt_switch(adreno_dev, NULL, 0);
973 status = adreno_idle(device, KGSL_TIMEOUT_DEFAULT);
974 }
975
976 return status;
977}
978
Harsh Vardhan Dwivedi8cb835b2012-03-29 17:23:11 -0600979struct kgsl_memdesc *adreno_find_region(struct kgsl_device *device,
Jeremy Gebben16e80fa2011-11-30 15:56:29 -0700980 unsigned int pt_base,
981 unsigned int gpuaddr,
982 unsigned int size)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700983{
Jeremy Gebben16e80fa2011-11-30 15:56:29 -0700984 struct kgsl_memdesc *result = NULL;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700985 struct kgsl_mem_entry *entry;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700986 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
987 struct adreno_ringbuffer *ringbuffer = &adreno_dev->ringbuffer;
Jeremy Gebbenfaabed72011-11-18 10:03:36 -0700988 struct kgsl_context *context;
989 int next = 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700990
Jeremy Gebben16e80fa2011-11-30 15:56:29 -0700991 if (kgsl_gpuaddr_in_memdesc(&ringbuffer->buffer_desc, gpuaddr, size))
992 return &ringbuffer->buffer_desc;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700993
Jeremy Gebben16e80fa2011-11-30 15:56:29 -0700994 if (kgsl_gpuaddr_in_memdesc(&ringbuffer->memptrs_desc, gpuaddr, size))
995 return &ringbuffer->memptrs_desc;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700996
Jeremy Gebben16e80fa2011-11-30 15:56:29 -0700997 if (kgsl_gpuaddr_in_memdesc(&device->memstore, gpuaddr, size))
998 return &device->memstore;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700999
Jordan Crouse0fdf3a02012-03-16 14:53:41 -06001000 entry = kgsl_get_mem_entry(pt_base, gpuaddr, size);
1001
1002 if (entry)
1003 return &entry->memdesc;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001004
Jeremy Gebbenfaabed72011-11-18 10:03:36 -07001005 while (1) {
1006 struct adreno_context *adreno_context = NULL;
Jeremy Gebbenfaabed72011-11-18 10:03:36 -07001007 context = idr_get_next(&device->context_idr, &next);
1008 if (context == NULL)
1009 break;
1010
1011 adreno_context = (struct adreno_context *)context->devctxt;
1012
Jeremy Gebben775d48b2011-12-12 17:10:19 -07001013 if (kgsl_mmu_pt_equal(adreno_context->pagetable, pt_base)) {
1014 struct kgsl_memdesc *desc;
Jeremy Gebbenfaabed72011-11-18 10:03:36 -07001015
Jeremy Gebben775d48b2011-12-12 17:10:19 -07001016 desc = &adreno_context->gpustate;
1017 if (kgsl_gpuaddr_in_memdesc(desc, gpuaddr, size)) {
1018 result = desc;
1019 return result;
1020 }
Jeremy Gebbenfaabed72011-11-18 10:03:36 -07001021
Jeremy Gebben775d48b2011-12-12 17:10:19 -07001022 desc = &adreno_context->context_gmem_shadow.gmemshadow;
1023 if (kgsl_gpuaddr_in_memdesc(desc, gpuaddr, size)) {
1024 result = desc;
1025 return result;
1026 }
1027 }
Jeremy Gebbenfaabed72011-11-18 10:03:36 -07001028 next = next + 1;
1029 }
1030
1031 return NULL;
Jeremy Gebben16e80fa2011-11-30 15:56:29 -07001032
1033}
1034
1035uint8_t *adreno_convertaddr(struct kgsl_device *device, unsigned int pt_base,
1036 unsigned int gpuaddr, unsigned int size)
1037{
Harsh Vardhan Dwivedi8cb835b2012-03-29 17:23:11 -06001038 struct kgsl_memdesc *memdesc;
Jeremy Gebben16e80fa2011-11-30 15:56:29 -07001039
1040 memdesc = adreno_find_region(device, pt_base, gpuaddr, size);
1041
1042 return memdesc ? kgsl_gpuaddr_to_vaddr(memdesc, gpuaddr) : NULL;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001043}
1044
1045void adreno_regread(struct kgsl_device *device, unsigned int offsetwords,
1046 unsigned int *value)
1047{
1048 unsigned int *reg;
1049 BUG_ON(offsetwords*sizeof(uint32_t) >= device->regspace.sizebytes);
1050 reg = (unsigned int *)(device->regspace.mmio_virt_base
1051 + (offsetwords << 2));
1052
1053 if (!in_interrupt())
1054 kgsl_pre_hwaccess(device);
1055
1056 /*ensure this read finishes before the next one.
1057 * i.e. act like normal readl() */
1058 *value = __raw_readl(reg);
1059 rmb();
1060}
1061
1062void adreno_regwrite(struct kgsl_device *device, unsigned int offsetwords,
1063 unsigned int value)
1064{
1065 unsigned int *reg;
1066
1067 BUG_ON(offsetwords*sizeof(uint32_t) >= device->regspace.sizebytes);
1068
1069 if (!in_interrupt())
1070 kgsl_pre_hwaccess(device);
1071
1072 kgsl_cffdump_regwrite(device->id, offsetwords << 2, value);
1073 reg = (unsigned int *)(device->regspace.mmio_virt_base
1074 + (offsetwords << 2));
1075
1076 /*ensure previous writes post before this one,
1077 * i.e. act like normal writel() */
1078 wmb();
1079 __raw_writel(value, reg);
1080}
1081
1082static int kgsl_check_interrupt_timestamp(struct kgsl_device *device,
Wei Zouc8c01632012-03-24 17:27:26 -07001083 unsigned int timestamp)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001084{
1085 int status;
1086 unsigned int ref_ts, enableflag;
1087
Wei Zouc8c01632012-03-24 17:27:26 -07001088 status = kgsl_check_timestamp(device, timestamp);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001089 if (!status) {
1090 mutex_lock(&device->mutex);
1091 kgsl_sharedmem_readl(&device->memstore, &enableflag,
Wei Zouc8c01632012-03-24 17:27:26 -07001092 KGSL_DEVICE_MEMSTORE_OFFSET(ts_cmp_enable));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001093 mb();
1094
1095 if (enableflag) {
1096 kgsl_sharedmem_readl(&device->memstore, &ref_ts,
Wei Zouc8c01632012-03-24 17:27:26 -07001097 KGSL_DEVICE_MEMSTORE_OFFSET(ref_wait_ts));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001098 mb();
Jordan Crousee6239dd2011-11-17 13:39:21 -07001099 if (timestamp_cmp(ref_ts, timestamp) >= 0) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001100 kgsl_sharedmem_writel(&device->memstore,
Wei Zouc8c01632012-03-24 17:27:26 -07001101 KGSL_DEVICE_MEMSTORE_OFFSET(ref_wait_ts),
1102 timestamp);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001103 wmb();
1104 }
1105 } else {
1106 unsigned int cmds[2];
1107 kgsl_sharedmem_writel(&device->memstore,
Wei Zouc8c01632012-03-24 17:27:26 -07001108 KGSL_DEVICE_MEMSTORE_OFFSET(ref_wait_ts),
1109 timestamp);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001110 enableflag = 1;
1111 kgsl_sharedmem_writel(&device->memstore,
Wei Zouc8c01632012-03-24 17:27:26 -07001112 KGSL_DEVICE_MEMSTORE_OFFSET(ts_cmp_enable),
1113 enableflag);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001114 wmb();
1115 /* submit a dummy packet so that even if all
1116 * commands upto timestamp get executed we will still
1117 * get an interrupt */
Jordan Crouse084427d2011-07-28 08:37:58 -06001118 cmds[0] = cp_type3_packet(CP_NOP, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001119 cmds[1] = 0;
Jordan Crousee0ea7622012-01-24 09:32:04 -07001120 adreno_ringbuffer_issuecmds(device, KGSL_CMD_FLAGS_NONE,
1121 &cmds[0], 2);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001122 }
1123 mutex_unlock(&device->mutex);
1124 }
1125
1126 return status;
1127}
1128
1129/*
Lucille Sylvester02e46292011-09-21 14:59:17 -06001130 wait_event_interruptible_timeout checks for the exit condition before
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001131 placing a process in wait q. For conditional interrupts we expect the
1132 process to already be in its wait q when its exit condition checking
1133 function is called.
1134*/
Lucille Sylvester02e46292011-09-21 14:59:17 -06001135#define kgsl_wait_event_interruptible_timeout(wq, condition, timeout, io)\
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001136({ \
1137 long __ret = timeout; \
Lucille Sylvester02e46292011-09-21 14:59:17 -06001138 if (io) \
1139 __wait_io_event_interruptible_timeout(wq, condition, __ret);\
1140 else \
1141 __wait_event_interruptible_timeout(wq, condition, __ret);\
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001142 __ret; \
1143})
1144
1145/* MUST be called with the device mutex held */
1146static int adreno_waittimestamp(struct kgsl_device *device,
1147 unsigned int timestamp,
1148 unsigned int msecs)
1149{
1150 long status = 0;
Lucille Sylvester02e46292011-09-21 14:59:17 -06001151 uint io = 1;
Lucille Sylvester596d4c22011-10-19 18:04:01 -06001152 static uint io_cnt;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001153 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
Lucille Sylvester02e46292011-09-21 14:59:17 -06001154 struct kgsl_pwrctrl *pwr = &device->pwrctrl;
Lynus Vaz06a9a902011-10-04 19:25:33 +05301155 int retries;
1156 unsigned int msecs_first;
1157 unsigned int msecs_part;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001158
Ranjhith Kalisamy823c1482011-09-05 20:31:07 +05301159 /* Don't wait forever, set a max value for now */
1160 if (msecs == -1)
1161 msecs = adreno_dev->wait_timeout;
1162
Wei Zouc8c01632012-03-24 17:27:26 -07001163 if (timestamp_cmp(timestamp, adreno_dev->ringbuffer.timestamp) > 0) {
1164 KGSL_DRV_ERR(device, "Cannot wait for invalid ts: %x, "
1165 "rb->timestamp: %x\n",
1166 timestamp, adreno_dev->ringbuffer.timestamp);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001167 status = -EINVAL;
1168 goto done;
1169 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001170
Lynus Vaz06a9a902011-10-04 19:25:33 +05301171 /* Keep the first timeout as 100msecs before rewriting
1172 * the WPTR. Less visible impact if the WPTR has not
1173 * been updated properly.
1174 */
1175 msecs_first = (msecs <= 100) ? ((msecs + 4) / 5) : 100;
1176 msecs_part = (msecs - msecs_first + 3) / 4;
1177 for (retries = 0; retries < 5; retries++) {
Wei Zouc8c01632012-03-24 17:27:26 -07001178 if (kgsl_check_timestamp(device, timestamp)) {
Jeremy Gebben63904832012-02-07 16:10:55 -07001179 /* if the timestamp happens while we're not
1180 * waiting, there's a chance that an interrupt
1181 * will not be generated and thus the timestamp
1182 * work needs to be queued.
Lynus Vaz06a9a902011-10-04 19:25:33 +05301183 */
Jeremy Gebben63904832012-02-07 16:10:55 -07001184 queue_work(device->work_queue, &device->ts_expired_ws);
1185 status = 0;
1186 goto done;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001187 }
Jeremy Gebben63904832012-02-07 16:10:55 -07001188 adreno_poke(device);
1189 io_cnt = (io_cnt + 1) % 100;
1190 if (io_cnt <
1191 pwr->pwrlevels[pwr->active_pwrlevel].io_fraction)
1192 io = 0;
1193 mutex_unlock(&device->mutex);
1194 /* We need to make sure that the process is
1195 * placed in wait-q before its condition is called
1196 */
1197 status = kgsl_wait_event_interruptible_timeout(
1198 device->wait_queue,
1199 kgsl_check_interrupt_timestamp(device,
Wei Zouc8c01632012-03-24 17:27:26 -07001200 timestamp),
Jeremy Gebben63904832012-02-07 16:10:55 -07001201 msecs_to_jiffies(retries ?
1202 msecs_part : msecs_first), io);
1203 mutex_lock(&device->mutex);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001204
Jeremy Gebben63904832012-02-07 16:10:55 -07001205 if (status > 0) {
1206 /*completed before the wait finished */
1207 status = 0;
1208 goto done;
1209 } else if (status < 0) {
1210 /*an error occurred*/
1211 goto done;
1212 }
1213 /*this wait timed out*/
1214 }
1215 status = -ETIMEDOUT;
1216 KGSL_DRV_ERR(device,
Wei Zouc8c01632012-03-24 17:27:26 -07001217 "Device hang detected while waiting for timestamp: %x,"
1218 "last submitted(rb->timestamp): %x, wptr: %x\n",
1219 timestamp, adreno_dev->ringbuffer.timestamp,
Jeremy Gebben63904832012-02-07 16:10:55 -07001220 adreno_dev->ringbuffer.wptr);
1221 if (!adreno_dump_and_recover(device)) {
1222 /* wait for idle after recovery as the
1223 * timestamp that this process wanted
1224 * to wait on may be invalid */
1225 if (!adreno_idle(device, KGSL_TIMEOUT_DEFAULT))
1226 status = 0;
1227 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001228done:
1229 return (int)status;
1230}
1231
1232static unsigned int adreno_readtimestamp(struct kgsl_device *device,
Wei Zouc8c01632012-03-24 17:27:26 -07001233 enum kgsl_timestamp_type type)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001234{
1235 unsigned int timestamp = 0;
1236
1237 if (type == KGSL_TIMESTAMP_CONSUMED)
1238 adreno_regread(device, REG_CP_TIMESTAMP, &timestamp);
1239 else if (type == KGSL_TIMESTAMP_RETIRED)
1240 kgsl_sharedmem_readl(&device->memstore, &timestamp,
Wei Zouc8c01632012-03-24 17:27:26 -07001241 KGSL_DEVICE_MEMSTORE_OFFSET(eoptimestamp));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001242 rmb();
1243
1244 return timestamp;
1245}
1246
1247static long adreno_ioctl(struct kgsl_device_private *dev_priv,
1248 unsigned int cmd, void *data)
1249{
1250 int result = 0;
1251 struct kgsl_drawctxt_set_bin_base_offset *binbase;
1252 struct kgsl_context *context;
1253
1254 switch (cmd) {
1255 case IOCTL_KGSL_DRAWCTXT_SET_BIN_BASE_OFFSET:
1256 binbase = data;
1257
1258 context = kgsl_find_context(dev_priv, binbase->drawctxt_id);
1259 if (context) {
1260 adreno_drawctxt_set_bin_base_offset(
1261 dev_priv->device, context, binbase->offset);
1262 } else {
1263 result = -EINVAL;
1264 KGSL_DRV_ERR(dev_priv->device,
1265 "invalid drawctxt drawctxt_id %d "
1266 "device_id=%d\n",
1267 binbase->drawctxt_id, dev_priv->device->id);
1268 }
1269 break;
1270
1271 default:
1272 KGSL_DRV_INFO(dev_priv->device,
1273 "invalid ioctl code %08x\n", cmd);
Jeremy Gebbenc15b4612012-01-09 09:44:11 -07001274 result = -ENOIOCTLCMD;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001275 break;
1276 }
1277 return result;
1278
1279}
1280
1281static inline s64 adreno_ticks_to_us(u32 ticks, u32 gpu_freq)
1282{
1283 gpu_freq /= 1000000;
1284 return ticks / gpu_freq;
1285}
1286
1287static void adreno_power_stats(struct kgsl_device *device,
1288 struct kgsl_power_stats *stats)
1289{
Jordan Crouseb4d31bd2012-02-01 22:11:12 -07001290 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001291 struct kgsl_pwrctrl *pwr = &device->pwrctrl;
Jordan Crouseb4d31bd2012-02-01 22:11:12 -07001292 unsigned int cycles;
1293
1294 /* Get the busy cycles counted since the counter was last reset */
1295 /* Calling this function also resets and restarts the counter */
1296
1297 cycles = adreno_dev->gpudev->busy_cycles(adreno_dev);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001298
1299 /* In order to calculate idle you have to have run the algorithm *
1300 * at least once to get a start time. */
1301 if (pwr->time != 0) {
Jordan Crouseb4d31bd2012-02-01 22:11:12 -07001302 s64 tmp = ktime_to_us(ktime_get());
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001303 stats->total_time = tmp - pwr->time;
1304 pwr->time = tmp;
Jordan Crouseb4d31bd2012-02-01 22:11:12 -07001305 stats->busy_time = adreno_ticks_to_us(cycles, device->pwrctrl.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001306 pwrlevels[device->pwrctrl.active_pwrlevel].
1307 gpu_freq);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001308 } else {
1309 stats->total_time = 0;
1310 stats->busy_time = 0;
1311 pwr->time = ktime_to_us(ktime_get());
1312 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001313}
1314
1315void adreno_irqctrl(struct kgsl_device *device, int state)
1316{
Jordan Crousea78c9172011-07-11 13:14:09 -06001317 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1318 adreno_dev->gpudev->irq_control(adreno_dev, state);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001319}
1320
Jordan Crousea0758f22011-12-07 11:19:22 -07001321static unsigned int adreno_gpuid(struct kgsl_device *device)
1322{
1323 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1324
1325 /* Standard KGSL gpuid format:
1326 * top word is 0x0002 for 2D or 0x0003 for 3D
1327 * Bottom word is core specific identifer
1328 */
1329
1330 return (0x0003 << 16) | ((int) adreno_dev->gpurev);
1331}
1332
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001333static const struct kgsl_functable adreno_functable = {
1334 /* Mandatory functions */
1335 .regread = adreno_regread,
1336 .regwrite = adreno_regwrite,
1337 .idle = adreno_idle,
1338 .isidle = adreno_isidle,
1339 .suspend_context = adreno_suspend_context,
1340 .start = adreno_start,
1341 .stop = adreno_stop,
1342 .getproperty = adreno_getproperty,
1343 .waittimestamp = adreno_waittimestamp,
1344 .readtimestamp = adreno_readtimestamp,
1345 .issueibcmds = adreno_ringbuffer_issueibcmds,
1346 .ioctl = adreno_ioctl,
1347 .setup_pt = adreno_setup_pt,
1348 .cleanup_pt = adreno_cleanup_pt,
1349 .power_stats = adreno_power_stats,
1350 .irqctrl = adreno_irqctrl,
Jordan Crousea0758f22011-12-07 11:19:22 -07001351 .gpuid = adreno_gpuid,
Jordan Crouse156cfbc2012-01-24 09:32:04 -07001352 .snapshot = adreno_snapshot,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001353 /* Optional functions */
1354 .setstate = adreno_setstate,
1355 .drawctxt_create = adreno_drawctxt_create,
1356 .drawctxt_destroy = adreno_drawctxt_destroy,
1357};
1358
1359static struct platform_device_id adreno_id_table[] = {
1360 { DEVICE_3D0_NAME, (kernel_ulong_t)&device_3d0.dev, },
1361 { },
1362};
1363MODULE_DEVICE_TABLE(platform, adreno_id_table);
1364
1365static struct platform_driver adreno_platform_driver = {
1366 .probe = adreno_probe,
1367 .remove = __devexit_p(adreno_remove),
1368 .suspend = kgsl_suspend_driver,
1369 .resume = kgsl_resume_driver,
1370 .id_table = adreno_id_table,
1371 .driver = {
1372 .owner = THIS_MODULE,
1373 .name = DEVICE_3D_NAME,
1374 .pm = &kgsl_pm_ops,
1375 }
1376};
1377
1378static int __init kgsl_3d_init(void)
1379{
1380 return platform_driver_register(&adreno_platform_driver);
1381}
1382
1383static void __exit kgsl_3d_exit(void)
1384{
1385 platform_driver_unregister(&adreno_platform_driver);
1386}
1387
1388module_init(kgsl_3d_init);
1389module_exit(kgsl_3d_exit);
1390
1391MODULE_DESCRIPTION("3D Graphics driver");
1392MODULE_VERSION("1.2");
1393MODULE_LICENSE("GPL v2");
1394MODULE_ALIAS("platform:kgsl_3d");