blob: 4947af3e18a11d76975ee05282770c9961af2dc2 [file] [log] [blame]
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23/*
24 * Ring initialization rules:
25 * 1. Each segment is initialized to zero, except for link TRBs.
26 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
27 * Consumer Cycle State (CCS), depending on ring function.
28 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
29 *
30 * Ring behavior rules:
31 * 1. A ring is empty if enqueue == dequeue. This means there will always be at
32 * least one free TRB in the ring. This is useful if you want to turn that
33 * into a link TRB and expand the ring.
34 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
35 * link TRB, then load the pointer with the address in the link TRB. If the
36 * link TRB had its toggle bit set, you may need to update the ring cycle
37 * state (see cycle bit rules). You may have to do this multiple times
38 * until you reach a non-link TRB.
39 * 3. A ring is full if enqueue++ (for the definition of increment above)
40 * equals the dequeue pointer.
41 *
42 * Cycle bit rules:
43 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
44 * in a link TRB, it must toggle the ring cycle state.
45 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
46 * in a link TRB, it must toggle the ring cycle state.
47 *
48 * Producer rules:
49 * 1. Check if ring is full before you enqueue.
50 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
51 * Update enqueue pointer between each write (which may update the ring
52 * cycle state).
53 * 3. Notify consumer. If SW is producer, it rings the doorbell for command
54 * and endpoint rings. If HC is the producer for the event ring,
55 * and it generates an interrupt according to interrupt modulation rules.
56 *
57 * Consumer rules:
58 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
59 * the TRB is owned by the consumer.
60 * 2. Update dequeue pointer (which may update the ring cycle state) and
61 * continue processing TRBs until you reach a TRB which is not owned by you.
62 * 3. Notify the producer. SW is the consumer for the event ring, and it
63 * updates event ring dequeue pointer. HC is the consumer for the command and
64 * endpoint rings; it generates events on the event ring for these.
65 */
66
Sarah Sharp8a96c052009-04-27 19:59:19 -070067#include <linux/scatterlist.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090068#include <linux/slab.h>
Sarah Sharp7f84eef2009-04-27 19:53:56 -070069#include "xhci.h"
70
Andiry Xube88fe42010-10-14 07:22:57 -070071static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
72 struct xhci_virt_device *virt_dev,
73 struct xhci_event_cmd *event);
74
Sarah Sharp7f84eef2009-04-27 19:53:56 -070075/*
76 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
77 * address of the TRB.
78 */
Sarah Sharp23e3be12009-04-29 19:05:20 -070079dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
Sarah Sharp7f84eef2009-04-27 19:53:56 -070080 union xhci_trb *trb)
81{
Sarah Sharp6071d832009-05-14 11:44:14 -070082 unsigned long segment_offset;
Sarah Sharp7f84eef2009-04-27 19:53:56 -070083
Sarah Sharp6071d832009-05-14 11:44:14 -070084 if (!seg || !trb || trb < seg->trbs)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070085 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070086 /* offset in TRBs */
87 segment_offset = trb - seg->trbs;
88 if (segment_offset > TRBS_PER_SEGMENT)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070089 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070090 return seg->dma + (segment_offset * sizeof(*trb));
Sarah Sharp7f84eef2009-04-27 19:53:56 -070091}
92
93/* Does this link TRB point to the first segment in a ring,
94 * or was the previous TRB the last TRB on the last segment in the ERST?
95 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -070096static bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -070097 struct xhci_segment *seg, union xhci_trb *trb)
98{
99 if (ring == xhci->event_ring)
100 return (trb == &seg->trbs[TRBS_PER_SEGMENT]) &&
101 (seg->next == xhci->event_ring->first_seg);
102 else
Matt Evans28ccd292011-03-29 13:40:46 +1100103 return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700104}
105
106/* Is this TRB a link TRB or was the last TRB the last TRB in this event ring
107 * segment? I.e. would the updated event TRB pointer step off the end of the
108 * event seg?
109 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700110static int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700111 struct xhci_segment *seg, union xhci_trb *trb)
112{
113 if (ring == xhci->event_ring)
114 return trb == &seg->trbs[TRBS_PER_SEGMENT];
115 else
Matt Evansf5960b62011-06-01 10:22:55 +1000116 return TRB_TYPE_LINK_LE32(trb->link.control);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700117}
118
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700119static int enqueue_is_link_trb(struct xhci_ring *ring)
John Youn6c12db92010-05-10 15:33:00 -0700120{
121 struct xhci_link_trb *link = &ring->enqueue->link;
Matt Evansf5960b62011-06-01 10:22:55 +1000122 return TRB_TYPE_LINK_LE32(link->control);
John Youn6c12db92010-05-10 15:33:00 -0700123}
124
Mathias Nymand134fa52013-08-30 18:25:49 +0300125union xhci_trb *xhci_find_next_enqueue(struct xhci_ring *ring)
126{
127 /* Enqueue pointer can be left pointing to the link TRB,
128 * we must handle that
129 */
130 if (TRB_TYPE_LINK_LE32(ring->enqueue->link.control))
131 return ring->enq_seg->next->trbs;
132 return ring->enqueue;
133}
134
Sarah Sharpae636742009-04-29 19:02:31 -0700135/* Updates trb to point to the next TRB in the ring, and updates seg if the next
136 * TRB is in a new segment. This does not skip over link TRBs, and it does not
137 * effect the ring dequeue or enqueue pointers.
138 */
139static void next_trb(struct xhci_hcd *xhci,
140 struct xhci_ring *ring,
141 struct xhci_segment **seg,
142 union xhci_trb **trb)
143{
144 if (last_trb(xhci, ring, *seg, *trb)) {
145 *seg = (*seg)->next;
146 *trb = ((*seg)->trbs);
147 } else {
John Youna1669b22010-08-09 13:56:11 -0700148 (*trb)++;
Sarah Sharpae636742009-04-29 19:02:31 -0700149 }
150}
151
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700152/*
153 * See Cycle bit rules. SW is the consumer for the event ring only.
154 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
155 */
Andiry Xu3b72fca2012-03-05 17:49:32 +0800156static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700157{
Sarah Sharp66e49d82009-07-27 12:03:46 -0700158 unsigned long long addr;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700159
160 ring->deq_updates++;
Andiry Xub008df62012-03-05 17:49:34 +0800161
Sarah Sharp1aac2e72012-07-26 12:03:59 -0700162 /*
163 * If this is not event ring, and the dequeue pointer
164 * is not on a link TRB, there is one more usable TRB
165 */
Andiry Xub008df62012-03-05 17:49:34 +0800166 if (ring->type != TYPE_EVENT &&
167 !last_trb(xhci, ring, ring->deq_seg, ring->dequeue))
168 ring->num_trbs_free++;
Andiry Xub008df62012-03-05 17:49:34 +0800169
Sarah Sharp1aac2e72012-07-26 12:03:59 -0700170 do {
171 /*
172 * Update the dequeue pointer further if that was a link TRB or
173 * we're at the end of an event ring segment (which doesn't have
174 * link TRBS)
175 */
176 if (last_trb(xhci, ring, ring->deq_seg, ring->dequeue)) {
177 if (ring->type == TYPE_EVENT &&
178 last_trb_on_last_seg(xhci, ring,
179 ring->deq_seg, ring->dequeue)) {
180 ring->cycle_state = (ring->cycle_state ? 0 : 1);
181 }
182 ring->deq_seg = ring->deq_seg->next;
183 ring->dequeue = ring->deq_seg->trbs;
184 } else {
185 ring->dequeue++;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700186 }
Sarah Sharp1aac2e72012-07-26 12:03:59 -0700187 } while (last_trb(xhci, ring, ring->deq_seg, ring->dequeue));
188
Sarah Sharp66e49d82009-07-27 12:03:46 -0700189 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->deq_seg, ring->dequeue);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700190}
191
192/*
193 * See Cycle bit rules. SW is the consumer for the event ring only.
194 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
195 *
196 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
197 * chain bit is set), then set the chain bit in all the following link TRBs.
198 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
199 * have their chain bit cleared (so that each Link TRB is a separate TD).
200 *
201 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
Sarah Sharpb0567b32009-08-07 14:04:36 -0700202 * set, but other sections talk about dealing with the chain bit set. This was
203 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
204 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700205 *
206 * @more_trbs_coming: Will you enqueue more TRBs before calling
207 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700208 */
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700209static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +0800210 bool more_trbs_coming)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700211{
212 u32 chain;
213 union xhci_trb *next;
Sarah Sharp66e49d82009-07-27 12:03:46 -0700214 unsigned long long addr;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700215
Matt Evans28ccd292011-03-29 13:40:46 +1100216 chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
Andiry Xub008df62012-03-05 17:49:34 +0800217 /* If this is not event ring, there is one less usable TRB */
218 if (ring->type != TYPE_EVENT &&
219 !last_trb(xhci, ring, ring->enq_seg, ring->enqueue))
220 ring->num_trbs_free--;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700221 next = ++(ring->enqueue);
222
223 ring->enq_updates++;
224 /* Update the dequeue pointer further if that was a link TRB or we're at
225 * the end of an event ring segment (which doesn't have link TRBS)
226 */
227 while (last_trb(xhci, ring, ring->enq_seg, next)) {
Andiry Xu3b72fca2012-03-05 17:49:32 +0800228 if (ring->type != TYPE_EVENT) {
229 /*
230 * If the caller doesn't plan on enqueueing more
231 * TDs before ringing the doorbell, then we
232 * don't want to give the link TRB to the
233 * hardware just yet. We'll give the link TRB
234 * back in prepare_ring() just before we enqueue
235 * the TD at the top of the ring.
236 */
237 if (!chain && !more_trbs_coming)
238 break;
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700239
Andiry Xu3b72fca2012-03-05 17:49:32 +0800240 /* If we're not dealing with 0.95 hardware or
241 * isoc rings on AMD 0.96 host,
242 * carry over the chain bit of the previous TRB
243 * (which may mean the chain bit is cleared).
244 */
245 if (!(ring->type == TYPE_ISOC &&
246 (xhci->quirks & XHCI_AMD_0x96_HOST))
Andiry Xu7e393a82011-09-23 14:19:54 -0700247 && !xhci_link_trb_quirk(xhci)) {
Andiry Xu3b72fca2012-03-05 17:49:32 +0800248 next->link.control &=
249 cpu_to_le32(~TRB_CHAIN);
250 next->link.control |=
251 cpu_to_le32(chain);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700252 }
Andiry Xu3b72fca2012-03-05 17:49:32 +0800253 /* Give this link TRB to the hardware */
254 wmb();
255 next->link.control ^= cpu_to_le32(TRB_CYCLE);
256
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700257 /* Toggle the cycle bit after the last ring segment. */
258 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
259 ring->cycle_state = (ring->cycle_state ? 0 : 1);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700260 }
261 }
262 ring->enq_seg = ring->enq_seg->next;
263 ring->enqueue = ring->enq_seg->trbs;
264 next = ring->enqueue;
265 }
Sarah Sharp66e49d82009-07-27 12:03:46 -0700266 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->enq_seg, ring->enqueue);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700267}
268
269/*
Andiry Xu085deb12012-03-05 17:49:40 +0800270 * Check to see if there's room to enqueue num_trbs on the ring and make sure
271 * enqueue pointer will not advance into dequeue segment. See rules above.
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700272 */
Andiry Xub008df62012-03-05 17:49:34 +0800273static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700274 unsigned int num_trbs)
275{
Andiry Xu085deb12012-03-05 17:49:40 +0800276 int num_trbs_in_deq_seg;
Andiry Xub008df62012-03-05 17:49:34 +0800277
Andiry Xu085deb12012-03-05 17:49:40 +0800278 if (ring->num_trbs_free < num_trbs)
279 return 0;
280
281 if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
282 num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
283 if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
284 return 0;
285 }
286
287 return 1;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700288}
289
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700290/* Ring the host controller doorbell after placing a command on the ring */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700291void xhci_ring_cmd_db(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700292{
Elric Fu1976fff2012-06-27 16:30:57 +0800293 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
294 return;
295
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700296 xhci_dbg(xhci, "// Ding dong!\n");
Matthew Wilcox50d64672010-12-15 14:18:11 -0500297 xhci_writel(xhci, DB_VALUE_HOST, &xhci->dba->doorbell[0]);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700298 /* Flush PCI posted writes */
299 xhci_readl(xhci, &xhci->dba->doorbell[0]);
300}
301
Elric Fu28182472012-06-27 16:31:12 +0800302static int xhci_abort_cmd_ring(struct xhci_hcd *xhci)
303{
304 u64 temp_64;
305 int ret;
306
307 xhci_dbg(xhci, "Abort command ring\n");
308
309 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING)) {
310 xhci_dbg(xhci, "The command ring isn't running, "
311 "Have the command ring been stopped?\n");
312 return 0;
313 }
314
315 temp_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
316 if (!(temp_64 & CMD_RING_RUNNING)) {
317 xhci_dbg(xhci, "Command ring had been stopped\n");
318 return 0;
319 }
320 xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
321 xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
322 &xhci->op_regs->cmd_ring);
323
324 /* Section 4.6.1.2 of xHCI 1.0 spec says software should
325 * time the completion od all xHCI commands, including
326 * the Command Abort operation. If software doesn't see
327 * CRR negated in a timely manner (e.g. longer than 5
328 * seconds), then it should assume that the there are
329 * larger problems with the xHC and assert HCRST.
330 */
331 ret = handshake(xhci, &xhci->op_regs->cmd_ring,
332 CMD_RING_RUNNING, 0, 5 * 1000 * 1000);
333 if (ret < 0) {
334 xhci_err(xhci, "Stopped the command ring failed, "
335 "maybe the host is dead\n");
336 xhci->xhc_state |= XHCI_STATE_DYING;
337 xhci_quiesce(xhci);
338 xhci_halt(xhci);
339 return -ESHUTDOWN;
340 }
341
342 return 0;
343}
344
345static int xhci_queue_cd(struct xhci_hcd *xhci,
346 struct xhci_command *command,
347 union xhci_trb *cmd_trb)
348{
349 struct xhci_cd *cd;
350 cd = kzalloc(sizeof(struct xhci_cd), GFP_ATOMIC);
351 if (!cd)
352 return -ENOMEM;
353 INIT_LIST_HEAD(&cd->cancel_cmd_list);
354
355 cd->command = command;
356 cd->cmd_trb = cmd_trb;
357 list_add_tail(&cd->cancel_cmd_list, &xhci->cancel_cmd_list);
358
359 return 0;
360}
361
362/*
363 * Cancel the command which has issue.
364 *
365 * Some commands may hang due to waiting for acknowledgement from
366 * usb device. It is outside of the xHC's ability to control and
367 * will cause the command ring is blocked. When it occurs software
368 * should intervene to recover the command ring.
369 * See Section 4.6.1.1 and 4.6.1.2
370 */
371int xhci_cancel_cmd(struct xhci_hcd *xhci, struct xhci_command *command,
372 union xhci_trb *cmd_trb)
373{
374 int retval = 0;
375 unsigned long flags;
376
377 spin_lock_irqsave(&xhci->lock, flags);
378
379 if (xhci->xhc_state & XHCI_STATE_DYING) {
380 xhci_warn(xhci, "Abort the command ring,"
381 " but the xHCI is dead.\n");
382 retval = -ESHUTDOWN;
383 goto fail;
384 }
385
386 /* queue the cmd desriptor to cancel_cmd_list */
387 retval = xhci_queue_cd(xhci, command, cmd_trb);
388 if (retval) {
389 xhci_warn(xhci, "Queuing command descriptor failed.\n");
390 goto fail;
391 }
392
393 /* abort command ring */
394 retval = xhci_abort_cmd_ring(xhci);
395 if (retval) {
396 xhci_err(xhci, "Abort command ring failed\n");
397 if (unlikely(retval == -ESHUTDOWN)) {
398 spin_unlock_irqrestore(&xhci->lock, flags);
399 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
400 xhci_dbg(xhci, "xHCI host controller is dead.\n");
401 return retval;
402 }
403 }
404
405fail:
406 spin_unlock_irqrestore(&xhci->lock, flags);
407 return retval;
408}
409
Andiry Xube88fe42010-10-14 07:22:57 -0700410void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700411 unsigned int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700412 unsigned int ep_index,
413 unsigned int stream_id)
Sarah Sharpae636742009-04-29 19:02:31 -0700414{
Matt Evans28ccd292011-03-29 13:40:46 +1100415 __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
Matthew Wilcox50d64672010-12-15 14:18:11 -0500416 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
417 unsigned int ep_state = ep->ep_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700418
Sarah Sharpae636742009-04-29 19:02:31 -0700419 /* Don't ring the doorbell for this endpoint if there are pending
Matthew Wilcox50d64672010-12-15 14:18:11 -0500420 * cancellations because we don't want to interrupt processing.
Sarah Sharp8df75f42010-04-02 15:34:16 -0700421 * We don't want to restart any stream rings if there's a set dequeue
422 * pointer command pending because the device can choose to start any
423 * stream once the endpoint is on the HW schedule.
424 * FIXME - check all the stream rings for pending cancellations.
Sarah Sharpae636742009-04-29 19:02:31 -0700425 */
Matthew Wilcox50d64672010-12-15 14:18:11 -0500426 if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) ||
427 (ep_state & EP_HALTED))
428 return;
429 xhci_writel(xhci, DB_VALUE(ep_index, stream_id), db_addr);
430 /* The CPU has better things to do at this point than wait for a
431 * write-posting flush. It'll get there soon enough.
432 */
Sarah Sharpae636742009-04-29 19:02:31 -0700433}
434
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700435/* Ring the doorbell for any rings with pending URBs */
436static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
437 unsigned int slot_id,
438 unsigned int ep_index)
439{
440 unsigned int stream_id;
441 struct xhci_virt_ep *ep;
442
443 ep = &xhci->devs[slot_id]->eps[ep_index];
444
445 /* A ring has pending URBs if its TD list is not empty */
446 if (!(ep->ep_state & EP_HAS_STREAMS)) {
Oleksij Rempel00a71cc2013-07-21 15:36:19 +0200447 if (ep->ring && !(list_empty(&ep->ring->td_list)))
Andiry Xube88fe42010-10-14 07:22:57 -0700448 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700449 return;
450 }
451
452 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
453 stream_id++) {
454 struct xhci_stream_info *stream_info = ep->stream_info;
455 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
Andiry Xube88fe42010-10-14 07:22:57 -0700456 xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
457 stream_id);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700458 }
459}
460
Sarah Sharpae636742009-04-29 19:02:31 -0700461/*
462 * Find the segment that trb is in. Start searching in start_seg.
463 * If we must move past a segment that has a link TRB with a toggle cycle state
464 * bit set, then we will toggle the value pointed at by cycle_state.
465 */
466static struct xhci_segment *find_trb_seg(
467 struct xhci_segment *start_seg,
468 union xhci_trb *trb, int *cycle_state)
469{
470 struct xhci_segment *cur_seg = start_seg;
471 struct xhci_generic_trb *generic_trb;
472
473 while (cur_seg->trbs > trb ||
474 &cur_seg->trbs[TRBS_PER_SEGMENT - 1] < trb) {
475 generic_trb = &cur_seg->trbs[TRBS_PER_SEGMENT - 1].generic;
Matt Evansf5960b62011-06-01 10:22:55 +1000476 if (generic_trb->field[3] & cpu_to_le32(LINK_TOGGLE))
Sarah Sharpba0a4d92011-02-23 18:13:43 -0800477 *cycle_state ^= 0x1;
Sarah Sharpae636742009-04-29 19:02:31 -0700478 cur_seg = cur_seg->next;
479 if (cur_seg == start_seg)
480 /* Looped over the entire list. Oops! */
Randy Dunlap326b4812010-04-19 08:53:50 -0700481 return NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700482 }
483 return cur_seg;
484}
485
Sarah Sharp021bff92010-07-29 22:12:20 -0700486
487static struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
488 unsigned int slot_id, unsigned int ep_index,
489 unsigned int stream_id)
490{
491 struct xhci_virt_ep *ep;
492
493 ep = &xhci->devs[slot_id]->eps[ep_index];
494 /* Common case: no streams */
495 if (!(ep->ep_state & EP_HAS_STREAMS))
496 return ep->ring;
497
498 if (stream_id == 0) {
499 xhci_warn(xhci,
500 "WARN: Slot ID %u, ep index %u has streams, "
501 "but URB has no stream ID.\n",
502 slot_id, ep_index);
503 return NULL;
504 }
505
506 if (stream_id < ep->stream_info->num_streams)
507 return ep->stream_info->stream_rings[stream_id];
508
509 xhci_warn(xhci,
510 "WARN: Slot ID %u, ep index %u has "
511 "stream IDs 1 to %u allocated, "
512 "but stream ID %u is requested.\n",
513 slot_id, ep_index,
514 ep->stream_info->num_streams - 1,
515 stream_id);
516 return NULL;
517}
518
519/* Get the right ring for the given URB.
520 * If the endpoint supports streams, boundary check the URB's stream ID.
521 * If the endpoint doesn't support streams, return the singular endpoint ring.
522 */
523static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
524 struct urb *urb)
525{
526 return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
527 xhci_get_endpoint_index(&urb->ep->desc), urb->stream_id);
528}
529
Sarah Sharpae636742009-04-29 19:02:31 -0700530/*
531 * Move the xHC's endpoint ring dequeue pointer past cur_td.
532 * Record the new state of the xHC's endpoint ring dequeue segment,
533 * dequeue pointer, and new consumer cycle state in state.
534 * Update our internal representation of the ring's dequeue pointer.
535 *
536 * We do this in three jumps:
537 * - First we update our new ring state to be the same as when the xHC stopped.
538 * - Then we traverse the ring to find the segment that contains
539 * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
540 * any link TRBs with the toggle cycle bit set.
541 * - Finally we move the dequeue state one TRB further, toggling the cycle bit
542 * if we've moved it past a link TRB with the toggle cycle bit set.
Matt Evans28ccd292011-03-29 13:40:46 +1100543 *
544 * Some of the uses of xhci_generic_trb are grotty, but if they're done
545 * with correct __le32 accesses they should work fine. Only users of this are
546 * in here.
Sarah Sharpae636742009-04-29 19:02:31 -0700547 */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700548void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700549 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700550 unsigned int stream_id, struct xhci_td *cur_td,
551 struct xhci_dequeue_state *state)
Sarah Sharpae636742009-04-29 19:02:31 -0700552{
553 struct xhci_virt_device *dev = xhci->devs[slot_id];
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700554 struct xhci_ring *ep_ring;
Sarah Sharpae636742009-04-29 19:02:31 -0700555 struct xhci_generic_trb *trb;
John Yound115b042009-07-27 12:05:15 -0700556 struct xhci_ep_ctx *ep_ctx;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700557 dma_addr_t addr;
Sarah Sharpae636742009-04-29 19:02:31 -0700558
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700559 ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
560 ep_index, stream_id);
561 if (!ep_ring) {
562 xhci_warn(xhci, "WARN can't find new dequeue state "
563 "for invalid stream ID %u.\n",
564 stream_id);
565 return;
566 }
Sarah Sharpae636742009-04-29 19:02:31 -0700567 state->new_cycle_state = 0;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700568 xhci_dbg(xhci, "Finding segment containing stopped TRB.\n");
Sarah Sharpae636742009-04-29 19:02:31 -0700569 state->new_deq_seg = find_trb_seg(cur_td->start_seg,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700570 dev->eps[ep_index].stopped_trb,
Sarah Sharpae636742009-04-29 19:02:31 -0700571 &state->new_cycle_state);
Paul Zimmerman68e41c52011-02-12 14:06:06 -0800572 if (!state->new_deq_seg) {
573 WARN_ON(1);
574 return;
575 }
576
Sarah Sharpae636742009-04-29 19:02:31 -0700577 /* Dig out the cycle state saved by the xHC during the stop ep cmd */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700578 xhci_dbg(xhci, "Finding endpoint context\n");
John Yound115b042009-07-27 12:05:15 -0700579 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +1100580 state->new_cycle_state = 0x1 & le64_to_cpu(ep_ctx->deq);
Sarah Sharpae636742009-04-29 19:02:31 -0700581
582 state->new_deq_ptr = cur_td->last_trb;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700583 xhci_dbg(xhci, "Finding segment containing last TRB in TD.\n");
Sarah Sharpae636742009-04-29 19:02:31 -0700584 state->new_deq_seg = find_trb_seg(state->new_deq_seg,
585 state->new_deq_ptr,
586 &state->new_cycle_state);
Paul Zimmerman68e41c52011-02-12 14:06:06 -0800587 if (!state->new_deq_seg) {
588 WARN_ON(1);
589 return;
590 }
Sarah Sharpae636742009-04-29 19:02:31 -0700591
592 trb = &state->new_deq_ptr->generic;
Matt Evansf5960b62011-06-01 10:22:55 +1000593 if (TRB_TYPE_LINK_LE32(trb->field[3]) &&
594 (trb->field[3] & cpu_to_le32(LINK_TOGGLE)))
Sarah Sharpba0a4d92011-02-23 18:13:43 -0800595 state->new_cycle_state ^= 0x1;
Sarah Sharpae636742009-04-29 19:02:31 -0700596 next_trb(xhci, ep_ring, &state->new_deq_seg, &state->new_deq_ptr);
597
Sarah Sharp01a1fdb2011-02-23 18:12:29 -0800598 /*
599 * If there is only one segment in a ring, find_trb_seg()'s while loop
600 * will not run, and it will return before it has a chance to see if it
601 * needs to toggle the cycle bit. It can't tell if the stalled transfer
602 * ended just before the link TRB on a one-segment ring, or if the TD
603 * wrapped around the top of the ring, because it doesn't have the TD in
604 * question. Look for the one-segment case where stalled TRB's address
605 * is greater than the new dequeue pointer address.
606 */
607 if (ep_ring->first_seg == ep_ring->first_seg->next &&
608 state->new_deq_ptr < dev->eps[ep_index].stopped_trb)
609 state->new_cycle_state ^= 0x1;
610 xhci_dbg(xhci, "Cycle state = 0x%x\n", state->new_cycle_state);
611
Sarah Sharpae636742009-04-29 19:02:31 -0700612 /* Don't update the ring cycle state for the producer (us). */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700613 xhci_dbg(xhci, "New dequeue segment = %p (virtual)\n",
614 state->new_deq_seg);
615 addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
616 xhci_dbg(xhci, "New dequeue pointer = 0x%llx (DMA)\n",
617 (unsigned long long) addr);
Sarah Sharpae636742009-04-29 19:02:31 -0700618}
619
Sarah Sharp522989a2011-07-29 12:44:32 -0700620/* flip_cycle means flip the cycle bit of all but the first and last TRB.
621 * (The last TRB actually points to the ring enqueue pointer, which is not part
622 * of this TD.) This is used to remove partially enqueued isoc TDs from a ring.
623 */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700624static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Sarah Sharp522989a2011-07-29 12:44:32 -0700625 struct xhci_td *cur_td, bool flip_cycle)
Sarah Sharpae636742009-04-29 19:02:31 -0700626{
627 struct xhci_segment *cur_seg;
628 union xhci_trb *cur_trb;
629
630 for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
631 true;
632 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +1000633 if (TRB_TYPE_LINK_LE32(cur_trb->generic.field[3])) {
Sarah Sharpae636742009-04-29 19:02:31 -0700634 /* Unchain any chained Link TRBs, but
635 * leave the pointers intact.
636 */
Matt Evans28ccd292011-03-29 13:40:46 +1100637 cur_trb->generic.field[3] &= cpu_to_le32(~TRB_CHAIN);
Sarah Sharp522989a2011-07-29 12:44:32 -0700638 /* Flip the cycle bit (link TRBs can't be the first
639 * or last TRB).
640 */
641 if (flip_cycle)
642 cur_trb->generic.field[3] ^=
643 cpu_to_le32(TRB_CYCLE);
Sarah Sharpae636742009-04-29 19:02:31 -0700644 xhci_dbg(xhci, "Cancel (unchain) link TRB\n");
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700645 xhci_dbg(xhci, "Address = %p (0x%llx dma); "
646 "in seg %p (0x%llx dma)\n",
647 cur_trb,
Sarah Sharp23e3be12009-04-29 19:05:20 -0700648 (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700649 cur_seg,
650 (unsigned long long)cur_seg->dma);
Sarah Sharpae636742009-04-29 19:02:31 -0700651 } else {
652 cur_trb->generic.field[0] = 0;
653 cur_trb->generic.field[1] = 0;
654 cur_trb->generic.field[2] = 0;
655 /* Preserve only the cycle bit of this TRB */
Matt Evans28ccd292011-03-29 13:40:46 +1100656 cur_trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
Sarah Sharp522989a2011-07-29 12:44:32 -0700657 /* Flip the cycle bit except on the first or last TRB */
658 if (flip_cycle && cur_trb != cur_td->first_trb &&
659 cur_trb != cur_td->last_trb)
660 cur_trb->generic.field[3] ^=
661 cpu_to_le32(TRB_CYCLE);
Matt Evans28ccd292011-03-29 13:40:46 +1100662 cur_trb->generic.field[3] |= cpu_to_le32(
663 TRB_TYPE(TRB_TR_NOOP));
Sarah Sharp79688ac2011-12-19 16:56:04 -0800664 xhci_dbg(xhci, "TRB to noop at offset 0x%llx\n",
665 (unsigned long long)
666 xhci_trb_virt_to_dma(cur_seg, cur_trb));
Sarah Sharpae636742009-04-29 19:02:31 -0700667 }
668 if (cur_trb == cur_td->last_trb)
669 break;
670 }
671}
672
673static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700674 unsigned int ep_index, unsigned int stream_id,
675 struct xhci_segment *deq_seg,
Sarah Sharpae636742009-04-29 19:02:31 -0700676 union xhci_trb *deq_ptr, u32 cycle_state);
677
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700678void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700679 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700680 unsigned int stream_id,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700681 struct xhci_dequeue_state *deq_state)
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700682{
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700683 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
684
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700685 xhci_dbg(xhci, "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), "
686 "new deq ptr = %p (0x%llx dma), new cycle = %u\n",
687 deq_state->new_deq_seg,
688 (unsigned long long)deq_state->new_deq_seg->dma,
689 deq_state->new_deq_ptr,
690 (unsigned long long)xhci_trb_virt_to_dma(deq_state->new_deq_seg, deq_state->new_deq_ptr),
691 deq_state->new_cycle_state);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700692 queue_set_tr_deq(xhci, slot_id, ep_index, stream_id,
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700693 deq_state->new_deq_seg,
694 deq_state->new_deq_ptr,
695 (u32) deq_state->new_cycle_state);
696 /* Stop the TD queueing code from ringing the doorbell until
697 * this command completes. The HC won't set the dequeue pointer
698 * if the ring is running, and ringing the doorbell starts the
699 * ring running.
700 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700701 ep->ep_state |= SET_DEQ_PENDING;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700702}
703
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700704static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700705 struct xhci_virt_ep *ep)
706{
707 ep->ep_state &= ~EP_HALT_PENDING;
708 /* Can't del_timer_sync in interrupt, so we attempt to cancel. If the
709 * timer is running on another CPU, we don't decrement stop_cmds_pending
710 * (since we didn't successfully stop the watchdog timer).
711 */
712 if (del_timer(&ep->stop_cmd_timer))
713 ep->stop_cmds_pending--;
714}
715
716/* Must be called with xhci->lock held in interrupt context */
717static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
718 struct xhci_td *cur_td, int status, char *adjective)
719{
Sarah Sharp214f76f2010-10-26 11:22:02 -0700720 struct usb_hcd *hcd;
Andiry Xu8e51adc2010-07-22 15:23:31 -0700721 struct urb *urb;
722 struct urb_priv *urb_priv;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700723
Andiry Xu8e51adc2010-07-22 15:23:31 -0700724 urb = cur_td->urb;
725 urb_priv = urb->hcpriv;
726 urb_priv->td_cnt++;
Sarah Sharp214f76f2010-10-26 11:22:02 -0700727 hcd = bus_to_hcd(urb->dev->bus);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700728
Andiry Xu8e51adc2010-07-22 15:23:31 -0700729 /* Only giveback urb when this is the last td in urb */
730 if (urb_priv->td_cnt == urb_priv->length) {
Andiry Xuc41136b2011-03-22 17:08:14 +0800731 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
732 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
733 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
734 if (xhci->quirks & XHCI_AMD_PLL_FIX)
735 usb_amd_quirk_pll_enable();
736 }
737 }
Andiry Xu8e51adc2010-07-22 15:23:31 -0700738 usb_hcd_unlink_urb_from_ep(hcd, urb);
Andiry Xu8e51adc2010-07-22 15:23:31 -0700739
740 spin_unlock(&xhci->lock);
741 usb_hcd_giveback_urb(hcd, urb, status);
742 xhci_urb_free_priv(xhci, urb_priv);
743 spin_lock(&xhci->lock);
Andiry Xu8e51adc2010-07-22 15:23:31 -0700744 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700745}
746
Sarah Sharpae636742009-04-29 19:02:31 -0700747/*
748 * When we get a command completion for a Stop Endpoint Command, we need to
749 * unlink any cancelled TDs from the ring. There are two ways to do that:
750 *
751 * 1. If the HW was in the middle of processing the TD that needs to be
752 * cancelled, then we must move the ring's dequeue pointer past the last TRB
753 * in the TD with a Set Dequeue Pointer Command.
754 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
755 * bit cleared) so that the HW will skip over them.
756 */
757static void handle_stopped_endpoint(struct xhci_hcd *xhci,
Andiry Xube88fe42010-10-14 07:22:57 -0700758 union xhci_trb *trb, struct xhci_event_cmd *event)
Sarah Sharpae636742009-04-29 19:02:31 -0700759{
760 unsigned int slot_id;
761 unsigned int ep_index;
Andiry Xube88fe42010-10-14 07:22:57 -0700762 struct xhci_virt_device *virt_dev;
Sarah Sharpae636742009-04-29 19:02:31 -0700763 struct xhci_ring *ep_ring;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700764 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -0700765 struct list_head *entry;
Randy Dunlap326b4812010-04-19 08:53:50 -0700766 struct xhci_td *cur_td = NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700767 struct xhci_td *last_unlinked_td;
768
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700769 struct xhci_dequeue_state deq_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700770
Andiry Xube88fe42010-10-14 07:22:57 -0700771 if (unlikely(TRB_TO_SUSPEND_PORT(
Matt Evans28ccd292011-03-29 13:40:46 +1100772 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])))) {
Andiry Xube88fe42010-10-14 07:22:57 -0700773 slot_id = TRB_TO_SLOT_ID(
Matt Evans28ccd292011-03-29 13:40:46 +1100774 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3]));
Andiry Xube88fe42010-10-14 07:22:57 -0700775 virt_dev = xhci->devs[slot_id];
776 if (virt_dev)
777 handle_cmd_in_cmd_wait_list(xhci, virt_dev,
778 event);
779 else
780 xhci_warn(xhci, "Stop endpoint command "
781 "completion for disabled slot %u\n",
782 slot_id);
783 return;
784 }
785
Sarah Sharpae636742009-04-29 19:02:31 -0700786 memset(&deq_state, 0, sizeof(deq_state));
Matt Evans28ccd292011-03-29 13:40:46 +1100787 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
788 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700789 ep = &xhci->devs[slot_id]->eps[ep_index];
Sarah Sharpae636742009-04-29 19:02:31 -0700790
Sarah Sharp678539c2009-10-27 10:55:52 -0700791 if (list_empty(&ep->cancelled_td_list)) {
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700792 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharp0714a572011-05-24 11:53:29 -0700793 ep->stopped_td = NULL;
794 ep->stopped_trb = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700795 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700796 return;
Sarah Sharp678539c2009-10-27 10:55:52 -0700797 }
Sarah Sharpae636742009-04-29 19:02:31 -0700798
799 /* Fix up the ep ring first, so HW stops executing cancelled TDs.
800 * We have the xHCI lock, so nothing can modify this list until we drop
801 * it. We're also in the event handler, so we can't get re-interrupted
802 * if another Stop Endpoint command completes
803 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700804 list_for_each(entry, &ep->cancelled_td_list) {
Sarah Sharpae636742009-04-29 19:02:31 -0700805 cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
Sarah Sharp79688ac2011-12-19 16:56:04 -0800806 xhci_dbg(xhci, "Removing canceled TD starting at 0x%llx (dma).\n",
807 (unsigned long long)xhci_trb_virt_to_dma(
808 cur_td->start_seg, cur_td->first_trb));
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700809 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
810 if (!ep_ring) {
811 /* This shouldn't happen unless a driver is mucking
812 * with the stream ID after submission. This will
813 * leave the TD on the hardware ring, and the hardware
814 * will try to execute it, and may access a buffer
815 * that has already been freed. In the best case, the
816 * hardware will execute it, and the event handler will
817 * ignore the completion event for that TD, since it was
818 * removed from the td_list for that endpoint. In
819 * short, don't muck with the stream ID after
820 * submission.
821 */
822 xhci_warn(xhci, "WARN Cancelled URB %p "
823 "has invalid stream ID %u.\n",
824 cur_td->urb,
825 cur_td->urb->stream_id);
826 goto remove_finished_td;
827 }
Sarah Sharpae636742009-04-29 19:02:31 -0700828 /*
829 * If we stopped on the TD we need to cancel, then we have to
830 * move the xHC endpoint ring dequeue pointer past this TD.
831 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700832 if (cur_td == ep->stopped_td)
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700833 xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
834 cur_td->urb->stream_id,
835 cur_td, &deq_state);
Sarah Sharpae636742009-04-29 19:02:31 -0700836 else
Sarah Sharp522989a2011-07-29 12:44:32 -0700837 td_to_noop(xhci, ep_ring, cur_td, false);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700838remove_finished_td:
Sarah Sharpae636742009-04-29 19:02:31 -0700839 /*
840 * The event handler won't see a completion for this TD anymore,
841 * so remove it from the endpoint ring's TD list. Keep it in
842 * the cancelled TD list for URB completion later.
843 */
Sarah Sharp585df1d2011-08-02 15:43:40 -0700844 list_del_init(&cur_td->td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700845 }
846 last_unlinked_td = cur_td;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700847 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharpae636742009-04-29 19:02:31 -0700848
849 /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
850 if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700851 xhci_queue_new_dequeue_state(xhci,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700852 slot_id, ep_index,
853 ep->stopped_td->urb->stream_id,
854 &deq_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700855 xhci_ring_cmd_db(xhci);
Sarah Sharpae636742009-04-29 19:02:31 -0700856 } else {
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700857 /* Otherwise ring the doorbell(s) to restart queued transfers */
858 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700859 }
Sarah Sharp1624ae12010-05-06 13:40:08 -0700860 ep->stopped_td = NULL;
861 ep->stopped_trb = NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700862
863 /*
864 * Drop the lock and complete the URBs in the cancelled TD list.
865 * New TDs to be cancelled might be added to the end of the list before
866 * we can complete all the URBs for the TDs we already unlinked.
867 * So stop when we've completed the URB for the last TD we unlinked.
868 */
869 do {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700870 cur_td = list_entry(ep->cancelled_td_list.next,
Sarah Sharpae636742009-04-29 19:02:31 -0700871 struct xhci_td, cancelled_td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700872 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700873
874 /* Clean up the cancelled URB */
Sarah Sharpae636742009-04-29 19:02:31 -0700875 /* Doesn't matter what we pass for status, since the core will
876 * just overwrite it (because the URB has been unlinked).
877 */
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700878 xhci_giveback_urb_in_irq(xhci, cur_td, 0, "cancelled");
Sarah Sharpae636742009-04-29 19:02:31 -0700879
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700880 /* Stop processing the cancelled list if the watchdog timer is
881 * running.
882 */
883 if (xhci->xhc_state & XHCI_STATE_DYING)
884 return;
Sarah Sharpae636742009-04-29 19:02:31 -0700885 } while (cur_td != last_unlinked_td);
886
887 /* Return to the event handler with xhci->lock re-acquired */
888}
889
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700890/* Watchdog timer function for when a stop endpoint command fails to complete.
891 * In this case, we assume the host controller is broken or dying or dead. The
892 * host may still be completing some other events, so we have to be careful to
893 * let the event ring handler and the URB dequeueing/enqueueing functions know
894 * through xhci->state.
895 *
896 * The timer may also fire if the host takes a very long time to respond to the
897 * command, and the stop endpoint command completion handler cannot delete the
898 * timer before the timer function is called. Another endpoint cancellation may
899 * sneak in before the timer function can grab the lock, and that may queue
900 * another stop endpoint command and add the timer back. So we cannot use a
901 * simple flag to say whether there is a pending stop endpoint command for a
902 * particular endpoint.
903 *
904 * Instead we use a combination of that flag and a counter for the number of
905 * pending stop endpoint commands. If the timer is the tail end of the last
906 * stop endpoint command, and the endpoint's command is still pending, we assume
907 * the host is dying.
908 */
909void xhci_stop_endpoint_command_watchdog(unsigned long arg)
910{
911 struct xhci_hcd *xhci;
912 struct xhci_virt_ep *ep;
913 struct xhci_virt_ep *temp_ep;
914 struct xhci_ring *ring;
915 struct xhci_td *cur_td;
916 int ret, i, j;
Don Zickusf43d6232011-10-20 23:52:14 -0400917 unsigned long flags;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700918
919 ep = (struct xhci_virt_ep *) arg;
920 xhci = ep->xhci;
921
Don Zickusf43d6232011-10-20 23:52:14 -0400922 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700923
924 ep->stop_cmds_pending--;
925 if (xhci->xhc_state & XHCI_STATE_DYING) {
926 xhci_dbg(xhci, "Stop EP timer ran, but another timer marked "
927 "xHCI as DYING, exiting.\n");
Don Zickusf43d6232011-10-20 23:52:14 -0400928 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700929 return;
930 }
931 if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
932 xhci_dbg(xhci, "Stop EP timer ran, but no command pending, "
933 "exiting.\n");
Don Zickusf43d6232011-10-20 23:52:14 -0400934 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700935 return;
936 }
937
938 xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
939 xhci_warn(xhci, "Assuming host is dying, halting host.\n");
940 /* Oops, HC is dead or dying or at least not responding to the stop
941 * endpoint command.
942 */
943 xhci->xhc_state |= XHCI_STATE_DYING;
944 /* Disable interrupts from the host controller and start halting it */
945 xhci_quiesce(xhci);
Don Zickusf43d6232011-10-20 23:52:14 -0400946 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700947
948 ret = xhci_halt(xhci);
949
Don Zickusf43d6232011-10-20 23:52:14 -0400950 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700951 if (ret < 0) {
952 /* This is bad; the host is not responding to commands and it's
953 * not allowing itself to be halted. At least interrupts are
Sarah Sharpac04e6f2011-03-11 08:47:33 -0800954 * disabled. If we call usb_hc_died(), it will attempt to
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700955 * disconnect all device drivers under this host. Those
956 * disconnect() methods will wait for all URBs to be unlinked,
957 * so we must complete them.
958 */
959 xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
960 xhci_warn(xhci, "Completing active URBs anyway.\n");
961 /* We could turn all TDs on the rings to no-ops. This won't
962 * help if the host has cached part of the ring, and is slow if
963 * we want to preserve the cycle bit. Skip it and hope the host
964 * doesn't touch the memory.
965 */
966 }
967 for (i = 0; i < MAX_HC_SLOTS; i++) {
968 if (!xhci->devs[i])
969 continue;
970 for (j = 0; j < 31; j++) {
971 temp_ep = &xhci->devs[i]->eps[j];
972 ring = temp_ep->ring;
973 if (!ring)
974 continue;
975 xhci_dbg(xhci, "Killing URBs for slot ID %u, "
976 "ep index %u\n", i, j);
977 while (!list_empty(&ring->td_list)) {
978 cur_td = list_first_entry(&ring->td_list,
979 struct xhci_td,
980 td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700981 list_del_init(&cur_td->td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700982 if (!list_empty(&cur_td->cancelled_td_list))
Sarah Sharp585df1d2011-08-02 15:43:40 -0700983 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700984 xhci_giveback_urb_in_irq(xhci, cur_td,
985 -ESHUTDOWN, "killed");
986 }
987 while (!list_empty(&temp_ep->cancelled_td_list)) {
988 cur_td = list_first_entry(
989 &temp_ep->cancelled_td_list,
990 struct xhci_td,
991 cancelled_td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700992 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700993 xhci_giveback_urb_in_irq(xhci, cur_td,
994 -ESHUTDOWN, "killed");
995 }
996 }
997 }
Don Zickusf43d6232011-10-20 23:52:14 -0400998 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700999 xhci_dbg(xhci, "Calling usb_hc_died()\n");
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001000 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001001 xhci_dbg(xhci, "xHCI host controller is dead.\n");
1002}
1003
Andiry Xub008df62012-03-05 17:49:34 +08001004
1005static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
1006 struct xhci_virt_device *dev,
1007 struct xhci_ring *ep_ring,
1008 unsigned int ep_index)
1009{
1010 union xhci_trb *dequeue_temp;
1011 int num_trbs_free_temp;
1012 bool revert = false;
1013
1014 num_trbs_free_temp = ep_ring->num_trbs_free;
1015 dequeue_temp = ep_ring->dequeue;
1016
Sarah Sharpb62d32b2012-06-21 16:28:30 -07001017 /* If we get two back-to-back stalls, and the first stalled transfer
1018 * ends just before a link TRB, the dequeue pointer will be left on
1019 * the link TRB by the code in the while loop. So we have to update
1020 * the dequeue pointer one segment further, or we'll jump off
1021 * the segment into la-la-land.
1022 */
1023 if (last_trb(xhci, ep_ring, ep_ring->deq_seg, ep_ring->dequeue)) {
1024 ep_ring->deq_seg = ep_ring->deq_seg->next;
1025 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1026 }
1027
Andiry Xub008df62012-03-05 17:49:34 +08001028 while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
1029 /* We have more usable TRBs */
1030 ep_ring->num_trbs_free++;
1031 ep_ring->dequeue++;
1032 if (last_trb(xhci, ep_ring, ep_ring->deq_seg,
1033 ep_ring->dequeue)) {
1034 if (ep_ring->dequeue ==
1035 dev->eps[ep_index].queued_deq_ptr)
1036 break;
1037 ep_ring->deq_seg = ep_ring->deq_seg->next;
1038 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1039 }
1040 if (ep_ring->dequeue == dequeue_temp) {
1041 revert = true;
1042 break;
1043 }
1044 }
1045
1046 if (revert) {
1047 xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
1048 ep_ring->num_trbs_free = num_trbs_free_temp;
1049 }
1050}
1051
Sarah Sharpae636742009-04-29 19:02:31 -07001052/*
1053 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
1054 * we need to clear the set deq pending flag in the endpoint ring state, so that
1055 * the TD queueing code can ring the doorbell again. We also need to ring the
1056 * endpoint doorbell to restart the ring, but only if there aren't more
1057 * cancellations pending.
1058 */
1059static void handle_set_deq_completion(struct xhci_hcd *xhci,
1060 struct xhci_event_cmd *event,
1061 union xhci_trb *trb)
1062{
1063 unsigned int slot_id;
1064 unsigned int ep_index;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001065 unsigned int stream_id;
Sarah Sharpae636742009-04-29 19:02:31 -07001066 struct xhci_ring *ep_ring;
1067 struct xhci_virt_device *dev;
John Yound115b042009-07-27 12:05:15 -07001068 struct xhci_ep_ctx *ep_ctx;
1069 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpae636742009-04-29 19:02:31 -07001070
Matt Evans28ccd292011-03-29 13:40:46 +11001071 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
1072 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1073 stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
Sarah Sharpae636742009-04-29 19:02:31 -07001074 dev = xhci->devs[slot_id];
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001075
1076 ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
1077 if (!ep_ring) {
1078 xhci_warn(xhci, "WARN Set TR deq ptr command for "
1079 "freed stream ID %u\n",
1080 stream_id);
1081 /* XXX: Harmless??? */
1082 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
1083 return;
1084 }
1085
John Yound115b042009-07-27 12:05:15 -07001086 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
1087 slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
Sarah Sharpae636742009-04-29 19:02:31 -07001088
Matt Evans28ccd292011-03-29 13:40:46 +11001089 if (GET_COMP_CODE(le32_to_cpu(event->status)) != COMP_SUCCESS) {
Sarah Sharpae636742009-04-29 19:02:31 -07001090 unsigned int ep_state;
1091 unsigned int slot_state;
1092
Matt Evans28ccd292011-03-29 13:40:46 +11001093 switch (GET_COMP_CODE(le32_to_cpu(event->status))) {
Sarah Sharpae636742009-04-29 19:02:31 -07001094 case COMP_TRB_ERR:
1095 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because "
1096 "of stream ID configuration\n");
1097 break;
1098 case COMP_CTX_STATE:
1099 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due "
1100 "to incorrect slot or ep state.\n");
Matt Evans28ccd292011-03-29 13:40:46 +11001101 ep_state = le32_to_cpu(ep_ctx->ep_info);
Sarah Sharpae636742009-04-29 19:02:31 -07001102 ep_state &= EP_STATE_MASK;
Matt Evans28ccd292011-03-29 13:40:46 +11001103 slot_state = le32_to_cpu(slot_ctx->dev_state);
Sarah Sharpae636742009-04-29 19:02:31 -07001104 slot_state = GET_SLOT_STATE(slot_state);
1105 xhci_dbg(xhci, "Slot state = %u, EP state = %u\n",
1106 slot_state, ep_state);
1107 break;
1108 case COMP_EBADSLT:
1109 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because "
1110 "slot %u was not enabled.\n", slot_id);
1111 break;
1112 default:
1113 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown "
1114 "completion code of %u.\n",
Matt Evans28ccd292011-03-29 13:40:46 +11001115 GET_COMP_CODE(le32_to_cpu(event->status)));
Sarah Sharpae636742009-04-29 19:02:31 -07001116 break;
1117 }
1118 /* OK what do we do now? The endpoint state is hosed, and we
1119 * should never get to this point if the synchronization between
1120 * queueing, and endpoint state are correct. This might happen
1121 * if the device gets disconnected after we've finished
1122 * cancelling URBs, which might not be an error...
1123 */
1124 } else {
Sarah Sharp8e595a52009-07-27 12:03:31 -07001125 xhci_dbg(xhci, "Successful Set TR Deq Ptr cmd, deq = @%08llx\n",
Matt Evans28ccd292011-03-29 13:40:46 +11001126 le64_to_cpu(ep_ctx->deq));
Sarah Sharpbf161e82011-02-23 15:46:42 -08001127 if (xhci_trb_virt_to_dma(dev->eps[ep_index].queued_deq_seg,
Matt Evans28ccd292011-03-29 13:40:46 +11001128 dev->eps[ep_index].queued_deq_ptr) ==
1129 (le64_to_cpu(ep_ctx->deq) & ~(EP_CTX_CYCLE_MASK))) {
Sarah Sharpbf161e82011-02-23 15:46:42 -08001130 /* Update the ring's dequeue segment and dequeue pointer
1131 * to reflect the new position.
1132 */
Andiry Xub008df62012-03-05 17:49:34 +08001133 update_ring_for_set_deq_completion(xhci, dev,
1134 ep_ring, ep_index);
Sarah Sharpbf161e82011-02-23 15:46:42 -08001135 } else {
1136 xhci_warn(xhci, "Mismatch between completed Set TR Deq "
1137 "Ptr command & xHCI internal state.\n");
1138 xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
1139 dev->eps[ep_index].queued_deq_seg,
1140 dev->eps[ep_index].queued_deq_ptr);
1141 }
Sarah Sharpae636742009-04-29 19:02:31 -07001142 }
1143
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001144 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
Sarah Sharpbf161e82011-02-23 15:46:42 -08001145 dev->eps[ep_index].queued_deq_seg = NULL;
1146 dev->eps[ep_index].queued_deq_ptr = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001147 /* Restart any rings with pending URBs */
1148 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -07001149}
1150
Sarah Sharpa1587d92009-07-27 12:03:15 -07001151static void handle_reset_ep_completion(struct xhci_hcd *xhci,
1152 struct xhci_event_cmd *event,
1153 union xhci_trb *trb)
1154{
1155 int slot_id;
1156 unsigned int ep_index;
1157
Matt Evans28ccd292011-03-29 13:40:46 +11001158 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
1159 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharpa1587d92009-07-27 12:03:15 -07001160 /* This command will only fail if the endpoint wasn't halted,
1161 * but we don't care.
1162 */
1163 xhci_dbg(xhci, "Ignoring reset ep completion code of %u\n",
Matt Evansf5960b62011-06-01 10:22:55 +10001164 GET_COMP_CODE(le32_to_cpu(event->status)));
Sarah Sharpa1587d92009-07-27 12:03:15 -07001165
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001166 /* HW with the reset endpoint quirk needs to have a configure endpoint
1167 * command complete before the endpoint can be used. Queue that here
1168 * because the HW can't handle two commands being queued in a row.
1169 */
1170 if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
1171 xhci_dbg(xhci, "Queueing configure endpoint command\n");
1172 xhci_queue_configure_endpoint(xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001173 xhci->devs[slot_id]->in_ctx->dma, slot_id,
1174 false);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001175 xhci_ring_cmd_db(xhci);
1176 } else {
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001177 /* Clear our internal halted state and restart the ring(s) */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001178 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001179 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001180 }
Sarah Sharpa1587d92009-07-27 12:03:15 -07001181}
Sarah Sharpae636742009-04-29 19:02:31 -07001182
Elric Fuc4f132c2012-06-27 16:55:43 +08001183/* Complete the command and detele it from the devcie's command queue.
1184 */
1185static void xhci_complete_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
1186 struct xhci_command *command, u32 status)
1187{
1188 command->status = status;
1189 list_del(&command->cmd_list);
1190 if (command->completion)
1191 complete(command->completion);
1192 else
1193 xhci_free_command(xhci, command);
1194}
1195
1196
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001197/* Check to see if a command in the device's command queue matches this one.
1198 * Signal the completion or free the command, and return 1. Return 0 if the
1199 * completed command isn't at the head of the command list.
1200 */
1201static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
1202 struct xhci_virt_device *virt_dev,
1203 struct xhci_event_cmd *event)
1204{
1205 struct xhci_command *command;
1206
1207 if (list_empty(&virt_dev->cmd_list))
1208 return 0;
1209
1210 command = list_entry(virt_dev->cmd_list.next,
1211 struct xhci_command, cmd_list);
1212 if (xhci->cmd_ring->dequeue != command->command_trb)
1213 return 0;
1214
Elric Fuc4f132c2012-06-27 16:55:43 +08001215 xhci_complete_cmd_in_cmd_wait_list(xhci, command,
1216 GET_COMP_CODE(le32_to_cpu(event->status)));
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001217 return 1;
1218}
1219
Elric Fuc4f132c2012-06-27 16:55:43 +08001220/*
1221 * Finding the command trb need to be cancelled and modifying it to
1222 * NO OP command. And if the command is in device's command wait
1223 * list, finishing and freeing it.
1224 *
1225 * If we can't find the command trb, we think it had already been
1226 * executed.
1227 */
1228static void xhci_cmd_to_noop(struct xhci_hcd *xhci, struct xhci_cd *cur_cd)
1229{
1230 struct xhci_segment *cur_seg;
1231 union xhci_trb *cmd_trb;
1232 u32 cycle_state;
1233
1234 if (xhci->cmd_ring->dequeue == xhci->cmd_ring->enqueue)
1235 return;
1236
1237 /* find the current segment of command ring */
1238 cur_seg = find_trb_seg(xhci->cmd_ring->first_seg,
1239 xhci->cmd_ring->dequeue, &cycle_state);
1240
Sarah Sharp325c6bf2012-10-16 13:17:43 -07001241 if (!cur_seg) {
1242 xhci_warn(xhci, "Command ring mismatch, dequeue = %p %llx (dma)\n",
1243 xhci->cmd_ring->dequeue,
1244 (unsigned long long)
1245 xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
1246 xhci->cmd_ring->dequeue));
1247 xhci_debug_ring(xhci, xhci->cmd_ring);
1248 xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
1249 return;
1250 }
1251
Elric Fuc4f132c2012-06-27 16:55:43 +08001252 /* find the command trb matched by cd from command ring */
1253 for (cmd_trb = xhci->cmd_ring->dequeue;
1254 cmd_trb != xhci->cmd_ring->enqueue;
1255 next_trb(xhci, xhci->cmd_ring, &cur_seg, &cmd_trb)) {
1256 /* If the trb is link trb, continue */
1257 if (TRB_TYPE_LINK_LE32(cmd_trb->generic.field[3]))
1258 continue;
1259
1260 if (cur_cd->cmd_trb == cmd_trb) {
1261
1262 /* If the command in device's command list, we should
1263 * finish it and free the command structure.
1264 */
1265 if (cur_cd->command)
1266 xhci_complete_cmd_in_cmd_wait_list(xhci,
1267 cur_cd->command, COMP_CMD_STOP);
1268
1269 /* get cycle state from the origin command trb */
1270 cycle_state = le32_to_cpu(cmd_trb->generic.field[3])
1271 & TRB_CYCLE;
1272
1273 /* modify the command trb to NO OP command */
1274 cmd_trb->generic.field[0] = 0;
1275 cmd_trb->generic.field[1] = 0;
1276 cmd_trb->generic.field[2] = 0;
1277 cmd_trb->generic.field[3] = cpu_to_le32(
1278 TRB_TYPE(TRB_CMD_NOOP) | cycle_state);
1279 break;
1280 }
1281 }
1282}
1283
1284static void xhci_cancel_cmd_in_cd_list(struct xhci_hcd *xhci)
1285{
1286 struct xhci_cd *cur_cd, *next_cd;
1287
1288 if (list_empty(&xhci->cancel_cmd_list))
1289 return;
1290
1291 list_for_each_entry_safe(cur_cd, next_cd,
1292 &xhci->cancel_cmd_list, cancel_cmd_list) {
1293 xhci_cmd_to_noop(xhci, cur_cd);
1294 list_del(&cur_cd->cancel_cmd_list);
1295 kfree(cur_cd);
1296 }
1297}
1298
1299/*
1300 * traversing the cancel_cmd_list. If the command descriptor according
1301 * to cmd_trb is found, the function free it and return 1, otherwise
1302 * return 0.
1303 */
1304static int xhci_search_cmd_trb_in_cd_list(struct xhci_hcd *xhci,
1305 union xhci_trb *cmd_trb)
1306{
1307 struct xhci_cd *cur_cd, *next_cd;
1308
1309 if (list_empty(&xhci->cancel_cmd_list))
1310 return 0;
1311
1312 list_for_each_entry_safe(cur_cd, next_cd,
1313 &xhci->cancel_cmd_list, cancel_cmd_list) {
1314 if (cur_cd->cmd_trb == cmd_trb) {
1315 if (cur_cd->command)
1316 xhci_complete_cmd_in_cmd_wait_list(xhci,
1317 cur_cd->command, COMP_CMD_STOP);
1318 list_del(&cur_cd->cancel_cmd_list);
1319 kfree(cur_cd);
1320 return 1;
1321 }
1322 }
1323
1324 return 0;
1325}
1326
1327/*
1328 * If the cmd_trb_comp_code is COMP_CMD_ABORT, we just check whether the
1329 * trb pointed by the command ring dequeue pointer is the trb we want to
1330 * cancel or not. And if the cmd_trb_comp_code is COMP_CMD_STOP, we will
1331 * traverse the cancel_cmd_list to trun the all of the commands according
1332 * to command descriptor to NO-OP trb.
1333 */
1334static int handle_stopped_cmd_ring(struct xhci_hcd *xhci,
1335 int cmd_trb_comp_code)
1336{
1337 int cur_trb_is_good = 0;
1338
1339 /* Searching the cmd trb pointed by the command ring dequeue
1340 * pointer in command descriptor list. If it is found, free it.
1341 */
1342 cur_trb_is_good = xhci_search_cmd_trb_in_cd_list(xhci,
1343 xhci->cmd_ring->dequeue);
1344
1345 if (cmd_trb_comp_code == COMP_CMD_ABORT)
1346 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
1347 else if (cmd_trb_comp_code == COMP_CMD_STOP) {
1348 /* traversing the cancel_cmd_list and canceling
1349 * the command according to command descriptor
1350 */
1351 xhci_cancel_cmd_in_cd_list(xhci);
1352
1353 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
1354 /*
1355 * ring command ring doorbell again to restart the
1356 * command ring
1357 */
1358 if (xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue)
1359 xhci_ring_cmd_db(xhci);
1360 }
1361 return cur_trb_is_good;
1362}
1363
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001364static void handle_cmd_completion(struct xhci_hcd *xhci,
1365 struct xhci_event_cmd *event)
1366{
Matt Evans28ccd292011-03-29 13:40:46 +11001367 int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001368 u64 cmd_dma;
1369 dma_addr_t cmd_dequeue_dma;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001370 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp913a8a32009-09-04 10:53:13 -07001371 struct xhci_virt_device *virt_dev;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001372 unsigned int ep_index;
1373 struct xhci_ring *ep_ring;
1374 unsigned int ep_state;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001375
Matt Evans28ccd292011-03-29 13:40:46 +11001376 cmd_dma = le64_to_cpu(event->cmd_trb);
Sarah Sharp23e3be12009-04-29 19:05:20 -07001377 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001378 xhci->cmd_ring->dequeue);
1379 /* Is the command ring deq ptr out of sync with the deq seg ptr? */
1380 if (cmd_dequeue_dma == 0) {
1381 xhci->error_bitmask |= 1 << 4;
1382 return;
1383 }
1384 /* Does the DMA address match our internal dequeue pointer address? */
1385 if (cmd_dma != (u64) cmd_dequeue_dma) {
1386 xhci->error_bitmask |= 1 << 5;
1387 return;
1388 }
Elric Fuc4f132c2012-06-27 16:55:43 +08001389
1390 if ((GET_COMP_CODE(le32_to_cpu(event->status)) == COMP_CMD_ABORT) ||
1391 (GET_COMP_CODE(le32_to_cpu(event->status)) == COMP_CMD_STOP)) {
1392 /* If the return value is 0, we think the trb pointed by
1393 * command ring dequeue pointer is a good trb. The good
1394 * trb means we don't want to cancel the trb, but it have
1395 * been stopped by host. So we should handle it normally.
1396 * Otherwise, driver should invoke inc_deq() and return.
1397 */
1398 if (handle_stopped_cmd_ring(xhci,
1399 GET_COMP_CODE(le32_to_cpu(event->status)))) {
1400 inc_deq(xhci, xhci->cmd_ring);
1401 return;
1402 }
1403 }
1404
Matt Evans28ccd292011-03-29 13:40:46 +11001405 switch (le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])
1406 & TRB_TYPE_BITMASK) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001407 case TRB_TYPE(TRB_ENABLE_SLOT):
Matt Evans28ccd292011-03-29 13:40:46 +11001408 if (GET_COMP_CODE(le32_to_cpu(event->status)) == COMP_SUCCESS)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001409 xhci->slot_id = slot_id;
1410 else
1411 xhci->slot_id = 0;
1412 complete(&xhci->addr_dev);
1413 break;
1414 case TRB_TYPE(TRB_DISABLE_SLOT):
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001415 if (xhci->devs[slot_id]) {
1416 if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1417 /* Delete default control endpoint resources */
1418 xhci_free_device_endpoint_resources(xhci,
1419 xhci->devs[slot_id], true);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001420 xhci_free_virt_device(xhci, slot_id);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001421 }
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001422 break;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001423 case TRB_TYPE(TRB_CONFIG_EP):
Sarah Sharp913a8a32009-09-04 10:53:13 -07001424 virt_dev = xhci->devs[slot_id];
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001425 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
Sarah Sharp913a8a32009-09-04 10:53:13 -07001426 break;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001427 /*
1428 * Configure endpoint commands can come from the USB core
1429 * configuration or alt setting changes, or because the HW
1430 * needed an extra configure endpoint command after a reset
Sarah Sharp8df75f42010-04-02 15:34:16 -07001431 * endpoint command or streams were being configured.
1432 * If the command was for a halted endpoint, the xHCI driver
1433 * is not waiting on the configure endpoint command.
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001434 */
1435 ctrl_ctx = xhci_get_input_control_ctx(xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001436 virt_dev->in_ctx);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001437 /* Input ctx add_flags are the endpoint index plus one */
Matt Evans28ccd292011-03-29 13:40:46 +11001438 ep_index = xhci_last_valid_endpoint(le32_to_cpu(ctrl_ctx->add_flags)) - 1;
Sarah Sharp06df5722009-12-03 09:44:31 -08001439 /* A usb_set_interface() call directly after clearing a halted
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001440 * condition may race on this quirky hardware. Not worth
1441 * worrying about, since this is prototype hardware. Not sure
1442 * if this will work for streams, but streams support was
1443 * untested on this prototype.
Sarah Sharp06df5722009-12-03 09:44:31 -08001444 */
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001445 if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
Sarah Sharp06df5722009-12-03 09:44:31 -08001446 ep_index != (unsigned int) -1 &&
Matt Evans28ccd292011-03-29 13:40:46 +11001447 le32_to_cpu(ctrl_ctx->add_flags) - SLOT_FLAG ==
1448 le32_to_cpu(ctrl_ctx->drop_flags)) {
Sarah Sharp06df5722009-12-03 09:44:31 -08001449 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
1450 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
1451 if (!(ep_state & EP_HALTED))
1452 goto bandwidth_change;
1453 xhci_dbg(xhci, "Completed config ep cmd - "
1454 "last ep index = %d, state = %d\n",
1455 ep_index, ep_state);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001456 /* Clear internal halted state and restart ring(s) */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001457 xhci->devs[slot_id]->eps[ep_index].ep_state &=
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001458 ~EP_HALTED;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001459 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharp06df5722009-12-03 09:44:31 -08001460 break;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001461 }
Sarah Sharp06df5722009-12-03 09:44:31 -08001462bandwidth_change:
1463 xhci_dbg(xhci, "Completed config ep cmd\n");
1464 xhci->devs[slot_id]->cmd_status =
Matt Evans28ccd292011-03-29 13:40:46 +11001465 GET_COMP_CODE(le32_to_cpu(event->status));
Sarah Sharp06df5722009-12-03 09:44:31 -08001466 complete(&xhci->devs[slot_id]->cmd_completion);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001467 break;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001468 case TRB_TYPE(TRB_EVAL_CONTEXT):
Sarah Sharpac1c1b72009-09-04 10:53:20 -07001469 virt_dev = xhci->devs[slot_id];
1470 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
1471 break;
Matt Evans28ccd292011-03-29 13:40:46 +11001472 xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(le32_to_cpu(event->status));
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001473 complete(&xhci->devs[slot_id]->cmd_completion);
1474 break;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001475 case TRB_TYPE(TRB_ADDR_DEV):
Matt Evans28ccd292011-03-29 13:40:46 +11001476 xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(le32_to_cpu(event->status));
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001477 complete(&xhci->addr_dev);
1478 break;
Sarah Sharpae636742009-04-29 19:02:31 -07001479 case TRB_TYPE(TRB_STOP_RING):
Andiry Xube88fe42010-10-14 07:22:57 -07001480 handle_stopped_endpoint(xhci, xhci->cmd_ring->dequeue, event);
Sarah Sharpae636742009-04-29 19:02:31 -07001481 break;
1482 case TRB_TYPE(TRB_SET_DEQ):
1483 handle_set_deq_completion(xhci, event, xhci->cmd_ring->dequeue);
1484 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001485 case TRB_TYPE(TRB_CMD_NOOP):
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001486 break;
Sarah Sharpa1587d92009-07-27 12:03:15 -07001487 case TRB_TYPE(TRB_RESET_EP):
1488 handle_reset_ep_completion(xhci, event, xhci->cmd_ring->dequeue);
1489 break;
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001490 case TRB_TYPE(TRB_RESET_DEV):
1491 xhci_dbg(xhci, "Completed reset device command.\n");
1492 slot_id = TRB_TO_SLOT_ID(
Matt Evans28ccd292011-03-29 13:40:46 +11001493 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3]));
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001494 virt_dev = xhci->devs[slot_id];
1495 if (virt_dev)
1496 handle_cmd_in_cmd_wait_list(xhci, virt_dev, event);
1497 else
1498 xhci_warn(xhci, "Reset device command completion "
1499 "for disabled slot %u\n", slot_id);
1500 break;
Sarah Sharp02386342010-05-24 13:25:28 -07001501 case TRB_TYPE(TRB_NEC_GET_FW):
1502 if (!(xhci->quirks & XHCI_NEC_HOST)) {
1503 xhci->error_bitmask |= 1 << 6;
1504 break;
1505 }
1506 xhci_dbg(xhci, "NEC firmware version %2x.%02x\n",
Matt Evans28ccd292011-03-29 13:40:46 +11001507 NEC_FW_MAJOR(le32_to_cpu(event->status)),
1508 NEC_FW_MINOR(le32_to_cpu(event->status)));
Sarah Sharp02386342010-05-24 13:25:28 -07001509 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001510 default:
1511 /* Skip over unknown commands on the event ring */
1512 xhci->error_bitmask |= 1 << 6;
1513 break;
1514 }
Andiry Xu3b72fca2012-03-05 17:49:32 +08001515 inc_deq(xhci, xhci->cmd_ring);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001516}
1517
Sarah Sharp02386342010-05-24 13:25:28 -07001518static void handle_vendor_event(struct xhci_hcd *xhci,
1519 union xhci_trb *event)
1520{
1521 u32 trb_type;
1522
Matt Evans28ccd292011-03-29 13:40:46 +11001523 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
Sarah Sharp02386342010-05-24 13:25:28 -07001524 xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1525 if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1526 handle_cmd_completion(xhci, &event->event_cmd);
1527}
1528
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001529/* @port_id: the one-based port ID from the hardware (indexed from array of all
1530 * port registers -- USB 3.0 and USB 2.0).
1531 *
1532 * Returns a zero-based port number, which is suitable for indexing into each of
1533 * the split roothubs' port arrays and bus state arrays.
Sarah Sharpd0cd5d42011-11-14 17:51:39 -08001534 * Add one to it in order to call xhci_find_slot_id_by_port.
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001535 */
1536static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
1537 struct xhci_hcd *xhci, u32 port_id)
1538{
1539 unsigned int i;
1540 unsigned int num_similar_speed_ports = 0;
1541
1542 /* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
1543 * and usb2_ports are 0-based indexes. Count the number of similar
1544 * speed ports, up to 1 port before this port.
1545 */
1546 for (i = 0; i < (port_id - 1); i++) {
1547 u8 port_speed = xhci->port_array[i];
1548
1549 /*
1550 * Skip ports that don't have known speeds, or have duplicate
1551 * Extended Capabilities port speed entries.
1552 */
Dan Carpenter22e04872011-03-17 22:39:49 +03001553 if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001554 continue;
1555
1556 /*
1557 * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and
1558 * 1.1 ports are under the USB 2.0 hub. If the port speed
1559 * matches the device speed, it's a similar speed port.
1560 */
1561 if ((port_speed == 0x03) == (hcd->speed == HCD_USB3))
1562 num_similar_speed_ports++;
1563 }
1564 return num_similar_speed_ports;
1565}
1566
Sarah Sharp623bef92011-11-11 14:57:33 -08001567static void handle_device_notification(struct xhci_hcd *xhci,
1568 union xhci_trb *event)
1569{
1570 u32 slot_id;
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001571 struct usb_device *udev;
Sarah Sharp623bef92011-11-11 14:57:33 -08001572
1573 slot_id = TRB_TO_SLOT_ID(event->generic.field[3]);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001574 if (!xhci->devs[slot_id]) {
Sarah Sharp623bef92011-11-11 14:57:33 -08001575 xhci_warn(xhci, "Device Notification event for "
1576 "unused slot %u\n", slot_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001577 return;
1578 }
1579
1580 xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
1581 slot_id);
1582 udev = xhci->devs[slot_id]->udev;
1583 if (udev && udev->parent)
1584 usb_wakeup_notification(udev->parent, udev->portnum);
Sarah Sharp623bef92011-11-11 14:57:33 -08001585}
1586
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001587static void handle_port_status(struct xhci_hcd *xhci,
1588 union xhci_trb *event)
1589{
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001590 struct usb_hcd *hcd;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001591 u32 port_id;
Andiry Xu56192532010-10-14 07:23:00 -07001592 u32 temp, temp1;
Sarah Sharp518e8482010-12-15 11:56:29 -08001593 int max_ports;
Andiry Xu56192532010-10-14 07:23:00 -07001594 int slot_id;
Sarah Sharp5308a912010-12-01 11:34:59 -08001595 unsigned int faked_port_index;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001596 u8 major_revision;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001597 struct xhci_bus_state *bus_state;
Matt Evans28ccd292011-03-29 13:40:46 +11001598 __le32 __iomem **port_array;
Sarah Sharp386139d2011-03-24 08:02:58 -07001599 bool bogus_port_status = false;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001600
1601 /* Port status change events always have a successful completion code */
Matt Evans28ccd292011-03-29 13:40:46 +11001602 if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) {
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001603 xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
1604 xhci->error_bitmask |= 1 << 8;
1605 }
Matt Evans28ccd292011-03-29 13:40:46 +11001606 port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001607 xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
1608
Sarah Sharp518e8482010-12-15 11:56:29 -08001609 max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1610 if ((port_id <= 0) || (port_id > max_ports)) {
Andiry Xu56192532010-10-14 07:23:00 -07001611 xhci_warn(xhci, "Invalid port id %d\n", port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001612 bogus_port_status = true;
Andiry Xu56192532010-10-14 07:23:00 -07001613 goto cleanup;
1614 }
1615
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001616 /* Figure out which usb_hcd this port is attached to:
1617 * is it a USB 3.0 port or a USB 2.0/1.1 port?
1618 */
1619 major_revision = xhci->port_array[port_id - 1];
1620 if (major_revision == 0) {
1621 xhci_warn(xhci, "Event for port %u not in "
1622 "Extended Capabilities, ignoring.\n",
1623 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001624 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001625 goto cleanup;
1626 }
Dan Carpenter22e04872011-03-17 22:39:49 +03001627 if (major_revision == DUPLICATE_ENTRY) {
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001628 xhci_warn(xhci, "Event for port %u duplicated in"
1629 "Extended Capabilities, ignoring.\n",
1630 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001631 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001632 goto cleanup;
Sarah Sharp5308a912010-12-01 11:34:59 -08001633 }
1634
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001635 /*
1636 * Hardware port IDs reported by a Port Status Change Event include USB
1637 * 3.0 and USB 2.0 ports. We want to check if the port has reported a
1638 * resume event, but we first need to translate the hardware port ID
1639 * into the index into the ports on the correct split roothub, and the
1640 * correct bus_state structure.
1641 */
1642 /* Find the right roothub. */
1643 hcd = xhci_to_hcd(xhci);
1644 if ((major_revision == 0x03) != (hcd->speed == HCD_USB3))
1645 hcd = xhci->shared_hcd;
1646 bus_state = &xhci->bus_state[hcd_index(hcd)];
1647 if (hcd->speed == HCD_USB3)
1648 port_array = xhci->usb3_ports;
1649 else
1650 port_array = xhci->usb2_ports;
1651 /* Find the faked port hub number */
1652 faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
1653 port_id);
1654
Sarah Sharp5308a912010-12-01 11:34:59 -08001655 temp = xhci_readl(xhci, port_array[faked_port_index]);
Sarah Sharp7111ebc2010-12-14 13:24:55 -08001656 if (hcd->state == HC_STATE_SUSPENDED) {
Andiry Xu56192532010-10-14 07:23:00 -07001657 xhci_dbg(xhci, "resume root hub\n");
1658 usb_hcd_resume_root_hub(hcd);
1659 }
1660
1661 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
1662 xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1663
1664 temp1 = xhci_readl(xhci, &xhci->op_regs->command);
1665 if (!(temp1 & CMD_RUN)) {
1666 xhci_warn(xhci, "xHC is not running.\n");
1667 goto cleanup;
1668 }
1669
1670 if (DEV_SUPERSPEED(temp)) {
Sarah Sharpd93814c2012-01-24 16:39:02 -08001671 xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001672 /* Set a flag to say the port signaled remote wakeup,
1673 * so we can tell the difference between the end of
1674 * device and host initiated resume.
1675 */
1676 bus_state->port_remote_wakeup |= 1 << faked_port_index;
Sarah Sharpd93814c2012-01-24 16:39:02 -08001677 xhci_test_and_clear_bit(xhci, port_array,
1678 faked_port_index, PORT_PLC);
Andiry Xuc9682df2011-09-23 14:19:48 -07001679 xhci_set_link_state(xhci, port_array, faked_port_index,
1680 XDEV_U0);
Sarah Sharpd93814c2012-01-24 16:39:02 -08001681 /* Need to wait until the next link state change
1682 * indicates the device is actually in U0.
1683 */
1684 bogus_port_status = true;
1685 goto cleanup;
Andiry Xu56192532010-10-14 07:23:00 -07001686 } else {
1687 xhci_dbg(xhci, "resume HS port %d\n", port_id);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001688 bus_state->resume_done[faked_port_index] = jiffies +
Andiry Xu56192532010-10-14 07:23:00 -07001689 msecs_to_jiffies(20);
Andiry Xu296b8ce2012-04-14 02:54:30 +08001690 set_bit(faked_port_index, &bus_state->resuming_ports);
Andiry Xu56192532010-10-14 07:23:00 -07001691 mod_timer(&hcd->rh_timer,
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001692 bus_state->resume_done[faked_port_index]);
Andiry Xu56192532010-10-14 07:23:00 -07001693 /* Do the rest in GetPortStatus */
1694 }
1695 }
1696
Sarah Sharpd93814c2012-01-24 16:39:02 -08001697 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_U0 &&
1698 DEV_SUPERSPEED(temp)) {
1699 xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001700 /* We've just brought the device into U0 through either the
1701 * Resume state after a device remote wakeup, or through the
1702 * U3Exit state after a host-initiated resume. If it's a device
1703 * initiated remote wake, don't pass up the link state change,
1704 * so the roothub behavior is consistent with external
1705 * USB 3.0 hub behavior.
1706 */
Sarah Sharpd93814c2012-01-24 16:39:02 -08001707 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1708 faked_port_index + 1);
1709 if (slot_id && xhci->devs[slot_id])
1710 xhci_ring_device(xhci, slot_id);
Nickolai Zeldovich5c59de02013-01-07 22:39:31 -05001711 if (bus_state->port_remote_wakeup & (1 << faked_port_index)) {
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001712 bus_state->port_remote_wakeup &=
1713 ~(1 << faked_port_index);
1714 xhci_test_and_clear_bit(xhci, port_array,
1715 faked_port_index, PORT_PLC);
1716 usb_wakeup_notification(hcd->self.root_hub,
1717 faked_port_index + 1);
1718 bogus_port_status = true;
1719 goto cleanup;
1720 }
Sarah Sharpd93814c2012-01-24 16:39:02 -08001721 }
1722
Andiry Xu6fd45622011-09-23 14:19:50 -07001723 if (hcd->speed != HCD_USB3)
1724 xhci_test_and_clear_bit(xhci, port_array, faked_port_index,
1725 PORT_PLC);
1726
Andiry Xu56192532010-10-14 07:23:00 -07001727cleanup:
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001728 /* Update event ring dequeue pointer before dropping the lock */
Andiry Xu3b72fca2012-03-05 17:49:32 +08001729 inc_deq(xhci, xhci->event_ring);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001730
Sarah Sharp386139d2011-03-24 08:02:58 -07001731 /* Don't make the USB core poll the roothub if we got a bad port status
1732 * change event. Besides, at that point we can't tell which roothub
1733 * (USB 2.0 or USB 3.0) to kick.
1734 */
1735 if (bogus_port_status)
1736 return;
1737
Sarah Sharp4ceac472012-11-27 12:30:23 -08001738 /*
1739 * xHCI port-status-change events occur when the "or" of all the
1740 * status-change bits in the portsc register changes from 0 to 1.
1741 * New status changes won't cause an event if any other change
1742 * bits are still set. When an event occurs, switch over to
1743 * polling to avoid losing status changes.
1744 */
1745 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
1746 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001747 spin_unlock(&xhci->lock);
1748 /* Pass this up to the core */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001749 usb_hcd_poll_rh_status(hcd);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001750 spin_lock(&xhci->lock);
1751}
1752
1753/*
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001754 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
1755 * at end_trb, which may be in another segment. If the suspect DMA address is a
1756 * TRB in this TD, this function returns that TRB's segment. Otherwise it
1757 * returns 0.
1758 */
Sarah Sharp6648f292009-11-09 13:35:23 -08001759struct xhci_segment *trb_in_td(struct xhci_segment *start_seg,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001760 union xhci_trb *start_trb,
1761 union xhci_trb *end_trb,
1762 dma_addr_t suspect_dma)
1763{
1764 dma_addr_t start_dma;
1765 dma_addr_t end_seg_dma;
1766 dma_addr_t end_trb_dma;
1767 struct xhci_segment *cur_seg;
1768
Sarah Sharp23e3be12009-04-29 19:05:20 -07001769 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001770 cur_seg = start_seg;
1771
1772 do {
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001773 if (start_dma == 0)
Randy Dunlap326b4812010-04-19 08:53:50 -07001774 return NULL;
Sarah Sharpae636742009-04-29 19:02:31 -07001775 /* We may get an event for a Link TRB in the middle of a TD */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001776 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001777 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001778 /* If the end TRB isn't in this segment, this is set to 0 */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001779 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001780
1781 if (end_trb_dma > 0) {
1782 /* The end TRB is in this segment, so suspect should be here */
1783 if (start_dma <= end_trb_dma) {
1784 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1785 return cur_seg;
1786 } else {
1787 /* Case for one segment with
1788 * a TD wrapped around to the top
1789 */
1790 if ((suspect_dma >= start_dma &&
1791 suspect_dma <= end_seg_dma) ||
1792 (suspect_dma >= cur_seg->dma &&
1793 suspect_dma <= end_trb_dma))
1794 return cur_seg;
1795 }
Randy Dunlap326b4812010-04-19 08:53:50 -07001796 return NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001797 } else {
1798 /* Might still be somewhere in this segment */
1799 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1800 return cur_seg;
1801 }
1802 cur_seg = cur_seg->next;
Sarah Sharp23e3be12009-04-29 19:05:20 -07001803 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001804 } while (cur_seg != start_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001805
Randy Dunlap326b4812010-04-19 08:53:50 -07001806 return NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001807}
1808
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001809static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1810 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001811 unsigned int stream_id,
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001812 struct xhci_td *td, union xhci_trb *event_trb)
1813{
1814 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
1815 ep->ep_state |= EP_HALTED;
1816 ep->stopped_td = td;
1817 ep->stopped_trb = event_trb;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001818 ep->stopped_stream = stream_id;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001819
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001820 xhci_queue_reset_ep(xhci, slot_id, ep_index);
1821 xhci_cleanup_stalled_ring(xhci, td->urb->dev, ep_index);
Sarah Sharp1624ae12010-05-06 13:40:08 -07001822
1823 ep->stopped_td = NULL;
1824 ep->stopped_trb = NULL;
Sarah Sharp5e5cf6f2010-05-06 13:40:18 -07001825 ep->stopped_stream = 0;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001826
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001827 xhci_ring_cmd_db(xhci);
1828}
1829
1830/* Check if an error has halted the endpoint ring. The class driver will
1831 * cleanup the halt for a non-default control endpoint if we indicate a stall.
1832 * However, a babble and other errors also halt the endpoint ring, and the class
1833 * driver won't clear the halt in that case, so we need to issue a Set Transfer
1834 * Ring Dequeue Pointer command manually.
1835 */
1836static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1837 struct xhci_ep_ctx *ep_ctx,
1838 unsigned int trb_comp_code)
1839{
1840 /* TRB completion codes that may require a manual halt cleanup */
1841 if (trb_comp_code == COMP_TX_ERR ||
1842 trb_comp_code == COMP_BABBLE ||
1843 trb_comp_code == COMP_SPLIT_ERR)
1844 /* The 0.96 spec says a babbling control endpoint
1845 * is not halted. The 0.96 spec says it is. Some HW
1846 * claims to be 0.95 compliant, but it halts the control
1847 * endpoint anyway. Check if a babble halted the
1848 * endpoint.
1849 */
Matt Evansf5960b62011-06-01 10:22:55 +10001850 if ((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1851 cpu_to_le32(EP_STATE_HALTED))
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001852 return 1;
1853
1854 return 0;
1855}
1856
Sarah Sharpb45b5062009-12-09 15:59:06 -08001857int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
1858{
1859 if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1860 /* Vendor defined "informational" completion code,
1861 * treat as not-an-error.
1862 */
1863 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1864 trb_comp_code);
1865 xhci_dbg(xhci, "Treating code as success.\n");
1866 return 1;
1867 }
1868 return 0;
1869}
1870
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001871/*
Andiry Xu4422da62010-07-22 15:22:55 -07001872 * Finish the td processing, remove the td from td list;
1873 * Return 1 if the urb can be given back.
1874 */
1875static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
1876 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1877 struct xhci_virt_ep *ep, int *status, bool skip)
1878{
1879 struct xhci_virt_device *xdev;
1880 struct xhci_ring *ep_ring;
1881 unsigned int slot_id;
1882 int ep_index;
1883 struct urb *urb = NULL;
1884 struct xhci_ep_ctx *ep_ctx;
1885 int ret = 0;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001886 struct urb_priv *urb_priv;
Andiry Xu4422da62010-07-22 15:22:55 -07001887 u32 trb_comp_code;
1888
Matt Evans28ccd292011-03-29 13:40:46 +11001889 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu4422da62010-07-22 15:22:55 -07001890 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11001891 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1892 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu4422da62010-07-22 15:22:55 -07001893 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001894 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu4422da62010-07-22 15:22:55 -07001895
1896 if (skip)
1897 goto td_cleanup;
1898
1899 if (trb_comp_code == COMP_STOP_INVAL ||
1900 trb_comp_code == COMP_STOP) {
1901 /* The Endpoint Stop Command completion will take care of any
1902 * stopped TDs. A stopped TD may be restarted, so don't update
1903 * the ring dequeue pointer or take this TD off any lists yet.
1904 */
1905 ep->stopped_td = td;
1906 ep->stopped_trb = event_trb;
1907 return 0;
1908 } else {
1909 if (trb_comp_code == COMP_STALL) {
1910 /* The transfer is completed from the driver's
1911 * perspective, but we need to issue a set dequeue
1912 * command for this stalled endpoint to move the dequeue
1913 * pointer past the TD. We can't do that here because
1914 * the halt condition must be cleared first. Let the
1915 * USB class driver clear the stall later.
1916 */
1917 ep->stopped_td = td;
1918 ep->stopped_trb = event_trb;
1919 ep->stopped_stream = ep_ring->stream_id;
1920 } else if (xhci_requires_manual_halt_cleanup(xhci,
1921 ep_ctx, trb_comp_code)) {
1922 /* Other types of errors halt the endpoint, but the
1923 * class driver doesn't call usb_reset_endpoint() unless
1924 * the error is -EPIPE. Clear the halted status in the
1925 * xHCI hardware manually.
1926 */
1927 xhci_cleanup_halted_endpoint(xhci,
1928 slot_id, ep_index, ep_ring->stream_id,
1929 td, event_trb);
1930 } else {
1931 /* Update ring dequeue pointer */
1932 while (ep_ring->dequeue != td->last_trb)
Andiry Xu3b72fca2012-03-05 17:49:32 +08001933 inc_deq(xhci, ep_ring);
1934 inc_deq(xhci, ep_ring);
Andiry Xu4422da62010-07-22 15:22:55 -07001935 }
1936
1937td_cleanup:
1938 /* Clean up the endpoint's TD list */
1939 urb = td->urb;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001940 urb_priv = urb->hcpriv;
Andiry Xu4422da62010-07-22 15:22:55 -07001941
1942 /* Do one last check of the actual transfer length.
1943 * If the host controller said we transferred more data than
1944 * the buffer length, urb->actual_length will be a very big
1945 * number (since it's unsigned). Play it safe and say we didn't
1946 * transfer anything.
1947 */
1948 if (urb->actual_length > urb->transfer_buffer_length) {
1949 xhci_warn(xhci, "URB transfer length is wrong, "
1950 "xHC issue? req. len = %u, "
1951 "act. len = %u\n",
1952 urb->transfer_buffer_length,
1953 urb->actual_length);
1954 urb->actual_length = 0;
1955 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1956 *status = -EREMOTEIO;
1957 else
1958 *status = 0;
1959 }
Sarah Sharp585df1d2011-08-02 15:43:40 -07001960 list_del_init(&td->td_list);
Andiry Xu4422da62010-07-22 15:22:55 -07001961 /* Was this TD slated to be cancelled but completed anyway? */
1962 if (!list_empty(&td->cancelled_td_list))
Sarah Sharp585df1d2011-08-02 15:43:40 -07001963 list_del_init(&td->cancelled_td_list);
Andiry Xu4422da62010-07-22 15:22:55 -07001964
Andiry Xu8e51adc2010-07-22 15:23:31 -07001965 urb_priv->td_cnt++;
1966 /* Giveback the urb when all the tds are completed */
Andiry Xuc41136b2011-03-22 17:08:14 +08001967 if (urb_priv->td_cnt == urb_priv->length) {
Andiry Xu8e51adc2010-07-22 15:23:31 -07001968 ret = 1;
Andiry Xuc41136b2011-03-22 17:08:14 +08001969 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
1970 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
1971 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs
1972 == 0) {
1973 if (xhci->quirks & XHCI_AMD_PLL_FIX)
1974 usb_amd_quirk_pll_enable();
1975 }
1976 }
1977 }
Andiry Xu4422da62010-07-22 15:22:55 -07001978 }
1979
1980 return ret;
1981}
1982
1983/*
Andiry Xu8af56be2010-07-22 15:23:03 -07001984 * Process control tds, update urb status and actual_length.
1985 */
1986static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
1987 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1988 struct xhci_virt_ep *ep, int *status)
1989{
1990 struct xhci_virt_device *xdev;
1991 struct xhci_ring *ep_ring;
1992 unsigned int slot_id;
1993 int ep_index;
1994 struct xhci_ep_ctx *ep_ctx;
1995 u32 trb_comp_code;
1996
Matt Evans28ccd292011-03-29 13:40:46 +11001997 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu8af56be2010-07-22 15:23:03 -07001998 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11001999 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
2000 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu8af56be2010-07-22 15:23:03 -07002001 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11002002 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu8af56be2010-07-22 15:23:03 -07002003
Andiry Xu8af56be2010-07-22 15:23:03 -07002004 switch (trb_comp_code) {
2005 case COMP_SUCCESS:
2006 if (event_trb == ep_ring->dequeue) {
2007 xhci_warn(xhci, "WARN: Success on ctrl setup TRB "
2008 "without IOC set??\n");
2009 *status = -ESHUTDOWN;
2010 } else if (event_trb != td->last_trb) {
2011 xhci_warn(xhci, "WARN: Success on ctrl data TRB "
2012 "without IOC set??\n");
2013 *status = -ESHUTDOWN;
2014 } else {
Andiry Xu8af56be2010-07-22 15:23:03 -07002015 *status = 0;
2016 }
2017 break;
2018 case COMP_SHORT_TX:
Andiry Xu8af56be2010-07-22 15:23:03 -07002019 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2020 *status = -EREMOTEIO;
2021 else
2022 *status = 0;
2023 break;
Sarah Sharp3abeca92011-05-05 19:08:09 -07002024 case COMP_STOP_INVAL:
2025 case COMP_STOP:
2026 return finish_td(xhci, td, event_trb, event, ep, status, false);
Andiry Xu8af56be2010-07-22 15:23:03 -07002027 default:
2028 if (!xhci_requires_manual_halt_cleanup(xhci,
2029 ep_ctx, trb_comp_code))
2030 break;
2031 xhci_dbg(xhci, "TRB error code %u, "
2032 "halted endpoint index = %u\n",
2033 trb_comp_code, ep_index);
2034 /* else fall through */
2035 case COMP_STALL:
2036 /* Did we transfer part of the data (middle) phase? */
2037 if (event_trb != ep_ring->dequeue &&
2038 event_trb != td->last_trb)
2039 td->urb->actual_length =
Vivek Gautame18e8662013-03-21 12:06:48 +05302040 td->urb->transfer_buffer_length -
2041 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu8af56be2010-07-22 15:23:03 -07002042 else
2043 td->urb->actual_length = 0;
2044
2045 xhci_cleanup_halted_endpoint(xhci,
2046 slot_id, ep_index, 0, td, event_trb);
2047 return finish_td(xhci, td, event_trb, event, ep, status, true);
2048 }
2049 /*
2050 * Did we transfer any data, despite the errors that might have
2051 * happened? I.e. did we get past the setup stage?
2052 */
2053 if (event_trb != ep_ring->dequeue) {
2054 /* The event was for the status stage */
2055 if (event_trb == td->last_trb) {
2056 if (td->urb->actual_length != 0) {
2057 /* Don't overwrite a previously set error code
2058 */
2059 if ((*status == -EINPROGRESS || *status == 0) &&
2060 (td->urb->transfer_flags
2061 & URB_SHORT_NOT_OK))
2062 /* Did we already see a short data
2063 * stage? */
2064 *status = -EREMOTEIO;
2065 } else {
2066 td->urb->actual_length =
2067 td->urb->transfer_buffer_length;
2068 }
2069 } else {
2070 /* Maybe the event was for the data stage? */
Sarah Sharp3abeca92011-05-05 19:08:09 -07002071 td->urb->actual_length =
2072 td->urb->transfer_buffer_length -
Vivek Gautame18e8662013-03-21 12:06:48 +05302073 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Sarah Sharp3abeca92011-05-05 19:08:09 -07002074 xhci_dbg(xhci, "Waiting for status "
2075 "stage event\n");
2076 return 0;
Andiry Xu8af56be2010-07-22 15:23:03 -07002077 }
2078 }
2079
2080 return finish_td(xhci, td, event_trb, event, ep, status, false);
2081}
2082
2083/*
Andiry Xu04e51902010-07-22 15:23:39 -07002084 * Process isochronous tds, update urb packet status and actual_length.
2085 */
2086static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2087 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2088 struct xhci_virt_ep *ep, int *status)
2089{
2090 struct xhci_ring *ep_ring;
2091 struct urb_priv *urb_priv;
2092 int idx;
2093 int len = 0;
Andiry Xu04e51902010-07-22 15:23:39 -07002094 union xhci_trb *cur_trb;
2095 struct xhci_segment *cur_seg;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002096 struct usb_iso_packet_descriptor *frame;
Andiry Xu04e51902010-07-22 15:23:39 -07002097 u32 trb_comp_code;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002098 bool skip_td = false;
Andiry Xu04e51902010-07-22 15:23:39 -07002099
Matt Evans28ccd292011-03-29 13:40:46 +11002100 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2101 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07002102 urb_priv = td->urb->hcpriv;
2103 idx = urb_priv->td_cnt;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002104 frame = &td->urb->iso_frame_desc[idx];
Andiry Xu04e51902010-07-22 15:23:39 -07002105
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002106 /* handle completion code */
2107 switch (trb_comp_code) {
2108 case COMP_SUCCESS:
Vivek Gautame18e8662013-03-21 12:06:48 +05302109 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0) {
Sarah Sharp587c53c2012-05-08 09:22:49 -07002110 frame->status = 0;
2111 break;
2112 }
2113 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2114 trb_comp_code = COMP_SHORT_TX;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002115 case COMP_SHORT_TX:
2116 frame->status = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
2117 -EREMOTEIO : 0;
2118 break;
2119 case COMP_BW_OVER:
2120 frame->status = -ECOMM;
2121 skip_td = true;
2122 break;
2123 case COMP_BUFF_OVER:
2124 case COMP_BABBLE:
2125 frame->status = -EOVERFLOW;
2126 skip_td = true;
2127 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08002128 case COMP_DEV_ERR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002129 case COMP_STALL:
Hans de Goedea3cb26c2012-04-23 15:06:09 +02002130 case COMP_TX_ERR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002131 frame->status = -EPROTO;
2132 skip_td = true;
2133 break;
2134 case COMP_STOP:
2135 case COMP_STOP_INVAL:
2136 break;
2137 default:
2138 frame->status = -1;
2139 break;
Andiry Xu04e51902010-07-22 15:23:39 -07002140 }
2141
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002142 if (trb_comp_code == COMP_SUCCESS || skip_td) {
2143 frame->actual_length = frame->length;
2144 td->urb->actual_length += frame->length;
Andiry Xu04e51902010-07-22 15:23:39 -07002145 } else {
2146 for (cur_trb = ep_ring->dequeue,
2147 cur_seg = ep_ring->deq_seg; cur_trb != event_trb;
2148 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +10002149 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2150 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
Matt Evans28ccd292011-03-29 13:40:46 +11002151 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
Andiry Xu04e51902010-07-22 15:23:39 -07002152 }
Matt Evans28ccd292011-03-29 13:40:46 +11002153 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
Vivek Gautame18e8662013-03-21 12:06:48 +05302154 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07002155
2156 if (trb_comp_code != COMP_STOP_INVAL) {
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002157 frame->actual_length = len;
Andiry Xu04e51902010-07-22 15:23:39 -07002158 td->urb->actual_length += len;
2159 }
2160 }
2161
Andiry Xu04e51902010-07-22 15:23:39 -07002162 return finish_td(xhci, td, event_trb, event, ep, status, false);
2163}
2164
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002165static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2166 struct xhci_transfer_event *event,
2167 struct xhci_virt_ep *ep, int *status)
2168{
2169 struct xhci_ring *ep_ring;
2170 struct urb_priv *urb_priv;
2171 struct usb_iso_packet_descriptor *frame;
2172 int idx;
2173
Matt Evansf6975312011-06-01 13:01:01 +10002174 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002175 urb_priv = td->urb->hcpriv;
2176 idx = urb_priv->td_cnt;
2177 frame = &td->urb->iso_frame_desc[idx];
2178
Sarah Sharpb3df3f92011-06-15 19:57:46 -07002179 /* The transfer is partly done. */
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002180 frame->status = -EXDEV;
2181
2182 /* calc actual length */
2183 frame->actual_length = 0;
2184
2185 /* Update ring dequeue pointer */
2186 while (ep_ring->dequeue != td->last_trb)
Andiry Xu3b72fca2012-03-05 17:49:32 +08002187 inc_deq(xhci, ep_ring);
2188 inc_deq(xhci, ep_ring);
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002189
2190 return finish_td(xhci, td, NULL, event, ep, status, true);
2191}
2192
Andiry Xu04e51902010-07-22 15:23:39 -07002193/*
Andiry Xu22405ed2010-07-22 15:23:08 -07002194 * Process bulk and interrupt tds, update urb status and actual_length.
2195 */
2196static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
2197 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2198 struct xhci_virt_ep *ep, int *status)
2199{
2200 struct xhci_ring *ep_ring;
2201 union xhci_trb *cur_trb;
2202 struct xhci_segment *cur_seg;
2203 u32 trb_comp_code;
2204
Matt Evans28ccd292011-03-29 13:40:46 +11002205 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2206 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002207
2208 switch (trb_comp_code) {
2209 case COMP_SUCCESS:
2210 /* Double check that the HW transferred everything. */
Sarah Sharp587c53c2012-05-08 09:22:49 -07002211 if (event_trb != td->last_trb ||
Vivek Gautame18e8662013-03-21 12:06:48 +05302212 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
Andiry Xu22405ed2010-07-22 15:23:08 -07002213 xhci_warn(xhci, "WARN Successful completion "
2214 "on short TX\n");
2215 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2216 *status = -EREMOTEIO;
2217 else
2218 *status = 0;
Sarah Sharp587c53c2012-05-08 09:22:49 -07002219 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2220 trb_comp_code = COMP_SHORT_TX;
Andiry Xu22405ed2010-07-22 15:23:08 -07002221 } else {
Andiry Xu22405ed2010-07-22 15:23:08 -07002222 *status = 0;
2223 }
2224 break;
2225 case COMP_SHORT_TX:
2226 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2227 *status = -EREMOTEIO;
2228 else
2229 *status = 0;
2230 break;
2231 default:
2232 /* Others already handled above */
2233 break;
2234 }
Sarah Sharpf444ff22011-04-05 15:53:47 -07002235 if (trb_comp_code == COMP_SHORT_TX)
2236 xhci_dbg(xhci, "ep %#x - asked for %d bytes, "
2237 "%d bytes untransferred\n",
2238 td->urb->ep->desc.bEndpointAddress,
2239 td->urb->transfer_buffer_length,
Vivek Gautame18e8662013-03-21 12:06:48 +05302240 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
Andiry Xu22405ed2010-07-22 15:23:08 -07002241 /* Fast path - was this the last TRB in the TD for this URB? */
2242 if (event_trb == td->last_trb) {
Vivek Gautame18e8662013-03-21 12:06:48 +05302243 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
Andiry Xu22405ed2010-07-22 15:23:08 -07002244 td->urb->actual_length =
2245 td->urb->transfer_buffer_length -
Vivek Gautame18e8662013-03-21 12:06:48 +05302246 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002247 if (td->urb->transfer_buffer_length <
2248 td->urb->actual_length) {
2249 xhci_warn(xhci, "HC gave bad length "
2250 "of %d bytes left\n",
Vivek Gautame18e8662013-03-21 12:06:48 +05302251 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
Andiry Xu22405ed2010-07-22 15:23:08 -07002252 td->urb->actual_length = 0;
2253 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2254 *status = -EREMOTEIO;
2255 else
2256 *status = 0;
2257 }
2258 /* Don't overwrite a previously set error code */
2259 if (*status == -EINPROGRESS) {
2260 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2261 *status = -EREMOTEIO;
2262 else
2263 *status = 0;
2264 }
2265 } else {
2266 td->urb->actual_length =
2267 td->urb->transfer_buffer_length;
2268 /* Ignore a short packet completion if the
2269 * untransferred length was zero.
2270 */
2271 if (*status == -EREMOTEIO)
2272 *status = 0;
2273 }
2274 } else {
2275 /* Slow path - walk the list, starting from the dequeue
2276 * pointer, to get the actual length transferred.
2277 */
2278 td->urb->actual_length = 0;
2279 for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
2280 cur_trb != event_trb;
2281 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +10002282 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2283 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
Andiry Xu22405ed2010-07-22 15:23:08 -07002284 td->urb->actual_length +=
Matt Evans28ccd292011-03-29 13:40:46 +11002285 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
Andiry Xu22405ed2010-07-22 15:23:08 -07002286 }
2287 /* If the ring didn't stop on a Link or No-op TRB, add
2288 * in the actual bytes transferred from the Normal TRB
2289 */
2290 if (trb_comp_code != COMP_STOP_INVAL)
2291 td->urb->actual_length +=
Matt Evans28ccd292011-03-29 13:40:46 +11002292 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
Vivek Gautame18e8662013-03-21 12:06:48 +05302293 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002294 }
2295
2296 return finish_td(xhci, td, event_trb, event, ep, status, false);
2297}
2298
2299/*
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002300 * If this function returns an error condition, it means it got a Transfer
2301 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
2302 * At this point, the host controller is probably hosed and should be reset.
2303 */
2304static int handle_tx_event(struct xhci_hcd *xhci,
2305 struct xhci_transfer_event *event)
2306{
2307 struct xhci_virt_device *xdev;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002308 struct xhci_virt_ep *ep;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002309 struct xhci_ring *ep_ring;
Sarah Sharp82d10092009-08-07 14:04:52 -07002310 unsigned int slot_id;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002311 int ep_index;
Randy Dunlap326b4812010-04-19 08:53:50 -07002312 struct xhci_td *td = NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002313 dma_addr_t event_dma;
2314 struct xhci_segment *event_seg;
2315 union xhci_trb *event_trb;
Randy Dunlap326b4812010-04-19 08:53:50 -07002316 struct urb *urb = NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002317 int status = -EINPROGRESS;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002318 struct urb_priv *urb_priv;
John Yound115b042009-07-27 12:05:15 -07002319 struct xhci_ep_ctx *ep_ctx;
Andiry Xuc2d7b492011-09-19 16:05:12 -07002320 struct list_head *tmp;
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07002321 u32 trb_comp_code;
Andiry Xu4422da62010-07-22 15:22:55 -07002322 int ret = 0;
Andiry Xuc2d7b492011-09-19 16:05:12 -07002323 int td_num = 0;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002324
Matt Evans28ccd292011-03-29 13:40:46 +11002325 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp82d10092009-08-07 14:04:52 -07002326 xdev = xhci->devs[slot_id];
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002327 if (!xdev) {
2328 xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002329 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
Sarah Sharpe910b442012-01-04 16:54:12 -08002330 (unsigned long long) xhci_trb_virt_to_dma(
2331 xhci->event_ring->deq_seg,
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002332 xhci->event_ring->dequeue),
2333 lower_32_bits(le64_to_cpu(event->buffer)),
2334 upper_32_bits(le64_to_cpu(event->buffer)),
2335 le32_to_cpu(event->transfer_len),
2336 le32_to_cpu(event->flags));
2337 xhci_dbg(xhci, "Event ring:\n");
2338 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002339 return -ENODEV;
2340 }
2341
2342 /* Endpoint ID is 1 based, our index is zero based */
Matt Evans28ccd292011-03-29 13:40:46 +11002343 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002344 ep = &xdev->eps[ep_index];
Matt Evans28ccd292011-03-29 13:40:46 +11002345 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
John Yound115b042009-07-27 12:05:15 -07002346 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002347 if (!ep_ring ||
Matt Evans28ccd292011-03-29 13:40:46 +11002348 (le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
2349 EP_STATE_DISABLED) {
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002350 xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
2351 "or incorrect stream ring\n");
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002352 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
Sarah Sharpe910b442012-01-04 16:54:12 -08002353 (unsigned long long) xhci_trb_virt_to_dma(
2354 xhci->event_ring->deq_seg,
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002355 xhci->event_ring->dequeue),
2356 lower_32_bits(le64_to_cpu(event->buffer)),
2357 upper_32_bits(le64_to_cpu(event->buffer)),
2358 le32_to_cpu(event->transfer_len),
2359 le32_to_cpu(event->flags));
2360 xhci_dbg(xhci, "Event ring:\n");
2361 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002362 return -ENODEV;
2363 }
2364
Andiry Xuc2d7b492011-09-19 16:05:12 -07002365 /* Count current td numbers if ep->skip is set */
2366 if (ep->skip) {
2367 list_for_each(tmp, &ep_ring->td_list)
2368 td_num++;
2369 }
2370
Matt Evans28ccd292011-03-29 13:40:46 +11002371 event_dma = le64_to_cpu(event->buffer);
2372 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu986a92d2010-07-22 15:23:20 -07002373 /* Look for common error cases */
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07002374 switch (trb_comp_code) {
Sarah Sharpb10de142009-04-27 19:58:50 -07002375 /* Skip codes that require special handling depending on
2376 * transfer type
2377 */
2378 case COMP_SUCCESS:
Vivek Gautame18e8662013-03-21 12:06:48 +05302379 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
Sarah Sharp587c53c2012-05-08 09:22:49 -07002380 break;
2381 if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
2382 trb_comp_code = COMP_SHORT_TX;
2383 else
2384 xhci_warn(xhci, "WARN Successful completion on short TX: "
2385 "needs XHCI_TRUST_TX_LENGTH quirk?\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002386 case COMP_SHORT_TX:
2387 break;
Sarah Sharpae636742009-04-29 19:02:31 -07002388 case COMP_STOP:
2389 xhci_dbg(xhci, "Stopped on Transfer TRB\n");
2390 break;
2391 case COMP_STOP_INVAL:
2392 xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
2393 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07002394 case COMP_STALL:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002395 xhci_dbg(xhci, "Stalled endpoint\n");
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002396 ep->ep_state |= EP_HALTED;
Sarah Sharpb10de142009-04-27 19:58:50 -07002397 status = -EPIPE;
2398 break;
2399 case COMP_TRB_ERR:
2400 xhci_warn(xhci, "WARN: TRB error on endpoint\n");
2401 status = -EILSEQ;
2402 break;
Sarah Sharpec74e402009-11-11 10:28:36 -08002403 case COMP_SPLIT_ERR:
Sarah Sharpb10de142009-04-27 19:58:50 -07002404 case COMP_TX_ERR:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002405 xhci_dbg(xhci, "Transfer error on endpoint\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002406 status = -EPROTO;
2407 break;
Sarah Sharp4a731432009-07-27 12:04:32 -07002408 case COMP_BABBLE:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002409 xhci_dbg(xhci, "Babble error on endpoint\n");
Sarah Sharp4a731432009-07-27 12:04:32 -07002410 status = -EOVERFLOW;
2411 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07002412 case COMP_DB_ERR:
2413 xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
2414 status = -ENOSR;
2415 break;
Andiry Xu986a92d2010-07-22 15:23:20 -07002416 case COMP_BW_OVER:
2417 xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
2418 break;
2419 case COMP_BUFF_OVER:
2420 xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
2421 break;
2422 case COMP_UNDERRUN:
2423 /*
2424 * When the Isoch ring is empty, the xHC will generate
2425 * a Ring Overrun Event for IN Isoch endpoint or Ring
2426 * Underrun Event for OUT Isoch endpoint.
2427 */
2428 xhci_dbg(xhci, "underrun event on endpoint\n");
2429 if (!list_empty(&ep_ring->td_list))
2430 xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2431 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002432 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2433 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002434 goto cleanup;
2435 case COMP_OVERRUN:
2436 xhci_dbg(xhci, "overrun event on endpoint\n");
2437 if (!list_empty(&ep_ring->td_list))
2438 xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2439 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002440 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2441 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002442 goto cleanup;
Alex Hef6ba6fe2011-06-08 18:34:06 +08002443 case COMP_DEV_ERR:
2444 xhci_warn(xhci, "WARN: detect an incompatible device");
2445 status = -EPROTO;
2446 break;
Andiry Xud18240d2010-07-22 15:23:25 -07002447 case COMP_MISSED_INT:
2448 /*
2449 * When encounter missed service error, one or more isoc tds
2450 * may be missed by xHC.
2451 * Set skip flag of the ep_ring; Complete the missed tds as
2452 * short transfer when process the ep_ring next time.
2453 */
2454 ep->skip = true;
2455 xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
2456 goto cleanup;
Sarah Sharpb10de142009-04-27 19:58:50 -07002457 default:
Sarah Sharpb45b5062009-12-09 15:59:06 -08002458 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
Sarah Sharp5ad6a522009-11-11 10:28:40 -08002459 status = 0;
2460 break;
2461 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002462 xhci_warn(xhci, "ERROR Unknown event condition, HC probably "
2463 "busted\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002464 goto cleanup;
2465 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002466
Andiry Xud18240d2010-07-22 15:23:25 -07002467 do {
2468 /* This TRB should be in the TD at the head of this ring's
2469 * TD list.
2470 */
2471 if (list_empty(&ep_ring->td_list)) {
Sarah Sharp8aa9f562013-03-18 10:19:51 -07002472 /*
2473 * A stopped endpoint may generate an extra completion
2474 * event if the device was suspended. Don't print
2475 * warnings.
2476 */
2477 if (!(trb_comp_code == COMP_STOP ||
2478 trb_comp_code == COMP_STOP_INVAL)) {
2479 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
2480 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2481 ep_index);
2482 xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
2483 (le32_to_cpu(event->flags) &
2484 TRB_TYPE_BITMASK)>>10);
2485 xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
2486 }
Andiry Xud18240d2010-07-22 15:23:25 -07002487 if (ep->skip) {
2488 ep->skip = false;
2489 xhci_dbg(xhci, "td_list is empty while skip "
2490 "flag set. Clear skip flag.\n");
2491 }
2492 ret = 0;
2493 goto cleanup;
2494 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002495
Andiry Xuc2d7b492011-09-19 16:05:12 -07002496 /* We've skipped all the TDs on the ep ring when ep->skip set */
2497 if (ep->skip && td_num == 0) {
2498 ep->skip = false;
2499 xhci_dbg(xhci, "All tds on the ep_ring skipped. "
2500 "Clear skip flag.\n");
2501 ret = 0;
2502 goto cleanup;
2503 }
2504
Andiry Xud18240d2010-07-22 15:23:25 -07002505 td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
Andiry Xuc2d7b492011-09-19 16:05:12 -07002506 if (ep->skip)
2507 td_num--;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002508
Andiry Xud18240d2010-07-22 15:23:25 -07002509 /* Is this a TRB in the currently executing TD? */
2510 event_seg = trb_in_td(ep_ring->deq_seg, ep_ring->dequeue,
2511 td->last_trb, event_dma);
Alex Hee1cf4862011-06-03 15:58:25 +08002512
2513 /*
2514 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2515 * is not in the current TD pointed by ep_ring->dequeue because
2516 * that the hardware dequeue pointer still at the previous TRB
2517 * of the current TD. The previous TRB maybe a Link TD or the
2518 * last TRB of the previous TD. The command completion handle
2519 * will take care the rest.
2520 */
2521 if (!event_seg && trb_comp_code == COMP_STOP_INVAL) {
2522 ret = 0;
2523 goto cleanup;
2524 }
2525
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002526 if (!event_seg) {
2527 if (!ep->skip ||
2528 !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
Sarah Sharpad808332011-05-25 10:43:56 -07002529 /* Some host controllers give a spurious
2530 * successful event after a short transfer.
2531 * Ignore it.
2532 */
2533 if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
2534 ep_ring->last_td_was_short) {
2535 ep_ring->last_td_was_short = false;
2536 ret = 0;
2537 goto cleanup;
2538 }
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002539 /* HC is busted, give up! */
2540 xhci_err(xhci,
2541 "ERROR Transfer event TRB DMA ptr not "
2542 "part of current TD\n");
2543 return -ESHUTDOWN;
2544 }
2545
2546 ret = skip_isoc_td(xhci, td, event, ep, &status);
2547 goto cleanup;
2548 }
Sarah Sharpad808332011-05-25 10:43:56 -07002549 if (trb_comp_code == COMP_SHORT_TX)
2550 ep_ring->last_td_was_short = true;
2551 else
2552 ep_ring->last_td_was_short = false;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002553
2554 if (ep->skip) {
Andiry Xud18240d2010-07-22 15:23:25 -07002555 xhci_dbg(xhci, "Found td. Clear skip flag.\n");
2556 ep->skip = false;
2557 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002558
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002559 event_trb = &event_seg->trbs[(event_dma - event_seg->dma) /
2560 sizeof(*event_trb)];
2561 /*
2562 * No-op TRB should not trigger interrupts.
2563 * If event_trb is a no-op TRB, it means the
2564 * corresponding TD has been cancelled. Just ignore
2565 * the TD.
2566 */
Matt Evansf5960b62011-06-01 10:22:55 +10002567 if (TRB_TYPE_NOOP_LE32(event_trb->generic.field[3])) {
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002568 xhci_dbg(xhci,
2569 "event_trb is a no-op TRB. Skip it\n");
2570 goto cleanup;
Andiry Xud18240d2010-07-22 15:23:25 -07002571 }
2572
2573 /* Now update the urb's actual_length and give back to
2574 * the core
2575 */
2576 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
2577 ret = process_ctrl_td(xhci, td, event_trb, event, ep,
2578 &status);
Andiry Xu04e51902010-07-22 15:23:39 -07002579 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
2580 ret = process_isoc_td(xhci, td, event_trb, event, ep,
2581 &status);
Andiry Xud18240d2010-07-22 15:23:25 -07002582 else
2583 ret = process_bulk_intr_td(xhci, td, event_trb, event,
2584 ep, &status);
Andiry Xu4422da62010-07-22 15:22:55 -07002585
2586cleanup:
Andiry Xud18240d2010-07-22 15:23:25 -07002587 /*
2588 * Do not update event ring dequeue pointer if ep->skip is set.
2589 * Will roll back to continue process missed tds.
Sarah Sharp82d10092009-08-07 14:04:52 -07002590 */
Andiry Xud18240d2010-07-22 15:23:25 -07002591 if (trb_comp_code == COMP_MISSED_INT || !ep->skip) {
Andiry Xu3b72fca2012-03-05 17:49:32 +08002592 inc_deq(xhci, xhci->event_ring);
Andiry Xud18240d2010-07-22 15:23:25 -07002593 }
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002594
Andiry Xud18240d2010-07-22 15:23:25 -07002595 if (ret) {
2596 urb = td->urb;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002597 urb_priv = urb->hcpriv;
Andiry Xud18240d2010-07-22 15:23:25 -07002598 /* Leave the TD around for the reset endpoint function
2599 * to use(but only if it's not a control endpoint,
2600 * since we already queued the Set TR dequeue pointer
2601 * command for stalled control endpoints).
2602 */
2603 if (usb_endpoint_xfer_control(&urb->ep->desc) ||
2604 (trb_comp_code != COMP_STALL &&
2605 trb_comp_code != COMP_BABBLE))
Andiry Xu8e51adc2010-07-22 15:23:31 -07002606 xhci_urb_free_priv(xhci, urb_priv);
Alan Stern235b6202013-01-17 10:32:16 -05002607 else
2608 kfree(urb_priv);
Andiry Xud18240d2010-07-22 15:23:25 -07002609
Sarah Sharp214f76f2010-10-26 11:22:02 -07002610 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpf444ff22011-04-05 15:53:47 -07002611 if ((urb->actual_length != urb->transfer_buffer_length &&
2612 (urb->transfer_flags &
2613 URB_SHORT_NOT_OK)) ||
Sarah Sharpfd984d22011-09-02 11:05:56 -07002614 (status != 0 &&
2615 !usb_endpoint_xfer_isoc(&urb->ep->desc)))
Sarah Sharpf444ff22011-04-05 15:53:47 -07002616 xhci_dbg(xhci, "Giveback URB %p, len = %d, "
2617 "expected = %x, status = %d\n",
2618 urb, urb->actual_length,
2619 urb->transfer_buffer_length,
2620 status);
Andiry Xud18240d2010-07-22 15:23:25 -07002621 spin_unlock(&xhci->lock);
Sarah Sharpb3df3f92011-06-15 19:57:46 -07002622 /* EHCI, UHCI, and OHCI always unconditionally set the
2623 * urb->status of an isochronous endpoint to 0.
2624 */
2625 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
2626 status = 0;
Sarah Sharp214f76f2010-10-26 11:22:02 -07002627 usb_hcd_giveback_urb(bus_to_hcd(urb->dev->bus), urb, status);
Andiry Xud18240d2010-07-22 15:23:25 -07002628 spin_lock(&xhci->lock);
2629 }
2630
2631 /*
2632 * If ep->skip is set, it means there are missed tds on the
2633 * endpoint ring need to take care of.
2634 * Process them as short transfer until reach the td pointed by
2635 * the event.
2636 */
2637 } while (ep->skip && trb_comp_code != COMP_MISSED_INT);
2638
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002639 return 0;
2640}
2641
2642/*
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002643 * This function handles all OS-owned events on the event ring. It may drop
2644 * xhci->lock between event processing (e.g. to pass up port status changes).
Matt Evans9dee9a22011-03-29 13:41:02 +11002645 * Returns >0 for "possibly more events to process" (caller should call again),
2646 * otherwise 0 if done. In future, <0 returns should indicate error code.
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002647 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002648static int xhci_handle_event(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002649{
2650 union xhci_trb *event;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002651 int update_ptrs = 1;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002652 int ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002653
2654 if (!xhci->event_ring || !xhci->event_ring->dequeue) {
2655 xhci->error_bitmask |= 1 << 1;
Matt Evans9dee9a22011-03-29 13:41:02 +11002656 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002657 }
2658
2659 event = xhci->event_ring->dequeue;
2660 /* Does the HC or OS own the TRB? */
Matt Evans28ccd292011-03-29 13:40:46 +11002661 if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
2662 xhci->event_ring->cycle_state) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002663 xhci->error_bitmask |= 1 << 2;
Matt Evans9dee9a22011-03-29 13:41:02 +11002664 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002665 }
2666
Matt Evans92a3da42011-03-29 13:40:51 +11002667 /*
2668 * Barrier between reading the TRB_CYCLE (valid) flag above and any
2669 * speculative reads of the event's flags/data below.
2670 */
2671 rmb();
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002672 /* FIXME: Handle more event types. */
Matt Evans28ccd292011-03-29 13:40:46 +11002673 switch ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK)) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002674 case TRB_TYPE(TRB_COMPLETION):
2675 handle_cmd_completion(xhci, &event->event_cmd);
2676 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002677 case TRB_TYPE(TRB_PORT_STATUS):
2678 handle_port_status(xhci, event);
2679 update_ptrs = 0;
2680 break;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002681 case TRB_TYPE(TRB_TRANSFER):
2682 ret = handle_tx_event(xhci, &event->trans_event);
2683 if (ret < 0)
2684 xhci->error_bitmask |= 1 << 9;
2685 else
2686 update_ptrs = 0;
2687 break;
Sarah Sharp623bef92011-11-11 14:57:33 -08002688 case TRB_TYPE(TRB_DEV_NOTE):
2689 handle_device_notification(xhci, event);
2690 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002691 default:
Matt Evans28ccd292011-03-29 13:40:46 +11002692 if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
2693 TRB_TYPE(48))
Sarah Sharp02386342010-05-24 13:25:28 -07002694 handle_vendor_event(xhci, event);
2695 else
2696 xhci->error_bitmask |= 1 << 3;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002697 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002698 /* Any of the above functions may drop and re-acquire the lock, so check
2699 * to make sure a watchdog timer didn't mark the host as non-responsive.
2700 */
2701 if (xhci->xhc_state & XHCI_STATE_DYING) {
2702 xhci_dbg(xhci, "xHCI host dying, returning from "
2703 "event handler.\n");
Matt Evans9dee9a22011-03-29 13:41:02 +11002704 return 0;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002705 }
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002706
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002707 if (update_ptrs)
2708 /* Update SW event ring dequeue pointer */
Andiry Xu3b72fca2012-03-05 17:49:32 +08002709 inc_deq(xhci, xhci->event_ring);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002710
Matt Evans9dee9a22011-03-29 13:41:02 +11002711 /* Are there more items on the event ring? Caller will call us again to
2712 * check.
2713 */
2714 return 1;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002715}
Sarah Sharp9032cd52010-07-29 22:12:29 -07002716
2717/*
2718 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
2719 * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
2720 * indicators of an event TRB error, but we check the status *first* to be safe.
2721 */
2722irqreturn_t xhci_irq(struct usb_hcd *hcd)
2723{
2724 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002725 u32 status;
Sarah Sharp9032cd52010-07-29 22:12:29 -07002726 union xhci_trb *trb;
Sarah Sharpbda53142010-07-29 22:12:38 -07002727 u64 temp_64;
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002728 union xhci_trb *event_ring_deq;
2729 dma_addr_t deq;
Sarah Sharp9032cd52010-07-29 22:12:29 -07002730
2731 spin_lock(&xhci->lock);
2732 trb = xhci->event_ring->dequeue;
2733 /* Check if the xHC generated the interrupt, or the irq is shared */
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002734 status = xhci_readl(xhci, &xhci->op_regs->status);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002735 if (status == 0xffffffff)
Sarah Sharp9032cd52010-07-29 22:12:29 -07002736 goto hw_died;
2737
Sarah Sharpc21599a2010-07-29 22:13:00 -07002738 if (!(status & STS_EINT)) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002739 spin_unlock(&xhci->lock);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002740 return IRQ_NONE;
2741 }
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002742 if (status & STS_FATAL) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002743 xhci_warn(xhci, "WARNING: Host System Error\n");
2744 xhci_halt(xhci);
2745hw_died:
Sarah Sharp9032cd52010-07-29 22:12:29 -07002746 spin_unlock(&xhci->lock);
2747 return -ESHUTDOWN;
2748 }
2749
Sarah Sharpbda53142010-07-29 22:12:38 -07002750 /*
2751 * Clear the op reg interrupt status first,
2752 * so we can receive interrupts from other MSI-X interrupters.
2753 * Write 1 to clear the interrupt status.
2754 */
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002755 status |= STS_EINT;
2756 xhci_writel(xhci, status, &xhci->op_regs->status);
Sarah Sharpbda53142010-07-29 22:12:38 -07002757 /* FIXME when MSI-X is supported and there are multiple vectors */
2758 /* Clear the MSI-X event interrupt status */
2759
Felipe Balbicd704692012-02-29 16:46:23 +02002760 if (hcd->irq) {
Sarah Sharpc21599a2010-07-29 22:13:00 -07002761 u32 irq_pending;
2762 /* Acknowledge the PCI interrupt */
2763 irq_pending = xhci_readl(xhci, &xhci->ir_set->irq_pending);
Felipe Balbi4e833c02012-03-15 16:37:08 +02002764 irq_pending |= IMAN_IP;
Sarah Sharpc21599a2010-07-29 22:13:00 -07002765 xhci_writel(xhci, irq_pending, &xhci->ir_set->irq_pending);
2766 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002767
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002768 if (xhci->xhc_state & XHCI_STATE_DYING) {
Sarah Sharpbda53142010-07-29 22:12:38 -07002769 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
2770 "Shouldn't IRQs be disabled?\n");
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002771 /* Clear the event handler busy flag (RW1C);
2772 * the event ring should be empty.
Sarah Sharpbda53142010-07-29 22:12:38 -07002773 */
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002774 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2775 xhci_write_64(xhci, temp_64 | ERST_EHB,
2776 &xhci->ir_set->erst_dequeue);
2777 spin_unlock(&xhci->lock);
2778
2779 return IRQ_HANDLED;
2780 }
2781
2782 event_ring_deq = xhci->event_ring->dequeue;
2783 /* FIXME this should be a delayed service routine
2784 * that clears the EHB.
2785 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002786 while (xhci_handle_event(xhci) > 0) {}
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002787
2788 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2789 /* If necessary, update the HW's version of the event ring deq ptr. */
2790 if (event_ring_deq != xhci->event_ring->dequeue) {
2791 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2792 xhci->event_ring->dequeue);
2793 if (deq == 0)
2794 xhci_warn(xhci, "WARN something wrong with SW event "
2795 "ring dequeue ptr.\n");
2796 /* Update HC event ring dequeue pointer */
2797 temp_64 &= ERST_PTR_MASK;
2798 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
2799 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002800
2801 /* Clear the event handler busy flag (RW1C); event ring is empty. */
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002802 temp_64 |= ERST_EHB;
2803 xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
2804
Sarah Sharp9032cd52010-07-29 22:12:29 -07002805 spin_unlock(&xhci->lock);
2806
2807 return IRQ_HANDLED;
2808}
2809
2810irqreturn_t xhci_msi_irq(int irq, struct usb_hcd *hcd)
2811{
Alan Stern968b8222011-11-03 12:03:38 -04002812 return xhci_irq(hcd);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002813}
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002814
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002815/**** Endpoint Ring Operations ****/
2816
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002817/*
2818 * Generic function for queueing a TRB on a ring.
2819 * The caller must have checked to make sure there's room on the ring.
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002820 *
2821 * @more_trbs_coming: Will you enqueue more TRBs before calling
2822 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002823 */
2824static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002825 bool more_trbs_coming,
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002826 u32 field1, u32 field2, u32 field3, u32 field4)
2827{
2828 struct xhci_generic_trb *trb;
2829
2830 trb = &ring->enqueue->generic;
Matt Evans28ccd292011-03-29 13:40:46 +11002831 trb->field[0] = cpu_to_le32(field1);
2832 trb->field[1] = cpu_to_le32(field2);
2833 trb->field[2] = cpu_to_le32(field3);
2834 trb->field[3] = cpu_to_le32(field4);
Andiry Xu3b72fca2012-03-05 17:49:32 +08002835 inc_enq(xhci, ring, more_trbs_coming);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002836}
2837
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002838/*
2839 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
2840 * FIXME allocate segments if the ring is full.
2841 */
2842static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002843 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002844{
Andiry Xu8dfec612012-03-05 17:49:37 +08002845 unsigned int num_trbs_needed;
2846
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002847 /* Make sure the endpoint has been added to xHC schedule */
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002848 switch (ep_state) {
2849 case EP_STATE_DISABLED:
2850 /*
2851 * USB core changed config/interfaces without notifying us,
2852 * or hardware is reporting the wrong state.
2853 */
2854 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
2855 return -ENOENT;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002856 case EP_STATE_ERROR:
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002857 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002858 /* FIXME event handling code for error needs to clear it */
2859 /* XXX not sure if this should be -ENOENT or not */
2860 return -EINVAL;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002861 case EP_STATE_HALTED:
2862 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002863 case EP_STATE_STOPPED:
2864 case EP_STATE_RUNNING:
2865 break;
2866 default:
2867 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
2868 /*
2869 * FIXME issue Configure Endpoint command to try to get the HC
2870 * back into a known state.
2871 */
2872 return -EINVAL;
2873 }
Andiry Xu8dfec612012-03-05 17:49:37 +08002874
2875 while (1) {
2876 if (room_on_ring(xhci, ep_ring, num_trbs))
2877 break;
2878
2879 if (ep_ring == xhci->cmd_ring) {
2880 xhci_err(xhci, "Do not support expand command ring\n");
2881 return -ENOMEM;
2882 }
2883
Andiry Xu8dfec612012-03-05 17:49:37 +08002884 xhci_dbg(xhci, "ERROR no room on ep ring, "
2885 "try ring expansion\n");
2886 num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
2887 if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
2888 mem_flags)) {
2889 xhci_err(xhci, "Ring expansion failed\n");
2890 return -ENOMEM;
2891 }
2892 };
John Youn6c12db92010-05-10 15:33:00 -07002893
2894 if (enqueue_is_link_trb(ep_ring)) {
2895 struct xhci_ring *ring = ep_ring;
2896 union xhci_trb *next;
John Youn6c12db92010-05-10 15:33:00 -07002897
John Youn6c12db92010-05-10 15:33:00 -07002898 next = ring->enqueue;
2899
2900 while (last_trb(xhci, ring, ring->enq_seg, next)) {
Andiry Xu7e393a82011-09-23 14:19:54 -07002901 /* If we're not dealing with 0.95 hardware or isoc rings
2902 * on AMD 0.96 host, clear the chain bit.
John Youn6c12db92010-05-10 15:33:00 -07002903 */
Andiry Xu3b72fca2012-03-05 17:49:32 +08002904 if (!xhci_link_trb_quirk(xhci) &&
2905 !(ring->type == TYPE_ISOC &&
2906 (xhci->quirks & XHCI_AMD_0x96_HOST)))
Matt Evans28ccd292011-03-29 13:40:46 +11002907 next->link.control &= cpu_to_le32(~TRB_CHAIN);
John Youn6c12db92010-05-10 15:33:00 -07002908 else
Matt Evans28ccd292011-03-29 13:40:46 +11002909 next->link.control |= cpu_to_le32(TRB_CHAIN);
John Youn6c12db92010-05-10 15:33:00 -07002910
2911 wmb();
Matt Evansf5960b62011-06-01 10:22:55 +10002912 next->link.control ^= cpu_to_le32(TRB_CYCLE);
John Youn6c12db92010-05-10 15:33:00 -07002913
2914 /* Toggle the cycle bit after the last ring segment. */
2915 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
2916 ring->cycle_state = (ring->cycle_state ? 0 : 1);
John Youn6c12db92010-05-10 15:33:00 -07002917 }
2918 ring->enq_seg = ring->enq_seg->next;
2919 ring->enqueue = ring->enq_seg->trbs;
2920 next = ring->enqueue;
2921 }
2922 }
2923
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002924 return 0;
2925}
2926
Sarah Sharp23e3be12009-04-29 19:05:20 -07002927static int prepare_transfer(struct xhci_hcd *xhci,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002928 struct xhci_virt_device *xdev,
2929 unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002930 unsigned int stream_id,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002931 unsigned int num_trbs,
2932 struct urb *urb,
Andiry Xu8e51adc2010-07-22 15:23:31 -07002933 unsigned int td_index,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002934 gfp_t mem_flags)
2935{
2936 int ret;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002937 struct urb_priv *urb_priv;
2938 struct xhci_td *td;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002939 struct xhci_ring *ep_ring;
John Yound115b042009-07-27 12:05:15 -07002940 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002941
2942 ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
2943 if (!ep_ring) {
2944 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
2945 stream_id);
2946 return -EINVAL;
2947 }
2948
2949 ret = prepare_ring(xhci, ep_ring,
Matt Evans28ccd292011-03-29 13:40:46 +11002950 le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002951 num_trbs, mem_flags);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002952 if (ret)
2953 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002954
Andiry Xu8e51adc2010-07-22 15:23:31 -07002955 urb_priv = urb->hcpriv;
2956 td = urb_priv->td[td_index];
2957
2958 INIT_LIST_HEAD(&td->td_list);
2959 INIT_LIST_HEAD(&td->cancelled_td_list);
2960
2961 if (td_index == 0) {
Sarah Sharp214f76f2010-10-26 11:22:02 -07002962 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07002963 if (unlikely(ret))
Andiry Xu8e51adc2010-07-22 15:23:31 -07002964 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002965 }
2966
Andiry Xu8e51adc2010-07-22 15:23:31 -07002967 td->urb = urb;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002968 /* Add this TD to the tail of the endpoint ring's TD list */
Andiry Xu8e51adc2010-07-22 15:23:31 -07002969 list_add_tail(&td->td_list, &ep_ring->td_list);
2970 td->start_seg = ep_ring->enq_seg;
2971 td->first_trb = ep_ring->enqueue;
2972
2973 urb_priv->td[td_index] = td;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002974
2975 return 0;
2976}
2977
Sarah Sharp23e3be12009-04-29 19:05:20 -07002978static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002979{
2980 int num_sgs, num_trbs, running_total, temp, i;
2981 struct scatterlist *sg;
2982
2983 sg = NULL;
Clemens Ladischbc677d52011-12-03 23:41:31 +01002984 num_sgs = urb->num_mapped_sgs;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002985 temp = urb->transfer_buffer_length;
2986
Sarah Sharp8a96c052009-04-27 19:59:19 -07002987 num_trbs = 0;
Matthew Wilcox910f8d02010-05-01 12:20:01 -06002988 for_each_sg(urb->sg, sg, num_sgs, i) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07002989 unsigned int len = sg_dma_len(sg);
2990
2991 /* Scatter gather list entries may cross 64KB boundaries */
2992 running_total = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08002993 (sg_dma_address(sg) & (TRB_MAX_BUFF_SIZE - 1));
Paul Zimmerman58077952011-02-12 14:07:20 -08002994 running_total &= TRB_MAX_BUFF_SIZE - 1;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002995 if (running_total != 0)
2996 num_trbs++;
2997
2998 /* How many more 64KB chunks to transfer, how many more TRBs? */
Paul Zimmermanbcd2fde2011-02-12 14:07:57 -08002999 while (running_total < sg_dma_len(sg) && running_total < temp) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07003000 num_trbs++;
3001 running_total += TRB_MAX_BUFF_SIZE;
3002 }
Sarah Sharp8a96c052009-04-27 19:59:19 -07003003 len = min_t(int, len, temp);
3004 temp -= len;
3005 if (temp == 0)
3006 break;
3007 }
Sarah Sharp8a96c052009-04-27 19:59:19 -07003008 return num_trbs;
3009}
3010
Sarah Sharp23e3be12009-04-29 19:05:20 -07003011static void check_trb_math(struct urb *urb, int num_trbs, int running_total)
Sarah Sharp8a96c052009-04-27 19:59:19 -07003012{
3013 if (num_trbs != 0)
Paul Zimmermana2490182011-02-12 14:06:44 -08003014 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated number of "
Sarah Sharp8a96c052009-04-27 19:59:19 -07003015 "TRBs, %d left\n", __func__,
3016 urb->ep->desc.bEndpointAddress, num_trbs);
3017 if (running_total != urb->transfer_buffer_length)
Paul Zimmermana2490182011-02-12 14:06:44 -08003018 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
Sarah Sharp8a96c052009-04-27 19:59:19 -07003019 "queued %#x (%d), asked for %#x (%d)\n",
3020 __func__,
3021 urb->ep->desc.bEndpointAddress,
3022 running_total, running_total,
3023 urb->transfer_buffer_length,
3024 urb->transfer_buffer_length);
3025}
3026
Sarah Sharp23e3be12009-04-29 19:05:20 -07003027static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003028 unsigned int ep_index, unsigned int stream_id, int start_cycle,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003029 struct xhci_generic_trb *start_trb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07003030{
Sarah Sharp8a96c052009-04-27 19:59:19 -07003031 /*
3032 * Pass all the TRBs to the hardware at once and make sure this write
3033 * isn't reordered.
3034 */
3035 wmb();
Andiry Xu50f7b522010-12-20 15:09:34 +08003036 if (start_cycle)
Matt Evans28ccd292011-03-29 13:40:46 +11003037 start_trb->field[3] |= cpu_to_le32(start_cycle);
Andiry Xu50f7b522010-12-20 15:09:34 +08003038 else
Matt Evans28ccd292011-03-29 13:40:46 +11003039 start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
Andiry Xube88fe42010-10-14 07:22:57 -07003040 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
Sarah Sharp8a96c052009-04-27 19:59:19 -07003041}
3042
Sarah Sharp624defa2009-09-02 12:14:28 -07003043/*
3044 * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
3045 * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
3046 * (comprised of sg list entries) can take several service intervals to
3047 * transmit.
3048 */
3049int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3050 struct urb *urb, int slot_id, unsigned int ep_index)
3051{
3052 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci,
3053 xhci->devs[slot_id]->out_ctx, ep_index);
3054 int xhci_interval;
3055 int ep_interval;
3056
Matt Evans28ccd292011-03-29 13:40:46 +11003057 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
Sarah Sharp624defa2009-09-02 12:14:28 -07003058 ep_interval = urb->interval;
3059 /* Convert to microframes */
3060 if (urb->dev->speed == USB_SPEED_LOW ||
3061 urb->dev->speed == USB_SPEED_FULL)
3062 ep_interval *= 8;
3063 /* FIXME change this to a warning and a suggestion to use the new API
3064 * to set the polling interval (once the API is added).
3065 */
3066 if (xhci_interval != ep_interval) {
Andiry Xu7961acd2010-12-20 17:14:20 +08003067 if (printk_ratelimit())
Sarah Sharp624defa2009-09-02 12:14:28 -07003068 dev_dbg(&urb->dev->dev, "Driver uses different interval"
3069 " (%d microframe%s) than xHCI "
3070 "(%d microframe%s)\n",
3071 ep_interval,
3072 ep_interval == 1 ? "" : "s",
3073 xhci_interval,
3074 xhci_interval == 1 ? "" : "s");
3075 urb->interval = xhci_interval;
3076 /* Convert back to frames for LS/FS devices */
3077 if (urb->dev->speed == USB_SPEED_LOW ||
3078 urb->dev->speed == USB_SPEED_FULL)
3079 urb->interval /= 8;
3080 }
Dan Carpenter3fc82062012-03-28 10:30:26 +03003081 return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
Sarah Sharp624defa2009-09-02 12:14:28 -07003082}
3083
Sarah Sharp04dd9502009-11-11 10:28:30 -08003084/*
3085 * The TD size is the number of bytes remaining in the TD (including this TRB),
3086 * right shifted by 10.
3087 * It must fit in bits 21:17, so it can't be bigger than 31.
3088 */
3089static u32 xhci_td_remainder(unsigned int remainder)
3090{
3091 u32 max = (1 << (21 - 17 + 1)) - 1;
3092
3093 if ((remainder >> 10) >= max)
3094 return max << 17;
3095 else
3096 return (remainder >> 10) << 17;
3097}
3098
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003099/*
Sarah Sharpceb58b92012-10-25 15:56:40 -07003100 * For xHCI 1.0 host controllers, TD size is the number of max packet sized
3101 * packets remaining in the TD (*not* including this TRB).
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003102 *
3103 * Total TD packet count = total_packet_count =
Sarah Sharpceb58b92012-10-25 15:56:40 -07003104 * DIV_ROUND_UP(TD size in bytes / wMaxPacketSize)
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003105 *
3106 * Packets transferred up to and including this TRB = packets_transferred =
3107 * rounddown(total bytes transferred including this TRB / wMaxPacketSize)
3108 *
3109 * TD size = total_packet_count - packets_transferred
3110 *
3111 * It must fit in bits 21:17, so it can't be bigger than 31.
Sarah Sharpceb58b92012-10-25 15:56:40 -07003112 * The last TRB in a TD must have the TD size set to zero.
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003113 */
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003114static u32 xhci_v1_0_td_remainder(int running_total, int trb_buff_len,
Sarah Sharpceb58b92012-10-25 15:56:40 -07003115 unsigned int total_packet_count, struct urb *urb,
3116 unsigned int num_trbs_left)
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003117{
3118 int packets_transferred;
3119
Sarah Sharp48df4a62011-08-12 10:23:01 -07003120 /* One TRB with a zero-length data packet. */
Sarah Sharpceb58b92012-10-25 15:56:40 -07003121 if (num_trbs_left == 0 || (running_total == 0 && trb_buff_len == 0))
Sarah Sharp48df4a62011-08-12 10:23:01 -07003122 return 0;
3123
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003124 /* All the TRB queueing functions don't count the current TRB in
3125 * running_total.
3126 */
3127 packets_transferred = (running_total + trb_buff_len) /
Sarah Sharpd018dbb2013-01-11 13:36:35 -08003128 GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003129
Sarah Sharpceb58b92012-10-25 15:56:40 -07003130 if ((total_packet_count - packets_transferred) > 31)
3131 return 31 << 17;
3132 return (total_packet_count - packets_transferred) << 17;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003133}
3134
Sarah Sharp23e3be12009-04-29 19:05:20 -07003135static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharp8a96c052009-04-27 19:59:19 -07003136 struct urb *urb, int slot_id, unsigned int ep_index)
3137{
3138 struct xhci_ring *ep_ring;
3139 unsigned int num_trbs;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003140 struct urb_priv *urb_priv;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003141 struct xhci_td *td;
3142 struct scatterlist *sg;
3143 int num_sgs;
3144 int trb_buff_len, this_sg_len, running_total;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003145 unsigned int total_packet_count;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003146 bool first_trb;
3147 u64 addr;
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003148 bool more_trbs_coming;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003149
3150 struct xhci_generic_trb *start_trb;
3151 int start_cycle;
3152
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003153 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3154 if (!ep_ring)
3155 return -EINVAL;
3156
Sarah Sharp8a96c052009-04-27 19:59:19 -07003157 num_trbs = count_sg_trbs_needed(xhci, urb);
Clemens Ladischbc677d52011-12-03 23:41:31 +01003158 num_sgs = urb->num_mapped_sgs;
Sarah Sharpceb58b92012-10-25 15:56:40 -07003159 total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07003160 usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003161
Sarah Sharp23e3be12009-04-29 19:05:20 -07003162 trb_buff_len = prepare_transfer(xhci, xhci->devs[slot_id],
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003163 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003164 num_trbs, urb, 0, mem_flags);
Sarah Sharp8a96c052009-04-27 19:59:19 -07003165 if (trb_buff_len < 0)
3166 return trb_buff_len;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003167
3168 urb_priv = urb->hcpriv;
3169 td = urb_priv->td[0];
3170
Sarah Sharp8a96c052009-04-27 19:59:19 -07003171 /*
3172 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3173 * until we've finished creating all the other TRBs. The ring's cycle
3174 * state may change as we enqueue the other TRBs, so save it too.
3175 */
3176 start_trb = &ep_ring->enqueue->generic;
3177 start_cycle = ep_ring->cycle_state;
3178
3179 running_total = 0;
3180 /*
3181 * How much data is in the first TRB?
3182 *
3183 * There are three forces at work for TRB buffer pointers and lengths:
3184 * 1. We don't want to walk off the end of this sg-list entry buffer.
3185 * 2. The transfer length that the driver requested may be smaller than
3186 * the amount of memory allocated for this scatter-gather list.
3187 * 3. TRBs buffers can't cross 64KB boundaries.
3188 */
Matthew Wilcox910f8d02010-05-01 12:20:01 -06003189 sg = urb->sg;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003190 addr = (u64) sg_dma_address(sg);
3191 this_sg_len = sg_dma_len(sg);
Paul Zimmermana2490182011-02-12 14:06:44 -08003192 trb_buff_len = TRB_MAX_BUFF_SIZE - (addr & (TRB_MAX_BUFF_SIZE - 1));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003193 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
3194 if (trb_buff_len > urb->transfer_buffer_length)
3195 trb_buff_len = urb->transfer_buffer_length;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003196
3197 first_trb = true;
3198 /* Queue the first TRB, even if it's zero-length */
3199 do {
3200 u32 field = 0;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003201 u32 length_field = 0;
Sarah Sharp04dd9502009-11-11 10:28:30 -08003202 u32 remainder = 0;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003203
3204 /* Don't change the cycle bit of the first TRB until later */
Andiry Xu50f7b522010-12-20 15:09:34 +08003205 if (first_trb) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07003206 first_trb = false;
Andiry Xu50f7b522010-12-20 15:09:34 +08003207 if (start_cycle == 0)
3208 field |= 0x1;
3209 } else
Sarah Sharp8a96c052009-04-27 19:59:19 -07003210 field |= ep_ring->cycle_state;
3211
3212 /* Chain all the TRBs together; clear the chain bit in the last
3213 * TRB to indicate it's the last TRB in the chain.
3214 */
3215 if (num_trbs > 1) {
3216 field |= TRB_CHAIN;
3217 } else {
3218 /* FIXME - add check for ZERO_PACKET flag before this */
3219 td->last_trb = ep_ring->enqueue;
3220 field |= TRB_IOC;
3221 }
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003222
3223 /* Only set interrupt on short packet for IN endpoints */
3224 if (usb_urb_dir_in(urb))
3225 field |= TRB_ISP;
3226
Sarah Sharp8a96c052009-04-27 19:59:19 -07003227 if (TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003228 (addr & (TRB_MAX_BUFF_SIZE - 1)) < trb_buff_len) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07003229 xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n");
3230 xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n",
3231 (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
3232 (unsigned int) addr + trb_buff_len);
3233 }
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003234
3235 /* Set the TRB length, TD size, and interrupter fields. */
3236 if (xhci->hci_version < 0x100) {
3237 remainder = xhci_td_remainder(
3238 urb->transfer_buffer_length -
3239 running_total);
3240 } else {
3241 remainder = xhci_v1_0_td_remainder(running_total,
Sarah Sharpceb58b92012-10-25 15:56:40 -07003242 trb_buff_len, total_packet_count, urb,
3243 num_trbs - 1);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003244 }
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003245 length_field = TRB_LEN(trb_buff_len) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003246 remainder |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003247 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003248
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003249 if (num_trbs > 1)
3250 more_trbs_coming = true;
3251 else
3252 more_trbs_coming = false;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003253 queue_trb(xhci, ep_ring, more_trbs_coming,
Sarah Sharp8e595a52009-07-27 12:03:31 -07003254 lower_32_bits(addr),
3255 upper_32_bits(addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003256 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003257 field | TRB_TYPE(TRB_NORMAL));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003258 --num_trbs;
3259 running_total += trb_buff_len;
3260
3261 /* Calculate length for next transfer --
3262 * Are we done queueing all the TRBs for this sg entry?
3263 */
3264 this_sg_len -= trb_buff_len;
3265 if (this_sg_len == 0) {
3266 --num_sgs;
3267 if (num_sgs == 0)
3268 break;
3269 sg = sg_next(sg);
3270 addr = (u64) sg_dma_address(sg);
3271 this_sg_len = sg_dma_len(sg);
3272 } else {
3273 addr += trb_buff_len;
3274 }
3275
3276 trb_buff_len = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003277 (addr & (TRB_MAX_BUFF_SIZE - 1));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003278 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
3279 if (running_total + trb_buff_len > urb->transfer_buffer_length)
3280 trb_buff_len =
3281 urb->transfer_buffer_length - running_total;
3282 } while (running_total < urb->transfer_buffer_length);
3283
3284 check_trb_math(urb, num_trbs, running_total);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003285 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003286 start_cycle, start_trb);
Sarah Sharp8a96c052009-04-27 19:59:19 -07003287 return 0;
3288}
3289
Sarah Sharpb10de142009-04-27 19:58:50 -07003290/* This is very similar to what ehci-q.c qtd_fill() does */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003291int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpb10de142009-04-27 19:58:50 -07003292 struct urb *urb, int slot_id, unsigned int ep_index)
3293{
3294 struct xhci_ring *ep_ring;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003295 struct urb_priv *urb_priv;
Sarah Sharpb10de142009-04-27 19:58:50 -07003296 struct xhci_td *td;
3297 int num_trbs;
3298 struct xhci_generic_trb *start_trb;
3299 bool first_trb;
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003300 bool more_trbs_coming;
Sarah Sharpb10de142009-04-27 19:58:50 -07003301 int start_cycle;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003302 u32 field, length_field;
Sarah Sharpb10de142009-04-27 19:58:50 -07003303
3304 int running_total, trb_buff_len, ret;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003305 unsigned int total_packet_count;
Sarah Sharpb10de142009-04-27 19:58:50 -07003306 u64 addr;
3307
Alan Sternff9c8952010-04-02 13:27:28 -04003308 if (urb->num_sgs)
Sarah Sharp8a96c052009-04-27 19:59:19 -07003309 return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index);
3310
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003311 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3312 if (!ep_ring)
3313 return -EINVAL;
Sarah Sharpb10de142009-04-27 19:58:50 -07003314
3315 num_trbs = 0;
3316 /* How much data is (potentially) left before the 64KB boundary? */
3317 running_total = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003318 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
Paul Zimmerman58077952011-02-12 14:07:20 -08003319 running_total &= TRB_MAX_BUFF_SIZE - 1;
Sarah Sharpb10de142009-04-27 19:58:50 -07003320
3321 /* If there's some data on this 64KB chunk, or we have to send a
3322 * zero-length transfer, we need at least one TRB
3323 */
3324 if (running_total != 0 || urb->transfer_buffer_length == 0)
3325 num_trbs++;
3326 /* How many more 64KB chunks to transfer, how many more TRBs? */
3327 while (running_total < urb->transfer_buffer_length) {
3328 num_trbs++;
3329 running_total += TRB_MAX_BUFF_SIZE;
3330 }
3331 /* FIXME: this doesn't deal with URB_ZERO_PACKET - need one more */
3332
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003333 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3334 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003335 num_trbs, urb, 0, mem_flags);
Sarah Sharpb10de142009-04-27 19:58:50 -07003336 if (ret < 0)
3337 return ret;
3338
Andiry Xu8e51adc2010-07-22 15:23:31 -07003339 urb_priv = urb->hcpriv;
3340 td = urb_priv->td[0];
3341
Sarah Sharpb10de142009-04-27 19:58:50 -07003342 /*
3343 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3344 * until we've finished creating all the other TRBs. The ring's cycle
3345 * state may change as we enqueue the other TRBs, so save it too.
3346 */
3347 start_trb = &ep_ring->enqueue->generic;
3348 start_cycle = ep_ring->cycle_state;
3349
3350 running_total = 0;
Sarah Sharpceb58b92012-10-25 15:56:40 -07003351 total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07003352 usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharpb10de142009-04-27 19:58:50 -07003353 /* How much data is in the first TRB? */
3354 addr = (u64) urb->transfer_dma;
3355 trb_buff_len = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003356 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
3357 if (trb_buff_len > urb->transfer_buffer_length)
Sarah Sharpb10de142009-04-27 19:58:50 -07003358 trb_buff_len = urb->transfer_buffer_length;
3359
3360 first_trb = true;
3361
3362 /* Queue the first TRB, even if it's zero-length */
3363 do {
Sarah Sharp04dd9502009-11-11 10:28:30 -08003364 u32 remainder = 0;
Sarah Sharpb10de142009-04-27 19:58:50 -07003365 field = 0;
3366
3367 /* Don't change the cycle bit of the first TRB until later */
Andiry Xu50f7b522010-12-20 15:09:34 +08003368 if (first_trb) {
Sarah Sharpb10de142009-04-27 19:58:50 -07003369 first_trb = false;
Andiry Xu50f7b522010-12-20 15:09:34 +08003370 if (start_cycle == 0)
3371 field |= 0x1;
3372 } else
Sarah Sharpb10de142009-04-27 19:58:50 -07003373 field |= ep_ring->cycle_state;
3374
3375 /* Chain all the TRBs together; clear the chain bit in the last
3376 * TRB to indicate it's the last TRB in the chain.
3377 */
3378 if (num_trbs > 1) {
3379 field |= TRB_CHAIN;
3380 } else {
3381 /* FIXME - add check for ZERO_PACKET flag before this */
3382 td->last_trb = ep_ring->enqueue;
3383 field |= TRB_IOC;
3384 }
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003385
3386 /* Only set interrupt on short packet for IN endpoints */
3387 if (usb_urb_dir_in(urb))
3388 field |= TRB_ISP;
3389
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003390 /* Set the TRB length, TD size, and interrupter fields. */
3391 if (xhci->hci_version < 0x100) {
3392 remainder = xhci_td_remainder(
3393 urb->transfer_buffer_length -
3394 running_total);
3395 } else {
3396 remainder = xhci_v1_0_td_remainder(running_total,
Sarah Sharpceb58b92012-10-25 15:56:40 -07003397 trb_buff_len, total_packet_count, urb,
3398 num_trbs - 1);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003399 }
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003400 length_field = TRB_LEN(trb_buff_len) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003401 remainder |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003402 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003403
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003404 if (num_trbs > 1)
3405 more_trbs_coming = true;
3406 else
3407 more_trbs_coming = false;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003408 queue_trb(xhci, ep_ring, more_trbs_coming,
Sarah Sharp8e595a52009-07-27 12:03:31 -07003409 lower_32_bits(addr),
3410 upper_32_bits(addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003411 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003412 field | TRB_TYPE(TRB_NORMAL));
Sarah Sharpb10de142009-04-27 19:58:50 -07003413 --num_trbs;
3414 running_total += trb_buff_len;
3415
3416 /* Calculate length for next transfer */
3417 addr += trb_buff_len;
3418 trb_buff_len = urb->transfer_buffer_length - running_total;
3419 if (trb_buff_len > TRB_MAX_BUFF_SIZE)
3420 trb_buff_len = TRB_MAX_BUFF_SIZE;
3421 } while (running_total < urb->transfer_buffer_length);
3422
Sarah Sharp8a96c052009-04-27 19:59:19 -07003423 check_trb_math(urb, num_trbs, running_total);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003424 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003425 start_cycle, start_trb);
Sarah Sharpb10de142009-04-27 19:58:50 -07003426 return 0;
3427}
3428
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003429/* Caller must have locked xhci->lock */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003430int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003431 struct urb *urb, int slot_id, unsigned int ep_index)
3432{
3433 struct xhci_ring *ep_ring;
3434 int num_trbs;
3435 int ret;
3436 struct usb_ctrlrequest *setup;
3437 struct xhci_generic_trb *start_trb;
3438 int start_cycle;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003439 u32 field, length_field;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003440 struct urb_priv *urb_priv;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003441 struct xhci_td *td;
3442
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003443 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3444 if (!ep_ring)
3445 return -EINVAL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003446
3447 /*
3448 * Need to copy setup packet into setup TRB, so we can't use the setup
3449 * DMA address.
3450 */
3451 if (!urb->setup_packet)
3452 return -EINVAL;
3453
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003454 /* 1 TRB for setup, 1 for status */
3455 num_trbs = 2;
3456 /*
3457 * Don't need to check if we need additional event data and normal TRBs,
3458 * since data in control transfers will never get bigger than 16MB
3459 * XXX: can we get a buffer that crosses 64KB boundaries?
3460 */
3461 if (urb->transfer_buffer_length > 0)
3462 num_trbs++;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003463 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3464 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003465 num_trbs, urb, 0, mem_flags);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003466 if (ret < 0)
3467 return ret;
3468
Andiry Xu8e51adc2010-07-22 15:23:31 -07003469 urb_priv = urb->hcpriv;
3470 td = urb_priv->td[0];
3471
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003472 /*
3473 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3474 * until we've finished creating all the other TRBs. The ring's cycle
3475 * state may change as we enqueue the other TRBs, so save it too.
3476 */
3477 start_trb = &ep_ring->enqueue->generic;
3478 start_cycle = ep_ring->cycle_state;
3479
3480 /* Queue setup TRB - see section 6.4.1.2.1 */
3481 /* FIXME better way to translate setup_packet into two u32 fields? */
3482 setup = (struct usb_ctrlrequest *) urb->setup_packet;
Andiry Xu50f7b522010-12-20 15:09:34 +08003483 field = 0;
3484 field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3485 if (start_cycle == 0)
3486 field |= 0x1;
Andiry Xub83cdc82011-05-05 18:13:56 +08003487
3488 /* xHCI 1.0 6.4.1.2.1: Transfer Type field */
3489 if (xhci->hci_version == 0x100) {
3490 if (urb->transfer_buffer_length > 0) {
3491 if (setup->bRequestType & USB_DIR_IN)
3492 field |= TRB_TX_TYPE(TRB_DATA_IN);
3493 else
3494 field |= TRB_TX_TYPE(TRB_DATA_OUT);
3495 }
3496 }
3497
Andiry Xu3b72fca2012-03-05 17:49:32 +08003498 queue_trb(xhci, ep_ring, true,
Matt Evans28ccd292011-03-29 13:40:46 +11003499 setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3500 le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3501 TRB_LEN(8) | TRB_INTR_TARGET(0),
3502 /* Immediate data in pointer */
3503 field);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003504
3505 /* If there's data, queue data TRBs */
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003506 /* Only set interrupt on short packet for IN endpoints */
3507 if (usb_urb_dir_in(urb))
3508 field = TRB_ISP | TRB_TYPE(TRB_DATA);
3509 else
3510 field = TRB_TYPE(TRB_DATA);
3511
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003512 length_field = TRB_LEN(urb->transfer_buffer_length) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003513 xhci_td_remainder(urb->transfer_buffer_length) |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003514 TRB_INTR_TARGET(0);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003515 if (urb->transfer_buffer_length > 0) {
3516 if (setup->bRequestType & USB_DIR_IN)
3517 field |= TRB_DIR_IN;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003518 queue_trb(xhci, ep_ring, true,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003519 lower_32_bits(urb->transfer_dma),
3520 upper_32_bits(urb->transfer_dma),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003521 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003522 field | ep_ring->cycle_state);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003523 }
3524
3525 /* Save the DMA address of the last TRB in the TD */
3526 td->last_trb = ep_ring->enqueue;
3527
3528 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3529 /* If the device sent data, the status stage is an OUT transfer */
3530 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3531 field = 0;
3532 else
3533 field = TRB_DIR_IN;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003534 queue_trb(xhci, ep_ring, false,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003535 0,
3536 0,
3537 TRB_INTR_TARGET(0),
3538 /* Event on completion */
3539 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3540
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003541 giveback_first_trb(xhci, slot_id, ep_index, 0,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003542 start_cycle, start_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003543 return 0;
3544}
3545
Andiry Xu04e51902010-07-22 15:23:39 -07003546static int count_isoc_trbs_needed(struct xhci_hcd *xhci,
3547 struct urb *urb, int i)
3548{
3549 int num_trbs = 0;
Sarah Sharp48df4a62011-08-12 10:23:01 -07003550 u64 addr, td_len;
Andiry Xu04e51902010-07-22 15:23:39 -07003551
3552 addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
3553 td_len = urb->iso_frame_desc[i].length;
3554
Sarah Sharp48df4a62011-08-12 10:23:01 -07003555 num_trbs = DIV_ROUND_UP(td_len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
3556 TRB_MAX_BUFF_SIZE);
3557 if (num_trbs == 0)
Andiry Xu04e51902010-07-22 15:23:39 -07003558 num_trbs++;
3559
Andiry Xu04e51902010-07-22 15:23:39 -07003560 return num_trbs;
3561}
3562
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003563/*
3564 * The transfer burst count field of the isochronous TRB defines the number of
3565 * bursts that are required to move all packets in this TD. Only SuperSpeed
3566 * devices can burst up to bMaxBurst number of packets per service interval.
3567 * This field is zero based, meaning a value of zero in the field means one
3568 * burst. Basically, for everything but SuperSpeed devices, this field will be
3569 * zero. Only xHCI 1.0 host controllers support this field.
3570 */
3571static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
3572 struct usb_device *udev,
3573 struct urb *urb, unsigned int total_packet_count)
3574{
3575 unsigned int max_burst;
3576
3577 if (xhci->hci_version < 0x100 || udev->speed != USB_SPEED_SUPER)
3578 return 0;
3579
3580 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3581 return roundup(total_packet_count, max_burst + 1) - 1;
3582}
3583
Sarah Sharpb61d3782011-04-19 17:43:33 -07003584/*
3585 * Returns the number of packets in the last "burst" of packets. This field is
3586 * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so
3587 * the last burst packet count is equal to the total number of packets in the
3588 * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst
3589 * must contain (bMaxBurst + 1) number of packets, but the last burst can
3590 * contain 1 to (bMaxBurst + 1) packets.
3591 */
3592static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
3593 struct usb_device *udev,
3594 struct urb *urb, unsigned int total_packet_count)
3595{
3596 unsigned int max_burst;
3597 unsigned int residue;
3598
3599 if (xhci->hci_version < 0x100)
3600 return 0;
3601
3602 switch (udev->speed) {
3603 case USB_SPEED_SUPER:
3604 /* bMaxBurst is zero based: 0 means 1 packet per burst */
3605 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3606 residue = total_packet_count % (max_burst + 1);
3607 /* If residue is zero, the last burst contains (max_burst + 1)
3608 * number of packets, but the TLBPC field is zero-based.
3609 */
3610 if (residue == 0)
3611 return max_burst;
3612 return residue - 1;
3613 default:
3614 if (total_packet_count == 0)
3615 return 0;
3616 return total_packet_count - 1;
3617 }
3618}
3619
Andiry Xu04e51902010-07-22 15:23:39 -07003620/* This is for isoc transfer */
3621static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3622 struct urb *urb, int slot_id, unsigned int ep_index)
3623{
3624 struct xhci_ring *ep_ring;
3625 struct urb_priv *urb_priv;
3626 struct xhci_td *td;
3627 int num_tds, trbs_per_td;
3628 struct xhci_generic_trb *start_trb;
3629 bool first_trb;
3630 int start_cycle;
3631 u32 field, length_field;
3632 int running_total, trb_buff_len, td_len, td_remain_len, ret;
3633 u64 start_addr, addr;
3634 int i, j;
Andiry Xu47cbf692010-12-20 14:49:48 +08003635 bool more_trbs_coming;
Andiry Xu04e51902010-07-22 15:23:39 -07003636
3637 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
3638
3639 num_tds = urb->number_of_packets;
3640 if (num_tds < 1) {
3641 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
3642 return -EINVAL;
3643 }
3644
Andiry Xu04e51902010-07-22 15:23:39 -07003645 start_addr = (u64) urb->transfer_dma;
3646 start_trb = &ep_ring->enqueue->generic;
3647 start_cycle = ep_ring->cycle_state;
3648
Sarah Sharp522989a2011-07-29 12:44:32 -07003649 urb_priv = urb->hcpriv;
Andiry Xu04e51902010-07-22 15:23:39 -07003650 /* Queue the first TRB, even if it's zero-length */
3651 for (i = 0; i < num_tds; i++) {
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003652 unsigned int total_packet_count;
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003653 unsigned int burst_count;
Sarah Sharpb61d3782011-04-19 17:43:33 -07003654 unsigned int residue;
Andiry Xu04e51902010-07-22 15:23:39 -07003655
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003656 first_trb = true;
Andiry Xu04e51902010-07-22 15:23:39 -07003657 running_total = 0;
3658 addr = start_addr + urb->iso_frame_desc[i].offset;
3659 td_len = urb->iso_frame_desc[i].length;
3660 td_remain_len = td_len;
Sarah Sharpceb58b92012-10-25 15:56:40 -07003661 total_packet_count = DIV_ROUND_UP(td_len,
Sarah Sharpd018dbb2013-01-11 13:36:35 -08003662 GET_MAX_PACKET(
3663 usb_endpoint_maxp(&urb->ep->desc)));
Sarah Sharp48df4a62011-08-12 10:23:01 -07003664 /* A zero-length transfer still involves at least one packet. */
3665 if (total_packet_count == 0)
3666 total_packet_count++;
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003667 burst_count = xhci_get_burst_count(xhci, urb->dev, urb,
3668 total_packet_count);
Sarah Sharpb61d3782011-04-19 17:43:33 -07003669 residue = xhci_get_last_burst_packet_count(xhci,
3670 urb->dev, urb, total_packet_count);
Andiry Xu04e51902010-07-22 15:23:39 -07003671
3672 trbs_per_td = count_isoc_trbs_needed(xhci, urb, i);
3673
3674 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003675 urb->stream_id, trbs_per_td, urb, i, mem_flags);
Sarah Sharp522989a2011-07-29 12:44:32 -07003676 if (ret < 0) {
3677 if (i == 0)
3678 return ret;
3679 goto cleanup;
3680 }
Andiry Xu04e51902010-07-22 15:23:39 -07003681
Andiry Xu04e51902010-07-22 15:23:39 -07003682 td = urb_priv->td[i];
Andiry Xu04e51902010-07-22 15:23:39 -07003683 for (j = 0; j < trbs_per_td; j++) {
3684 u32 remainder = 0;
Sarah Sharp1757e242013-01-11 11:19:07 -08003685 field = 0;
Andiry Xu04e51902010-07-22 15:23:39 -07003686
3687 if (first_trb) {
Sarah Sharp1757e242013-01-11 11:19:07 -08003688 field = TRB_TBC(burst_count) |
3689 TRB_TLBPC(residue);
Andiry Xu04e51902010-07-22 15:23:39 -07003690 /* Queue the isoc TRB */
3691 field |= TRB_TYPE(TRB_ISOC);
3692 /* Assume URB_ISO_ASAP is set */
3693 field |= TRB_SIA;
Andiry Xu50f7b522010-12-20 15:09:34 +08003694 if (i == 0) {
3695 if (start_cycle == 0)
3696 field |= 0x1;
3697 } else
Andiry Xu04e51902010-07-22 15:23:39 -07003698 field |= ep_ring->cycle_state;
3699 first_trb = false;
3700 } else {
3701 /* Queue other normal TRBs */
3702 field |= TRB_TYPE(TRB_NORMAL);
3703 field |= ep_ring->cycle_state;
3704 }
3705
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003706 /* Only set interrupt on short packet for IN EPs */
3707 if (usb_urb_dir_in(urb))
3708 field |= TRB_ISP;
3709
Andiry Xu04e51902010-07-22 15:23:39 -07003710 /* Chain all the TRBs together; clear the chain bit in
3711 * the last TRB to indicate it's the last TRB in the
3712 * chain.
3713 */
3714 if (j < trbs_per_td - 1) {
3715 field |= TRB_CHAIN;
Andiry Xu47cbf692010-12-20 14:49:48 +08003716 more_trbs_coming = true;
Andiry Xu04e51902010-07-22 15:23:39 -07003717 } else {
3718 td->last_trb = ep_ring->enqueue;
3719 field |= TRB_IOC;
Sarah Sharp59b91d22012-09-19 16:27:26 -07003720 if (xhci->hci_version == 0x100 &&
3721 !(xhci->quirks &
3722 XHCI_AVOID_BEI)) {
Andiry Xuad106f22011-05-05 18:14:02 +08003723 /* Set BEI bit except for the last td */
3724 if (i < num_tds - 1)
3725 field |= TRB_BEI;
3726 }
Andiry Xu47cbf692010-12-20 14:49:48 +08003727 more_trbs_coming = false;
Andiry Xu04e51902010-07-22 15:23:39 -07003728 }
3729
3730 /* Calculate TRB length */
3731 trb_buff_len = TRB_MAX_BUFF_SIZE -
3732 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
3733 if (trb_buff_len > td_remain_len)
3734 trb_buff_len = td_remain_len;
3735
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003736 /* Set the TRB length, TD size, & interrupter fields. */
3737 if (xhci->hci_version < 0x100) {
3738 remainder = xhci_td_remainder(
3739 td_len - running_total);
3740 } else {
3741 remainder = xhci_v1_0_td_remainder(
3742 running_total, trb_buff_len,
Sarah Sharpceb58b92012-10-25 15:56:40 -07003743 total_packet_count, urb,
3744 (trbs_per_td - j - 1));
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003745 }
Andiry Xu04e51902010-07-22 15:23:39 -07003746 length_field = TRB_LEN(trb_buff_len) |
3747 remainder |
3748 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003749
Andiry Xu3b72fca2012-03-05 17:49:32 +08003750 queue_trb(xhci, ep_ring, more_trbs_coming,
Andiry Xu04e51902010-07-22 15:23:39 -07003751 lower_32_bits(addr),
3752 upper_32_bits(addr),
3753 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003754 field);
Andiry Xu04e51902010-07-22 15:23:39 -07003755 running_total += trb_buff_len;
3756
3757 addr += trb_buff_len;
3758 td_remain_len -= trb_buff_len;
3759 }
3760
3761 /* Check TD length */
3762 if (running_total != td_len) {
3763 xhci_err(xhci, "ISOC TD length unmatch\n");
Andiry Xucf840552012-01-18 17:47:12 +08003764 ret = -EINVAL;
3765 goto cleanup;
Andiry Xu04e51902010-07-22 15:23:39 -07003766 }
3767 }
3768
Andiry Xuc41136b2011-03-22 17:08:14 +08003769 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
3770 if (xhci->quirks & XHCI_AMD_PLL_FIX)
3771 usb_amd_quirk_pll_disable();
3772 }
3773 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
3774
Andiry Xue1eab2e2011-01-04 16:30:39 -08003775 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3776 start_cycle, start_trb);
Andiry Xu04e51902010-07-22 15:23:39 -07003777 return 0;
Sarah Sharp522989a2011-07-29 12:44:32 -07003778cleanup:
3779 /* Clean up a partially enqueued isoc transfer. */
3780
3781 for (i--; i >= 0; i--)
Sarah Sharp585df1d2011-08-02 15:43:40 -07003782 list_del_init(&urb_priv->td[i]->td_list);
Sarah Sharp522989a2011-07-29 12:44:32 -07003783
3784 /* Use the first TD as a temporary variable to turn the TDs we've queued
3785 * into No-ops with a software-owned cycle bit. That way the hardware
3786 * won't accidentally start executing bogus TDs when we partially
3787 * overwrite them. td->first_trb and td->start_seg are already set.
3788 */
3789 urb_priv->td[0]->last_trb = ep_ring->enqueue;
3790 /* Every TRB except the first & last will have its cycle bit flipped. */
3791 td_to_noop(xhci, ep_ring, urb_priv->td[0], true);
3792
3793 /* Reset the ring enqueue back to the first TRB and its cycle bit. */
3794 ep_ring->enqueue = urb_priv->td[0]->first_trb;
3795 ep_ring->enq_seg = urb_priv->td[0]->start_seg;
3796 ep_ring->cycle_state = start_cycle;
Andiry Xub008df62012-03-05 17:49:34 +08003797 ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
Sarah Sharp522989a2011-07-29 12:44:32 -07003798 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
3799 return ret;
Andiry Xu04e51902010-07-22 15:23:39 -07003800}
3801
3802/*
3803 * Check transfer ring to guarantee there is enough room for the urb.
3804 * Update ISO URB start_frame and interval.
3805 * Update interval as xhci_queue_intr_tx does. Just use xhci frame_index to
3806 * update the urb->start_frame by now.
3807 * Always assume URB_ISO_ASAP set, and NEVER use urb->start_frame as input.
3808 */
3809int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
3810 struct urb *urb, int slot_id, unsigned int ep_index)
3811{
3812 struct xhci_virt_device *xdev;
3813 struct xhci_ring *ep_ring;
3814 struct xhci_ep_ctx *ep_ctx;
3815 int start_frame;
3816 int xhci_interval;
3817 int ep_interval;
3818 int num_tds, num_trbs, i;
3819 int ret;
3820
3821 xdev = xhci->devs[slot_id];
3822 ep_ring = xdev->eps[ep_index].ring;
3823 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3824
3825 num_trbs = 0;
3826 num_tds = urb->number_of_packets;
3827 for (i = 0; i < num_tds; i++)
3828 num_trbs += count_isoc_trbs_needed(xhci, urb, i);
3829
3830 /* Check the ring to guarantee there is enough room for the whole urb.
3831 * Do not insert any td of the urb to the ring if the check failed.
3832 */
Matt Evans28ccd292011-03-29 13:40:46 +11003833 ret = prepare_ring(xhci, ep_ring, le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003834 num_trbs, mem_flags);
Andiry Xu04e51902010-07-22 15:23:39 -07003835 if (ret)
3836 return ret;
3837
3838 start_frame = xhci_readl(xhci, &xhci->run_regs->microframe_index);
3839 start_frame &= 0x3fff;
3840
3841 urb->start_frame = start_frame;
3842 if (urb->dev->speed == USB_SPEED_LOW ||
3843 urb->dev->speed == USB_SPEED_FULL)
3844 urb->start_frame >>= 3;
3845
Matt Evans28ccd292011-03-29 13:40:46 +11003846 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
Andiry Xu04e51902010-07-22 15:23:39 -07003847 ep_interval = urb->interval;
3848 /* Convert to microframes */
3849 if (urb->dev->speed == USB_SPEED_LOW ||
3850 urb->dev->speed == USB_SPEED_FULL)
3851 ep_interval *= 8;
3852 /* FIXME change this to a warning and a suggestion to use the new API
3853 * to set the polling interval (once the API is added).
3854 */
3855 if (xhci_interval != ep_interval) {
Andiry Xu7961acd2010-12-20 17:14:20 +08003856 if (printk_ratelimit())
Andiry Xu04e51902010-07-22 15:23:39 -07003857 dev_dbg(&urb->dev->dev, "Driver uses different interval"
3858 " (%d microframe%s) than xHCI "
3859 "(%d microframe%s)\n",
3860 ep_interval,
3861 ep_interval == 1 ? "" : "s",
3862 xhci_interval,
3863 xhci_interval == 1 ? "" : "s");
3864 urb->interval = xhci_interval;
3865 /* Convert back to frames for LS/FS devices */
3866 if (urb->dev->speed == USB_SPEED_LOW ||
3867 urb->dev->speed == USB_SPEED_FULL)
3868 urb->interval /= 8;
3869 }
Andiry Xub008df62012-03-05 17:49:34 +08003870 ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;
3871
Dan Carpenter3fc82062012-03-28 10:30:26 +03003872 return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
Andiry Xu04e51902010-07-22 15:23:39 -07003873}
3874
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003875/**** Command Ring Operations ****/
3876
Sarah Sharp913a8a32009-09-04 10:53:13 -07003877/* Generic function for queueing a command TRB on the command ring.
3878 * Check to make sure there's room on the command ring for one command TRB.
3879 * Also check that there's room reserved for commands that must not fail.
3880 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
3881 * then only check for the number of reserved spots.
3882 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
3883 * because the command event handler may want to resubmit a failed command.
3884 */
3885static int queue_command(struct xhci_hcd *xhci, u32 field1, u32 field2,
3886 u32 field3, u32 field4, bool command_must_succeed)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003887{
Sarah Sharp913a8a32009-09-04 10:53:13 -07003888 int reserved_trbs = xhci->cmd_ring_reserved_trbs;
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003889 int ret;
3890
Sarah Sharp913a8a32009-09-04 10:53:13 -07003891 if (!command_must_succeed)
3892 reserved_trbs++;
3893
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003894 ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003895 reserved_trbs, GFP_ATOMIC);
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003896 if (ret < 0) {
3897 xhci_err(xhci, "ERR: No room for command on command ring\n");
Sarah Sharp913a8a32009-09-04 10:53:13 -07003898 if (command_must_succeed)
3899 xhci_err(xhci, "ERR: Reserved TRB counting for "
3900 "unfailable commands failed.\n");
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003901 return ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003902 }
Andiry Xu3b72fca2012-03-05 17:49:32 +08003903 queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
3904 field4 | xhci->cmd_ring->cycle_state);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003905 return 0;
3906}
3907
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003908/* Queue a slot enable or disable request on the command ring */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003909int xhci_queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003910{
3911 return queue_command(xhci, 0, 0, 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003912 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003913}
3914
3915/* Queue an address device command TRB */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003916int xhci_queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
3917 u32 slot_id)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003918{
Sarah Sharp8e595a52009-07-27 12:03:31 -07003919 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3920 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003921 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id),
3922 false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003923}
Sarah Sharpf94e01862009-04-27 19:58:38 -07003924
Sarah Sharp02386342010-05-24 13:25:28 -07003925int xhci_queue_vendor_command(struct xhci_hcd *xhci,
3926 u32 field1, u32 field2, u32 field3, u32 field4)
3927{
3928 return queue_command(xhci, field1, field2, field3, field4, false);
3929}
3930
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003931/* Queue a reset device command TRB */
3932int xhci_queue_reset_device(struct xhci_hcd *xhci, u32 slot_id)
3933{
3934 return queue_command(xhci, 0, 0, 0,
3935 TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
3936 false);
3937}
3938
Sarah Sharpf94e01862009-04-27 19:58:38 -07003939/* Queue a configure endpoint command TRB */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003940int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003941 u32 slot_id, bool command_must_succeed)
Sarah Sharpf94e01862009-04-27 19:58:38 -07003942{
Sarah Sharp8e595a52009-07-27 12:03:31 -07003943 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3944 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003945 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
3946 command_must_succeed);
Sarah Sharpf94e01862009-04-27 19:58:38 -07003947}
Sarah Sharpae636742009-04-29 19:02:31 -07003948
Sarah Sharpf2217e82009-08-07 14:04:43 -07003949/* Queue an evaluate context command TRB */
3950int xhci_queue_evaluate_context(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
3951 u32 slot_id)
3952{
3953 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3954 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003955 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
3956 false);
Sarah Sharpf2217e82009-08-07 14:04:43 -07003957}
3958
Andiry Xube88fe42010-10-14 07:22:57 -07003959/*
3960 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
3961 * activity on an endpoint that is about to be suspended.
3962 */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003963int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, int slot_id,
Andiry Xube88fe42010-10-14 07:22:57 -07003964 unsigned int ep_index, int suspend)
Sarah Sharpae636742009-04-29 19:02:31 -07003965{
3966 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3967 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3968 u32 type = TRB_TYPE(TRB_STOP_RING);
Andiry Xube88fe42010-10-14 07:22:57 -07003969 u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
Sarah Sharpae636742009-04-29 19:02:31 -07003970
3971 return queue_command(xhci, 0, 0, 0,
Andiry Xube88fe42010-10-14 07:22:57 -07003972 trb_slot_id | trb_ep_index | type | trb_suspend, false);
Sarah Sharpae636742009-04-29 19:02:31 -07003973}
3974
3975/* Set Transfer Ring Dequeue Pointer command.
3976 * This should not be used for endpoints that have streams enabled.
3977 */
3978static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003979 unsigned int ep_index, unsigned int stream_id,
3980 struct xhci_segment *deq_seg,
Sarah Sharpae636742009-04-29 19:02:31 -07003981 union xhci_trb *deq_ptr, u32 cycle_state)
3982{
3983 dma_addr_t addr;
3984 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3985 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003986 u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
Sarah Sharpae636742009-04-29 19:02:31 -07003987 u32 type = TRB_TYPE(TRB_SET_DEQ);
Sarah Sharpbf161e82011-02-23 15:46:42 -08003988 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -07003989
Sarah Sharp23e3be12009-04-29 19:05:20 -07003990 addr = xhci_trb_virt_to_dma(deq_seg, deq_ptr);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07003991 if (addr == 0) {
Sarah Sharpae636742009-04-29 19:02:31 -07003992 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07003993 xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
3994 deq_seg, deq_ptr);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07003995 return 0;
3996 }
Sarah Sharpbf161e82011-02-23 15:46:42 -08003997 ep = &xhci->devs[slot_id]->eps[ep_index];
3998 if ((ep->ep_state & SET_DEQ_PENDING)) {
3999 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
4000 xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
4001 return 0;
4002 }
4003 ep->queued_deq_seg = deq_seg;
4004 ep->queued_deq_ptr = deq_ptr;
Sarah Sharp8e595a52009-07-27 12:03:31 -07004005 return queue_command(xhci, lower_32_bits(addr) | cycle_state,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07004006 upper_32_bits(addr), trb_stream_id,
Sarah Sharp913a8a32009-09-04 10:53:13 -07004007 trb_slot_id | trb_ep_index | type, false);
Sarah Sharpae636742009-04-29 19:02:31 -07004008}
Sarah Sharpa1587d92009-07-27 12:03:15 -07004009
4010int xhci_queue_reset_ep(struct xhci_hcd *xhci, int slot_id,
4011 unsigned int ep_index)
4012{
4013 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4014 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4015 u32 type = TRB_TYPE(TRB_RESET_EP);
4016
Sarah Sharp913a8a32009-09-04 10:53:13 -07004017 return queue_command(xhci, 0, 0, 0, trb_slot_id | trb_ep_index | type,
4018 false);
Sarah Sharpa1587d92009-07-27 12:03:15 -07004019}