blob: fa7e85154e9e2eb13aedba14a902e77d99d557ff [file] [log] [blame]
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001/* Copyright (c) 2012, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/err.h>
16#include <linux/ctype.h>
17#include <linux/io.h>
18#include <linux/spinlock.h>
19#include <linux/delay.h>
20#include <linux/clk.h>
21
22#include <mach/clk.h>
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -070023#include <mach/rpm-regulator-smd.h>
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070024
25#include "clock-local2.h"
26#include "clock-pll.h"
Vikram Mulukutlad08a1522012-05-24 15:24:01 -070027#include "clock-rpm.h"
28#include "clock-voter.h"
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070029
30enum {
31 GCC_BASE,
32 MMSS_BASE,
33 LPASS_BASE,
34 MSS_BASE,
35 N_BASES,
36};
37
38static void __iomem *virt_bases[N_BASES];
39
40#define GCC_REG_BASE(x) (void __iomem *)(virt_bases[GCC_BASE] + (x))
41#define MMSS_REG_BASE(x) (void __iomem *)(virt_bases[MMSS_BASE] + (x))
42#define LPASS_REG_BASE(x) (void __iomem *)(virt_bases[LPASS_BASE] + (x))
43#define MSS_REG_BASE(x) (void __iomem *)(virt_bases[MSS_BASE] + (x))
44
45#define GPLL0_MODE_REG 0x0000
46#define GPLL0_L_REG 0x0004
47#define GPLL0_M_REG 0x0008
48#define GPLL0_N_REG 0x000C
49#define GPLL0_USER_CTL_REG 0x0010
50#define GPLL0_CONFIG_CTL_REG 0x0014
51#define GPLL0_TEST_CTL_REG 0x0018
52#define GPLL0_STATUS_REG 0x001C
53
54#define GPLL1_MODE_REG 0x0040
55#define GPLL1_L_REG 0x0044
56#define GPLL1_M_REG 0x0048
57#define GPLL1_N_REG 0x004C
58#define GPLL1_USER_CTL_REG 0x0050
59#define GPLL1_CONFIG_CTL_REG 0x0054
60#define GPLL1_TEST_CTL_REG 0x0058
61#define GPLL1_STATUS_REG 0x005C
62
63#define MMPLL0_MODE_REG 0x0000
64#define MMPLL0_L_REG 0x0004
65#define MMPLL0_M_REG 0x0008
66#define MMPLL0_N_REG 0x000C
67#define MMPLL0_USER_CTL_REG 0x0010
68#define MMPLL0_CONFIG_CTL_REG 0x0014
69#define MMPLL0_TEST_CTL_REG 0x0018
70#define MMPLL0_STATUS_REG 0x001C
71
72#define MMPLL1_MODE_REG 0x0040
73#define MMPLL1_L_REG 0x0044
74#define MMPLL1_M_REG 0x0048
75#define MMPLL1_N_REG 0x004C
76#define MMPLL1_USER_CTL_REG 0x0050
77#define MMPLL1_CONFIG_CTL_REG 0x0054
78#define MMPLL1_TEST_CTL_REG 0x0058
79#define MMPLL1_STATUS_REG 0x005C
80
81#define MMPLL3_MODE_REG 0x0080
82#define MMPLL3_L_REG 0x0084
83#define MMPLL3_M_REG 0x0088
84#define MMPLL3_N_REG 0x008C
85#define MMPLL3_USER_CTL_REG 0x0090
86#define MMPLL3_CONFIG_CTL_REG 0x0094
87#define MMPLL3_TEST_CTL_REG 0x0098
88#define MMPLL3_STATUS_REG 0x009C
89
90#define LPAPLL_MODE_REG 0x0000
91#define LPAPLL_L_REG 0x0004
92#define LPAPLL_M_REG 0x0008
93#define LPAPLL_N_REG 0x000C
94#define LPAPLL_USER_CTL_REG 0x0010
95#define LPAPLL_CONFIG_CTL_REG 0x0014
96#define LPAPLL_TEST_CTL_REG 0x0018
97#define LPAPLL_STATUS_REG 0x001C
98
99#define GCC_DEBUG_CLK_CTL_REG 0x1880
100#define CLOCK_FRQ_MEASURE_CTL_REG 0x1884
101#define CLOCK_FRQ_MEASURE_STATUS_REG 0x1888
102#define GCC_XO_DIV4_CBCR_REG 0x10C8
103#define APCS_GPLL_ENA_VOTE_REG 0x1480
104#define MMSS_PLL_VOTE_APCS_REG 0x0100
105#define MMSS_DEBUG_CLK_CTL_REG 0x0900
106#define LPASS_DEBUG_CLK_CTL_REG 0x29000
107#define LPASS_LPA_PLL_VOTE_APPS_REG 0x2000
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700108#define MSS_DEBUG_CLK_CTL_REG 0x0078
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700109
110#define USB30_MASTER_CMD_RCGR 0x03D4
111#define USB30_MOCK_UTMI_CMD_RCGR 0x03E8
112#define USB_HSIC_SYSTEM_CMD_RCGR 0x041C
113#define USB_HSIC_CMD_RCGR 0x0440
114#define USB_HSIC_IO_CAL_CMD_RCGR 0x0458
115#define USB_HS_SYSTEM_CMD_RCGR 0x0490
116#define SDCC1_APPS_CMD_RCGR 0x04D0
117#define SDCC2_APPS_CMD_RCGR 0x0510
118#define SDCC3_APPS_CMD_RCGR 0x0550
119#define SDCC4_APPS_CMD_RCGR 0x0590
120#define BLSP1_QUP1_SPI_APPS_CMD_RCGR 0x064C
121#define BLSP1_UART1_APPS_CMD_RCGR 0x068C
122#define BLSP1_QUP2_SPI_APPS_CMD_RCGR 0x06CC
123#define BLSP1_UART2_APPS_CMD_RCGR 0x070C
124#define BLSP1_QUP3_SPI_APPS_CMD_RCGR 0x074C
125#define BLSP1_UART3_APPS_CMD_RCGR 0x078C
126#define BLSP1_QUP4_SPI_APPS_CMD_RCGR 0x07CC
127#define BLSP1_UART4_APPS_CMD_RCGR 0x080C
128#define BLSP1_QUP5_SPI_APPS_CMD_RCGR 0x084C
129#define BLSP1_UART5_APPS_CMD_RCGR 0x088C
130#define BLSP1_QUP6_SPI_APPS_CMD_RCGR 0x08CC
131#define BLSP1_UART6_APPS_CMD_RCGR 0x090C
132#define BLSP2_QUP1_SPI_APPS_CMD_RCGR 0x098C
133#define BLSP2_UART1_APPS_CMD_RCGR 0x09CC
134#define BLSP2_QUP2_SPI_APPS_CMD_RCGR 0x0A0C
135#define BLSP2_UART2_APPS_CMD_RCGR 0x0A4C
136#define BLSP2_QUP3_SPI_APPS_CMD_RCGR 0x0A8C
137#define BLSP2_UART3_APPS_CMD_RCGR 0x0ACC
138#define BLSP2_QUP4_SPI_APPS_CMD_RCGR 0x0B0C
139#define BLSP2_UART4_APPS_CMD_RCGR 0x0B4C
140#define BLSP2_QUP5_SPI_APPS_CMD_RCGR 0x0B8C
141#define BLSP2_UART5_APPS_CMD_RCGR 0x0BCC
142#define BLSP2_QUP6_SPI_APPS_CMD_RCGR 0x0C0C
143#define BLSP2_UART6_APPS_CMD_RCGR 0x0C4C
144#define PDM2_CMD_RCGR 0x0CD0
145#define TSIF_REF_CMD_RCGR 0x0D90
146#define CE1_CMD_RCGR 0x1050
147#define CE2_CMD_RCGR 0x1090
148#define GP1_CMD_RCGR 0x1904
149#define GP2_CMD_RCGR 0x1944
150#define GP3_CMD_RCGR 0x1984
151#define LPAIF_SPKR_CMD_RCGR 0xA000
152#define LPAIF_PRI_CMD_RCGR 0xB000
153#define LPAIF_SEC_CMD_RCGR 0xC000
154#define LPAIF_TER_CMD_RCGR 0xD000
155#define LPAIF_QUAD_CMD_RCGR 0xE000
156#define LPAIF_PCM0_CMD_RCGR 0xF000
157#define LPAIF_PCM1_CMD_RCGR 0x10000
158#define RESAMPLER_CMD_RCGR 0x11000
159#define SLIMBUS_CMD_RCGR 0x12000
160#define LPAIF_PCMOE_CMD_RCGR 0x13000
161#define AHBFABRIC_CMD_RCGR 0x18000
162#define VCODEC0_CMD_RCGR 0x1000
163#define PCLK0_CMD_RCGR 0x2000
164#define PCLK1_CMD_RCGR 0x2020
165#define MDP_CMD_RCGR 0x2040
166#define EXTPCLK_CMD_RCGR 0x2060
167#define VSYNC_CMD_RCGR 0x2080
168#define EDPPIXEL_CMD_RCGR 0x20A0
169#define EDPLINK_CMD_RCGR 0x20C0
170#define EDPAUX_CMD_RCGR 0x20E0
171#define HDMI_CMD_RCGR 0x2100
172#define BYTE0_CMD_RCGR 0x2120
173#define BYTE1_CMD_RCGR 0x2140
174#define ESC0_CMD_RCGR 0x2160
175#define ESC1_CMD_RCGR 0x2180
176#define CSI0PHYTIMER_CMD_RCGR 0x3000
177#define CSI1PHYTIMER_CMD_RCGR 0x3030
178#define CSI2PHYTIMER_CMD_RCGR 0x3060
179#define CSI0_CMD_RCGR 0x3090
180#define CSI1_CMD_RCGR 0x3100
181#define CSI2_CMD_RCGR 0x3160
182#define CSI3_CMD_RCGR 0x31C0
183#define CCI_CMD_RCGR 0x3300
184#define MCLK0_CMD_RCGR 0x3360
185#define MCLK1_CMD_RCGR 0x3390
186#define MCLK2_CMD_RCGR 0x33C0
187#define MCLK3_CMD_RCGR 0x33F0
188#define MMSS_GP0_CMD_RCGR 0x3420
189#define MMSS_GP1_CMD_RCGR 0x3450
190#define JPEG0_CMD_RCGR 0x3500
191#define JPEG1_CMD_RCGR 0x3520
192#define JPEG2_CMD_RCGR 0x3540
193#define VFE0_CMD_RCGR 0x3600
194#define VFE1_CMD_RCGR 0x3620
195#define CPP_CMD_RCGR 0x3640
196#define GFX3D_CMD_RCGR 0x4000
197#define RBCPR_CMD_RCGR 0x4060
198#define AHB_CMD_RCGR 0x5000
199#define AXI_CMD_RCGR 0x5040
200#define OCMEMNOC_CMD_RCGR 0x5090
Vikram Mulukutla274b2d92012-07-13 15:53:04 -0700201#define OCMEMCX_OCMEMNOC_CBCR 0x4058
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700202
203#define MMSS_BCR 0x0240
204#define USB_30_BCR 0x03C0
205#define USB3_PHY_BCR 0x03FC
206#define USB_HS_HSIC_BCR 0x0400
207#define USB_HS_BCR 0x0480
208#define SDCC1_BCR 0x04C0
209#define SDCC2_BCR 0x0500
210#define SDCC3_BCR 0x0540
211#define SDCC4_BCR 0x0580
212#define BLSP1_BCR 0x05C0
213#define BLSP1_QUP1_BCR 0x0640
214#define BLSP1_UART1_BCR 0x0680
215#define BLSP1_QUP2_BCR 0x06C0
216#define BLSP1_UART2_BCR 0x0700
217#define BLSP1_QUP3_BCR 0x0740
218#define BLSP1_UART3_BCR 0x0780
219#define BLSP1_QUP4_BCR 0x07C0
220#define BLSP1_UART4_BCR 0x0800
221#define BLSP1_QUP5_BCR 0x0840
222#define BLSP1_UART5_BCR 0x0880
223#define BLSP1_QUP6_BCR 0x08C0
224#define BLSP1_UART6_BCR 0x0900
225#define BLSP2_BCR 0x0940
226#define BLSP2_QUP1_BCR 0x0980
227#define BLSP2_UART1_BCR 0x09C0
228#define BLSP2_QUP2_BCR 0x0A00
229#define BLSP2_UART2_BCR 0x0A40
230#define BLSP2_QUP3_BCR 0x0A80
231#define BLSP2_UART3_BCR 0x0AC0
232#define BLSP2_QUP4_BCR 0x0B00
233#define BLSP2_UART4_BCR 0x0B40
234#define BLSP2_QUP5_BCR 0x0B80
235#define BLSP2_UART5_BCR 0x0BC0
236#define BLSP2_QUP6_BCR 0x0C00
237#define BLSP2_UART6_BCR 0x0C40
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700238#define BOOT_ROM_BCR 0x0E00
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700239#define PDM_BCR 0x0CC0
240#define PRNG_BCR 0x0D00
241#define BAM_DMA_BCR 0x0D40
242#define TSIF_BCR 0x0D80
243#define CE1_BCR 0x1040
244#define CE2_BCR 0x1080
245#define AUDIO_CORE_BCR 0x4000
246#define VENUS0_BCR 0x1020
247#define MDSS_BCR 0x2300
248#define CAMSS_PHY0_BCR 0x3020
249#define CAMSS_PHY1_BCR 0x3050
250#define CAMSS_PHY2_BCR 0x3080
251#define CAMSS_CSI0_BCR 0x30B0
252#define CAMSS_CSI0PHY_BCR 0x30C0
253#define CAMSS_CSI0RDI_BCR 0x30D0
254#define CAMSS_CSI0PIX_BCR 0x30E0
255#define CAMSS_CSI1_BCR 0x3120
256#define CAMSS_CSI1PHY_BCR 0x3130
257#define CAMSS_CSI1RDI_BCR 0x3140
258#define CAMSS_CSI1PIX_BCR 0x3150
259#define CAMSS_CSI2_BCR 0x3180
260#define CAMSS_CSI2PHY_BCR 0x3190
261#define CAMSS_CSI2RDI_BCR 0x31A0
262#define CAMSS_CSI2PIX_BCR 0x31B0
263#define CAMSS_CSI3_BCR 0x31E0
264#define CAMSS_CSI3PHY_BCR 0x31F0
265#define CAMSS_CSI3RDI_BCR 0x3200
266#define CAMSS_CSI3PIX_BCR 0x3210
267#define CAMSS_ISPIF_BCR 0x3220
268#define CAMSS_CCI_BCR 0x3340
269#define CAMSS_MCLK0_BCR 0x3380
270#define CAMSS_MCLK1_BCR 0x33B0
271#define CAMSS_MCLK2_BCR 0x33E0
272#define CAMSS_MCLK3_BCR 0x3410
273#define CAMSS_GP0_BCR 0x3440
274#define CAMSS_GP1_BCR 0x3470
275#define CAMSS_TOP_BCR 0x3480
276#define CAMSS_MICRO_BCR 0x3490
277#define CAMSS_JPEG_BCR 0x35A0
278#define CAMSS_VFE_BCR 0x36A0
279#define CAMSS_CSI_VFE0_BCR 0x3700
280#define CAMSS_CSI_VFE1_BCR 0x3710
281#define OCMEMNOC_BCR 0x50B0
282#define MMSSNOCAHB_BCR 0x5020
283#define MMSSNOCAXI_BCR 0x5060
284#define OXILI_GFX3D_CBCR 0x4028
285#define OXILICX_AHB_CBCR 0x403C
286#define OXILICX_AXI_CBCR 0x4038
287#define OXILI_BCR 0x4020
288#define OXILICX_BCR 0x4030
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700289#define LPASS_Q6SS_BCR 0x6000
290#define MSS_Q6SS_BCR 0x1068
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700291
292#define OCMEM_SYS_NOC_AXI_CBCR 0x0244
293#define OCMEM_NOC_CFG_AHB_CBCR 0x0248
294#define MMSS_NOC_CFG_AHB_CBCR 0x024C
295
296#define USB30_MASTER_CBCR 0x03C8
297#define USB30_MOCK_UTMI_CBCR 0x03D0
298#define USB_HSIC_AHB_CBCR 0x0408
299#define USB_HSIC_SYSTEM_CBCR 0x040C
300#define USB_HSIC_CBCR 0x0410
301#define USB_HSIC_IO_CAL_CBCR 0x0414
302#define USB_HS_SYSTEM_CBCR 0x0484
303#define USB_HS_AHB_CBCR 0x0488
304#define SDCC1_APPS_CBCR 0x04C4
305#define SDCC1_AHB_CBCR 0x04C8
306#define SDCC2_APPS_CBCR 0x0504
307#define SDCC2_AHB_CBCR 0x0508
308#define SDCC3_APPS_CBCR 0x0544
309#define SDCC3_AHB_CBCR 0x0548
310#define SDCC4_APPS_CBCR 0x0584
311#define SDCC4_AHB_CBCR 0x0588
312#define BLSP1_AHB_CBCR 0x05C4
313#define BLSP1_QUP1_SPI_APPS_CBCR 0x0644
314#define BLSP1_QUP1_I2C_APPS_CBCR 0x0648
315#define BLSP1_UART1_APPS_CBCR 0x0684
316#define BLSP1_UART1_SIM_CBCR 0x0688
317#define BLSP1_QUP2_SPI_APPS_CBCR 0x06C4
318#define BLSP1_QUP2_I2C_APPS_CBCR 0x06C8
319#define BLSP1_UART2_APPS_CBCR 0x0704
320#define BLSP1_UART2_SIM_CBCR 0x0708
321#define BLSP1_QUP3_SPI_APPS_CBCR 0x0744
322#define BLSP1_QUP3_I2C_APPS_CBCR 0x0748
323#define BLSP1_UART3_APPS_CBCR 0x0784
324#define BLSP1_UART3_SIM_CBCR 0x0788
325#define BLSP1_QUP4_SPI_APPS_CBCR 0x07C4
326#define BLSP1_QUP4_I2C_APPS_CBCR 0x07C8
327#define BLSP1_UART4_APPS_CBCR 0x0804
328#define BLSP1_UART4_SIM_CBCR 0x0808
329#define BLSP1_QUP5_SPI_APPS_CBCR 0x0844
330#define BLSP1_QUP5_I2C_APPS_CBCR 0x0848
331#define BLSP1_UART5_APPS_CBCR 0x0884
332#define BLSP1_UART5_SIM_CBCR 0x0888
333#define BLSP1_QUP6_SPI_APPS_CBCR 0x08C4
334#define BLSP1_QUP6_I2C_APPS_CBCR 0x08C8
335#define BLSP1_UART6_APPS_CBCR 0x0904
336#define BLSP1_UART6_SIM_CBCR 0x0908
337#define BLSP2_AHB_CBCR 0x0944
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700338#define BOOT_ROM_AHB_CBCR 0x0E04
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700339#define BLSP2_QUP1_SPI_APPS_CBCR 0x0984
340#define BLSP2_QUP1_I2C_APPS_CBCR 0x0988
341#define BLSP2_UART1_APPS_CBCR 0x09C4
342#define BLSP2_UART1_SIM_CBCR 0x09C8
343#define BLSP2_QUP2_SPI_APPS_CBCR 0x0A04
344#define BLSP2_QUP2_I2C_APPS_CBCR 0x0A08
345#define BLSP2_UART2_APPS_CBCR 0x0A44
346#define BLSP2_UART2_SIM_CBCR 0x0A48
347#define BLSP2_QUP3_SPI_APPS_CBCR 0x0A84
348#define BLSP2_QUP3_I2C_APPS_CBCR 0x0A88
349#define BLSP2_UART3_APPS_CBCR 0x0AC4
350#define BLSP2_UART3_SIM_CBCR 0x0AC8
351#define BLSP2_QUP4_SPI_APPS_CBCR 0x0B04
352#define BLSP2_QUP4_I2C_APPS_CBCR 0x0B08
353#define BLSP2_UART4_APPS_CBCR 0x0B44
354#define BLSP2_UART4_SIM_CBCR 0x0B48
355#define BLSP2_QUP5_SPI_APPS_CBCR 0x0B84
356#define BLSP2_QUP5_I2C_APPS_CBCR 0x0B88
357#define BLSP2_UART5_APPS_CBCR 0x0BC4
358#define BLSP2_UART5_SIM_CBCR 0x0BC8
359#define BLSP2_QUP6_SPI_APPS_CBCR 0x0C04
360#define BLSP2_QUP6_I2C_APPS_CBCR 0x0C08
361#define BLSP2_UART6_APPS_CBCR 0x0C44
362#define BLSP2_UART6_SIM_CBCR 0x0C48
363#define PDM_AHB_CBCR 0x0CC4
364#define PDM_XO4_CBCR 0x0CC8
365#define PDM2_CBCR 0x0CCC
366#define PRNG_AHB_CBCR 0x0D04
367#define BAM_DMA_AHB_CBCR 0x0D44
368#define TSIF_AHB_CBCR 0x0D84
369#define TSIF_REF_CBCR 0x0D88
370#define MSG_RAM_AHB_CBCR 0x0E44
371#define CE1_CBCR 0x1044
372#define CE1_AXI_CBCR 0x1048
373#define CE1_AHB_CBCR 0x104C
374#define CE2_CBCR 0x1084
375#define CE2_AXI_CBCR 0x1088
376#define CE2_AHB_CBCR 0x108C
377#define GCC_AHB_CBCR 0x10C0
378#define GP1_CBCR 0x1900
379#define GP2_CBCR 0x1940
380#define GP3_CBCR 0x1980
381#define AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR 0xA014
382#define AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR 0xA018
383#define AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR 0xA01C
384#define AUDIO_CORE_LPAIF_PRI_OSR_CBCR 0xB014
385#define AUDIO_CORE_LPAIF_PRI_IBIT_CBCR 0xB018
386#define AUDIO_CORE_LPAIF_PRI_EBIT_CBCR 0xB01C
387#define AUDIO_CORE_LPAIF_SEC_OSR_CBCR 0xC014
388#define AUDIO_CORE_LPAIF_SEC_IBIT_CBCR 0xC018
389#define AUDIO_CORE_LPAIF_SEC_EBIT_CBCR 0xC01C
390#define AUDIO_CORE_LPAIF_TER_OSR_CBCR 0xD014
391#define AUDIO_CORE_LPAIF_TER_IBIT_CBCR 0xD018
392#define AUDIO_CORE_LPAIF_TER_EBIT_CBCR 0xD01C
393#define AUDIO_CORE_LPAIF_QUAD_OSR_CBCR 0xE014
394#define AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR 0xE018
395#define AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR 0xE01C
396#define AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR 0xF014
397#define AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR 0xF018
398#define AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR 0x10014
399#define AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR 0x10018
400#define AUDIO_CORE_RESAMPLER_CORE_CBCR 0x11014
401#define AUDIO_CORE_RESAMPLER_LFABIF_CBCR 0x11018
402#define AUDIO_CORE_SLIMBUS_CORE_CBCR 0x12014
403#define AUDIO_CORE_SLIMBUS_LFABIF_CBCR 0x12018
404#define AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR 0x13014
405#define VENUS0_VCODEC0_CBCR 0x1028
406#define VENUS0_AHB_CBCR 0x1030
407#define VENUS0_AXI_CBCR 0x1034
408#define VENUS0_OCMEMNOC_CBCR 0x1038
409#define MDSS_AHB_CBCR 0x2308
410#define MDSS_HDMI_AHB_CBCR 0x230C
411#define MDSS_AXI_CBCR 0x2310
412#define MDSS_PCLK0_CBCR 0x2314
413#define MDSS_PCLK1_CBCR 0x2318
414#define MDSS_MDP_CBCR 0x231C
415#define MDSS_MDP_LUT_CBCR 0x2320
416#define MDSS_EXTPCLK_CBCR 0x2324
417#define MDSS_VSYNC_CBCR 0x2328
418#define MDSS_EDPPIXEL_CBCR 0x232C
419#define MDSS_EDPLINK_CBCR 0x2330
420#define MDSS_EDPAUX_CBCR 0x2334
421#define MDSS_HDMI_CBCR 0x2338
422#define MDSS_BYTE0_CBCR 0x233C
423#define MDSS_BYTE1_CBCR 0x2340
424#define MDSS_ESC0_CBCR 0x2344
425#define MDSS_ESC1_CBCR 0x2348
426#define CAMSS_PHY0_CSI0PHYTIMER_CBCR 0x3024
427#define CAMSS_PHY1_CSI1PHYTIMER_CBCR 0x3054
428#define CAMSS_PHY2_CSI2PHYTIMER_CBCR 0x3084
429#define CAMSS_CSI0_CBCR 0x30B4
430#define CAMSS_CSI0_AHB_CBCR 0x30BC
431#define CAMSS_CSI0PHY_CBCR 0x30C4
432#define CAMSS_CSI0RDI_CBCR 0x30D4
433#define CAMSS_CSI0PIX_CBCR 0x30E4
434#define CAMSS_CSI1_CBCR 0x3124
435#define CAMSS_CSI1_AHB_CBCR 0x3128
436#define CAMSS_CSI1PHY_CBCR 0x3134
437#define CAMSS_CSI1RDI_CBCR 0x3144
438#define CAMSS_CSI1PIX_CBCR 0x3154
439#define CAMSS_CSI2_CBCR 0x3184
440#define CAMSS_CSI2_AHB_CBCR 0x3188
441#define CAMSS_CSI2PHY_CBCR 0x3194
442#define CAMSS_CSI2RDI_CBCR 0x31A4
443#define CAMSS_CSI2PIX_CBCR 0x31B4
444#define CAMSS_CSI3_CBCR 0x31E4
445#define CAMSS_CSI3_AHB_CBCR 0x31E8
446#define CAMSS_CSI3PHY_CBCR 0x31F4
447#define CAMSS_CSI3RDI_CBCR 0x3204
448#define CAMSS_CSI3PIX_CBCR 0x3214
449#define CAMSS_ISPIF_AHB_CBCR 0x3224
450#define CAMSS_CCI_CCI_CBCR 0x3344
451#define CAMSS_CCI_CCI_AHB_CBCR 0x3348
452#define CAMSS_MCLK0_CBCR 0x3384
453#define CAMSS_MCLK1_CBCR 0x33B4
454#define CAMSS_MCLK2_CBCR 0x33E4
455#define CAMSS_MCLK3_CBCR 0x3414
456#define CAMSS_GP0_CBCR 0x3444
457#define CAMSS_GP1_CBCR 0x3474
458#define CAMSS_TOP_AHB_CBCR 0x3484
459#define CAMSS_MICRO_AHB_CBCR 0x3494
460#define CAMSS_JPEG_JPEG0_CBCR 0x35A8
461#define CAMSS_JPEG_JPEG1_CBCR 0x35AC
462#define CAMSS_JPEG_JPEG2_CBCR 0x35B0
463#define CAMSS_JPEG_JPEG_AHB_CBCR 0x35B4
464#define CAMSS_JPEG_JPEG_AXI_CBCR 0x35B8
465#define CAMSS_JPEG_JPEG_OCMEMNOC_CBCR 0x35BC
466#define CAMSS_VFE_VFE0_CBCR 0x36A8
467#define CAMSS_VFE_VFE1_CBCR 0x36AC
468#define CAMSS_VFE_CPP_CBCR 0x36B0
469#define CAMSS_VFE_CPP_AHB_CBCR 0x36B4
470#define CAMSS_VFE_VFE_AHB_CBCR 0x36B8
471#define CAMSS_VFE_VFE_AXI_CBCR 0x36BC
472#define CAMSS_VFE_VFE_OCMEMNOC_CBCR 0x36C0
473#define CAMSS_CSI_VFE0_CBCR 0x3704
474#define CAMSS_CSI_VFE1_CBCR 0x3714
475#define MMSS_MMSSNOC_AXI_CBCR 0x506C
476#define MMSS_MMSSNOC_AHB_CBCR 0x5024
477#define MMSS_MMSSNOC_BTO_AHB_CBCR 0x5028
478#define MMSS_MISC_AHB_CBCR 0x502C
479#define MMSS_S0_AXI_CBCR 0x5064
480#define OCMEMNOC_CBCR 0x50B4
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700481#define LPASS_Q6SS_AHB_LFABIF_CBCR 0x22000
482#define LPASS_Q6SS_XO_CBCR 0x26000
483#define MSS_XO_Q6_CBCR 0x108C
484#define MSS_BUS_Q6_CBCR 0x10A4
485#define MSS_CFG_AHB_CBCR 0x0280
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700486
487#define APCS_CLOCK_BRANCH_ENA_VOTE 0x1484
488#define APCS_CLOCK_SLEEP_ENA_VOTE 0x1488
489
490/* Mux source select values */
491#define cxo_source_val 0
492#define gpll0_source_val 1
493#define gpll1_source_val 2
494#define gnd_source_val 5
495#define mmpll0_mm_source_val 1
496#define mmpll1_mm_source_val 2
497#define mmpll3_mm_source_val 3
498#define gpll0_mm_source_val 5
499#define cxo_mm_source_val 0
500#define mm_gnd_source_val 6
501#define gpll1_hsic_source_val 4
502#define cxo_lpass_source_val 0
503#define lpapll0_lpass_source_val 1
504#define gpll0_lpass_source_val 5
505#define edppll_270_mm_source_val 4
506#define edppll_350_mm_source_val 4
507#define dsipll_750_mm_source_val 1
508#define dsipll_250_mm_source_val 2
509#define hdmipll_297_mm_source_val 3
510
511#define F(f, s, div, m, n) \
512 { \
513 .freq_hz = (f), \
514 .src_clk = &s##_clk_src.c, \
515 .m_val = (m), \
516 .n_val = ~((n)-(m)), \
517 .d_val = ~(n),\
518 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
519 | BVAL(10, 8, s##_source_val), \
520 }
521
522#define F_MM(f, s, div, m, n) \
523 { \
524 .freq_hz = (f), \
525 .src_clk = &s##_clk_src.c, \
526 .m_val = (m), \
527 .n_val = ~((n)-(m)), \
528 .d_val = ~(n),\
529 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
530 | BVAL(10, 8, s##_mm_source_val), \
531 }
532
533#define F_MDSS(f, s, div, m, n) \
534 { \
535 .freq_hz = (f), \
536 .m_val = (m), \
537 .n_val = ~((n)-(m)), \
538 .d_val = ~(n),\
539 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
540 | BVAL(10, 8, s##_mm_source_val), \
541 }
542
543#define F_HSIC(f, s, div, m, n) \
544 { \
545 .freq_hz = (f), \
546 .src_clk = &s##_clk_src.c, \
547 .m_val = (m), \
548 .n_val = ~((n)-(m)), \
549 .d_val = ~(n),\
550 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
551 | BVAL(10, 8, s##_hsic_source_val), \
552 }
553
554#define F_LPASS(f, s, div, m, n) \
555 { \
556 .freq_hz = (f), \
557 .src_clk = &s##_clk_src.c, \
558 .m_val = (m), \
559 .n_val = ~((n)-(m)), \
560 .d_val = ~(n),\
561 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
562 | BVAL(10, 8, s##_lpass_source_val), \
563 }
564
565#define VDD_DIG_FMAX_MAP1(l1, f1) \
566 .vdd_class = &vdd_dig, \
567 .fmax[VDD_DIG_##l1] = (f1)
568#define VDD_DIG_FMAX_MAP2(l1, f1, l2, f2) \
569 .vdd_class = &vdd_dig, \
570 .fmax[VDD_DIG_##l1] = (f1), \
571 .fmax[VDD_DIG_##l2] = (f2)
572#define VDD_DIG_FMAX_MAP3(l1, f1, l2, f2, l3, f3) \
573 .vdd_class = &vdd_dig, \
574 .fmax[VDD_DIG_##l1] = (f1), \
575 .fmax[VDD_DIG_##l2] = (f2), \
576 .fmax[VDD_DIG_##l3] = (f3)
577
578enum vdd_dig_levels {
579 VDD_DIG_NONE,
580 VDD_DIG_LOW,
581 VDD_DIG_NOMINAL,
582 VDD_DIG_HIGH
583};
584
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -0700585static const int vdd_corner[] = {
586 [VDD_DIG_NONE] = RPM_REGULATOR_CORNER_NONE,
587 [VDD_DIG_LOW] = RPM_REGULATOR_CORNER_SVS_SOC,
588 [VDD_DIG_NOMINAL] = RPM_REGULATOR_CORNER_NORMAL,
589 [VDD_DIG_HIGH] = RPM_REGULATOR_CORNER_SUPER_TURBO,
590};
591
592static struct rpm_regulator *vdd_dig_reg;
593
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700594static int set_vdd_dig(struct clk_vdd_class *vdd_class, int level)
595{
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -0700596 return rpm_regulator_set_voltage(vdd_dig_reg, vdd_corner[level],
597 RPM_REGULATOR_CORNER_SUPER_TURBO);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700598}
599
600static DEFINE_VDD_CLASS(vdd_dig, set_vdd_dig);
601
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700602#define RPM_MISC_CLK_TYPE 0x306b6c63
603#define RPM_BUS_CLK_TYPE 0x316b6c63
604#define RPM_MEM_CLK_TYPE 0x326b6c63
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700605
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700606#define CXO_ID 0x0
Vikram Mulukutla0f63e002012-06-28 14:29:44 -0700607#define QDSS_ID 0x1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700608
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700609#define PNOC_ID 0x0
610#define SNOC_ID 0x1
611#define CNOC_ID 0x2
Vikram Mulukutla09e20812012-07-12 11:32:42 -0700612#define MMSSNOC_AHB_ID 0x4
Matt Wagantallc4388bf2012-05-14 23:03:00 -0700613
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700614#define BIMC_ID 0x0
615#define OCMEM_ID 0x1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700616
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700617DEFINE_CLK_RPM_SMD(pnoc_clk, pnoc_a_clk, RPM_BUS_CLK_TYPE, PNOC_ID, NULL);
618DEFINE_CLK_RPM_SMD(snoc_clk, snoc_a_clk, RPM_BUS_CLK_TYPE, SNOC_ID, NULL);
619DEFINE_CLK_RPM_SMD(cnoc_clk, cnoc_a_clk, RPM_BUS_CLK_TYPE, CNOC_ID, NULL);
Vikram Mulukutla09e20812012-07-12 11:32:42 -0700620DEFINE_CLK_RPM_SMD(mmssnoc_ahb_clk, mmssnoc_ahb_a_clk, RPM_BUS_CLK_TYPE,
621 MMSSNOC_AHB_ID, NULL);
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700622
623DEFINE_CLK_RPM_SMD(bimc_clk, bimc_a_clk, RPM_MEM_CLK_TYPE, BIMC_ID, NULL);
624DEFINE_CLK_RPM_SMD(ocmemgx_clk, ocmemgx_a_clk, RPM_MEM_CLK_TYPE, OCMEM_ID,
625 NULL);
626
627DEFINE_CLK_RPM_SMD_BRANCH(cxo_clk_src, cxo_a_clk_src,
628 RPM_MISC_CLK_TYPE, CXO_ID, 19200000);
Vikram Mulukutla0f63e002012-06-28 14:29:44 -0700629DEFINE_CLK_RPM_SMD_QDSS(qdss_clk, qdss_a_clk, RPM_MISC_CLK_TYPE, QDSS_ID);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700630
631static struct pll_vote_clk gpll0_clk_src = {
632 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700633 .status_reg = (void __iomem *)GPLL0_STATUS_REG,
634 .status_mask = BIT(17),
635 .parent = &cxo_clk_src.c,
636 .base = &virt_bases[GCC_BASE],
637 .c = {
638 .rate = 600000000,
639 .dbg_name = "gpll0_clk_src",
640 .ops = &clk_ops_pll_vote,
641 .warned = true,
642 CLK_INIT(gpll0_clk_src.c),
643 },
644};
645
646static struct pll_vote_clk gpll1_clk_src = {
647 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
648 .en_mask = BIT(1),
649 .status_reg = (void __iomem *)GPLL1_STATUS_REG,
650 .status_mask = BIT(17),
651 .parent = &cxo_clk_src.c,
652 .base = &virt_bases[GCC_BASE],
653 .c = {
654 .rate = 480000000,
655 .dbg_name = "gpll1_clk_src",
656 .ops = &clk_ops_pll_vote,
657 .warned = true,
658 CLK_INIT(gpll1_clk_src.c),
659 },
660};
661
662static struct pll_vote_clk lpapll0_clk_src = {
663 .en_reg = (void __iomem *)LPASS_LPA_PLL_VOTE_APPS_REG,
664 .en_mask = BIT(0),
665 .status_reg = (void __iomem *)LPAPLL_STATUS_REG,
666 .status_mask = BIT(17),
667 .parent = &cxo_clk_src.c,
668 .base = &virt_bases[LPASS_BASE],
669 .c = {
670 .rate = 491520000,
671 .dbg_name = "lpapll0_clk_src",
672 .ops = &clk_ops_pll_vote,
673 .warned = true,
674 CLK_INIT(lpapll0_clk_src.c),
675 },
676};
677
678static struct pll_vote_clk mmpll0_clk_src = {
679 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
680 .en_mask = BIT(0),
681 .status_reg = (void __iomem *)MMPLL0_STATUS_REG,
682 .status_mask = BIT(17),
683 .parent = &cxo_clk_src.c,
684 .base = &virt_bases[MMSS_BASE],
685 .c = {
686 .dbg_name = "mmpll0_clk_src",
687 .rate = 800000000,
688 .ops = &clk_ops_pll_vote,
689 .warned = true,
690 CLK_INIT(mmpll0_clk_src.c),
691 },
692};
693
694static struct pll_vote_clk mmpll1_clk_src = {
695 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
696 .en_mask = BIT(1),
697 .status_reg = (void __iomem *)MMPLL1_STATUS_REG,
698 .status_mask = BIT(17),
699 .parent = &cxo_clk_src.c,
700 .base = &virt_bases[MMSS_BASE],
701 .c = {
702 .dbg_name = "mmpll1_clk_src",
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -0700703 .rate = 846000000,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700704 .ops = &clk_ops_pll_vote,
705 .warned = true,
706 CLK_INIT(mmpll1_clk_src.c),
707 },
708};
709
710static struct pll_clk mmpll3_clk_src = {
711 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
712 .status_reg = (void __iomem *)MMPLL3_STATUS_REG,
713 .parent = &cxo_clk_src.c,
714 .base = &virt_bases[MMSS_BASE],
715 .c = {
716 .dbg_name = "mmpll3_clk_src",
717 .rate = 1000000000,
718 .ops = &clk_ops_local_pll,
719 CLK_INIT(mmpll3_clk_src.c),
720 },
721};
722
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700723static DEFINE_CLK_VOTER(pnoc_msmbus_clk, &pnoc_clk.c, LONG_MAX);
724static DEFINE_CLK_VOTER(snoc_msmbus_clk, &snoc_clk.c, LONG_MAX);
725static DEFINE_CLK_VOTER(cnoc_msmbus_clk, &cnoc_clk.c, LONG_MAX);
726static DEFINE_CLK_VOTER(pnoc_msmbus_a_clk, &pnoc_a_clk.c, LONG_MAX);
727static DEFINE_CLK_VOTER(snoc_msmbus_a_clk, &snoc_a_clk.c, LONG_MAX);
728static DEFINE_CLK_VOTER(cnoc_msmbus_a_clk, &cnoc_a_clk.c, LONG_MAX);
729
730static DEFINE_CLK_VOTER(bimc_msmbus_clk, &bimc_clk.c, LONG_MAX);
731static DEFINE_CLK_VOTER(bimc_msmbus_a_clk, &bimc_a_clk.c, LONG_MAX);
732static DEFINE_CLK_VOTER(bimc_acpu_a_clk, &bimc_a_clk.c, LONG_MAX);
733static DEFINE_CLK_VOTER(ocmemgx_msmbus_clk, &ocmemgx_clk.c, LONG_MAX);
734static DEFINE_CLK_VOTER(ocmemgx_msmbus_a_clk, &ocmemgx_a_clk.c, LONG_MAX);
735
Sujit Reddy Thumma50247492012-06-18 09:39:36 +0530736static DEFINE_CLK_VOTER(pnoc_sdcc1_clk, &pnoc_clk.c, 0);
737static DEFINE_CLK_VOTER(pnoc_sdcc2_clk, &pnoc_clk.c, 0);
738static DEFINE_CLK_VOTER(pnoc_sdcc3_clk, &pnoc_clk.c, 0);
739static DEFINE_CLK_VOTER(pnoc_sdcc4_clk, &pnoc_clk.c, 0);
740
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700741static struct clk_freq_tbl ftbl_gcc_usb30_master_clk[] = {
742 F(125000000, gpll0, 1, 5, 24),
743 F_END
744};
745
746static struct rcg_clk usb30_master_clk_src = {
747 .cmd_rcgr_reg = USB30_MASTER_CMD_RCGR,
748 .set_rate = set_rate_mnd,
749 .freq_tbl = ftbl_gcc_usb30_master_clk,
750 .current_freq = &rcg_dummy_freq,
751 .base = &virt_bases[GCC_BASE],
752 .c = {
753 .dbg_name = "usb30_master_clk_src",
754 .ops = &clk_ops_rcg_mnd,
755 VDD_DIG_FMAX_MAP1(NOMINAL, 125000000),
756 CLK_INIT(usb30_master_clk_src.c),
757 },
758};
759
760static struct clk_freq_tbl ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk[] = {
761 F( 960000, cxo, 10, 1, 2),
762 F( 4800000, cxo, 4, 0, 0),
763 F( 9600000, cxo, 2, 0, 0),
764 F(15000000, gpll0, 10, 1, 4),
765 F(19200000, cxo, 1, 0, 0),
766 F(25000000, gpll0, 12, 1, 2),
767 F(50000000, gpll0, 12, 0, 0),
768 F_END
769};
770
771static struct rcg_clk blsp1_qup1_spi_apps_clk_src = {
772 .cmd_rcgr_reg = BLSP1_QUP1_SPI_APPS_CMD_RCGR,
773 .set_rate = set_rate_mnd,
774 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
775 .current_freq = &rcg_dummy_freq,
776 .base = &virt_bases[GCC_BASE],
777 .c = {
778 .dbg_name = "blsp1_qup1_spi_apps_clk_src",
779 .ops = &clk_ops_rcg_mnd,
780 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
781 CLK_INIT(blsp1_qup1_spi_apps_clk_src.c),
782 },
783};
784
785static struct rcg_clk blsp1_qup2_spi_apps_clk_src = {
786 .cmd_rcgr_reg = BLSP1_QUP2_SPI_APPS_CMD_RCGR,
787 .set_rate = set_rate_mnd,
788 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
789 .current_freq = &rcg_dummy_freq,
790 .base = &virt_bases[GCC_BASE],
791 .c = {
792 .dbg_name = "blsp1_qup2_spi_apps_clk_src",
793 .ops = &clk_ops_rcg_mnd,
794 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
795 CLK_INIT(blsp1_qup2_spi_apps_clk_src.c),
796 },
797};
798
799static struct rcg_clk blsp1_qup3_spi_apps_clk_src = {
800 .cmd_rcgr_reg = BLSP1_QUP3_SPI_APPS_CMD_RCGR,
801 .set_rate = set_rate_mnd,
802 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
803 .current_freq = &rcg_dummy_freq,
804 .base = &virt_bases[GCC_BASE],
805 .c = {
806 .dbg_name = "blsp1_qup3_spi_apps_clk_src",
807 .ops = &clk_ops_rcg_mnd,
808 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
809 CLK_INIT(blsp1_qup3_spi_apps_clk_src.c),
810 },
811};
812
813static struct rcg_clk blsp1_qup4_spi_apps_clk_src = {
814 .cmd_rcgr_reg = BLSP1_QUP4_SPI_APPS_CMD_RCGR,
815 .set_rate = set_rate_mnd,
816 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
817 .current_freq = &rcg_dummy_freq,
818 .base = &virt_bases[GCC_BASE],
819 .c = {
820 .dbg_name = "blsp1_qup4_spi_apps_clk_src",
821 .ops = &clk_ops_rcg_mnd,
822 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
823 CLK_INIT(blsp1_qup4_spi_apps_clk_src.c),
824 },
825};
826
827static struct rcg_clk blsp1_qup5_spi_apps_clk_src = {
828 .cmd_rcgr_reg = BLSP1_QUP5_SPI_APPS_CMD_RCGR,
829 .set_rate = set_rate_mnd,
830 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
831 .current_freq = &rcg_dummy_freq,
832 .base = &virt_bases[GCC_BASE],
833 .c = {
834 .dbg_name = "blsp1_qup5_spi_apps_clk_src",
835 .ops = &clk_ops_rcg_mnd,
836 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
837 CLK_INIT(blsp1_qup5_spi_apps_clk_src.c),
838 },
839};
840
841static struct rcg_clk blsp1_qup6_spi_apps_clk_src = {
842 .cmd_rcgr_reg = BLSP1_QUP6_SPI_APPS_CMD_RCGR,
843 .set_rate = set_rate_mnd,
844 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
845 .current_freq = &rcg_dummy_freq,
846 .base = &virt_bases[GCC_BASE],
847 .c = {
848 .dbg_name = "blsp1_qup6_spi_apps_clk_src",
849 .ops = &clk_ops_rcg_mnd,
850 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
851 CLK_INIT(blsp1_qup6_spi_apps_clk_src.c),
852 },
853};
854
855static struct clk_freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] = {
856 F( 3686400, gpll0, 1, 96, 15625),
857 F( 7372800, gpll0, 1, 192, 15625),
858 F(14745600, gpll0, 1, 384, 15625),
859 F(16000000, gpll0, 5, 2, 15),
860 F(19200000, cxo, 1, 0, 0),
861 F(24000000, gpll0, 5, 1, 5),
862 F(32000000, gpll0, 1, 4, 75),
863 F(40000000, gpll0, 15, 0, 0),
864 F(46400000, gpll0, 1, 29, 375),
865 F(48000000, gpll0, 12.5, 0, 0),
866 F(51200000, gpll0, 1, 32, 375),
867 F(56000000, gpll0, 1, 7, 75),
868 F(58982400, gpll0, 1, 1536, 15625),
869 F(60000000, gpll0, 10, 0, 0),
870 F_END
871};
872
873static struct rcg_clk blsp1_uart1_apps_clk_src = {
874 .cmd_rcgr_reg = BLSP1_UART1_APPS_CMD_RCGR,
875 .set_rate = set_rate_mnd,
876 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
877 .current_freq = &rcg_dummy_freq,
878 .base = &virt_bases[GCC_BASE],
879 .c = {
880 .dbg_name = "blsp1_uart1_apps_clk_src",
881 .ops = &clk_ops_rcg_mnd,
882 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
883 CLK_INIT(blsp1_uart1_apps_clk_src.c),
884 },
885};
886
887static struct rcg_clk blsp1_uart2_apps_clk_src = {
888 .cmd_rcgr_reg = BLSP1_UART2_APPS_CMD_RCGR,
889 .set_rate = set_rate_mnd,
890 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
891 .current_freq = &rcg_dummy_freq,
892 .base = &virt_bases[GCC_BASE],
893 .c = {
894 .dbg_name = "blsp1_uart2_apps_clk_src",
895 .ops = &clk_ops_rcg_mnd,
896 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
897 CLK_INIT(blsp1_uart2_apps_clk_src.c),
898 },
899};
900
901static struct rcg_clk blsp1_uart3_apps_clk_src = {
902 .cmd_rcgr_reg = BLSP1_UART3_APPS_CMD_RCGR,
903 .set_rate = set_rate_mnd,
904 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
905 .current_freq = &rcg_dummy_freq,
906 .base = &virt_bases[GCC_BASE],
907 .c = {
908 .dbg_name = "blsp1_uart3_apps_clk_src",
909 .ops = &clk_ops_rcg_mnd,
910 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
911 CLK_INIT(blsp1_uart3_apps_clk_src.c),
912 },
913};
914
915static struct rcg_clk blsp1_uart4_apps_clk_src = {
916 .cmd_rcgr_reg = BLSP1_UART4_APPS_CMD_RCGR,
917 .set_rate = set_rate_mnd,
918 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
919 .current_freq = &rcg_dummy_freq,
920 .base = &virt_bases[GCC_BASE],
921 .c = {
922 .dbg_name = "blsp1_uart4_apps_clk_src",
923 .ops = &clk_ops_rcg_mnd,
924 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
925 CLK_INIT(blsp1_uart4_apps_clk_src.c),
926 },
927};
928
929static struct rcg_clk blsp1_uart5_apps_clk_src = {
930 .cmd_rcgr_reg = BLSP1_UART5_APPS_CMD_RCGR,
931 .set_rate = set_rate_mnd,
932 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
933 .current_freq = &rcg_dummy_freq,
934 .base = &virt_bases[GCC_BASE],
935 .c = {
936 .dbg_name = "blsp1_uart5_apps_clk_src",
937 .ops = &clk_ops_rcg_mnd,
938 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
939 CLK_INIT(blsp1_uart5_apps_clk_src.c),
940 },
941};
942
943static struct rcg_clk blsp1_uart6_apps_clk_src = {
944 .cmd_rcgr_reg = BLSP1_UART6_APPS_CMD_RCGR,
945 .set_rate = set_rate_mnd,
946 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
947 .current_freq = &rcg_dummy_freq,
948 .base = &virt_bases[GCC_BASE],
949 .c = {
950 .dbg_name = "blsp1_uart6_apps_clk_src",
951 .ops = &clk_ops_rcg_mnd,
952 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
953 CLK_INIT(blsp1_uart6_apps_clk_src.c),
954 },
955};
956
957static struct rcg_clk blsp2_qup1_spi_apps_clk_src = {
958 .cmd_rcgr_reg = BLSP2_QUP1_SPI_APPS_CMD_RCGR,
959 .set_rate = set_rate_mnd,
960 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
961 .current_freq = &rcg_dummy_freq,
962 .base = &virt_bases[GCC_BASE],
963 .c = {
964 .dbg_name = "blsp2_qup1_spi_apps_clk_src",
965 .ops = &clk_ops_rcg_mnd,
966 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
967 CLK_INIT(blsp2_qup1_spi_apps_clk_src.c),
968 },
969};
970
971static struct rcg_clk blsp2_qup2_spi_apps_clk_src = {
972 .cmd_rcgr_reg = BLSP2_QUP2_SPI_APPS_CMD_RCGR,
973 .set_rate = set_rate_mnd,
974 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
975 .current_freq = &rcg_dummy_freq,
976 .base = &virt_bases[GCC_BASE],
977 .c = {
978 .dbg_name = "blsp2_qup2_spi_apps_clk_src",
979 .ops = &clk_ops_rcg_mnd,
980 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
981 CLK_INIT(blsp2_qup2_spi_apps_clk_src.c),
982 },
983};
984
985static struct rcg_clk blsp2_qup3_spi_apps_clk_src = {
986 .cmd_rcgr_reg = BLSP2_QUP3_SPI_APPS_CMD_RCGR,
987 .set_rate = set_rate_mnd,
988 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
989 .current_freq = &rcg_dummy_freq,
990 .base = &virt_bases[GCC_BASE],
991 .c = {
992 .dbg_name = "blsp2_qup3_spi_apps_clk_src",
993 .ops = &clk_ops_rcg_mnd,
994 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
995 CLK_INIT(blsp2_qup3_spi_apps_clk_src.c),
996 },
997};
998
999static struct rcg_clk blsp2_qup4_spi_apps_clk_src = {
1000 .cmd_rcgr_reg = BLSP2_QUP4_SPI_APPS_CMD_RCGR,
1001 .set_rate = set_rate_mnd,
1002 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1003 .current_freq = &rcg_dummy_freq,
1004 .base = &virt_bases[GCC_BASE],
1005 .c = {
1006 .dbg_name = "blsp2_qup4_spi_apps_clk_src",
1007 .ops = &clk_ops_rcg_mnd,
1008 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1009 CLK_INIT(blsp2_qup4_spi_apps_clk_src.c),
1010 },
1011};
1012
1013static struct rcg_clk blsp2_qup5_spi_apps_clk_src = {
1014 .cmd_rcgr_reg = BLSP2_QUP5_SPI_APPS_CMD_RCGR,
1015 .set_rate = set_rate_mnd,
1016 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1017 .current_freq = &rcg_dummy_freq,
1018 .base = &virt_bases[GCC_BASE],
1019 .c = {
1020 .dbg_name = "blsp2_qup5_spi_apps_clk_src",
1021 .ops = &clk_ops_rcg_mnd,
1022 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1023 CLK_INIT(blsp2_qup5_spi_apps_clk_src.c),
1024 },
1025};
1026
1027static struct rcg_clk blsp2_qup6_spi_apps_clk_src = {
1028 .cmd_rcgr_reg = BLSP2_QUP6_SPI_APPS_CMD_RCGR,
1029 .set_rate = set_rate_mnd,
1030 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1031 .current_freq = &rcg_dummy_freq,
1032 .base = &virt_bases[GCC_BASE],
1033 .c = {
1034 .dbg_name = "blsp2_qup6_spi_apps_clk_src",
1035 .ops = &clk_ops_rcg_mnd,
1036 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1037 CLK_INIT(blsp2_qup6_spi_apps_clk_src.c),
1038 },
1039};
1040
1041static struct rcg_clk blsp2_uart1_apps_clk_src = {
1042 .cmd_rcgr_reg = BLSP2_UART1_APPS_CMD_RCGR,
1043 .set_rate = set_rate_mnd,
1044 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1045 .current_freq = &rcg_dummy_freq,
1046 .base = &virt_bases[GCC_BASE],
1047 .c = {
1048 .dbg_name = "blsp2_uart1_apps_clk_src",
1049 .ops = &clk_ops_rcg_mnd,
1050 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1051 CLK_INIT(blsp2_uart1_apps_clk_src.c),
1052 },
1053};
1054
1055static struct rcg_clk blsp2_uart2_apps_clk_src = {
1056 .cmd_rcgr_reg = BLSP2_UART2_APPS_CMD_RCGR,
1057 .set_rate = set_rate_mnd,
1058 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1059 .current_freq = &rcg_dummy_freq,
1060 .base = &virt_bases[GCC_BASE],
1061 .c = {
1062 .dbg_name = "blsp2_uart2_apps_clk_src",
1063 .ops = &clk_ops_rcg_mnd,
1064 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1065 CLK_INIT(blsp2_uart2_apps_clk_src.c),
1066 },
1067};
1068
1069static struct rcg_clk blsp2_uart3_apps_clk_src = {
1070 .cmd_rcgr_reg = BLSP2_UART3_APPS_CMD_RCGR,
1071 .set_rate = set_rate_mnd,
1072 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1073 .current_freq = &rcg_dummy_freq,
1074 .base = &virt_bases[GCC_BASE],
1075 .c = {
1076 .dbg_name = "blsp2_uart3_apps_clk_src",
1077 .ops = &clk_ops_rcg_mnd,
1078 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1079 CLK_INIT(blsp2_uart3_apps_clk_src.c),
1080 },
1081};
1082
1083static struct rcg_clk blsp2_uart4_apps_clk_src = {
1084 .cmd_rcgr_reg = BLSP2_UART4_APPS_CMD_RCGR,
1085 .set_rate = set_rate_mnd,
1086 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1087 .current_freq = &rcg_dummy_freq,
1088 .base = &virt_bases[GCC_BASE],
1089 .c = {
1090 .dbg_name = "blsp2_uart4_apps_clk_src",
1091 .ops = &clk_ops_rcg_mnd,
1092 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1093 CLK_INIT(blsp2_uart4_apps_clk_src.c),
1094 },
1095};
1096
1097static struct rcg_clk blsp2_uart5_apps_clk_src = {
1098 .cmd_rcgr_reg = BLSP2_UART5_APPS_CMD_RCGR,
1099 .set_rate = set_rate_mnd,
1100 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1101 .current_freq = &rcg_dummy_freq,
1102 .base = &virt_bases[GCC_BASE],
1103 .c = {
1104 .dbg_name = "blsp2_uart5_apps_clk_src",
1105 .ops = &clk_ops_rcg_mnd,
1106 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1107 CLK_INIT(blsp2_uart5_apps_clk_src.c),
1108 },
1109};
1110
1111static struct rcg_clk blsp2_uart6_apps_clk_src = {
1112 .cmd_rcgr_reg = BLSP2_UART6_APPS_CMD_RCGR,
1113 .set_rate = set_rate_mnd,
1114 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1115 .current_freq = &rcg_dummy_freq,
1116 .base = &virt_bases[GCC_BASE],
1117 .c = {
1118 .dbg_name = "blsp2_uart6_apps_clk_src",
1119 .ops = &clk_ops_rcg_mnd,
1120 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1121 CLK_INIT(blsp2_uart6_apps_clk_src.c),
1122 },
1123};
1124
1125static struct clk_freq_tbl ftbl_gcc_ce1_clk[] = {
1126 F( 50000000, gpll0, 12, 0, 0),
1127 F(100000000, gpll0, 6, 0, 0),
1128 F_END
1129};
1130
1131static struct rcg_clk ce1_clk_src = {
1132 .cmd_rcgr_reg = CE1_CMD_RCGR,
1133 .set_rate = set_rate_hid,
1134 .freq_tbl = ftbl_gcc_ce1_clk,
1135 .current_freq = &rcg_dummy_freq,
1136 .base = &virt_bases[GCC_BASE],
1137 .c = {
1138 .dbg_name = "ce1_clk_src",
1139 .ops = &clk_ops_rcg,
1140 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1141 CLK_INIT(ce1_clk_src.c),
1142 },
1143};
1144
1145static struct clk_freq_tbl ftbl_gcc_ce2_clk[] = {
1146 F( 50000000, gpll0, 12, 0, 0),
1147 F(100000000, gpll0, 6, 0, 0),
1148 F_END
1149};
1150
1151static struct rcg_clk ce2_clk_src = {
1152 .cmd_rcgr_reg = CE2_CMD_RCGR,
1153 .set_rate = set_rate_hid,
1154 .freq_tbl = ftbl_gcc_ce2_clk,
1155 .current_freq = &rcg_dummy_freq,
1156 .base = &virt_bases[GCC_BASE],
1157 .c = {
1158 .dbg_name = "ce2_clk_src",
1159 .ops = &clk_ops_rcg,
1160 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1161 CLK_INIT(ce2_clk_src.c),
1162 },
1163};
1164
1165static struct clk_freq_tbl ftbl_gcc_gp_clk[] = {
1166 F(19200000, cxo, 1, 0, 0),
1167 F_END
1168};
1169
1170static struct rcg_clk gp1_clk_src = {
1171 .cmd_rcgr_reg = GP1_CMD_RCGR,
1172 .set_rate = set_rate_mnd,
1173 .freq_tbl = ftbl_gcc_gp_clk,
1174 .current_freq = &rcg_dummy_freq,
1175 .base = &virt_bases[GCC_BASE],
1176 .c = {
1177 .dbg_name = "gp1_clk_src",
1178 .ops = &clk_ops_rcg_mnd,
1179 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1180 CLK_INIT(gp1_clk_src.c),
1181 },
1182};
1183
1184static struct rcg_clk gp2_clk_src = {
1185 .cmd_rcgr_reg = GP2_CMD_RCGR,
1186 .set_rate = set_rate_mnd,
1187 .freq_tbl = ftbl_gcc_gp_clk,
1188 .current_freq = &rcg_dummy_freq,
1189 .base = &virt_bases[GCC_BASE],
1190 .c = {
1191 .dbg_name = "gp2_clk_src",
1192 .ops = &clk_ops_rcg_mnd,
1193 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1194 CLK_INIT(gp2_clk_src.c),
1195 },
1196};
1197
1198static struct rcg_clk gp3_clk_src = {
1199 .cmd_rcgr_reg = GP3_CMD_RCGR,
1200 .set_rate = set_rate_mnd,
1201 .freq_tbl = ftbl_gcc_gp_clk,
1202 .current_freq = &rcg_dummy_freq,
1203 .base = &virt_bases[GCC_BASE],
1204 .c = {
1205 .dbg_name = "gp3_clk_src",
1206 .ops = &clk_ops_rcg_mnd,
1207 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1208 CLK_INIT(gp3_clk_src.c),
1209 },
1210};
1211
1212static struct clk_freq_tbl ftbl_gcc_pdm2_clk[] = {
1213 F(60000000, gpll0, 10, 0, 0),
1214 F_END
1215};
1216
1217static struct rcg_clk pdm2_clk_src = {
1218 .cmd_rcgr_reg = PDM2_CMD_RCGR,
1219 .set_rate = set_rate_hid,
1220 .freq_tbl = ftbl_gcc_pdm2_clk,
1221 .current_freq = &rcg_dummy_freq,
1222 .base = &virt_bases[GCC_BASE],
1223 .c = {
1224 .dbg_name = "pdm2_clk_src",
1225 .ops = &clk_ops_rcg,
1226 VDD_DIG_FMAX_MAP1(LOW, 60000000),
1227 CLK_INIT(pdm2_clk_src.c),
1228 },
1229};
1230
1231static struct clk_freq_tbl ftbl_gcc_sdcc1_2_apps_clk[] = {
1232 F( 144000, cxo, 16, 3, 25),
1233 F( 400000, cxo, 12, 1, 4),
1234 F( 20000000, gpll0, 15, 1, 2),
1235 F( 25000000, gpll0, 12, 1, 2),
1236 F( 50000000, gpll0, 12, 0, 0),
1237 F(100000000, gpll0, 6, 0, 0),
1238 F(200000000, gpll0, 3, 0, 0),
1239 F_END
1240};
1241
1242static struct clk_freq_tbl ftbl_gcc_sdcc3_4_apps_clk[] = {
1243 F( 144000, cxo, 16, 3, 25),
1244 F( 400000, cxo, 12, 1, 4),
1245 F( 20000000, gpll0, 15, 1, 2),
1246 F( 25000000, gpll0, 12, 1, 2),
1247 F( 50000000, gpll0, 12, 0, 0),
1248 F(100000000, gpll0, 6, 0, 0),
1249 F_END
1250};
1251
1252static struct rcg_clk sdcc1_apps_clk_src = {
1253 .cmd_rcgr_reg = SDCC1_APPS_CMD_RCGR,
1254 .set_rate = set_rate_mnd,
1255 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1256 .current_freq = &rcg_dummy_freq,
1257 .base = &virt_bases[GCC_BASE],
1258 .c = {
1259 .dbg_name = "sdcc1_apps_clk_src",
1260 .ops = &clk_ops_rcg_mnd,
1261 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1262 CLK_INIT(sdcc1_apps_clk_src.c),
1263 },
1264};
1265
1266static struct rcg_clk sdcc2_apps_clk_src = {
1267 .cmd_rcgr_reg = SDCC2_APPS_CMD_RCGR,
1268 .set_rate = set_rate_mnd,
1269 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1270 .current_freq = &rcg_dummy_freq,
1271 .base = &virt_bases[GCC_BASE],
1272 .c = {
1273 .dbg_name = "sdcc2_apps_clk_src",
1274 .ops = &clk_ops_rcg_mnd,
1275 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1276 CLK_INIT(sdcc2_apps_clk_src.c),
1277 },
1278};
1279
1280static struct rcg_clk sdcc3_apps_clk_src = {
1281 .cmd_rcgr_reg = SDCC3_APPS_CMD_RCGR,
1282 .set_rate = set_rate_mnd,
1283 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1284 .current_freq = &rcg_dummy_freq,
1285 .base = &virt_bases[GCC_BASE],
1286 .c = {
1287 .dbg_name = "sdcc3_apps_clk_src",
1288 .ops = &clk_ops_rcg_mnd,
1289 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1290 CLK_INIT(sdcc3_apps_clk_src.c),
1291 },
1292};
1293
1294static struct rcg_clk sdcc4_apps_clk_src = {
1295 .cmd_rcgr_reg = SDCC4_APPS_CMD_RCGR,
1296 .set_rate = set_rate_mnd,
1297 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1298 .current_freq = &rcg_dummy_freq,
1299 .base = &virt_bases[GCC_BASE],
1300 .c = {
1301 .dbg_name = "sdcc4_apps_clk_src",
1302 .ops = &clk_ops_rcg_mnd,
1303 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1304 CLK_INIT(sdcc4_apps_clk_src.c),
1305 },
1306};
1307
1308static struct clk_freq_tbl ftbl_gcc_tsif_ref_clk[] = {
1309 F(105000, cxo, 2, 1, 91),
1310 F_END
1311};
1312
1313static struct rcg_clk tsif_ref_clk_src = {
1314 .cmd_rcgr_reg = TSIF_REF_CMD_RCGR,
1315 .set_rate = set_rate_mnd,
1316 .freq_tbl = ftbl_gcc_tsif_ref_clk,
1317 .current_freq = &rcg_dummy_freq,
1318 .base = &virt_bases[GCC_BASE],
1319 .c = {
1320 .dbg_name = "tsif_ref_clk_src",
1321 .ops = &clk_ops_rcg_mnd,
1322 VDD_DIG_FMAX_MAP1(LOW, 105500),
1323 CLK_INIT(tsif_ref_clk_src.c),
1324 },
1325};
1326
1327static struct clk_freq_tbl ftbl_gcc_usb30_mock_utmi_clk[] = {
1328 F(60000000, gpll0, 10, 0, 0),
1329 F_END
1330};
1331
1332static struct rcg_clk usb30_mock_utmi_clk_src = {
1333 .cmd_rcgr_reg = USB30_MOCK_UTMI_CMD_RCGR,
1334 .set_rate = set_rate_hid,
1335 .freq_tbl = ftbl_gcc_usb30_mock_utmi_clk,
1336 .current_freq = &rcg_dummy_freq,
1337 .base = &virt_bases[GCC_BASE],
1338 .c = {
1339 .dbg_name = "usb30_mock_utmi_clk_src",
1340 .ops = &clk_ops_rcg,
1341 VDD_DIG_FMAX_MAP1(NOMINAL, 60000000),
1342 CLK_INIT(usb30_mock_utmi_clk_src.c),
1343 },
1344};
1345
1346static struct clk_freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
1347 F(75000000, gpll0, 8, 0, 0),
1348 F_END
1349};
1350
1351static struct rcg_clk usb_hs_system_clk_src = {
1352 .cmd_rcgr_reg = USB_HS_SYSTEM_CMD_RCGR,
1353 .set_rate = set_rate_hid,
1354 .freq_tbl = ftbl_gcc_usb_hs_system_clk,
1355 .current_freq = &rcg_dummy_freq,
1356 .base = &virt_bases[GCC_BASE],
1357 .c = {
1358 .dbg_name = "usb_hs_system_clk_src",
1359 .ops = &clk_ops_rcg,
1360 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1361 CLK_INIT(usb_hs_system_clk_src.c),
1362 },
1363};
1364
1365static struct clk_freq_tbl ftbl_gcc_usb_hsic_clk[] = {
1366 F_HSIC(480000000, gpll1, 1, 0, 0),
1367 F_END
1368};
1369
1370static struct rcg_clk usb_hsic_clk_src = {
1371 .cmd_rcgr_reg = USB_HSIC_CMD_RCGR,
1372 .set_rate = set_rate_hid,
1373 .freq_tbl = ftbl_gcc_usb_hsic_clk,
1374 .current_freq = &rcg_dummy_freq,
1375 .base = &virt_bases[GCC_BASE],
1376 .c = {
1377 .dbg_name = "usb_hsic_clk_src",
1378 .ops = &clk_ops_rcg,
1379 VDD_DIG_FMAX_MAP1(LOW, 480000000),
1380 CLK_INIT(usb_hsic_clk_src.c),
1381 },
1382};
1383
1384static struct clk_freq_tbl ftbl_gcc_usb_hsic_io_cal_clk[] = {
1385 F(9600000, cxo, 2, 0, 0),
1386 F_END
1387};
1388
1389static struct rcg_clk usb_hsic_io_cal_clk_src = {
1390 .cmd_rcgr_reg = USB_HSIC_IO_CAL_CMD_RCGR,
1391 .set_rate = set_rate_hid,
1392 .freq_tbl = ftbl_gcc_usb_hsic_io_cal_clk,
1393 .current_freq = &rcg_dummy_freq,
1394 .base = &virt_bases[GCC_BASE],
1395 .c = {
1396 .dbg_name = "usb_hsic_io_cal_clk_src",
1397 .ops = &clk_ops_rcg,
1398 VDD_DIG_FMAX_MAP1(LOW, 9600000),
1399 CLK_INIT(usb_hsic_io_cal_clk_src.c),
1400 },
1401};
1402
1403static struct clk_freq_tbl ftbl_gcc_usb_hsic_system_clk[] = {
1404 F(75000000, gpll0, 8, 0, 0),
1405 F_END
1406};
1407
1408static struct rcg_clk usb_hsic_system_clk_src = {
1409 .cmd_rcgr_reg = USB_HSIC_SYSTEM_CMD_RCGR,
1410 .set_rate = set_rate_hid,
1411 .freq_tbl = ftbl_gcc_usb_hsic_system_clk,
1412 .current_freq = &rcg_dummy_freq,
1413 .base = &virt_bases[GCC_BASE],
1414 .c = {
1415 .dbg_name = "usb_hsic_system_clk_src",
1416 .ops = &clk_ops_rcg,
1417 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1418 CLK_INIT(usb_hsic_system_clk_src.c),
1419 },
1420};
1421
1422static struct local_vote_clk gcc_bam_dma_ahb_clk = {
1423 .cbcr_reg = BAM_DMA_AHB_CBCR,
1424 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1425 .en_mask = BIT(12),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001426 .base = &virt_bases[GCC_BASE],
1427 .c = {
1428 .dbg_name = "gcc_bam_dma_ahb_clk",
1429 .ops = &clk_ops_vote,
1430 CLK_INIT(gcc_bam_dma_ahb_clk.c),
1431 },
1432};
1433
1434static struct local_vote_clk gcc_blsp1_ahb_clk = {
1435 .cbcr_reg = BLSP1_AHB_CBCR,
1436 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1437 .en_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001438 .base = &virt_bases[GCC_BASE],
1439 .c = {
1440 .dbg_name = "gcc_blsp1_ahb_clk",
1441 .ops = &clk_ops_vote,
1442 CLK_INIT(gcc_blsp1_ahb_clk.c),
1443 },
1444};
1445
1446static struct branch_clk gcc_blsp1_qup1_i2c_apps_clk = {
1447 .cbcr_reg = BLSP1_QUP1_I2C_APPS_CBCR,
1448 .parent = &cxo_clk_src.c,
1449 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001450 .base = &virt_bases[GCC_BASE],
1451 .c = {
1452 .dbg_name = "gcc_blsp1_qup1_i2c_apps_clk",
1453 .ops = &clk_ops_branch,
1454 CLK_INIT(gcc_blsp1_qup1_i2c_apps_clk.c),
1455 },
1456};
1457
1458static struct branch_clk gcc_blsp1_qup1_spi_apps_clk = {
1459 .cbcr_reg = BLSP1_QUP1_SPI_APPS_CBCR,
1460 .parent = &blsp1_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001461 .base = &virt_bases[GCC_BASE],
1462 .c = {
1463 .dbg_name = "gcc_blsp1_qup1_spi_apps_clk",
1464 .ops = &clk_ops_branch,
1465 CLK_INIT(gcc_blsp1_qup1_spi_apps_clk.c),
1466 },
1467};
1468
1469static struct branch_clk gcc_blsp1_qup2_i2c_apps_clk = {
1470 .cbcr_reg = BLSP1_QUP2_I2C_APPS_CBCR,
1471 .parent = &cxo_clk_src.c,
1472 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001473 .base = &virt_bases[GCC_BASE],
1474 .c = {
1475 .dbg_name = "gcc_blsp1_qup2_i2c_apps_clk",
1476 .ops = &clk_ops_branch,
1477 CLK_INIT(gcc_blsp1_qup2_i2c_apps_clk.c),
1478 },
1479};
1480
1481static struct branch_clk gcc_blsp1_qup2_spi_apps_clk = {
1482 .cbcr_reg = BLSP1_QUP2_SPI_APPS_CBCR,
1483 .parent = &blsp1_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001484 .base = &virt_bases[GCC_BASE],
1485 .c = {
1486 .dbg_name = "gcc_blsp1_qup2_spi_apps_clk",
1487 .ops = &clk_ops_branch,
1488 CLK_INIT(gcc_blsp1_qup2_spi_apps_clk.c),
1489 },
1490};
1491
1492static struct branch_clk gcc_blsp1_qup3_i2c_apps_clk = {
1493 .cbcr_reg = BLSP1_QUP3_I2C_APPS_CBCR,
1494 .parent = &cxo_clk_src.c,
1495 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001496 .base = &virt_bases[GCC_BASE],
1497 .c = {
1498 .dbg_name = "gcc_blsp1_qup3_i2c_apps_clk",
1499 .ops = &clk_ops_branch,
1500 CLK_INIT(gcc_blsp1_qup3_i2c_apps_clk.c),
1501 },
1502};
1503
1504static struct branch_clk gcc_blsp1_qup3_spi_apps_clk = {
1505 .cbcr_reg = BLSP1_QUP3_SPI_APPS_CBCR,
1506 .parent = &blsp1_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001507 .base = &virt_bases[GCC_BASE],
1508 .c = {
1509 .dbg_name = "gcc_blsp1_qup3_spi_apps_clk",
1510 .ops = &clk_ops_branch,
1511 CLK_INIT(gcc_blsp1_qup3_spi_apps_clk.c),
1512 },
1513};
1514
1515static struct branch_clk gcc_blsp1_qup4_i2c_apps_clk = {
1516 .cbcr_reg = BLSP1_QUP4_I2C_APPS_CBCR,
1517 .parent = &cxo_clk_src.c,
1518 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001519 .base = &virt_bases[GCC_BASE],
1520 .c = {
1521 .dbg_name = "gcc_blsp1_qup4_i2c_apps_clk",
1522 .ops = &clk_ops_branch,
1523 CLK_INIT(gcc_blsp1_qup4_i2c_apps_clk.c),
1524 },
1525};
1526
1527static struct branch_clk gcc_blsp1_qup4_spi_apps_clk = {
1528 .cbcr_reg = BLSP1_QUP4_SPI_APPS_CBCR,
1529 .parent = &blsp1_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001530 .base = &virt_bases[GCC_BASE],
1531 .c = {
1532 .dbg_name = "gcc_blsp1_qup4_spi_apps_clk",
1533 .ops = &clk_ops_branch,
1534 CLK_INIT(gcc_blsp1_qup4_spi_apps_clk.c),
1535 },
1536};
1537
1538static struct branch_clk gcc_blsp1_qup5_i2c_apps_clk = {
1539 .cbcr_reg = BLSP1_QUP5_I2C_APPS_CBCR,
1540 .parent = &cxo_clk_src.c,
1541 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001542 .base = &virt_bases[GCC_BASE],
1543 .c = {
1544 .dbg_name = "gcc_blsp1_qup5_i2c_apps_clk",
1545 .ops = &clk_ops_branch,
1546 CLK_INIT(gcc_blsp1_qup5_i2c_apps_clk.c),
1547 },
1548};
1549
1550static struct branch_clk gcc_blsp1_qup5_spi_apps_clk = {
1551 .cbcr_reg = BLSP1_QUP5_SPI_APPS_CBCR,
1552 .parent = &blsp1_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001553 .base = &virt_bases[GCC_BASE],
1554 .c = {
1555 .dbg_name = "gcc_blsp1_qup5_spi_apps_clk",
1556 .ops = &clk_ops_branch,
1557 CLK_INIT(gcc_blsp1_qup5_spi_apps_clk.c),
1558 },
1559};
1560
1561static struct branch_clk gcc_blsp1_qup6_i2c_apps_clk = {
1562 .cbcr_reg = BLSP1_QUP6_I2C_APPS_CBCR,
1563 .parent = &cxo_clk_src.c,
1564 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001565 .base = &virt_bases[GCC_BASE],
1566 .c = {
1567 .dbg_name = "gcc_blsp1_qup6_i2c_apps_clk",
1568 .ops = &clk_ops_branch,
1569 CLK_INIT(gcc_blsp1_qup6_i2c_apps_clk.c),
1570 },
1571};
1572
1573static struct branch_clk gcc_blsp1_qup6_spi_apps_clk = {
1574 .cbcr_reg = BLSP1_QUP6_SPI_APPS_CBCR,
1575 .parent = &blsp1_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001576 .base = &virt_bases[GCC_BASE],
1577 .c = {
1578 .dbg_name = "gcc_blsp1_qup6_spi_apps_clk",
1579 .ops = &clk_ops_branch,
1580 CLK_INIT(gcc_blsp1_qup6_spi_apps_clk.c),
1581 },
1582};
1583
1584static struct branch_clk gcc_blsp1_uart1_apps_clk = {
1585 .cbcr_reg = BLSP1_UART1_APPS_CBCR,
1586 .parent = &blsp1_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001587 .base = &virt_bases[GCC_BASE],
1588 .c = {
1589 .dbg_name = "gcc_blsp1_uart1_apps_clk",
1590 .ops = &clk_ops_branch,
1591 CLK_INIT(gcc_blsp1_uart1_apps_clk.c),
1592 },
1593};
1594
1595static struct branch_clk gcc_blsp1_uart2_apps_clk = {
1596 .cbcr_reg = BLSP1_UART2_APPS_CBCR,
1597 .parent = &blsp1_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001598 .base = &virt_bases[GCC_BASE],
1599 .c = {
1600 .dbg_name = "gcc_blsp1_uart2_apps_clk",
1601 .ops = &clk_ops_branch,
1602 CLK_INIT(gcc_blsp1_uart2_apps_clk.c),
1603 },
1604};
1605
1606static struct branch_clk gcc_blsp1_uart3_apps_clk = {
1607 .cbcr_reg = BLSP1_UART3_APPS_CBCR,
1608 .parent = &blsp1_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001609 .base = &virt_bases[GCC_BASE],
1610 .c = {
1611 .dbg_name = "gcc_blsp1_uart3_apps_clk",
1612 .ops = &clk_ops_branch,
1613 CLK_INIT(gcc_blsp1_uart3_apps_clk.c),
1614 },
1615};
1616
1617static struct branch_clk gcc_blsp1_uart4_apps_clk = {
1618 .cbcr_reg = BLSP1_UART4_APPS_CBCR,
1619 .parent = &blsp1_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001620 .base = &virt_bases[GCC_BASE],
1621 .c = {
1622 .dbg_name = "gcc_blsp1_uart4_apps_clk",
1623 .ops = &clk_ops_branch,
1624 CLK_INIT(gcc_blsp1_uart4_apps_clk.c),
1625 },
1626};
1627
1628static struct branch_clk gcc_blsp1_uart5_apps_clk = {
1629 .cbcr_reg = BLSP1_UART5_APPS_CBCR,
1630 .parent = &blsp1_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001631 .base = &virt_bases[GCC_BASE],
1632 .c = {
1633 .dbg_name = "gcc_blsp1_uart5_apps_clk",
1634 .ops = &clk_ops_branch,
1635 CLK_INIT(gcc_blsp1_uart5_apps_clk.c),
1636 },
1637};
1638
1639static struct branch_clk gcc_blsp1_uart6_apps_clk = {
1640 .cbcr_reg = BLSP1_UART6_APPS_CBCR,
1641 .parent = &blsp1_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001642 .base = &virt_bases[GCC_BASE],
1643 .c = {
1644 .dbg_name = "gcc_blsp1_uart6_apps_clk",
1645 .ops = &clk_ops_branch,
1646 CLK_INIT(gcc_blsp1_uart6_apps_clk.c),
1647 },
1648};
1649
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001650static struct local_vote_clk gcc_boot_rom_ahb_clk = {
1651 .cbcr_reg = BOOT_ROM_AHB_CBCR,
1652 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1653 .en_mask = BIT(10),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001654 .base = &virt_bases[GCC_BASE],
1655 .c = {
1656 .dbg_name = "gcc_boot_rom_ahb_clk",
1657 .ops = &clk_ops_vote,
1658 CLK_INIT(gcc_boot_rom_ahb_clk.c),
1659 },
1660};
1661
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001662static struct local_vote_clk gcc_blsp2_ahb_clk = {
1663 .cbcr_reg = BLSP2_AHB_CBCR,
1664 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1665 .en_mask = BIT(15),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001666 .base = &virt_bases[GCC_BASE],
1667 .c = {
1668 .dbg_name = "gcc_blsp2_ahb_clk",
1669 .ops = &clk_ops_vote,
1670 CLK_INIT(gcc_blsp2_ahb_clk.c),
1671 },
1672};
1673
1674static struct branch_clk gcc_blsp2_qup1_i2c_apps_clk = {
1675 .cbcr_reg = BLSP2_QUP1_I2C_APPS_CBCR,
1676 .parent = &cxo_clk_src.c,
1677 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001678 .base = &virt_bases[GCC_BASE],
1679 .c = {
1680 .dbg_name = "gcc_blsp2_qup1_i2c_apps_clk",
1681 .ops = &clk_ops_branch,
1682 CLK_INIT(gcc_blsp2_qup1_i2c_apps_clk.c),
1683 },
1684};
1685
1686static struct branch_clk gcc_blsp2_qup1_spi_apps_clk = {
1687 .cbcr_reg = BLSP2_QUP1_SPI_APPS_CBCR,
1688 .parent = &blsp2_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001689 .base = &virt_bases[GCC_BASE],
1690 .c = {
1691 .dbg_name = "gcc_blsp2_qup1_spi_apps_clk",
1692 .ops = &clk_ops_branch,
1693 CLK_INIT(gcc_blsp2_qup1_spi_apps_clk.c),
1694 },
1695};
1696
1697static struct branch_clk gcc_blsp2_qup2_i2c_apps_clk = {
1698 .cbcr_reg = BLSP2_QUP2_I2C_APPS_CBCR,
1699 .parent = &cxo_clk_src.c,
1700 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001701 .base = &virt_bases[GCC_BASE],
1702 .c = {
1703 .dbg_name = "gcc_blsp2_qup2_i2c_apps_clk",
1704 .ops = &clk_ops_branch,
1705 CLK_INIT(gcc_blsp2_qup2_i2c_apps_clk.c),
1706 },
1707};
1708
1709static struct branch_clk gcc_blsp2_qup2_spi_apps_clk = {
1710 .cbcr_reg = BLSP2_QUP2_SPI_APPS_CBCR,
1711 .parent = &blsp2_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001712 .base = &virt_bases[GCC_BASE],
1713 .c = {
1714 .dbg_name = "gcc_blsp2_qup2_spi_apps_clk",
1715 .ops = &clk_ops_branch,
1716 CLK_INIT(gcc_blsp2_qup2_spi_apps_clk.c),
1717 },
1718};
1719
1720static struct branch_clk gcc_blsp2_qup3_i2c_apps_clk = {
1721 .cbcr_reg = BLSP2_QUP3_I2C_APPS_CBCR,
1722 .parent = &cxo_clk_src.c,
1723 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001724 .base = &virt_bases[GCC_BASE],
1725 .c = {
1726 .dbg_name = "gcc_blsp2_qup3_i2c_apps_clk",
1727 .ops = &clk_ops_branch,
1728 CLK_INIT(gcc_blsp2_qup3_i2c_apps_clk.c),
1729 },
1730};
1731
1732static struct branch_clk gcc_blsp2_qup3_spi_apps_clk = {
1733 .cbcr_reg = BLSP2_QUP3_SPI_APPS_CBCR,
1734 .parent = &blsp2_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001735 .base = &virt_bases[GCC_BASE],
1736 .c = {
1737 .dbg_name = "gcc_blsp2_qup3_spi_apps_clk",
1738 .ops = &clk_ops_branch,
1739 CLK_INIT(gcc_blsp2_qup3_spi_apps_clk.c),
1740 },
1741};
1742
1743static struct branch_clk gcc_blsp2_qup4_i2c_apps_clk = {
1744 .cbcr_reg = BLSP2_QUP4_I2C_APPS_CBCR,
1745 .parent = &cxo_clk_src.c,
1746 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001747 .base = &virt_bases[GCC_BASE],
1748 .c = {
1749 .dbg_name = "gcc_blsp2_qup4_i2c_apps_clk",
1750 .ops = &clk_ops_branch,
1751 CLK_INIT(gcc_blsp2_qup4_i2c_apps_clk.c),
1752 },
1753};
1754
1755static struct branch_clk gcc_blsp2_qup4_spi_apps_clk = {
1756 .cbcr_reg = BLSP2_QUP4_SPI_APPS_CBCR,
1757 .parent = &blsp2_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001758 .base = &virt_bases[GCC_BASE],
1759 .c = {
1760 .dbg_name = "gcc_blsp2_qup4_spi_apps_clk",
1761 .ops = &clk_ops_branch,
1762 CLK_INIT(gcc_blsp2_qup4_spi_apps_clk.c),
1763 },
1764};
1765
1766static struct branch_clk gcc_blsp2_qup5_i2c_apps_clk = {
1767 .cbcr_reg = BLSP2_QUP5_I2C_APPS_CBCR,
1768 .parent = &cxo_clk_src.c,
1769 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001770 .base = &virt_bases[GCC_BASE],
1771 .c = {
1772 .dbg_name = "gcc_blsp2_qup5_i2c_apps_clk",
1773 .ops = &clk_ops_branch,
1774 CLK_INIT(gcc_blsp2_qup5_i2c_apps_clk.c),
1775 },
1776};
1777
1778static struct branch_clk gcc_blsp2_qup5_spi_apps_clk = {
1779 .cbcr_reg = BLSP2_QUP5_SPI_APPS_CBCR,
1780 .parent = &blsp2_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001781 .base = &virt_bases[GCC_BASE],
1782 .c = {
1783 .dbg_name = "gcc_blsp2_qup5_spi_apps_clk",
1784 .ops = &clk_ops_branch,
1785 CLK_INIT(gcc_blsp2_qup5_spi_apps_clk.c),
1786 },
1787};
1788
1789static struct branch_clk gcc_blsp2_qup6_i2c_apps_clk = {
1790 .cbcr_reg = BLSP2_QUP6_I2C_APPS_CBCR,
1791 .parent = &cxo_clk_src.c,
1792 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001793 .base = &virt_bases[GCC_BASE],
1794 .c = {
1795 .dbg_name = "gcc_blsp2_qup6_i2c_apps_clk",
1796 .ops = &clk_ops_branch,
1797 CLK_INIT(gcc_blsp2_qup6_i2c_apps_clk.c),
1798 },
1799};
1800
1801static struct branch_clk gcc_blsp2_qup6_spi_apps_clk = {
1802 .cbcr_reg = BLSP2_QUP6_SPI_APPS_CBCR,
1803 .parent = &blsp2_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001804 .base = &virt_bases[GCC_BASE],
1805 .c = {
1806 .dbg_name = "gcc_blsp2_qup6_spi_apps_clk",
1807 .ops = &clk_ops_branch,
1808 CLK_INIT(gcc_blsp2_qup6_spi_apps_clk.c),
1809 },
1810};
1811
1812static struct branch_clk gcc_blsp2_uart1_apps_clk = {
1813 .cbcr_reg = BLSP2_UART1_APPS_CBCR,
1814 .parent = &blsp2_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001815 .base = &virt_bases[GCC_BASE],
1816 .c = {
1817 .dbg_name = "gcc_blsp2_uart1_apps_clk",
1818 .ops = &clk_ops_branch,
1819 CLK_INIT(gcc_blsp2_uart1_apps_clk.c),
1820 },
1821};
1822
1823static struct branch_clk gcc_blsp2_uart2_apps_clk = {
1824 .cbcr_reg = BLSP2_UART2_APPS_CBCR,
1825 .parent = &blsp2_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001826 .base = &virt_bases[GCC_BASE],
1827 .c = {
1828 .dbg_name = "gcc_blsp2_uart2_apps_clk",
1829 .ops = &clk_ops_branch,
1830 CLK_INIT(gcc_blsp2_uart2_apps_clk.c),
1831 },
1832};
1833
1834static struct branch_clk gcc_blsp2_uart3_apps_clk = {
1835 .cbcr_reg = BLSP2_UART3_APPS_CBCR,
1836 .parent = &blsp2_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001837 .base = &virt_bases[GCC_BASE],
1838 .c = {
1839 .dbg_name = "gcc_blsp2_uart3_apps_clk",
1840 .ops = &clk_ops_branch,
1841 CLK_INIT(gcc_blsp2_uart3_apps_clk.c),
1842 },
1843};
1844
1845static struct branch_clk gcc_blsp2_uart4_apps_clk = {
1846 .cbcr_reg = BLSP2_UART4_APPS_CBCR,
1847 .parent = &blsp2_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001848 .base = &virt_bases[GCC_BASE],
1849 .c = {
1850 .dbg_name = "gcc_blsp2_uart4_apps_clk",
1851 .ops = &clk_ops_branch,
1852 CLK_INIT(gcc_blsp2_uart4_apps_clk.c),
1853 },
1854};
1855
1856static struct branch_clk gcc_blsp2_uart5_apps_clk = {
1857 .cbcr_reg = BLSP2_UART5_APPS_CBCR,
1858 .parent = &blsp2_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001859 .base = &virt_bases[GCC_BASE],
1860 .c = {
1861 .dbg_name = "gcc_blsp2_uart5_apps_clk",
1862 .ops = &clk_ops_branch,
1863 CLK_INIT(gcc_blsp2_uart5_apps_clk.c),
1864 },
1865};
1866
1867static struct branch_clk gcc_blsp2_uart6_apps_clk = {
1868 .cbcr_reg = BLSP2_UART6_APPS_CBCR,
1869 .parent = &blsp2_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001870 .base = &virt_bases[GCC_BASE],
1871 .c = {
1872 .dbg_name = "gcc_blsp2_uart6_apps_clk",
1873 .ops = &clk_ops_branch,
1874 CLK_INIT(gcc_blsp2_uart6_apps_clk.c),
1875 },
1876};
1877
1878static struct local_vote_clk gcc_ce1_clk = {
1879 .cbcr_reg = CE1_CBCR,
1880 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1881 .en_mask = BIT(5),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001882 .base = &virt_bases[GCC_BASE],
1883 .c = {
1884 .dbg_name = "gcc_ce1_clk",
1885 .ops = &clk_ops_vote,
1886 CLK_INIT(gcc_ce1_clk.c),
1887 },
1888};
1889
1890static struct local_vote_clk gcc_ce1_ahb_clk = {
1891 .cbcr_reg = CE1_AHB_CBCR,
1892 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1893 .en_mask = BIT(3),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001894 .base = &virt_bases[GCC_BASE],
1895 .c = {
1896 .dbg_name = "gcc_ce1_ahb_clk",
1897 .ops = &clk_ops_vote,
1898 CLK_INIT(gcc_ce1_ahb_clk.c),
1899 },
1900};
1901
1902static struct local_vote_clk gcc_ce1_axi_clk = {
1903 .cbcr_reg = CE1_AXI_CBCR,
1904 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1905 .en_mask = BIT(4),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001906 .base = &virt_bases[GCC_BASE],
1907 .c = {
1908 .dbg_name = "gcc_ce1_axi_clk",
1909 .ops = &clk_ops_vote,
1910 CLK_INIT(gcc_ce1_axi_clk.c),
1911 },
1912};
1913
1914static struct local_vote_clk gcc_ce2_clk = {
1915 .cbcr_reg = CE2_CBCR,
1916 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1917 .en_mask = BIT(2),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001918 .base = &virt_bases[GCC_BASE],
1919 .c = {
1920 .dbg_name = "gcc_ce2_clk",
1921 .ops = &clk_ops_vote,
1922 CLK_INIT(gcc_ce2_clk.c),
1923 },
1924};
1925
1926static struct local_vote_clk gcc_ce2_ahb_clk = {
1927 .cbcr_reg = CE2_AHB_CBCR,
1928 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1929 .en_mask = BIT(0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001930 .base = &virt_bases[GCC_BASE],
1931 .c = {
1932 .dbg_name = "gcc_ce1_ahb_clk",
1933 .ops = &clk_ops_vote,
1934 CLK_INIT(gcc_ce1_ahb_clk.c),
1935 },
1936};
1937
1938static struct local_vote_clk gcc_ce2_axi_clk = {
1939 .cbcr_reg = CE2_AXI_CBCR,
1940 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1941 .en_mask = BIT(1),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001942 .base = &virt_bases[GCC_BASE],
1943 .c = {
1944 .dbg_name = "gcc_ce1_axi_clk",
1945 .ops = &clk_ops_vote,
1946 CLK_INIT(gcc_ce2_axi_clk.c),
1947 },
1948};
1949
1950static struct branch_clk gcc_gp1_clk = {
1951 .cbcr_reg = GP1_CBCR,
1952 .parent = &gp1_clk_src.c,
1953 .base = &virt_bases[GCC_BASE],
1954 .c = {
1955 .dbg_name = "gcc_gp1_clk",
1956 .ops = &clk_ops_branch,
1957 CLK_INIT(gcc_gp1_clk.c),
1958 },
1959};
1960
1961static struct branch_clk gcc_gp2_clk = {
1962 .cbcr_reg = GP2_CBCR,
1963 .parent = &gp2_clk_src.c,
1964 .base = &virt_bases[GCC_BASE],
1965 .c = {
1966 .dbg_name = "gcc_gp2_clk",
1967 .ops = &clk_ops_branch,
1968 CLK_INIT(gcc_gp2_clk.c),
1969 },
1970};
1971
1972static struct branch_clk gcc_gp3_clk = {
1973 .cbcr_reg = GP3_CBCR,
1974 .parent = &gp3_clk_src.c,
1975 .base = &virt_bases[GCC_BASE],
1976 .c = {
1977 .dbg_name = "gcc_gp3_clk",
1978 .ops = &clk_ops_branch,
1979 CLK_INIT(gcc_gp3_clk.c),
1980 },
1981};
1982
1983static struct branch_clk gcc_pdm2_clk = {
1984 .cbcr_reg = PDM2_CBCR,
1985 .parent = &pdm2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001986 .base = &virt_bases[GCC_BASE],
1987 .c = {
1988 .dbg_name = "gcc_pdm2_clk",
1989 .ops = &clk_ops_branch,
1990 CLK_INIT(gcc_pdm2_clk.c),
1991 },
1992};
1993
1994static struct branch_clk gcc_pdm_ahb_clk = {
1995 .cbcr_reg = PDM_AHB_CBCR,
1996 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001997 .base = &virt_bases[GCC_BASE],
1998 .c = {
1999 .dbg_name = "gcc_pdm_ahb_clk",
2000 .ops = &clk_ops_branch,
2001 CLK_INIT(gcc_pdm_ahb_clk.c),
2002 },
2003};
2004
2005static struct local_vote_clk gcc_prng_ahb_clk = {
2006 .cbcr_reg = PRNG_AHB_CBCR,
2007 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2008 .en_mask = BIT(13),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002009 .base = &virt_bases[GCC_BASE],
2010 .c = {
2011 .dbg_name = "gcc_prng_ahb_clk",
2012 .ops = &clk_ops_vote,
2013 CLK_INIT(gcc_prng_ahb_clk.c),
2014 },
2015};
2016
2017static struct branch_clk gcc_sdcc1_ahb_clk = {
2018 .cbcr_reg = SDCC1_AHB_CBCR,
2019 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002020 .base = &virt_bases[GCC_BASE],
2021 .c = {
2022 .dbg_name = "gcc_sdcc1_ahb_clk",
2023 .ops = &clk_ops_branch,
2024 CLK_INIT(gcc_sdcc1_ahb_clk.c),
2025 },
2026};
2027
2028static struct branch_clk gcc_sdcc1_apps_clk = {
2029 .cbcr_reg = SDCC1_APPS_CBCR,
2030 .parent = &sdcc1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002031 .base = &virt_bases[GCC_BASE],
2032 .c = {
2033 .dbg_name = "gcc_sdcc1_apps_clk",
2034 .ops = &clk_ops_branch,
2035 CLK_INIT(gcc_sdcc1_apps_clk.c),
2036 },
2037};
2038
2039static struct branch_clk gcc_sdcc2_ahb_clk = {
2040 .cbcr_reg = SDCC2_AHB_CBCR,
2041 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002042 .base = &virt_bases[GCC_BASE],
2043 .c = {
2044 .dbg_name = "gcc_sdcc2_ahb_clk",
2045 .ops = &clk_ops_branch,
2046 CLK_INIT(gcc_sdcc2_ahb_clk.c),
2047 },
2048};
2049
2050static struct branch_clk gcc_sdcc2_apps_clk = {
2051 .cbcr_reg = SDCC2_APPS_CBCR,
2052 .parent = &sdcc2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002053 .base = &virt_bases[GCC_BASE],
2054 .c = {
2055 .dbg_name = "gcc_sdcc2_apps_clk",
2056 .ops = &clk_ops_branch,
2057 CLK_INIT(gcc_sdcc2_apps_clk.c),
2058 },
2059};
2060
2061static struct branch_clk gcc_sdcc3_ahb_clk = {
2062 .cbcr_reg = SDCC3_AHB_CBCR,
2063 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002064 .base = &virt_bases[GCC_BASE],
2065 .c = {
2066 .dbg_name = "gcc_sdcc3_ahb_clk",
2067 .ops = &clk_ops_branch,
2068 CLK_INIT(gcc_sdcc3_ahb_clk.c),
2069 },
2070};
2071
2072static struct branch_clk gcc_sdcc3_apps_clk = {
2073 .cbcr_reg = SDCC3_APPS_CBCR,
2074 .parent = &sdcc3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002075 .base = &virt_bases[GCC_BASE],
2076 .c = {
2077 .dbg_name = "gcc_sdcc3_apps_clk",
2078 .ops = &clk_ops_branch,
2079 CLK_INIT(gcc_sdcc3_apps_clk.c),
2080 },
2081};
2082
2083static struct branch_clk gcc_sdcc4_ahb_clk = {
2084 .cbcr_reg = SDCC4_AHB_CBCR,
2085 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002086 .base = &virt_bases[GCC_BASE],
2087 .c = {
2088 .dbg_name = "gcc_sdcc4_ahb_clk",
2089 .ops = &clk_ops_branch,
2090 CLK_INIT(gcc_sdcc4_ahb_clk.c),
2091 },
2092};
2093
2094static struct branch_clk gcc_sdcc4_apps_clk = {
2095 .cbcr_reg = SDCC4_APPS_CBCR,
2096 .parent = &sdcc4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002097 .base = &virt_bases[GCC_BASE],
2098 .c = {
2099 .dbg_name = "gcc_sdcc4_apps_clk",
2100 .ops = &clk_ops_branch,
2101 CLK_INIT(gcc_sdcc4_apps_clk.c),
2102 },
2103};
2104
2105static struct branch_clk gcc_tsif_ahb_clk = {
2106 .cbcr_reg = TSIF_AHB_CBCR,
2107 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002108 .base = &virt_bases[GCC_BASE],
2109 .c = {
2110 .dbg_name = "gcc_tsif_ahb_clk",
2111 .ops = &clk_ops_branch,
2112 CLK_INIT(gcc_tsif_ahb_clk.c),
2113 },
2114};
2115
2116static struct branch_clk gcc_tsif_ref_clk = {
2117 .cbcr_reg = TSIF_REF_CBCR,
2118 .parent = &tsif_ref_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002119 .base = &virt_bases[GCC_BASE],
2120 .c = {
2121 .dbg_name = "gcc_tsif_ref_clk",
2122 .ops = &clk_ops_branch,
2123 CLK_INIT(gcc_tsif_ref_clk.c),
2124 },
2125};
2126
2127static struct branch_clk gcc_usb30_master_clk = {
2128 .cbcr_reg = USB30_MASTER_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002129 .bcr_reg = USB_30_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002130 .parent = &usb30_master_clk_src.c,
2131 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002132 .base = &virt_bases[GCC_BASE],
2133 .c = {
2134 .dbg_name = "gcc_usb30_master_clk",
2135 .ops = &clk_ops_branch,
2136 CLK_INIT(gcc_usb30_master_clk.c),
2137 },
2138};
2139
2140static struct branch_clk gcc_usb30_mock_utmi_clk = {
2141 .cbcr_reg = USB30_MOCK_UTMI_CBCR,
2142 .parent = &usb30_mock_utmi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002143 .base = &virt_bases[GCC_BASE],
2144 .c = {
2145 .dbg_name = "gcc_usb30_mock_utmi_clk",
2146 .ops = &clk_ops_branch,
2147 CLK_INIT(gcc_usb30_mock_utmi_clk.c),
2148 },
2149};
2150
2151static struct branch_clk gcc_usb_hs_ahb_clk = {
2152 .cbcr_reg = USB_HS_AHB_CBCR,
2153 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002154 .base = &virt_bases[GCC_BASE],
2155 .c = {
2156 .dbg_name = "gcc_usb_hs_ahb_clk",
2157 .ops = &clk_ops_branch,
2158 CLK_INIT(gcc_usb_hs_ahb_clk.c),
2159 },
2160};
2161
2162static struct branch_clk gcc_usb_hs_system_clk = {
2163 .cbcr_reg = USB_HS_SYSTEM_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002164 .bcr_reg = USB_HS_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002165 .parent = &usb_hs_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002166 .base = &virt_bases[GCC_BASE],
2167 .c = {
2168 .dbg_name = "gcc_usb_hs_system_clk",
2169 .ops = &clk_ops_branch,
2170 CLK_INIT(gcc_usb_hs_system_clk.c),
2171 },
2172};
2173
2174static struct branch_clk gcc_usb_hsic_ahb_clk = {
2175 .cbcr_reg = USB_HSIC_AHB_CBCR,
2176 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002177 .base = &virt_bases[GCC_BASE],
2178 .c = {
2179 .dbg_name = "gcc_usb_hsic_ahb_clk",
2180 .ops = &clk_ops_branch,
2181 CLK_INIT(gcc_usb_hsic_ahb_clk.c),
2182 },
2183};
2184
2185static struct branch_clk gcc_usb_hsic_clk = {
2186 .cbcr_reg = USB_HSIC_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002187 .bcr_reg = USB_HS_HSIC_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002188 .parent = &usb_hsic_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002189 .base = &virt_bases[GCC_BASE],
2190 .c = {
2191 .dbg_name = "gcc_usb_hsic_clk",
2192 .ops = &clk_ops_branch,
2193 CLK_INIT(gcc_usb_hsic_clk.c),
2194 },
2195};
2196
2197static struct branch_clk gcc_usb_hsic_io_cal_clk = {
2198 .cbcr_reg = USB_HSIC_IO_CAL_CBCR,
2199 .parent = &usb_hsic_io_cal_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002200 .base = &virt_bases[GCC_BASE],
2201 .c = {
2202 .dbg_name = "gcc_usb_hsic_io_cal_clk",
2203 .ops = &clk_ops_branch,
2204 CLK_INIT(gcc_usb_hsic_io_cal_clk.c),
2205 },
2206};
2207
2208static struct branch_clk gcc_usb_hsic_system_clk = {
2209 .cbcr_reg = USB_HSIC_SYSTEM_CBCR,
2210 .parent = &usb_hsic_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002211 .base = &virt_bases[GCC_BASE],
2212 .c = {
2213 .dbg_name = "gcc_usb_hsic_system_clk",
2214 .ops = &clk_ops_branch,
2215 CLK_INIT(gcc_usb_hsic_system_clk.c),
2216 },
2217};
2218
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07002219struct branch_clk gcc_mmss_noc_cfg_ahb_clk = {
2220 .cbcr_reg = MMSS_NOC_CFG_AHB_CBCR,
2221 .has_sibling = 1,
2222 .base = &virt_bases[GCC_BASE],
2223 .c = {
2224 .dbg_name = "gcc_mmss_noc_cfg_ahb_clk",
2225 .ops = &clk_ops_branch,
2226 CLK_INIT(gcc_mmss_noc_cfg_ahb_clk.c),
2227 },
2228};
2229
2230struct branch_clk gcc_ocmem_noc_cfg_ahb_clk = {
2231 .cbcr_reg = OCMEM_NOC_CFG_AHB_CBCR,
2232 .has_sibling = 1,
2233 .base = &virt_bases[GCC_BASE],
2234 .c = {
2235 .dbg_name = "gcc_ocmem_noc_cfg_ahb_clk",
2236 .ops = &clk_ops_branch,
2237 CLK_INIT(gcc_ocmem_noc_cfg_ahb_clk.c),
2238 },
2239};
2240
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07002241static struct branch_clk gcc_mss_cfg_ahb_clk = {
2242 .cbcr_reg = MSS_CFG_AHB_CBCR,
2243 .has_sibling = 1,
2244 .base = &virt_bases[GCC_BASE],
2245 .c = {
2246 .dbg_name = "gcc_mss_cfg_ahb_clk",
2247 .ops = &clk_ops_branch,
2248 CLK_INIT(gcc_mss_cfg_ahb_clk.c),
2249 },
2250};
2251
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002252static struct clk_freq_tbl ftbl_mmss_axi_clk[] = {
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002253 F_MM( 19200000, cxo, 1, 0, 0),
2254 F_MM(150000000, gpll0, 4, 0, 0),
2255 F_MM(282000000, mmpll1, 3, 0, 0),
2256 F_MM(320000000, mmpll1, 2.5, 0, 0),
2257 F_MM(400000000, mmpll0, 2, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002258 F_END
2259};
2260
2261static struct rcg_clk axi_clk_src = {
2262 .cmd_rcgr_reg = 0x5040,
2263 .set_rate = set_rate_hid,
2264 .freq_tbl = ftbl_mmss_axi_clk,
2265 .current_freq = &rcg_dummy_freq,
2266 .base = &virt_bases[MMSS_BASE],
2267 .c = {
2268 .dbg_name = "axi_clk_src",
2269 .ops = &clk_ops_rcg,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002270 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 282000000,
2271 HIGH, 320000000),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002272 CLK_INIT(axi_clk_src.c),
2273 },
2274};
2275
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002276static struct clk_freq_tbl ftbl_ocmemnoc_clk[] = {
2277 F_MM( 19200000, cxo, 1, 0, 0),
2278 F_MM(150000000, gpll0, 4, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002279 F_MM(282000000, mmpll1, 3, 0, 0),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002280 F_MM(400000000, mmpll0, 2, 0, 0),
2281 F_END
2282};
2283
2284struct rcg_clk ocmemnoc_clk_src = {
2285 .cmd_rcgr_reg = OCMEMNOC_CMD_RCGR,
2286 .set_rate = set_rate_hid,
2287 .freq_tbl = ftbl_ocmemnoc_clk,
2288 .current_freq = &rcg_dummy_freq,
2289 .base = &virt_bases[MMSS_BASE],
2290 .c = {
2291 .dbg_name = "ocmemnoc_clk_src",
2292 .ops = &clk_ops_rcg,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002293 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 282000000,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002294 HIGH, 400000000),
2295 CLK_INIT(ocmemnoc_clk_src.c),
2296 },
2297};
2298
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002299static struct clk_freq_tbl ftbl_camss_csi0_3_clk[] = {
2300 F_MM(100000000, gpll0, 6, 0, 0),
2301 F_MM(200000000, mmpll0, 4, 0, 0),
2302 F_END
2303};
2304
2305static struct rcg_clk csi0_clk_src = {
2306 .cmd_rcgr_reg = CSI0_CMD_RCGR,
2307 .set_rate = set_rate_hid,
2308 .freq_tbl = ftbl_camss_csi0_3_clk,
2309 .current_freq = &rcg_dummy_freq,
2310 .base = &virt_bases[MMSS_BASE],
2311 .c = {
2312 .dbg_name = "csi0_clk_src",
2313 .ops = &clk_ops_rcg,
2314 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2315 CLK_INIT(csi0_clk_src.c),
2316 },
2317};
2318
2319static struct rcg_clk csi1_clk_src = {
2320 .cmd_rcgr_reg = CSI1_CMD_RCGR,
2321 .set_rate = set_rate_hid,
2322 .freq_tbl = ftbl_camss_csi0_3_clk,
2323 .current_freq = &rcg_dummy_freq,
2324 .base = &virt_bases[MMSS_BASE],
2325 .c = {
2326 .dbg_name = "csi1_clk_src",
2327 .ops = &clk_ops_rcg,
2328 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2329 CLK_INIT(csi1_clk_src.c),
2330 },
2331};
2332
2333static struct rcg_clk csi2_clk_src = {
2334 .cmd_rcgr_reg = CSI2_CMD_RCGR,
2335 .set_rate = set_rate_hid,
2336 .freq_tbl = ftbl_camss_csi0_3_clk,
2337 .current_freq = &rcg_dummy_freq,
2338 .base = &virt_bases[MMSS_BASE],
2339 .c = {
2340 .dbg_name = "csi2_clk_src",
2341 .ops = &clk_ops_rcg,
2342 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2343 CLK_INIT(csi2_clk_src.c),
2344 },
2345};
2346
2347static struct rcg_clk csi3_clk_src = {
2348 .cmd_rcgr_reg = CSI3_CMD_RCGR,
2349 .set_rate = set_rate_hid,
2350 .freq_tbl = ftbl_camss_csi0_3_clk,
2351 .current_freq = &rcg_dummy_freq,
2352 .base = &virt_bases[MMSS_BASE],
2353 .c = {
2354 .dbg_name = "csi3_clk_src",
2355 .ops = &clk_ops_rcg,
2356 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2357 CLK_INIT(csi3_clk_src.c),
2358 },
2359};
2360
2361static struct clk_freq_tbl ftbl_camss_vfe_vfe0_1_clk[] = {
2362 F_MM( 37500000, gpll0, 16, 0, 0),
2363 F_MM( 50000000, gpll0, 12, 0, 0),
2364 F_MM( 60000000, gpll0, 10, 0, 0),
2365 F_MM( 80000000, gpll0, 7.5, 0, 0),
2366 F_MM(100000000, gpll0, 6, 0, 0),
2367 F_MM(109090000, gpll0, 5.5, 0, 0),
2368 F_MM(150000000, gpll0, 4, 0, 0),
2369 F_MM(200000000, gpll0, 3, 0, 0),
2370 F_MM(228570000, mmpll0, 3.5, 0, 0),
2371 F_MM(266670000, mmpll0, 3, 0, 0),
2372 F_MM(320000000, mmpll0, 2.5, 0, 0),
2373 F_END
2374};
2375
2376static struct rcg_clk vfe0_clk_src = {
2377 .cmd_rcgr_reg = VFE0_CMD_RCGR,
2378 .set_rate = set_rate_hid,
2379 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2380 .current_freq = &rcg_dummy_freq,
2381 .base = &virt_bases[MMSS_BASE],
2382 .c = {
2383 .dbg_name = "vfe0_clk_src",
2384 .ops = &clk_ops_rcg,
2385 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2386 HIGH, 320000000),
2387 CLK_INIT(vfe0_clk_src.c),
2388 },
2389};
2390
2391static struct rcg_clk vfe1_clk_src = {
2392 .cmd_rcgr_reg = VFE1_CMD_RCGR,
2393 .set_rate = set_rate_hid,
2394 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2395 .current_freq = &rcg_dummy_freq,
2396 .base = &virt_bases[MMSS_BASE],
2397 .c = {
2398 .dbg_name = "vfe1_clk_src",
2399 .ops = &clk_ops_rcg,
2400 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2401 HIGH, 320000000),
2402 CLK_INIT(vfe1_clk_src.c),
2403 },
2404};
2405
2406static struct clk_freq_tbl ftbl_mdss_mdp_clk[] = {
2407 F_MM( 37500000, gpll0, 16, 0, 0),
2408 F_MM( 60000000, gpll0, 10, 0, 0),
2409 F_MM( 75000000, gpll0, 8, 0, 0),
2410 F_MM( 85710000, gpll0, 7, 0, 0),
2411 F_MM(100000000, gpll0, 6, 0, 0),
2412 F_MM(133330000, mmpll0, 6, 0, 0),
2413 F_MM(160000000, mmpll0, 5, 0, 0),
2414 F_MM(200000000, mmpll0, 4, 0, 0),
2415 F_MM(266670000, mmpll0, 3, 0, 0),
2416 F_MM(320000000, mmpll0, 2.5, 0, 0),
2417 F_END
2418};
2419
2420static struct rcg_clk mdp_clk_src = {
2421 .cmd_rcgr_reg = MDP_CMD_RCGR,
2422 .set_rate = set_rate_hid,
2423 .freq_tbl = ftbl_mdss_mdp_clk,
2424 .current_freq = &rcg_dummy_freq,
2425 .base = &virt_bases[MMSS_BASE],
2426 .c = {
2427 .dbg_name = "mdp_clk_src",
2428 .ops = &clk_ops_rcg,
2429 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2430 HIGH, 320000000),
2431 CLK_INIT(mdp_clk_src.c),
2432 },
2433};
2434
2435static struct clk_freq_tbl ftbl_camss_cci_cci_clk[] = {
2436 F_MM(19200000, cxo, 1, 0, 0),
2437 F_END
2438};
2439
2440static struct rcg_clk cci_clk_src = {
2441 .cmd_rcgr_reg = CCI_CMD_RCGR,
2442 .set_rate = set_rate_hid,
2443 .freq_tbl = ftbl_camss_cci_cci_clk,
2444 .current_freq = &rcg_dummy_freq,
2445 .base = &virt_bases[MMSS_BASE],
2446 .c = {
2447 .dbg_name = "cci_clk_src",
2448 .ops = &clk_ops_rcg,
2449 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2450 CLK_INIT(cci_clk_src.c),
2451 },
2452};
2453
2454static struct clk_freq_tbl ftbl_camss_gp0_1_clk[] = {
2455 F_MM( 10000, cxo, 16, 1, 120),
2456 F_MM( 20000, cxo, 16, 1, 50),
2457 F_MM( 6000000, gpll0, 10, 1, 10),
2458 F_MM(12000000, gpll0, 10, 1, 5),
2459 F_MM(13000000, gpll0, 10, 13, 60),
2460 F_MM(24000000, gpll0, 5, 1, 5),
2461 F_END
2462};
2463
2464static struct rcg_clk mmss_gp0_clk_src = {
2465 .cmd_rcgr_reg = MMSS_GP0_CMD_RCGR,
2466 .set_rate = set_rate_mnd,
2467 .freq_tbl = ftbl_camss_gp0_1_clk,
2468 .current_freq = &rcg_dummy_freq,
2469 .base = &virt_bases[MMSS_BASE],
2470 .c = {
2471 .dbg_name = "mmss_gp0_clk_src",
2472 .ops = &clk_ops_rcg_mnd,
2473 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2474 CLK_INIT(mmss_gp0_clk_src.c),
2475 },
2476};
2477
2478static struct rcg_clk mmss_gp1_clk_src = {
2479 .cmd_rcgr_reg = MMSS_GP1_CMD_RCGR,
2480 .set_rate = set_rate_mnd,
2481 .freq_tbl = ftbl_camss_gp0_1_clk,
2482 .current_freq = &rcg_dummy_freq,
2483 .base = &virt_bases[MMSS_BASE],
2484 .c = {
2485 .dbg_name = "mmss_gp1_clk_src",
2486 .ops = &clk_ops_rcg_mnd,
2487 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2488 CLK_INIT(mmss_gp1_clk_src.c),
2489 },
2490};
2491
2492static struct clk_freq_tbl ftbl_camss_jpeg_jpeg0_2_clk[] = {
2493 F_MM( 75000000, gpll0, 8, 0, 0),
2494 F_MM(150000000, gpll0, 4, 0, 0),
2495 F_MM(200000000, gpll0, 3, 0, 0),
2496 F_MM(228570000, mmpll0, 3.5, 0, 0),
2497 F_MM(266670000, mmpll0, 3, 0, 0),
2498 F_MM(320000000, mmpll0, 2.5, 0, 0),
2499 F_END
2500};
2501
2502static struct rcg_clk jpeg0_clk_src = {
2503 .cmd_rcgr_reg = JPEG0_CMD_RCGR,
2504 .set_rate = set_rate_hid,
2505 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2506 .current_freq = &rcg_dummy_freq,
2507 .base = &virt_bases[MMSS_BASE],
2508 .c = {
2509 .dbg_name = "jpeg0_clk_src",
2510 .ops = &clk_ops_rcg,
2511 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2512 HIGH, 320000000),
2513 CLK_INIT(jpeg0_clk_src.c),
2514 },
2515};
2516
2517static struct rcg_clk jpeg1_clk_src = {
2518 .cmd_rcgr_reg = JPEG1_CMD_RCGR,
2519 .set_rate = set_rate_hid,
2520 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2521 .current_freq = &rcg_dummy_freq,
2522 .base = &virt_bases[MMSS_BASE],
2523 .c = {
2524 .dbg_name = "jpeg1_clk_src",
2525 .ops = &clk_ops_rcg,
2526 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2527 HIGH, 320000000),
2528 CLK_INIT(jpeg1_clk_src.c),
2529 },
2530};
2531
2532static struct rcg_clk jpeg2_clk_src = {
2533 .cmd_rcgr_reg = JPEG2_CMD_RCGR,
2534 .set_rate = set_rate_hid,
2535 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2536 .current_freq = &rcg_dummy_freq,
2537 .base = &virt_bases[MMSS_BASE],
2538 .c = {
2539 .dbg_name = "jpeg2_clk_src",
2540 .ops = &clk_ops_rcg,
2541 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2542 HIGH, 320000000),
2543 CLK_INIT(jpeg2_clk_src.c),
2544 },
2545};
2546
2547static struct clk_freq_tbl ftbl_camss_mclk0_3_clk[] = {
2548 F_MM(66670000, gpll0, 9, 0, 0),
2549 F_END
2550};
2551
2552static struct rcg_clk mclk0_clk_src = {
2553 .cmd_rcgr_reg = MCLK0_CMD_RCGR,
2554 .set_rate = set_rate_hid,
2555 .freq_tbl = ftbl_camss_mclk0_3_clk,
2556 .current_freq = &rcg_dummy_freq,
2557 .base = &virt_bases[MMSS_BASE],
2558 .c = {
2559 .dbg_name = "mclk0_clk_src",
2560 .ops = &clk_ops_rcg,
2561 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2562 CLK_INIT(mclk0_clk_src.c),
2563 },
2564};
2565
2566static struct rcg_clk mclk1_clk_src = {
2567 .cmd_rcgr_reg = MCLK1_CMD_RCGR,
2568 .set_rate = set_rate_hid,
2569 .freq_tbl = ftbl_camss_mclk0_3_clk,
2570 .current_freq = &rcg_dummy_freq,
2571 .base = &virt_bases[MMSS_BASE],
2572 .c = {
2573 .dbg_name = "mclk1_clk_src",
2574 .ops = &clk_ops_rcg,
2575 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2576 CLK_INIT(mclk1_clk_src.c),
2577 },
2578};
2579
2580static struct rcg_clk mclk2_clk_src = {
2581 .cmd_rcgr_reg = MCLK2_CMD_RCGR,
2582 .set_rate = set_rate_hid,
2583 .freq_tbl = ftbl_camss_mclk0_3_clk,
2584 .current_freq = &rcg_dummy_freq,
2585 .base = &virt_bases[MMSS_BASE],
2586 .c = {
2587 .dbg_name = "mclk2_clk_src",
2588 .ops = &clk_ops_rcg,
2589 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2590 CLK_INIT(mclk2_clk_src.c),
2591 },
2592};
2593
2594static struct rcg_clk mclk3_clk_src = {
2595 .cmd_rcgr_reg = MCLK3_CMD_RCGR,
2596 .set_rate = set_rate_hid,
2597 .freq_tbl = ftbl_camss_mclk0_3_clk,
2598 .current_freq = &rcg_dummy_freq,
2599 .base = &virt_bases[MMSS_BASE],
2600 .c = {
2601 .dbg_name = "mclk3_clk_src",
2602 .ops = &clk_ops_rcg,
2603 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2604 CLK_INIT(mclk3_clk_src.c),
2605 },
2606};
2607
2608static struct clk_freq_tbl ftbl_camss_phy0_2_csi0_2phytimer_clk[] = {
2609 F_MM(100000000, gpll0, 6, 0, 0),
2610 F_MM(200000000, mmpll0, 4, 0, 0),
2611 F_END
2612};
2613
2614static struct rcg_clk csi0phytimer_clk_src = {
2615 .cmd_rcgr_reg = CSI0PHYTIMER_CMD_RCGR,
2616 .set_rate = set_rate_hid,
2617 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2618 .current_freq = &rcg_dummy_freq,
2619 .base = &virt_bases[MMSS_BASE],
2620 .c = {
2621 .dbg_name = "csi0phytimer_clk_src",
2622 .ops = &clk_ops_rcg,
2623 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2624 CLK_INIT(csi0phytimer_clk_src.c),
2625 },
2626};
2627
2628static struct rcg_clk csi1phytimer_clk_src = {
2629 .cmd_rcgr_reg = CSI1PHYTIMER_CMD_RCGR,
2630 .set_rate = set_rate_hid,
2631 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2632 .current_freq = &rcg_dummy_freq,
2633 .base = &virt_bases[MMSS_BASE],
2634 .c = {
2635 .dbg_name = "csi1phytimer_clk_src",
2636 .ops = &clk_ops_rcg,
2637 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2638 CLK_INIT(csi1phytimer_clk_src.c),
2639 },
2640};
2641
2642static struct rcg_clk csi2phytimer_clk_src = {
2643 .cmd_rcgr_reg = CSI2PHYTIMER_CMD_RCGR,
2644 .set_rate = set_rate_hid,
2645 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2646 .current_freq = &rcg_dummy_freq,
2647 .base = &virt_bases[MMSS_BASE],
2648 .c = {
2649 .dbg_name = "csi2phytimer_clk_src",
2650 .ops = &clk_ops_rcg,
2651 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2652 CLK_INIT(csi2phytimer_clk_src.c),
2653 },
2654};
2655
2656static struct clk_freq_tbl ftbl_camss_vfe_cpp_clk[] = {
2657 F_MM(150000000, gpll0, 4, 0, 0),
2658 F_MM(266670000, mmpll0, 3, 0, 0),
2659 F_MM(320000000, mmpll0, 2.5, 0, 0),
2660 F_END
2661};
2662
2663static struct rcg_clk cpp_clk_src = {
2664 .cmd_rcgr_reg = CPP_CMD_RCGR,
2665 .set_rate = set_rate_hid,
2666 .freq_tbl = ftbl_camss_vfe_cpp_clk,
2667 .current_freq = &rcg_dummy_freq,
2668 .base = &virt_bases[MMSS_BASE],
2669 .c = {
2670 .dbg_name = "cpp_clk_src",
2671 .ops = &clk_ops_rcg,
2672 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2673 HIGH, 320000000),
2674 CLK_INIT(cpp_clk_src.c),
2675 },
2676};
2677
2678static struct clk_freq_tbl ftbl_mdss_byte0_1_clk[] = {
2679 F_MDSS( 93750000, dsipll_750, 8, 0, 0),
2680 F_MDSS(187500000, dsipll_750, 4, 0, 0),
2681 F_END
2682};
2683
2684static struct rcg_clk byte0_clk_src = {
2685 .cmd_rcgr_reg = BYTE0_CMD_RCGR,
2686 .set_rate = set_rate_hid,
2687 .freq_tbl = ftbl_mdss_byte0_1_clk,
2688 .current_freq = &rcg_dummy_freq,
2689 .base = &virt_bases[MMSS_BASE],
2690 .c = {
2691 .dbg_name = "byte0_clk_src",
2692 .ops = &clk_ops_rcg,
2693 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2694 HIGH, 188000000),
2695 CLK_INIT(byte0_clk_src.c),
2696 },
2697};
2698
2699static struct rcg_clk byte1_clk_src = {
2700 .cmd_rcgr_reg = BYTE1_CMD_RCGR,
2701 .set_rate = set_rate_hid,
2702 .freq_tbl = ftbl_mdss_byte0_1_clk,
2703 .current_freq = &rcg_dummy_freq,
2704 .base = &virt_bases[MMSS_BASE],
2705 .c = {
2706 .dbg_name = "byte1_clk_src",
2707 .ops = &clk_ops_rcg,
2708 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2709 HIGH, 188000000),
2710 CLK_INIT(byte1_clk_src.c),
2711 },
2712};
2713
2714static struct clk_freq_tbl ftbl_mdss_edpaux_clk[] = {
2715 F_MM(19200000, cxo, 1, 0, 0),
2716 F_END
2717};
2718
2719static struct rcg_clk edpaux_clk_src = {
2720 .cmd_rcgr_reg = EDPAUX_CMD_RCGR,
2721 .set_rate = set_rate_hid,
2722 .freq_tbl = ftbl_mdss_edpaux_clk,
2723 .current_freq = &rcg_dummy_freq,
2724 .base = &virt_bases[MMSS_BASE],
2725 .c = {
2726 .dbg_name = "edpaux_clk_src",
2727 .ops = &clk_ops_rcg,
2728 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2729 CLK_INIT(edpaux_clk_src.c),
2730 },
2731};
2732
2733static struct clk_freq_tbl ftbl_mdss_edplink_clk[] = {
2734 F_MDSS(135000000, edppll_270, 2, 0, 0),
2735 F_MDSS(270000000, edppll_270, 11, 0, 0),
2736 F_END
2737};
2738
2739static struct rcg_clk edplink_clk_src = {
2740 .cmd_rcgr_reg = EDPLINK_CMD_RCGR,
2741 .set_rate = set_rate_hid,
2742 .freq_tbl = ftbl_mdss_edplink_clk,
2743 .current_freq = &rcg_dummy_freq,
2744 .base = &virt_bases[MMSS_BASE],
2745 .c = {
2746 .dbg_name = "edplink_clk_src",
2747 .ops = &clk_ops_rcg,
2748 VDD_DIG_FMAX_MAP2(LOW, 135000000, NOMINAL, 270000000),
2749 CLK_INIT(edplink_clk_src.c),
2750 },
2751};
2752
2753static struct clk_freq_tbl ftbl_mdss_edppixel_clk[] = {
2754 F_MDSS(175000000, edppll_350, 2, 0, 0),
2755 F_MDSS(350000000, edppll_350, 11, 0, 0),
2756 F_END
2757};
2758
2759static struct rcg_clk edppixel_clk_src = {
2760 .cmd_rcgr_reg = EDPPIXEL_CMD_RCGR,
2761 .set_rate = set_rate_mnd,
2762 .freq_tbl = ftbl_mdss_edppixel_clk,
2763 .current_freq = &rcg_dummy_freq,
2764 .base = &virt_bases[MMSS_BASE],
2765 .c = {
2766 .dbg_name = "edppixel_clk_src",
2767 .ops = &clk_ops_rcg_mnd,
2768 VDD_DIG_FMAX_MAP2(LOW, 175000000, NOMINAL, 350000000),
2769 CLK_INIT(edppixel_clk_src.c),
2770 },
2771};
2772
2773static struct clk_freq_tbl ftbl_mdss_esc0_1_clk[] = {
2774 F_MM(19200000, cxo, 1, 0, 0),
2775 F_END
2776};
2777
2778static struct rcg_clk esc0_clk_src = {
2779 .cmd_rcgr_reg = ESC0_CMD_RCGR,
2780 .set_rate = set_rate_hid,
2781 .freq_tbl = ftbl_mdss_esc0_1_clk,
2782 .current_freq = &rcg_dummy_freq,
2783 .base = &virt_bases[MMSS_BASE],
2784 .c = {
2785 .dbg_name = "esc0_clk_src",
2786 .ops = &clk_ops_rcg,
2787 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2788 CLK_INIT(esc0_clk_src.c),
2789 },
2790};
2791
2792static struct rcg_clk esc1_clk_src = {
2793 .cmd_rcgr_reg = ESC1_CMD_RCGR,
2794 .set_rate = set_rate_hid,
2795 .freq_tbl = ftbl_mdss_esc0_1_clk,
2796 .current_freq = &rcg_dummy_freq,
2797 .base = &virt_bases[MMSS_BASE],
2798 .c = {
2799 .dbg_name = "esc1_clk_src",
2800 .ops = &clk_ops_rcg,
2801 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2802 CLK_INIT(esc1_clk_src.c),
2803 },
2804};
2805
2806static struct clk_freq_tbl ftbl_mdss_extpclk_clk[] = {
2807 F_MDSS(148500000, hdmipll_297, 2, 0, 0),
2808 F_END
2809};
2810
2811static struct rcg_clk extpclk_clk_src = {
2812 .cmd_rcgr_reg = EXTPCLK_CMD_RCGR,
2813 .set_rate = set_rate_hid,
2814 .freq_tbl = ftbl_mdss_extpclk_clk,
2815 .current_freq = &rcg_dummy_freq,
2816 .base = &virt_bases[MMSS_BASE],
2817 .c = {
2818 .dbg_name = "extpclk_clk_src",
2819 .ops = &clk_ops_rcg,
2820 VDD_DIG_FMAX_MAP2(LOW, 148500000, NOMINAL, 297000000),
2821 CLK_INIT(extpclk_clk_src.c),
2822 },
2823};
2824
2825static struct clk_freq_tbl ftbl_mdss_hdmi_clk[] = {
2826 F_MDSS(19200000, cxo, 1, 0, 0),
2827 F_END
2828};
2829
2830static struct rcg_clk hdmi_clk_src = {
2831 .cmd_rcgr_reg = HDMI_CMD_RCGR,
2832 .set_rate = set_rate_hid,
2833 .freq_tbl = ftbl_mdss_hdmi_clk,
2834 .current_freq = &rcg_dummy_freq,
2835 .base = &virt_bases[MMSS_BASE],
2836 .c = {
2837 .dbg_name = "hdmi_clk_src",
2838 .ops = &clk_ops_rcg,
2839 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2840 CLK_INIT(hdmi_clk_src.c),
2841 },
2842};
2843
2844static struct clk_freq_tbl ftbl_mdss_pclk0_1_clk[] = {
2845 F_MDSS(125000000, dsipll_250, 2, 0, 0),
2846 F_MDSS(250000000, dsipll_250, 1, 0, 0),
2847 F_END
2848};
2849
2850static struct rcg_clk pclk0_clk_src = {
2851 .cmd_rcgr_reg = PCLK0_CMD_RCGR,
2852 .set_rate = set_rate_mnd,
2853 .freq_tbl = ftbl_mdss_pclk0_1_clk,
2854 .current_freq = &rcg_dummy_freq,
2855 .base = &virt_bases[MMSS_BASE],
2856 .c = {
2857 .dbg_name = "pclk0_clk_src",
2858 .ops = &clk_ops_rcg_mnd,
2859 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
2860 CLK_INIT(pclk0_clk_src.c),
2861 },
2862};
2863
2864static struct rcg_clk pclk1_clk_src = {
2865 .cmd_rcgr_reg = PCLK1_CMD_RCGR,
2866 .set_rate = set_rate_mnd,
2867 .freq_tbl = ftbl_mdss_pclk0_1_clk,
2868 .current_freq = &rcg_dummy_freq,
2869 .base = &virt_bases[MMSS_BASE],
2870 .c = {
2871 .dbg_name = "pclk1_clk_src",
2872 .ops = &clk_ops_rcg_mnd,
2873 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
2874 CLK_INIT(pclk1_clk_src.c),
2875 },
2876};
2877
2878static struct clk_freq_tbl ftbl_mdss_vsync_clk[] = {
2879 F_MDSS(19200000, cxo, 1, 0, 0),
2880 F_END
2881};
2882
2883static struct rcg_clk vsync_clk_src = {
2884 .cmd_rcgr_reg = VSYNC_CMD_RCGR,
2885 .set_rate = set_rate_hid,
2886 .freq_tbl = ftbl_mdss_vsync_clk,
2887 .current_freq = &rcg_dummy_freq,
2888 .base = &virt_bases[MMSS_BASE],
2889 .c = {
2890 .dbg_name = "vsync_clk_src",
2891 .ops = &clk_ops_rcg,
2892 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2893 CLK_INIT(vsync_clk_src.c),
2894 },
2895};
2896
2897static struct clk_freq_tbl ftbl_venus0_vcodec0_clk[] = {
2898 F_MM( 50000000, gpll0, 12, 0, 0),
2899 F_MM(100000000, gpll0, 6, 0, 0),
2900 F_MM(133330000, mmpll0, 6, 0, 0),
2901 F_MM(200000000, mmpll0, 4, 0, 0),
2902 F_MM(266670000, mmpll0, 3, 0, 0),
2903 F_MM(410000000, mmpll3, 2, 0, 0),
2904 F_END
2905};
2906
2907static struct rcg_clk vcodec0_clk_src = {
2908 .cmd_rcgr_reg = VCODEC0_CMD_RCGR,
2909 .set_rate = set_rate_mnd,
2910 .freq_tbl = ftbl_venus0_vcodec0_clk,
2911 .current_freq = &rcg_dummy_freq,
2912 .base = &virt_bases[MMSS_BASE],
2913 .c = {
2914 .dbg_name = "vcodec0_clk_src",
2915 .ops = &clk_ops_rcg_mnd,
2916 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2917 HIGH, 410000000),
2918 CLK_INIT(vcodec0_clk_src.c),
2919 },
2920};
2921
2922static struct branch_clk camss_cci_cci_ahb_clk = {
2923 .cbcr_reg = CAMSS_CCI_CCI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002924 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002925 .base = &virt_bases[MMSS_BASE],
2926 .c = {
2927 .dbg_name = "camss_cci_cci_ahb_clk",
2928 .ops = &clk_ops_branch,
2929 CLK_INIT(camss_cci_cci_ahb_clk.c),
2930 },
2931};
2932
2933static struct branch_clk camss_cci_cci_clk = {
2934 .cbcr_reg = CAMSS_CCI_CCI_CBCR,
2935 .parent = &cci_clk_src.c,
2936 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002937 .base = &virt_bases[MMSS_BASE],
2938 .c = {
2939 .dbg_name = "camss_cci_cci_clk",
2940 .ops = &clk_ops_branch,
2941 CLK_INIT(camss_cci_cci_clk.c),
2942 },
2943};
2944
2945static struct branch_clk camss_csi0_ahb_clk = {
2946 .cbcr_reg = CAMSS_CSI0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002947 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002948 .base = &virt_bases[MMSS_BASE],
2949 .c = {
2950 .dbg_name = "camss_csi0_ahb_clk",
2951 .ops = &clk_ops_branch,
2952 CLK_INIT(camss_csi0_ahb_clk.c),
2953 },
2954};
2955
2956static struct branch_clk camss_csi0_clk = {
2957 .cbcr_reg = CAMSS_CSI0_CBCR,
2958 .parent = &csi0_clk_src.c,
2959 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002960 .base = &virt_bases[MMSS_BASE],
2961 .c = {
2962 .dbg_name = "camss_csi0_clk",
2963 .ops = &clk_ops_branch,
2964 CLK_INIT(camss_csi0_clk.c),
2965 },
2966};
2967
2968static struct branch_clk camss_csi0phy_clk = {
2969 .cbcr_reg = CAMSS_CSI0PHY_CBCR,
2970 .parent = &csi0_clk_src.c,
2971 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002972 .base = &virt_bases[MMSS_BASE],
2973 .c = {
2974 .dbg_name = "camss_csi0phy_clk",
2975 .ops = &clk_ops_branch,
2976 CLK_INIT(camss_csi0phy_clk.c),
2977 },
2978};
2979
2980static struct branch_clk camss_csi0pix_clk = {
2981 .cbcr_reg = CAMSS_CSI0PIX_CBCR,
2982 .parent = &csi0_clk_src.c,
2983 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002984 .base = &virt_bases[MMSS_BASE],
2985 .c = {
2986 .dbg_name = "camss_csi0pix_clk",
2987 .ops = &clk_ops_branch,
2988 CLK_INIT(camss_csi0pix_clk.c),
2989 },
2990};
2991
2992static struct branch_clk camss_csi0rdi_clk = {
2993 .cbcr_reg = CAMSS_CSI0RDI_CBCR,
2994 .parent = &csi0_clk_src.c,
2995 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002996 .base = &virt_bases[MMSS_BASE],
2997 .c = {
2998 .dbg_name = "camss_csi0rdi_clk",
2999 .ops = &clk_ops_branch,
3000 CLK_INIT(camss_csi0rdi_clk.c),
3001 },
3002};
3003
3004static struct branch_clk camss_csi1_ahb_clk = {
3005 .cbcr_reg = CAMSS_CSI1_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003006 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003007 .base = &virt_bases[MMSS_BASE],
3008 .c = {
3009 .dbg_name = "camss_csi1_ahb_clk",
3010 .ops = &clk_ops_branch,
3011 CLK_INIT(camss_csi1_ahb_clk.c),
3012 },
3013};
3014
3015static struct branch_clk camss_csi1_clk = {
3016 .cbcr_reg = CAMSS_CSI1_CBCR,
3017 .parent = &csi1_clk_src.c,
3018 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003019 .base = &virt_bases[MMSS_BASE],
3020 .c = {
3021 .dbg_name = "camss_csi1_clk",
3022 .ops = &clk_ops_branch,
3023 CLK_INIT(camss_csi1_clk.c),
3024 },
3025};
3026
3027static struct branch_clk camss_csi1phy_clk = {
3028 .cbcr_reg = CAMSS_CSI1PHY_CBCR,
3029 .parent = &csi1_clk_src.c,
3030 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003031 .base = &virt_bases[MMSS_BASE],
3032 .c = {
3033 .dbg_name = "camss_csi1phy_clk",
3034 .ops = &clk_ops_branch,
3035 CLK_INIT(camss_csi1phy_clk.c),
3036 },
3037};
3038
3039static struct branch_clk camss_csi1pix_clk = {
3040 .cbcr_reg = CAMSS_CSI1PIX_CBCR,
3041 .parent = &csi1_clk_src.c,
3042 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003043 .base = &virt_bases[MMSS_BASE],
3044 .c = {
3045 .dbg_name = "camss_csi1pix_clk",
3046 .ops = &clk_ops_branch,
3047 CLK_INIT(camss_csi1pix_clk.c),
3048 },
3049};
3050
3051static struct branch_clk camss_csi1rdi_clk = {
3052 .cbcr_reg = CAMSS_CSI1RDI_CBCR,
3053 .parent = &csi1_clk_src.c,
3054 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003055 .base = &virt_bases[MMSS_BASE],
3056 .c = {
3057 .dbg_name = "camss_csi1rdi_clk",
3058 .ops = &clk_ops_branch,
3059 CLK_INIT(camss_csi1rdi_clk.c),
3060 },
3061};
3062
3063static struct branch_clk camss_csi2_ahb_clk = {
3064 .cbcr_reg = CAMSS_CSI2_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003065 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003066 .base = &virt_bases[MMSS_BASE],
3067 .c = {
3068 .dbg_name = "camss_csi2_ahb_clk",
3069 .ops = &clk_ops_branch,
3070 CLK_INIT(camss_csi2_ahb_clk.c),
3071 },
3072};
3073
3074static struct branch_clk camss_csi2_clk = {
3075 .cbcr_reg = CAMSS_CSI2_CBCR,
3076 .parent = &csi2_clk_src.c,
3077 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003078 .base = &virt_bases[MMSS_BASE],
3079 .c = {
3080 .dbg_name = "camss_csi2_clk",
3081 .ops = &clk_ops_branch,
3082 CLK_INIT(camss_csi2_clk.c),
3083 },
3084};
3085
3086static struct branch_clk camss_csi2phy_clk = {
3087 .cbcr_reg = CAMSS_CSI2PHY_CBCR,
3088 .parent = &csi2_clk_src.c,
3089 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003090 .base = &virt_bases[MMSS_BASE],
3091 .c = {
3092 .dbg_name = "camss_csi2phy_clk",
3093 .ops = &clk_ops_branch,
3094 CLK_INIT(camss_csi2phy_clk.c),
3095 },
3096};
3097
3098static struct branch_clk camss_csi2pix_clk = {
3099 .cbcr_reg = CAMSS_CSI2PIX_CBCR,
3100 .parent = &csi2_clk_src.c,
3101 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003102 .base = &virt_bases[MMSS_BASE],
3103 .c = {
3104 .dbg_name = "camss_csi2pix_clk",
3105 .ops = &clk_ops_branch,
3106 CLK_INIT(camss_csi2pix_clk.c),
3107 },
3108};
3109
3110static struct branch_clk camss_csi2rdi_clk = {
3111 .cbcr_reg = CAMSS_CSI2RDI_CBCR,
3112 .parent = &csi2_clk_src.c,
3113 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003114 .base = &virt_bases[MMSS_BASE],
3115 .c = {
3116 .dbg_name = "camss_csi2rdi_clk",
3117 .ops = &clk_ops_branch,
3118 CLK_INIT(camss_csi2rdi_clk.c),
3119 },
3120};
3121
3122static struct branch_clk camss_csi3_ahb_clk = {
3123 .cbcr_reg = CAMSS_CSI3_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003124 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003125 .base = &virt_bases[MMSS_BASE],
3126 .c = {
3127 .dbg_name = "camss_csi3_ahb_clk",
3128 .ops = &clk_ops_branch,
3129 CLK_INIT(camss_csi3_ahb_clk.c),
3130 },
3131};
3132
3133static struct branch_clk camss_csi3_clk = {
3134 .cbcr_reg = CAMSS_CSI3_CBCR,
3135 .parent = &csi3_clk_src.c,
3136 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003137 .base = &virt_bases[MMSS_BASE],
3138 .c = {
3139 .dbg_name = "camss_csi3_clk",
3140 .ops = &clk_ops_branch,
3141 CLK_INIT(camss_csi3_clk.c),
3142 },
3143};
3144
3145static struct branch_clk camss_csi3phy_clk = {
3146 .cbcr_reg = CAMSS_CSI3PHY_CBCR,
3147 .parent = &csi3_clk_src.c,
3148 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003149 .base = &virt_bases[MMSS_BASE],
3150 .c = {
3151 .dbg_name = "camss_csi3phy_clk",
3152 .ops = &clk_ops_branch,
3153 CLK_INIT(camss_csi3phy_clk.c),
3154 },
3155};
3156
3157static struct branch_clk camss_csi3pix_clk = {
3158 .cbcr_reg = CAMSS_CSI3PIX_CBCR,
3159 .parent = &csi3_clk_src.c,
3160 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003161 .base = &virt_bases[MMSS_BASE],
3162 .c = {
3163 .dbg_name = "camss_csi3pix_clk",
3164 .ops = &clk_ops_branch,
3165 CLK_INIT(camss_csi3pix_clk.c),
3166 },
3167};
3168
3169static struct branch_clk camss_csi3rdi_clk = {
3170 .cbcr_reg = CAMSS_CSI3RDI_CBCR,
3171 .parent = &csi3_clk_src.c,
3172 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003173 .base = &virt_bases[MMSS_BASE],
3174 .c = {
3175 .dbg_name = "camss_csi3rdi_clk",
3176 .ops = &clk_ops_branch,
3177 CLK_INIT(camss_csi3rdi_clk.c),
3178 },
3179};
3180
3181static struct branch_clk camss_csi_vfe0_clk = {
3182 .cbcr_reg = CAMSS_CSI_VFE0_CBCR,
3183 .parent = &vfe0_clk_src.c,
3184 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003185 .base = &virt_bases[MMSS_BASE],
3186 .c = {
3187 .dbg_name = "camss_csi_vfe0_clk",
3188 .ops = &clk_ops_branch,
3189 CLK_INIT(camss_csi_vfe0_clk.c),
3190 },
3191};
3192
3193static struct branch_clk camss_csi_vfe1_clk = {
3194 .cbcr_reg = CAMSS_CSI_VFE1_CBCR,
3195 .parent = &vfe1_clk_src.c,
3196 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003197 .base = &virt_bases[MMSS_BASE],
3198 .c = {
3199 .dbg_name = "camss_csi_vfe1_clk",
3200 .ops = &clk_ops_branch,
3201 CLK_INIT(camss_csi_vfe1_clk.c),
3202 },
3203};
3204
3205static struct branch_clk camss_gp0_clk = {
3206 .cbcr_reg = CAMSS_GP0_CBCR,
3207 .parent = &mmss_gp0_clk_src.c,
3208 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003209 .base = &virt_bases[MMSS_BASE],
3210 .c = {
3211 .dbg_name = "camss_gp0_clk",
3212 .ops = &clk_ops_branch,
3213 CLK_INIT(camss_gp0_clk.c),
3214 },
3215};
3216
3217static struct branch_clk camss_gp1_clk = {
3218 .cbcr_reg = CAMSS_GP1_CBCR,
3219 .parent = &mmss_gp1_clk_src.c,
3220 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003221 .base = &virt_bases[MMSS_BASE],
3222 .c = {
3223 .dbg_name = "camss_gp1_clk",
3224 .ops = &clk_ops_branch,
3225 CLK_INIT(camss_gp1_clk.c),
3226 },
3227};
3228
3229static struct branch_clk camss_ispif_ahb_clk = {
3230 .cbcr_reg = CAMSS_ISPIF_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003231 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003232 .base = &virt_bases[MMSS_BASE],
3233 .c = {
3234 .dbg_name = "camss_ispif_ahb_clk",
3235 .ops = &clk_ops_branch,
3236 CLK_INIT(camss_ispif_ahb_clk.c),
3237 },
3238};
3239
3240static struct branch_clk camss_jpeg_jpeg0_clk = {
3241 .cbcr_reg = CAMSS_JPEG_JPEG0_CBCR,
3242 .parent = &jpeg0_clk_src.c,
3243 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003244 .base = &virt_bases[MMSS_BASE],
3245 .c = {
3246 .dbg_name = "camss_jpeg_jpeg0_clk",
3247 .ops = &clk_ops_branch,
3248 CLK_INIT(camss_jpeg_jpeg0_clk.c),
3249 },
3250};
3251
3252static struct branch_clk camss_jpeg_jpeg1_clk = {
3253 .cbcr_reg = CAMSS_JPEG_JPEG1_CBCR,
3254 .parent = &jpeg1_clk_src.c,
3255 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003256 .base = &virt_bases[MMSS_BASE],
3257 .c = {
3258 .dbg_name = "camss_jpeg_jpeg1_clk",
3259 .ops = &clk_ops_branch,
3260 CLK_INIT(camss_jpeg_jpeg1_clk.c),
3261 },
3262};
3263
3264static struct branch_clk camss_jpeg_jpeg2_clk = {
3265 .cbcr_reg = CAMSS_JPEG_JPEG2_CBCR,
3266 .parent = &jpeg2_clk_src.c,
3267 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003268 .base = &virt_bases[MMSS_BASE],
3269 .c = {
3270 .dbg_name = "camss_jpeg_jpeg2_clk",
3271 .ops = &clk_ops_branch,
3272 CLK_INIT(camss_jpeg_jpeg2_clk.c),
3273 },
3274};
3275
3276static struct branch_clk camss_jpeg_jpeg_ahb_clk = {
3277 .cbcr_reg = CAMSS_JPEG_JPEG_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003278 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003279 .base = &virt_bases[MMSS_BASE],
3280 .c = {
3281 .dbg_name = "camss_jpeg_jpeg_ahb_clk",
3282 .ops = &clk_ops_branch,
3283 CLK_INIT(camss_jpeg_jpeg_ahb_clk.c),
3284 },
3285};
3286
3287static struct branch_clk camss_jpeg_jpeg_axi_clk = {
3288 .cbcr_reg = CAMSS_JPEG_JPEG_AXI_CBCR,
3289 .parent = &axi_clk_src.c,
3290 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003291 .base = &virt_bases[MMSS_BASE],
3292 .c = {
3293 .dbg_name = "camss_jpeg_jpeg_axi_clk",
3294 .ops = &clk_ops_branch,
3295 CLK_INIT(camss_jpeg_jpeg_axi_clk.c),
3296 },
3297};
3298
3299static struct branch_clk camss_jpeg_jpeg_ocmemnoc_clk = {
3300 .cbcr_reg = CAMSS_JPEG_JPEG_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003301 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003302 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003303 .base = &virt_bases[MMSS_BASE],
3304 .c = {
3305 .dbg_name = "camss_jpeg_jpeg_ocmemnoc_clk",
3306 .ops = &clk_ops_branch,
3307 CLK_INIT(camss_jpeg_jpeg_ocmemnoc_clk.c),
3308 },
3309};
3310
3311static struct branch_clk camss_mclk0_clk = {
3312 .cbcr_reg = CAMSS_MCLK0_CBCR,
3313 .parent = &mclk0_clk_src.c,
3314 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003315 .base = &virt_bases[MMSS_BASE],
3316 .c = {
3317 .dbg_name = "camss_mclk0_clk",
3318 .ops = &clk_ops_branch,
3319 CLK_INIT(camss_mclk0_clk.c),
3320 },
3321};
3322
3323static struct branch_clk camss_mclk1_clk = {
3324 .cbcr_reg = CAMSS_MCLK1_CBCR,
3325 .parent = &mclk1_clk_src.c,
3326 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003327 .base = &virt_bases[MMSS_BASE],
3328 .c = {
3329 .dbg_name = "camss_mclk1_clk",
3330 .ops = &clk_ops_branch,
3331 CLK_INIT(camss_mclk1_clk.c),
3332 },
3333};
3334
3335static struct branch_clk camss_mclk2_clk = {
3336 .cbcr_reg = CAMSS_MCLK2_CBCR,
3337 .parent = &mclk2_clk_src.c,
3338 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003339 .base = &virt_bases[MMSS_BASE],
3340 .c = {
3341 .dbg_name = "camss_mclk2_clk",
3342 .ops = &clk_ops_branch,
3343 CLK_INIT(camss_mclk2_clk.c),
3344 },
3345};
3346
3347static struct branch_clk camss_mclk3_clk = {
3348 .cbcr_reg = CAMSS_MCLK3_CBCR,
3349 .parent = &mclk3_clk_src.c,
3350 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003351 .base = &virt_bases[MMSS_BASE],
3352 .c = {
3353 .dbg_name = "camss_mclk3_clk",
3354 .ops = &clk_ops_branch,
3355 CLK_INIT(camss_mclk3_clk.c),
3356 },
3357};
3358
3359static struct branch_clk camss_micro_ahb_clk = {
3360 .cbcr_reg = CAMSS_MICRO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003361 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003362 .base = &virt_bases[MMSS_BASE],
3363 .c = {
3364 .dbg_name = "camss_micro_ahb_clk",
3365 .ops = &clk_ops_branch,
3366 CLK_INIT(camss_micro_ahb_clk.c),
3367 },
3368};
3369
3370static struct branch_clk camss_phy0_csi0phytimer_clk = {
3371 .cbcr_reg = CAMSS_PHY0_CSI0PHYTIMER_CBCR,
3372 .parent = &csi0phytimer_clk_src.c,
3373 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003374 .base = &virt_bases[MMSS_BASE],
3375 .c = {
3376 .dbg_name = "camss_phy0_csi0phytimer_clk",
3377 .ops = &clk_ops_branch,
3378 CLK_INIT(camss_phy0_csi0phytimer_clk.c),
3379 },
3380};
3381
3382static struct branch_clk camss_phy1_csi1phytimer_clk = {
3383 .cbcr_reg = CAMSS_PHY1_CSI1PHYTIMER_CBCR,
3384 .parent = &csi1phytimer_clk_src.c,
3385 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003386 .base = &virt_bases[MMSS_BASE],
3387 .c = {
3388 .dbg_name = "camss_phy1_csi1phytimer_clk",
3389 .ops = &clk_ops_branch,
3390 CLK_INIT(camss_phy1_csi1phytimer_clk.c),
3391 },
3392};
3393
3394static struct branch_clk camss_phy2_csi2phytimer_clk = {
3395 .cbcr_reg = CAMSS_PHY2_CSI2PHYTIMER_CBCR,
3396 .parent = &csi2phytimer_clk_src.c,
3397 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003398 .base = &virt_bases[MMSS_BASE],
3399 .c = {
3400 .dbg_name = "camss_phy2_csi2phytimer_clk",
3401 .ops = &clk_ops_branch,
3402 CLK_INIT(camss_phy2_csi2phytimer_clk.c),
3403 },
3404};
3405
3406static struct branch_clk camss_top_ahb_clk = {
3407 .cbcr_reg = CAMSS_TOP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003408 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003409 .base = &virt_bases[MMSS_BASE],
3410 .c = {
3411 .dbg_name = "camss_top_ahb_clk",
3412 .ops = &clk_ops_branch,
3413 CLK_INIT(camss_top_ahb_clk.c),
3414 },
3415};
3416
3417static struct branch_clk camss_vfe_cpp_ahb_clk = {
3418 .cbcr_reg = CAMSS_VFE_CPP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003419 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003420 .base = &virt_bases[MMSS_BASE],
3421 .c = {
3422 .dbg_name = "camss_vfe_cpp_ahb_clk",
3423 .ops = &clk_ops_branch,
3424 CLK_INIT(camss_vfe_cpp_ahb_clk.c),
3425 },
3426};
3427
3428static struct branch_clk camss_vfe_cpp_clk = {
3429 .cbcr_reg = CAMSS_VFE_CPP_CBCR,
3430 .parent = &cpp_clk_src.c,
3431 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003432 .base = &virt_bases[MMSS_BASE],
3433 .c = {
3434 .dbg_name = "camss_vfe_cpp_clk",
3435 .ops = &clk_ops_branch,
3436 CLK_INIT(camss_vfe_cpp_clk.c),
3437 },
3438};
3439
3440static struct branch_clk camss_vfe_vfe0_clk = {
3441 .cbcr_reg = CAMSS_VFE_VFE0_CBCR,
3442 .parent = &vfe0_clk_src.c,
3443 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003444 .base = &virt_bases[MMSS_BASE],
3445 .c = {
3446 .dbg_name = "camss_vfe_vfe0_clk",
3447 .ops = &clk_ops_branch,
3448 CLK_INIT(camss_vfe_vfe0_clk.c),
3449 },
3450};
3451
3452static struct branch_clk camss_vfe_vfe1_clk = {
3453 .cbcr_reg = CAMSS_VFE_VFE1_CBCR,
3454 .parent = &vfe1_clk_src.c,
3455 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003456 .base = &virt_bases[MMSS_BASE],
3457 .c = {
3458 .dbg_name = "camss_vfe_vfe1_clk",
3459 .ops = &clk_ops_branch,
3460 CLK_INIT(camss_vfe_vfe1_clk.c),
3461 },
3462};
3463
3464static struct branch_clk camss_vfe_vfe_ahb_clk = {
3465 .cbcr_reg = CAMSS_VFE_VFE_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003466 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003467 .base = &virt_bases[MMSS_BASE],
3468 .c = {
3469 .dbg_name = "camss_vfe_vfe_ahb_clk",
3470 .ops = &clk_ops_branch,
3471 CLK_INIT(camss_vfe_vfe_ahb_clk.c),
3472 },
3473};
3474
3475static struct branch_clk camss_vfe_vfe_axi_clk = {
3476 .cbcr_reg = CAMSS_VFE_VFE_AXI_CBCR,
3477 .parent = &axi_clk_src.c,
3478 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003479 .base = &virt_bases[MMSS_BASE],
3480 .c = {
3481 .dbg_name = "camss_vfe_vfe_axi_clk",
3482 .ops = &clk_ops_branch,
3483 CLK_INIT(camss_vfe_vfe_axi_clk.c),
3484 },
3485};
3486
3487static struct branch_clk camss_vfe_vfe_ocmemnoc_clk = {
3488 .cbcr_reg = CAMSS_VFE_VFE_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003489 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003490 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003491 .base = &virt_bases[MMSS_BASE],
3492 .c = {
3493 .dbg_name = "camss_vfe_vfe_ocmemnoc_clk",
3494 .ops = &clk_ops_branch,
3495 CLK_INIT(camss_vfe_vfe_ocmemnoc_clk.c),
3496 },
3497};
3498
3499static struct branch_clk mdss_ahb_clk = {
3500 .cbcr_reg = MDSS_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003501 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003502 .base = &virt_bases[MMSS_BASE],
3503 .c = {
3504 .dbg_name = "mdss_ahb_clk",
3505 .ops = &clk_ops_branch,
3506 CLK_INIT(mdss_ahb_clk.c),
3507 },
3508};
3509
3510static struct branch_clk mdss_axi_clk = {
3511 .cbcr_reg = MDSS_AXI_CBCR,
3512 .parent = &axi_clk_src.c,
3513 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003514 .base = &virt_bases[MMSS_BASE],
3515 .c = {
3516 .dbg_name = "mdss_axi_clk",
3517 .ops = &clk_ops_branch,
3518 CLK_INIT(mdss_axi_clk.c),
3519 },
3520};
3521
3522static struct branch_clk mdss_byte0_clk = {
3523 .cbcr_reg = MDSS_BYTE0_CBCR,
3524 .parent = &byte0_clk_src.c,
3525 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003526 .base = &virt_bases[MMSS_BASE],
3527 .c = {
3528 .dbg_name = "mdss_byte0_clk",
3529 .ops = &clk_ops_branch,
3530 CLK_INIT(mdss_byte0_clk.c),
3531 },
3532};
3533
3534static struct branch_clk mdss_byte1_clk = {
3535 .cbcr_reg = MDSS_BYTE1_CBCR,
3536 .parent = &byte1_clk_src.c,
3537 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003538 .base = &virt_bases[MMSS_BASE],
3539 .c = {
3540 .dbg_name = "mdss_byte1_clk",
3541 .ops = &clk_ops_branch,
3542 CLK_INIT(mdss_byte1_clk.c),
3543 },
3544};
3545
3546static struct branch_clk mdss_edpaux_clk = {
3547 .cbcr_reg = MDSS_EDPAUX_CBCR,
3548 .parent = &edpaux_clk_src.c,
3549 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003550 .base = &virt_bases[MMSS_BASE],
3551 .c = {
3552 .dbg_name = "mdss_edpaux_clk",
3553 .ops = &clk_ops_branch,
3554 CLK_INIT(mdss_edpaux_clk.c),
3555 },
3556};
3557
3558static struct branch_clk mdss_edplink_clk = {
3559 .cbcr_reg = MDSS_EDPLINK_CBCR,
3560 .parent = &edplink_clk_src.c,
3561 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003562 .base = &virt_bases[MMSS_BASE],
3563 .c = {
3564 .dbg_name = "mdss_edplink_clk",
3565 .ops = &clk_ops_branch,
3566 CLK_INIT(mdss_edplink_clk.c),
3567 },
3568};
3569
3570static struct branch_clk mdss_edppixel_clk = {
3571 .cbcr_reg = MDSS_EDPPIXEL_CBCR,
3572 .parent = &edppixel_clk_src.c,
3573 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003574 .base = &virt_bases[MMSS_BASE],
3575 .c = {
3576 .dbg_name = "mdss_edppixel_clk",
3577 .ops = &clk_ops_branch,
3578 CLK_INIT(mdss_edppixel_clk.c),
3579 },
3580};
3581
3582static struct branch_clk mdss_esc0_clk = {
3583 .cbcr_reg = MDSS_ESC0_CBCR,
3584 .parent = &esc0_clk_src.c,
3585 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003586 .base = &virt_bases[MMSS_BASE],
3587 .c = {
3588 .dbg_name = "mdss_esc0_clk",
3589 .ops = &clk_ops_branch,
3590 CLK_INIT(mdss_esc0_clk.c),
3591 },
3592};
3593
3594static struct branch_clk mdss_esc1_clk = {
3595 .cbcr_reg = MDSS_ESC1_CBCR,
3596 .parent = &esc1_clk_src.c,
3597 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003598 .base = &virt_bases[MMSS_BASE],
3599 .c = {
3600 .dbg_name = "mdss_esc1_clk",
3601 .ops = &clk_ops_branch,
3602 CLK_INIT(mdss_esc1_clk.c),
3603 },
3604};
3605
3606static struct branch_clk mdss_extpclk_clk = {
3607 .cbcr_reg = MDSS_EXTPCLK_CBCR,
3608 .parent = &extpclk_clk_src.c,
3609 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003610 .base = &virt_bases[MMSS_BASE],
3611 .c = {
3612 .dbg_name = "mdss_extpclk_clk",
3613 .ops = &clk_ops_branch,
3614 CLK_INIT(mdss_extpclk_clk.c),
3615 },
3616};
3617
3618static struct branch_clk mdss_hdmi_ahb_clk = {
3619 .cbcr_reg = MDSS_HDMI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003620 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003621 .base = &virt_bases[MMSS_BASE],
3622 .c = {
3623 .dbg_name = "mdss_hdmi_ahb_clk",
3624 .ops = &clk_ops_branch,
3625 CLK_INIT(mdss_hdmi_ahb_clk.c),
3626 },
3627};
3628
3629static struct branch_clk mdss_hdmi_clk = {
3630 .cbcr_reg = MDSS_HDMI_CBCR,
3631 .parent = &hdmi_clk_src.c,
3632 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003633 .base = &virt_bases[MMSS_BASE],
3634 .c = {
3635 .dbg_name = "mdss_hdmi_clk",
3636 .ops = &clk_ops_branch,
3637 CLK_INIT(mdss_hdmi_clk.c),
3638 },
3639};
3640
3641static struct branch_clk mdss_mdp_clk = {
3642 .cbcr_reg = MDSS_MDP_CBCR,
3643 .parent = &mdp_clk_src.c,
3644 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003645 .base = &virt_bases[MMSS_BASE],
3646 .c = {
3647 .dbg_name = "mdss_mdp_clk",
3648 .ops = &clk_ops_branch,
3649 CLK_INIT(mdss_mdp_clk.c),
3650 },
3651};
3652
3653static struct branch_clk mdss_mdp_lut_clk = {
3654 .cbcr_reg = MDSS_MDP_LUT_CBCR,
3655 .parent = &mdp_clk_src.c,
3656 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003657 .base = &virt_bases[MMSS_BASE],
3658 .c = {
3659 .dbg_name = "mdss_mdp_lut_clk",
3660 .ops = &clk_ops_branch,
3661 CLK_INIT(mdss_mdp_lut_clk.c),
3662 },
3663};
3664
3665static struct branch_clk mdss_pclk0_clk = {
3666 .cbcr_reg = MDSS_PCLK0_CBCR,
3667 .parent = &pclk0_clk_src.c,
3668 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003669 .base = &virt_bases[MMSS_BASE],
3670 .c = {
3671 .dbg_name = "mdss_pclk0_clk",
3672 .ops = &clk_ops_branch,
3673 CLK_INIT(mdss_pclk0_clk.c),
3674 },
3675};
3676
3677static struct branch_clk mdss_pclk1_clk = {
3678 .cbcr_reg = MDSS_PCLK1_CBCR,
3679 .parent = &pclk1_clk_src.c,
3680 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003681 .base = &virt_bases[MMSS_BASE],
3682 .c = {
3683 .dbg_name = "mdss_pclk1_clk",
3684 .ops = &clk_ops_branch,
3685 CLK_INIT(mdss_pclk1_clk.c),
3686 },
3687};
3688
3689static struct branch_clk mdss_vsync_clk = {
3690 .cbcr_reg = MDSS_VSYNC_CBCR,
3691 .parent = &vsync_clk_src.c,
3692 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003693 .base = &virt_bases[MMSS_BASE],
3694 .c = {
3695 .dbg_name = "mdss_vsync_clk",
3696 .ops = &clk_ops_branch,
3697 CLK_INIT(mdss_vsync_clk.c),
3698 },
3699};
3700
3701static struct branch_clk mmss_misc_ahb_clk = {
3702 .cbcr_reg = MMSS_MISC_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003703 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003704 .base = &virt_bases[MMSS_BASE],
3705 .c = {
3706 .dbg_name = "mmss_misc_ahb_clk",
3707 .ops = &clk_ops_branch,
3708 CLK_INIT(mmss_misc_ahb_clk.c),
3709 },
3710};
3711
3712static struct branch_clk mmss_mmssnoc_ahb_clk = {
3713 .cbcr_reg = MMSS_MMSSNOC_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003714 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003715 .base = &virt_bases[MMSS_BASE],
3716 .c = {
3717 .dbg_name = "mmss_mmssnoc_ahb_clk",
3718 .ops = &clk_ops_branch,
3719 CLK_INIT(mmss_mmssnoc_ahb_clk.c),
3720 },
3721};
3722
3723static struct branch_clk mmss_mmssnoc_bto_ahb_clk = {
3724 .cbcr_reg = MMSS_MMSSNOC_BTO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003725 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003726 .base = &virt_bases[MMSS_BASE],
3727 .c = {
3728 .dbg_name = "mmss_mmssnoc_bto_ahb_clk",
3729 .ops = &clk_ops_branch,
3730 CLK_INIT(mmss_mmssnoc_bto_ahb_clk.c),
3731 },
3732};
3733
3734static struct branch_clk mmss_mmssnoc_axi_clk = {
3735 .cbcr_reg = MMSS_MMSSNOC_AXI_CBCR,
3736 .parent = &axi_clk_src.c,
Vikram Mulukutlabb475ec2012-06-15 11:18:31 -07003737 /* The bus driver needs set_rate to go through to the parent */
3738 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003739 .base = &virt_bases[MMSS_BASE],
3740 .c = {
3741 .dbg_name = "mmss_mmssnoc_axi_clk",
3742 .ops = &clk_ops_branch,
3743 CLK_INIT(mmss_mmssnoc_axi_clk.c),
3744 },
3745};
3746
3747static struct branch_clk mmss_s0_axi_clk = {
3748 .cbcr_reg = MMSS_S0_AXI_CBCR,
3749 .parent = &axi_clk_src.c,
3750 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003751 .base = &virt_bases[MMSS_BASE],
3752 .c = {
3753 .dbg_name = "mmss_s0_axi_clk",
3754 .ops = &clk_ops_branch,
3755 CLK_INIT(mmss_s0_axi_clk.c),
3756 },
3757};
3758
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003759struct branch_clk ocmemnoc_clk = {
3760 .cbcr_reg = OCMEMNOC_CBCR,
3761 .parent = &ocmemnoc_clk_src.c,
3762 .has_sibling = 0,
3763 .bcr_reg = 0x50b0,
3764 .base = &virt_bases[MMSS_BASE],
3765 .c = {
3766 .dbg_name = "ocmemnoc_clk",
3767 .ops = &clk_ops_branch,
3768 CLK_INIT(ocmemnoc_clk.c),
3769 },
3770};
3771
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07003772struct branch_clk ocmemcx_ocmemnoc_clk = {
3773 .cbcr_reg = OCMEMCX_OCMEMNOC_CBCR,
3774 .parent = &ocmemnoc_clk_src.c,
3775 .has_sibling = 1,
3776 .base = &virt_bases[MMSS_BASE],
3777 .c = {
3778 .dbg_name = "ocmemcx_ocmemnoc_clk",
3779 .ops = &clk_ops_branch,
3780 CLK_INIT(ocmemcx_ocmemnoc_clk.c),
3781 },
3782};
3783
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003784static struct branch_clk venus0_ahb_clk = {
3785 .cbcr_reg = VENUS0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003786 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003787 .base = &virt_bases[MMSS_BASE],
3788 .c = {
3789 .dbg_name = "venus0_ahb_clk",
3790 .ops = &clk_ops_branch,
3791 CLK_INIT(venus0_ahb_clk.c),
3792 },
3793};
3794
3795static struct branch_clk venus0_axi_clk = {
3796 .cbcr_reg = VENUS0_AXI_CBCR,
3797 .parent = &axi_clk_src.c,
3798 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003799 .base = &virt_bases[MMSS_BASE],
3800 .c = {
3801 .dbg_name = "venus0_axi_clk",
3802 .ops = &clk_ops_branch,
3803 CLK_INIT(venus0_axi_clk.c),
3804 },
3805};
3806
3807static struct branch_clk venus0_ocmemnoc_clk = {
3808 .cbcr_reg = VENUS0_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003809 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003810 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003811 .base = &virt_bases[MMSS_BASE],
3812 .c = {
3813 .dbg_name = "venus0_ocmemnoc_clk",
3814 .ops = &clk_ops_branch,
3815 CLK_INIT(venus0_ocmemnoc_clk.c),
3816 },
3817};
3818
3819static struct branch_clk venus0_vcodec0_clk = {
3820 .cbcr_reg = VENUS0_VCODEC0_CBCR,
3821 .parent = &vcodec0_clk_src.c,
3822 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003823 .base = &virt_bases[MMSS_BASE],
3824 .c = {
3825 .dbg_name = "venus0_vcodec0_clk",
3826 .ops = &clk_ops_branch,
3827 CLK_INIT(venus0_vcodec0_clk.c),
3828 },
3829};
3830
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07003831static struct branch_clk oxilicx_axi_clk = {
3832 .cbcr_reg = OXILICX_AXI_CBCR,
3833 .parent = &axi_clk_src.c,
3834 .has_sibling = 1,
3835 .base = &virt_bases[MMSS_BASE],
3836 .c = {
3837 .dbg_name = "oxilicx_axi_clk",
3838 .ops = &clk_ops_branch,
3839 CLK_INIT(oxilicx_axi_clk.c),
3840 },
3841};
3842
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003843static struct branch_clk oxili_gfx3d_clk = {
3844 .cbcr_reg = OXILI_GFX3D_CBCR,
3845 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003846 .base = &virt_bases[MMSS_BASE],
3847 .c = {
3848 .dbg_name = "oxili_gfx3d_clk",
3849 .ops = &clk_ops_branch,
3850 CLK_INIT(oxili_gfx3d_clk.c),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07003851 .depends = &oxilicx_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003852 },
3853};
3854
3855static struct branch_clk oxilicx_ahb_clk = {
3856 .cbcr_reg = OXILICX_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003857 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003858 .base = &virt_bases[MMSS_BASE],
3859 .c = {
3860 .dbg_name = "oxilicx_ahb_clk",
3861 .ops = &clk_ops_branch,
3862 CLK_INIT(oxilicx_ahb_clk.c),
3863 },
3864};
3865
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003866static struct clk_freq_tbl ftbl_audio_core_slimbus_core_clock[] = {
3867 F_LPASS(28800000, lpapll0, 1, 15, 256),
3868 F_END
3869};
3870
3871static struct rcg_clk audio_core_slimbus_core_clk_src = {
3872 .cmd_rcgr_reg = SLIMBUS_CMD_RCGR,
3873 .set_rate = set_rate_mnd,
3874 .freq_tbl = ftbl_audio_core_slimbus_core_clock,
3875 .current_freq = &rcg_dummy_freq,
3876 .base = &virt_bases[LPASS_BASE],
3877 .c = {
3878 .dbg_name = "audio_core_slimbus_core_clk_src",
3879 .ops = &clk_ops_rcg_mnd,
3880 VDD_DIG_FMAX_MAP2(LOW, 70000000, NOMINAL, 140000000),
3881 CLK_INIT(audio_core_slimbus_core_clk_src.c),
3882 },
3883};
3884
3885static struct branch_clk audio_core_slimbus_core_clk = {
3886 .cbcr_reg = AUDIO_CORE_SLIMBUS_CORE_CBCR,
3887 .parent = &audio_core_slimbus_core_clk_src.c,
3888 .base = &virt_bases[LPASS_BASE],
3889 .c = {
3890 .dbg_name = "audio_core_slimbus_core_clk",
3891 .ops = &clk_ops_branch,
3892 CLK_INIT(audio_core_slimbus_core_clk.c),
3893 },
3894};
3895
3896static struct branch_clk audio_core_slimbus_lfabif_clk = {
3897 .cbcr_reg = AUDIO_CORE_SLIMBUS_LFABIF_CBCR,
3898 .has_sibling = 1,
3899 .base = &virt_bases[LPASS_BASE],
3900 .c = {
3901 .dbg_name = "audio_core_slimbus_lfabif_clk",
3902 .ops = &clk_ops_branch,
3903 CLK_INIT(audio_core_slimbus_lfabif_clk.c),
3904 },
3905};
3906
3907static struct clk_freq_tbl ftbl_audio_core_lpaif_clock[] = {
3908 F_LPASS( 512000, lpapll0, 16, 1, 60),
3909 F_LPASS( 768000, lpapll0, 16, 1, 40),
3910 F_LPASS( 1024000, lpapll0, 16, 1, 30),
3911 F_LPASS( 1536000, lpapll0, 16, 1, 10),
3912 F_LPASS( 2048000, lpapll0, 16, 1, 15),
3913 F_LPASS( 3072000, lpapll0, 16, 1, 10),
3914 F_LPASS( 4096000, lpapll0, 15, 1, 8),
3915 F_LPASS( 6144000, lpapll0, 10, 1, 8),
3916 F_LPASS( 8192000, lpapll0, 15, 1, 4),
3917 F_LPASS(12288000, lpapll0, 10, 1, 4),
3918 F_END
3919};
3920
3921static struct rcg_clk audio_core_lpaif_codec_spkr_clk_src = {
3922 .cmd_rcgr_reg = LPAIF_SPKR_CMD_RCGR,
3923 .set_rate = set_rate_mnd,
3924 .freq_tbl = ftbl_audio_core_lpaif_clock,
3925 .current_freq = &rcg_dummy_freq,
3926 .base = &virt_bases[LPASS_BASE],
3927 .c = {
3928 .dbg_name = "audio_core_lpaif_codec_spkr_clk_src",
3929 .ops = &clk_ops_rcg_mnd,
3930 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3931 CLK_INIT(audio_core_lpaif_codec_spkr_clk_src.c),
3932 },
3933};
3934
3935static struct rcg_clk audio_core_lpaif_pri_clk_src = {
3936 .cmd_rcgr_reg = LPAIF_PRI_CMD_RCGR,
3937 .set_rate = set_rate_mnd,
3938 .freq_tbl = ftbl_audio_core_lpaif_clock,
3939 .current_freq = &rcg_dummy_freq,
3940 .base = &virt_bases[LPASS_BASE],
3941 .c = {
3942 .dbg_name = "audio_core_lpaif_pri_clk_src",
3943 .ops = &clk_ops_rcg_mnd,
3944 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3945 CLK_INIT(audio_core_lpaif_pri_clk_src.c),
3946 },
3947};
3948
3949static struct rcg_clk audio_core_lpaif_sec_clk_src = {
3950 .cmd_rcgr_reg = LPAIF_SEC_CMD_RCGR,
3951 .set_rate = set_rate_mnd,
3952 .freq_tbl = ftbl_audio_core_lpaif_clock,
3953 .current_freq = &rcg_dummy_freq,
3954 .base = &virt_bases[LPASS_BASE],
3955 .c = {
3956 .dbg_name = "audio_core_lpaif_sec_clk_src",
3957 .ops = &clk_ops_rcg_mnd,
3958 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3959 CLK_INIT(audio_core_lpaif_sec_clk_src.c),
3960 },
3961};
3962
3963static struct rcg_clk audio_core_lpaif_ter_clk_src = {
3964 .cmd_rcgr_reg = LPAIF_TER_CMD_RCGR,
3965 .set_rate = set_rate_mnd,
3966 .freq_tbl = ftbl_audio_core_lpaif_clock,
3967 .current_freq = &rcg_dummy_freq,
3968 .base = &virt_bases[LPASS_BASE],
3969 .c = {
3970 .dbg_name = "audio_core_lpaif_ter_clk_src",
3971 .ops = &clk_ops_rcg_mnd,
3972 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3973 CLK_INIT(audio_core_lpaif_ter_clk_src.c),
3974 },
3975};
3976
3977static struct rcg_clk audio_core_lpaif_quad_clk_src = {
3978 .cmd_rcgr_reg = LPAIF_QUAD_CMD_RCGR,
3979 .set_rate = set_rate_mnd,
3980 .freq_tbl = ftbl_audio_core_lpaif_clock,
3981 .current_freq = &rcg_dummy_freq,
3982 .base = &virt_bases[LPASS_BASE],
3983 .c = {
3984 .dbg_name = "audio_core_lpaif_quad_clk_src",
3985 .ops = &clk_ops_rcg_mnd,
3986 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3987 CLK_INIT(audio_core_lpaif_quad_clk_src.c),
3988 },
3989};
3990
3991static struct rcg_clk audio_core_lpaif_pcm0_clk_src = {
3992 .cmd_rcgr_reg = LPAIF_PCM0_CMD_RCGR,
3993 .set_rate = set_rate_mnd,
3994 .freq_tbl = ftbl_audio_core_lpaif_clock,
3995 .current_freq = &rcg_dummy_freq,
3996 .base = &virt_bases[LPASS_BASE],
3997 .c = {
3998 .dbg_name = "audio_core_lpaif_pcm0_clk_src",
3999 .ops = &clk_ops_rcg_mnd,
4000 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4001 CLK_INIT(audio_core_lpaif_pcm0_clk_src.c),
4002 },
4003};
4004
4005static struct rcg_clk audio_core_lpaif_pcm1_clk_src = {
4006 .cmd_rcgr_reg = LPAIF_PCM1_CMD_RCGR,
4007 .set_rate = set_rate_mnd,
4008 .freq_tbl = ftbl_audio_core_lpaif_clock,
4009 .current_freq = &rcg_dummy_freq,
4010 .base = &virt_bases[LPASS_BASE],
4011 .c = {
4012 .dbg_name = "audio_core_lpaif_pcm1_clk_src",
4013 .ops = &clk_ops_rcg_mnd,
4014 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4015 CLK_INIT(audio_core_lpaif_pcm1_clk_src.c),
4016 },
4017};
4018
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004019struct rcg_clk audio_core_lpaif_pcmoe_clk_src = {
4020 .cmd_rcgr_reg = LPAIF_PCMOE_CMD_RCGR,
4021 .set_rate = set_rate_mnd,
4022 .freq_tbl = ftbl_audio_core_lpaif_clock,
4023 .current_freq = &rcg_dummy_freq,
4024 .base = &virt_bases[LPASS_BASE],
4025 .c = {
4026 .dbg_name = "audio_core_lpaif_pcmoe_clk_src",
4027 .ops = &clk_ops_rcg_mnd,
4028 VDD_DIG_FMAX_MAP1(LOW, 12290000),
4029 CLK_INIT(audio_core_lpaif_pcmoe_clk_src.c),
4030 },
4031};
4032
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004033static struct branch_clk audio_core_lpaif_codec_spkr_osr_clk = {
4034 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR,
4035 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
4036 .has_sibling = 1,
4037 .base = &virt_bases[LPASS_BASE],
4038 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004039 .dbg_name = "audio_core_lpaif_codec_spkr_osr_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004040 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004041 CLK_INIT(audio_core_lpaif_codec_spkr_osr_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004042 },
4043};
4044
4045static struct branch_clk audio_core_lpaif_codec_spkr_ebit_clk = {
4046 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004047 .has_sibling = 1,
4048 .base = &virt_bases[LPASS_BASE],
4049 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004050 .dbg_name = "audio_core_lpaif_codec_spkr_ebit_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004051 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004052 CLK_INIT(audio_core_lpaif_codec_spkr_ebit_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004053 },
4054};
4055
4056static struct branch_clk audio_core_lpaif_codec_spkr_ibit_clk = {
4057 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR,
4058 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
4059 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004060 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004061 .base = &virt_bases[LPASS_BASE],
4062 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004063 .dbg_name = "audio_core_lpaif_codec_spkr_ibit_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004064 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004065 CLK_INIT(audio_core_lpaif_codec_spkr_ibit_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004066 },
4067};
4068
4069static struct branch_clk audio_core_lpaif_pri_osr_clk = {
4070 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_OSR_CBCR,
4071 .parent = &audio_core_lpaif_pri_clk_src.c,
4072 .has_sibling = 1,
4073 .base = &virt_bases[LPASS_BASE],
4074 .c = {
4075 .dbg_name = "audio_core_lpaif_pri_osr_clk",
4076 .ops = &clk_ops_branch,
4077 CLK_INIT(audio_core_lpaif_pri_osr_clk.c),
4078 },
4079};
4080
4081static struct branch_clk audio_core_lpaif_pri_ebit_clk = {
4082 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004083 .has_sibling = 1,
4084 .base = &virt_bases[LPASS_BASE],
4085 .c = {
4086 .dbg_name = "audio_core_lpaif_pri_ebit_clk",
4087 .ops = &clk_ops_branch,
4088 CLK_INIT(audio_core_lpaif_pri_ebit_clk.c),
4089 },
4090};
4091
4092static struct branch_clk audio_core_lpaif_pri_ibit_clk = {
4093 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_IBIT_CBCR,
4094 .parent = &audio_core_lpaif_pri_clk_src.c,
4095 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004096 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004097 .base = &virt_bases[LPASS_BASE],
4098 .c = {
4099 .dbg_name = "audio_core_lpaif_pri_ibit_clk",
4100 .ops = &clk_ops_branch,
4101 CLK_INIT(audio_core_lpaif_pri_ibit_clk.c),
4102 },
4103};
4104
4105static struct branch_clk audio_core_lpaif_sec_osr_clk = {
4106 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_OSR_CBCR,
4107 .parent = &audio_core_lpaif_sec_clk_src.c,
4108 .has_sibling = 1,
4109 .base = &virt_bases[LPASS_BASE],
4110 .c = {
4111 .dbg_name = "audio_core_lpaif_sec_osr_clk",
4112 .ops = &clk_ops_branch,
4113 CLK_INIT(audio_core_lpaif_sec_osr_clk.c),
4114 },
4115};
4116
4117static struct branch_clk audio_core_lpaif_sec_ebit_clk = {
4118 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004119 .has_sibling = 1,
4120 .base = &virt_bases[LPASS_BASE],
4121 .c = {
4122 .dbg_name = "audio_core_lpaif_sec_ebit_clk",
4123 .ops = &clk_ops_branch,
4124 CLK_INIT(audio_core_lpaif_sec_ebit_clk.c),
4125 },
4126};
4127
4128static struct branch_clk audio_core_lpaif_sec_ibit_clk = {
4129 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_IBIT_CBCR,
4130 .parent = &audio_core_lpaif_sec_clk_src.c,
4131 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004132 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004133 .base = &virt_bases[LPASS_BASE],
4134 .c = {
4135 .dbg_name = "audio_core_lpaif_sec_ibit_clk",
4136 .ops = &clk_ops_branch,
4137 CLK_INIT(audio_core_lpaif_sec_ibit_clk.c),
4138 },
4139};
4140
4141static struct branch_clk audio_core_lpaif_ter_osr_clk = {
4142 .cbcr_reg = AUDIO_CORE_LPAIF_TER_OSR_CBCR,
4143 .parent = &audio_core_lpaif_ter_clk_src.c,
4144 .has_sibling = 1,
4145 .base = &virt_bases[LPASS_BASE],
4146 .c = {
4147 .dbg_name = "audio_core_lpaif_ter_osr_clk",
4148 .ops = &clk_ops_branch,
4149 CLK_INIT(audio_core_lpaif_ter_osr_clk.c),
4150 },
4151};
4152
4153static struct branch_clk audio_core_lpaif_ter_ebit_clk = {
4154 .cbcr_reg = AUDIO_CORE_LPAIF_TER_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004155 .has_sibling = 1,
4156 .base = &virt_bases[LPASS_BASE],
4157 .c = {
4158 .dbg_name = "audio_core_lpaif_ter_ebit_clk",
4159 .ops = &clk_ops_branch,
4160 CLK_INIT(audio_core_lpaif_ter_ebit_clk.c),
4161 },
4162};
4163
4164static struct branch_clk audio_core_lpaif_ter_ibit_clk = {
4165 .cbcr_reg = AUDIO_CORE_LPAIF_TER_IBIT_CBCR,
4166 .parent = &audio_core_lpaif_ter_clk_src.c,
4167 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004168 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004169 .base = &virt_bases[LPASS_BASE],
4170 .c = {
4171 .dbg_name = "audio_core_lpaif_ter_ibit_clk",
4172 .ops = &clk_ops_branch,
4173 CLK_INIT(audio_core_lpaif_ter_ibit_clk.c),
4174 },
4175};
4176
4177static struct branch_clk audio_core_lpaif_quad_osr_clk = {
4178 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_OSR_CBCR,
4179 .parent = &audio_core_lpaif_quad_clk_src.c,
4180 .has_sibling = 1,
4181 .base = &virt_bases[LPASS_BASE],
4182 .c = {
4183 .dbg_name = "audio_core_lpaif_quad_osr_clk",
4184 .ops = &clk_ops_branch,
4185 CLK_INIT(audio_core_lpaif_quad_osr_clk.c),
4186 },
4187};
4188
4189static struct branch_clk audio_core_lpaif_quad_ebit_clk = {
4190 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004191 .has_sibling = 1,
4192 .base = &virt_bases[LPASS_BASE],
4193 .c = {
4194 .dbg_name = "audio_core_lpaif_quad_ebit_clk",
4195 .ops = &clk_ops_branch,
4196 CLK_INIT(audio_core_lpaif_quad_ebit_clk.c),
4197 },
4198};
4199
4200static struct branch_clk audio_core_lpaif_quad_ibit_clk = {
4201 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR,
4202 .parent = &audio_core_lpaif_quad_clk_src.c,
4203 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004204 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004205 .base = &virt_bases[LPASS_BASE],
4206 .c = {
4207 .dbg_name = "audio_core_lpaif_quad_ibit_clk",
4208 .ops = &clk_ops_branch,
4209 CLK_INIT(audio_core_lpaif_quad_ibit_clk.c),
4210 },
4211};
4212
4213static struct branch_clk audio_core_lpaif_pcm0_ebit_clk = {
4214 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004215 .has_sibling = 1,
4216 .base = &virt_bases[LPASS_BASE],
4217 .c = {
4218 .dbg_name = "audio_core_lpaif_pcm0_ebit_clk",
4219 .ops = &clk_ops_branch,
4220 CLK_INIT(audio_core_lpaif_pcm0_ebit_clk.c),
4221 },
4222};
4223
4224static struct branch_clk audio_core_lpaif_pcm0_ibit_clk = {
4225 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR,
4226 .parent = &audio_core_lpaif_pcm0_clk_src.c,
4227 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004228 .base = &virt_bases[LPASS_BASE],
4229 .c = {
4230 .dbg_name = "audio_core_lpaif_pcm0_ibit_clk",
4231 .ops = &clk_ops_branch,
4232 CLK_INIT(audio_core_lpaif_pcm0_ibit_clk.c),
4233 },
4234};
4235
4236static struct branch_clk audio_core_lpaif_pcm1_ebit_clk = {
4237 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR,
4238 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4239 .has_sibling = 1,
4240 .base = &virt_bases[LPASS_BASE],
4241 .c = {
4242 .dbg_name = "audio_core_lpaif_pcm1_ebit_clk",
4243 .ops = &clk_ops_branch,
4244 CLK_INIT(audio_core_lpaif_pcm1_ebit_clk.c),
4245 },
4246};
4247
4248static struct branch_clk audio_core_lpaif_pcm1_ibit_clk = {
4249 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR,
4250 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4251 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004252 .base = &virt_bases[LPASS_BASE],
4253 .c = {
4254 .dbg_name = "audio_core_lpaif_pcm1_ibit_clk",
4255 .ops = &clk_ops_branch,
4256 CLK_INIT(audio_core_lpaif_pcm1_ibit_clk.c),
4257 },
4258};
4259
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004260struct branch_clk audio_core_lpaif_pcmoe_clk = {
4261 .cbcr_reg = AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR,
4262 .parent = &audio_core_lpaif_pcmoe_clk_src.c,
4263 .base = &virt_bases[LPASS_BASE],
4264 .c = {
4265 .dbg_name = "audio_core_lpaif_pcmoe_clk",
4266 .ops = &clk_ops_branch,
4267 CLK_INIT(audio_core_lpaif_pcmoe_clk.c),
4268 },
4269};
4270
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004271static struct branch_clk q6ss_ahb_lfabif_clk = {
4272 .cbcr_reg = LPASS_Q6SS_AHB_LFABIF_CBCR,
4273 .has_sibling = 1,
4274 .base = &virt_bases[LPASS_BASE],
4275 .c = {
4276 .dbg_name = "q6ss_ahb_lfabif_clk",
4277 .ops = &clk_ops_branch,
4278 CLK_INIT(q6ss_ahb_lfabif_clk.c),
4279 },
4280};
4281
4282static struct branch_clk q6ss_xo_clk = {
4283 .cbcr_reg = LPASS_Q6SS_XO_CBCR,
4284 .bcr_reg = LPASS_Q6SS_BCR,
4285 .has_sibling = 1,
4286 .base = &virt_bases[LPASS_BASE],
4287 .c = {
4288 .dbg_name = "q6ss_xo_clk",
4289 .ops = &clk_ops_branch,
4290 CLK_INIT(q6ss_xo_clk.c),
4291 },
4292};
4293
4294static struct branch_clk mss_xo_q6_clk = {
4295 .cbcr_reg = MSS_XO_Q6_CBCR,
4296 .bcr_reg = MSS_Q6SS_BCR,
4297 .has_sibling = 1,
4298 .base = &virt_bases[MSS_BASE],
4299 .c = {
4300 .dbg_name = "mss_xo_q6_clk",
4301 .ops = &clk_ops_branch,
4302 CLK_INIT(mss_xo_q6_clk.c),
4303 .depends = &gcc_mss_cfg_ahb_clk.c,
4304 },
4305};
4306
4307static struct branch_clk mss_bus_q6_clk = {
4308 .cbcr_reg = MSS_BUS_Q6_CBCR,
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004309 .has_sibling = 1,
4310 .base = &virt_bases[MSS_BASE],
4311 .c = {
4312 .dbg_name = "mss_bus_q6_clk",
4313 .ops = &clk_ops_branch,
4314 CLK_INIT(mss_bus_q6_clk.c),
4315 .depends = &gcc_mss_cfg_ahb_clk.c,
4316 },
4317};
4318
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004319#ifdef CONFIG_DEBUG_FS
4320
4321struct measure_mux_entry {
4322 struct clk *c;
4323 int base;
4324 u32 debug_mux;
4325};
4326
4327struct measure_mux_entry measure_mux[] = {
4328 {&gcc_bam_dma_ahb_clk.c, GCC_BASE, 0x00e8},
4329 {&gcc_blsp1_ahb_clk.c, GCC_BASE, 0x0090},
4330 {&gcc_blsp1_qup1_i2c_apps_clk.c, GCC_BASE, 0x0093},
4331 {&gcc_blsp1_qup1_spi_apps_clk.c, GCC_BASE, 0x0092},
4332 {&gcc_blsp1_qup2_i2c_apps_clk.c, GCC_BASE, 0x0098},
4333 {&gcc_blsp1_qup2_spi_apps_clk.c, GCC_BASE, 0x0096},
4334 {&gcc_blsp1_qup3_i2c_apps_clk.c, GCC_BASE, 0x009c},
4335 {&gcc_blsp1_qup3_spi_apps_clk.c, GCC_BASE, 0x009b},
4336 {&gcc_blsp1_qup4_i2c_apps_clk.c, GCC_BASE, 0x00a1},
4337 {&gcc_blsp1_qup4_spi_apps_clk.c, GCC_BASE, 0x00a0},
4338 {&gcc_blsp1_qup5_i2c_apps_clk.c, GCC_BASE, 0x00a5},
4339 {&gcc_blsp1_qup5_spi_apps_clk.c, GCC_BASE, 0x00a4},
4340 {&gcc_blsp1_qup6_i2c_apps_clk.c, GCC_BASE, 0x00aa},
4341 {&gcc_blsp1_qup6_spi_apps_clk.c, GCC_BASE, 0x00a9},
4342 {&gcc_blsp1_uart1_apps_clk.c, GCC_BASE, 0x0094},
4343 {&gcc_blsp1_uart2_apps_clk.c, GCC_BASE, 0x0099},
4344 {&gcc_blsp1_uart3_apps_clk.c, GCC_BASE, 0x009d},
4345 {&gcc_blsp1_uart4_apps_clk.c, GCC_BASE, 0x00a2},
4346 {&gcc_blsp1_uart5_apps_clk.c, GCC_BASE, 0x00a6},
4347 {&gcc_blsp1_uart6_apps_clk.c, GCC_BASE, 0x00ab},
4348 {&gcc_blsp2_ahb_clk.c, GCC_BASE, 0x00b0},
4349 {&gcc_blsp2_qup1_i2c_apps_clk.c, GCC_BASE, 0x00b3},
4350 {&gcc_blsp2_qup1_spi_apps_clk.c, GCC_BASE, 0x00b2},
4351 {&gcc_blsp2_qup2_i2c_apps_clk.c, GCC_BASE, 0x00b8},
4352 {&gcc_blsp2_qup2_spi_apps_clk.c, GCC_BASE, 0x00b6},
4353 {&gcc_blsp2_qup3_i2c_apps_clk.c, GCC_BASE, 0x00bc},
4354 {&gcc_blsp2_qup3_spi_apps_clk.c, GCC_BASE, 0x00bb},
4355 {&gcc_blsp2_qup4_i2c_apps_clk.c, GCC_BASE, 0x00c1},
4356 {&gcc_blsp2_qup4_spi_apps_clk.c, GCC_BASE, 0x00c0},
4357 {&gcc_blsp2_qup5_i2c_apps_clk.c, GCC_BASE, 0x00c5},
4358 {&gcc_blsp2_qup5_spi_apps_clk.c, GCC_BASE, 0x00c4},
4359 {&gcc_blsp2_qup6_i2c_apps_clk.c, GCC_BASE, 0x00ca},
4360 {&gcc_blsp2_qup6_spi_apps_clk.c, GCC_BASE, 0x00c9},
4361 {&gcc_blsp2_uart1_apps_clk.c, GCC_BASE, 0x00b4},
4362 {&gcc_blsp2_uart2_apps_clk.c, GCC_BASE, 0x00b9},
4363 {&gcc_blsp2_uart3_apps_clk.c, GCC_BASE, 0x00bd},
4364 {&gcc_blsp2_uart4_apps_clk.c, GCC_BASE, 0x00c2},
4365 {&gcc_blsp2_uart5_apps_clk.c, GCC_BASE, 0x00c6},
4366 {&gcc_blsp2_uart6_apps_clk.c, GCC_BASE, 0x00cb},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004367 {&gcc_boot_rom_ahb_clk.c, GCC_BASE, 0x0100},
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004368 {&gcc_ocmem_noc_cfg_ahb_clk.c, GCC_BASE, 0x0029},
4369 {&gcc_mmss_noc_cfg_ahb_clk.c, GCC_BASE, 0x002A},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004370 {&gcc_mss_cfg_ahb_clk.c, GCC_BASE, 0x0030},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004371 {&gcc_ce1_clk.c, GCC_BASE, 0x0140},
4372 {&gcc_ce2_clk.c, GCC_BASE, 0x0148},
4373 {&gcc_pdm2_clk.c, GCC_BASE, 0x00da},
4374 {&gcc_pdm_ahb_clk.c, GCC_BASE, 0x00d8},
4375 {&gcc_prng_ahb_clk.c, GCC_BASE, 0x00e0},
4376 {&gcc_sdcc1_ahb_clk.c, GCC_BASE, 0x0071},
4377 {&gcc_sdcc1_apps_clk.c, GCC_BASE, 0x0070},
4378 {&gcc_sdcc2_ahb_clk.c, GCC_BASE, 0x0079},
4379 {&gcc_sdcc2_apps_clk.c, GCC_BASE, 0x0078},
4380 {&gcc_sdcc3_ahb_clk.c, GCC_BASE, 0x0081},
4381 {&gcc_sdcc3_apps_clk.c, GCC_BASE, 0x0080},
4382 {&gcc_sdcc4_ahb_clk.c, GCC_BASE, 0x0089},
4383 {&gcc_sdcc4_apps_clk.c, GCC_BASE, 0x0088},
4384 {&gcc_tsif_ahb_clk.c, GCC_BASE, 0x00f0},
4385 {&gcc_tsif_ref_clk.c, GCC_BASE, 0x00f1},
4386 {&gcc_usb30_master_clk.c, GCC_BASE, 0x0050},
4387 {&gcc_usb30_mock_utmi_clk.c, GCC_BASE, 0x0052},
4388 {&gcc_usb_hs_ahb_clk.c, GCC_BASE, 0x0069},
4389 {&gcc_usb_hs_system_clk.c, GCC_BASE, 0x0068},
4390 {&gcc_usb_hsic_ahb_clk.c, GCC_BASE, 0x0060},
4391 {&gcc_usb_hsic_clk.c, GCC_BASE, 0x0062},
4392 {&gcc_usb_hsic_io_cal_clk.c, GCC_BASE, 0x0063},
4393 {&gcc_usb_hsic_system_clk.c, GCC_BASE, 0x0061},
4394 {&mmss_mmssnoc_ahb_clk.c, MMSS_BASE, 0x0001},
4395 {&mmss_mmssnoc_axi_clk.c, MMSS_BASE, 0x0004},
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004396 {&ocmemnoc_clk.c, MMSS_BASE, 0x0007},
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004397 {&ocmemcx_ocmemnoc_clk.c, MMSS_BASE, 0x0009},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004398 {&camss_cci_cci_ahb_clk.c, MMSS_BASE, 0x002e},
4399 {&camss_cci_cci_clk.c, MMSS_BASE, 0x002d},
4400 {&camss_csi0_ahb_clk.c, MMSS_BASE, 0x0042},
4401 {&camss_csi0_clk.c, MMSS_BASE, 0x0041},
4402 {&camss_csi0phy_clk.c, MMSS_BASE, 0x0043},
4403 {&camss_csi0pix_clk.c, MMSS_BASE, 0x0045},
4404 {&camss_csi0rdi_clk.c, MMSS_BASE, 0x0044},
4405 {&camss_csi1_ahb_clk.c, MMSS_BASE, 0x0047},
4406 {&camss_csi1_clk.c, MMSS_BASE, 0x0046},
4407 {&camss_csi1phy_clk.c, MMSS_BASE, 0x0048},
4408 {&camss_csi1pix_clk.c, MMSS_BASE, 0x004a},
4409 {&camss_csi1rdi_clk.c, MMSS_BASE, 0x0049},
4410 {&camss_csi2_ahb_clk.c, MMSS_BASE, 0x004c},
4411 {&camss_csi2_clk.c, MMSS_BASE, 0x004b},
4412 {&camss_csi2phy_clk.c, MMSS_BASE, 0x004d},
4413 {&camss_csi2pix_clk.c, MMSS_BASE, 0x004f},
4414 {&camss_csi2rdi_clk.c, MMSS_BASE, 0x004e},
4415 {&camss_csi3_ahb_clk.c, MMSS_BASE, 0x0051},
4416 {&camss_csi3_clk.c, MMSS_BASE, 0x0050},
4417 {&camss_csi3phy_clk.c, MMSS_BASE, 0x0052},
4418 {&camss_csi3pix_clk.c, MMSS_BASE, 0x0054},
4419 {&camss_csi3rdi_clk.c, MMSS_BASE, 0x0053},
4420 {&camss_csi_vfe0_clk.c, MMSS_BASE, 0x003f},
4421 {&camss_csi_vfe1_clk.c, MMSS_BASE, 0x0040},
4422 {&camss_gp0_clk.c, MMSS_BASE, 0x0027},
4423 {&camss_gp1_clk.c, MMSS_BASE, 0x0028},
4424 {&camss_ispif_ahb_clk.c, MMSS_BASE, 0x0055},
4425 {&camss_jpeg_jpeg0_clk.c, MMSS_BASE, 0x0032},
4426 {&camss_jpeg_jpeg1_clk.c, MMSS_BASE, 0x0033},
4427 {&camss_jpeg_jpeg2_clk.c, MMSS_BASE, 0x0034},
4428 {&camss_jpeg_jpeg_ahb_clk.c, MMSS_BASE, 0x0035},
4429 {&camss_jpeg_jpeg_axi_clk.c, MMSS_BASE, 0x0036},
4430 {&camss_jpeg_jpeg_ocmemnoc_clk.c, MMSS_BASE, 0x0037},
4431 {&camss_mclk0_clk.c, MMSS_BASE, 0x0029},
4432 {&camss_mclk1_clk.c, MMSS_BASE, 0x002a},
4433 {&camss_mclk2_clk.c, MMSS_BASE, 0x002b},
4434 {&camss_mclk3_clk.c, MMSS_BASE, 0x002c},
4435 {&camss_micro_ahb_clk.c, MMSS_BASE, 0x0026},
4436 {&camss_phy0_csi0phytimer_clk.c, MMSS_BASE, 0x002f},
4437 {&camss_phy1_csi1phytimer_clk.c, MMSS_BASE, 0x0030},
4438 {&camss_phy2_csi2phytimer_clk.c, MMSS_BASE, 0x0031},
4439 {&camss_top_ahb_clk.c, MMSS_BASE, 0x0025},
4440 {&camss_vfe_cpp_ahb_clk.c, MMSS_BASE, 0x003b},
4441 {&camss_vfe_cpp_clk.c, MMSS_BASE, 0x003a},
4442 {&camss_vfe_vfe0_clk.c, MMSS_BASE, 0x0038},
4443 {&camss_vfe_vfe1_clk.c, MMSS_BASE, 0x0039},
4444 {&camss_vfe_vfe_ahb_clk.c, MMSS_BASE, 0x003c},
4445 {&camss_vfe_vfe_axi_clk.c, MMSS_BASE, 0x003d},
4446 {&camss_vfe_vfe_ocmemnoc_clk.c, MMSS_BASE, 0x003e},
4447 {&mdss_ahb_clk.c, MMSS_BASE, 0x0022},
4448 {&mdss_hdmi_clk.c, MMSS_BASE, 0x001d},
4449 {&mdss_mdp_clk.c, MMSS_BASE, 0x0014},
4450 {&mdss_mdp_lut_clk.c, MMSS_BASE, 0x0015},
4451 {&mdss_axi_clk.c, MMSS_BASE, 0x0024},
4452 {&mdss_vsync_clk.c, MMSS_BASE, 0x001c},
4453 {&mdss_esc0_clk.c, MMSS_BASE, 0x0020},
4454 {&mdss_esc1_clk.c, MMSS_BASE, 0x0021},
4455 {&mdss_edpaux_clk.c, MMSS_BASE, 0x001b},
4456 {&mdss_byte0_clk.c, MMSS_BASE, 0x001e},
4457 {&mdss_byte1_clk.c, MMSS_BASE, 0x001f},
4458 {&mdss_edplink_clk.c, MMSS_BASE, 0x001a},
4459 {&mdss_edppixel_clk.c, MMSS_BASE, 0x0019},
4460 {&mdss_extpclk_clk.c, MMSS_BASE, 0x0018},
4461 {&mdss_hdmi_ahb_clk.c, MMSS_BASE, 0x0023},
4462 {&mdss_pclk0_clk.c, MMSS_BASE, 0x0016},
4463 {&mdss_pclk1_clk.c, MMSS_BASE, 0x0017},
4464 {&audio_core_lpaif_pri_clk_src.c, LPASS_BASE, 0x0017},
4465 {&audio_core_lpaif_sec_clk_src.c, LPASS_BASE, 0x0016},
4466 {&audio_core_lpaif_ter_clk_src.c, LPASS_BASE, 0x0015},
4467 {&audio_core_lpaif_quad_clk_src.c, LPASS_BASE, 0x0014},
4468 {&audio_core_lpaif_pcm0_clk_src.c, LPASS_BASE, 0x0013},
4469 {&audio_core_lpaif_pcm1_clk_src.c, LPASS_BASE, 0x0012},
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004470 {&audio_core_lpaif_pcmoe_clk_src.c, LPASS_BASE, 0x000f},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004471 {&audio_core_slimbus_core_clk.c, LPASS_BASE, 0x003d},
4472 {&audio_core_slimbus_lfabif_clk.c, LPASS_BASE, 0x003e},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004473 {&q6ss_xo_clk.c, LPASS_BASE, 0x002b},
4474 {&q6ss_ahb_lfabif_clk.c, LPASS_BASE, 0x001e},
4475 {&mss_bus_q6_clk.c, MSS_BASE, 0x003c},
4476 {&mss_xo_q6_clk.c, MSS_BASE, 0x0007},
4477
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004478 {&dummy_clk, N_BASES, 0x0000},
4479};
4480
4481static int measure_clk_set_parent(struct clk *c, struct clk *parent)
4482{
4483 struct measure_clk *clk = to_measure_clk(c);
4484 unsigned long flags;
4485 u32 regval, clk_sel, i;
4486
4487 if (!parent)
4488 return -EINVAL;
4489
4490 for (i = 0; i < (ARRAY_SIZE(measure_mux) - 1); i++)
4491 if (measure_mux[i].c == parent)
4492 break;
4493
4494 if (measure_mux[i].c == &dummy_clk)
4495 return -EINVAL;
4496
4497 spin_lock_irqsave(&local_clock_reg_lock, flags);
4498 /*
4499 * Program the test vector, measurement period (sample_ticks)
4500 * and scaling multiplier.
4501 */
4502 clk->sample_ticks = 0x10000;
4503 clk->multiplier = 1;
4504
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004505 writel_relaxed(0, MSS_REG_BASE(MSS_DEBUG_CLK_CTL_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004506 writel_relaxed(0, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4507 writel_relaxed(0, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4508 writel_relaxed(0, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4509
4510 switch (measure_mux[i].base) {
4511
4512 case GCC_BASE:
4513 clk_sel = measure_mux[i].debug_mux;
4514 break;
4515
4516 case MMSS_BASE:
4517 clk_sel = 0x02C;
4518 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4519 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4520
4521 /* Activate debug clock output */
4522 regval |= BIT(16);
4523 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4524 break;
4525
4526 case LPASS_BASE:
4527 clk_sel = 0x169;
4528 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4529 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4530
4531 /* Activate debug clock output */
4532 regval |= BIT(16);
4533 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4534 break;
4535
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004536 case MSS_BASE:
4537 clk_sel = 0x32;
4538 regval = BVAL(5, 0, measure_mux[i].debug_mux);
4539 writel_relaxed(regval, MSS_REG_BASE(MSS_DEBUG_CLK_CTL_REG));
4540 break;
4541
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004542 default:
4543 return -EINVAL;
4544 }
4545
4546 /* Set debug mux clock index */
4547 regval = BVAL(8, 0, clk_sel);
4548 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4549
4550 /* Activate debug clock output */
4551 regval |= BIT(16);
4552 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4553
4554 /* Make sure test vector is set before starting measurements. */
4555 mb();
4556 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4557
4558 return 0;
4559}
4560
4561/* Sample clock for 'ticks' reference clock ticks. */
4562static u32 run_measurement(unsigned ticks)
4563{
4564 /* Stop counters and set the XO4 counter start value. */
4565 writel_relaxed(ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4566
4567 /* Wait for timer to become ready. */
4568 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4569 BIT(25)) != 0)
4570 cpu_relax();
4571
4572 /* Run measurement and wait for completion. */
4573 writel_relaxed(BIT(20)|ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4574 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4575 BIT(25)) == 0)
4576 cpu_relax();
4577
4578 /* Return measured ticks. */
4579 return readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4580 BM(24, 0);
4581}
4582
4583/*
4584 * Perform a hardware rate measurement for a given clock.
4585 * FOR DEBUG USE ONLY: Measurements take ~15 ms!
4586 */
4587static unsigned long measure_clk_get_rate(struct clk *c)
4588{
4589 unsigned long flags;
4590 u32 gcc_xo4_reg_backup;
4591 u64 raw_count_short, raw_count_full;
4592 struct measure_clk *clk = to_measure_clk(c);
4593 unsigned ret;
4594
4595 ret = clk_prepare_enable(&cxo_clk_src.c);
4596 if (ret) {
4597 pr_warning("CXO clock failed to enable. Can't measure\n");
4598 return 0;
4599 }
4600
4601 spin_lock_irqsave(&local_clock_reg_lock, flags);
4602
4603 /* Enable CXO/4 and RINGOSC branch. */
4604 gcc_xo4_reg_backup = readl_relaxed(GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4605 writel_relaxed(0x1, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4606
4607 /*
4608 * The ring oscillator counter will not reset if the measured clock
4609 * is not running. To detect this, run a short measurement before
4610 * the full measurement. If the raw results of the two are the same
4611 * then the clock must be off.
4612 */
4613
4614 /* Run a short measurement. (~1 ms) */
4615 raw_count_short = run_measurement(0x1000);
4616 /* Run a full measurement. (~14 ms) */
4617 raw_count_full = run_measurement(clk->sample_ticks);
4618
4619 writel_relaxed(gcc_xo4_reg_backup, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4620
4621 /* Return 0 if the clock is off. */
4622 if (raw_count_full == raw_count_short) {
4623 ret = 0;
4624 } else {
4625 /* Compute rate in Hz. */
4626 raw_count_full = ((raw_count_full * 10) + 15) * 4800000;
4627 do_div(raw_count_full, ((clk->sample_ticks * 10) + 35));
4628 ret = (raw_count_full * clk->multiplier);
4629 }
4630
4631 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4632
4633 clk_disable_unprepare(&cxo_clk_src.c);
4634
4635 return ret;
4636}
4637#else /* !CONFIG_DEBUG_FS */
4638static int measure_clk_set_parent(struct clk *clk, struct clk *parent)
4639{
4640 return -EINVAL;
4641}
4642
4643static unsigned long measure_clk_get_rate(struct clk *clk)
4644{
4645 return 0;
4646}
4647#endif /* CONFIG_DEBUG_FS */
4648
Matt Wagantallae053222012-05-14 19:42:07 -07004649static struct clk_ops clk_ops_measure = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004650 .set_parent = measure_clk_set_parent,
4651 .get_rate = measure_clk_get_rate,
4652};
4653
4654static struct measure_clk measure_clk = {
4655 .c = {
4656 .dbg_name = "measure_clk",
Matt Wagantallae053222012-05-14 19:42:07 -07004657 .ops = &clk_ops_measure,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004658 CLK_INIT(measure_clk.c),
4659 },
4660 .multiplier = 1,
4661};
4662
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07004663static struct clk_lookup msm_clocks_8974[] = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004664 CLK_LOOKUP("xo", cxo_clk_src.c, "msm_otg"),
4665 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-lpass"),
Matt Wagantall4e2599e2012-03-21 22:31:35 -07004666 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-mss"),
Matt Wagantalle6e00d52012-03-08 17:39:07 -08004667 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-mba"),
Tianyi Gou4307d6c2012-05-31 18:36:07 -07004668 CLK_LOOKUP("xo", cxo_clk_src.c, "pil_pronto"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004669 CLK_LOOKUP("measure", measure_clk.c, "debug"),
4670
4671 CLK_LOOKUP("dma_bam_pclk", gcc_bam_dma_ahb_clk.c, "msm_sps"),
4672 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "msm_serial_hsl.0"),
4673 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "spi_qsd.1"),
4674 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_i2c_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004675 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_spi_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004676 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_i2c_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004677 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_spi_apps_clk.c, "spi_qsd.1"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004678 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_i2c_apps_clk.c, ""),
4679 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_spi_apps_clk.c, ""),
4680 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_i2c_apps_clk.c, ""),
4681 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_spi_apps_clk.c, ""),
4682 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_i2c_apps_clk.c, ""),
4683 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_spi_apps_clk.c, ""),
4684 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_i2c_apps_clk.c, ""),
4685 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_spi_apps_clk.c, ""),
4686 CLK_LOOKUP("core_clk", gcc_blsp1_uart1_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004687 CLK_LOOKUP("core_clk", gcc_blsp1_uart2_apps_clk.c, ""),
4688 CLK_LOOKUP("core_clk", gcc_blsp1_uart3_apps_clk.c, "msm_serial_hsl.0"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004689 CLK_LOOKUP("core_clk", gcc_blsp1_uart4_apps_clk.c, ""),
4690 CLK_LOOKUP("core_clk", gcc_blsp1_uart5_apps_clk.c, ""),
4691 CLK_LOOKUP("core_clk", gcc_blsp1_uart6_apps_clk.c, ""),
4692
4693 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f9966000.i2c"),
4694 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f995e000.serial"),
4695 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_i2c_apps_clk.c, ""),
4696 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_spi_apps_clk.c, ""),
4697 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_i2c_apps_clk.c, ""),
4698 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004699 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_i2c_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004700 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004701 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_i2c_apps_clk.c, "f9966000.i2c"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004702 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_spi_apps_clk.c, ""),
4703 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_i2c_apps_clk.c, ""),
4704 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_spi_apps_clk.c, ""),
4705 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_i2c_apps_clk.c, ""),
4706 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004707 CLK_LOOKUP("core_clk", gcc_blsp2_uart1_apps_clk.c, ""),
4708 CLK_LOOKUP("core_clk", gcc_blsp2_uart2_apps_clk.c, "f995e000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004709 CLK_LOOKUP("core_clk", gcc_blsp2_uart3_apps_clk.c, ""),
4710 CLK_LOOKUP("core_clk", gcc_blsp2_uart4_apps_clk.c, ""),
4711 CLK_LOOKUP("core_clk", gcc_blsp2_uart5_apps_clk.c, ""),
4712 CLK_LOOKUP("core_clk", gcc_blsp2_uart6_apps_clk.c, ""),
4713
4714 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, ""),
4715 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, ""),
4716 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, ""),
4717 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, ""),
4718 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, ""),
4719 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, ""),
4720
4721 CLK_LOOKUP("core_clk", gcc_gp1_clk.c, ""),
4722 CLK_LOOKUP("core_clk", gcc_gp2_clk.c, ""),
4723 CLK_LOOKUP("core_clk", gcc_gp3_clk.c, ""),
4724
4725 CLK_LOOKUP("core_clk", gcc_pdm2_clk.c, ""),
4726 CLK_LOOKUP("iface_clk", gcc_pdm_ahb_clk.c, ""),
4727 CLK_LOOKUP("iface_clk", gcc_prng_ahb_clk.c, ""),
4728
4729 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
4730 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304731 CLK_LOOKUP("bus_clk", pnoc_sdcc1_clk.c, "msm_sdcc.1"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004732 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
4733 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304734 CLK_LOOKUP("bus_clk", pnoc_sdcc2_clk.c, "msm_sdcc.2"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004735 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
4736 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304737 CLK_LOOKUP("bus_clk", pnoc_sdcc3_clk.c, "msm_sdcc.3"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004738 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
4739 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304740 CLK_LOOKUP("bus_clk", pnoc_sdcc4_clk.c, "msm_sdcc.4"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004741
4742 CLK_LOOKUP("iface_clk", gcc_tsif_ahb_clk.c, ""),
4743 CLK_LOOKUP("ref_clk", gcc_tsif_ref_clk.c, ""),
4744
Manu Gautam51be9712012-06-06 14:54:52 +05304745 CLK_LOOKUP("core_clk", gcc_usb30_master_clk.c, "msm_dwc3"),
4746 CLK_LOOKUP("utmi_clk", gcc_usb30_mock_utmi_clk.c, "msm_dwc3"),
4747 CLK_LOOKUP("iface_clk", gcc_usb_hs_ahb_clk.c, "msm_otg"),
4748 CLK_LOOKUP("core_clk", gcc_usb_hs_system_clk.c, "msm_otg"),
4749 CLK_LOOKUP("iface_clk", gcc_usb_hsic_ahb_clk.c, "msm_hsic_host"),
4750 CLK_LOOKUP("phy_clk", gcc_usb_hsic_clk.c, "msm_hsic_host"),
4751 CLK_LOOKUP("cal_clk", gcc_usb_hsic_io_cal_clk.c, "msm_hsic_host"),
4752 CLK_LOOKUP("core_clk", gcc_usb_hsic_system_clk.c, "msm_hsic_host"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004753
4754 /* Multimedia clocks */
4755 CLK_LOOKUP("bus_clk_src", axi_clk_src.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004756 CLK_LOOKUP("bus_clk", mmss_mmssnoc_ahb_clk.c, ""),
4757 CLK_LOOKUP("bus_clk", mmss_mmssnoc_axi_clk.c, ""),
4758 CLK_LOOKUP("core_clk", mdss_edpaux_clk.c, ""),
4759 CLK_LOOKUP("core_clk", mdss_edppixel_clk.c, ""),
4760 CLK_LOOKUP("core_clk", mdss_esc0_clk.c, ""),
4761 CLK_LOOKUP("core_clk", mdss_esc1_clk.c, ""),
4762 CLK_LOOKUP("iface_clk", mdss_hdmi_ahb_clk.c, ""),
4763 CLK_LOOKUP("core_clk", mdss_hdmi_clk.c, ""),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004764 CLK_LOOKUP("core_clk", mdss_mdp_clk.c, "mdp.0"),
4765 CLK_LOOKUP("lut_clk", mdss_mdp_lut_clk.c, "mdp.0"),
4766 CLK_LOOKUP("core_clk_src", mdp_clk_src.c, "mdp.0"),
4767 CLK_LOOKUP("vsync_clk", mdss_vsync_clk.c, "mdp.0"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004768 CLK_LOOKUP("iface_clk", camss_cci_cci_ahb_clk.c, ""),
4769 CLK_LOOKUP("core_clk", camss_cci_cci_clk.c, ""),
4770 CLK_LOOKUP("iface_clk", camss_csi0_ahb_clk.c, ""),
4771 CLK_LOOKUP("camss_csi0_clk", camss_csi0_clk.c, ""),
4772 CLK_LOOKUP("camss_csi0phy_clk", camss_csi0phy_clk.c, ""),
4773 CLK_LOOKUP("camss_csi0pix_clk", camss_csi0pix_clk.c, ""),
4774 CLK_LOOKUP("camss_csi0rdi_clk", camss_csi0rdi_clk.c, ""),
4775 CLK_LOOKUP("iface_clk", camss_csi1_ahb_clk.c, ""),
4776 CLK_LOOKUP("camss_csi1_clk", camss_csi1_clk.c, ""),
4777 CLK_LOOKUP("camss_csi1phy_clk", camss_csi1phy_clk.c, ""),
4778 CLK_LOOKUP("camss_csi1pix_clk", camss_csi1pix_clk.c, ""),
4779 CLK_LOOKUP("camss_csi1rdi_clk", camss_csi1rdi_clk.c, ""),
4780 CLK_LOOKUP("iface_clk", camss_csi2_ahb_clk.c, ""),
4781 CLK_LOOKUP("camss_csi2_clk", camss_csi2_clk.c, ""),
4782 CLK_LOOKUP("camss_csi2phy_clk", camss_csi2phy_clk.c, ""),
4783 CLK_LOOKUP("camss_csi2pix_clk", camss_csi2pix_clk.c, ""),
4784 CLK_LOOKUP("camss_csi2rdi_clk", camss_csi2rdi_clk.c, ""),
4785 CLK_LOOKUP("iface_clk", camss_csi3_ahb_clk.c, ""),
4786 CLK_LOOKUP("camss_csi3_clk", camss_csi3_clk.c, ""),
4787 CLK_LOOKUP("camss_csi3phy_clk", camss_csi3phy_clk.c, ""),
4788 CLK_LOOKUP("camss_csi3pix_clk", camss_csi3pix_clk.c, ""),
4789 CLK_LOOKUP("camss_csi3rdi_clk", camss_csi3rdi_clk.c, ""),
4790 CLK_LOOKUP("camss_csi0_clk_src", csi0_clk_src.c, ""),
4791 CLK_LOOKUP("camss_csi1_clk_src", csi1_clk_src.c, ""),
4792 CLK_LOOKUP("camss_csi2_clk_src", csi2_clk_src.c, ""),
4793 CLK_LOOKUP("camss_csi3_clk_src", csi3_clk_src.c, ""),
4794 CLK_LOOKUP("camss_csi_vfe0_clk", camss_csi_vfe0_clk.c, ""),
4795 CLK_LOOKUP("camss_csi_vfe1_clk", camss_csi_vfe1_clk.c, ""),
4796 CLK_LOOKUP("core_clk", camss_gp0_clk.c, ""),
4797 CLK_LOOKUP("core_clk", camss_gp1_clk.c, ""),
4798 CLK_LOOKUP("iface_clk", camss_ispif_ahb_clk.c, ""),
4799 CLK_LOOKUP("core_clk", camss_jpeg_jpeg0_clk.c, ""),
4800 CLK_LOOKUP("core_clk", camss_jpeg_jpeg1_clk.c, ""),
4801 CLK_LOOKUP("core_clk", camss_jpeg_jpeg2_clk.c, ""),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004802 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
4803 "fda64000.qcom,iommu"),
4804 CLK_LOOKUP("core_clk", camss_jpeg_jpeg_axi_clk.c,
4805 "fda64000.qcom,iommu"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004806 CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_axi_clk.c, ""),
4807 CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c, ""),
4808 CLK_LOOKUP("core_clk", camss_mclk0_clk.c, ""),
4809 CLK_LOOKUP("core_clk", camss_mclk1_clk.c, ""),
4810 CLK_LOOKUP("core_clk", camss_mclk2_clk.c, ""),
4811 CLK_LOOKUP("core_clk", camss_mclk3_clk.c, ""),
4812 CLK_LOOKUP("iface_clk", camss_micro_ahb_clk.c, ""),
4813 CLK_LOOKUP("core_clk", camss_phy0_csi0phytimer_clk.c, ""),
4814 CLK_LOOKUP("core_clk", camss_phy1_csi1phytimer_clk.c, ""),
4815 CLK_LOOKUP("core_clk", camss_phy2_csi2phytimer_clk.c, ""),
4816 CLK_LOOKUP("iface_clk", camss_top_ahb_clk.c, ""),
Stepan Moskovchenko372cfb42012-07-10 20:19:11 -07004817 CLK_LOOKUP("iface_clk", camss_vfe_cpp_ahb_clk.c, "fda44000.qcom,iommu"),
4818 CLK_LOOKUP("core_clk", camss_vfe_cpp_clk.c, "fda44000.qcom,iommu"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004819 CLK_LOOKUP("camss_vfe_vfe0_clk", camss_vfe_vfe0_clk.c, ""),
4820 CLK_LOOKUP("camss_vfe_vfe1_clk", camss_vfe_vfe1_clk.c, ""),
4821 CLK_LOOKUP("vfe0_clk_src", vfe0_clk_src.c, ""),
4822 CLK_LOOKUP("vfe1_clk_src", vfe1_clk_src.c, ""),
4823 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, ""),
4824 CLK_LOOKUP("bus_clk", camss_vfe_vfe_axi_clk.c, ""),
4825 CLK_LOOKUP("bus_clk", camss_vfe_vfe_ocmemnoc_clk.c, ""),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004826 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "mdp.0"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004827 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd928000.qcom,iommu"),
4828 CLK_LOOKUP("core_clk", mdss_axi_clk.c, "fd928000.qcom,iommu"),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004829 CLK_LOOKUP("bus_clk", mdss_axi_clk.c, "mdp.0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004830 CLK_LOOKUP("core_clk", oxili_gfx3d_clk.c, "fdb00000.qcom,kgsl-3d0"),
4831 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004832 CLK_LOOKUP("mem_iface_clk", ocmemcx_ocmemnoc_clk.c,
4833 "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004834 CLK_LOOKUP("core_clk", oxilicx_axi_clk.c, "fdb10000.qcom,iommu"),
4835 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb10000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07004836 CLK_LOOKUP("alt_core_clk", oxili_gfx3d_clk.c, "fdb10000.qcom,iommu"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004837 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc84000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07004838 CLK_LOOKUP("alt_core_clk", venus0_vcodec0_clk.c, "fdc84000.qcom,iommu"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004839 CLK_LOOKUP("core_clk", venus0_axi_clk.c, "fdc84000.qcom,iommu"),
4840 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, ""),
Tianyi Gou828798d2012-05-02 21:12:38 -07004841 CLK_LOOKUP("src_clk", vcodec0_clk_src.c, "fdce0000.qcom,venus"),
4842 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdce0000.qcom,venus"),
4843 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdce0000.qcom,venus"),
4844 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdce0000.qcom,venus"),
4845 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdce0000.qcom,venus"),
Vinay Kalia40680aa2012-07-23 12:45:39 -07004846 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdc00000.qcom,vidc"),
4847 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc00000.qcom,vidc"),
4848 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdc00000.qcom,vidc"),
4849 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdc00000.qcom,vidc"),
Tianyi Gou828798d2012-05-02 21:12:38 -07004850
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004851
4852 /* LPASS clocks */
4853 CLK_LOOKUP("core_clk", audio_core_slimbus_core_clk.c, "fe12f000.slim"),
4854 CLK_LOOKUP("iface_clk", audio_core_slimbus_lfabif_clk.c,
4855 "fe12f000.slim"),
4856 CLK_LOOKUP("core_clk", audio_core_lpaif_codec_spkr_clk_src.c, ""),
4857 CLK_LOOKUP("osr_clk", audio_core_lpaif_codec_spkr_osr_clk.c, ""),
4858 CLK_LOOKUP("ebit_clk", audio_core_lpaif_codec_spkr_ebit_clk.c, ""),
4859 CLK_LOOKUP("ibit_clk", audio_core_lpaif_codec_spkr_ibit_clk.c, ""),
4860 CLK_LOOKUP("core_clk", audio_core_lpaif_pri_clk_src.c, ""),
4861 CLK_LOOKUP("osr_clk", audio_core_lpaif_pri_osr_clk.c, ""),
4862 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pri_ebit_clk.c, ""),
4863 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pri_ibit_clk.c, ""),
4864 CLK_LOOKUP("core_clk", audio_core_lpaif_sec_clk_src.c, ""),
4865 CLK_LOOKUP("osr_clk", audio_core_lpaif_sec_osr_clk.c, ""),
4866 CLK_LOOKUP("ebit_clk", audio_core_lpaif_sec_ebit_clk.c, ""),
4867 CLK_LOOKUP("ibit_clk", audio_core_lpaif_sec_ibit_clk.c, ""),
4868 CLK_LOOKUP("core_clk", audio_core_lpaif_ter_clk_src.c, ""),
4869 CLK_LOOKUP("osr_clk", audio_core_lpaif_ter_osr_clk.c, ""),
4870 CLK_LOOKUP("ebit_clk", audio_core_lpaif_ter_ebit_clk.c, ""),
4871 CLK_LOOKUP("ibit_clk", audio_core_lpaif_ter_ibit_clk.c, ""),
4872 CLK_LOOKUP("core_clk", audio_core_lpaif_quad_clk_src.c, ""),
4873 CLK_LOOKUP("osr_clk", audio_core_lpaif_quad_osr_clk.c, ""),
4874 CLK_LOOKUP("ebit_clk", audio_core_lpaif_quad_ebit_clk.c, ""),
4875 CLK_LOOKUP("ibit_clk", audio_core_lpaif_quad_ibit_clk.c, ""),
4876 CLK_LOOKUP("core_clk", audio_core_lpaif_pcm0_clk_src.c, ""),
4877 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm0_ebit_clk.c, ""),
4878 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm0_ibit_clk.c, ""),
4879 CLK_LOOKUP("core_clk", audio_core_lpaif_pcm1_clk_src.c, ""),
4880 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm1_ebit_clk.c, ""),
4881 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm1_ibit_clk.c, ""),
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004882 CLK_LOOKUP("core_clk_src", audio_core_lpaif_pcmoe_clk_src.c, ""),
4883 CLK_LOOKUP("core_clk", audio_core_lpaif_pcmoe_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004884
Matt Wagantall4e2599e2012-03-21 22:31:35 -07004885 CLK_LOOKUP("core_clk", mss_xo_q6_clk.c, "pil-q6v5-mss"),
4886 CLK_LOOKUP("bus_clk", mss_bus_q6_clk.c, "pil-q6v5-mss"),
4887 CLK_LOOKUP("bus_clk", gcc_mss_cfg_ahb_clk.c, ""),
4888 CLK_LOOKUP("mem_clk", gcc_boot_rom_ahb_clk.c, "pil-q6v5-mss"),
Matt Wagantalld41ce772012-05-10 23:16:41 -07004889 CLK_LOOKUP("core_clk", q6ss_xo_clk.c, "pil-q6v5-lpass"),
4890 CLK_LOOKUP("bus_clk", q6ss_ahb_lfabif_clk.c, "pil-q6v5-lpass"),
Hariprasad Dhalinarasimhade991f02012-05-31 13:15:51 -07004891 CLK_LOOKUP("core_clk", gcc_prng_ahb_clk.c, "msm_rng"),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004892
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004893 /* TODO: Remove dummy clocks as soon as they become unnecessary */
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004894 CLK_DUMMY("dfab_clk", DFAB_CLK, "msm_sps", OFF),
4895 CLK_DUMMY("mem_clk", NULL, "msm_sps", OFF),
4896 CLK_DUMMY("bus_clk", NULL, "scm", OFF),
Ramesh Masavarapufb1f01e2012-06-14 09:40:40 -07004897 CLK_DUMMY("bus_clk", NULL, "qseecom", OFF),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004898
4899 CLK_LOOKUP("bus_clk", snoc_clk.c, ""),
4900 CLK_LOOKUP("bus_clk", pnoc_clk.c, ""),
4901 CLK_LOOKUP("bus_clk", cnoc_clk.c, ""),
4902 CLK_LOOKUP("mem_clk", bimc_clk.c, ""),
4903 CLK_LOOKUP("mem_clk", ocmemgx_clk.c, ""),
4904 CLK_LOOKUP("bus_clk", snoc_a_clk.c, ""),
4905 CLK_LOOKUP("bus_clk", pnoc_a_clk.c, ""),
4906 CLK_LOOKUP("bus_clk", cnoc_a_clk.c, ""),
4907 CLK_LOOKUP("mem_clk", bimc_a_clk.c, ""),
4908 CLK_LOOKUP("mem_clk", ocmemgx_a_clk.c, ""),
4909
4910 CLK_LOOKUP("bus_clk", cnoc_msmbus_clk.c, "msm_config_noc"),
4911 CLK_LOOKUP("bus_a_clk", cnoc_msmbus_a_clk.c, "msm_config_noc"),
4912 CLK_LOOKUP("bus_clk", snoc_msmbus_clk.c, "msm_sys_noc"),
4913 CLK_LOOKUP("bus_a_clk", snoc_msmbus_a_clk.c, "msm_sys_noc"),
4914 CLK_LOOKUP("bus_clk", pnoc_msmbus_clk.c, "msm_periph_noc"),
4915 CLK_LOOKUP("bus_a_clk", pnoc_msmbus_a_clk.c, "msm_periph_noc"),
4916 CLK_LOOKUP("mem_clk", bimc_msmbus_clk.c, "msm_bimc"),
4917 CLK_LOOKUP("mem_a_clk", bimc_msmbus_a_clk.c, "msm_bimc"),
4918 CLK_LOOKUP("mem_clk", bimc_acpu_a_clk.c, ""),
4919 CLK_LOOKUP("ocmem_clk", ocmemgx_msmbus_clk.c, "msm_bus"),
4920 CLK_LOOKUP("ocmem_a_clk", ocmemgx_msmbus_a_clk.c, "msm_bus"),
4921 CLK_LOOKUP("bus_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
4922 CLK_LOOKUP("bus_a_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
Vikram Mulukutlabb475ec2012-06-15 11:18:31 -07004923 CLK_LOOKUP("bus_clk", mmss_mmssnoc_axi_clk.c, "msm_mmss_noc"),
4924 CLK_LOOKUP("bus_a_clk", mmss_mmssnoc_axi_clk.c, "msm_mmss_noc"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004925 CLK_LOOKUP("iface_clk", gcc_mmss_noc_cfg_ahb_clk.c, ""),
4926 CLK_LOOKUP("iface_clk", gcc_ocmem_noc_cfg_ahb_clk.c, ""),
Vikram Mulukutla0f63e002012-06-28 14:29:44 -07004927
4928 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tmc-etr"),
4929 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tpiu"),
4930 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-replicator"),
4931 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tmc-etf"),
4932 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-merg"),
4933 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-in0"),
4934 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-in1"),
4935 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-kpss"),
4936 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-mmss"),
4937 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-stm"),
4938 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm0"),
4939 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm1"),
4940 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm2"),
4941 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm3"),
4942
4943 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tmc-etr"),
4944 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tpiu"),
4945 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-replicator"),
4946 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tmc-etf"),
4947 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-merg"),
4948 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-in0"),
4949 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-in1"),
4950 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-kpss"),
4951 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-mmss"),
4952 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-stm"),
4953 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm0"),
4954 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm1"),
4955 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm2"),
4956 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm3"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004957};
4958
4959static struct pll_config_regs gpll0_regs __initdata = {
4960 .l_reg = (void __iomem *)GPLL0_L_REG,
4961 .m_reg = (void __iomem *)GPLL0_M_REG,
4962 .n_reg = (void __iomem *)GPLL0_N_REG,
4963 .config_reg = (void __iomem *)GPLL0_USER_CTL_REG,
4964 .mode_reg = (void __iomem *)GPLL0_MODE_REG,
4965 .base = &virt_bases[GCC_BASE],
4966};
4967
4968/* GPLL0 at 600 MHz, main output enabled. */
4969static struct pll_config gpll0_config __initdata = {
4970 .l = 0x1f,
4971 .m = 0x1,
4972 .n = 0x4,
4973 .vco_val = 0x0,
4974 .vco_mask = BM(21, 20),
4975 .pre_div_val = 0x0,
4976 .pre_div_mask = BM(14, 12),
4977 .post_div_val = 0x0,
4978 .post_div_mask = BM(9, 8),
4979 .mn_ena_val = BIT(24),
4980 .mn_ena_mask = BIT(24),
4981 .main_output_val = BIT(0),
4982 .main_output_mask = BIT(0),
4983};
4984
4985static struct pll_config_regs gpll1_regs __initdata = {
4986 .l_reg = (void __iomem *)GPLL1_L_REG,
4987 .m_reg = (void __iomem *)GPLL1_M_REG,
4988 .n_reg = (void __iomem *)GPLL1_N_REG,
4989 .config_reg = (void __iomem *)GPLL1_USER_CTL_REG,
4990 .mode_reg = (void __iomem *)GPLL1_MODE_REG,
4991 .base = &virt_bases[GCC_BASE],
4992};
4993
4994/* GPLL1 at 480 MHz, main output enabled. */
4995static struct pll_config gpll1_config __initdata = {
4996 .l = 0x19,
4997 .m = 0x0,
4998 .n = 0x1,
4999 .vco_val = 0x0,
5000 .vco_mask = BM(21, 20),
5001 .pre_div_val = 0x0,
5002 .pre_div_mask = BM(14, 12),
5003 .post_div_val = 0x0,
5004 .post_div_mask = BM(9, 8),
5005 .main_output_val = BIT(0),
5006 .main_output_mask = BIT(0),
5007};
5008
5009static struct pll_config_regs mmpll0_regs __initdata = {
5010 .l_reg = (void __iomem *)MMPLL0_L_REG,
5011 .m_reg = (void __iomem *)MMPLL0_M_REG,
5012 .n_reg = (void __iomem *)MMPLL0_N_REG,
5013 .config_reg = (void __iomem *)MMPLL0_USER_CTL_REG,
5014 .mode_reg = (void __iomem *)MMPLL0_MODE_REG,
5015 .base = &virt_bases[MMSS_BASE],
5016};
5017
5018/* MMPLL0 at 800 MHz, main output enabled. */
5019static struct pll_config mmpll0_config __initdata = {
5020 .l = 0x29,
5021 .m = 0x2,
5022 .n = 0x3,
5023 .vco_val = 0x0,
5024 .vco_mask = BM(21, 20),
5025 .pre_div_val = 0x0,
5026 .pre_div_mask = BM(14, 12),
5027 .post_div_val = 0x0,
5028 .post_div_mask = BM(9, 8),
5029 .mn_ena_val = BIT(24),
5030 .mn_ena_mask = BIT(24),
5031 .main_output_val = BIT(0),
5032 .main_output_mask = BIT(0),
5033};
5034
5035static struct pll_config_regs mmpll1_regs __initdata = {
5036 .l_reg = (void __iomem *)MMPLL1_L_REG,
5037 .m_reg = (void __iomem *)MMPLL1_M_REG,
5038 .n_reg = (void __iomem *)MMPLL1_N_REG,
5039 .config_reg = (void __iomem *)MMPLL1_USER_CTL_REG,
5040 .mode_reg = (void __iomem *)MMPLL1_MODE_REG,
5041 .base = &virt_bases[MMSS_BASE],
5042};
5043
5044/* MMPLL1 at 1000 MHz, main output enabled. */
5045static struct pll_config mmpll1_config __initdata = {
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005046 .l = 0x2C,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005047 .m = 0x1,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005048 .n = 0x10,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005049 .vco_val = 0x0,
5050 .vco_mask = BM(21, 20),
5051 .pre_div_val = 0x0,
5052 .pre_div_mask = BM(14, 12),
5053 .post_div_val = 0x0,
5054 .post_div_mask = BM(9, 8),
5055 .mn_ena_val = BIT(24),
5056 .mn_ena_mask = BIT(24),
5057 .main_output_val = BIT(0),
5058 .main_output_mask = BIT(0),
5059};
5060
5061static struct pll_config_regs mmpll3_regs __initdata = {
5062 .l_reg = (void __iomem *)MMPLL3_L_REG,
5063 .m_reg = (void __iomem *)MMPLL3_M_REG,
5064 .n_reg = (void __iomem *)MMPLL3_N_REG,
5065 .config_reg = (void __iomem *)MMPLL3_USER_CTL_REG,
5066 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
5067 .base = &virt_bases[MMSS_BASE],
5068};
5069
5070/* MMPLL3 at 820 MHz, main output enabled. */
5071static struct pll_config mmpll3_config __initdata = {
5072 .l = 0x2A,
5073 .m = 0x11,
5074 .n = 0x18,
5075 .vco_val = 0x0,
5076 .vco_mask = BM(21, 20),
5077 .pre_div_val = 0x0,
5078 .pre_div_mask = BM(14, 12),
5079 .post_div_val = 0x0,
5080 .post_div_mask = BM(9, 8),
5081 .mn_ena_val = BIT(24),
5082 .mn_ena_mask = BIT(24),
5083 .main_output_val = BIT(0),
5084 .main_output_mask = BIT(0),
5085};
5086
5087static struct pll_config_regs lpapll0_regs __initdata = {
5088 .l_reg = (void __iomem *)LPAPLL_L_REG,
5089 .m_reg = (void __iomem *)LPAPLL_M_REG,
5090 .n_reg = (void __iomem *)LPAPLL_N_REG,
5091 .config_reg = (void __iomem *)LPAPLL_USER_CTL_REG,
5092 .mode_reg = (void __iomem *)LPAPLL_MODE_REG,
5093 .base = &virt_bases[LPASS_BASE],
5094};
5095
5096/* LPAPLL0 at 491.52 MHz, main output enabled. */
5097static struct pll_config lpapll0_config __initdata = {
5098 .l = 0x33,
5099 .m = 0x1,
5100 .n = 0x5,
5101 .vco_val = 0x0,
5102 .vco_mask = BM(21, 20),
5103 .pre_div_val = BVAL(14, 12, 0x1),
5104 .pre_div_mask = BM(14, 12),
5105 .post_div_val = 0x0,
5106 .post_div_mask = BM(9, 8),
5107 .mn_ena_val = BIT(24),
5108 .mn_ena_mask = BIT(24),
5109 .main_output_val = BIT(0),
5110 .main_output_mask = BIT(0),
5111};
5112
Matt Wagantall8c55d7e2012-07-17 19:46:32 -07005113#define PLL_AUX_OUTPUT_BIT 1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005114
5115static void __init reg_init(void)
5116{
5117 u32 regval;
5118
5119 if (!(readl_relaxed(GCC_REG_BASE(GPLL0_STATUS_REG))
5120 & gpll0_clk_src.status_mask))
5121 configure_pll(&gpll0_config, &gpll0_regs, 1);
5122
5123 if (!(readl_relaxed(GCC_REG_BASE(GPLL1_STATUS_REG))
5124 & gpll1_clk_src.status_mask))
5125 configure_pll(&gpll1_config, &gpll1_regs, 1);
5126
5127 configure_pll(&mmpll0_config, &mmpll0_regs, 1);
5128 configure_pll(&mmpll1_config, &mmpll1_regs, 1);
5129 configure_pll(&mmpll3_config, &mmpll3_regs, 0);
5130 configure_pll(&lpapll0_config, &lpapll0_regs, 1);
5131
5132 /* Active GPLL0's aux output. This is needed by acpuclock. */
5133 regval = readl_relaxed(GCC_REG_BASE(GPLL0_USER_CTL_REG));
Matt Wagantall8c55d7e2012-07-17 19:46:32 -07005134 regval |= BIT(PLL_AUX_OUTPUT_BIT);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005135 writel_relaxed(regval, GCC_REG_BASE(GPLL0_USER_CTL_REG));
5136
5137 /* Vote for GPLL0 to turn on. Needed by acpuclock. */
5138 regval = readl_relaxed(GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5139 regval |= BIT(0);
5140 writel_relaxed(regval, GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5141
5142 /*
5143 * TODO: Confirm that no clocks need to be voted on in this sleep vote
5144 * register.
5145 */
5146 writel_relaxed(0x0, GCC_REG_BASE(APCS_CLOCK_SLEEP_ENA_VOTE));
5147}
5148
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005149static void __init msm8974_clock_post_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005150{
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005151 clk_set_rate(&axi_clk_src.c, 282000000);
5152 clk_set_rate(&ocmemnoc_clk_src.c, 282000000);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005153
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005154 /*
Vikram Mulukutla09e20812012-07-12 11:32:42 -07005155 * Hold an active set vote at a rate of 40MHz for the MMSS NOC AHB
5156 * source. Sleep set vote is 0.
5157 */
5158 clk_set_rate(&mmssnoc_ahb_a_clk.c, 40000000);
5159 clk_prepare_enable(&mmssnoc_ahb_a_clk.c);
5160
5161 /*
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005162 * Hold an active set vote for CXO; this is because CXO is expected
5163 * to remain on whenever CPUs aren't power collapsed.
5164 */
5165 clk_prepare_enable(&cxo_a_clk_src.c);
5166
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005167 /*
5168 * TODO: Temporarily enable NOC configuration AHB clocks. Remove when
5169 * the bus driver is ready.
5170 */
5171 clk_prepare_enable(&gcc_mmss_noc_cfg_ahb_clk.c);
5172 clk_prepare_enable(&gcc_ocmem_noc_cfg_ahb_clk.c);
5173
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005174 /* Set rates for single-rate clocks. */
5175 clk_set_rate(&usb30_master_clk_src.c,
5176 usb30_master_clk_src.freq_tbl[0].freq_hz);
5177 clk_set_rate(&tsif_ref_clk_src.c,
5178 tsif_ref_clk_src.freq_tbl[0].freq_hz);
5179 clk_set_rate(&usb_hs_system_clk_src.c,
5180 usb_hs_system_clk_src.freq_tbl[0].freq_hz);
5181 clk_set_rate(&usb_hsic_clk_src.c,
5182 usb_hsic_clk_src.freq_tbl[0].freq_hz);
5183 clk_set_rate(&usb_hsic_io_cal_clk_src.c,
5184 usb_hsic_io_cal_clk_src.freq_tbl[0].freq_hz);
5185 clk_set_rate(&usb_hsic_system_clk_src.c,
5186 usb_hsic_system_clk_src.freq_tbl[0].freq_hz);
5187 clk_set_rate(&usb30_mock_utmi_clk_src.c,
5188 usb30_mock_utmi_clk_src.freq_tbl[0].freq_hz);
5189 clk_set_rate(&pdm2_clk_src.c, pdm2_clk_src.freq_tbl[0].freq_hz);
5190 clk_set_rate(&cci_clk_src.c, cci_clk_src.freq_tbl[0].freq_hz);
5191 clk_set_rate(&mclk0_clk_src.c, mclk0_clk_src.freq_tbl[0].freq_hz);
5192 clk_set_rate(&mclk1_clk_src.c, mclk1_clk_src.freq_tbl[0].freq_hz);
5193 clk_set_rate(&mclk2_clk_src.c, mclk2_clk_src.freq_tbl[0].freq_hz);
5194 clk_set_rate(&edpaux_clk_src.c, edpaux_clk_src.freq_tbl[0].freq_hz);
5195 clk_set_rate(&esc0_clk_src.c, esc0_clk_src.freq_tbl[0].freq_hz);
5196 clk_set_rate(&esc1_clk_src.c, esc1_clk_src.freq_tbl[0].freq_hz);
5197 clk_set_rate(&hdmi_clk_src.c, hdmi_clk_src.freq_tbl[0].freq_hz);
5198 clk_set_rate(&vsync_clk_src.c, vsync_clk_src.freq_tbl[0].freq_hz);
5199 clk_set_rate(&audio_core_slimbus_core_clk_src.c,
5200 audio_core_slimbus_core_clk_src.freq_tbl[0].freq_hz);
5201}
5202
5203#define GCC_CC_PHYS 0xFC400000
5204#define GCC_CC_SIZE SZ_16K
5205
5206#define MMSS_CC_PHYS 0xFD8C0000
5207#define MMSS_CC_SIZE SZ_256K
5208
5209#define LPASS_CC_PHYS 0xFE000000
5210#define LPASS_CC_SIZE SZ_256K
5211
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005212#define MSS_CC_PHYS 0xFC980000
5213#define MSS_CC_SIZE SZ_16K
5214
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005215static void __init msm8974_clock_pre_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005216{
5217 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5218 if (!virt_bases[GCC_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005219 panic("clock-8974: Unable to ioremap GCC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005220
5221 virt_bases[MMSS_BASE] = ioremap(MMSS_CC_PHYS, MMSS_CC_SIZE);
5222 if (!virt_bases[MMSS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005223 panic("clock-8974: Unable to ioremap MMSS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005224
5225 virt_bases[LPASS_BASE] = ioremap(LPASS_CC_PHYS, LPASS_CC_SIZE);
5226 if (!virt_bases[LPASS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005227 panic("clock-8974: Unable to ioremap LPASS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005228
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005229 virt_bases[MSS_BASE] = ioremap(MSS_CC_PHYS, MSS_CC_SIZE);
5230 if (!virt_bases[MSS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005231 panic("clock-8974: Unable to ioremap MSS_CC memory!");
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005232
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005233 clk_ops_local_pll.enable = msm8974_pll_clk_enable;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005234
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005235 vdd_dig_reg = rpm_regulator_get(NULL, "vdd_dig");
5236 if (IS_ERR(vdd_dig_reg))
5237 panic("clock-copper: Unable to get the vdd_dig regulator!");
5238
5239 /*
5240 * TODO: Set a voltage and enable vdd_dig, leaving the voltage high
5241 * until late_init. This may not be necessary with clock handoff;
5242 * Investigate this code on a real non-simulator target to determine
5243 * its necessity.
5244 */
5245 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5246 rpm_regulator_enable(vdd_dig_reg);
5247
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005248 reg_init();
5249}
5250
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005251static int __init msm8974_clock_late_init(void)
5252{
5253 return unvote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5254}
5255
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005256struct clock_init_data msm8974_clock_init_data __initdata = {
5257 .table = msm_clocks_8974,
5258 .size = ARRAY_SIZE(msm_clocks_8974),
5259 .pre_init = msm8974_clock_pre_init,
5260 .post_init = msm8974_clock_post_init,
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005261 .late_init = msm8974_clock_late_init,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005262};