blob: e807680a447d0822fdffa9452554ffd5d2539d3d [file] [log] [blame]
Sathish Ambley9d69ac32012-03-21 10:28:26 -07001/* Copyright (c) 2012, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
Sathish Ambley4df614c2011-10-07 16:30:46 -070012
13/include/ "skeleton.dtsi"
Praveen Chidambaramaa9d52b2012-04-02 11:09:47 -060014/include/ "msmcopper_pm.dtsi"
David Collinsb20f6362012-04-19 16:36:51 -070015/include/ "msm-pm8x41-rpm-regulator.dtsi"
David Collins153d45a2012-03-26 11:57:50 -070016/include/ "msm-pm8841.dtsi"
17/include/ "msm-pm8941.dtsi"
18/include/ "msmcopper-regulator.dtsi"
Michael Bohan8b909b42012-04-18 17:39:12 -070019/include/ "msmcopper-gpio.dtsi"
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -080020/include/ "msmcopper-iommu.dtsi"
Sathish Ambley4df614c2011-10-07 16:30:46 -070021
22/ {
23 model = "Qualcomm MSM Copper";
Sathish Ambley9d69ac32012-03-21 10:28:26 -070024 compatible = "qcom,msmcopper";
Sathish Ambley4df614c2011-10-07 16:30:46 -070025 interrupt-parent = <&intc>;
26
27 intc: interrupt-controller@F9000000 {
28 compatible = "qcom,msm-qgic2";
29 interrupt-controller;
Michael Bohanc7224532012-01-06 16:02:52 -080030 #interrupt-cells = <3>;
Sathish Ambley4df614c2011-10-07 16:30:46 -070031 reg = <0xF9000000 0x1000>,
32 <0xF9002000 0x1000>;
33 };
Sathish Ambley3d50c762011-10-25 15:26:00 -070034
Sathish Ambleye046b242012-04-09 12:38:05 -070035 msmgpio: gpio@fd510000 {
Michael Bohan0425f6f2012-01-17 14:36:39 -080036 compatible = "qcom,msm-gpio";
37 interrupt-controller;
38 #interrupt-cells = <2>;
Sathish Ambleye046b242012-04-09 12:38:05 -070039 reg = <0xfd510000 0x4000>;
40 #gpio-cells = <2>;
Michael Bohan0425f6f2012-01-17 14:36:39 -080041 };
42
Sathish Ambley098f9bd2011-11-09 16:32:53 -080043 timer {
Sathish Ambley2f27a172012-03-16 10:46:28 -070044 compatible = "qcom,msm-qtimer", "arm,armv7-timer";
Sathish Ambleyddd099e2012-04-25 13:24:47 -070045 interrupts = <1 2 0 1 3 0>;
Sathish Ambley2f27a172012-03-16 10:46:28 -070046 clock-frequency = <19200000>;
Sathish Ambley098f9bd2011-11-09 16:32:53 -080047 };
48
Praneeth Paladugu4b73ec82012-02-08 12:55:59 -080049 qcom,vidc@fdc00000 {
50 compatible = "qcom,msm-vidc";
51 reg = <0xfdc00000 0xff000>;
52 interrupts = <0 44 0>;
53 };
54
David Brown225abee2012-02-09 22:28:50 -080055 serial@f991f000 {
Sathish Ambley3d50c762011-10-25 15:26:00 -070056 compatible = "qcom,msm-lsuart-v14";
David Brown225abee2012-02-09 22:28:50 -080057 reg = <0xf991f000 0x1000>;
Michael Bohanc7224532012-01-06 16:02:52 -080058 interrupts = <0 109 0>;
Sathish Ambley3d50c762011-10-25 15:26:00 -070059 };
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +053060
Sathish Ambley9d69ac32012-03-21 10:28:26 -070061 serial@f995e000 {
62 compatible = "qcom,msm-lsuart-v14";
63 reg = <0xf995e000 0x1000>;
64 interrupts = <0 114 0>;
65 };
66
David Brown225abee2012-02-09 22:28:50 -080067 usb@f9a55000 {
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +053068 compatible = "qcom,hsusb-otg";
David Brown225abee2012-02-09 22:28:50 -080069 reg = <0xf9a55000 0x400>;
Michael Bohanc7224532012-01-06 16:02:52 -080070 interrupts = <0 134 0>;
Michael Bohane66a3a92012-03-26 12:47:28 -070071 HSUSB_VDDCX-supply = <&pm8841_s2>;
72 HSUSB_1p8-supply = <&pm8941_l6>;
73 HSUSB_3p3-supply = <&pm8941_l24>;
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +053074
75 qcom,hsusb-otg-phy-type = <2>;
76 qcom,hsusb-otg-mode = <1>;
77 qcom,hsusb-otg-otg-control = <1>;
78 };
Sujit Reddy Thumma7285c2e2011-11-04 10:18:15 +053079
Sujit Reddy Thumma85fc52c2012-05-02 12:53:45 +053080 qcom,sdcc@f9824000 {
Sujit Reddy Thumma7285c2e2011-11-04 10:18:15 +053081 cell-index = <1>;
82 compatible = "qcom,msm-sdcc";
Sujit Reddy Thumma85fc52c2012-05-02 12:53:45 +053083 reg = <0xf9824000 0x1000>;
Michael Bohanc7224532012-01-06 16:02:52 -080084 interrupts = <0 123 0>;
Sujit Reddy Thumma7285c2e2011-11-04 10:18:15 +053085
Sujit Reddy Thumma85fc52c2012-05-02 12:53:45 +053086 qcom,sdcc-clk-rates = <400000 25000000 50000000 100000000 200000000>;
87 qcom,sdcc-sup-voltages = <2950 2950>;
Sujit Reddy Thumma7285c2e2011-11-04 10:18:15 +053088 qcom,sdcc-bus-width = <8>;
Subhash Jadavani56e0eaa2012-03-13 18:06:04 +053089 qcom,sdcc-hs200;
Sujit Reddy Thumma7285c2e2011-11-04 10:18:15 +053090 qcom,sdcc-nonremovable;
Sujit Reddy Thumma7285c2e2011-11-04 10:18:15 +053091 };
92
Sujit Reddy Thumma85fc52c2012-05-02 12:53:45 +053093 qcom,sdcc@f98a4000 {
94 cell-index = <2>;
95 compatible = "qcom,msm-sdcc";
96 reg = <0xf98a4000 0x1000>;
97 interrupts = <0 125 0>;
98
99 qcom,sdcc-clk-rates = <400000 25000000 50000000 100000000 200000000>;
100 qcom,sdcc-sup-voltages = <2950 2950>;
101 qcom,sdcc-bus-width = <4>;
102 };
103
104 qcom,sdcc@f9864000 {
Sujit Reddy Thumma7285c2e2011-11-04 10:18:15 +0530105 cell-index = <3>;
106 compatible = "qcom,msm-sdcc";
Sujit Reddy Thumma85fc52c2012-05-02 12:53:45 +0530107 reg = <0xf9864000 0x1000>;
Michael Bohanc7224532012-01-06 16:02:52 -0800108 interrupts = <0 127 0>;
Sujit Reddy Thumma7285c2e2011-11-04 10:18:15 +0530109
Sujit Reddy Thumma85fc52c2012-05-02 12:53:45 +0530110 qcom,sdcc-clk-rates = <400000 25000000 50000000 100000000>;
111 qcom,sdcc-sup-voltages = <1800 1800>;
Sujit Reddy Thumma7285c2e2011-11-04 10:18:15 +0530112 qcom,sdcc-bus-width = <4>;
Sujit Reddy Thumma85fc52c2012-05-02 12:53:45 +0530113 };
114
115 qcom,sdcc@f98e4000 {
116 cell-index = <4>;
117 compatible = "qcom,msm-sdcc";
118 reg = <0xf98e4000 0x1000>;
119 interrupts = <0 129 0>;
120
121 qcom,sdcc-clk-rates = <400000 25000000 50000000 100000000>;
122 qcom,sdcc-sup-voltages = <1800 1800>;
123 qcom,sdcc-bus-width = <4>;
Sujit Reddy Thumma7285c2e2011-11-04 10:18:15 +0530124 };
Yan He1466daa2011-11-30 17:25:38 -0800125
David Brown225abee2012-02-09 22:28:50 -0800126 qcom,sps@f9980000 {
Yan He1466daa2011-11-30 17:25:38 -0800127 compatible = "qcom,msm_sps";
David Brown225abee2012-02-09 22:28:50 -0800128 reg = <0xf9984000 0x15000>,
129 <0xf9999000 0xb000>;
Michael Bohanc7224532012-01-06 16:02:52 -0800130 interrupts = <0 94 0>;
Yan He1466daa2011-11-30 17:25:38 -0800131
132 qcom,bam-dma-res-pipes = <6>;
133 };
134
Harini Jayaraman5f98dbb2011-12-20 13:38:19 -0700135 spi@f9924000 {
136 compatible = "qcom,spi-qup-v2";
137 reg = <0xf9924000 0x1000>;
Michael Bohan857c8ac2012-01-23 16:57:34 -0800138 interrupts = <0 96 0>;
Vikram Mulukutla703e5722012-05-24 21:53:40 -0700139 spi-max-frequency = <25000000>;
Harini Jayaraman5f98dbb2011-12-20 13:38:19 -0700140 };
Kenneth Heitkef3c829c2012-01-13 17:02:43 -0700141
Sagar Dhariaa316a962012-03-21 16:13:22 -0600142 slim@fe12f000 {
143 cell-index = <1>;
144 compatible = "qcom,slim-msm";
145 reg = <0xfe12f000 0x35000>,
146 <0xfe104000 0x20000>;
147 reg-names = "slimbus_physical", "slimbus_bam_physical";
148 interrupts = <0 163 0 0 164 0>;
149 interrupt-names = "slimbus_irq", "slimbus_bam_irq";
150 qcom,min-clk-gear = <10>;
151 };
152
Kenneth Heitkef3c829c2012-01-13 17:02:43 -0700153 qcom,spmi@fc4c0000 {
154 cell-index = <0>;
155 compatible = "qcom,spmi-pmic-arb";
156 reg = <0xfc4cf000 0x1000>,
157 <0Xfc4cb000 0x1000>;
158 /* 190,ee0_krait_hlos_spmi_periph_irq */
159 /* 187,channel_0_krait_hlos_trans_done_irq */
160 interrupts = <0 190 0 0 187 0>;
161 qcom,pmic-arb-ee = <0>;
162 qcom,pmic-arb-channel = <0>;
Gilad Avidova11c0b52012-02-15 15:30:49 -0700163 qcom,pmic-arb-ppid-map = <0x13000000>, /* PM8941_LDO1 */
164 <0x13100001>, /* PM8941_LDO2 */
165 <0x13200002>, /* PM8941_LDO3 */
166 <0x13300003>, /* PM8941_LDO4 */
167 <0x13400004>, /* PM8941_LDO5 */
168 <0x13500005>, /* PM8941_LDO6 */
169 <0x13600006>, /* PM8941_LDO7 */
170 <0x13700007>, /* PM8941_LDO8 */
171 <0x13800008>, /* PM8941_LDO9 */
172 <0x13900009>, /* PM8941_LDO10 */
173 <0x13a0000a>, /* PM8941_LDO11 */
174 <0x13b0000b>, /* PM8941_LDO12 */
175 <0x13c0000c>, /* PM8941_LDO13 */
176 <0x13d0000d>, /* PM8941_LDO14 */
177 <0x13e0000e>, /* PM8941_LDO15 */
178 <0x13f0000f>, /* PM8941_LDO16 */
179 <0x14000010>, /* PM8941_LDO17 */
180 <0x14100011>, /* PM8941_LDO18 */
181 <0x14200012>, /* PM8941_LDO19 */
182 <0x14300013>, /* PM8941_LDO20 */
183 <0x14400014>, /* PM8941_LDO21 */
184 <0x14500015>, /* PM8941_LDO22 */
185 <0x14600016>, /* PM8941_LDO23 */
186 <0x14700017>, /* PM8941_LDO24 */
187 <0x14800018>, /* PM8941_LDO25 */
188 <0x14900019>, /* PM8941_LDO26 */
189 <0x0c00001a>, /* PM8941_GPIO1 */
190 <0x0c10001b>, /* PM8941_GPIO2 */
191 <0x0c20001c>, /* PM8941_GPIO3 */
192 <0x0c30001d>, /* PM8941_GPIO4 */
193 <0x0c40001e>, /* PM8941_GPIO5 */
194 <0x0c50001f>, /* PM8941_GPIO6 */
195 <0x0c600020>, /* PM8941_GPIO7 */
196 <0x0c700021>, /* PM8941_GPIO8 */
197 <0x0c800022>, /* PM8941_GPIO9 */
198 <0x0c900023>, /* PM8941_GPIO10 */
199 <0x0ca00024>, /* PM8941_GPIO11 */
200 <0x0cb00025>, /* PM8941_GPIO12 */
201 <0x0cc00026>, /* PM8941_GPIO13 */
202 <0x0cd00027>, /* PM8941_GPIO14 */
203 <0x0ce00028>, /* PM8941_GPIO15 */
204 <0x0cf00029>, /* PM8941_GPIO16 */
205 <0x0d00002a>, /* PM8941_GPIO17 */
206 <0x0d10002b>, /* PM8941_GPIO18 */
207 <0x0d20002c>, /* PM8941_GPIO19 */
208 <0x0d30002d>, /* PM8941_GPIO20 */
209 <0x0d40002e>, /* PM8941_GPIO21 */
210 <0x0d50002f>, /* PM8941_GPIO22 */
211 <0x0d600030>, /* PM8941_GPIO23 */
212 <0x0d700031>, /* PM8941_GPIO24 */
213 <0x0d800032>, /* PM8941_GPIO25 */
214 <0x0d900033>, /* PM8941_GPIO26 */
215 <0x0da00034>, /* PM8941_GPIO27 */
216 <0x0db00035>, /* PM8941_GPIO28 */
217 <0x0dc00036>, /* PM8941_GPIO29 */
218 <0x0dd00037>, /* PM8941_GPIO30 */
219 <0x0de00038>, /* PM8941_GPIO31 */
220 <0x0df00039>, /* PM8941_GPIO32 */
221 <0x0e00003a>, /* PM8941_GPIO33 */
222 <0x0e10003b>, /* PM8941_GPIO34 */
223 <0x0e20003c>, /* PM8941_GPIO35 */
224 <0x0e30003d>, /* PM8941_GPIO36 */
225 <0x0280003e>, /* COINCELL */
226 <0x0100003f>, /* SMBC_OVP */
227 <0x01100040>, /* SMBC_CHG */
228 <0x01200041>, /* SMBC_BIF */
229 <0x00500042>, /* INTERRUPT */
230 <0x00100043>, /* PM8941_0 */
231 <0x20100044>, /* PM8841_0 */
232 <0x10100045>, /* PM8941_1 */
233 <0x30100046>, /* PM8841_1 */
234 <0x00800047>, /* PON0 */
235 <0x20800048>, /* PON1 */
236 <0x11000049>, /* PM8941_SMPS1 */
237 <0x1110004a>, /* PM8941_SMPS2 */
238 <0x1120004b>, /* PM8941_SMPS3 */
239 <0x3100004c>, /* PM8841_SMPS1 */
240 <0x3110004d>, /* PM8841_SMPS2 */
241 <0x3120004e>, /* PM8841_SMPS3 */
242 <0x3130004f>, /* PM8841_SMPS4 */
243 <0x31400050>, /* PM8841_SMPS5 */
244 <0x31500051>, /* PM8841_SMPS6 */
245 <0x31600052>, /* PM8841_SMPS7 */
246 <0x31700053>, /* PM8841_SMPS8 */
247 <0x05000054>, /* SHARED_XO */
248 <0x05100055>, /* BB_CLK1 */
249 <0x05200056>, /* BB_CLK2 */
250 <0x05900057>, /* SLEEP_CLK */
251 <0x07000058>, /* PBS_CORE */
252 <0x07100059>, /* PBS_CLIENT1 */
253 <0x0720005a>; /* PBS_CLIENT2 */
Kenneth Heitkef3c829c2012-01-13 17:02:43 -0700254 };
Sagar Dharia218edb92012-01-15 18:03:01 -0700255
256 i2c@f9966000 {
257 cell-index = <0>;
258 compatible = "qcom,i2c-qup";
259 reg = <0Xf9966000 0x1000>;
260 reg-names = "qup_phys_addr";
261 interrupts = <0 104 0>;
262 interrupt-names = "qup_err_intr";
263 qcom,i2c-bus-freq = <100000>;
264 qcom,i2c-src-freq = <24000000>;
265 };
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800266
Matt Wagantall48523022012-04-23 13:28:42 -0700267 qcom,acpuclk@f9000000 {
Matt Wagantalle9b715a2012-01-04 18:16:14 -0800268 compatible = "qcom,acpuclk-copper";
269 };
Ido Shayevitzef72ddd2012-03-28 18:55:55 +0200270
271 qcom,ssusb@F9200000 {
272 compatible = "qcom,dwc-usb3-msm";
273 reg = <0xF9200000 0xCCFF>;
274 interrupts = <0 131 0>;
275 qcom,dwc-usb3-msm-dbm-eps = <4>;
276 };
Matt Wagantallc2bbdc32012-03-21 19:44:50 -0700277
278 qcom,lpass@fe200000 {
279 compatible = "qcom,pil-q6v5-lpass";
280 reg = <0xfe200000 0x00100>,
Matt Wagantallc2bbdc32012-03-21 19:44:50 -0700281 <0xfd485100 0x00010>;
282
Matt Wagantall6e6b8cd2012-05-24 12:42:24 -0700283 qcom,firmware-name = "adsp";
Matt Wagantallc2bbdc32012-03-21 19:44:50 -0700284 };
Tianyi Gouc1e049f82011-11-23 14:20:16 -0800285
286 qcom,pronto@fb21b000 {
287 compatible = "qcom,pil-pronto";
288 reg = <0xfb21b000 0x3000>,
289 <0xfc401700 0x4>,
290 <0xfd485300 0xc>;
291 vdd_pronto_pll-supply = <&pm8941_l12>;
292
293 qcom,firmware-name = "wcnss";
294 };
Naveen Ramaraj51f5e8b2012-04-09 15:58:40 -0700295
296 qcom,ocmem@fdd00000 {
297 compatible = "qcom,msm_ocmem";
298 };
Mahesh Sivasubramanian3f0d0c72012-05-04 17:35:55 -0600299
300 qcom,rpm-smd {
301 compatible = "qcom,rpm-smd";
302 rpm-channel-name = "rpm_requests";
303 rpm-channel-type = <15>; /* SMD_APPS_RPM */
304 };
Sathish Ambley4df614c2011-10-07 16:30:46 -0700305};