blob: 43af363ead3763abba247342305c9f56823ea8ac [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <linux/seq_file.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020030#include "drmP.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100031#include "rv515d.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020032#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000033#include "radeon_asic.h"
Jerome Glissed39c3b82009-09-28 18:34:43 +020034#include "atom.h"
Dave Airlie50f15302009-08-21 13:21:01 +100035#include "rv515_reg_safe.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020036
Jerome Glissed39c3b82009-09-28 18:34:43 +020037/* This files gather functions specifics to: rv515 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +020038int rv515_debugfs_pipes_info_init(struct radeon_device *rdev);
39int rv515_debugfs_ga_info_init(struct radeon_device *rdev);
40void rv515_gpu_init(struct radeon_device *rdev);
41int rv515_mc_wait_for_idle(struct radeon_device *rdev);
42
Jerome Glissef0ed1f62009-09-28 20:39:19 +020043void rv515_debugfs(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020044{
Jerome Glisse771fe6b2009-06-05 14:42:42 +020045 if (r100_debugfs_rbbm_init(rdev)) {
46 DRM_ERROR("Failed to register debugfs file for RBBM !\n");
47 }
48 if (rv515_debugfs_pipes_info_init(rdev)) {
49 DRM_ERROR("Failed to register debugfs file for pipes !\n");
50 }
51 if (rv515_debugfs_ga_info_init(rdev)) {
52 DRM_ERROR("Failed to register debugfs file for pipes !\n");
53 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +020054}
55
Alex Deucherf7128122012-02-23 17:53:45 -050056void rv515_ring_start(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020057{
Jerome Glisse771fe6b2009-06-05 14:42:42 +020058 int r;
59
Christian Könige32eb502011-10-23 12:56:27 +020060 r = radeon_ring_lock(rdev, ring, 64);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020061 if (r) {
62 return;
63 }
Christian Könige32eb502011-10-23 12:56:27 +020064 radeon_ring_write(ring, PACKET0(ISYNC_CNTL, 0));
65 radeon_ring_write(ring,
Jerome Glissec93bb852009-07-13 21:04:08 +020066 ISYNC_ANY2D_IDLE3D |
67 ISYNC_ANY3D_IDLE2D |
68 ISYNC_WAIT_IDLEGUI |
69 ISYNC_CPSCRATCH_IDLEGUI);
Christian Könige32eb502011-10-23 12:56:27 +020070 radeon_ring_write(ring, PACKET0(WAIT_UNTIL, 0));
71 radeon_ring_write(ring, WAIT_2D_IDLECLEAN | WAIT_3D_IDLECLEAN);
72 radeon_ring_write(ring, PACKET0(R300_DST_PIPE_CONFIG, 0));
73 radeon_ring_write(ring, R300_PIPE_AUTO_CONFIG);
74 radeon_ring_write(ring, PACKET0(GB_SELECT, 0));
75 radeon_ring_write(ring, 0);
76 radeon_ring_write(ring, PACKET0(GB_ENABLE, 0));
77 radeon_ring_write(ring, 0);
78 radeon_ring_write(ring, PACKET0(R500_SU_REG_DEST, 0));
79 radeon_ring_write(ring, (1 << rdev->num_gb_pipes) - 1);
80 radeon_ring_write(ring, PACKET0(VAP_INDEX_OFFSET, 0));
81 radeon_ring_write(ring, 0);
82 radeon_ring_write(ring, PACKET0(RB3D_DSTCACHE_CTLSTAT, 0));
83 radeon_ring_write(ring, RB3D_DC_FLUSH | RB3D_DC_FREE);
84 radeon_ring_write(ring, PACKET0(ZB_ZCACHE_CTLSTAT, 0));
85 radeon_ring_write(ring, ZC_FLUSH | ZC_FREE);
86 radeon_ring_write(ring, PACKET0(WAIT_UNTIL, 0));
87 radeon_ring_write(ring, WAIT_2D_IDLECLEAN | WAIT_3D_IDLECLEAN);
88 radeon_ring_write(ring, PACKET0(GB_AA_CONFIG, 0));
89 radeon_ring_write(ring, 0);
90 radeon_ring_write(ring, PACKET0(RB3D_DSTCACHE_CTLSTAT, 0));
91 radeon_ring_write(ring, RB3D_DC_FLUSH | RB3D_DC_FREE);
92 radeon_ring_write(ring, PACKET0(ZB_ZCACHE_CTLSTAT, 0));
93 radeon_ring_write(ring, ZC_FLUSH | ZC_FREE);
94 radeon_ring_write(ring, PACKET0(GB_MSPOS0, 0));
95 radeon_ring_write(ring,
Jerome Glissec93bb852009-07-13 21:04:08 +020096 ((6 << MS_X0_SHIFT) |
97 (6 << MS_Y0_SHIFT) |
98 (6 << MS_X1_SHIFT) |
99 (6 << MS_Y1_SHIFT) |
100 (6 << MS_X2_SHIFT) |
101 (6 << MS_Y2_SHIFT) |
102 (6 << MSBD0_Y_SHIFT) |
103 (6 << MSBD0_X_SHIFT)));
Christian Könige32eb502011-10-23 12:56:27 +0200104 radeon_ring_write(ring, PACKET0(GB_MSPOS1, 0));
105 radeon_ring_write(ring,
Jerome Glissec93bb852009-07-13 21:04:08 +0200106 ((6 << MS_X3_SHIFT) |
107 (6 << MS_Y3_SHIFT) |
108 (6 << MS_X4_SHIFT) |
109 (6 << MS_Y4_SHIFT) |
110 (6 << MS_X5_SHIFT) |
111 (6 << MS_Y5_SHIFT) |
112 (6 << MSBD1_SHIFT)));
Christian Könige32eb502011-10-23 12:56:27 +0200113 radeon_ring_write(ring, PACKET0(GA_ENHANCE, 0));
114 radeon_ring_write(ring, GA_DEADLOCK_CNTL | GA_FASTSYNC_CNTL);
115 radeon_ring_write(ring, PACKET0(GA_POLY_MODE, 0));
116 radeon_ring_write(ring, FRONT_PTYPE_TRIANGE | BACK_PTYPE_TRIANGE);
117 radeon_ring_write(ring, PACKET0(GA_ROUND_MODE, 0));
118 radeon_ring_write(ring, GEOMETRY_ROUND_NEAREST | COLOR_ROUND_NEAREST);
119 radeon_ring_write(ring, PACKET0(0x20C8, 0));
120 radeon_ring_write(ring, 0);
121 radeon_ring_unlock_commit(rdev, ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200122}
123
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200124int rv515_mc_wait_for_idle(struct radeon_device *rdev)
125{
126 unsigned i;
127 uint32_t tmp;
128
129 for (i = 0; i < rdev->usec_timeout; i++) {
130 /* read MC_STATUS */
Jerome Glissec93bb852009-07-13 21:04:08 +0200131 tmp = RREG32_MC(MC_STATUS);
132 if (tmp & MC_STATUS_IDLE) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200133 return 0;
134 }
135 DRM_UDELAY(1);
136 }
137 return -1;
138}
139
Jerome Glissed39c3b82009-09-28 18:34:43 +0200140void rv515_vga_render_disable(struct radeon_device *rdev)
141{
142 WREG32(R_000300_VGA_RENDER_CONTROL,
143 RREG32(R_000300_VGA_RENDER_CONTROL) & C_000300_VGA_VSTATUS_CNTL);
144}
145
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200146void rv515_gpu_init(struct radeon_device *rdev)
147{
148 unsigned pipe_select_current, gb_pipe_select, tmp;
149
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200150 if (r100_gui_wait_for_idle(rdev)) {
151 printk(KERN_WARNING "Failed to wait GUI idle while "
Masanari Iida481e6282012-02-05 23:01:34 +0900152 "resetting GPU. Bad things might happen.\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200153 }
Jerome Glissed39c3b82009-09-28 18:34:43 +0200154 rv515_vga_render_disable(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200155 r420_pipes_init(rdev);
Alex Deucherd75ee3b2011-01-24 23:24:59 -0500156 gb_pipe_select = RREG32(R400_GB_PIPE_SELECT);
157 tmp = RREG32(R300_DST_PIPE_CONFIG);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200158 pipe_select_current = (tmp >> 2) & 3;
159 tmp = (1 << pipe_select_current) |
160 (((gb_pipe_select >> 8) & 0xF) << 4);
161 WREG32_PLL(0x000D, tmp);
162 if (r100_gui_wait_for_idle(rdev)) {
163 printk(KERN_WARNING "Failed to wait GUI idle while "
Masanari Iida481e6282012-02-05 23:01:34 +0900164 "resetting GPU. Bad things might happen.\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200165 }
166 if (rv515_mc_wait_for_idle(rdev)) {
167 printk(KERN_WARNING "Failed to wait MC idle while "
168 "programming pipes. Bad things might happen.\n");
169 }
170}
171
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200172static void rv515_vram_get_type(struct radeon_device *rdev)
173{
174 uint32_t tmp;
175
176 rdev->mc.vram_width = 128;
177 rdev->mc.vram_is_ddr = true;
Jerome Glissec93bb852009-07-13 21:04:08 +0200178 tmp = RREG32_MC(RV515_MC_CNTL) & MEM_NUM_CHANNELS_MASK;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200179 switch (tmp) {
180 case 0:
181 rdev->mc.vram_width = 64;
182 break;
183 case 1:
184 rdev->mc.vram_width = 128;
185 break;
186 default:
187 rdev->mc.vram_width = 128;
188 break;
189 }
190}
191
Jerome Glissed594e462010-02-17 21:54:29 +0000192void rv515_mc_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200193{
Jerome Glissec93bb852009-07-13 21:04:08 +0200194
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200195 rv515_vram_get_type(rdev);
Dave Airlie0924d942009-08-03 12:03:03 +1000196 r100_vram_init_sizes(rdev);
Jerome Glissed594e462010-02-17 21:54:29 +0000197 radeon_vram_location(rdev, &rdev->mc, 0);
Alex Deucher8d369bb2010-07-15 10:51:10 -0400198 rdev->mc.gtt_base_align = 0;
Jerome Glissed594e462010-02-17 21:54:29 +0000199 if (!(rdev->flags & RADEON_IS_AGP))
200 radeon_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -0400201 radeon_update_bandwidth_info(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200202}
203
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200204uint32_t rv515_mc_rreg(struct radeon_device *rdev, uint32_t reg)
205{
206 uint32_t r;
207
Jerome Glissec93bb852009-07-13 21:04:08 +0200208 WREG32(MC_IND_INDEX, 0x7f0000 | (reg & 0xffff));
209 r = RREG32(MC_IND_DATA);
210 WREG32(MC_IND_INDEX, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200211 return r;
212}
213
214void rv515_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
215{
Jerome Glissec93bb852009-07-13 21:04:08 +0200216 WREG32(MC_IND_INDEX, 0xff0000 | ((reg) & 0xffff));
217 WREG32(MC_IND_DATA, (v));
218 WREG32(MC_IND_INDEX, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200219}
220
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200221#if defined(CONFIG_DEBUG_FS)
222static int rv515_debugfs_pipes_info(struct seq_file *m, void *data)
223{
224 struct drm_info_node *node = (struct drm_info_node *) m->private;
225 struct drm_device *dev = node->minor->dev;
226 struct radeon_device *rdev = dev->dev_private;
227 uint32_t tmp;
228
Jerome Glissec93bb852009-07-13 21:04:08 +0200229 tmp = RREG32(GB_PIPE_SELECT);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200230 seq_printf(m, "GB_PIPE_SELECT 0x%08x\n", tmp);
Jerome Glissec93bb852009-07-13 21:04:08 +0200231 tmp = RREG32(SU_REG_DEST);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200232 seq_printf(m, "SU_REG_DEST 0x%08x\n", tmp);
Jerome Glissec93bb852009-07-13 21:04:08 +0200233 tmp = RREG32(GB_TILE_CONFIG);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200234 seq_printf(m, "GB_TILE_CONFIG 0x%08x\n", tmp);
Jerome Glissec93bb852009-07-13 21:04:08 +0200235 tmp = RREG32(DST_PIPE_CONFIG);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200236 seq_printf(m, "DST_PIPE_CONFIG 0x%08x\n", tmp);
237 return 0;
238}
239
240static int rv515_debugfs_ga_info(struct seq_file *m, void *data)
241{
242 struct drm_info_node *node = (struct drm_info_node *) m->private;
243 struct drm_device *dev = node->minor->dev;
244 struct radeon_device *rdev = dev->dev_private;
245 uint32_t tmp;
246
247 tmp = RREG32(0x2140);
248 seq_printf(m, "VAP_CNTL_STATUS 0x%08x\n", tmp);
Jerome Glissea2d07b72010-03-09 14:45:11 +0000249 radeon_asic_reset(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200250 tmp = RREG32(0x425C);
251 seq_printf(m, "GA_IDLE 0x%08x\n", tmp);
252 return 0;
253}
254
255static struct drm_info_list rv515_pipes_info_list[] = {
256 {"rv515_pipes_info", rv515_debugfs_pipes_info, 0, NULL},
257};
258
259static struct drm_info_list rv515_ga_info_list[] = {
260 {"rv515_ga_info", rv515_debugfs_ga_info, 0, NULL},
261};
262#endif
263
264int rv515_debugfs_pipes_info_init(struct radeon_device *rdev)
265{
266#if defined(CONFIG_DEBUG_FS)
267 return radeon_debugfs_add_files(rdev, rv515_pipes_info_list, 1);
268#else
269 return 0;
270#endif
271}
272
273int rv515_debugfs_ga_info_init(struct radeon_device *rdev)
274{
275#if defined(CONFIG_DEBUG_FS)
276 return radeon_debugfs_add_files(rdev, rv515_ga_info_list, 1);
277#else
278 return 0;
279#endif
280}
Jerome Glisse068a1172009-06-17 13:28:30 +0200281
Jerome Glissed39c3b82009-09-28 18:34:43 +0200282void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save)
283{
Jerome Glissed39c3b82009-09-28 18:34:43 +0200284 save->vga_render_control = RREG32(R_000300_VGA_RENDER_CONTROL);
285 save->vga_hdp_control = RREG32(R_000328_VGA_HDP_CONTROL);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200286
287 /* Stop all video */
Jerome Glissed39c3b82009-09-28 18:34:43 +0200288 WREG32(R_0068E8_D2CRTC_UPDATE_LOCK, 0);
289 WREG32(R_000300_VGA_RENDER_CONTROL, 0);
290 WREG32(R_0060E8_D1CRTC_UPDATE_LOCK, 1);
291 WREG32(R_0068E8_D2CRTC_UPDATE_LOCK, 1);
292 WREG32(R_006080_D1CRTC_CONTROL, 0);
293 WREG32(R_006880_D2CRTC_CONTROL, 0);
294 WREG32(R_0060E8_D1CRTC_UPDATE_LOCK, 0);
295 WREG32(R_0068E8_D2CRTC_UPDATE_LOCK, 0);
Dave Airlieef630622009-11-12 09:37:39 +1000296 WREG32(R_000330_D1VGA_CONTROL, 0);
297 WREG32(R_000338_D2VGA_CONTROL, 0);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200298}
299
300void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save)
301{
302 WREG32(R_006110_D1GRPH_PRIMARY_SURFACE_ADDRESS, rdev->mc.vram_start);
303 WREG32(R_006118_D1GRPH_SECONDARY_SURFACE_ADDRESS, rdev->mc.vram_start);
304 WREG32(R_006910_D2GRPH_PRIMARY_SURFACE_ADDRESS, rdev->mc.vram_start);
305 WREG32(R_006918_D2GRPH_SECONDARY_SURFACE_ADDRESS, rdev->mc.vram_start);
306 WREG32(R_000310_VGA_MEMORY_BASE_ADDRESS, rdev->mc.vram_start);
307 /* Unlock host access */
308 WREG32(R_000328_VGA_HDP_CONTROL, save->vga_hdp_control);
309 mdelay(1);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200310 WREG32(R_000300_VGA_RENDER_CONTROL, save->vga_render_control);
311}
312
313void rv515_mc_program(struct radeon_device *rdev)
314{
315 struct rv515_mc_save save;
316
317 /* Stops all mc clients */
318 rv515_mc_stop(rdev, &save);
319
320 /* Wait for mc idle */
321 if (rv515_mc_wait_for_idle(rdev))
322 dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
323 /* Write VRAM size in case we are limiting it */
324 WREG32(R_0000F8_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
325 /* Program MC, should be a 32bits limited address space */
326 WREG32_MC(R_000001_MC_FB_LOCATION,
327 S_000001_MC_FB_START(rdev->mc.vram_start >> 16) |
328 S_000001_MC_FB_TOP(rdev->mc.vram_end >> 16));
329 WREG32(R_000134_HDP_FB_LOCATION,
330 S_000134_HDP_FB_START(rdev->mc.vram_start >> 16));
331 if (rdev->flags & RADEON_IS_AGP) {
332 WREG32_MC(R_000002_MC_AGP_LOCATION,
333 S_000002_MC_AGP_START(rdev->mc.gtt_start >> 16) |
334 S_000002_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
335 WREG32_MC(R_000003_MC_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
336 WREG32_MC(R_000004_MC_AGP_BASE_2,
337 S_000004_AGP_BASE_ADDR_2(upper_32_bits(rdev->mc.agp_base)));
338 } else {
339 WREG32_MC(R_000002_MC_AGP_LOCATION, 0xFFFFFFFF);
340 WREG32_MC(R_000003_MC_AGP_BASE, 0);
341 WREG32_MC(R_000004_MC_AGP_BASE_2, 0);
342 }
343
344 rv515_mc_resume(rdev, &save);
345}
346
347void rv515_clock_startup(struct radeon_device *rdev)
348{
349 if (radeon_dynclks != -1 && radeon_dynclks)
350 radeon_atom_set_clock_gating(rdev, 1);
351 /* We need to force on some of the block */
352 WREG32_PLL(R_00000F_CP_DYN_CNTL,
353 RREG32_PLL(R_00000F_CP_DYN_CNTL) | S_00000F_CP_FORCEON(1));
354 WREG32_PLL(R_000011_E2_DYN_CNTL,
355 RREG32_PLL(R_000011_E2_DYN_CNTL) | S_000011_E2_FORCEON(1));
356 WREG32_PLL(R_000013_IDCT_DYN_CNTL,
357 RREG32_PLL(R_000013_IDCT_DYN_CNTL) | S_000013_IDCT_FORCEON(1));
358}
359
360static int rv515_startup(struct radeon_device *rdev)
361{
362 int r;
363
364 rv515_mc_program(rdev);
365 /* Resume clock */
366 rv515_clock_startup(rdev);
367 /* Initialize GPU configuration (# pipes, ...) */
368 rv515_gpu_init(rdev);
369 /* Initialize GART (initialize after TTM so we can allocate
370 * memory through TTM but finalize after TTM) */
371 if (rdev->flags & RADEON_IS_PCIE) {
372 r = rv370_pcie_gart_enable(rdev);
373 if (r)
374 return r;
375 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400376
377 /* allocate wb buffer */
378 r = radeon_wb_init(rdev);
379 if (r)
380 return r;
381
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000382 r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
383 if (r) {
384 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
385 return r;
386 }
387
Jerome Glissed39c3b82009-09-28 18:34:43 +0200388 /* Enable IRQ */
Jerome Glisseac447df2009-09-30 22:18:43 +0200389 rs600_irq_set(rdev);
Jerome Glissecafe6602010-01-07 12:39:21 +0100390 rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200391 /* 1M ring buffer */
392 r = r100_cp_init(rdev, 1024 * 1024);
393 if (r) {
Paul Bolleec4f2ac2011-01-28 23:32:04 +0100394 dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200395 return r;
396 }
Jerome Glisseb15ba512011-11-15 11:48:34 -0500397
398 r = radeon_ib_pool_start(rdev);
399 if (r)
400 return r;
401
Alex Deucherf7128122012-02-23 17:53:45 -0500402 r = radeon_ib_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200403 if (r) {
Jerome Glisseb15ba512011-11-15 11:48:34 -0500404 dev_err(rdev->dev, "failed testing IB (%d).\n", r);
405 rdev->accel_working = false;
Jerome Glissed39c3b82009-09-28 18:34:43 +0200406 return r;
407 }
408 return 0;
409}
410
411int rv515_resume(struct radeon_device *rdev)
412{
Jerome Glisse6b7746e2012-02-20 17:57:20 -0500413 int r;
414
Jerome Glissed39c3b82009-09-28 18:34:43 +0200415 /* Make sur GART are not working */
416 if (rdev->flags & RADEON_IS_PCIE)
417 rv370_pcie_gart_disable(rdev);
418 /* Resume clock before doing reset */
419 rv515_clock_startup(rdev);
420 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
Jerome Glissea2d07b72010-03-09 14:45:11 +0000421 if (radeon_asic_reset(rdev)) {
Jerome Glissed39c3b82009-09-28 18:34:43 +0200422 dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
423 RREG32(R_000E40_RBBM_STATUS),
424 RREG32(R_0007C0_CP_STAT));
425 }
426 /* post */
427 atom_asic_init(rdev->mode_info.atom_context);
428 /* Resume clock after posting */
429 rv515_clock_startup(rdev);
Dave Airlie550e2d92009-12-09 14:15:38 +1000430 /* Initialize surface registers */
431 radeon_surface_init(rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -0500432
433 rdev->accel_working = true;
Jerome Glisse6b7746e2012-02-20 17:57:20 -0500434 r = rv515_startup(rdev);
435 if (r) {
436 rdev->accel_working = false;
437 }
438 return r;
Jerome Glissed39c3b82009-09-28 18:34:43 +0200439}
440
441int rv515_suspend(struct radeon_device *rdev)
442{
443 r100_cp_disable(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -0400444 radeon_wb_disable(rdev);
Jerome Glisseac447df2009-09-30 22:18:43 +0200445 rs600_irq_disable(rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200446 if (rdev->flags & RADEON_IS_PCIE)
447 rv370_pcie_gart_disable(rdev);
448 return 0;
449}
450
451void rv515_set_safe_registers(struct radeon_device *rdev)
Jerome Glisse068a1172009-06-17 13:28:30 +0200452{
Dave Airlie50f15302009-08-21 13:21:01 +1000453 rdev->config.r300.reg_safe_bm = rv515_reg_safe_bm;
454 rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(rv515_reg_safe_bm);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200455}
456
457void rv515_fini(struct radeon_device *rdev)
458{
Jerome Glissed39c3b82009-09-28 18:34:43 +0200459 r100_cp_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -0400460 radeon_wb_fini(rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200461 r100_ib_fini(rdev);
462 radeon_gem_fini(rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +0100463 rv370_pcie_gart_fini(rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200464 radeon_agp_fini(rdev);
465 radeon_irq_kms_fini(rdev);
466 radeon_fence_driver_fini(rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +0100467 radeon_bo_fini(rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200468 radeon_atombios_fini(rdev);
469 kfree(rdev->bios);
470 rdev->bios = NULL;
471}
472
473int rv515_init(struct radeon_device *rdev)
474{
475 int r;
476
Jerome Glissed39c3b82009-09-28 18:34:43 +0200477 /* Initialize scratch registers */
478 radeon_scratch_init(rdev);
479 /* Initialize surface registers */
480 radeon_surface_init(rdev);
481 /* TODO: disable VGA need to use VGA request */
Dave Airlie4c712e62010-07-15 12:13:50 +1000482 /* restore some register to sane defaults */
483 r100_restore_sanity(rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200484 /* BIOS*/
485 if (!radeon_get_bios(rdev)) {
486 if (ASIC_IS_AVIVO(rdev))
487 return -EINVAL;
488 }
489 if (rdev->is_atom_bios) {
490 r = radeon_atombios_init(rdev);
491 if (r)
492 return r;
493 } else {
494 dev_err(rdev->dev, "Expecting atombios for RV515 GPU\n");
495 return -EINVAL;
496 }
497 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
Jerome Glissea2d07b72010-03-09 14:45:11 +0000498 if (radeon_asic_reset(rdev)) {
Jerome Glissed39c3b82009-09-28 18:34:43 +0200499 dev_warn(rdev->dev,
500 "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
501 RREG32(R_000E40_RBBM_STATUS),
502 RREG32(R_0007C0_CP_STAT));
503 }
504 /* check if cards are posted or not */
Dave Airlie72542d72009-12-01 14:06:31 +1000505 if (radeon_boot_test_post_card(rdev) == false)
506 return -EINVAL;
Jerome Glissed39c3b82009-09-28 18:34:43 +0200507 /* Initialize clocks */
508 radeon_get_clock_info(rdev->ddev);
Jerome Glissed594e462010-02-17 21:54:29 +0000509 /* initialize AGP */
510 if (rdev->flags & RADEON_IS_AGP) {
511 r = radeon_agp_init(rdev);
512 if (r) {
513 radeon_agp_disable(rdev);
514 }
515 }
516 /* initialize memory controller */
517 rv515_mc_init(rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200518 rv515_debugfs(rdev);
519 /* Fence driver */
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000520 r = radeon_fence_driver_init(rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200521 if (r)
522 return r;
523 r = radeon_irq_kms_init(rdev);
524 if (r)
525 return r;
526 /* Memory manager */
Jerome Glisse4c788672009-11-20 14:29:23 +0100527 r = radeon_bo_init(rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200528 if (r)
529 return r;
530 r = rv370_pcie_gart_init(rdev);
531 if (r)
532 return r;
533 rv515_set_safe_registers(rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -0500534
535 r = radeon_ib_pool_init(rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200536 rdev->accel_working = true;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500537 if (r) {
538 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
539 rdev->accel_working = false;
540 }
541
Jerome Glissed39c3b82009-09-28 18:34:43 +0200542 r = rv515_startup(rdev);
543 if (r) {
544 /* Somethings want wront with the accel init stop accel */
545 dev_err(rdev->dev, "Disabling GPU acceleration\n");
Jerome Glissed39c3b82009-09-28 18:34:43 +0200546 r100_cp_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -0400547 radeon_wb_fini(rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200548 r100_ib_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +0100549 radeon_irq_kms_fini(rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200550 rv370_pcie_gart_fini(rdev);
551 radeon_agp_fini(rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200552 rdev->accel_working = false;
553 }
Jerome Glisse068a1172009-06-17 13:28:30 +0200554 return 0;
555}
Jerome Glissec93bb852009-07-13 21:04:08 +0200556
Dave Airlie4ce001a2009-08-13 16:32:14 +1000557void atom_rv515_force_tv_scaler(struct radeon_device *rdev, struct radeon_crtc *crtc)
Jerome Glissec93bb852009-07-13 21:04:08 +0200558{
Dave Airlie4ce001a2009-08-13 16:32:14 +1000559 int index_reg = 0x6578 + crtc->crtc_offset;
560 int data_reg = 0x657c + crtc->crtc_offset;
Jerome Glissec93bb852009-07-13 21:04:08 +0200561
Dave Airlie4ce001a2009-08-13 16:32:14 +1000562 WREG32(0x659C + crtc->crtc_offset, 0x0);
563 WREG32(0x6594 + crtc->crtc_offset, 0x705);
564 WREG32(0x65A4 + crtc->crtc_offset, 0x10001);
565 WREG32(0x65D8 + crtc->crtc_offset, 0x0);
566 WREG32(0x65B0 + crtc->crtc_offset, 0x0);
567 WREG32(0x65C0 + crtc->crtc_offset, 0x0);
568 WREG32(0x65D4 + crtc->crtc_offset, 0x0);
569 WREG32(index_reg, 0x0);
570 WREG32(data_reg, 0x841880A8);
571 WREG32(index_reg, 0x1);
572 WREG32(data_reg, 0x84208680);
573 WREG32(index_reg, 0x2);
574 WREG32(data_reg, 0xBFF880B0);
575 WREG32(index_reg, 0x100);
576 WREG32(data_reg, 0x83D88088);
577 WREG32(index_reg, 0x101);
578 WREG32(data_reg, 0x84608680);
579 WREG32(index_reg, 0x102);
580 WREG32(data_reg, 0xBFF080D0);
581 WREG32(index_reg, 0x200);
582 WREG32(data_reg, 0x83988068);
583 WREG32(index_reg, 0x201);
584 WREG32(data_reg, 0x84A08680);
585 WREG32(index_reg, 0x202);
586 WREG32(data_reg, 0xBFF080F8);
587 WREG32(index_reg, 0x300);
588 WREG32(data_reg, 0x83588058);
589 WREG32(index_reg, 0x301);
590 WREG32(data_reg, 0x84E08660);
591 WREG32(index_reg, 0x302);
592 WREG32(data_reg, 0xBFF88120);
593 WREG32(index_reg, 0x400);
594 WREG32(data_reg, 0x83188040);
595 WREG32(index_reg, 0x401);
596 WREG32(data_reg, 0x85008660);
597 WREG32(index_reg, 0x402);
598 WREG32(data_reg, 0xBFF88150);
599 WREG32(index_reg, 0x500);
600 WREG32(data_reg, 0x82D88030);
601 WREG32(index_reg, 0x501);
602 WREG32(data_reg, 0x85408640);
603 WREG32(index_reg, 0x502);
604 WREG32(data_reg, 0xBFF88180);
605 WREG32(index_reg, 0x600);
606 WREG32(data_reg, 0x82A08018);
607 WREG32(index_reg, 0x601);
608 WREG32(data_reg, 0x85808620);
609 WREG32(index_reg, 0x602);
610 WREG32(data_reg, 0xBFF081B8);
611 WREG32(index_reg, 0x700);
612 WREG32(data_reg, 0x82608010);
613 WREG32(index_reg, 0x701);
614 WREG32(data_reg, 0x85A08600);
615 WREG32(index_reg, 0x702);
616 WREG32(data_reg, 0x800081F0);
617 WREG32(index_reg, 0x800);
618 WREG32(data_reg, 0x8228BFF8);
619 WREG32(index_reg, 0x801);
620 WREG32(data_reg, 0x85E085E0);
621 WREG32(index_reg, 0x802);
622 WREG32(data_reg, 0xBFF88228);
623 WREG32(index_reg, 0x10000);
624 WREG32(data_reg, 0x82A8BF00);
625 WREG32(index_reg, 0x10001);
626 WREG32(data_reg, 0x82A08CC0);
627 WREG32(index_reg, 0x10002);
628 WREG32(data_reg, 0x8008BEF8);
629 WREG32(index_reg, 0x10100);
630 WREG32(data_reg, 0x81F0BF28);
631 WREG32(index_reg, 0x10101);
632 WREG32(data_reg, 0x83608CA0);
633 WREG32(index_reg, 0x10102);
634 WREG32(data_reg, 0x8018BED0);
635 WREG32(index_reg, 0x10200);
636 WREG32(data_reg, 0x8148BF38);
637 WREG32(index_reg, 0x10201);
638 WREG32(data_reg, 0x84408C80);
639 WREG32(index_reg, 0x10202);
640 WREG32(data_reg, 0x8008BEB8);
641 WREG32(index_reg, 0x10300);
642 WREG32(data_reg, 0x80B0BF78);
643 WREG32(index_reg, 0x10301);
644 WREG32(data_reg, 0x85008C20);
645 WREG32(index_reg, 0x10302);
646 WREG32(data_reg, 0x8020BEA0);
647 WREG32(index_reg, 0x10400);
648 WREG32(data_reg, 0x8028BF90);
649 WREG32(index_reg, 0x10401);
650 WREG32(data_reg, 0x85E08BC0);
651 WREG32(index_reg, 0x10402);
652 WREG32(data_reg, 0x8018BE90);
653 WREG32(index_reg, 0x10500);
654 WREG32(data_reg, 0xBFB8BFB0);
655 WREG32(index_reg, 0x10501);
656 WREG32(data_reg, 0x86C08B40);
657 WREG32(index_reg, 0x10502);
658 WREG32(data_reg, 0x8010BE90);
659 WREG32(index_reg, 0x10600);
660 WREG32(data_reg, 0xBF58BFC8);
661 WREG32(index_reg, 0x10601);
662 WREG32(data_reg, 0x87A08AA0);
663 WREG32(index_reg, 0x10602);
664 WREG32(data_reg, 0x8010BE98);
665 WREG32(index_reg, 0x10700);
666 WREG32(data_reg, 0xBF10BFF0);
667 WREG32(index_reg, 0x10701);
668 WREG32(data_reg, 0x886089E0);
669 WREG32(index_reg, 0x10702);
670 WREG32(data_reg, 0x8018BEB0);
671 WREG32(index_reg, 0x10800);
672 WREG32(data_reg, 0xBED8BFE8);
673 WREG32(index_reg, 0x10801);
674 WREG32(data_reg, 0x89408940);
675 WREG32(index_reg, 0x10802);
676 WREG32(data_reg, 0xBFE8BED8);
677 WREG32(index_reg, 0x20000);
678 WREG32(data_reg, 0x80008000);
679 WREG32(index_reg, 0x20001);
680 WREG32(data_reg, 0x90008000);
681 WREG32(index_reg, 0x20002);
682 WREG32(data_reg, 0x80008000);
683 WREG32(index_reg, 0x20003);
684 WREG32(data_reg, 0x80008000);
685 WREG32(index_reg, 0x20100);
686 WREG32(data_reg, 0x80108000);
687 WREG32(index_reg, 0x20101);
688 WREG32(data_reg, 0x8FE0BF70);
689 WREG32(index_reg, 0x20102);
690 WREG32(data_reg, 0xBFE880C0);
691 WREG32(index_reg, 0x20103);
692 WREG32(data_reg, 0x80008000);
693 WREG32(index_reg, 0x20200);
694 WREG32(data_reg, 0x8018BFF8);
695 WREG32(index_reg, 0x20201);
696 WREG32(data_reg, 0x8F80BF08);
697 WREG32(index_reg, 0x20202);
698 WREG32(data_reg, 0xBFD081A0);
699 WREG32(index_reg, 0x20203);
700 WREG32(data_reg, 0xBFF88000);
701 WREG32(index_reg, 0x20300);
702 WREG32(data_reg, 0x80188000);
703 WREG32(index_reg, 0x20301);
704 WREG32(data_reg, 0x8EE0BEC0);
705 WREG32(index_reg, 0x20302);
706 WREG32(data_reg, 0xBFB082A0);
707 WREG32(index_reg, 0x20303);
708 WREG32(data_reg, 0x80008000);
709 WREG32(index_reg, 0x20400);
710 WREG32(data_reg, 0x80188000);
711 WREG32(index_reg, 0x20401);
712 WREG32(data_reg, 0x8E00BEA0);
713 WREG32(index_reg, 0x20402);
714 WREG32(data_reg, 0xBF8883C0);
715 WREG32(index_reg, 0x20403);
716 WREG32(data_reg, 0x80008000);
717 WREG32(index_reg, 0x20500);
718 WREG32(data_reg, 0x80188000);
719 WREG32(index_reg, 0x20501);
720 WREG32(data_reg, 0x8D00BE90);
721 WREG32(index_reg, 0x20502);
722 WREG32(data_reg, 0xBF588500);
723 WREG32(index_reg, 0x20503);
724 WREG32(data_reg, 0x80008008);
725 WREG32(index_reg, 0x20600);
726 WREG32(data_reg, 0x80188000);
727 WREG32(index_reg, 0x20601);
728 WREG32(data_reg, 0x8BC0BE98);
729 WREG32(index_reg, 0x20602);
730 WREG32(data_reg, 0xBF308660);
731 WREG32(index_reg, 0x20603);
732 WREG32(data_reg, 0x80008008);
733 WREG32(index_reg, 0x20700);
734 WREG32(data_reg, 0x80108000);
735 WREG32(index_reg, 0x20701);
736 WREG32(data_reg, 0x8A80BEB0);
737 WREG32(index_reg, 0x20702);
738 WREG32(data_reg, 0xBF0087C0);
739 WREG32(index_reg, 0x20703);
740 WREG32(data_reg, 0x80008008);
741 WREG32(index_reg, 0x20800);
742 WREG32(data_reg, 0x80108000);
743 WREG32(index_reg, 0x20801);
744 WREG32(data_reg, 0x8920BED0);
745 WREG32(index_reg, 0x20802);
746 WREG32(data_reg, 0xBED08920);
747 WREG32(index_reg, 0x20803);
748 WREG32(data_reg, 0x80008010);
749 WREG32(index_reg, 0x30000);
750 WREG32(data_reg, 0x90008000);
751 WREG32(index_reg, 0x30001);
752 WREG32(data_reg, 0x80008000);
753 WREG32(index_reg, 0x30100);
754 WREG32(data_reg, 0x8FE0BF90);
755 WREG32(index_reg, 0x30101);
756 WREG32(data_reg, 0xBFF880A0);
757 WREG32(index_reg, 0x30200);
758 WREG32(data_reg, 0x8F60BF40);
759 WREG32(index_reg, 0x30201);
760 WREG32(data_reg, 0xBFE88180);
761 WREG32(index_reg, 0x30300);
762 WREG32(data_reg, 0x8EC0BF00);
763 WREG32(index_reg, 0x30301);
764 WREG32(data_reg, 0xBFC88280);
765 WREG32(index_reg, 0x30400);
766 WREG32(data_reg, 0x8DE0BEE0);
767 WREG32(index_reg, 0x30401);
768 WREG32(data_reg, 0xBFA083A0);
769 WREG32(index_reg, 0x30500);
770 WREG32(data_reg, 0x8CE0BED0);
771 WREG32(index_reg, 0x30501);
772 WREG32(data_reg, 0xBF7884E0);
773 WREG32(index_reg, 0x30600);
774 WREG32(data_reg, 0x8BA0BED8);
775 WREG32(index_reg, 0x30601);
776 WREG32(data_reg, 0xBF508640);
777 WREG32(index_reg, 0x30700);
778 WREG32(data_reg, 0x8A60BEE8);
779 WREG32(index_reg, 0x30701);
780 WREG32(data_reg, 0xBF2087A0);
781 WREG32(index_reg, 0x30800);
782 WREG32(data_reg, 0x8900BF00);
783 WREG32(index_reg, 0x30801);
784 WREG32(data_reg, 0xBF008900);
Jerome Glissec93bb852009-07-13 21:04:08 +0200785}
786
787struct rv515_watermark {
788 u32 lb_request_fifo_depth;
789 fixed20_12 num_line_pair;
790 fixed20_12 estimated_width;
791 fixed20_12 worst_case_latency;
792 fixed20_12 consumption_rate;
793 fixed20_12 active_time;
794 fixed20_12 dbpp;
795 fixed20_12 priority_mark_max;
796 fixed20_12 priority_mark;
797 fixed20_12 sclk;
798};
799
800void rv515_crtc_bandwidth_compute(struct radeon_device *rdev,
801 struct radeon_crtc *crtc,
802 struct rv515_watermark *wm)
803{
804 struct drm_display_mode *mode = &crtc->base.mode;
805 fixed20_12 a, b, c;
806 fixed20_12 pclk, request_fifo_depth, tolerable_latency, estimated_width;
807 fixed20_12 consumption_time, line_time, chunk_time, read_delay_latency;
808
809 if (!crtc->base.enabled) {
810 /* FIXME: wouldn't it better to set priority mark to maximum */
811 wm->lb_request_fifo_depth = 4;
812 return;
813 }
814
Ben Skeggs68adac52010-04-28 11:46:42 +1000815 if (crtc->vsc.full > dfixed_const(2))
816 wm->num_line_pair.full = dfixed_const(2);
Jerome Glissec93bb852009-07-13 21:04:08 +0200817 else
Ben Skeggs68adac52010-04-28 11:46:42 +1000818 wm->num_line_pair.full = dfixed_const(1);
Jerome Glissec93bb852009-07-13 21:04:08 +0200819
Ben Skeggs68adac52010-04-28 11:46:42 +1000820 b.full = dfixed_const(mode->crtc_hdisplay);
821 c.full = dfixed_const(256);
822 a.full = dfixed_div(b, c);
823 request_fifo_depth.full = dfixed_mul(a, wm->num_line_pair);
824 request_fifo_depth.full = dfixed_ceil(request_fifo_depth);
825 if (a.full < dfixed_const(4)) {
Jerome Glissec93bb852009-07-13 21:04:08 +0200826 wm->lb_request_fifo_depth = 4;
827 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +1000828 wm->lb_request_fifo_depth = dfixed_trunc(request_fifo_depth);
Jerome Glissec93bb852009-07-13 21:04:08 +0200829 }
830
831 /* Determine consumption rate
832 * pclk = pixel clock period(ns) = 1000 / (mode.clock / 1000)
833 * vtaps = number of vertical taps,
834 * vsc = vertical scaling ratio, defined as source/destination
835 * hsc = horizontal scaling ration, defined as source/destination
836 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000837 a.full = dfixed_const(mode->clock);
838 b.full = dfixed_const(1000);
839 a.full = dfixed_div(a, b);
840 pclk.full = dfixed_div(b, a);
Jerome Glissec93bb852009-07-13 21:04:08 +0200841 if (crtc->rmx_type != RMX_OFF) {
Ben Skeggs68adac52010-04-28 11:46:42 +1000842 b.full = dfixed_const(2);
Jerome Glissec93bb852009-07-13 21:04:08 +0200843 if (crtc->vsc.full > b.full)
844 b.full = crtc->vsc.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000845 b.full = dfixed_mul(b, crtc->hsc);
846 c.full = dfixed_const(2);
847 b.full = dfixed_div(b, c);
848 consumption_time.full = dfixed_div(pclk, b);
Jerome Glissec93bb852009-07-13 21:04:08 +0200849 } else {
850 consumption_time.full = pclk.full;
851 }
Ben Skeggs68adac52010-04-28 11:46:42 +1000852 a.full = dfixed_const(1);
853 wm->consumption_rate.full = dfixed_div(a, consumption_time);
Jerome Glissec93bb852009-07-13 21:04:08 +0200854
855
856 /* Determine line time
857 * LineTime = total time for one line of displayhtotal
858 * LineTime = total number of horizontal pixels
859 * pclk = pixel clock period(ns)
860 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000861 a.full = dfixed_const(crtc->base.mode.crtc_htotal);
862 line_time.full = dfixed_mul(a, pclk);
Jerome Glissec93bb852009-07-13 21:04:08 +0200863
864 /* Determine active time
865 * ActiveTime = time of active region of display within one line,
866 * hactive = total number of horizontal active pixels
867 * htotal = total number of horizontal pixels
868 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000869 a.full = dfixed_const(crtc->base.mode.crtc_htotal);
870 b.full = dfixed_const(crtc->base.mode.crtc_hdisplay);
871 wm->active_time.full = dfixed_mul(line_time, b);
872 wm->active_time.full = dfixed_div(wm->active_time, a);
Jerome Glissec93bb852009-07-13 21:04:08 +0200873
874 /* Determine chunk time
875 * ChunkTime = the time it takes the DCP to send one chunk of data
876 * to the LB which consists of pipeline delay and inter chunk gap
877 * sclk = system clock(Mhz)
878 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000879 a.full = dfixed_const(600 * 1000);
880 chunk_time.full = dfixed_div(a, rdev->pm.sclk);
881 read_delay_latency.full = dfixed_const(1000);
Jerome Glissec93bb852009-07-13 21:04:08 +0200882
883 /* Determine the worst case latency
884 * NumLinePair = Number of line pairs to request(1=2 lines, 2=4 lines)
885 * WorstCaseLatency = worst case time from urgent to when the MC starts
886 * to return data
887 * READ_DELAY_IDLE_MAX = constant of 1us
888 * ChunkTime = time it takes the DCP to send one chunk of data to the LB
889 * which consists of pipeline delay and inter chunk gap
890 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000891 if (dfixed_trunc(wm->num_line_pair) > 1) {
892 a.full = dfixed_const(3);
893 wm->worst_case_latency.full = dfixed_mul(a, chunk_time);
Jerome Glissec93bb852009-07-13 21:04:08 +0200894 wm->worst_case_latency.full += read_delay_latency.full;
895 } else {
896 wm->worst_case_latency.full = chunk_time.full + read_delay_latency.full;
897 }
898
899 /* Determine the tolerable latency
900 * TolerableLatency = Any given request has only 1 line time
901 * for the data to be returned
902 * LBRequestFifoDepth = Number of chunk requests the LB can
903 * put into the request FIFO for a display
904 * LineTime = total time for one line of display
905 * ChunkTime = the time it takes the DCP to send one chunk
906 * of data to the LB which consists of
907 * pipeline delay and inter chunk gap
908 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000909 if ((2+wm->lb_request_fifo_depth) >= dfixed_trunc(request_fifo_depth)) {
Jerome Glissec93bb852009-07-13 21:04:08 +0200910 tolerable_latency.full = line_time.full;
911 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +1000912 tolerable_latency.full = dfixed_const(wm->lb_request_fifo_depth - 2);
Jerome Glissec93bb852009-07-13 21:04:08 +0200913 tolerable_latency.full = request_fifo_depth.full - tolerable_latency.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000914 tolerable_latency.full = dfixed_mul(tolerable_latency, chunk_time);
Jerome Glissec93bb852009-07-13 21:04:08 +0200915 tolerable_latency.full = line_time.full - tolerable_latency.full;
916 }
917 /* We assume worst case 32bits (4 bytes) */
Ben Skeggs68adac52010-04-28 11:46:42 +1000918 wm->dbpp.full = dfixed_const(2 * 16);
Jerome Glissec93bb852009-07-13 21:04:08 +0200919
920 /* Determine the maximum priority mark
921 * width = viewport width in pixels
922 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000923 a.full = dfixed_const(16);
924 wm->priority_mark_max.full = dfixed_const(crtc->base.mode.crtc_hdisplay);
925 wm->priority_mark_max.full = dfixed_div(wm->priority_mark_max, a);
926 wm->priority_mark_max.full = dfixed_ceil(wm->priority_mark_max);
Jerome Glissec93bb852009-07-13 21:04:08 +0200927
928 /* Determine estimated width */
929 estimated_width.full = tolerable_latency.full - wm->worst_case_latency.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000930 estimated_width.full = dfixed_div(estimated_width, consumption_time);
931 if (dfixed_trunc(estimated_width) > crtc->base.mode.crtc_hdisplay) {
Alex Deucher69b3b5e2009-12-09 14:40:06 -0500932 wm->priority_mark.full = wm->priority_mark_max.full;
Jerome Glissec93bb852009-07-13 21:04:08 +0200933 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +1000934 a.full = dfixed_const(16);
935 wm->priority_mark.full = dfixed_div(estimated_width, a);
936 wm->priority_mark.full = dfixed_ceil(wm->priority_mark);
Jerome Glissec93bb852009-07-13 21:04:08 +0200937 wm->priority_mark.full = wm->priority_mark_max.full - wm->priority_mark.full;
938 }
939}
940
941void rv515_bandwidth_avivo_update(struct radeon_device *rdev)
942{
943 struct drm_display_mode *mode0 = NULL;
944 struct drm_display_mode *mode1 = NULL;
945 struct rv515_watermark wm0;
946 struct rv515_watermark wm1;
Alex Deuchere06b14e2010-08-02 12:13:46 -0400947 u32 tmp;
948 u32 d1mode_priority_a_cnt = MODE_PRIORITY_OFF;
949 u32 d2mode_priority_a_cnt = MODE_PRIORITY_OFF;
Jerome Glissec93bb852009-07-13 21:04:08 +0200950 fixed20_12 priority_mark02, priority_mark12, fill_rate;
951 fixed20_12 a, b;
952
953 if (rdev->mode_info.crtcs[0]->base.enabled)
954 mode0 = &rdev->mode_info.crtcs[0]->base.mode;
955 if (rdev->mode_info.crtcs[1]->base.enabled)
956 mode1 = &rdev->mode_info.crtcs[1]->base.mode;
957 rs690_line_buffer_adjust(rdev, mode0, mode1);
958
959 rv515_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[0], &wm0);
960 rv515_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[1], &wm1);
961
962 tmp = wm0.lb_request_fifo_depth;
963 tmp |= wm1.lb_request_fifo_depth << 16;
964 WREG32(LB_MAX_REQ_OUTSTANDING, tmp);
965
966 if (mode0 && mode1) {
Ben Skeggs68adac52010-04-28 11:46:42 +1000967 if (dfixed_trunc(wm0.dbpp) > 64)
968 a.full = dfixed_div(wm0.dbpp, wm0.num_line_pair);
Jerome Glissec93bb852009-07-13 21:04:08 +0200969 else
970 a.full = wm0.num_line_pair.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000971 if (dfixed_trunc(wm1.dbpp) > 64)
972 b.full = dfixed_div(wm1.dbpp, wm1.num_line_pair);
Jerome Glissec93bb852009-07-13 21:04:08 +0200973 else
974 b.full = wm1.num_line_pair.full;
975 a.full += b.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000976 fill_rate.full = dfixed_div(wm0.sclk, a);
Jerome Glissec93bb852009-07-13 21:04:08 +0200977 if (wm0.consumption_rate.full > fill_rate.full) {
978 b.full = wm0.consumption_rate.full - fill_rate.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000979 b.full = dfixed_mul(b, wm0.active_time);
980 a.full = dfixed_const(16);
981 b.full = dfixed_div(b, a);
982 a.full = dfixed_mul(wm0.worst_case_latency,
Jerome Glissec93bb852009-07-13 21:04:08 +0200983 wm0.consumption_rate);
984 priority_mark02.full = a.full + b.full;
985 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +1000986 a.full = dfixed_mul(wm0.worst_case_latency,
Jerome Glissec93bb852009-07-13 21:04:08 +0200987 wm0.consumption_rate);
Ben Skeggs68adac52010-04-28 11:46:42 +1000988 b.full = dfixed_const(16 * 1000);
989 priority_mark02.full = dfixed_div(a, b);
Jerome Glissec93bb852009-07-13 21:04:08 +0200990 }
991 if (wm1.consumption_rate.full > fill_rate.full) {
992 b.full = wm1.consumption_rate.full - fill_rate.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000993 b.full = dfixed_mul(b, wm1.active_time);
994 a.full = dfixed_const(16);
995 b.full = dfixed_div(b, a);
996 a.full = dfixed_mul(wm1.worst_case_latency,
Jerome Glissec93bb852009-07-13 21:04:08 +0200997 wm1.consumption_rate);
998 priority_mark12.full = a.full + b.full;
999 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +10001000 a.full = dfixed_mul(wm1.worst_case_latency,
Jerome Glissec93bb852009-07-13 21:04:08 +02001001 wm1.consumption_rate);
Ben Skeggs68adac52010-04-28 11:46:42 +10001002 b.full = dfixed_const(16 * 1000);
1003 priority_mark12.full = dfixed_div(a, b);
Jerome Glissec93bb852009-07-13 21:04:08 +02001004 }
1005 if (wm0.priority_mark.full > priority_mark02.full)
1006 priority_mark02.full = wm0.priority_mark.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10001007 if (dfixed_trunc(priority_mark02) < 0)
Jerome Glissec93bb852009-07-13 21:04:08 +02001008 priority_mark02.full = 0;
1009 if (wm0.priority_mark_max.full > priority_mark02.full)
1010 priority_mark02.full = wm0.priority_mark_max.full;
1011 if (wm1.priority_mark.full > priority_mark12.full)
1012 priority_mark12.full = wm1.priority_mark.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10001013 if (dfixed_trunc(priority_mark12) < 0)
Jerome Glissec93bb852009-07-13 21:04:08 +02001014 priority_mark12.full = 0;
1015 if (wm1.priority_mark_max.full > priority_mark12.full)
1016 priority_mark12.full = wm1.priority_mark_max.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10001017 d1mode_priority_a_cnt = dfixed_trunc(priority_mark02);
1018 d2mode_priority_a_cnt = dfixed_trunc(priority_mark12);
Alex Deucherf46c0122010-03-31 00:33:27 -04001019 if (rdev->disp_priority == 2) {
1020 d1mode_priority_a_cnt |= MODE_PRIORITY_ALWAYS_ON;
1021 d2mode_priority_a_cnt |= MODE_PRIORITY_ALWAYS_ON;
1022 }
Jerome Glissec93bb852009-07-13 21:04:08 +02001023 } else if (mode0) {
Ben Skeggs68adac52010-04-28 11:46:42 +10001024 if (dfixed_trunc(wm0.dbpp) > 64)
1025 a.full = dfixed_div(wm0.dbpp, wm0.num_line_pair);
Jerome Glissec93bb852009-07-13 21:04:08 +02001026 else
1027 a.full = wm0.num_line_pair.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10001028 fill_rate.full = dfixed_div(wm0.sclk, a);
Jerome Glissec93bb852009-07-13 21:04:08 +02001029 if (wm0.consumption_rate.full > fill_rate.full) {
1030 b.full = wm0.consumption_rate.full - fill_rate.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10001031 b.full = dfixed_mul(b, wm0.active_time);
1032 a.full = dfixed_const(16);
1033 b.full = dfixed_div(b, a);
1034 a.full = dfixed_mul(wm0.worst_case_latency,
Jerome Glissec93bb852009-07-13 21:04:08 +02001035 wm0.consumption_rate);
1036 priority_mark02.full = a.full + b.full;
1037 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +10001038 a.full = dfixed_mul(wm0.worst_case_latency,
Jerome Glissec93bb852009-07-13 21:04:08 +02001039 wm0.consumption_rate);
Ben Skeggs68adac52010-04-28 11:46:42 +10001040 b.full = dfixed_const(16);
1041 priority_mark02.full = dfixed_div(a, b);
Jerome Glissec93bb852009-07-13 21:04:08 +02001042 }
1043 if (wm0.priority_mark.full > priority_mark02.full)
1044 priority_mark02.full = wm0.priority_mark.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10001045 if (dfixed_trunc(priority_mark02) < 0)
Jerome Glissec93bb852009-07-13 21:04:08 +02001046 priority_mark02.full = 0;
1047 if (wm0.priority_mark_max.full > priority_mark02.full)
1048 priority_mark02.full = wm0.priority_mark_max.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10001049 d1mode_priority_a_cnt = dfixed_trunc(priority_mark02);
Alex Deucherf46c0122010-03-31 00:33:27 -04001050 if (rdev->disp_priority == 2)
1051 d1mode_priority_a_cnt |= MODE_PRIORITY_ALWAYS_ON;
Alex Deuchere06b14e2010-08-02 12:13:46 -04001052 } else if (mode1) {
Ben Skeggs68adac52010-04-28 11:46:42 +10001053 if (dfixed_trunc(wm1.dbpp) > 64)
1054 a.full = dfixed_div(wm1.dbpp, wm1.num_line_pair);
Jerome Glissec93bb852009-07-13 21:04:08 +02001055 else
1056 a.full = wm1.num_line_pair.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10001057 fill_rate.full = dfixed_div(wm1.sclk, a);
Jerome Glissec93bb852009-07-13 21:04:08 +02001058 if (wm1.consumption_rate.full > fill_rate.full) {
1059 b.full = wm1.consumption_rate.full - fill_rate.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10001060 b.full = dfixed_mul(b, wm1.active_time);
1061 a.full = dfixed_const(16);
1062 b.full = dfixed_div(b, a);
1063 a.full = dfixed_mul(wm1.worst_case_latency,
Jerome Glissec93bb852009-07-13 21:04:08 +02001064 wm1.consumption_rate);
1065 priority_mark12.full = a.full + b.full;
1066 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +10001067 a.full = dfixed_mul(wm1.worst_case_latency,
Jerome Glissec93bb852009-07-13 21:04:08 +02001068 wm1.consumption_rate);
Ben Skeggs68adac52010-04-28 11:46:42 +10001069 b.full = dfixed_const(16 * 1000);
1070 priority_mark12.full = dfixed_div(a, b);
Jerome Glissec93bb852009-07-13 21:04:08 +02001071 }
1072 if (wm1.priority_mark.full > priority_mark12.full)
1073 priority_mark12.full = wm1.priority_mark.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10001074 if (dfixed_trunc(priority_mark12) < 0)
Jerome Glissec93bb852009-07-13 21:04:08 +02001075 priority_mark12.full = 0;
1076 if (wm1.priority_mark_max.full > priority_mark12.full)
1077 priority_mark12.full = wm1.priority_mark_max.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10001078 d2mode_priority_a_cnt = dfixed_trunc(priority_mark12);
Alex Deucherf46c0122010-03-31 00:33:27 -04001079 if (rdev->disp_priority == 2)
1080 d2mode_priority_a_cnt |= MODE_PRIORITY_ALWAYS_ON;
Jerome Glissec93bb852009-07-13 21:04:08 +02001081 }
Alex Deuchere06b14e2010-08-02 12:13:46 -04001082
1083 WREG32(D1MODE_PRIORITY_A_CNT, d1mode_priority_a_cnt);
1084 WREG32(D1MODE_PRIORITY_B_CNT, d1mode_priority_a_cnt);
1085 WREG32(D2MODE_PRIORITY_A_CNT, d2mode_priority_a_cnt);
1086 WREG32(D2MODE_PRIORITY_B_CNT, d2mode_priority_a_cnt);
Jerome Glissec93bb852009-07-13 21:04:08 +02001087}
1088
1089void rv515_bandwidth_update(struct radeon_device *rdev)
1090{
1091 uint32_t tmp;
1092 struct drm_display_mode *mode0 = NULL;
1093 struct drm_display_mode *mode1 = NULL;
1094
Alex Deucherf46c0122010-03-31 00:33:27 -04001095 radeon_update_display_priority(rdev);
1096
Jerome Glissec93bb852009-07-13 21:04:08 +02001097 if (rdev->mode_info.crtcs[0]->base.enabled)
1098 mode0 = &rdev->mode_info.crtcs[0]->base.mode;
1099 if (rdev->mode_info.crtcs[1]->base.enabled)
1100 mode1 = &rdev->mode_info.crtcs[1]->base.mode;
1101 /*
1102 * Set display0/1 priority up in the memory controller for
1103 * modes if the user specifies HIGH for displaypriority
1104 * option.
1105 */
Alex Deucherf46c0122010-03-31 00:33:27 -04001106 if ((rdev->disp_priority == 2) &&
1107 (rdev->family == CHIP_RV515)) {
Jerome Glissec93bb852009-07-13 21:04:08 +02001108 tmp = RREG32_MC(MC_MISC_LAT_TIMER);
1109 tmp &= ~MC_DISP1R_INIT_LAT_MASK;
1110 tmp &= ~MC_DISP0R_INIT_LAT_MASK;
1111 if (mode1)
1112 tmp |= (1 << MC_DISP1R_INIT_LAT_SHIFT);
1113 if (mode0)
1114 tmp |= (1 << MC_DISP0R_INIT_LAT_SHIFT);
1115 WREG32_MC(MC_MISC_LAT_TIMER, tmp);
1116 }
1117 rv515_bandwidth_avivo_update(rdev);
1118}