blob: 14fd2caa1f9ff1bff140d7a4d45a3fafc95fe599 [file] [log] [blame]
Michael Buesche4d6b792007-09-18 15:39:42 -04001/*
2
3 Broadcom B43 wireless driver
4
5 Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>
Stefano Brivio1f21ad22007-11-06 22:49:20 +01006 Copyright (c) 2005 Stefano Brivio <stefano.brivio@polimi.it>
Michael Büscheb032b92011-07-04 20:50:05 +02007 Copyright (c) 2005-2009 Michael Buesch <m@bues.ch>
Michael Buesche4d6b792007-09-18 15:39:42 -04008 Copyright (c) 2005 Danny van Dyk <kugelfang@gentoo.org>
9 Copyright (c) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
Rafał Miłecki108f4f32011-09-03 21:01:02 +020010 Copyright (c) 2010-2011 Rafał Miłecki <zajec5@gmail.com>
Michael Buesche4d6b792007-09-18 15:39:42 -040011
Albert Herranz3dbba8e2009-09-10 19:34:49 +020012 SDIO support
13 Copyright (c) 2009 Albert Herranz <albert_herranz@yahoo.es>
14
Michael Buesche4d6b792007-09-18 15:39:42 -040015 Some parts of the code in this file are derived from the ipw2200
16 driver Copyright(c) 2003 - 2004 Intel Corporation.
17
18 This program is free software; you can redistribute it and/or modify
19 it under the terms of the GNU General Public License as published by
20 the Free Software Foundation; either version 2 of the License, or
21 (at your option) any later version.
22
23 This program is distributed in the hope that it will be useful,
24 but WITHOUT ANY WARRANTY; without even the implied warranty of
25 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
26 GNU General Public License for more details.
27
28 You should have received a copy of the GNU General Public License
29 along with this program; see the file COPYING. If not, write to
30 the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
31 Boston, MA 02110-1301, USA.
32
33*/
34
35#include <linux/delay.h>
36#include <linux/init.h>
Paul Gortmakerac5c24e92011-08-30 14:18:44 -040037#include <linux/module.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040038#include <linux/if_arp.h>
39#include <linux/etherdevice.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040040#include <linux/firmware.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040041#include <linux/workqueue.h>
42#include <linux/skbuff.h>
Andrew Morton96cf49a2008-02-04 22:27:19 -080043#include <linux/io.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040044#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/slab.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040046#include <asm/unaligned.h>
47
48#include "b43.h"
49#include "main.h"
50#include "debugfs.h"
Michael Bueschef1a6282008-08-27 18:53:02 +020051#include "phy_common.h"
52#include "phy_g.h"
Michael Buesch3d0da752008-08-30 02:27:19 +020053#include "phy_n.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040054#include "dma.h"
Michael Buesch5100d5a2008-03-29 21:01:16 +010055#include "pio.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040056#include "sysfs.h"
57#include "xmit.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040058#include "lo.h"
59#include "pcmcia.h"
Albert Herranz3dbba8e2009-09-10 19:34:49 +020060#include "sdio.h"
61#include <linux/mmc/sdio_func.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040062
63MODULE_DESCRIPTION("Broadcom B43 wireless driver");
64MODULE_AUTHOR("Martin Langer");
65MODULE_AUTHOR("Stefano Brivio");
66MODULE_AUTHOR("Michael Buesch");
Gábor Stefanik0136e512009-08-28 22:32:17 +020067MODULE_AUTHOR("Gábor Stefanik");
Rafał Miłecki108f4f32011-09-03 21:01:02 +020068MODULE_AUTHOR("Rafał Miłecki");
Michael Buesche4d6b792007-09-18 15:39:42 -040069MODULE_LICENSE("GPL");
70
Tim Gardner6021e082010-01-07 11:10:38 -070071MODULE_FIRMWARE("b43/ucode11.fw");
72MODULE_FIRMWARE("b43/ucode13.fw");
73MODULE_FIRMWARE("b43/ucode14.fw");
74MODULE_FIRMWARE("b43/ucode15.fw");
Rafał Miłeckif6158392011-04-19 22:49:29 +020075MODULE_FIRMWARE("b43/ucode16_mimo.fw");
Tim Gardner6021e082010-01-07 11:10:38 -070076MODULE_FIRMWARE("b43/ucode5.fw");
77MODULE_FIRMWARE("b43/ucode9.fw");
Michael Buesche4d6b792007-09-18 15:39:42 -040078
79static int modparam_bad_frames_preempt;
80module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
81MODULE_PARM_DESC(bad_frames_preempt,
82 "enable(1) / disable(0) Bad Frames Preemption");
83
Michael Buesche4d6b792007-09-18 15:39:42 -040084static char modparam_fwpostfix[16];
85module_param_string(fwpostfix, modparam_fwpostfix, 16, 0444);
86MODULE_PARM_DESC(fwpostfix, "Postfix for the .fw files to load.");
87
Michael Buesche4d6b792007-09-18 15:39:42 -040088static int modparam_hwpctl;
89module_param_named(hwpctl, modparam_hwpctl, int, 0444);
90MODULE_PARM_DESC(hwpctl, "Enable hardware-side power control (default off)");
91
92static int modparam_nohwcrypt;
93module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
94MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
95
gregor kowski035d0242009-08-19 22:35:45 +020096static int modparam_hwtkip;
97module_param_named(hwtkip, modparam_hwtkip, int, 0444);
98MODULE_PARM_DESC(hwtkip, "Enable hardware tkip.");
99
Michael Buesch403a3a12009-06-08 21:04:57 +0200100static int modparam_qos = 1;
101module_param_named(qos, modparam_qos, int, 0444);
Michael Buesche6f5b932008-03-05 21:18:49 +0100102MODULE_PARM_DESC(qos, "Enable QOS support (default on)");
103
Michael Buesch1855ba72008-04-18 20:51:41 +0200104static int modparam_btcoex = 1;
105module_param_named(btcoex, modparam_btcoex, int, 0444);
Gábor Stefanikc71dbd32009-08-28 22:34:21 +0200106MODULE_PARM_DESC(btcoex, "Enable Bluetooth coexistence (default on)");
Michael Buesch1855ba72008-04-18 20:51:41 +0200107
Michael Buesch060210f2009-01-25 15:49:59 +0100108int b43_modparam_verbose = B43_VERBOSITY_DEFAULT;
109module_param_named(verbose, b43_modparam_verbose, int, 0644);
110MODULE_PARM_DESC(verbose, "Log message verbosity: 0=error, 1=warn, 2=info(default), 3=debug");
111
Rafał Miłeckidf766262011-08-16 12:14:07 +0200112static int b43_modparam_pio = 0;
Linus Torvalds9e3bd912010-02-26 10:34:27 -0800113module_param_named(pio, b43_modparam_pio, int, 0644);
114MODULE_PARM_DESC(pio, "Use PIO accesses by default: 0=DMA, 1=PIO");
Michael Buesche6f5b932008-03-05 21:18:49 +0100115
Rafał Miłecki3c65ab62011-06-02 09:56:04 +0200116#ifdef CONFIG_B43_BCMA
117static const struct bcma_device_id b43_bcma_tbl[] = {
Hauke Mehrtensc027ed42011-07-23 13:57:34 +0200118 BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x11, BCMA_ANY_CLASS),
John W. Linville4f3d09d2012-01-11 15:50:15 -0500119#ifdef CONFIG_B43_BCMA_EXTRA
Rafał Miłecki3c65ab62011-06-02 09:56:04 +0200120 BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x17, BCMA_ANY_CLASS),
121 BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x18, BCMA_ANY_CLASS),
John W. Linville4f3d09d2012-01-11 15:50:15 -0500122#endif
Rafał Miłecki3c65ab62011-06-02 09:56:04 +0200123 BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x1D, BCMA_ANY_CLASS),
124 BCMA_CORETABLE_END
125};
126MODULE_DEVICE_TABLE(bcma, b43_bcma_tbl);
127#endif
128
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +0200129#ifdef CONFIG_B43_SSB
Michael Buesche4d6b792007-09-18 15:39:42 -0400130static const struct ssb_device_id b43_ssb_tbl[] = {
131 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 5),
132 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 6),
133 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 7),
134 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 9),
135 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 10),
Michael Bueschd5c71e42008-01-04 17:06:29 +0100136 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 11),
Rafał Miłecki003d6d22010-01-15 12:10:53 +0100137 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 12),
Larry Finger013978b2007-11-26 10:29:47 -0600138 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 13),
Michael Buesch6b1c7c62008-12-25 00:39:28 +0100139 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 15),
Johannes Berg92d61282008-12-24 12:44:09 +0100140 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 16),
Michael Buesche4d6b792007-09-18 15:39:42 -0400141 SSB_DEVTABLE_END
142};
Michael Buesche4d6b792007-09-18 15:39:42 -0400143MODULE_DEVICE_TABLE(ssb, b43_ssb_tbl);
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +0200144#endif
Michael Buesche4d6b792007-09-18 15:39:42 -0400145
146/* Channel and ratetables are shared for all devices.
147 * They can't be const, because ieee80211 puts some precalculated
148 * data in there. This data is the same for all devices, so we don't
149 * get concurrency issues */
150#define RATETAB_ENT(_rateid, _flags) \
Johannes Berg8318d782008-01-24 19:38:38 +0100151 { \
152 .bitrate = B43_RATE_TO_BASE100KBPS(_rateid), \
153 .hw_value = (_rateid), \
154 .flags = (_flags), \
Michael Buesche4d6b792007-09-18 15:39:42 -0400155 }
Johannes Berg8318d782008-01-24 19:38:38 +0100156
157/*
158 * NOTE: When changing this, sync with xmit.c's
159 * b43_plcp_get_bitrate_idx_* functions!
160 */
Michael Buesche4d6b792007-09-18 15:39:42 -0400161static struct ieee80211_rate __b43_ratetable[] = {
Johannes Berg8318d782008-01-24 19:38:38 +0100162 RATETAB_ENT(B43_CCK_RATE_1MB, 0),
163 RATETAB_ENT(B43_CCK_RATE_2MB, IEEE80211_RATE_SHORT_PREAMBLE),
164 RATETAB_ENT(B43_CCK_RATE_5MB, IEEE80211_RATE_SHORT_PREAMBLE),
165 RATETAB_ENT(B43_CCK_RATE_11MB, IEEE80211_RATE_SHORT_PREAMBLE),
166 RATETAB_ENT(B43_OFDM_RATE_6MB, 0),
167 RATETAB_ENT(B43_OFDM_RATE_9MB, 0),
168 RATETAB_ENT(B43_OFDM_RATE_12MB, 0),
169 RATETAB_ENT(B43_OFDM_RATE_18MB, 0),
170 RATETAB_ENT(B43_OFDM_RATE_24MB, 0),
171 RATETAB_ENT(B43_OFDM_RATE_36MB, 0),
172 RATETAB_ENT(B43_OFDM_RATE_48MB, 0),
173 RATETAB_ENT(B43_OFDM_RATE_54MB, 0),
Michael Buesche4d6b792007-09-18 15:39:42 -0400174};
175
176#define b43_a_ratetable (__b43_ratetable + 4)
177#define b43_a_ratetable_size 8
178#define b43_b_ratetable (__b43_ratetable + 0)
179#define b43_b_ratetable_size 4
180#define b43_g_ratetable (__b43_ratetable + 0)
181#define b43_g_ratetable_size 12
182
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100183#define CHAN4G(_channel, _freq, _flags) { \
184 .band = IEEE80211_BAND_2GHZ, \
185 .center_freq = (_freq), \
186 .hw_value = (_channel), \
187 .flags = (_flags), \
188 .max_antenna_gain = 0, \
189 .max_power = 30, \
190}
Michael Buesch96c755a2008-01-06 00:09:46 +0100191static struct ieee80211_channel b43_2ghz_chantable[] = {
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100192 CHAN4G(1, 2412, 0),
193 CHAN4G(2, 2417, 0),
194 CHAN4G(3, 2422, 0),
195 CHAN4G(4, 2427, 0),
196 CHAN4G(5, 2432, 0),
197 CHAN4G(6, 2437, 0),
198 CHAN4G(7, 2442, 0),
199 CHAN4G(8, 2447, 0),
200 CHAN4G(9, 2452, 0),
201 CHAN4G(10, 2457, 0),
202 CHAN4G(11, 2462, 0),
203 CHAN4G(12, 2467, 0),
204 CHAN4G(13, 2472, 0),
205 CHAN4G(14, 2484, 0),
206};
207#undef CHAN4G
208
209#define CHAN5G(_channel, _flags) { \
210 .band = IEEE80211_BAND_5GHZ, \
211 .center_freq = 5000 + (5 * (_channel)), \
212 .hw_value = (_channel), \
213 .flags = (_flags), \
214 .max_antenna_gain = 0, \
215 .max_power = 30, \
216}
217static struct ieee80211_channel b43_5ghz_nphy_chantable[] = {
218 CHAN5G(32, 0), CHAN5G(34, 0),
219 CHAN5G(36, 0), CHAN5G(38, 0),
220 CHAN5G(40, 0), CHAN5G(42, 0),
221 CHAN5G(44, 0), CHAN5G(46, 0),
222 CHAN5G(48, 0), CHAN5G(50, 0),
223 CHAN5G(52, 0), CHAN5G(54, 0),
224 CHAN5G(56, 0), CHAN5G(58, 0),
225 CHAN5G(60, 0), CHAN5G(62, 0),
226 CHAN5G(64, 0), CHAN5G(66, 0),
227 CHAN5G(68, 0), CHAN5G(70, 0),
228 CHAN5G(72, 0), CHAN5G(74, 0),
229 CHAN5G(76, 0), CHAN5G(78, 0),
230 CHAN5G(80, 0), CHAN5G(82, 0),
231 CHAN5G(84, 0), CHAN5G(86, 0),
232 CHAN5G(88, 0), CHAN5G(90, 0),
233 CHAN5G(92, 0), CHAN5G(94, 0),
234 CHAN5G(96, 0), CHAN5G(98, 0),
235 CHAN5G(100, 0), CHAN5G(102, 0),
236 CHAN5G(104, 0), CHAN5G(106, 0),
237 CHAN5G(108, 0), CHAN5G(110, 0),
238 CHAN5G(112, 0), CHAN5G(114, 0),
239 CHAN5G(116, 0), CHAN5G(118, 0),
240 CHAN5G(120, 0), CHAN5G(122, 0),
241 CHAN5G(124, 0), CHAN5G(126, 0),
242 CHAN5G(128, 0), CHAN5G(130, 0),
243 CHAN5G(132, 0), CHAN5G(134, 0),
244 CHAN5G(136, 0), CHAN5G(138, 0),
245 CHAN5G(140, 0), CHAN5G(142, 0),
246 CHAN5G(144, 0), CHAN5G(145, 0),
247 CHAN5G(146, 0), CHAN5G(147, 0),
248 CHAN5G(148, 0), CHAN5G(149, 0),
249 CHAN5G(150, 0), CHAN5G(151, 0),
250 CHAN5G(152, 0), CHAN5G(153, 0),
251 CHAN5G(154, 0), CHAN5G(155, 0),
252 CHAN5G(156, 0), CHAN5G(157, 0),
253 CHAN5G(158, 0), CHAN5G(159, 0),
254 CHAN5G(160, 0), CHAN5G(161, 0),
255 CHAN5G(162, 0), CHAN5G(163, 0),
256 CHAN5G(164, 0), CHAN5G(165, 0),
257 CHAN5G(166, 0), CHAN5G(168, 0),
258 CHAN5G(170, 0), CHAN5G(172, 0),
259 CHAN5G(174, 0), CHAN5G(176, 0),
260 CHAN5G(178, 0), CHAN5G(180, 0),
261 CHAN5G(182, 0), CHAN5G(184, 0),
262 CHAN5G(186, 0), CHAN5G(188, 0),
263 CHAN5G(190, 0), CHAN5G(192, 0),
264 CHAN5G(194, 0), CHAN5G(196, 0),
265 CHAN5G(198, 0), CHAN5G(200, 0),
266 CHAN5G(202, 0), CHAN5G(204, 0),
267 CHAN5G(206, 0), CHAN5G(208, 0),
268 CHAN5G(210, 0), CHAN5G(212, 0),
269 CHAN5G(214, 0), CHAN5G(216, 0),
270 CHAN5G(218, 0), CHAN5G(220, 0),
271 CHAN5G(222, 0), CHAN5G(224, 0),
272 CHAN5G(226, 0), CHAN5G(228, 0),
Michael Buesche4d6b792007-09-18 15:39:42 -0400273};
274
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100275static struct ieee80211_channel b43_5ghz_aphy_chantable[] = {
276 CHAN5G(34, 0), CHAN5G(36, 0),
277 CHAN5G(38, 0), CHAN5G(40, 0),
278 CHAN5G(42, 0), CHAN5G(44, 0),
279 CHAN5G(46, 0), CHAN5G(48, 0),
280 CHAN5G(52, 0), CHAN5G(56, 0),
281 CHAN5G(60, 0), CHAN5G(64, 0),
282 CHAN5G(100, 0), CHAN5G(104, 0),
283 CHAN5G(108, 0), CHAN5G(112, 0),
284 CHAN5G(116, 0), CHAN5G(120, 0),
285 CHAN5G(124, 0), CHAN5G(128, 0),
286 CHAN5G(132, 0), CHAN5G(136, 0),
287 CHAN5G(140, 0), CHAN5G(149, 0),
288 CHAN5G(153, 0), CHAN5G(157, 0),
289 CHAN5G(161, 0), CHAN5G(165, 0),
290 CHAN5G(184, 0), CHAN5G(188, 0),
291 CHAN5G(192, 0), CHAN5G(196, 0),
292 CHAN5G(200, 0), CHAN5G(204, 0),
293 CHAN5G(208, 0), CHAN5G(212, 0),
294 CHAN5G(216, 0),
295};
296#undef CHAN5G
297
298static struct ieee80211_supported_band b43_band_5GHz_nphy = {
299 .band = IEEE80211_BAND_5GHZ,
300 .channels = b43_5ghz_nphy_chantable,
301 .n_channels = ARRAY_SIZE(b43_5ghz_nphy_chantable),
302 .bitrates = b43_a_ratetable,
303 .n_bitrates = b43_a_ratetable_size,
Michael Buesche4d6b792007-09-18 15:39:42 -0400304};
Johannes Berg8318d782008-01-24 19:38:38 +0100305
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100306static struct ieee80211_supported_band b43_band_5GHz_aphy = {
307 .band = IEEE80211_BAND_5GHZ,
308 .channels = b43_5ghz_aphy_chantable,
309 .n_channels = ARRAY_SIZE(b43_5ghz_aphy_chantable),
310 .bitrates = b43_a_ratetable,
311 .n_bitrates = b43_a_ratetable_size,
Johannes Berg8318d782008-01-24 19:38:38 +0100312};
Michael Buesche4d6b792007-09-18 15:39:42 -0400313
Johannes Berg8318d782008-01-24 19:38:38 +0100314static struct ieee80211_supported_band b43_band_2GHz = {
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100315 .band = IEEE80211_BAND_2GHZ,
316 .channels = b43_2ghz_chantable,
317 .n_channels = ARRAY_SIZE(b43_2ghz_chantable),
318 .bitrates = b43_g_ratetable,
319 .n_bitrates = b43_g_ratetable_size,
Johannes Berg8318d782008-01-24 19:38:38 +0100320};
321
Michael Buesche4d6b792007-09-18 15:39:42 -0400322static void b43_wireless_core_exit(struct b43_wldev *dev);
323static int b43_wireless_core_init(struct b43_wldev *dev);
Michael Buesch36dbd952009-09-04 22:51:29 +0200324static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev);
Michael Buesche4d6b792007-09-18 15:39:42 -0400325static int b43_wireless_core_start(struct b43_wldev *dev);
Felix Fietkau2a190322011-08-10 13:50:30 -0600326static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
327 struct ieee80211_vif *vif,
328 struct ieee80211_bss_conf *conf,
329 u32 changed);
Michael Buesche4d6b792007-09-18 15:39:42 -0400330
331static int b43_ratelimit(struct b43_wl *wl)
332{
333 if (!wl || !wl->current_dev)
334 return 1;
335 if (b43_status(wl->current_dev) < B43_STAT_STARTED)
336 return 1;
337 /* We are up and running.
338 * Ratelimit the messages to avoid DoS over the net. */
339 return net_ratelimit();
340}
341
342void b43info(struct b43_wl *wl, const char *fmt, ...)
343{
Joe Perches5b736d42010-11-09 16:35:18 -0800344 struct va_format vaf;
Michael Buesche4d6b792007-09-18 15:39:42 -0400345 va_list args;
346
Michael Buesch060210f2009-01-25 15:49:59 +0100347 if (b43_modparam_verbose < B43_VERBOSITY_INFO)
348 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400349 if (!b43_ratelimit(wl))
350 return;
Joe Perches5b736d42010-11-09 16:35:18 -0800351
Michael Buesche4d6b792007-09-18 15:39:42 -0400352 va_start(args, fmt);
Joe Perches5b736d42010-11-09 16:35:18 -0800353
354 vaf.fmt = fmt;
355 vaf.va = &args;
356
357 printk(KERN_INFO "b43-%s: %pV",
358 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
359
Michael Buesche4d6b792007-09-18 15:39:42 -0400360 va_end(args);
361}
362
363void b43err(struct b43_wl *wl, const char *fmt, ...)
364{
Joe Perches5b736d42010-11-09 16:35:18 -0800365 struct va_format vaf;
Michael Buesche4d6b792007-09-18 15:39:42 -0400366 va_list args;
367
Michael Buesch060210f2009-01-25 15:49:59 +0100368 if (b43_modparam_verbose < B43_VERBOSITY_ERROR)
369 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400370 if (!b43_ratelimit(wl))
371 return;
Joe Perches5b736d42010-11-09 16:35:18 -0800372
Michael Buesche4d6b792007-09-18 15:39:42 -0400373 va_start(args, fmt);
Joe Perches5b736d42010-11-09 16:35:18 -0800374
375 vaf.fmt = fmt;
376 vaf.va = &args;
377
378 printk(KERN_ERR "b43-%s ERROR: %pV",
379 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
380
Michael Buesche4d6b792007-09-18 15:39:42 -0400381 va_end(args);
382}
383
384void b43warn(struct b43_wl *wl, const char *fmt, ...)
385{
Joe Perches5b736d42010-11-09 16:35:18 -0800386 struct va_format vaf;
Michael Buesche4d6b792007-09-18 15:39:42 -0400387 va_list args;
388
Michael Buesch060210f2009-01-25 15:49:59 +0100389 if (b43_modparam_verbose < B43_VERBOSITY_WARN)
390 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400391 if (!b43_ratelimit(wl))
392 return;
Joe Perches5b736d42010-11-09 16:35:18 -0800393
Michael Buesche4d6b792007-09-18 15:39:42 -0400394 va_start(args, fmt);
Joe Perches5b736d42010-11-09 16:35:18 -0800395
396 vaf.fmt = fmt;
397 vaf.va = &args;
398
399 printk(KERN_WARNING "b43-%s warning: %pV",
400 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
401
Michael Buesche4d6b792007-09-18 15:39:42 -0400402 va_end(args);
403}
404
Michael Buesche4d6b792007-09-18 15:39:42 -0400405void b43dbg(struct b43_wl *wl, const char *fmt, ...)
406{
Joe Perches5b736d42010-11-09 16:35:18 -0800407 struct va_format vaf;
Michael Buesche4d6b792007-09-18 15:39:42 -0400408 va_list args;
409
Michael Buesch060210f2009-01-25 15:49:59 +0100410 if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
411 return;
Joe Perches5b736d42010-11-09 16:35:18 -0800412
Michael Buesche4d6b792007-09-18 15:39:42 -0400413 va_start(args, fmt);
Joe Perches5b736d42010-11-09 16:35:18 -0800414
415 vaf.fmt = fmt;
416 vaf.va = &args;
417
418 printk(KERN_DEBUG "b43-%s debug: %pV",
419 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
420
Michael Buesche4d6b792007-09-18 15:39:42 -0400421 va_end(args);
422}
Michael Buesche4d6b792007-09-18 15:39:42 -0400423
424static void b43_ram_write(struct b43_wldev *dev, u16 offset, u32 val)
425{
426 u32 macctl;
427
428 B43_WARN_ON(offset % 4 != 0);
429
430 macctl = b43_read32(dev, B43_MMIO_MACCTL);
431 if (macctl & B43_MACCTL_BE)
432 val = swab32(val);
433
434 b43_write32(dev, B43_MMIO_RAM_CONTROL, offset);
435 mmiowb();
436 b43_write32(dev, B43_MMIO_RAM_DATA, val);
437}
438
Michael Buesch280d0e12007-12-26 18:26:17 +0100439static inline void b43_shm_control_word(struct b43_wldev *dev,
440 u16 routing, u16 offset)
Michael Buesche4d6b792007-09-18 15:39:42 -0400441{
442 u32 control;
443
444 /* "offset" is the WORD offset. */
Michael Buesche4d6b792007-09-18 15:39:42 -0400445 control = routing;
446 control <<= 16;
447 control |= offset;
448 b43_write32(dev, B43_MMIO_SHM_CONTROL, control);
449}
450
Michael Buesch69eddc82009-09-04 22:57:26 +0200451u32 b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
Michael Buesche4d6b792007-09-18 15:39:42 -0400452{
453 u32 ret;
454
455 if (routing == B43_SHM_SHARED) {
456 B43_WARN_ON(offset & 0x0001);
457 if (offset & 0x0003) {
458 /* Unaligned access */
459 b43_shm_control_word(dev, routing, offset >> 2);
460 ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
Michael Buesche4d6b792007-09-18 15:39:42 -0400461 b43_shm_control_word(dev, routing, (offset >> 2) + 1);
Michael Bueschf62ae6c2009-07-31 20:51:41 +0200462 ret |= ((u32)b43_read16(dev, B43_MMIO_SHM_DATA)) << 16;
Michael Buesche4d6b792007-09-18 15:39:42 -0400463
Michael Buesch280d0e12007-12-26 18:26:17 +0100464 goto out;
Michael Buesche4d6b792007-09-18 15:39:42 -0400465 }
466 offset >>= 2;
467 }
468 b43_shm_control_word(dev, routing, offset);
469 ret = b43_read32(dev, B43_MMIO_SHM_DATA);
Michael Buesch280d0e12007-12-26 18:26:17 +0100470out:
Michael Buesch6bbc3212008-06-19 19:33:51 +0200471 return ret;
472}
473
Michael Buesch69eddc82009-09-04 22:57:26 +0200474u16 b43_shm_read16(struct b43_wldev *dev, u16 routing, u16 offset)
Michael Buesche4d6b792007-09-18 15:39:42 -0400475{
476 u16 ret;
477
478 if (routing == B43_SHM_SHARED) {
479 B43_WARN_ON(offset & 0x0001);
480 if (offset & 0x0003) {
481 /* Unaligned access */
482 b43_shm_control_word(dev, routing, offset >> 2);
483 ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
484
Michael Buesch280d0e12007-12-26 18:26:17 +0100485 goto out;
Michael Buesche4d6b792007-09-18 15:39:42 -0400486 }
487 offset >>= 2;
488 }
489 b43_shm_control_word(dev, routing, offset);
490 ret = b43_read16(dev, B43_MMIO_SHM_DATA);
Michael Buesch280d0e12007-12-26 18:26:17 +0100491out:
Michael Buesch6bbc3212008-06-19 19:33:51 +0200492 return ret;
493}
494
Michael Buesch69eddc82009-09-04 22:57:26 +0200495void b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
Michael Buesche4d6b792007-09-18 15:39:42 -0400496{
497 if (routing == B43_SHM_SHARED) {
498 B43_WARN_ON(offset & 0x0001);
499 if (offset & 0x0003) {
500 /* Unaligned access */
501 b43_shm_control_word(dev, routing, offset >> 2);
Michael Buesche4d6b792007-09-18 15:39:42 -0400502 b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED,
Michael Bueschf62ae6c2009-07-31 20:51:41 +0200503 value & 0xFFFF);
Michael Buesche4d6b792007-09-18 15:39:42 -0400504 b43_shm_control_word(dev, routing, (offset >> 2) + 1);
Michael Bueschf62ae6c2009-07-31 20:51:41 +0200505 b43_write16(dev, B43_MMIO_SHM_DATA,
506 (value >> 16) & 0xFFFF);
Michael Buesch6bbc3212008-06-19 19:33:51 +0200507 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400508 }
509 offset >>= 2;
510 }
511 b43_shm_control_word(dev, routing, offset);
Michael Buesche4d6b792007-09-18 15:39:42 -0400512 b43_write32(dev, B43_MMIO_SHM_DATA, value);
Michael Buesch6bbc3212008-06-19 19:33:51 +0200513}
514
Michael Buesch69eddc82009-09-04 22:57:26 +0200515void b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
Michael Buesch6bbc3212008-06-19 19:33:51 +0200516{
517 if (routing == B43_SHM_SHARED) {
518 B43_WARN_ON(offset & 0x0001);
519 if (offset & 0x0003) {
520 /* Unaligned access */
521 b43_shm_control_word(dev, routing, offset >> 2);
522 b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED, value);
523 return;
524 }
525 offset >>= 2;
526 }
527 b43_shm_control_word(dev, routing, offset);
528 b43_write16(dev, B43_MMIO_SHM_DATA, value);
529}
530
Michael Buesche4d6b792007-09-18 15:39:42 -0400531/* Read HostFlags */
John Daiker99da1852009-02-24 02:16:42 -0800532u64 b43_hf_read(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -0400533{
Michael Buesch35f0d352008-02-13 14:31:08 +0100534 u64 ret;
Michael Buesche4d6b792007-09-18 15:39:42 -0400535
536 ret = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI);
537 ret <<= 16;
Michael Buesch35f0d352008-02-13 14:31:08 +0100538 ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI);
539 ret <<= 16;
Michael Buesche4d6b792007-09-18 15:39:42 -0400540 ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO);
541
542 return ret;
543}
544
545/* Write HostFlags */
Michael Buesch35f0d352008-02-13 14:31:08 +0100546void b43_hf_write(struct b43_wldev *dev, u64 value)
Michael Buesche4d6b792007-09-18 15:39:42 -0400547{
Michael Buesch35f0d352008-02-13 14:31:08 +0100548 u16 lo, mi, hi;
549
550 lo = (value & 0x00000000FFFFULL);
551 mi = (value & 0x0000FFFF0000ULL) >> 16;
552 hi = (value & 0xFFFF00000000ULL) >> 32;
553 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO, lo);
554 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI, mi);
555 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI, hi);
Michael Buesche4d6b792007-09-18 15:39:42 -0400556}
557
Michael Buesch403a3a12009-06-08 21:04:57 +0200558/* Read the firmware capabilities bitmask (Opensource firmware only) */
559static u16 b43_fwcapa_read(struct b43_wldev *dev)
560{
561 B43_WARN_ON(!dev->fw.opensource);
562 return b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_FWCAPA);
563}
564
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100565void b43_tsf_read(struct b43_wldev *dev, u64 *tsf)
Michael Buesche4d6b792007-09-18 15:39:42 -0400566{
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100567 u32 low, high;
Michael Buesche4d6b792007-09-18 15:39:42 -0400568
Rafał Miłecki21d889d2011-05-18 02:06:38 +0200569 B43_WARN_ON(dev->dev->core_rev < 3);
Michael Buesche4d6b792007-09-18 15:39:42 -0400570
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100571 /* The hardware guarantees us an atomic read, if we
572 * read the low register first. */
573 low = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_LOW);
574 high = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
Michael Buesche4d6b792007-09-18 15:39:42 -0400575
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100576 *tsf = high;
577 *tsf <<= 32;
578 *tsf |= low;
Michael Buesche4d6b792007-09-18 15:39:42 -0400579}
580
581static void b43_time_lock(struct b43_wldev *dev)
582{
Rafał Miłecki50566352012-01-02 19:31:21 +0100583 b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_TBTTHOLD);
Michael Buesche4d6b792007-09-18 15:39:42 -0400584 /* Commit the write */
585 b43_read32(dev, B43_MMIO_MACCTL);
586}
587
588static void b43_time_unlock(struct b43_wldev *dev)
589{
Rafał Miłecki50566352012-01-02 19:31:21 +0100590 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_TBTTHOLD, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -0400591 /* Commit the write */
592 b43_read32(dev, B43_MMIO_MACCTL);
593}
594
595static void b43_tsf_write_locked(struct b43_wldev *dev, u64 tsf)
596{
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100597 u32 low, high;
Michael Buesche4d6b792007-09-18 15:39:42 -0400598
Rafał Miłecki21d889d2011-05-18 02:06:38 +0200599 B43_WARN_ON(dev->dev->core_rev < 3);
Michael Buesche4d6b792007-09-18 15:39:42 -0400600
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100601 low = tsf;
602 high = (tsf >> 32);
603 /* The hardware guarantees us an atomic write, if we
604 * write the low register first. */
605 b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, low);
606 mmiowb();
607 b43_write32(dev, B43_MMIO_REV3PLUS_TSF_HIGH, high);
608 mmiowb();
Michael Buesche4d6b792007-09-18 15:39:42 -0400609}
610
611void b43_tsf_write(struct b43_wldev *dev, u64 tsf)
612{
613 b43_time_lock(dev);
614 b43_tsf_write_locked(dev, tsf);
615 b43_time_unlock(dev);
616}
617
618static
John Daiker99da1852009-02-24 02:16:42 -0800619void b43_macfilter_set(struct b43_wldev *dev, u16 offset, const u8 *mac)
Michael Buesche4d6b792007-09-18 15:39:42 -0400620{
621 static const u8 zero_addr[ETH_ALEN] = { 0 };
622 u16 data;
623
624 if (!mac)
625 mac = zero_addr;
626
627 offset |= 0x0020;
628 b43_write16(dev, B43_MMIO_MACFILTER_CONTROL, offset);
629
630 data = mac[0];
631 data |= mac[1] << 8;
632 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
633 data = mac[2];
634 data |= mac[3] << 8;
635 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
636 data = mac[4];
637 data |= mac[5] << 8;
638 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
639}
640
641static void b43_write_mac_bssid_templates(struct b43_wldev *dev)
642{
643 const u8 *mac;
644 const u8 *bssid;
645 u8 mac_bssid[ETH_ALEN * 2];
646 int i;
647 u32 tmp;
648
649 bssid = dev->wl->bssid;
650 mac = dev->wl->mac_addr;
651
652 b43_macfilter_set(dev, B43_MACFILTER_BSSID, bssid);
653
654 memcpy(mac_bssid, mac, ETH_ALEN);
655 memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
656
657 /* Write our MAC address and BSSID to template ram */
658 for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32)) {
659 tmp = (u32) (mac_bssid[i + 0]);
660 tmp |= (u32) (mac_bssid[i + 1]) << 8;
661 tmp |= (u32) (mac_bssid[i + 2]) << 16;
662 tmp |= (u32) (mac_bssid[i + 3]) << 24;
663 b43_ram_write(dev, 0x20 + i, tmp);
664 }
665}
666
Johannes Berg4150c572007-09-17 01:29:23 -0400667static void b43_upload_card_macaddress(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -0400668{
Michael Buesche4d6b792007-09-18 15:39:42 -0400669 b43_write_mac_bssid_templates(dev);
Johannes Berg4150c572007-09-17 01:29:23 -0400670 b43_macfilter_set(dev, B43_MACFILTER_SELF, dev->wl->mac_addr);
Michael Buesche4d6b792007-09-18 15:39:42 -0400671}
672
673static void b43_set_slot_time(struct b43_wldev *dev, u16 slot_time)
674{
675 /* slot_time is in usec. */
Larry Fingerb6c3f5b2010-02-02 10:08:19 -0600676 /* This test used to exit for all but a G PHY. */
677 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
Michael Buesche4d6b792007-09-18 15:39:42 -0400678 return;
Larry Fingerb6c3f5b2010-02-02 10:08:19 -0600679 b43_write16(dev, B43_MMIO_IFSSLOT, 510 + slot_time);
680 /* Shared memory location 0x0010 is the slot time and should be
681 * set to slot_time; however, this register is initially 0 and changing
682 * the value adversely affects the transmit rate for BCM4311
683 * devices. Until this behavior is unterstood, delete this step
684 *
685 * b43_shm_write16(dev, B43_SHM_SHARED, 0x0010, slot_time);
686 */
Michael Buesche4d6b792007-09-18 15:39:42 -0400687}
688
689static void b43_short_slot_timing_enable(struct b43_wldev *dev)
690{
691 b43_set_slot_time(dev, 9);
Michael Buesche4d6b792007-09-18 15:39:42 -0400692}
693
694static void b43_short_slot_timing_disable(struct b43_wldev *dev)
695{
696 b43_set_slot_time(dev, 20);
Michael Buesche4d6b792007-09-18 15:39:42 -0400697}
698
Michael Buesche4d6b792007-09-18 15:39:42 -0400699/* DummyTransmission function, as documented on
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200700 * http://bcm-v4.sipsolutions.net/802.11/DummyTransmission
Michael Buesche4d6b792007-09-18 15:39:42 -0400701 */
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200702void b43_dummy_transmission(struct b43_wldev *dev, bool ofdm, bool pa_on)
Michael Buesche4d6b792007-09-18 15:39:42 -0400703{
704 struct b43_phy *phy = &dev->phy;
705 unsigned int i, max_loop;
706 u16 value;
707 u32 buffer[5] = {
708 0x00000000,
709 0x00D40000,
710 0x00000000,
711 0x01000000,
712 0x00000000,
713 };
714
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200715 if (ofdm) {
Michael Buesche4d6b792007-09-18 15:39:42 -0400716 max_loop = 0x1E;
717 buffer[0] = 0x000201CC;
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200718 } else {
Michael Buesche4d6b792007-09-18 15:39:42 -0400719 max_loop = 0xFA;
720 buffer[0] = 0x000B846E;
Michael Buesche4d6b792007-09-18 15:39:42 -0400721 }
722
723 for (i = 0; i < 5; i++)
724 b43_ram_write(dev, i * 4, buffer[i]);
725
Rafał Miłecki7955d872011-09-21 21:44:13 +0200726 b43_write16(dev, B43_MMIO_XMTSEL, 0x0000);
727
Rafał Miłecki21d889d2011-05-18 02:06:38 +0200728 if (dev->dev->core_rev < 11)
Rafał Miłecki7955d872011-09-21 21:44:13 +0200729 b43_write16(dev, B43_MMIO_WEPCTL, 0x0000);
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200730 else
Rafał Miłecki7955d872011-09-21 21:44:13 +0200731 b43_write16(dev, B43_MMIO_WEPCTL, 0x0100);
732
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200733 value = (ofdm ? 0x41 : 0x40);
Rafał Miłecki7955d872011-09-21 21:44:13 +0200734 b43_write16(dev, B43_MMIO_TXE0_PHYCTL, value);
Rafał Miłecki93dbd822011-09-21 21:44:14 +0200735 if (phy->type == B43_PHYTYPE_N || phy->type == B43_PHYTYPE_LP ||
736 phy->type == B43_PHYTYPE_LCN)
Rafał Miłecki7955d872011-09-21 21:44:13 +0200737 b43_write16(dev, B43_MMIO_TXE0_PHYCTL1, 0x1A02);
738
739 b43_write16(dev, B43_MMIO_TXE0_WM_0, 0x0000);
740 b43_write16(dev, B43_MMIO_TXE0_WM_1, 0x0000);
741
742 b43_write16(dev, B43_MMIO_XMTTPLATETXPTR, 0x0000);
743 b43_write16(dev, B43_MMIO_XMTTXCNT, 0x0014);
744 b43_write16(dev, B43_MMIO_XMTSEL, 0x0826);
745 b43_write16(dev, B43_MMIO_TXE0_CTL, 0x0000);
Rafał Miłecki93dbd822011-09-21 21:44:14 +0200746
747 if (!pa_on && phy->type == B43_PHYTYPE_N)
748 ; /*b43_nphy_pa_override(dev, false) */
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200749
750 switch (phy->type) {
751 case B43_PHYTYPE_N:
Rafał Miłecki93dbd822011-09-21 21:44:14 +0200752 case B43_PHYTYPE_LCN:
Rafał Miłecki7955d872011-09-21 21:44:13 +0200753 b43_write16(dev, B43_MMIO_TXE0_AUX, 0x00D0);
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200754 break;
755 case B43_PHYTYPE_LP:
Rafał Miłecki7955d872011-09-21 21:44:13 +0200756 b43_write16(dev, B43_MMIO_TXE0_AUX, 0x0050);
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200757 break;
758 default:
Rafał Miłecki7955d872011-09-21 21:44:13 +0200759 b43_write16(dev, B43_MMIO_TXE0_AUX, 0x0030);
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200760 }
Rafał Miłecki93dbd822011-09-21 21:44:14 +0200761 b43_read16(dev, B43_MMIO_TXE0_AUX);
Michael Buesche4d6b792007-09-18 15:39:42 -0400762
763 if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
764 b43_radio_write16(dev, 0x0051, 0x0017);
765 for (i = 0x00; i < max_loop; i++) {
Rafał Miłecki7955d872011-09-21 21:44:13 +0200766 value = b43_read16(dev, B43_MMIO_TXE0_STATUS);
Michael Buesche4d6b792007-09-18 15:39:42 -0400767 if (value & 0x0080)
768 break;
769 udelay(10);
770 }
771 for (i = 0x00; i < 0x0A; i++) {
Rafał Miłecki7955d872011-09-21 21:44:13 +0200772 value = b43_read16(dev, B43_MMIO_TXE0_STATUS);
Michael Buesche4d6b792007-09-18 15:39:42 -0400773 if (value & 0x0400)
774 break;
775 udelay(10);
776 }
Larry Finger1d280dd2008-09-29 14:19:29 -0500777 for (i = 0x00; i < 0x19; i++) {
Rafał Miłecki7955d872011-09-21 21:44:13 +0200778 value = b43_read16(dev, B43_MMIO_IFSSTAT);
Michael Buesche4d6b792007-09-18 15:39:42 -0400779 if (!(value & 0x0100))
780 break;
781 udelay(10);
782 }
783 if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
784 b43_radio_write16(dev, 0x0051, 0x0037);
785}
786
787static void key_write(struct b43_wldev *dev,
John Daiker99da1852009-02-24 02:16:42 -0800788 u8 index, u8 algorithm, const u8 *key)
Michael Buesche4d6b792007-09-18 15:39:42 -0400789{
790 unsigned int i;
791 u32 offset;
792 u16 value;
793 u16 kidx;
794
795 /* Key index/algo block */
796 kidx = b43_kidx_to_fw(dev, index);
797 value = ((kidx << 4) | algorithm);
798 b43_shm_write16(dev, B43_SHM_SHARED,
799 B43_SHM_SH_KEYIDXBLOCK + (kidx * 2), value);
800
801 /* Write the key to the Key Table Pointer offset */
802 offset = dev->ktp + (index * B43_SEC_KEYSIZE);
803 for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
804 value = key[i];
805 value |= (u16) (key[i + 1]) << 8;
806 b43_shm_write16(dev, B43_SHM_SHARED, offset + i, value);
807 }
808}
809
John Daiker99da1852009-02-24 02:16:42 -0800810static void keymac_write(struct b43_wldev *dev, u8 index, const u8 *addr)
Michael Buesche4d6b792007-09-18 15:39:42 -0400811{
812 u32 addrtmp[2] = { 0, 0, };
Michael Buesch66d2d082009-08-06 10:36:50 +0200813 u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
Michael Buesche4d6b792007-09-18 15:39:42 -0400814
815 if (b43_new_kidx_api(dev))
Michael Buesch66d2d082009-08-06 10:36:50 +0200816 pairwise_keys_start = B43_NR_GROUP_KEYS;
Michael Buesche4d6b792007-09-18 15:39:42 -0400817
Michael Buesch66d2d082009-08-06 10:36:50 +0200818 B43_WARN_ON(index < pairwise_keys_start);
819 /* We have four default TX keys and possibly four default RX keys.
Michael Buesche4d6b792007-09-18 15:39:42 -0400820 * Physical mac 0 is mapped to physical key 4 or 8, depending
821 * on the firmware version.
822 * So we must adjust the index here.
823 */
Michael Buesch66d2d082009-08-06 10:36:50 +0200824 index -= pairwise_keys_start;
825 B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
Michael Buesche4d6b792007-09-18 15:39:42 -0400826
827 if (addr) {
828 addrtmp[0] = addr[0];
829 addrtmp[0] |= ((u32) (addr[1]) << 8);
830 addrtmp[0] |= ((u32) (addr[2]) << 16);
831 addrtmp[0] |= ((u32) (addr[3]) << 24);
832 addrtmp[1] = addr[4];
833 addrtmp[1] |= ((u32) (addr[5]) << 8);
834 }
835
Michael Buesch66d2d082009-08-06 10:36:50 +0200836 /* Receive match transmitter address (RCMTA) mechanism */
837 b43_shm_write32(dev, B43_SHM_RCMTA,
838 (index * 2) + 0, addrtmp[0]);
839 b43_shm_write16(dev, B43_SHM_RCMTA,
840 (index * 2) + 1, addrtmp[1]);
Michael Buesche4d6b792007-09-18 15:39:42 -0400841}
842
gregor kowski035d0242009-08-19 22:35:45 +0200843/* The ucode will use phase1 key with TEK key to decrypt rx packets.
844 * When a packet is received, the iv32 is checked.
845 * - if it doesn't the packet is returned without modification (and software
846 * decryption can be done). That's what happen when iv16 wrap.
847 * - if it does, the rc4 key is computed, and decryption is tried.
848 * Either it will success and B43_RX_MAC_DEC is returned,
849 * either it fails and B43_RX_MAC_DEC|B43_RX_MAC_DECERR is returned
850 * and the packet is not usable (it got modified by the ucode).
851 * So in order to never have B43_RX_MAC_DECERR, we should provide
852 * a iv32 and phase1key that match. Because we drop packets in case of
853 * B43_RX_MAC_DECERR, if we have a correct iv32 but a wrong phase1key, all
854 * packets will be lost without higher layer knowing (ie no resync possible
855 * until next wrap).
856 *
857 * NOTE : this should support 50 key like RCMTA because
858 * (B43_SHM_SH_KEYIDXBLOCK - B43_SHM_SH_TKIPTSCTTAK)/14 = 50
859 */
860static void rx_tkip_phase1_write(struct b43_wldev *dev, u8 index, u32 iv32,
861 u16 *phase1key)
862{
863 unsigned int i;
864 u32 offset;
865 u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
866
867 if (!modparam_hwtkip)
868 return;
869
870 if (b43_new_kidx_api(dev))
871 pairwise_keys_start = B43_NR_GROUP_KEYS;
872
873 B43_WARN_ON(index < pairwise_keys_start);
874 /* We have four default TX keys and possibly four default RX keys.
875 * Physical mac 0 is mapped to physical key 4 or 8, depending
876 * on the firmware version.
877 * So we must adjust the index here.
878 */
879 index -= pairwise_keys_start;
880 B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
881
882 if (b43_debug(dev, B43_DBG_KEYS)) {
883 b43dbg(dev->wl, "rx_tkip_phase1_write : idx 0x%x, iv32 0x%x\n",
884 index, iv32);
885 }
886 /* Write the key to the RX tkip shared mem */
887 offset = B43_SHM_SH_TKIPTSCTTAK + index * (10 + 4);
888 for (i = 0; i < 10; i += 2) {
889 b43_shm_write16(dev, B43_SHM_SHARED, offset + i,
890 phase1key ? phase1key[i / 2] : 0);
891 }
892 b43_shm_write16(dev, B43_SHM_SHARED, offset + i, iv32);
893 b43_shm_write16(dev, B43_SHM_SHARED, offset + i + 2, iv32 >> 16);
894}
895
896static void b43_op_update_tkip_key(struct ieee80211_hw *hw,
Johannes Bergb3fbdcf2010-01-21 11:40:47 +0100897 struct ieee80211_vif *vif,
898 struct ieee80211_key_conf *keyconf,
899 struct ieee80211_sta *sta,
900 u32 iv32, u16 *phase1key)
gregor kowski035d0242009-08-19 22:35:45 +0200901{
902 struct b43_wl *wl = hw_to_b43_wl(hw);
903 struct b43_wldev *dev;
904 int index = keyconf->hw_key_idx;
905
906 if (B43_WARN_ON(!modparam_hwtkip))
907 return;
908
Michael Buesch96869a32010-01-24 13:13:32 +0100909 /* This is only called from the RX path through mac80211, where
910 * our mutex is already locked. */
911 B43_WARN_ON(!mutex_is_locked(&wl->mutex));
gregor kowski035d0242009-08-19 22:35:45 +0200912 dev = wl->current_dev;
Michael Buesch96869a32010-01-24 13:13:32 +0100913 B43_WARN_ON(!dev || b43_status(dev) < B43_STAT_INITIALIZED);
gregor kowski035d0242009-08-19 22:35:45 +0200914
915 keymac_write(dev, index, NULL); /* First zero out mac to avoid race */
916
917 rx_tkip_phase1_write(dev, index, iv32, phase1key);
Johannes Bergb3fbdcf2010-01-21 11:40:47 +0100918 /* only pairwise TKIP keys are supported right now */
919 if (WARN_ON(!sta))
Michael Buesch96869a32010-01-24 13:13:32 +0100920 return;
Johannes Bergb3fbdcf2010-01-21 11:40:47 +0100921 keymac_write(dev, index, sta->addr);
gregor kowski035d0242009-08-19 22:35:45 +0200922}
923
Michael Buesche4d6b792007-09-18 15:39:42 -0400924static void do_key_write(struct b43_wldev *dev,
925 u8 index, u8 algorithm,
John Daiker99da1852009-02-24 02:16:42 -0800926 const u8 *key, size_t key_len, const u8 *mac_addr)
Michael Buesche4d6b792007-09-18 15:39:42 -0400927{
928 u8 buf[B43_SEC_KEYSIZE] = { 0, };
Michael Buesch66d2d082009-08-06 10:36:50 +0200929 u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
Michael Buesche4d6b792007-09-18 15:39:42 -0400930
931 if (b43_new_kidx_api(dev))
Michael Buesch66d2d082009-08-06 10:36:50 +0200932 pairwise_keys_start = B43_NR_GROUP_KEYS;
Michael Buesche4d6b792007-09-18 15:39:42 -0400933
Michael Buesch66d2d082009-08-06 10:36:50 +0200934 B43_WARN_ON(index >= ARRAY_SIZE(dev->key));
Michael Buesche4d6b792007-09-18 15:39:42 -0400935 B43_WARN_ON(key_len > B43_SEC_KEYSIZE);
936
Michael Buesch66d2d082009-08-06 10:36:50 +0200937 if (index >= pairwise_keys_start)
Michael Buesche4d6b792007-09-18 15:39:42 -0400938 keymac_write(dev, index, NULL); /* First zero out mac. */
gregor kowski035d0242009-08-19 22:35:45 +0200939 if (algorithm == B43_SEC_ALGO_TKIP) {
940 /*
941 * We should provide an initial iv32, phase1key pair.
942 * We could start with iv32=0 and compute the corresponding
943 * phase1key, but this means calling ieee80211_get_tkip_key
944 * with a fake skb (or export other tkip function).
945 * Because we are lazy we hope iv32 won't start with
946 * 0xffffffff and let's b43_op_update_tkip_key provide a
947 * correct pair.
948 */
949 rx_tkip_phase1_write(dev, index, 0xffffffff, (u16*)buf);
950 } else if (index >= pairwise_keys_start) /* clear it */
951 rx_tkip_phase1_write(dev, index, 0, NULL);
Michael Buesche4d6b792007-09-18 15:39:42 -0400952 if (key)
953 memcpy(buf, key, key_len);
954 key_write(dev, index, algorithm, buf);
Michael Buesch66d2d082009-08-06 10:36:50 +0200955 if (index >= pairwise_keys_start)
Michael Buesche4d6b792007-09-18 15:39:42 -0400956 keymac_write(dev, index, mac_addr);
957
958 dev->key[index].algorithm = algorithm;
959}
960
961static int b43_key_write(struct b43_wldev *dev,
962 int index, u8 algorithm,
John Daiker99da1852009-02-24 02:16:42 -0800963 const u8 *key, size_t key_len,
964 const u8 *mac_addr,
Michael Buesche4d6b792007-09-18 15:39:42 -0400965 struct ieee80211_key_conf *keyconf)
966{
967 int i;
Michael Buesch66d2d082009-08-06 10:36:50 +0200968 int pairwise_keys_start;
Michael Buesche4d6b792007-09-18 15:39:42 -0400969
gregor kowski035d0242009-08-19 22:35:45 +0200970 /* For ALG_TKIP the key is encoded as a 256-bit (32 byte) data block:
971 * - Temporal Encryption Key (128 bits)
972 * - Temporal Authenticator Tx MIC Key (64 bits)
973 * - Temporal Authenticator Rx MIC Key (64 bits)
974 *
975 * Hardware only store TEK
976 */
977 if (algorithm == B43_SEC_ALGO_TKIP && key_len == 32)
978 key_len = 16;
Michael Buesche4d6b792007-09-18 15:39:42 -0400979 if (key_len > B43_SEC_KEYSIZE)
980 return -EINVAL;
Michael Buesch66d2d082009-08-06 10:36:50 +0200981 for (i = 0; i < ARRAY_SIZE(dev->key); i++) {
Michael Buesche4d6b792007-09-18 15:39:42 -0400982 /* Check that we don't already have this key. */
983 B43_WARN_ON(dev->key[i].keyconf == keyconf);
984 }
985 if (index < 0) {
Michael Buesche808e582008-12-19 21:30:52 +0100986 /* Pairwise key. Get an empty slot for the key. */
Michael Buesche4d6b792007-09-18 15:39:42 -0400987 if (b43_new_kidx_api(dev))
Michael Buesch66d2d082009-08-06 10:36:50 +0200988 pairwise_keys_start = B43_NR_GROUP_KEYS;
Michael Buesche4d6b792007-09-18 15:39:42 -0400989 else
Michael Buesch66d2d082009-08-06 10:36:50 +0200990 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
991 for (i = pairwise_keys_start;
992 i < pairwise_keys_start + B43_NR_PAIRWISE_KEYS;
993 i++) {
994 B43_WARN_ON(i >= ARRAY_SIZE(dev->key));
Michael Buesche4d6b792007-09-18 15:39:42 -0400995 if (!dev->key[i].keyconf) {
996 /* found empty */
997 index = i;
998 break;
999 }
1000 }
1001 if (index < 0) {
Michael Buesche808e582008-12-19 21:30:52 +01001002 b43warn(dev->wl, "Out of hardware key memory\n");
Michael Buesche4d6b792007-09-18 15:39:42 -04001003 return -ENOSPC;
1004 }
1005 } else
1006 B43_WARN_ON(index > 3);
1007
1008 do_key_write(dev, index, algorithm, key, key_len, mac_addr);
1009 if ((index <= 3) && !b43_new_kidx_api(dev)) {
1010 /* Default RX key */
1011 B43_WARN_ON(mac_addr);
1012 do_key_write(dev, index + 4, algorithm, key, key_len, NULL);
1013 }
1014 keyconf->hw_key_idx = index;
1015 dev->key[index].keyconf = keyconf;
1016
1017 return 0;
1018}
1019
1020static int b43_key_clear(struct b43_wldev *dev, int index)
1021{
Michael Buesch66d2d082009-08-06 10:36:50 +02001022 if (B43_WARN_ON((index < 0) || (index >= ARRAY_SIZE(dev->key))))
Michael Buesche4d6b792007-09-18 15:39:42 -04001023 return -EINVAL;
1024 do_key_write(dev, index, B43_SEC_ALGO_NONE,
1025 NULL, B43_SEC_KEYSIZE, NULL);
1026 if ((index <= 3) && !b43_new_kidx_api(dev)) {
1027 do_key_write(dev, index + 4, B43_SEC_ALGO_NONE,
1028 NULL, B43_SEC_KEYSIZE, NULL);
1029 }
1030 dev->key[index].keyconf = NULL;
1031
1032 return 0;
1033}
1034
1035static void b43_clear_keys(struct b43_wldev *dev)
1036{
Michael Buesch66d2d082009-08-06 10:36:50 +02001037 int i, count;
Michael Buesche4d6b792007-09-18 15:39:42 -04001038
Michael Buesch66d2d082009-08-06 10:36:50 +02001039 if (b43_new_kidx_api(dev))
1040 count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
1041 else
1042 count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
1043 for (i = 0; i < count; i++)
Michael Buesche4d6b792007-09-18 15:39:42 -04001044 b43_key_clear(dev, i);
1045}
1046
Michael Buesch9cf7f242008-12-19 20:24:30 +01001047static void b43_dump_keymemory(struct b43_wldev *dev)
1048{
Michael Buesch66d2d082009-08-06 10:36:50 +02001049 unsigned int i, index, count, offset, pairwise_keys_start;
Michael Buesch9cf7f242008-12-19 20:24:30 +01001050 u8 mac[ETH_ALEN];
1051 u16 algo;
1052 u32 rcmta0;
1053 u16 rcmta1;
1054 u64 hf;
1055 struct b43_key *key;
1056
1057 if (!b43_debug(dev, B43_DBG_KEYS))
1058 return;
1059
1060 hf = b43_hf_read(dev);
1061 b43dbg(dev->wl, "Hardware key memory dump: USEDEFKEYS=%u\n",
1062 !!(hf & B43_HF_USEDEFKEYS));
Michael Buesch66d2d082009-08-06 10:36:50 +02001063 if (b43_new_kidx_api(dev)) {
1064 pairwise_keys_start = B43_NR_GROUP_KEYS;
1065 count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
1066 } else {
1067 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
1068 count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
1069 }
1070 for (index = 0; index < count; index++) {
Michael Buesch9cf7f242008-12-19 20:24:30 +01001071 key = &(dev->key[index]);
1072 printk(KERN_DEBUG "Key slot %02u: %s",
1073 index, (key->keyconf == NULL) ? " " : "*");
1074 offset = dev->ktp + (index * B43_SEC_KEYSIZE);
1075 for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
1076 u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
1077 printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
1078 }
1079
1080 algo = b43_shm_read16(dev, B43_SHM_SHARED,
1081 B43_SHM_SH_KEYIDXBLOCK + (index * 2));
1082 printk(" Algo: %04X/%02X", algo, key->algorithm);
1083
Michael Buesch66d2d082009-08-06 10:36:50 +02001084 if (index >= pairwise_keys_start) {
gregor kowski035d0242009-08-19 22:35:45 +02001085 if (key->algorithm == B43_SEC_ALGO_TKIP) {
1086 printk(" TKIP: ");
1087 offset = B43_SHM_SH_TKIPTSCTTAK + (index - 4) * (10 + 4);
1088 for (i = 0; i < 14; i += 2) {
1089 u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
1090 printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
1091 }
1092 }
Michael Buesch9cf7f242008-12-19 20:24:30 +01001093 rcmta0 = b43_shm_read32(dev, B43_SHM_RCMTA,
Michael Buesch66d2d082009-08-06 10:36:50 +02001094 ((index - pairwise_keys_start) * 2) + 0);
Michael Buesch9cf7f242008-12-19 20:24:30 +01001095 rcmta1 = b43_shm_read16(dev, B43_SHM_RCMTA,
Michael Buesch66d2d082009-08-06 10:36:50 +02001096 ((index - pairwise_keys_start) * 2) + 1);
Michael Buesch9cf7f242008-12-19 20:24:30 +01001097 *((__le32 *)(&mac[0])) = cpu_to_le32(rcmta0);
1098 *((__le16 *)(&mac[4])) = cpu_to_le16(rcmta1);
Johannes Berge91d8332009-07-15 17:21:41 +02001099 printk(" MAC: %pM", mac);
Michael Buesch9cf7f242008-12-19 20:24:30 +01001100 } else
1101 printk(" DEFAULT KEY");
1102 printk("\n");
1103 }
1104}
1105
Michael Buesche4d6b792007-09-18 15:39:42 -04001106void b43_power_saving_ctl_bits(struct b43_wldev *dev, unsigned int ps_flags)
1107{
1108 u32 macctl;
1109 u16 ucstat;
1110 bool hwps;
1111 bool awake;
1112 int i;
1113
1114 B43_WARN_ON((ps_flags & B43_PS_ENABLED) &&
1115 (ps_flags & B43_PS_DISABLED));
1116 B43_WARN_ON((ps_flags & B43_PS_AWAKE) && (ps_flags & B43_PS_ASLEEP));
1117
1118 if (ps_flags & B43_PS_ENABLED) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00001119 hwps = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04001120 } else if (ps_flags & B43_PS_DISABLED) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00001121 hwps = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04001122 } else {
1123 //TODO: If powersave is not off and FIXME is not set and we are not in adhoc
1124 // and thus is not an AP and we are associated, set bit 25
1125 }
1126 if (ps_flags & B43_PS_AWAKE) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00001127 awake = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04001128 } else if (ps_flags & B43_PS_ASLEEP) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00001129 awake = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04001130 } else {
1131 //TODO: If the device is awake or this is an AP, or we are scanning, or FIXME,
1132 // or we are associated, or FIXME, or the latest PS-Poll packet sent was
1133 // successful, set bit26
1134 }
1135
1136/* FIXME: For now we force awake-on and hwps-off */
Rusty Russell3db1cd52011-12-19 13:56:45 +00001137 hwps = false;
1138 awake = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04001139
1140 macctl = b43_read32(dev, B43_MMIO_MACCTL);
1141 if (hwps)
1142 macctl |= B43_MACCTL_HWPS;
1143 else
1144 macctl &= ~B43_MACCTL_HWPS;
1145 if (awake)
1146 macctl |= B43_MACCTL_AWAKE;
1147 else
1148 macctl &= ~B43_MACCTL_AWAKE;
1149 b43_write32(dev, B43_MMIO_MACCTL, macctl);
1150 /* Commit write */
1151 b43_read32(dev, B43_MMIO_MACCTL);
Rafał Miłecki21d889d2011-05-18 02:06:38 +02001152 if (awake && dev->dev->core_rev >= 5) {
Michael Buesche4d6b792007-09-18 15:39:42 -04001153 /* Wait for the microcode to wake up. */
1154 for (i = 0; i < 100; i++) {
1155 ucstat = b43_shm_read16(dev, B43_SHM_SHARED,
1156 B43_SHM_SH_UCODESTAT);
1157 if (ucstat != B43_SHM_SH_UCODESTAT_SLEEP)
1158 break;
1159 udelay(10);
1160 }
1161 }
1162}
1163
Rafał Miłecki42c9a452011-07-06 15:45:27 +02001164#ifdef CONFIG_B43_BCMA
Rafał Miłecki49173592011-07-17 01:06:06 +02001165static void b43_bcma_phy_reset(struct b43_wldev *dev)
1166{
1167 u32 flags;
1168
1169 /* Put PHY into reset */
1170 flags = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
1171 flags |= B43_BCMA_IOCTL_PHY_RESET;
1172 flags |= B43_BCMA_IOCTL_PHY_BW_20MHZ; /* Make 20 MHz def */
1173 bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, flags);
1174 udelay(2);
1175
1176 /* Take PHY out of reset */
1177 flags = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
1178 flags &= ~B43_BCMA_IOCTL_PHY_RESET;
1179 flags |= BCMA_IOCTL_FGC;
1180 bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, flags);
1181 udelay(1);
1182
1183 /* Do not force clock anymore */
1184 flags = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
1185 flags &= ~BCMA_IOCTL_FGC;
1186 bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, flags);
1187 udelay(1);
1188}
1189
Rafał Miłecki42c9a452011-07-06 15:45:27 +02001190static void b43_bcma_wireless_core_reset(struct b43_wldev *dev, bool gmode)
1191{
Rafał Miłecki49173592011-07-17 01:06:06 +02001192 b43_device_enable(dev, B43_BCMA_IOCTL_PHY_CLKEN);
1193 bcma_core_set_clockmode(dev->dev->bdev, BCMA_CLKMODE_FAST);
1194 b43_bcma_phy_reset(dev);
1195 bcma_core_pll_ctl(dev->dev->bdev, 0x300, 0x3000000, true);
Rafał Miłecki42c9a452011-07-06 15:45:27 +02001196}
1197#endif
1198
Rafał Miłecki4da909e2011-06-02 01:07:12 +02001199static void b43_ssb_wireless_core_reset(struct b43_wldev *dev, bool gmode)
Michael Buesche4d6b792007-09-18 15:39:42 -04001200{
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02001201 struct ssb_device *sdev = dev->dev->sdev;
Michael Buesche4d6b792007-09-18 15:39:42 -04001202 u32 tmslow;
Rafał Miłecki4da909e2011-06-02 01:07:12 +02001203 u32 flags = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04001204
Rafał Miłecki4da909e2011-06-02 01:07:12 +02001205 if (gmode)
1206 flags |= B43_TMSLOW_GMODE;
Michael Buesche4d6b792007-09-18 15:39:42 -04001207 flags |= B43_TMSLOW_PHYCLKEN;
1208 flags |= B43_TMSLOW_PHYRESET;
Rafał Miłecki42ab1352010-12-09 20:56:01 +01001209 if (dev->phy.type == B43_PHYTYPE_N)
1210 flags |= B43_TMSLOW_PHY_BANDWIDTH_20MHZ; /* Make 20 MHz def */
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02001211 b43_device_enable(dev, flags);
Michael Buesche4d6b792007-09-18 15:39:42 -04001212 msleep(2); /* Wait for the PLL to turn on. */
1213
1214 /* Now take the PHY out of Reset again */
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02001215 tmslow = ssb_read32(sdev, SSB_TMSLOW);
Michael Buesche4d6b792007-09-18 15:39:42 -04001216 tmslow |= SSB_TMSLOW_FGC;
1217 tmslow &= ~B43_TMSLOW_PHYRESET;
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02001218 ssb_write32(sdev, SSB_TMSLOW, tmslow);
1219 ssb_read32(sdev, SSB_TMSLOW); /* flush */
Michael Buesche4d6b792007-09-18 15:39:42 -04001220 msleep(1);
1221 tmslow &= ~SSB_TMSLOW_FGC;
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02001222 ssb_write32(sdev, SSB_TMSLOW, tmslow);
1223 ssb_read32(sdev, SSB_TMSLOW); /* flush */
Michael Buesche4d6b792007-09-18 15:39:42 -04001224 msleep(1);
Rafał Miłecki14952982011-05-17 18:57:28 +02001225}
1226
Rafał Miłecki4da909e2011-06-02 01:07:12 +02001227void b43_wireless_core_reset(struct b43_wldev *dev, bool gmode)
Rafał Miłecki14952982011-05-17 18:57:28 +02001228{
1229 u32 macctl;
1230
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02001231 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02001232#ifdef CONFIG_B43_BCMA
1233 case B43_BUS_BCMA:
1234 b43_bcma_wireless_core_reset(dev, gmode);
1235 break;
1236#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02001237#ifdef CONFIG_B43_SSB
1238 case B43_BUS_SSB:
1239 b43_ssb_wireless_core_reset(dev, gmode);
1240 break;
1241#endif
1242 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001243
Michael Bueschfb111372008-09-02 13:00:34 +02001244 /* Turn Analog ON, but only if we already know the PHY-type.
1245 * This protects against very early setup where we don't know the
1246 * PHY-type, yet. wireless_core_reset will be called once again later,
1247 * when we know the PHY-type. */
1248 if (dev->phy.ops)
Michael Bueschcb24f572008-09-03 12:12:20 +02001249 dev->phy.ops->switch_analog(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04001250
1251 macctl = b43_read32(dev, B43_MMIO_MACCTL);
1252 macctl &= ~B43_MACCTL_GMODE;
Rafał Miłecki4da909e2011-06-02 01:07:12 +02001253 if (gmode)
Michael Buesche4d6b792007-09-18 15:39:42 -04001254 macctl |= B43_MACCTL_GMODE;
1255 macctl |= B43_MACCTL_IHR_ENABLED;
1256 b43_write32(dev, B43_MMIO_MACCTL, macctl);
1257}
1258
1259static void handle_irq_transmit_status(struct b43_wldev *dev)
1260{
1261 u32 v0, v1;
1262 u16 tmp;
1263 struct b43_txstatus stat;
1264
1265 while (1) {
1266 v0 = b43_read32(dev, B43_MMIO_XMITSTAT_0);
1267 if (!(v0 & 0x00000001))
1268 break;
1269 v1 = b43_read32(dev, B43_MMIO_XMITSTAT_1);
1270
1271 stat.cookie = (v0 >> 16);
1272 stat.seq = (v1 & 0x0000FFFF);
1273 stat.phy_stat = ((v1 & 0x00FF0000) >> 16);
1274 tmp = (v0 & 0x0000FFFF);
1275 stat.frame_count = ((tmp & 0xF000) >> 12);
1276 stat.rts_count = ((tmp & 0x0F00) >> 8);
1277 stat.supp_reason = ((tmp & 0x001C) >> 2);
1278 stat.pm_indicated = !!(tmp & 0x0080);
1279 stat.intermediate = !!(tmp & 0x0040);
1280 stat.for_ampdu = !!(tmp & 0x0020);
1281 stat.acked = !!(tmp & 0x0002);
1282
1283 b43_handle_txstatus(dev, &stat);
1284 }
1285}
1286
1287static void drain_txstatus_queue(struct b43_wldev *dev)
1288{
1289 u32 dummy;
1290
Rafał Miłecki21d889d2011-05-18 02:06:38 +02001291 if (dev->dev->core_rev < 5)
Michael Buesche4d6b792007-09-18 15:39:42 -04001292 return;
1293 /* Read all entries from the microcode TXstatus FIFO
1294 * and throw them away.
1295 */
1296 while (1) {
1297 dummy = b43_read32(dev, B43_MMIO_XMITSTAT_0);
1298 if (!(dummy & 0x00000001))
1299 break;
1300 dummy = b43_read32(dev, B43_MMIO_XMITSTAT_1);
1301 }
1302}
1303
1304static u32 b43_jssi_read(struct b43_wldev *dev)
1305{
1306 u32 val = 0;
1307
1308 val = b43_shm_read16(dev, B43_SHM_SHARED, 0x08A);
1309 val <<= 16;
1310 val |= b43_shm_read16(dev, B43_SHM_SHARED, 0x088);
1311
1312 return val;
1313}
1314
1315static void b43_jssi_write(struct b43_wldev *dev, u32 jssi)
1316{
1317 b43_shm_write16(dev, B43_SHM_SHARED, 0x088, (jssi & 0x0000FFFF));
1318 b43_shm_write16(dev, B43_SHM_SHARED, 0x08A, (jssi & 0xFFFF0000) >> 16);
1319}
1320
1321static void b43_generate_noise_sample(struct b43_wldev *dev)
1322{
1323 b43_jssi_write(dev, 0x7F7F7F7F);
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001324 b43_write32(dev, B43_MMIO_MACCMD,
1325 b43_read32(dev, B43_MMIO_MACCMD) | B43_MACCMD_BGNOISE);
Michael Buesche4d6b792007-09-18 15:39:42 -04001326}
1327
1328static void b43_calculate_link_quality(struct b43_wldev *dev)
1329{
1330 /* Top half of Link Quality calculation. */
1331
Michael Bueschef1a6282008-08-27 18:53:02 +02001332 if (dev->phy.type != B43_PHYTYPE_G)
1333 return;
Michael Buesche4d6b792007-09-18 15:39:42 -04001334 if (dev->noisecalc.calculation_running)
1335 return;
Rusty Russell3db1cd52011-12-19 13:56:45 +00001336 dev->noisecalc.calculation_running = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04001337 dev->noisecalc.nr_samples = 0;
1338
1339 b43_generate_noise_sample(dev);
1340}
1341
1342static void handle_irq_noise(struct b43_wldev *dev)
1343{
Michael Bueschef1a6282008-08-27 18:53:02 +02001344 struct b43_phy_g *phy = dev->phy.g;
Michael Buesche4d6b792007-09-18 15:39:42 -04001345 u16 tmp;
1346 u8 noise[4];
1347 u8 i, j;
1348 s32 average;
1349
1350 /* Bottom half of Link Quality calculation. */
1351
Michael Bueschef1a6282008-08-27 18:53:02 +02001352 if (dev->phy.type != B43_PHYTYPE_G)
1353 return;
1354
Michael Buesch98a3b2f2008-06-12 12:36:29 +02001355 /* Possible race condition: It might be possible that the user
1356 * changed to a different channel in the meantime since we
1357 * started the calculation. We ignore that fact, since it's
1358 * not really that much of a problem. The background noise is
1359 * an estimation only anyway. Slightly wrong results will get damped
1360 * by the averaging of the 8 sample rounds. Additionally the
1361 * value is shortlived. So it will be replaced by the next noise
1362 * calculation round soon. */
1363
Michael Buesche4d6b792007-09-18 15:39:42 -04001364 B43_WARN_ON(!dev->noisecalc.calculation_running);
Michael Buesch1a094042007-09-20 11:13:40 -07001365 *((__le32 *)noise) = cpu_to_le32(b43_jssi_read(dev));
Michael Buesche4d6b792007-09-18 15:39:42 -04001366 if (noise[0] == 0x7F || noise[1] == 0x7F ||
1367 noise[2] == 0x7F || noise[3] == 0x7F)
1368 goto generate_new;
1369
1370 /* Get the noise samples. */
1371 B43_WARN_ON(dev->noisecalc.nr_samples >= 8);
1372 i = dev->noisecalc.nr_samples;
Harvey Harrisoncdbf0842008-05-02 13:47:48 -07001373 noise[0] = clamp_val(noise[0], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1374 noise[1] = clamp_val(noise[1], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1375 noise[2] = clamp_val(noise[2], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1376 noise[3] = clamp_val(noise[3], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04001377 dev->noisecalc.samples[i][0] = phy->nrssi_lt[noise[0]];
1378 dev->noisecalc.samples[i][1] = phy->nrssi_lt[noise[1]];
1379 dev->noisecalc.samples[i][2] = phy->nrssi_lt[noise[2]];
1380 dev->noisecalc.samples[i][3] = phy->nrssi_lt[noise[3]];
1381 dev->noisecalc.nr_samples++;
1382 if (dev->noisecalc.nr_samples == 8) {
1383 /* Calculate the Link Quality by the noise samples. */
1384 average = 0;
1385 for (i = 0; i < 8; i++) {
1386 for (j = 0; j < 4; j++)
1387 average += dev->noisecalc.samples[i][j];
1388 }
1389 average /= (8 * 4);
1390 average *= 125;
1391 average += 64;
1392 average /= 128;
1393 tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x40C);
1394 tmp = (tmp / 128) & 0x1F;
1395 if (tmp >= 8)
1396 average += 2;
1397 else
1398 average -= 25;
1399 if (tmp == 8)
1400 average -= 72;
1401 else
1402 average -= 48;
1403
1404 dev->stats.link_noise = average;
Rusty Russell3db1cd52011-12-19 13:56:45 +00001405 dev->noisecalc.calculation_running = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04001406 return;
1407 }
Michael Buesch98a3b2f2008-06-12 12:36:29 +02001408generate_new:
Michael Buesche4d6b792007-09-18 15:39:42 -04001409 b43_generate_noise_sample(dev);
1410}
1411
1412static void handle_irq_tbtt_indication(struct b43_wldev *dev)
1413{
Johannes Berg05c914f2008-09-11 00:01:58 +02001414 if (b43_is_mode(dev->wl, NL80211_IFTYPE_AP)) {
Michael Buesche4d6b792007-09-18 15:39:42 -04001415 ///TODO: PS TBTT
1416 } else {
1417 if (1 /*FIXME: the last PSpoll frame was sent successfully */ )
1418 b43_power_saving_ctl_bits(dev, 0);
1419 }
Johannes Berg05c914f2008-09-11 00:01:58 +02001420 if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC))
Rusty Russell3db1cd52011-12-19 13:56:45 +00001421 dev->dfq_valid = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04001422}
1423
1424static void handle_irq_atim_end(struct b43_wldev *dev)
1425{
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001426 if (dev->dfq_valid) {
1427 b43_write32(dev, B43_MMIO_MACCMD,
1428 b43_read32(dev, B43_MMIO_MACCMD)
1429 | B43_MACCMD_DFQ_VALID);
Rusty Russell3db1cd52011-12-19 13:56:45 +00001430 dev->dfq_valid = false;
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001431 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001432}
1433
1434static void handle_irq_pmq(struct b43_wldev *dev)
1435{
1436 u32 tmp;
1437
1438 //TODO: AP mode.
1439
1440 while (1) {
1441 tmp = b43_read32(dev, B43_MMIO_PS_STATUS);
1442 if (!(tmp & 0x00000008))
1443 break;
1444 }
1445 /* 16bit write is odd, but correct. */
1446 b43_write16(dev, B43_MMIO_PS_STATUS, 0x0002);
1447}
1448
1449static void b43_write_template_common(struct b43_wldev *dev,
John Daiker99da1852009-02-24 02:16:42 -08001450 const u8 *data, u16 size,
Michael Buesche4d6b792007-09-18 15:39:42 -04001451 u16 ram_offset,
1452 u16 shm_size_offset, u8 rate)
1453{
1454 u32 i, tmp;
1455 struct b43_plcp_hdr4 plcp;
1456
1457 plcp.data = 0;
1458 b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
1459 b43_ram_write(dev, ram_offset, le32_to_cpu(plcp.data));
1460 ram_offset += sizeof(u32);
1461 /* The PLCP is 6 bytes long, but we only wrote 4 bytes, yet.
1462 * So leave the first two bytes of the next write blank.
1463 */
1464 tmp = (u32) (data[0]) << 16;
1465 tmp |= (u32) (data[1]) << 24;
1466 b43_ram_write(dev, ram_offset, tmp);
1467 ram_offset += sizeof(u32);
1468 for (i = 2; i < size; i += sizeof(u32)) {
1469 tmp = (u32) (data[i + 0]);
1470 if (i + 1 < size)
1471 tmp |= (u32) (data[i + 1]) << 8;
1472 if (i + 2 < size)
1473 tmp |= (u32) (data[i + 2]) << 16;
1474 if (i + 3 < size)
1475 tmp |= (u32) (data[i + 3]) << 24;
1476 b43_ram_write(dev, ram_offset + i - 2, tmp);
1477 }
1478 b43_shm_write16(dev, B43_SHM_SHARED, shm_size_offset,
1479 size + sizeof(struct b43_plcp_hdr6));
1480}
1481
Michael Buesch5042c502008-04-05 15:05:00 +02001482/* Check if the use of the antenna that ieee80211 told us to
1483 * use is possible. This will fall back to DEFAULT.
1484 * "antenna_nr" is the antenna identifier we got from ieee80211. */
1485u8 b43_ieee80211_antenna_sanitize(struct b43_wldev *dev,
1486 u8 antenna_nr)
1487{
1488 u8 antenna_mask;
1489
1490 if (antenna_nr == 0) {
1491 /* Zero means "use default antenna". That's always OK. */
1492 return 0;
1493 }
1494
1495 /* Get the mask of available antennas. */
1496 if (dev->phy.gmode)
Rafał Miłecki05814832011-05-18 02:06:39 +02001497 antenna_mask = dev->dev->bus_sprom->ant_available_bg;
Michael Buesch5042c502008-04-05 15:05:00 +02001498 else
Rafał Miłecki05814832011-05-18 02:06:39 +02001499 antenna_mask = dev->dev->bus_sprom->ant_available_a;
Michael Buesch5042c502008-04-05 15:05:00 +02001500
1501 if (!(antenna_mask & (1 << (antenna_nr - 1)))) {
1502 /* This antenna is not available. Fall back to default. */
1503 return 0;
1504 }
1505
1506 return antenna_nr;
1507}
1508
Michael Buesch5042c502008-04-05 15:05:00 +02001509/* Convert a b43 antenna number value to the PHY TX control value. */
1510static u16 b43_antenna_to_phyctl(int antenna)
1511{
1512 switch (antenna) {
1513 case B43_ANTENNA0:
1514 return B43_TXH_PHY_ANT0;
1515 case B43_ANTENNA1:
1516 return B43_TXH_PHY_ANT1;
1517 case B43_ANTENNA2:
1518 return B43_TXH_PHY_ANT2;
1519 case B43_ANTENNA3:
1520 return B43_TXH_PHY_ANT3;
Gábor Stefanik64e368b2009-08-27 22:49:49 +02001521 case B43_ANTENNA_AUTO0:
1522 case B43_ANTENNA_AUTO1:
Michael Buesch5042c502008-04-05 15:05:00 +02001523 return B43_TXH_PHY_ANT01AUTO;
1524 }
1525 B43_WARN_ON(1);
1526 return 0;
1527}
1528
Michael Buesche4d6b792007-09-18 15:39:42 -04001529static void b43_write_beacon_template(struct b43_wldev *dev,
1530 u16 ram_offset,
Michael Buesch5042c502008-04-05 15:05:00 +02001531 u16 shm_size_offset)
Michael Buesche4d6b792007-09-18 15:39:42 -04001532{
Michael Buesch47f76ca2007-12-27 22:15:11 +01001533 unsigned int i, len, variable_len;
Michael Buesche66fee62007-12-26 17:47:10 +01001534 const struct ieee80211_mgmt *bcn;
1535 const u8 *ie;
Rusty Russell3db1cd52011-12-19 13:56:45 +00001536 bool tim_found = false;
Michael Buesch5042c502008-04-05 15:05:00 +02001537 unsigned int rate;
1538 u16 ctl;
1539 int antenna;
Johannes Berge039fa42008-05-15 12:55:29 +02001540 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(dev->wl->current_beacon);
Michael Buesche4d6b792007-09-18 15:39:42 -04001541
Michael Buesche66fee62007-12-26 17:47:10 +01001542 bcn = (const struct ieee80211_mgmt *)(dev->wl->current_beacon->data);
1543 len = min((size_t) dev->wl->current_beacon->len,
Michael Buesche4d6b792007-09-18 15:39:42 -04001544 0x200 - sizeof(struct b43_plcp_hdr6));
Johannes Berge039fa42008-05-15 12:55:29 +02001545 rate = ieee80211_get_tx_rate(dev->wl->hw, info)->hw_value;
Michael Buesche66fee62007-12-26 17:47:10 +01001546
1547 b43_write_template_common(dev, (const u8 *)bcn,
Michael Buesche4d6b792007-09-18 15:39:42 -04001548 len, ram_offset, shm_size_offset, rate);
Michael Buesche66fee62007-12-26 17:47:10 +01001549
Michael Buesch5042c502008-04-05 15:05:00 +02001550 /* Write the PHY TX control parameters. */
Johannes Berg0f4ac382008-10-09 12:18:04 +02001551 antenna = B43_ANTENNA_DEFAULT;
Michael Buesch5042c502008-04-05 15:05:00 +02001552 antenna = b43_antenna_to_phyctl(antenna);
1553 ctl = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL);
1554 /* We can't send beacons with short preamble. Would get PHY errors. */
1555 ctl &= ~B43_TXH_PHY_SHORTPRMBL;
1556 ctl &= ~B43_TXH_PHY_ANT;
1557 ctl &= ~B43_TXH_PHY_ENC;
1558 ctl |= antenna;
1559 if (b43_is_cck_rate(rate))
1560 ctl |= B43_TXH_PHY_ENC_CCK;
1561 else
1562 ctl |= B43_TXH_PHY_ENC_OFDM;
1563 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
1564
Michael Buesche66fee62007-12-26 17:47:10 +01001565 /* Find the position of the TIM and the DTIM_period value
1566 * and write them to SHM. */
1567 ie = bcn->u.beacon.variable;
Michael Buesch47f76ca2007-12-27 22:15:11 +01001568 variable_len = len - offsetof(struct ieee80211_mgmt, u.beacon.variable);
1569 for (i = 0; i < variable_len - 2; ) {
Michael Buesche66fee62007-12-26 17:47:10 +01001570 uint8_t ie_id, ie_len;
1571
1572 ie_id = ie[i];
1573 ie_len = ie[i + 1];
1574 if (ie_id == 5) {
1575 u16 tim_position;
1576 u16 dtim_period;
1577 /* This is the TIM Information Element */
1578
1579 /* Check whether the ie_len is in the beacon data range. */
Michael Buesch47f76ca2007-12-27 22:15:11 +01001580 if (variable_len < ie_len + 2 + i)
Michael Buesche66fee62007-12-26 17:47:10 +01001581 break;
1582 /* A valid TIM is at least 4 bytes long. */
1583 if (ie_len < 4)
1584 break;
Rusty Russell3db1cd52011-12-19 13:56:45 +00001585 tim_found = true;
Michael Buesche66fee62007-12-26 17:47:10 +01001586
1587 tim_position = sizeof(struct b43_plcp_hdr6);
1588 tim_position += offsetof(struct ieee80211_mgmt, u.beacon.variable);
1589 tim_position += i;
1590
1591 dtim_period = ie[i + 3];
1592
1593 b43_shm_write16(dev, B43_SHM_SHARED,
1594 B43_SHM_SH_TIMBPOS, tim_position);
1595 b43_shm_write16(dev, B43_SHM_SHARED,
1596 B43_SHM_SH_DTIMPER, dtim_period);
1597 break;
1598 }
1599 i += ie_len + 2;
1600 }
1601 if (!tim_found) {
Johannes Berg04dea132008-05-20 12:10:49 +02001602 /*
1603 * If ucode wants to modify TIM do it behind the beacon, this
1604 * will happen, for example, when doing mesh networking.
1605 */
1606 b43_shm_write16(dev, B43_SHM_SHARED,
1607 B43_SHM_SH_TIMBPOS,
1608 len + sizeof(struct b43_plcp_hdr6));
1609 b43_shm_write16(dev, B43_SHM_SHARED,
1610 B43_SHM_SH_DTIMPER, 0);
1611 }
1612 b43dbg(dev->wl, "Updated beacon template at 0x%x\n", ram_offset);
Michael Buesche4d6b792007-09-18 15:39:42 -04001613}
1614
Michael Buesch6b4bec02008-05-20 12:16:28 +02001615static void b43_upload_beacon0(struct b43_wldev *dev)
1616{
1617 struct b43_wl *wl = dev->wl;
1618
1619 if (wl->beacon0_uploaded)
1620 return;
1621 b43_write_beacon_template(dev, 0x68, 0x18);
Rusty Russell3db1cd52011-12-19 13:56:45 +00001622 wl->beacon0_uploaded = true;
Michael Buesch6b4bec02008-05-20 12:16:28 +02001623}
1624
1625static void b43_upload_beacon1(struct b43_wldev *dev)
1626{
1627 struct b43_wl *wl = dev->wl;
1628
1629 if (wl->beacon1_uploaded)
1630 return;
1631 b43_write_beacon_template(dev, 0x468, 0x1A);
Rusty Russell3db1cd52011-12-19 13:56:45 +00001632 wl->beacon1_uploaded = true;
Michael Buesch6b4bec02008-05-20 12:16:28 +02001633}
1634
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001635static void handle_irq_beacon(struct b43_wldev *dev)
1636{
1637 struct b43_wl *wl = dev->wl;
1638 u32 cmd, beacon0_valid, beacon1_valid;
1639
Johannes Berg05c914f2008-09-11 00:01:58 +02001640 if (!b43_is_mode(wl, NL80211_IFTYPE_AP) &&
Manual Munz8c235162011-09-18 18:24:03 -05001641 !b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) &&
1642 !b43_is_mode(wl, NL80211_IFTYPE_ADHOC))
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001643 return;
1644
1645 /* This is the bottom half of the asynchronous beacon update. */
1646
1647 /* Ignore interrupt in the future. */
Michael Buesch13790722009-04-08 21:26:27 +02001648 dev->irq_mask &= ~B43_IRQ_BEACON;
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001649
1650 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1651 beacon0_valid = (cmd & B43_MACCMD_BEACON0_VALID);
1652 beacon1_valid = (cmd & B43_MACCMD_BEACON1_VALID);
1653
1654 /* Schedule interrupt manually, if busy. */
1655 if (beacon0_valid && beacon1_valid) {
1656 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_BEACON);
Michael Buesch13790722009-04-08 21:26:27 +02001657 dev->irq_mask |= B43_IRQ_BEACON;
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001658 return;
1659 }
1660
Michael Buesch6b4bec02008-05-20 12:16:28 +02001661 if (unlikely(wl->beacon_templates_virgin)) {
1662 /* We never uploaded a beacon before.
1663 * Upload both templates now, but only mark one valid. */
Rusty Russell3db1cd52011-12-19 13:56:45 +00001664 wl->beacon_templates_virgin = false;
Michael Buesch6b4bec02008-05-20 12:16:28 +02001665 b43_upload_beacon0(dev);
1666 b43_upload_beacon1(dev);
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001667 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1668 cmd |= B43_MACCMD_BEACON0_VALID;
1669 b43_write32(dev, B43_MMIO_MACCMD, cmd);
Michael Buesch6b4bec02008-05-20 12:16:28 +02001670 } else {
1671 if (!beacon0_valid) {
1672 b43_upload_beacon0(dev);
1673 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1674 cmd |= B43_MACCMD_BEACON0_VALID;
1675 b43_write32(dev, B43_MMIO_MACCMD, cmd);
1676 } else if (!beacon1_valid) {
1677 b43_upload_beacon1(dev);
1678 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1679 cmd |= B43_MACCMD_BEACON1_VALID;
1680 b43_write32(dev, B43_MMIO_MACCMD, cmd);
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001681 }
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001682 }
1683}
1684
Michael Buesch36dbd952009-09-04 22:51:29 +02001685static void b43_do_beacon_update_trigger_work(struct b43_wldev *dev)
1686{
1687 u32 old_irq_mask = dev->irq_mask;
1688
1689 /* update beacon right away or defer to irq */
1690 handle_irq_beacon(dev);
1691 if (old_irq_mask != dev->irq_mask) {
1692 /* The handler updated the IRQ mask. */
1693 B43_WARN_ON(!dev->irq_mask);
1694 if (b43_read32(dev, B43_MMIO_GEN_IRQ_MASK)) {
1695 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
1696 } else {
1697 /* Device interrupts are currently disabled. That means
1698 * we just ran the hardirq handler and scheduled the
1699 * IRQ thread. The thread will write the IRQ mask when
1700 * it finished, so there's nothing to do here. Writing
1701 * the mask _here_ would incorrectly re-enable IRQs. */
1702 }
1703 }
1704}
1705
Michael Buescha82d9922008-04-04 21:40:06 +02001706static void b43_beacon_update_trigger_work(struct work_struct *work)
1707{
1708 struct b43_wl *wl = container_of(work, struct b43_wl,
1709 beacon_update_trigger);
1710 struct b43_wldev *dev;
1711
1712 mutex_lock(&wl->mutex);
1713 dev = wl->current_dev;
1714 if (likely(dev && (b43_status(dev) >= B43_STAT_INITIALIZED))) {
Rafał Miłecki505fb012011-05-19 15:11:27 +02001715 if (b43_bus_host_is_sdio(dev->dev)) {
Michael Buesch36dbd952009-09-04 22:51:29 +02001716 /* wl->mutex is enough. */
1717 b43_do_beacon_update_trigger_work(dev);
1718 mmiowb();
1719 } else {
1720 spin_lock_irq(&wl->hardirq_lock);
1721 b43_do_beacon_update_trigger_work(dev);
1722 mmiowb();
1723 spin_unlock_irq(&wl->hardirq_lock);
1724 }
Michael Buescha82d9922008-04-04 21:40:06 +02001725 }
1726 mutex_unlock(&wl->mutex);
1727}
1728
Michael Bueschd4df6f12007-12-26 18:04:14 +01001729/* Asynchronously update the packet templates in template RAM.
Michael Buesch36dbd952009-09-04 22:51:29 +02001730 * Locking: Requires wl->mutex to be locked. */
Johannes Berg9d139c82008-07-09 14:40:37 +02001731static void b43_update_templates(struct b43_wl *wl)
Michael Buesche4d6b792007-09-18 15:39:42 -04001732{
Johannes Berg9d139c82008-07-09 14:40:37 +02001733 struct sk_buff *beacon;
1734
Michael Buesche66fee62007-12-26 17:47:10 +01001735 /* This is the top half of the ansynchronous beacon update.
1736 * The bottom half is the beacon IRQ.
1737 * Beacon update must be asynchronous to avoid sending an
1738 * invalid beacon. This can happen for example, if the firmware
1739 * transmits a beacon while we are updating it. */
Michael Buesche4d6b792007-09-18 15:39:42 -04001740
Johannes Berg9d139c82008-07-09 14:40:37 +02001741 /* We could modify the existing beacon and set the aid bit in
1742 * the TIM field, but that would probably require resizing and
1743 * moving of data within the beacon template.
1744 * Simply request a new beacon and let mac80211 do the hard work. */
1745 beacon = ieee80211_beacon_get(wl->hw, wl->vif);
1746 if (unlikely(!beacon))
1747 return;
1748
Michael Buesche66fee62007-12-26 17:47:10 +01001749 if (wl->current_beacon)
1750 dev_kfree_skb_any(wl->current_beacon);
1751 wl->current_beacon = beacon;
Rusty Russell3db1cd52011-12-19 13:56:45 +00001752 wl->beacon0_uploaded = false;
1753 wl->beacon1_uploaded = false;
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04001754 ieee80211_queue_work(wl->hw, &wl->beacon_update_trigger);
Michael Buesche4d6b792007-09-18 15:39:42 -04001755}
1756
Michael Buesche4d6b792007-09-18 15:39:42 -04001757static void b43_set_beacon_int(struct b43_wldev *dev, u16 beacon_int)
1758{
1759 b43_time_lock(dev);
Rafał Miłecki21d889d2011-05-18 02:06:38 +02001760 if (dev->dev->core_rev >= 3) {
Michael Buescha82d9922008-04-04 21:40:06 +02001761 b43_write32(dev, B43_MMIO_TSF_CFP_REP, (beacon_int << 16));
1762 b43_write32(dev, B43_MMIO_TSF_CFP_START, (beacon_int << 10));
Michael Buesche4d6b792007-09-18 15:39:42 -04001763 } else {
1764 b43_write16(dev, 0x606, (beacon_int >> 6));
1765 b43_write16(dev, 0x610, beacon_int);
1766 }
1767 b43_time_unlock(dev);
Michael Buescha82d9922008-04-04 21:40:06 +02001768 b43dbg(dev->wl, "Set beacon interval to %u\n", beacon_int);
Michael Buesche4d6b792007-09-18 15:39:42 -04001769}
1770
Michael Bueschafa83e22008-05-19 23:51:37 +02001771static void b43_handle_firmware_panic(struct b43_wldev *dev)
1772{
1773 u16 reason;
1774
1775 /* Read the register that contains the reason code for the panic. */
1776 reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_FWPANIC_REASON_REG);
1777 b43err(dev->wl, "Whoopsy, firmware panic! Reason: %u\n", reason);
1778
1779 switch (reason) {
1780 default:
1781 b43dbg(dev->wl, "The panic reason is unknown.\n");
1782 /* fallthrough */
1783 case B43_FWPANIC_DIE:
1784 /* Do not restart the controller or firmware.
1785 * The device is nonfunctional from now on.
1786 * Restarting would result in this panic to trigger again,
1787 * so we avoid that recursion. */
1788 break;
1789 case B43_FWPANIC_RESTART:
1790 b43_controller_restart(dev, "Microcode panic");
1791 break;
1792 }
1793}
1794
Michael Buesche4d6b792007-09-18 15:39:42 -04001795static void handle_irq_ucode_debug(struct b43_wldev *dev)
1796{
Michael Buesche48b0ee2008-05-17 22:44:35 +02001797 unsigned int i, cnt;
Michael Buesch53c06852008-05-20 00:24:36 +02001798 u16 reason, marker_id, marker_line;
Michael Buesche48b0ee2008-05-17 22:44:35 +02001799 __le16 *buf;
1800
1801 /* The proprietary firmware doesn't have this IRQ. */
1802 if (!dev->fw.opensource)
1803 return;
1804
Michael Bueschafa83e22008-05-19 23:51:37 +02001805 /* Read the register that contains the reason code for this IRQ. */
1806 reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_DEBUGIRQ_REASON_REG);
1807
Michael Buesche48b0ee2008-05-17 22:44:35 +02001808 switch (reason) {
1809 case B43_DEBUGIRQ_PANIC:
Michael Bueschafa83e22008-05-19 23:51:37 +02001810 b43_handle_firmware_panic(dev);
Michael Buesche48b0ee2008-05-17 22:44:35 +02001811 break;
1812 case B43_DEBUGIRQ_DUMP_SHM:
1813 if (!B43_DEBUG)
1814 break; /* Only with driver debugging enabled. */
1815 buf = kmalloc(4096, GFP_ATOMIC);
1816 if (!buf) {
1817 b43dbg(dev->wl, "SHM-dump: Failed to allocate memory\n");
1818 goto out;
1819 }
1820 for (i = 0; i < 4096; i += 2) {
1821 u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, i);
1822 buf[i / 2] = cpu_to_le16(tmp);
1823 }
1824 b43info(dev->wl, "Shared memory dump:\n");
1825 print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET,
1826 16, 2, buf, 4096, 1);
1827 kfree(buf);
1828 break;
1829 case B43_DEBUGIRQ_DUMP_REGS:
1830 if (!B43_DEBUG)
1831 break; /* Only with driver debugging enabled. */
1832 b43info(dev->wl, "Microcode register dump:\n");
1833 for (i = 0, cnt = 0; i < 64; i++) {
1834 u16 tmp = b43_shm_read16(dev, B43_SHM_SCRATCH, i);
1835 if (cnt == 0)
1836 printk(KERN_INFO);
1837 printk("r%02u: 0x%04X ", i, tmp);
1838 cnt++;
1839 if (cnt == 6) {
1840 printk("\n");
1841 cnt = 0;
1842 }
1843 }
1844 printk("\n");
1845 break;
Michael Buesch53c06852008-05-20 00:24:36 +02001846 case B43_DEBUGIRQ_MARKER:
1847 if (!B43_DEBUG)
1848 break; /* Only with driver debugging enabled. */
1849 marker_id = b43_shm_read16(dev, B43_SHM_SCRATCH,
1850 B43_MARKER_ID_REG);
1851 marker_line = b43_shm_read16(dev, B43_SHM_SCRATCH,
1852 B43_MARKER_LINE_REG);
1853 b43info(dev->wl, "The firmware just executed the MARKER(%u) "
1854 "at line number %u\n",
1855 marker_id, marker_line);
1856 break;
Michael Buesche48b0ee2008-05-17 22:44:35 +02001857 default:
1858 b43dbg(dev->wl, "Debug-IRQ triggered for unknown reason: %u\n",
1859 reason);
1860 }
1861out:
Michael Bueschafa83e22008-05-19 23:51:37 +02001862 /* Acknowledge the debug-IRQ, so the firmware can continue. */
1863 b43_shm_write16(dev, B43_SHM_SCRATCH,
1864 B43_DEBUGIRQ_REASON_REG, B43_DEBUGIRQ_ACK);
Michael Buesche4d6b792007-09-18 15:39:42 -04001865}
1866
Michael Buesch36dbd952009-09-04 22:51:29 +02001867static void b43_do_interrupt_thread(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04001868{
1869 u32 reason;
1870 u32 dma_reason[ARRAY_SIZE(dev->dma_reason)];
1871 u32 merged_dma_reason = 0;
Michael Buesch21954c32007-09-27 15:31:40 +02001872 int i;
Michael Buesche4d6b792007-09-18 15:39:42 -04001873
Michael Buesch36dbd952009-09-04 22:51:29 +02001874 if (unlikely(b43_status(dev) != B43_STAT_STARTED))
1875 return;
Michael Buesche4d6b792007-09-18 15:39:42 -04001876
1877 reason = dev->irq_reason;
1878 for (i = 0; i < ARRAY_SIZE(dma_reason); i++) {
1879 dma_reason[i] = dev->dma_reason[i];
1880 merged_dma_reason |= dma_reason[i];
1881 }
1882
1883 if (unlikely(reason & B43_IRQ_MAC_TXERR))
1884 b43err(dev->wl, "MAC transmission error\n");
1885
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01001886 if (unlikely(reason & B43_IRQ_PHY_TXERR)) {
Michael Buesche4d6b792007-09-18 15:39:42 -04001887 b43err(dev->wl, "PHY transmission error\n");
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01001888 rmb();
1889 if (unlikely(atomic_dec_and_test(&dev->phy.txerr_cnt))) {
1890 atomic_set(&dev->phy.txerr_cnt,
1891 B43_PHY_TX_BADNESS_LIMIT);
1892 b43err(dev->wl, "Too many PHY TX errors, "
1893 "restarting the controller\n");
1894 b43_controller_restart(dev, "PHY TX errors");
1895 }
1896 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001897
1898 if (unlikely(merged_dma_reason & (B43_DMAIRQ_FATALMASK |
1899 B43_DMAIRQ_NONFATALMASK))) {
1900 if (merged_dma_reason & B43_DMAIRQ_FATALMASK) {
1901 b43err(dev->wl, "Fatal DMA error: "
1902 "0x%08X, 0x%08X, 0x%08X, "
1903 "0x%08X, 0x%08X, 0x%08X\n",
1904 dma_reason[0], dma_reason[1],
1905 dma_reason[2], dma_reason[3],
1906 dma_reason[4], dma_reason[5]);
Larry Finger214ac9a2009-12-09 13:25:56 -06001907 b43err(dev->wl, "This device does not support DMA "
Larry Fingerbb64d952010-06-19 08:29:08 -05001908 "on your system. It will now be switched to PIO.\n");
Linus Torvalds9e3bd912010-02-26 10:34:27 -08001909 /* Fall back to PIO transfers if we get fatal DMA errors! */
Rusty Russell3db1cd52011-12-19 13:56:45 +00001910 dev->use_pio = true;
Linus Torvalds9e3bd912010-02-26 10:34:27 -08001911 b43_controller_restart(dev, "DMA error");
Michael Buesche4d6b792007-09-18 15:39:42 -04001912 return;
1913 }
1914 if (merged_dma_reason & B43_DMAIRQ_NONFATALMASK) {
1915 b43err(dev->wl, "DMA error: "
1916 "0x%08X, 0x%08X, 0x%08X, "
1917 "0x%08X, 0x%08X, 0x%08X\n",
1918 dma_reason[0], dma_reason[1],
1919 dma_reason[2], dma_reason[3],
1920 dma_reason[4], dma_reason[5]);
1921 }
1922 }
1923
1924 if (unlikely(reason & B43_IRQ_UCODE_DEBUG))
1925 handle_irq_ucode_debug(dev);
1926 if (reason & B43_IRQ_TBTT_INDI)
1927 handle_irq_tbtt_indication(dev);
1928 if (reason & B43_IRQ_ATIM_END)
1929 handle_irq_atim_end(dev);
1930 if (reason & B43_IRQ_BEACON)
1931 handle_irq_beacon(dev);
1932 if (reason & B43_IRQ_PMQ)
1933 handle_irq_pmq(dev);
Michael Buesch21954c32007-09-27 15:31:40 +02001934 if (reason & B43_IRQ_TXFIFO_FLUSH_OK)
1935 ;/* TODO */
1936 if (reason & B43_IRQ_NOISESAMPLE_OK)
Michael Buesche4d6b792007-09-18 15:39:42 -04001937 handle_irq_noise(dev);
1938
1939 /* Check the DMA reason registers for received data. */
Michael Buesch5100d5a2008-03-29 21:01:16 +01001940 if (dma_reason[0] & B43_DMAIRQ_RX_DONE) {
1941 if (b43_using_pio_transfers(dev))
1942 b43_pio_rx(dev->pio.rx_queue);
1943 else
1944 b43_dma_rx(dev->dma.rx_ring);
1945 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001946 B43_WARN_ON(dma_reason[1] & B43_DMAIRQ_RX_DONE);
1947 B43_WARN_ON(dma_reason[2] & B43_DMAIRQ_RX_DONE);
Michael Bueschb27faf82008-03-06 16:32:46 +01001948 B43_WARN_ON(dma_reason[3] & B43_DMAIRQ_RX_DONE);
Michael Buesche4d6b792007-09-18 15:39:42 -04001949 B43_WARN_ON(dma_reason[4] & B43_DMAIRQ_RX_DONE);
1950 B43_WARN_ON(dma_reason[5] & B43_DMAIRQ_RX_DONE);
1951
Michael Buesch21954c32007-09-27 15:31:40 +02001952 if (reason & B43_IRQ_TX_OK)
Michael Buesche4d6b792007-09-18 15:39:42 -04001953 handle_irq_transmit_status(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04001954
Michael Buesch36dbd952009-09-04 22:51:29 +02001955 /* Re-enable interrupts on the device by restoring the current interrupt mask. */
Michael Buesch13790722009-04-08 21:26:27 +02001956 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
Michael Buesch990b86f2009-09-12 00:48:03 +02001957
1958#if B43_DEBUG
1959 if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
1960 dev->irq_count++;
1961 for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
1962 if (reason & (1 << i))
1963 dev->irq_bit_count[i]++;
1964 }
1965 }
1966#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04001967}
1968
Michael Buesch36dbd952009-09-04 22:51:29 +02001969/* Interrupt thread handler. Handles device interrupts in thread context. */
1970static irqreturn_t b43_interrupt_thread_handler(int irq, void *dev_id)
Michael Buesche4d6b792007-09-18 15:39:42 -04001971{
Michael Buesche4d6b792007-09-18 15:39:42 -04001972 struct b43_wldev *dev = dev_id;
Michael Buesch36dbd952009-09-04 22:51:29 +02001973
1974 mutex_lock(&dev->wl->mutex);
1975 b43_do_interrupt_thread(dev);
1976 mmiowb();
1977 mutex_unlock(&dev->wl->mutex);
1978
1979 return IRQ_HANDLED;
1980}
1981
1982static irqreturn_t b43_do_interrupt(struct b43_wldev *dev)
1983{
Michael Buesche4d6b792007-09-18 15:39:42 -04001984 u32 reason;
1985
Michael Buesch36dbd952009-09-04 22:51:29 +02001986 /* This code runs under wl->hardirq_lock, but _only_ on non-SDIO busses.
1987 * On SDIO, this runs under wl->mutex. */
Michael Buesche4d6b792007-09-18 15:39:42 -04001988
Michael Buesche4d6b792007-09-18 15:39:42 -04001989 reason = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
1990 if (reason == 0xffffffff) /* shared IRQ */
Michael Buesch36dbd952009-09-04 22:51:29 +02001991 return IRQ_NONE;
Michael Buesch13790722009-04-08 21:26:27 +02001992 reason &= dev->irq_mask;
Michael Buesche4d6b792007-09-18 15:39:42 -04001993 if (!reason)
Sebastian Andrzej Siewiorcae56142011-07-07 21:58:10 +02001994 return IRQ_NONE;
Michael Buesche4d6b792007-09-18 15:39:42 -04001995
1996 dev->dma_reason[0] = b43_read32(dev, B43_MMIO_DMA0_REASON)
1997 & 0x0001DC00;
1998 dev->dma_reason[1] = b43_read32(dev, B43_MMIO_DMA1_REASON)
1999 & 0x0000DC00;
2000 dev->dma_reason[2] = b43_read32(dev, B43_MMIO_DMA2_REASON)
2001 & 0x0000DC00;
2002 dev->dma_reason[3] = b43_read32(dev, B43_MMIO_DMA3_REASON)
2003 & 0x0001DC00;
2004 dev->dma_reason[4] = b43_read32(dev, B43_MMIO_DMA4_REASON)
2005 & 0x0000DC00;
Michael Buesch13790722009-04-08 21:26:27 +02002006/* Unused ring
Michael Buesche4d6b792007-09-18 15:39:42 -04002007 dev->dma_reason[5] = b43_read32(dev, B43_MMIO_DMA5_REASON)
2008 & 0x0000DC00;
Michael Buesch13790722009-04-08 21:26:27 +02002009*/
Michael Buesche4d6b792007-09-18 15:39:42 -04002010
Michael Buesch36dbd952009-09-04 22:51:29 +02002011 /* ACK the interrupt. */
2012 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, reason);
2013 b43_write32(dev, B43_MMIO_DMA0_REASON, dev->dma_reason[0]);
2014 b43_write32(dev, B43_MMIO_DMA1_REASON, dev->dma_reason[1]);
2015 b43_write32(dev, B43_MMIO_DMA2_REASON, dev->dma_reason[2]);
2016 b43_write32(dev, B43_MMIO_DMA3_REASON, dev->dma_reason[3]);
2017 b43_write32(dev, B43_MMIO_DMA4_REASON, dev->dma_reason[4]);
2018/* Unused ring
2019 b43_write32(dev, B43_MMIO_DMA5_REASON, dev->dma_reason[5]);
2020*/
2021
2022 /* Disable IRQs on the device. The IRQ thread handler will re-enable them. */
Michael Buesch13790722009-04-08 21:26:27 +02002023 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
Michael Buesch36dbd952009-09-04 22:51:29 +02002024 /* Save the reason bitmasks for the IRQ thread handler. */
Michael Buesche4d6b792007-09-18 15:39:42 -04002025 dev->irq_reason = reason;
Michael Buesch36dbd952009-09-04 22:51:29 +02002026
2027 return IRQ_WAKE_THREAD;
2028}
2029
2030/* Interrupt handler top-half. This runs with interrupts disabled. */
2031static irqreturn_t b43_interrupt_handler(int irq, void *dev_id)
2032{
2033 struct b43_wldev *dev = dev_id;
2034 irqreturn_t ret;
2035
2036 if (unlikely(b43_status(dev) < B43_STAT_STARTED))
2037 return IRQ_NONE;
2038
2039 spin_lock(&dev->wl->hardirq_lock);
2040 ret = b43_do_interrupt(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002041 mmiowb();
Michael Buesch36dbd952009-09-04 22:51:29 +02002042 spin_unlock(&dev->wl->hardirq_lock);
Michael Buesche4d6b792007-09-18 15:39:42 -04002043
2044 return ret;
2045}
2046
Albert Herranz3dbba8e2009-09-10 19:34:49 +02002047/* SDIO interrupt handler. This runs in process context. */
2048static void b43_sdio_interrupt_handler(struct b43_wldev *dev)
2049{
2050 struct b43_wl *wl = dev->wl;
Albert Herranz3dbba8e2009-09-10 19:34:49 +02002051 irqreturn_t ret;
2052
Albert Herranz3dbba8e2009-09-10 19:34:49 +02002053 mutex_lock(&wl->mutex);
Albert Herranz3dbba8e2009-09-10 19:34:49 +02002054
2055 ret = b43_do_interrupt(dev);
2056 if (ret == IRQ_WAKE_THREAD)
2057 b43_do_interrupt_thread(dev);
2058
Albert Herranz3dbba8e2009-09-10 19:34:49 +02002059 mutex_unlock(&wl->mutex);
2060}
2061
Michael Buesch1a9f5092009-01-23 21:21:51 +01002062void b43_do_release_fw(struct b43_firmware_file *fw)
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002063{
2064 release_firmware(fw->data);
2065 fw->data = NULL;
2066 fw->filename = NULL;
2067}
2068
Michael Buesche4d6b792007-09-18 15:39:42 -04002069static void b43_release_firmware(struct b43_wldev *dev)
2070{
Michael Buesch1a9f5092009-01-23 21:21:51 +01002071 b43_do_release_fw(&dev->fw.ucode);
2072 b43_do_release_fw(&dev->fw.pcm);
2073 b43_do_release_fw(&dev->fw.initvals);
2074 b43_do_release_fw(&dev->fw.initvals_band);
Michael Buesche4d6b792007-09-18 15:39:42 -04002075}
2076
Michael Buescheb189d82008-01-28 14:47:41 -08002077static void b43_print_fw_helptext(struct b43_wl *wl, bool error)
Michael Buesche4d6b792007-09-18 15:39:42 -04002078{
Hannes Ederfc68ed42009-02-14 11:50:06 +00002079 const char text[] =
2080 "You must go to " \
2081 "http://wireless.kernel.org/en/users/Drivers/b43#devicefirmware " \
2082 "and download the correct firmware for this driver version. " \
2083 "Please carefully read all instructions on this website.\n";
Michael Buescheb189d82008-01-28 14:47:41 -08002084
Michael Buescheb189d82008-01-28 14:47:41 -08002085 if (error)
2086 b43err(wl, text);
2087 else
2088 b43warn(wl, text);
Michael Buesche4d6b792007-09-18 15:39:42 -04002089}
2090
Larry Finger16fc9b02012-12-20 15:55:01 -06002091static void b43_fw_cb(const struct firmware *firmware, void *context)
2092{
2093 struct b43_request_fw_context *ctx = context;
2094
2095 ctx->blob = firmware;
2096 complete(&ctx->fw_load_complete);
2097}
2098
Michael Buesch1a9f5092009-01-23 21:21:51 +01002099int b43_do_request_fw(struct b43_request_fw_context *ctx,
2100 const char *name,
Larry Finger16fc9b02012-12-20 15:55:01 -06002101 struct b43_firmware_file *fw, bool async)
Michael Buesche4d6b792007-09-18 15:39:42 -04002102{
Michael Buesche4d6b792007-09-18 15:39:42 -04002103 struct b43_fw_header *hdr;
2104 u32 size;
2105 int err;
2106
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002107 if (!name) {
2108 /* Don't fetch anything. Free possibly cached firmware. */
Michael Buesch1a9f5092009-01-23 21:21:51 +01002109 /* FIXME: We should probably keep it anyway, to save some headache
2110 * on suspend/resume with multiband devices. */
2111 b43_do_release_fw(fw);
Michael Buesche4d6b792007-09-18 15:39:42 -04002112 return 0;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002113 }
2114 if (fw->filename) {
Michael Buesch1a9f5092009-01-23 21:21:51 +01002115 if ((fw->type == ctx->req_type) &&
2116 (strcmp(fw->filename, name) == 0))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002117 return 0; /* Already have this fw. */
2118 /* Free the cached firmware first. */
Michael Buesch1a9f5092009-01-23 21:21:51 +01002119 /* FIXME: We should probably do this later after we successfully
2120 * got the new fw. This could reduce headache with multiband devices.
2121 * We could also redesign this to cache the firmware for all possible
2122 * bands all the time. */
2123 b43_do_release_fw(fw);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002124 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002125
Michael Buesch1a9f5092009-01-23 21:21:51 +01002126 switch (ctx->req_type) {
2127 case B43_FWTYPE_PROPRIETARY:
2128 snprintf(ctx->fwname, sizeof(ctx->fwname),
2129 "b43%s/%s.fw",
2130 modparam_fwpostfix, name);
2131 break;
2132 case B43_FWTYPE_OPENSOURCE:
2133 snprintf(ctx->fwname, sizeof(ctx->fwname),
2134 "b43-open%s/%s.fw",
2135 modparam_fwpostfix, name);
2136 break;
2137 default:
2138 B43_WARN_ON(1);
2139 return -ENOSYS;
2140 }
Larry Finger16fc9b02012-12-20 15:55:01 -06002141 if (async) {
2142 /* do this part asynchronously */
2143 init_completion(&ctx->fw_load_complete);
2144 err = request_firmware_nowait(THIS_MODULE, 1, ctx->fwname,
2145 ctx->dev->dev->dev, GFP_KERNEL,
2146 ctx, b43_fw_cb);
2147 if (err < 0) {
2148 pr_err("Unable to load firmware\n");
2149 return err;
2150 }
2151 /* stall here until fw ready */
2152 wait_for_completion(&ctx->fw_load_complete);
2153 if (ctx->blob)
2154 goto fw_ready;
2155 /* On some ARM systems, the async request will fail, but the next sync
2156 * request works. For this reason, we dall through here
2157 */
2158 }
2159 err = request_firmware(&ctx->blob, ctx->fwname,
2160 ctx->dev->dev->dev);
Michael Buesch68217832008-05-17 23:43:57 +02002161 if (err == -ENOENT) {
Michael Buesch1a9f5092009-01-23 21:21:51 +01002162 snprintf(ctx->errors[ctx->req_type],
2163 sizeof(ctx->errors[ctx->req_type]),
Larry Finger16fc9b02012-12-20 15:55:01 -06002164 "Firmware file \"%s\" not found\n",
2165 ctx->fwname);
Michael Buesch68217832008-05-17 23:43:57 +02002166 return err;
2167 } else if (err) {
Michael Buesch1a9f5092009-01-23 21:21:51 +01002168 snprintf(ctx->errors[ctx->req_type],
2169 sizeof(ctx->errors[ctx->req_type]),
2170 "Firmware file \"%s\" request failed (err=%d)\n",
2171 ctx->fwname, err);
Michael Buesche4d6b792007-09-18 15:39:42 -04002172 return err;
2173 }
Larry Finger16fc9b02012-12-20 15:55:01 -06002174fw_ready:
2175 if (ctx->blob->size < sizeof(struct b43_fw_header))
Michael Buesche4d6b792007-09-18 15:39:42 -04002176 goto err_format;
Larry Finger16fc9b02012-12-20 15:55:01 -06002177 hdr = (struct b43_fw_header *)(ctx->blob->data);
Michael Buesche4d6b792007-09-18 15:39:42 -04002178 switch (hdr->type) {
2179 case B43_FW_TYPE_UCODE:
2180 case B43_FW_TYPE_PCM:
2181 size = be32_to_cpu(hdr->size);
Larry Finger16fc9b02012-12-20 15:55:01 -06002182 if (size != ctx->blob->size - sizeof(struct b43_fw_header))
Michael Buesche4d6b792007-09-18 15:39:42 -04002183 goto err_format;
2184 /* fallthrough */
2185 case B43_FW_TYPE_IV:
2186 if (hdr->ver != 1)
2187 goto err_format;
2188 break;
2189 default:
2190 goto err_format;
2191 }
2192
Larry Finger16fc9b02012-12-20 15:55:01 -06002193 fw->data = ctx->blob;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002194 fw->filename = name;
Michael Buesch1a9f5092009-01-23 21:21:51 +01002195 fw->type = ctx->req_type;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002196
2197 return 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04002198
2199err_format:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002200 snprintf(ctx->errors[ctx->req_type],
2201 sizeof(ctx->errors[ctx->req_type]),
2202 "Firmware file \"%s\" format error.\n", ctx->fwname);
Larry Finger16fc9b02012-12-20 15:55:01 -06002203 release_firmware(ctx->blob);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002204
Michael Buesche4d6b792007-09-18 15:39:42 -04002205 return -EPROTO;
2206}
2207
Michael Buesch1a9f5092009-01-23 21:21:51 +01002208static int b43_try_request_fw(struct b43_request_fw_context *ctx)
Michael Buesche4d6b792007-09-18 15:39:42 -04002209{
Michael Buesch1a9f5092009-01-23 21:21:51 +01002210 struct b43_wldev *dev = ctx->dev;
2211 struct b43_firmware *fw = &ctx->dev->fw;
Rafał Miłecki21d889d2011-05-18 02:06:38 +02002212 const u8 rev = ctx->dev->dev->core_rev;
Michael Buesche4d6b792007-09-18 15:39:42 -04002213 const char *filename;
2214 u32 tmshigh;
2215 int err;
2216
Rafał Miłecki8b9bda72011-07-07 18:58:24 +02002217 /* Files for HT and LCN were found by trying one by one */
2218
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002219 /* Get microcode */
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002220 if ((rev >= 5) && (rev <= 10)) {
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002221 filename = "ucode5";
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002222 } else if ((rev >= 11) && (rev <= 12)) {
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002223 filename = "ucode11";
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002224 } else if (rev == 13) {
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002225 filename = "ucode13";
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002226 } else if (rev == 14) {
Gábor Stefanik759b9732009-08-14 14:39:53 +02002227 filename = "ucode14";
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002228 } else if (rev == 15) {
Gábor Stefanik759b9732009-08-14 14:39:53 +02002229 filename = "ucode15";
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002230 } else {
2231 switch (dev->phy.type) {
2232 case B43_PHYTYPE_N:
2233 if (rev >= 16)
2234 filename = "ucode16_mimo";
2235 else
2236 goto err_no_ucode;
2237 break;
Rafał Miłecki8b9bda72011-07-07 18:58:24 +02002238 case B43_PHYTYPE_HT:
2239 if (rev == 29)
2240 filename = "ucode29_mimo";
2241 else
2242 goto err_no_ucode;
2243 break;
2244 case B43_PHYTYPE_LCN:
2245 if (rev == 24)
2246 filename = "ucode24_mimo";
2247 else
2248 goto err_no_ucode;
2249 break;
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002250 default:
2251 goto err_no_ucode;
2252 }
2253 }
Larry Finger16fc9b02012-12-20 15:55:01 -06002254 err = b43_do_request_fw(ctx, filename, &fw->ucode, true);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002255 if (err)
2256 goto err_load;
2257
2258 /* Get PCM code */
2259 if ((rev >= 5) && (rev <= 10))
2260 filename = "pcm5";
2261 else if (rev >= 11)
2262 filename = NULL;
2263 else
2264 goto err_no_pcm;
Rusty Russell3db1cd52011-12-19 13:56:45 +00002265 fw->pcm_request_failed = false;
Larry Finger16fc9b02012-12-20 15:55:01 -06002266 err = b43_do_request_fw(ctx, filename, &fw->pcm, false);
Michael Buesch68217832008-05-17 23:43:57 +02002267 if (err == -ENOENT) {
2268 /* We did not find a PCM file? Not fatal, but
2269 * core rev <= 10 must do without hwcrypto then. */
Rusty Russell3db1cd52011-12-19 13:56:45 +00002270 fw->pcm_request_failed = true;
Michael Buesch68217832008-05-17 23:43:57 +02002271 } else if (err)
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002272 goto err_load;
2273
2274 /* Get initvals */
2275 switch (dev->phy.type) {
2276 case B43_PHYTYPE_A:
2277 if ((rev >= 5) && (rev <= 10)) {
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02002278 tmshigh = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002279 if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
2280 filename = "a0g1initvals5";
2281 else
2282 filename = "a0g0initvals5";
2283 } else
2284 goto err_no_initvals;
2285 break;
2286 case B43_PHYTYPE_G:
Michael Buesche4d6b792007-09-18 15:39:42 -04002287 if ((rev >= 5) && (rev <= 10))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002288 filename = "b0g0initvals5";
Michael Buesche4d6b792007-09-18 15:39:42 -04002289 else if (rev >= 13)
Larry.Finger@lwfinger.nete9304882008-05-15 14:07:36 -05002290 filename = "b0g0initvals13";
Michael Buesche4d6b792007-09-18 15:39:42 -04002291 else
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002292 goto err_no_initvals;
2293 break;
2294 case B43_PHYTYPE_N:
Rafał Miłeckie41596a2010-12-21 11:50:19 +01002295 if (rev >= 16)
2296 filename = "n0initvals16";
2297 else if ((rev >= 11) && (rev <= 12))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002298 filename = "n0initvals11";
2299 else
2300 goto err_no_initvals;
2301 break;
Gábor Stefanik759b9732009-08-14 14:39:53 +02002302 case B43_PHYTYPE_LP:
2303 if (rev == 13)
2304 filename = "lp0initvals13";
2305 else if (rev == 14)
2306 filename = "lp0initvals14";
2307 else if (rev >= 15)
2308 filename = "lp0initvals15";
2309 else
2310 goto err_no_initvals;
2311 break;
Rafał Miłecki8b9bda72011-07-07 18:58:24 +02002312 case B43_PHYTYPE_HT:
2313 if (rev == 29)
2314 filename = "ht0initvals29";
2315 else
2316 goto err_no_initvals;
2317 break;
2318 case B43_PHYTYPE_LCN:
2319 if (rev == 24)
2320 filename = "lcn0initvals24";
2321 else
2322 goto err_no_initvals;
2323 break;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002324 default:
2325 goto err_no_initvals;
Michael Buesche4d6b792007-09-18 15:39:42 -04002326 }
Larry Finger16fc9b02012-12-20 15:55:01 -06002327 err = b43_do_request_fw(ctx, filename, &fw->initvals, false);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002328 if (err)
2329 goto err_load;
2330
2331 /* Get bandswitch initvals */
2332 switch (dev->phy.type) {
2333 case B43_PHYTYPE_A:
2334 if ((rev >= 5) && (rev <= 10)) {
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02002335 tmshigh = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002336 if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
2337 filename = "a0g1bsinitvals5";
2338 else
2339 filename = "a0g0bsinitvals5";
2340 } else if (rev >= 11)
2341 filename = NULL;
2342 else
2343 goto err_no_initvals;
2344 break;
2345 case B43_PHYTYPE_G:
Michael Buesche4d6b792007-09-18 15:39:42 -04002346 if ((rev >= 5) && (rev <= 10))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002347 filename = "b0g0bsinitvals5";
Michael Buesche4d6b792007-09-18 15:39:42 -04002348 else if (rev >= 11)
2349 filename = NULL;
2350 else
Michael Buesche4d6b792007-09-18 15:39:42 -04002351 goto err_no_initvals;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002352 break;
2353 case B43_PHYTYPE_N:
Rafał Miłeckie41596a2010-12-21 11:50:19 +01002354 if (rev >= 16)
2355 filename = "n0bsinitvals16";
2356 else if ((rev >= 11) && (rev <= 12))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002357 filename = "n0bsinitvals11";
2358 else
Michael Buesche4d6b792007-09-18 15:39:42 -04002359 goto err_no_initvals;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002360 break;
Gábor Stefanik759b9732009-08-14 14:39:53 +02002361 case B43_PHYTYPE_LP:
2362 if (rev == 13)
2363 filename = "lp0bsinitvals13";
2364 else if (rev == 14)
2365 filename = "lp0bsinitvals14";
2366 else if (rev >= 15)
2367 filename = "lp0bsinitvals15";
2368 else
2369 goto err_no_initvals;
2370 break;
Rafał Miłecki8b9bda72011-07-07 18:58:24 +02002371 case B43_PHYTYPE_HT:
2372 if (rev == 29)
2373 filename = "ht0bsinitvals29";
2374 else
2375 goto err_no_initvals;
2376 break;
2377 case B43_PHYTYPE_LCN:
2378 if (rev == 24)
2379 filename = "lcn0bsinitvals24";
2380 else
2381 goto err_no_initvals;
2382 break;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002383 default:
2384 goto err_no_initvals;
Michael Buesche4d6b792007-09-18 15:39:42 -04002385 }
Larry Finger16fc9b02012-12-20 15:55:01 -06002386 err = b43_do_request_fw(ctx, filename, &fw->initvals_band, false);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002387 if (err)
2388 goto err_load;
Michael Buesche4d6b792007-09-18 15:39:42 -04002389
2390 return 0;
2391
Michael Buesche4d6b792007-09-18 15:39:42 -04002392err_no_ucode:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002393 err = ctx->fatal_failure = -EOPNOTSUPP;
2394 b43err(dev->wl, "The driver does not know which firmware (ucode) "
2395 "is required for your device (wl-core rev %u)\n", rev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002396 goto error;
2397
2398err_no_pcm:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002399 err = ctx->fatal_failure = -EOPNOTSUPP;
2400 b43err(dev->wl, "The driver does not know which firmware (PCM) "
2401 "is required for your device (wl-core rev %u)\n", rev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002402 goto error;
2403
2404err_no_initvals:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002405 err = ctx->fatal_failure = -EOPNOTSUPP;
2406 b43err(dev->wl, "The driver does not know which firmware (initvals) "
2407 "is required for your device (wl-core rev %u)\n", rev);
2408 goto error;
2409
2410err_load:
2411 /* We failed to load this firmware image. The error message
2412 * already is in ctx->errors. Return and let our caller decide
2413 * what to do. */
Michael Buesche4d6b792007-09-18 15:39:42 -04002414 goto error;
2415
2416error:
2417 b43_release_firmware(dev);
2418 return err;
2419}
2420
Larry Finger6b6fa582012-03-08 22:27:46 -06002421static int b43_one_core_attach(struct b43_bus_dev *dev, struct b43_wl *wl);
2422static void b43_one_core_detach(struct b43_bus_dev *dev);
2423
2424static void b43_request_firmware(struct work_struct *work)
Michael Buesch1a9f5092009-01-23 21:21:51 +01002425{
Larry Finger6b6fa582012-03-08 22:27:46 -06002426 struct b43_wl *wl = container_of(work,
2427 struct b43_wl, firmware_load);
2428 struct b43_wldev *dev = wl->current_dev;
Michael Buesch1a9f5092009-01-23 21:21:51 +01002429 struct b43_request_fw_context *ctx;
2430 unsigned int i;
2431 int err;
2432 const char *errmsg;
2433
2434 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
2435 if (!ctx)
Larry Finger6b6fa582012-03-08 22:27:46 -06002436 return;
Michael Buesch1a9f5092009-01-23 21:21:51 +01002437 ctx->dev = dev;
2438
2439 ctx->req_type = B43_FWTYPE_PROPRIETARY;
2440 err = b43_try_request_fw(ctx);
2441 if (!err)
Larry Finger6b6fa582012-03-08 22:27:46 -06002442 goto start_ieee80211; /* Successfully loaded it. */
2443 /* Was fw version known? */
2444 if (ctx->fatal_failure)
Michael Buesch1a9f5092009-01-23 21:21:51 +01002445 goto out;
2446
Larry Finger6b6fa582012-03-08 22:27:46 -06002447 /* proprietary fw not found, try open source */
Michael Buesch1a9f5092009-01-23 21:21:51 +01002448 ctx->req_type = B43_FWTYPE_OPENSOURCE;
2449 err = b43_try_request_fw(ctx);
2450 if (!err)
Larry Finger6b6fa582012-03-08 22:27:46 -06002451 goto start_ieee80211; /* Successfully loaded it. */
2452 if(ctx->fatal_failure)
Michael Buesch1a9f5092009-01-23 21:21:51 +01002453 goto out;
2454
2455 /* Could not find a usable firmware. Print the errors. */
2456 for (i = 0; i < B43_NR_FWTYPES; i++) {
2457 errmsg = ctx->errors[i];
2458 if (strlen(errmsg))
2459 b43err(dev->wl, errmsg);
2460 }
2461 b43_print_fw_helptext(dev->wl, 1);
Larry Finger6b6fa582012-03-08 22:27:46 -06002462 goto out;
2463
2464start_ieee80211:
2465 err = ieee80211_register_hw(wl->hw);
2466 if (err)
2467 goto err_one_core_detach;
2468 b43_leds_register(wl->current_dev);
2469 goto out;
2470
2471err_one_core_detach:
2472 b43_one_core_detach(dev->dev);
Michael Buesch1a9f5092009-01-23 21:21:51 +01002473
2474out:
2475 kfree(ctx);
Michael Buesch1a9f5092009-01-23 21:21:51 +01002476}
2477
Michael Buesche4d6b792007-09-18 15:39:42 -04002478static int b43_upload_microcode(struct b43_wldev *dev)
2479{
John W. Linville652caa52010-07-29 13:27:28 -04002480 struct wiphy *wiphy = dev->wl->hw->wiphy;
Michael Buesche4d6b792007-09-18 15:39:42 -04002481 const size_t hdr_len = sizeof(struct b43_fw_header);
2482 const __be32 *data;
2483 unsigned int i, len;
2484 u16 fwrev, fwpatch, fwdate, fwtime;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002485 u32 tmp, macctl;
Michael Buesche4d6b792007-09-18 15:39:42 -04002486 int err = 0;
2487
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002488 /* Jump the microcode PSM to offset 0 */
2489 macctl = b43_read32(dev, B43_MMIO_MACCTL);
2490 B43_WARN_ON(macctl & B43_MACCTL_PSM_RUN);
2491 macctl |= B43_MACCTL_PSM_JMP0;
2492 b43_write32(dev, B43_MMIO_MACCTL, macctl);
2493 /* Zero out all microcode PSM registers and shared memory. */
2494 for (i = 0; i < 64; i++)
2495 b43_shm_write16(dev, B43_SHM_SCRATCH, i, 0);
2496 for (i = 0; i < 4096; i += 2)
2497 b43_shm_write16(dev, B43_SHM_SHARED, i, 0);
2498
Michael Buesche4d6b792007-09-18 15:39:42 -04002499 /* Upload Microcode. */
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002500 data = (__be32 *) (dev->fw.ucode.data->data + hdr_len);
2501 len = (dev->fw.ucode.data->size - hdr_len) / sizeof(__be32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002502 b43_shm_control_word(dev, B43_SHM_UCODE | B43_SHM_AUTOINC_W, 0x0000);
2503 for (i = 0; i < len; i++) {
2504 b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
2505 udelay(10);
2506 }
2507
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002508 if (dev->fw.pcm.data) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002509 /* Upload PCM data. */
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002510 data = (__be32 *) (dev->fw.pcm.data->data + hdr_len);
2511 len = (dev->fw.pcm.data->size - hdr_len) / sizeof(__be32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002512 b43_shm_control_word(dev, B43_SHM_HW, 0x01EA);
2513 b43_write32(dev, B43_MMIO_SHM_DATA, 0x00004000);
2514 /* No need for autoinc bit in SHM_HW */
2515 b43_shm_control_word(dev, B43_SHM_HW, 0x01EB);
2516 for (i = 0; i < len; i++) {
2517 b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
2518 udelay(10);
2519 }
2520 }
2521
2522 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_ALL);
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002523
2524 /* Start the microcode PSM */
Rafał Miłecki50566352012-01-02 19:31:21 +01002525 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_PSM_JMP0,
2526 B43_MACCTL_PSM_RUN);
Michael Buesche4d6b792007-09-18 15:39:42 -04002527
2528 /* Wait for the microcode to load and respond */
2529 i = 0;
2530 while (1) {
2531 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2532 if (tmp == B43_IRQ_MAC_SUSPENDED)
2533 break;
2534 i++;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002535 if (i >= 20) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002536 b43err(dev->wl, "Microcode not responding\n");
Michael Buescheb189d82008-01-28 14:47:41 -08002537 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002538 err = -ENODEV;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002539 goto error;
Michael Buesche4d6b792007-09-18 15:39:42 -04002540 }
Michael Buesche175e992009-09-11 18:31:32 +02002541 msleep(50);
Michael Buesche4d6b792007-09-18 15:39:42 -04002542 }
2543 b43_read32(dev, B43_MMIO_GEN_IRQ_REASON); /* dummy read */
2544
2545 /* Get and check the revisions. */
2546 fwrev = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEREV);
2547 fwpatch = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEPATCH);
2548 fwdate = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEDATE);
2549 fwtime = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODETIME);
2550
2551 if (fwrev <= 0x128) {
2552 b43err(dev->wl, "YOUR FIRMWARE IS TOO OLD. Firmware from "
2553 "binary drivers older than version 4.x is unsupported. "
2554 "You must upgrade your firmware files.\n");
Michael Buescheb189d82008-01-28 14:47:41 -08002555 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002556 err = -EOPNOTSUPP;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002557 goto error;
Michael Buesche4d6b792007-09-18 15:39:42 -04002558 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002559 dev->fw.rev = fwrev;
2560 dev->fw.patch = fwpatch;
Rafał Miłecki5d852902011-08-11 15:07:16 +02002561 if (dev->fw.rev >= 598)
2562 dev->fw.hdr_format = B43_FW_HDR_598;
2563 else if (dev->fw.rev >= 410)
Rafał Miłeckiefe02492011-08-11 15:07:15 +02002564 dev->fw.hdr_format = B43_FW_HDR_410;
2565 else
2566 dev->fw.hdr_format = B43_FW_HDR_351;
Michael Buesche48b0ee2008-05-17 22:44:35 +02002567 dev->fw.opensource = (fwdate == 0xFFFF);
2568
Michael Buesch403a3a12009-06-08 21:04:57 +02002569 /* Default to use-all-queues. */
2570 dev->wl->hw->queues = dev->wl->mac80211_initially_registered_queues;
2571 dev->qos_enabled = !!modparam_qos;
2572 /* Default to firmware/hardware crypto acceleration. */
Rusty Russell3db1cd52011-12-19 13:56:45 +00002573 dev->hwcrypto_enabled = true;
Michael Buesch403a3a12009-06-08 21:04:57 +02002574
Michael Buesche48b0ee2008-05-17 22:44:35 +02002575 if (dev->fw.opensource) {
Michael Buesch403a3a12009-06-08 21:04:57 +02002576 u16 fwcapa;
2577
Michael Buesche48b0ee2008-05-17 22:44:35 +02002578 /* Patchlevel info is encoded in the "time" field. */
2579 dev->fw.patch = fwtime;
Michael Buesch403a3a12009-06-08 21:04:57 +02002580 b43info(dev->wl, "Loading OpenSource firmware version %u.%u\n",
2581 dev->fw.rev, dev->fw.patch);
2582
2583 fwcapa = b43_fwcapa_read(dev);
2584 if (!(fwcapa & B43_FWCAPA_HWCRYPTO) || dev->fw.pcm_request_failed) {
2585 b43info(dev->wl, "Hardware crypto acceleration not supported by firmware\n");
2586 /* Disable hardware crypto and fall back to software crypto. */
Rusty Russell3db1cd52011-12-19 13:56:45 +00002587 dev->hwcrypto_enabled = false;
Michael Buesch403a3a12009-06-08 21:04:57 +02002588 }
2589 if (!(fwcapa & B43_FWCAPA_QOS)) {
2590 b43info(dev->wl, "QoS not supported by firmware\n");
2591 /* Disable QoS. Tweak hw->queues to 1. It will be restored before
2592 * ieee80211_unregister to make sure the networking core can
2593 * properly free possible resources. */
2594 dev->wl->hw->queues = 1;
Rusty Russell3db1cd52011-12-19 13:56:45 +00002595 dev->qos_enabled = false;
Michael Buesch403a3a12009-06-08 21:04:57 +02002596 }
Michael Buesche48b0ee2008-05-17 22:44:35 +02002597 } else {
2598 b43info(dev->wl, "Loading firmware version %u.%u "
2599 "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n",
2600 fwrev, fwpatch,
2601 (fwdate >> 12) & 0xF, (fwdate >> 8) & 0xF, fwdate & 0xFF,
2602 (fwtime >> 11) & 0x1F, (fwtime >> 5) & 0x3F, fwtime & 0x1F);
Michael Buesch68217832008-05-17 23:43:57 +02002603 if (dev->fw.pcm_request_failed) {
2604 b43warn(dev->wl, "No \"pcm5.fw\" firmware file found. "
2605 "Hardware accelerated cryptography is disabled.\n");
2606 b43_print_fw_helptext(dev->wl, 0);
2607 }
Michael Buesche48b0ee2008-05-17 22:44:35 +02002608 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002609
John W. Linville652caa52010-07-29 13:27:28 -04002610 snprintf(wiphy->fw_version, sizeof(wiphy->fw_version), "%u.%u",
2611 dev->fw.rev, dev->fw.patch);
Rafał Miłecki21d889d2011-05-18 02:06:38 +02002612 wiphy->hw_version = dev->dev->core_id;
John W. Linville652caa52010-07-29 13:27:28 -04002613
Rafał Miłeckiefe02492011-08-11 15:07:15 +02002614 if (dev->fw.hdr_format == B43_FW_HDR_351) {
Michael Bueschc5572892008-12-27 18:26:39 +01002615 /* We're over the deadline, but we keep support for old fw
2616 * until it turns out to be in major conflict with something new. */
Michael Buescheb189d82008-01-28 14:47:41 -08002617 b43warn(dev->wl, "You are using an old firmware image. "
Michael Bueschc5572892008-12-27 18:26:39 +01002618 "Support for old firmware will be removed soon "
2619 "(official deadline was July 2008).\n");
Michael Buescheb189d82008-01-28 14:47:41 -08002620 b43_print_fw_helptext(dev->wl, 0);
2621 }
2622
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002623 return 0;
2624
2625error:
Rafał Miłecki50566352012-01-02 19:31:21 +01002626 /* Stop the microcode PSM. */
2627 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_PSM_RUN,
2628 B43_MACCTL_PSM_JMP0);
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002629
Michael Buesche4d6b792007-09-18 15:39:42 -04002630 return err;
2631}
2632
2633static int b43_write_initvals(struct b43_wldev *dev,
2634 const struct b43_iv *ivals,
2635 size_t count,
2636 size_t array_size)
2637{
2638 const struct b43_iv *iv;
2639 u16 offset;
2640 size_t i;
2641 bool bit32;
2642
2643 BUILD_BUG_ON(sizeof(struct b43_iv) != 6);
2644 iv = ivals;
2645 for (i = 0; i < count; i++) {
2646 if (array_size < sizeof(iv->offset_size))
2647 goto err_format;
2648 array_size -= sizeof(iv->offset_size);
2649 offset = be16_to_cpu(iv->offset_size);
2650 bit32 = !!(offset & B43_IV_32BIT);
2651 offset &= B43_IV_OFFSET_MASK;
2652 if (offset >= 0x1000)
2653 goto err_format;
2654 if (bit32) {
2655 u32 value;
2656
2657 if (array_size < sizeof(iv->data.d32))
2658 goto err_format;
2659 array_size -= sizeof(iv->data.d32);
2660
Harvey Harrison533dd1b2008-04-29 01:03:36 -07002661 value = get_unaligned_be32(&iv->data.d32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002662 b43_write32(dev, offset, value);
2663
2664 iv = (const struct b43_iv *)((const uint8_t *)iv +
2665 sizeof(__be16) +
2666 sizeof(__be32));
2667 } else {
2668 u16 value;
2669
2670 if (array_size < sizeof(iv->data.d16))
2671 goto err_format;
2672 array_size -= sizeof(iv->data.d16);
2673
2674 value = be16_to_cpu(iv->data.d16);
2675 b43_write16(dev, offset, value);
2676
2677 iv = (const struct b43_iv *)((const uint8_t *)iv +
2678 sizeof(__be16) +
2679 sizeof(__be16));
2680 }
2681 }
2682 if (array_size)
2683 goto err_format;
2684
2685 return 0;
2686
2687err_format:
2688 b43err(dev->wl, "Initial Values Firmware file-format error.\n");
Michael Buescheb189d82008-01-28 14:47:41 -08002689 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002690
2691 return -EPROTO;
2692}
2693
2694static int b43_upload_initvals(struct b43_wldev *dev)
2695{
2696 const size_t hdr_len = sizeof(struct b43_fw_header);
2697 const struct b43_fw_header *hdr;
2698 struct b43_firmware *fw = &dev->fw;
2699 const struct b43_iv *ivals;
2700 size_t count;
2701 int err;
2702
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002703 hdr = (const struct b43_fw_header *)(fw->initvals.data->data);
2704 ivals = (const struct b43_iv *)(fw->initvals.data->data + hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002705 count = be32_to_cpu(hdr->size);
2706 err = b43_write_initvals(dev, ivals, count,
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002707 fw->initvals.data->size - hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002708 if (err)
2709 goto out;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002710 if (fw->initvals_band.data) {
2711 hdr = (const struct b43_fw_header *)(fw->initvals_band.data->data);
2712 ivals = (const struct b43_iv *)(fw->initvals_band.data->data + hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002713 count = be32_to_cpu(hdr->size);
2714 err = b43_write_initvals(dev, ivals, count,
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002715 fw->initvals_band.data->size - hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002716 if (err)
2717 goto out;
2718 }
2719out:
2720
2721 return err;
2722}
2723
2724/* Initialize the GPIOs
2725 * http://bcm-specs.sipsolutions.net/GPIO
2726 */
Rafał Miłeckic4a2a082011-05-17 18:57:27 +02002727static struct ssb_device *b43_ssb_gpio_dev(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04002728{
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02002729 struct ssb_bus *bus = dev->dev->sdev->bus;
Rafał Miłeckic4a2a082011-05-17 18:57:27 +02002730
2731#ifdef CONFIG_SSB_DRIVER_PCICORE
2732 return (bus->chipco.dev ? bus->chipco.dev : bus->pcicore.dev);
2733#else
2734 return bus->chipco.dev;
2735#endif
2736}
2737
Michael Buesche4d6b792007-09-18 15:39:42 -04002738static int b43_gpio_init(struct b43_wldev *dev)
2739{
Rafał Miłeckic4a2a082011-05-17 18:57:27 +02002740 struct ssb_device *gpiodev;
Michael Buesche4d6b792007-09-18 15:39:42 -04002741 u32 mask, set;
2742
Rafał Miłecki50566352012-01-02 19:31:21 +01002743 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_GPOUTSMSK, 0);
2744 b43_maskset16(dev, B43_MMIO_GPIO_MASK, ~0, 0xF);
Michael Buesche4d6b792007-09-18 15:39:42 -04002745
2746 mask = 0x0000001F;
2747 set = 0x0000000F;
Rafał Miłeckic244e082011-05-18 02:06:41 +02002748 if (dev->dev->chip_id == 0x4301) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002749 mask |= 0x0060;
2750 set |= 0x0060;
2751 }
Hauke Mehrtens58098022012-02-28 20:45:06 +01002752 if (dev->dev->chip_id == 0x5354)
2753 set &= 0xff02;
Michael Buesche4d6b792007-09-18 15:39:42 -04002754 if (0 /* FIXME: conditional unknown */ ) {
2755 b43_write16(dev, B43_MMIO_GPIO_MASK,
2756 b43_read16(dev, B43_MMIO_GPIO_MASK)
2757 | 0x0100);
2758 mask |= 0x0180;
2759 set |= 0x0180;
2760 }
Rafał Miłecki05814832011-05-18 02:06:39 +02002761 if (dev->dev->bus_sprom->boardflags_lo & B43_BFL_PACTRL) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002762 b43_write16(dev, B43_MMIO_GPIO_MASK,
2763 b43_read16(dev, B43_MMIO_GPIO_MASK)
2764 | 0x0200);
2765 mask |= 0x0200;
2766 set |= 0x0200;
2767 }
Rafał Miłecki21d889d2011-05-18 02:06:38 +02002768 if (dev->dev->core_rev >= 2)
Michael Buesche4d6b792007-09-18 15:39:42 -04002769 mask |= 0x0010; /* FIXME: This is redundant. */
2770
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002771 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002772#ifdef CONFIG_B43_BCMA
2773 case B43_BUS_BCMA:
2774 bcma_cc_write32(&dev->dev->bdev->bus->drv_cc, BCMA_CC_GPIOCTL,
2775 (bcma_cc_read32(&dev->dev->bdev->bus->drv_cc,
2776 BCMA_CC_GPIOCTL) & mask) | set);
2777 break;
2778#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002779#ifdef CONFIG_B43_SSB
2780 case B43_BUS_SSB:
2781 gpiodev = b43_ssb_gpio_dev(dev);
2782 if (gpiodev)
2783 ssb_write32(gpiodev, B43_GPIO_CONTROL,
2784 (ssb_read32(gpiodev, B43_GPIO_CONTROL)
2785 & mask) | set);
2786 break;
2787#endif
2788 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002789
2790 return 0;
2791}
2792
2793/* Turn off all GPIO stuff. Call this on module unload, for example. */
2794static void b43_gpio_cleanup(struct b43_wldev *dev)
2795{
Rafał Miłeckic4a2a082011-05-17 18:57:27 +02002796 struct ssb_device *gpiodev;
Michael Buesche4d6b792007-09-18 15:39:42 -04002797
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002798 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002799#ifdef CONFIG_B43_BCMA
2800 case B43_BUS_BCMA:
2801 bcma_cc_write32(&dev->dev->bdev->bus->drv_cc, BCMA_CC_GPIOCTL,
2802 0);
2803 break;
2804#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002805#ifdef CONFIG_B43_SSB
2806 case B43_BUS_SSB:
2807 gpiodev = b43_ssb_gpio_dev(dev);
2808 if (gpiodev)
2809 ssb_write32(gpiodev, B43_GPIO_CONTROL, 0);
2810 break;
2811#endif
2812 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002813}
2814
2815/* http://bcm-specs.sipsolutions.net/EnableMac */
Michael Bueschf5eda472008-04-20 16:03:32 +02002816void b43_mac_enable(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04002817{
Michael Buesch923fd702008-06-20 18:02:08 +02002818 if (b43_debug(dev, B43_DBG_FIRMWARE)) {
2819 u16 fwstate;
2820
2821 fwstate = b43_shm_read16(dev, B43_SHM_SHARED,
2822 B43_SHM_SH_UCODESTAT);
2823 if ((fwstate != B43_SHM_SH_UCODESTAT_SUSP) &&
2824 (fwstate != B43_SHM_SH_UCODESTAT_SLEEP)) {
2825 b43err(dev->wl, "b43_mac_enable(): The firmware "
2826 "should be suspended, but current state is %u\n",
2827 fwstate);
2828 }
2829 }
2830
Michael Buesche4d6b792007-09-18 15:39:42 -04002831 dev->mac_suspended--;
2832 B43_WARN_ON(dev->mac_suspended < 0);
2833 if (dev->mac_suspended == 0) {
Rafał Miłecki50566352012-01-02 19:31:21 +01002834 b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_ENABLED);
Michael Buesche4d6b792007-09-18 15:39:42 -04002835 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON,
2836 B43_IRQ_MAC_SUSPENDED);
2837 /* Commit writes */
2838 b43_read32(dev, B43_MMIO_MACCTL);
2839 b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2840 b43_power_saving_ctl_bits(dev, 0);
2841 }
2842}
2843
2844/* http://bcm-specs.sipsolutions.net/SuspendMAC */
Michael Bueschf5eda472008-04-20 16:03:32 +02002845void b43_mac_suspend(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04002846{
2847 int i;
2848 u32 tmp;
2849
Michael Buesch05b64b32007-09-28 16:19:03 +02002850 might_sleep();
Michael Buesche4d6b792007-09-18 15:39:42 -04002851 B43_WARN_ON(dev->mac_suspended < 0);
Michael Buesch05b64b32007-09-28 16:19:03 +02002852
Michael Buesche4d6b792007-09-18 15:39:42 -04002853 if (dev->mac_suspended == 0) {
2854 b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
Rafał Miłecki50566352012-01-02 19:31:21 +01002855 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_ENABLED, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -04002856 /* force pci to flush the write */
2857 b43_read32(dev, B43_MMIO_MACCTL);
Michael Bueschba380012008-04-15 21:13:36 +02002858 for (i = 35; i; i--) {
2859 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2860 if (tmp & B43_IRQ_MAC_SUSPENDED)
2861 goto out;
2862 udelay(10);
2863 }
2864 /* Hm, it seems this will take some time. Use msleep(). */
Michael Buesch05b64b32007-09-28 16:19:03 +02002865 for (i = 40; i; i--) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002866 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2867 if (tmp & B43_IRQ_MAC_SUSPENDED)
2868 goto out;
Michael Buesch05b64b32007-09-28 16:19:03 +02002869 msleep(1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002870 }
2871 b43err(dev->wl, "MAC suspend failed\n");
2872 }
Michael Buesch05b64b32007-09-28 16:19:03 +02002873out:
Michael Buesche4d6b792007-09-18 15:39:42 -04002874 dev->mac_suspended++;
2875}
2876
Rafał Miłecki858a1652011-05-10 16:05:33 +02002877/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MacPhyClkSet */
2878void b43_mac_phy_clock_set(struct b43_wldev *dev, bool on)
2879{
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002880 u32 tmp;
2881
2882 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002883#ifdef CONFIG_B43_BCMA
2884 case B43_BUS_BCMA:
Rafał Miłecki36677872011-07-16 18:27:55 +02002885 tmp = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002886 if (on)
2887 tmp |= B43_BCMA_IOCTL_MACPHYCLKEN;
2888 else
2889 tmp &= ~B43_BCMA_IOCTL_MACPHYCLKEN;
Rafał Miłecki36677872011-07-16 18:27:55 +02002890 bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, tmp);
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002891 break;
2892#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002893#ifdef CONFIG_B43_SSB
2894 case B43_BUS_SSB:
2895 tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
2896 if (on)
2897 tmp |= B43_TMSLOW_MACPHYCLKEN;
2898 else
2899 tmp &= ~B43_TMSLOW_MACPHYCLKEN;
2900 ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
2901 break;
2902#endif
2903 }
Rafał Miłecki858a1652011-05-10 16:05:33 +02002904}
2905
Michael Buesche4d6b792007-09-18 15:39:42 -04002906static void b43_adjust_opmode(struct b43_wldev *dev)
2907{
2908 struct b43_wl *wl = dev->wl;
2909 u32 ctl;
2910 u16 cfp_pretbtt;
2911
2912 ctl = b43_read32(dev, B43_MMIO_MACCTL);
2913 /* Reset status to STA infrastructure mode. */
2914 ctl &= ~B43_MACCTL_AP;
2915 ctl &= ~B43_MACCTL_KEEP_CTL;
2916 ctl &= ~B43_MACCTL_KEEP_BADPLCP;
2917 ctl &= ~B43_MACCTL_KEEP_BAD;
2918 ctl &= ~B43_MACCTL_PROMISC;
Johannes Berg4150c572007-09-17 01:29:23 -04002919 ctl &= ~B43_MACCTL_BEACPROMISC;
Michael Buesche4d6b792007-09-18 15:39:42 -04002920 ctl |= B43_MACCTL_INFRA;
2921
Johannes Berg05c914f2008-09-11 00:01:58 +02002922 if (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
2923 b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT))
Johannes Berg4150c572007-09-17 01:29:23 -04002924 ctl |= B43_MACCTL_AP;
Johannes Berg05c914f2008-09-11 00:01:58 +02002925 else if (b43_is_mode(wl, NL80211_IFTYPE_ADHOC))
Johannes Berg4150c572007-09-17 01:29:23 -04002926 ctl &= ~B43_MACCTL_INFRA;
2927
2928 if (wl->filter_flags & FIF_CONTROL)
Michael Buesche4d6b792007-09-18 15:39:42 -04002929 ctl |= B43_MACCTL_KEEP_CTL;
Johannes Berg4150c572007-09-17 01:29:23 -04002930 if (wl->filter_flags & FIF_FCSFAIL)
2931 ctl |= B43_MACCTL_KEEP_BAD;
2932 if (wl->filter_flags & FIF_PLCPFAIL)
2933 ctl |= B43_MACCTL_KEEP_BADPLCP;
2934 if (wl->filter_flags & FIF_PROMISC_IN_BSS)
Michael Buesche4d6b792007-09-18 15:39:42 -04002935 ctl |= B43_MACCTL_PROMISC;
Johannes Berg4150c572007-09-17 01:29:23 -04002936 if (wl->filter_flags & FIF_BCN_PRBRESP_PROMISC)
2937 ctl |= B43_MACCTL_BEACPROMISC;
2938
Michael Buesche4d6b792007-09-18 15:39:42 -04002939 /* Workaround: On old hardware the HW-MAC-address-filter
2940 * doesn't work properly, so always run promisc in filter
2941 * it in software. */
Rafał Miłecki21d889d2011-05-18 02:06:38 +02002942 if (dev->dev->core_rev <= 4)
Michael Buesche4d6b792007-09-18 15:39:42 -04002943 ctl |= B43_MACCTL_PROMISC;
2944
2945 b43_write32(dev, B43_MMIO_MACCTL, ctl);
2946
2947 cfp_pretbtt = 2;
2948 if ((ctl & B43_MACCTL_INFRA) && !(ctl & B43_MACCTL_AP)) {
Rafał Miłeckic244e082011-05-18 02:06:41 +02002949 if (dev->dev->chip_id == 0x4306 &&
2950 dev->dev->chip_rev == 3)
Michael Buesche4d6b792007-09-18 15:39:42 -04002951 cfp_pretbtt = 100;
2952 else
2953 cfp_pretbtt = 50;
2954 }
2955 b43_write16(dev, 0x612, cfp_pretbtt);
Michael Buesch09ebe2f2009-09-12 00:52:48 +02002956
2957 /* FIXME: We don't currently implement the PMQ mechanism,
2958 * so always disable it. If we want to implement PMQ,
2959 * we need to enable it here (clear DISCPMQ) in AP mode.
2960 */
Rafał Miłecki50566352012-01-02 19:31:21 +01002961 if (0 /* ctl & B43_MACCTL_AP */)
2962 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_DISCPMQ, 0);
2963 else
2964 b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_DISCPMQ);
Michael Buesche4d6b792007-09-18 15:39:42 -04002965}
2966
2967static void b43_rate_memory_write(struct b43_wldev *dev, u16 rate, int is_ofdm)
2968{
2969 u16 offset;
2970
2971 if (is_ofdm) {
2972 offset = 0x480;
2973 offset += (b43_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
2974 } else {
2975 offset = 0x4C0;
2976 offset += (b43_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
2977 }
2978 b43_shm_write16(dev, B43_SHM_SHARED, offset + 0x20,
2979 b43_shm_read16(dev, B43_SHM_SHARED, offset));
2980}
2981
2982static void b43_rate_memory_init(struct b43_wldev *dev)
2983{
2984 switch (dev->phy.type) {
2985 case B43_PHYTYPE_A:
2986 case B43_PHYTYPE_G:
Michael Buesch53a6e232008-01-13 21:23:44 +01002987 case B43_PHYTYPE_N:
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02002988 case B43_PHYTYPE_LP:
Rafał Miłecki6a461c22011-08-12 00:03:25 +02002989 case B43_PHYTYPE_HT:
Rafał Miłecki0b4ff452011-08-31 23:36:16 +02002990 case B43_PHYTYPE_LCN:
Michael Buesche4d6b792007-09-18 15:39:42 -04002991 b43_rate_memory_write(dev, B43_OFDM_RATE_6MB, 1);
2992 b43_rate_memory_write(dev, B43_OFDM_RATE_12MB, 1);
2993 b43_rate_memory_write(dev, B43_OFDM_RATE_18MB, 1);
2994 b43_rate_memory_write(dev, B43_OFDM_RATE_24MB, 1);
2995 b43_rate_memory_write(dev, B43_OFDM_RATE_36MB, 1);
2996 b43_rate_memory_write(dev, B43_OFDM_RATE_48MB, 1);
2997 b43_rate_memory_write(dev, B43_OFDM_RATE_54MB, 1);
2998 if (dev->phy.type == B43_PHYTYPE_A)
2999 break;
3000 /* fallthrough */
3001 case B43_PHYTYPE_B:
3002 b43_rate_memory_write(dev, B43_CCK_RATE_1MB, 0);
3003 b43_rate_memory_write(dev, B43_CCK_RATE_2MB, 0);
3004 b43_rate_memory_write(dev, B43_CCK_RATE_5MB, 0);
3005 b43_rate_memory_write(dev, B43_CCK_RATE_11MB, 0);
3006 break;
3007 default:
3008 B43_WARN_ON(1);
3009 }
3010}
3011
Michael Buesch5042c502008-04-05 15:05:00 +02003012/* Set the default values for the PHY TX Control Words. */
3013static void b43_set_phytxctl_defaults(struct b43_wldev *dev)
3014{
3015 u16 ctl = 0;
3016
3017 ctl |= B43_TXH_PHY_ENC_CCK;
3018 ctl |= B43_TXH_PHY_ANT01AUTO;
3019 ctl |= B43_TXH_PHY_TXPWR;
3020
3021 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
3022 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, ctl);
3023 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, ctl);
3024}
3025
Michael Buesche4d6b792007-09-18 15:39:42 -04003026/* Set the TX-Antenna for management frames sent by firmware. */
3027static void b43_mgmtframe_txantenna(struct b43_wldev *dev, int antenna)
3028{
Michael Buesch5042c502008-04-05 15:05:00 +02003029 u16 ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04003030 u16 tmp;
3031
Michael Buesch5042c502008-04-05 15:05:00 +02003032 ant = b43_antenna_to_phyctl(antenna);
Michael Buesche4d6b792007-09-18 15:39:42 -04003033
Michael Buesche4d6b792007-09-18 15:39:42 -04003034 /* For ACK/CTS */
3035 tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL);
Michael Buescheb189d82008-01-28 14:47:41 -08003036 tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04003037 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, tmp);
3038 /* For Probe Resposes */
3039 tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL);
Michael Buescheb189d82008-01-28 14:47:41 -08003040 tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04003041 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, tmp);
3042}
3043
3044/* This is the opposite of b43_chip_init() */
3045static void b43_chip_exit(struct b43_wldev *dev)
3046{
Michael Bueschfb111372008-09-02 13:00:34 +02003047 b43_phy_exit(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003048 b43_gpio_cleanup(dev);
3049 /* firmware is released later */
3050}
3051
3052/* Initialize the chip
3053 * http://bcm-specs.sipsolutions.net/ChipInit
3054 */
3055static int b43_chip_init(struct b43_wldev *dev)
3056{
3057 struct b43_phy *phy = &dev->phy;
Michael Bueschef1a6282008-08-27 18:53:02 +02003058 int err;
Rafał Miłecki858a1652011-05-10 16:05:33 +02003059 u32 macctl;
Michael Buesche4d6b792007-09-18 15:39:42 -04003060 u16 value16;
3061
Michael Buesch1f7d87b2008-01-22 20:23:34 +01003062 /* Initialize the MAC control */
3063 macctl = B43_MACCTL_IHR_ENABLED | B43_MACCTL_SHM_ENABLED;
3064 if (dev->phy.gmode)
3065 macctl |= B43_MACCTL_GMODE;
3066 macctl |= B43_MACCTL_INFRA;
3067 b43_write32(dev, B43_MMIO_MACCTL, macctl);
Michael Buesche4d6b792007-09-18 15:39:42 -04003068
Michael Buesche4d6b792007-09-18 15:39:42 -04003069 err = b43_upload_microcode(dev);
3070 if (err)
3071 goto out; /* firmware is released later */
3072
3073 err = b43_gpio_init(dev);
3074 if (err)
3075 goto out; /* firmware is released later */
Michael Buesch21954c32007-09-27 15:31:40 +02003076
Michael Buesche4d6b792007-09-18 15:39:42 -04003077 err = b43_upload_initvals(dev);
3078 if (err)
Larry Finger1a8d1222007-12-14 13:59:11 +01003079 goto err_gpio_clean;
Michael Buesche4d6b792007-09-18 15:39:42 -04003080
Michael Buesch0b7dcd92008-09-03 12:31:54 +02003081 /* Turn the Analog on and initialize the PHY. */
3082 phy->ops->switch_analog(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04003083 err = b43_phy_init(dev);
3084 if (err)
Michael Bueschef1a6282008-08-27 18:53:02 +02003085 goto err_gpio_clean;
Michael Buesche4d6b792007-09-18 15:39:42 -04003086
Michael Bueschef1a6282008-08-27 18:53:02 +02003087 /* Disable Interference Mitigation. */
3088 if (phy->ops->interf_mitigation)
3089 phy->ops->interf_mitigation(dev, B43_INTERFMODE_NONE);
Michael Buesche4d6b792007-09-18 15:39:42 -04003090
Michael Bueschef1a6282008-08-27 18:53:02 +02003091 /* Select the antennae */
3092 if (phy->ops->set_rx_antenna)
3093 phy->ops->set_rx_antenna(dev, B43_ANTENNA_DEFAULT);
Michael Buesche4d6b792007-09-18 15:39:42 -04003094 b43_mgmtframe_txantenna(dev, B43_ANTENNA_DEFAULT);
3095
3096 if (phy->type == B43_PHYTYPE_B) {
3097 value16 = b43_read16(dev, 0x005E);
3098 value16 |= 0x0004;
3099 b43_write16(dev, 0x005E, value16);
3100 }
3101 b43_write32(dev, 0x0100, 0x01000000);
Rafał Miłecki21d889d2011-05-18 02:06:38 +02003102 if (dev->dev->core_rev < 5)
Michael Buesche4d6b792007-09-18 15:39:42 -04003103 b43_write32(dev, 0x010C, 0x01000000);
3104
Rafał Miłecki50566352012-01-02 19:31:21 +01003105 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_INFRA, 0);
3106 b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_INFRA);
Michael Buesche4d6b792007-09-18 15:39:42 -04003107
Michael Buesche4d6b792007-09-18 15:39:42 -04003108 /* Probe Response Timeout value */
3109 /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
3110 b43_shm_write16(dev, B43_SHM_SHARED, 0x0074, 0x0000);
3111
3112 /* Initially set the wireless operation mode. */
3113 b43_adjust_opmode(dev);
3114
Rafał Miłecki21d889d2011-05-18 02:06:38 +02003115 if (dev->dev->core_rev < 3) {
Michael Buesche4d6b792007-09-18 15:39:42 -04003116 b43_write16(dev, 0x060E, 0x0000);
3117 b43_write16(dev, 0x0610, 0x8000);
3118 b43_write16(dev, 0x0604, 0x0000);
3119 b43_write16(dev, 0x0606, 0x0200);
3120 } else {
3121 b43_write32(dev, 0x0188, 0x80000000);
3122 b43_write32(dev, 0x018C, 0x02000000);
3123 }
3124 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, 0x00004000);
3125 b43_write32(dev, B43_MMIO_DMA0_IRQ_MASK, 0x0001DC00);
3126 b43_write32(dev, B43_MMIO_DMA1_IRQ_MASK, 0x0000DC00);
3127 b43_write32(dev, B43_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
3128 b43_write32(dev, B43_MMIO_DMA3_IRQ_MASK, 0x0001DC00);
3129 b43_write32(dev, B43_MMIO_DMA4_IRQ_MASK, 0x0000DC00);
3130 b43_write32(dev, B43_MMIO_DMA5_IRQ_MASK, 0x0000DC00);
3131
Rafał Miłecki858a1652011-05-10 16:05:33 +02003132 b43_mac_phy_clock_set(dev, true);
Michael Buesche4d6b792007-09-18 15:39:42 -04003133
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02003134 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02003135#ifdef CONFIG_B43_BCMA
3136 case B43_BUS_BCMA:
3137 /* FIXME: 0xE74 is quite common, but should be read from CC */
3138 b43_write16(dev, B43_MMIO_POWERUP_DELAY, 0xE74);
3139 break;
3140#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02003141#ifdef CONFIG_B43_SSB
3142 case B43_BUS_SSB:
3143 b43_write16(dev, B43_MMIO_POWERUP_DELAY,
3144 dev->dev->sdev->bus->chipco.fast_pwrup_delay);
3145 break;
3146#endif
3147 }
Michael Buesche4d6b792007-09-18 15:39:42 -04003148
3149 err = 0;
3150 b43dbg(dev->wl, "Chip initialized\n");
Michael Buesch21954c32007-09-27 15:31:40 +02003151out:
Michael Buesche4d6b792007-09-18 15:39:42 -04003152 return err;
3153
Larry Finger1a8d1222007-12-14 13:59:11 +01003154err_gpio_clean:
Michael Buesche4d6b792007-09-18 15:39:42 -04003155 b43_gpio_cleanup(dev);
Michael Buesch21954c32007-09-27 15:31:40 +02003156 return err;
Michael Buesche4d6b792007-09-18 15:39:42 -04003157}
3158
Michael Buesche4d6b792007-09-18 15:39:42 -04003159static void b43_periodic_every60sec(struct b43_wldev *dev)
3160{
Michael Bueschef1a6282008-08-27 18:53:02 +02003161 const struct b43_phy_operations *ops = dev->phy.ops;
Michael Buesche4d6b792007-09-18 15:39:42 -04003162
Michael Bueschef1a6282008-08-27 18:53:02 +02003163 if (ops->pwork_60sec)
3164 ops->pwork_60sec(dev);
Michael Buesch18c8ade2008-08-28 19:33:40 +02003165
3166 /* Force check the TX power emission now. */
3167 b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME);
Michael Buesche4d6b792007-09-18 15:39:42 -04003168}
3169
3170static void b43_periodic_every30sec(struct b43_wldev *dev)
3171{
3172 /* Update device statistics. */
3173 b43_calculate_link_quality(dev);
3174}
3175
3176static void b43_periodic_every15sec(struct b43_wldev *dev)
3177{
3178 struct b43_phy *phy = &dev->phy;
Michael Buesch9b839a72008-06-20 17:44:02 +02003179 u16 wdr;
3180
3181 if (dev->fw.opensource) {
3182 /* Check if the firmware is still alive.
3183 * It will reset the watchdog counter to 0 in its idle loop. */
3184 wdr = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_WATCHDOG_REG);
3185 if (unlikely(wdr)) {
3186 b43err(dev->wl, "Firmware watchdog: The firmware died!\n");
3187 b43_controller_restart(dev, "Firmware watchdog");
3188 return;
3189 } else {
3190 b43_shm_write16(dev, B43_SHM_SCRATCH,
3191 B43_WATCHDOG_REG, 1);
3192 }
3193 }
Michael Buesche4d6b792007-09-18 15:39:42 -04003194
Michael Bueschef1a6282008-08-27 18:53:02 +02003195 if (phy->ops->pwork_15sec)
3196 phy->ops->pwork_15sec(dev);
3197
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01003198 atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
3199 wmb();
Michael Buesch990b86f2009-09-12 00:48:03 +02003200
3201#if B43_DEBUG
3202 if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
3203 unsigned int i;
3204
3205 b43dbg(dev->wl, "Stats: %7u IRQs/sec, %7u TX/sec, %7u RX/sec\n",
3206 dev->irq_count / 15,
3207 dev->tx_count / 15,
3208 dev->rx_count / 15);
3209 dev->irq_count = 0;
3210 dev->tx_count = 0;
3211 dev->rx_count = 0;
3212 for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
3213 if (dev->irq_bit_count[i]) {
3214 b43dbg(dev->wl, "Stats: %7u IRQ-%02u/sec (0x%08X)\n",
3215 dev->irq_bit_count[i] / 15, i, (1 << i));
3216 dev->irq_bit_count[i] = 0;
3217 }
3218 }
3219 }
3220#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04003221}
3222
Michael Buesche4d6b792007-09-18 15:39:42 -04003223static void do_periodic_work(struct b43_wldev *dev)
3224{
3225 unsigned int state;
3226
3227 state = dev->periodic_state;
Michael Buesch42bb4cd2007-09-28 14:22:33 +02003228 if (state % 4 == 0)
Michael Buesche4d6b792007-09-18 15:39:42 -04003229 b43_periodic_every60sec(dev);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02003230 if (state % 2 == 0)
Michael Buesche4d6b792007-09-18 15:39:42 -04003231 b43_periodic_every30sec(dev);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02003232 b43_periodic_every15sec(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003233}
3234
Michael Buesch05b64b32007-09-28 16:19:03 +02003235/* Periodic work locking policy:
3236 * The whole periodic work handler is protected by
3237 * wl->mutex. If another lock is needed somewhere in the
Uwe Kleine-König21ae2952009-10-07 15:21:09 +02003238 * pwork callchain, it's acquired in-place, where it's needed.
Michael Buesche4d6b792007-09-18 15:39:42 -04003239 */
Michael Buesche4d6b792007-09-18 15:39:42 -04003240static void b43_periodic_work_handler(struct work_struct *work)
3241{
Michael Buesch05b64b32007-09-28 16:19:03 +02003242 struct b43_wldev *dev = container_of(work, struct b43_wldev,
3243 periodic_work.work);
3244 struct b43_wl *wl = dev->wl;
3245 unsigned long delay;
Michael Buesche4d6b792007-09-18 15:39:42 -04003246
Michael Buesch05b64b32007-09-28 16:19:03 +02003247 mutex_lock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003248
3249 if (unlikely(b43_status(dev) != B43_STAT_STARTED))
3250 goto out;
3251 if (b43_debug(dev, B43_DBG_PWORK_STOP))
3252 goto out_requeue;
3253
Michael Buesch05b64b32007-09-28 16:19:03 +02003254 do_periodic_work(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003255
Michael Buesche4d6b792007-09-18 15:39:42 -04003256 dev->periodic_state++;
Michael Buesch42bb4cd2007-09-28 14:22:33 +02003257out_requeue:
Michael Buesche4d6b792007-09-18 15:39:42 -04003258 if (b43_debug(dev, B43_DBG_PWORK_FAST))
3259 delay = msecs_to_jiffies(50);
3260 else
Anton Blanchard82cd6822007-10-15 00:42:23 -05003261 delay = round_jiffies_relative(HZ * 15);
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04003262 ieee80211_queue_delayed_work(wl->hw, &dev->periodic_work, delay);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02003263out:
Michael Buesch05b64b32007-09-28 16:19:03 +02003264 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003265}
3266
3267static void b43_periodic_tasks_setup(struct b43_wldev *dev)
3268{
3269 struct delayed_work *work = &dev->periodic_work;
3270
3271 dev->periodic_state = 0;
3272 INIT_DELAYED_WORK(work, b43_periodic_work_handler);
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04003273 ieee80211_queue_delayed_work(dev->wl->hw, work, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -04003274}
3275
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003276/* Check if communication with the device works correctly. */
Michael Buesche4d6b792007-09-18 15:39:42 -04003277static int b43_validate_chipaccess(struct b43_wldev *dev)
3278{
Michael Bueschf62ae6c2009-07-31 20:51:41 +02003279 u32 v, backup0, backup4;
Michael Buesche4d6b792007-09-18 15:39:42 -04003280
Michael Bueschf62ae6c2009-07-31 20:51:41 +02003281 backup0 = b43_shm_read32(dev, B43_SHM_SHARED, 0);
3282 backup4 = b43_shm_read32(dev, B43_SHM_SHARED, 4);
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003283
3284 /* Check for read/write and endianness problems. */
Michael Buesche4d6b792007-09-18 15:39:42 -04003285 b43_shm_write32(dev, B43_SHM_SHARED, 0, 0x55AAAA55);
3286 if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0x55AAAA55)
3287 goto error;
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003288 b43_shm_write32(dev, B43_SHM_SHARED, 0, 0xAA5555AA);
3289 if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0xAA5555AA)
Michael Buesche4d6b792007-09-18 15:39:42 -04003290 goto error;
3291
Michael Bueschf62ae6c2009-07-31 20:51:41 +02003292 /* Check if unaligned 32bit SHM_SHARED access works properly.
3293 * However, don't bail out on failure, because it's noncritical. */
3294 b43_shm_write16(dev, B43_SHM_SHARED, 0, 0x1122);
3295 b43_shm_write16(dev, B43_SHM_SHARED, 2, 0x3344);
3296 b43_shm_write16(dev, B43_SHM_SHARED, 4, 0x5566);
3297 b43_shm_write16(dev, B43_SHM_SHARED, 6, 0x7788);
3298 if (b43_shm_read32(dev, B43_SHM_SHARED, 2) != 0x55663344)
3299 b43warn(dev->wl, "Unaligned 32bit SHM read access is broken\n");
3300 b43_shm_write32(dev, B43_SHM_SHARED, 2, 0xAABBCCDD);
3301 if (b43_shm_read16(dev, B43_SHM_SHARED, 0) != 0x1122 ||
3302 b43_shm_read16(dev, B43_SHM_SHARED, 2) != 0xCCDD ||
3303 b43_shm_read16(dev, B43_SHM_SHARED, 4) != 0xAABB ||
3304 b43_shm_read16(dev, B43_SHM_SHARED, 6) != 0x7788)
3305 b43warn(dev->wl, "Unaligned 32bit SHM write access is broken\n");
3306
3307 b43_shm_write32(dev, B43_SHM_SHARED, 0, backup0);
3308 b43_shm_write32(dev, B43_SHM_SHARED, 4, backup4);
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003309
Rafał Miłecki21d889d2011-05-18 02:06:38 +02003310 if ((dev->dev->core_rev >= 3) && (dev->dev->core_rev <= 10)) {
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003311 /* The 32bit register shadows the two 16bit registers
3312 * with update sideeffects. Validate this. */
3313 b43_write16(dev, B43_MMIO_TSF_CFP_START, 0xAAAA);
3314 b43_write32(dev, B43_MMIO_TSF_CFP_START, 0xCCCCBBBB);
3315 if (b43_read16(dev, B43_MMIO_TSF_CFP_START_LOW) != 0xBBBB)
3316 goto error;
3317 if (b43_read16(dev, B43_MMIO_TSF_CFP_START_HIGH) != 0xCCCC)
3318 goto error;
3319 }
3320 b43_write32(dev, B43_MMIO_TSF_CFP_START, 0);
3321
3322 v = b43_read32(dev, B43_MMIO_MACCTL);
3323 v |= B43_MACCTL_GMODE;
3324 if (v != (B43_MACCTL_GMODE | B43_MACCTL_IHR_ENABLED))
Michael Buesche4d6b792007-09-18 15:39:42 -04003325 goto error;
3326
3327 return 0;
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003328error:
Michael Buesche4d6b792007-09-18 15:39:42 -04003329 b43err(dev->wl, "Failed to validate the chipaccess\n");
3330 return -ENODEV;
3331}
3332
3333static void b43_security_init(struct b43_wldev *dev)
3334{
Michael Buesche4d6b792007-09-18 15:39:42 -04003335 dev->ktp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_KTP);
3336 /* KTP is a word address, but we address SHM bytewise.
3337 * So multiply by two.
3338 */
3339 dev->ktp *= 2;
Michael Buesch66d2d082009-08-06 10:36:50 +02003340 /* Number of RCMTA address slots */
3341 b43_write16(dev, B43_MMIO_RCMTA_COUNT, B43_NR_PAIRWISE_KEYS);
3342 /* Clear the key memory. */
Michael Buesche4d6b792007-09-18 15:39:42 -04003343 b43_clear_keys(dev);
3344}
3345
Michael Buesch616de352009-03-29 13:19:31 +02003346#ifdef CONFIG_B43_HWRNG
John Daiker99da1852009-02-24 02:16:42 -08003347static int b43_rng_read(struct hwrng *rng, u32 *data)
Michael Buesche4d6b792007-09-18 15:39:42 -04003348{
3349 struct b43_wl *wl = (struct b43_wl *)rng->priv;
Michael Buescha78b3bb2009-09-11 21:44:05 +02003350 struct b43_wldev *dev;
3351 int count = -ENODEV;
Michael Buesche4d6b792007-09-18 15:39:42 -04003352
Michael Buescha78b3bb2009-09-11 21:44:05 +02003353 mutex_lock(&wl->mutex);
3354 dev = wl->current_dev;
3355 if (likely(dev && b43_status(dev) >= B43_STAT_INITIALIZED)) {
3356 *data = b43_read16(dev, B43_MMIO_RNG);
3357 count = sizeof(u16);
3358 }
3359 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003360
Michael Buescha78b3bb2009-09-11 21:44:05 +02003361 return count;
Michael Buesche4d6b792007-09-18 15:39:42 -04003362}
Michael Buesch616de352009-03-29 13:19:31 +02003363#endif /* CONFIG_B43_HWRNG */
Michael Buesche4d6b792007-09-18 15:39:42 -04003364
Rafael J. Wysockib844eba2008-03-23 20:28:24 +01003365static void b43_rng_exit(struct b43_wl *wl)
Michael Buesche4d6b792007-09-18 15:39:42 -04003366{
Michael Buesch616de352009-03-29 13:19:31 +02003367#ifdef CONFIG_B43_HWRNG
Michael Buesche4d6b792007-09-18 15:39:42 -04003368 if (wl->rng_initialized)
Rafael J. Wysockib844eba2008-03-23 20:28:24 +01003369 hwrng_unregister(&wl->rng);
Michael Buesch616de352009-03-29 13:19:31 +02003370#endif /* CONFIG_B43_HWRNG */
Michael Buesche4d6b792007-09-18 15:39:42 -04003371}
3372
3373static int b43_rng_init(struct b43_wl *wl)
3374{
Michael Buesch616de352009-03-29 13:19:31 +02003375 int err = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04003376
Michael Buesch616de352009-03-29 13:19:31 +02003377#ifdef CONFIG_B43_HWRNG
Michael Buesche4d6b792007-09-18 15:39:42 -04003378 snprintf(wl->rng_name, ARRAY_SIZE(wl->rng_name),
3379 "%s_%s", KBUILD_MODNAME, wiphy_name(wl->hw->wiphy));
3380 wl->rng.name = wl->rng_name;
3381 wl->rng.data_read = b43_rng_read;
3382 wl->rng.priv = (unsigned long)wl;
Rusty Russell3db1cd52011-12-19 13:56:45 +00003383 wl->rng_initialized = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04003384 err = hwrng_register(&wl->rng);
3385 if (err) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00003386 wl->rng_initialized = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04003387 b43err(wl, "Failed to register the random "
3388 "number generator (%d)\n", err);
3389 }
Michael Buesch616de352009-03-29 13:19:31 +02003390#endif /* CONFIG_B43_HWRNG */
Michael Buesche4d6b792007-09-18 15:39:42 -04003391
3392 return err;
3393}
3394
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003395static void b43_tx_work(struct work_struct *work)
Michael Buesche4d6b792007-09-18 15:39:42 -04003396{
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003397 struct b43_wl *wl = container_of(work, struct b43_wl, tx_work);
3398 struct b43_wldev *dev;
3399 struct sk_buff *skb;
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01003400 int queue_num;
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003401 int err = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04003402
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003403 mutex_lock(&wl->mutex);
3404 dev = wl->current_dev;
3405 if (unlikely(!dev || b43_status(dev) < B43_STAT_STARTED)) {
3406 mutex_unlock(&wl->mutex);
3407 return;
Michael Buesch5100d5a2008-03-29 21:01:16 +01003408 }
Michael Buesch21a75d72008-04-25 19:29:08 +02003409
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01003410 for (queue_num = 0; queue_num < B43_QOS_QUEUE_NUM; queue_num++) {
3411 while (skb_queue_len(&wl->tx_queue[queue_num])) {
3412 skb = skb_dequeue(&wl->tx_queue[queue_num]);
3413 if (b43_using_pio_transfers(dev))
3414 err = b43_pio_tx(dev, skb);
3415 else
3416 err = b43_dma_tx(dev, skb);
3417 if (err == -ENOSPC) {
3418 wl->tx_queue_stopped[queue_num] = 1;
3419 ieee80211_stop_queue(wl->hw, queue_num);
3420 skb_queue_head(&wl->tx_queue[queue_num], skb);
3421 break;
3422 }
3423 if (unlikely(err))
Felix Fietkau6afc22b2012-12-10 17:40:21 +01003424 ieee80211_free_txskb(wl->hw, skb);
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01003425 err = 0;
3426 }
Michael Buesch21a75d72008-04-25 19:29:08 +02003427
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01003428 if (!err)
3429 wl->tx_queue_stopped[queue_num] = 0;
Michael Buesch21a75d72008-04-25 19:29:08 +02003430 }
3431
Michael Buesch990b86f2009-09-12 00:48:03 +02003432#if B43_DEBUG
3433 dev->tx_count++;
3434#endif
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003435 mutex_unlock(&wl->mutex);
3436}
Michael Buesch21a75d72008-04-25 19:29:08 +02003437
Johannes Berg7bb45682011-02-24 14:42:06 +01003438static void b43_op_tx(struct ieee80211_hw *hw,
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003439 struct sk_buff *skb)
3440{
3441 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Bueschc9e8eae2008-06-15 15:17:29 +02003442
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003443 if (unlikely(skb->len < 2 + 2 + 6)) {
3444 /* Too short, this can't be a valid frame. */
Felix Fietkau6afc22b2012-12-10 17:40:21 +01003445 ieee80211_free_txskb(hw, skb);
Johannes Berg7bb45682011-02-24 14:42:06 +01003446 return;
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003447 }
3448 B43_WARN_ON(skb_shinfo(skb)->nr_frags);
3449
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01003450 skb_queue_tail(&wl->tx_queue[skb->queue_mapping], skb);
3451 if (!wl->tx_queue_stopped[skb->queue_mapping]) {
3452 ieee80211_queue_work(wl->hw, &wl->tx_work);
3453 } else {
3454 ieee80211_stop_queue(wl->hw, skb->queue_mapping);
3455 }
Michael Buesche4d6b792007-09-18 15:39:42 -04003456}
3457
Michael Buesche6f5b932008-03-05 21:18:49 +01003458static void b43_qos_params_upload(struct b43_wldev *dev,
3459 const struct ieee80211_tx_queue_params *p,
3460 u16 shm_offset)
3461{
3462 u16 params[B43_NR_QOSPARAMS];
Johannes Berg0b576642008-07-15 02:08:24 -07003463 int bslots, tmp;
Michael Buesche6f5b932008-03-05 21:18:49 +01003464 unsigned int i;
3465
Michael Bueschb0544eb2009-09-06 15:42:45 +02003466 if (!dev->qos_enabled)
3467 return;
3468
Johannes Berg0b576642008-07-15 02:08:24 -07003469 bslots = b43_read16(dev, B43_MMIO_RNG) & p->cw_min;
Michael Buesche6f5b932008-03-05 21:18:49 +01003470
3471 memset(&params, 0, sizeof(params));
3472
3473 params[B43_QOSPARAM_TXOP] = p->txop * 32;
Johannes Berg0b576642008-07-15 02:08:24 -07003474 params[B43_QOSPARAM_CWMIN] = p->cw_min;
3475 params[B43_QOSPARAM_CWMAX] = p->cw_max;
3476 params[B43_QOSPARAM_CWCUR] = p->cw_min;
3477 params[B43_QOSPARAM_AIFS] = p->aifs;
Michael Buesche6f5b932008-03-05 21:18:49 +01003478 params[B43_QOSPARAM_BSLOTS] = bslots;
Johannes Berg0b576642008-07-15 02:08:24 -07003479 params[B43_QOSPARAM_REGGAP] = bslots + p->aifs;
Michael Buesche6f5b932008-03-05 21:18:49 +01003480
3481 for (i = 0; i < ARRAY_SIZE(params); i++) {
3482 if (i == B43_QOSPARAM_STATUS) {
3483 tmp = b43_shm_read16(dev, B43_SHM_SHARED,
3484 shm_offset + (i * 2));
3485 /* Mark the parameters as updated. */
3486 tmp |= 0x100;
3487 b43_shm_write16(dev, B43_SHM_SHARED,
3488 shm_offset + (i * 2),
3489 tmp);
3490 } else {
3491 b43_shm_write16(dev, B43_SHM_SHARED,
3492 shm_offset + (i * 2),
3493 params[i]);
3494 }
3495 }
3496}
3497
Michael Bueschc40c1122008-09-06 16:21:47 +02003498/* Mapping of mac80211 queue numbers to b43 QoS SHM offsets. */
3499static const u16 b43_qos_shm_offsets[] = {
3500 /* [mac80211-queue-nr] = SHM_OFFSET, */
3501 [0] = B43_QOS_VOICE,
3502 [1] = B43_QOS_VIDEO,
3503 [2] = B43_QOS_BESTEFFORT,
3504 [3] = B43_QOS_BACKGROUND,
3505};
3506
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003507/* Update all QOS parameters in hardware. */
3508static void b43_qos_upload_all(struct b43_wldev *dev)
Michael Buesche6f5b932008-03-05 21:18:49 +01003509{
3510 struct b43_wl *wl = dev->wl;
3511 struct b43_qos_params *params;
Michael Buesche6f5b932008-03-05 21:18:49 +01003512 unsigned int i;
3513
Michael Bueschb0544eb2009-09-06 15:42:45 +02003514 if (!dev->qos_enabled)
3515 return;
3516
Michael Bueschc40c1122008-09-06 16:21:47 +02003517 BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
3518 ARRAY_SIZE(wl->qos_params));
Michael Buesche6f5b932008-03-05 21:18:49 +01003519
3520 b43_mac_suspend(dev);
Michael Buesche6f5b932008-03-05 21:18:49 +01003521 for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
3522 params = &(wl->qos_params[i]);
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003523 b43_qos_params_upload(dev, &(params->p),
3524 b43_qos_shm_offsets[i]);
Michael Buesche6f5b932008-03-05 21:18:49 +01003525 }
Michael Buesche6f5b932008-03-05 21:18:49 +01003526 b43_mac_enable(dev);
3527}
3528
3529static void b43_qos_clear(struct b43_wl *wl)
3530{
3531 struct b43_qos_params *params;
3532 unsigned int i;
3533
Michael Bueschc40c1122008-09-06 16:21:47 +02003534 /* Initialize QoS parameters to sane defaults. */
3535
3536 BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
3537 ARRAY_SIZE(wl->qos_params));
3538
Michael Buesche6f5b932008-03-05 21:18:49 +01003539 for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
3540 params = &(wl->qos_params[i]);
3541
Michael Bueschc40c1122008-09-06 16:21:47 +02003542 switch (b43_qos_shm_offsets[i]) {
3543 case B43_QOS_VOICE:
3544 params->p.txop = 0;
3545 params->p.aifs = 2;
3546 params->p.cw_min = 0x0001;
3547 params->p.cw_max = 0x0001;
3548 break;
3549 case B43_QOS_VIDEO:
3550 params->p.txop = 0;
3551 params->p.aifs = 2;
3552 params->p.cw_min = 0x0001;
3553 params->p.cw_max = 0x0001;
3554 break;
3555 case B43_QOS_BESTEFFORT:
3556 params->p.txop = 0;
3557 params->p.aifs = 3;
3558 params->p.cw_min = 0x0001;
3559 params->p.cw_max = 0x03FF;
3560 break;
3561 case B43_QOS_BACKGROUND:
3562 params->p.txop = 0;
3563 params->p.aifs = 7;
3564 params->p.cw_min = 0x0001;
3565 params->p.cw_max = 0x03FF;
3566 break;
3567 default:
3568 B43_WARN_ON(1);
3569 }
Michael Buesche6f5b932008-03-05 21:18:49 +01003570 }
3571}
3572
3573/* Initialize the core's QOS capabilities */
3574static void b43_qos_init(struct b43_wldev *dev)
3575{
Michael Bueschb0544eb2009-09-06 15:42:45 +02003576 if (!dev->qos_enabled) {
3577 /* Disable QOS support. */
3578 b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_EDCF);
3579 b43_write16(dev, B43_MMIO_IFSCTL,
3580 b43_read16(dev, B43_MMIO_IFSCTL)
3581 & ~B43_MMIO_IFSCTL_USE_EDCF);
3582 b43dbg(dev->wl, "QoS disabled\n");
3583 return;
3584 }
3585
Michael Buesche6f5b932008-03-05 21:18:49 +01003586 /* Upload the current QOS parameters. */
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003587 b43_qos_upload_all(dev);
Michael Buesche6f5b932008-03-05 21:18:49 +01003588
3589 /* Enable QOS support. */
3590 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_EDCF);
3591 b43_write16(dev, B43_MMIO_IFSCTL,
3592 b43_read16(dev, B43_MMIO_IFSCTL)
3593 | B43_MMIO_IFSCTL_USE_EDCF);
Michael Bueschb0544eb2009-09-06 15:42:45 +02003594 b43dbg(dev->wl, "QoS enabled\n");
Michael Buesche6f5b932008-03-05 21:18:49 +01003595}
3596
Eliad Peller8a3a3c82011-10-02 10:15:52 +02003597static int b43_op_conf_tx(struct ieee80211_hw *hw,
3598 struct ieee80211_vif *vif, u16 _queue,
Michael Buesch40faacc2007-10-28 16:29:32 +01003599 const struct ieee80211_tx_queue_params *params)
Michael Buesche4d6b792007-09-18 15:39:42 -04003600{
Michael Buesche6f5b932008-03-05 21:18:49 +01003601 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003602 struct b43_wldev *dev;
Michael Buesche6f5b932008-03-05 21:18:49 +01003603 unsigned int queue = (unsigned int)_queue;
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003604 int err = -ENODEV;
Michael Buesche6f5b932008-03-05 21:18:49 +01003605
3606 if (queue >= ARRAY_SIZE(wl->qos_params)) {
3607 /* Queue not available or don't support setting
3608 * params on this queue. Return success to not
3609 * confuse mac80211. */
3610 return 0;
3611 }
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003612 BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
3613 ARRAY_SIZE(wl->qos_params));
Michael Buesche6f5b932008-03-05 21:18:49 +01003614
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003615 mutex_lock(&wl->mutex);
3616 dev = wl->current_dev;
3617 if (unlikely(!dev || (b43_status(dev) < B43_STAT_INITIALIZED)))
3618 goto out_unlock;
Michael Buesche6f5b932008-03-05 21:18:49 +01003619
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003620 memcpy(&(wl->qos_params[queue].p), params, sizeof(*params));
3621 b43_mac_suspend(dev);
3622 b43_qos_params_upload(dev, &(wl->qos_params[queue].p),
3623 b43_qos_shm_offsets[queue]);
3624 b43_mac_enable(dev);
3625 err = 0;
Michael Buesche6f5b932008-03-05 21:18:49 +01003626
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003627out_unlock:
3628 mutex_unlock(&wl->mutex);
3629
3630 return err;
Michael Buesche4d6b792007-09-18 15:39:42 -04003631}
3632
Michael Buesch40faacc2007-10-28 16:29:32 +01003633static int b43_op_get_stats(struct ieee80211_hw *hw,
3634 struct ieee80211_low_level_stats *stats)
Michael Buesche4d6b792007-09-18 15:39:42 -04003635{
3636 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesche4d6b792007-09-18 15:39:42 -04003637
Michael Buesch36dbd952009-09-04 22:51:29 +02003638 mutex_lock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003639 memcpy(stats, &wl->ieee_stats, sizeof(*stats));
Michael Buesch36dbd952009-09-04 22:51:29 +02003640 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003641
3642 return 0;
3643}
3644
Eliad Peller37a41b42011-09-21 14:06:11 +03003645static u64 b43_op_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003646{
3647 struct b43_wl *wl = hw_to_b43_wl(hw);
3648 struct b43_wldev *dev;
3649 u64 tsf;
3650
3651 mutex_lock(&wl->mutex);
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003652 dev = wl->current_dev;
3653
3654 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
3655 b43_tsf_read(dev, &tsf);
3656 else
3657 tsf = 0;
3658
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003659 mutex_unlock(&wl->mutex);
3660
3661 return tsf;
3662}
3663
Eliad Peller37a41b42011-09-21 14:06:11 +03003664static void b43_op_set_tsf(struct ieee80211_hw *hw,
3665 struct ieee80211_vif *vif, u64 tsf)
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003666{
3667 struct b43_wl *wl = hw_to_b43_wl(hw);
3668 struct b43_wldev *dev;
3669
3670 mutex_lock(&wl->mutex);
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003671 dev = wl->current_dev;
3672
3673 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
3674 b43_tsf_write(dev, tsf);
3675
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003676 mutex_unlock(&wl->mutex);
3677}
3678
Michael Buesche4d6b792007-09-18 15:39:42 -04003679static void b43_put_phy_into_reset(struct b43_wldev *dev)
3680{
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02003681 u32 tmp;
Michael Buesche4d6b792007-09-18 15:39:42 -04003682
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02003683 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02003684#ifdef CONFIG_B43_BCMA
3685 case B43_BUS_BCMA:
3686 b43err(dev->wl,
3687 "Putting PHY into reset not supported on BCMA\n");
3688 break;
3689#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02003690#ifdef CONFIG_B43_SSB
3691 case B43_BUS_SSB:
3692 tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
3693 tmp &= ~B43_TMSLOW_GMODE;
3694 tmp |= B43_TMSLOW_PHYRESET;
3695 tmp |= SSB_TMSLOW_FGC;
3696 ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
3697 msleep(1);
Michael Buesche4d6b792007-09-18 15:39:42 -04003698
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02003699 tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
3700 tmp &= ~SSB_TMSLOW_FGC;
3701 tmp |= B43_TMSLOW_PHYRESET;
3702 ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
3703 msleep(1);
3704
3705 break;
3706#endif
3707 }
Michael Buesche4d6b792007-09-18 15:39:42 -04003708}
3709
John Daiker99da1852009-02-24 02:16:42 -08003710static const char *band_to_string(enum ieee80211_band band)
Michael Buesche4d6b792007-09-18 15:39:42 -04003711{
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003712 switch (band) {
3713 case IEEE80211_BAND_5GHZ:
3714 return "5";
3715 case IEEE80211_BAND_2GHZ:
3716 return "2.4";
3717 default:
3718 break;
3719 }
3720 B43_WARN_ON(1);
3721 return "";
3722}
3723
3724/* Expects wl->mutex locked */
3725static int b43_switch_band(struct b43_wl *wl, struct ieee80211_channel *chan)
3726{
3727 struct b43_wldev *up_dev = NULL;
Michael Buesche4d6b792007-09-18 15:39:42 -04003728 struct b43_wldev *down_dev;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003729 struct b43_wldev *d;
Michael Buesche4d6b792007-09-18 15:39:42 -04003730 int err;
John W. Linville922d8a02009-01-12 14:40:20 -05003731 bool uninitialized_var(gmode);
Michael Buesche4d6b792007-09-18 15:39:42 -04003732 int prev_status;
3733
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003734 /* Find a device and PHY which supports the band. */
3735 list_for_each_entry(d, &wl->devlist, list) {
3736 switch (chan->band) {
3737 case IEEE80211_BAND_5GHZ:
3738 if (d->phy.supports_5ghz) {
3739 up_dev = d;
Rusty Russell3db1cd52011-12-19 13:56:45 +00003740 gmode = false;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003741 }
3742 break;
3743 case IEEE80211_BAND_2GHZ:
3744 if (d->phy.supports_2ghz) {
3745 up_dev = d;
Rusty Russell3db1cd52011-12-19 13:56:45 +00003746 gmode = true;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003747 }
3748 break;
3749 default:
3750 B43_WARN_ON(1);
3751 return -EINVAL;
3752 }
3753 if (up_dev)
3754 break;
3755 }
3756 if (!up_dev) {
3757 b43err(wl, "Could not find a device for %s-GHz band operation\n",
3758 band_to_string(chan->band));
3759 return -ENODEV;
Michael Buesche4d6b792007-09-18 15:39:42 -04003760 }
3761 if ((up_dev == wl->current_dev) &&
3762 (!!wl->current_dev->phy.gmode == !!gmode)) {
3763 /* This device is already running. */
3764 return 0;
3765 }
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003766 b43dbg(wl, "Switching to %s-GHz band\n",
3767 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003768 down_dev = wl->current_dev;
3769
3770 prev_status = b43_status(down_dev);
3771 /* Shutdown the currently running core. */
3772 if (prev_status >= B43_STAT_STARTED)
Michael Buesch36dbd952009-09-04 22:51:29 +02003773 down_dev = b43_wireless_core_stop(down_dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003774 if (prev_status >= B43_STAT_INITIALIZED)
3775 b43_wireless_core_exit(down_dev);
3776
3777 if (down_dev != up_dev) {
3778 /* We switch to a different core, so we put PHY into
3779 * RESET on the old core. */
3780 b43_put_phy_into_reset(down_dev);
3781 }
3782
3783 /* Now start the new core. */
3784 up_dev->phy.gmode = gmode;
3785 if (prev_status >= B43_STAT_INITIALIZED) {
3786 err = b43_wireless_core_init(up_dev);
3787 if (err) {
3788 b43err(wl, "Fatal: Could not initialize device for "
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003789 "selected %s-GHz band\n",
3790 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003791 goto init_failure;
3792 }
3793 }
3794 if (prev_status >= B43_STAT_STARTED) {
3795 err = b43_wireless_core_start(up_dev);
3796 if (err) {
3797 b43err(wl, "Fatal: Coult not start device for "
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003798 "selected %s-GHz band\n",
3799 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003800 b43_wireless_core_exit(up_dev);
3801 goto init_failure;
3802 }
3803 }
3804 B43_WARN_ON(b43_status(up_dev) != prev_status);
3805
3806 wl->current_dev = up_dev;
3807
3808 return 0;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003809init_failure:
Michael Buesche4d6b792007-09-18 15:39:42 -04003810 /* Whoops, failed to init the new core. No core is operating now. */
3811 wl->current_dev = NULL;
3812 return err;
3813}
3814
Johannes Berg9124b072008-10-14 19:17:54 +02003815/* Write the short and long frame retry limit values. */
3816static void b43_set_retry_limits(struct b43_wldev *dev,
3817 unsigned int short_retry,
3818 unsigned int long_retry)
3819{
3820 /* The retry limit is a 4-bit counter. Enforce this to avoid overflowing
3821 * the chip-internal counter. */
3822 short_retry = min(short_retry, (unsigned int)0xF);
3823 long_retry = min(long_retry, (unsigned int)0xF);
3824
3825 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_SRLIMIT,
3826 short_retry);
3827 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_LRLIMIT,
3828 long_retry);
3829}
3830
Johannes Berge8975582008-10-09 12:18:51 +02003831static int b43_op_config(struct ieee80211_hw *hw, u32 changed)
Michael Buesche4d6b792007-09-18 15:39:42 -04003832{
3833 struct b43_wl *wl = hw_to_b43_wl(hw);
3834 struct b43_wldev *dev;
3835 struct b43_phy *phy;
Johannes Berge8975582008-10-09 12:18:51 +02003836 struct ieee80211_conf *conf = &hw->conf;
Michael Buesch9db1f6d2007-12-22 21:54:20 +01003837 int antenna;
Michael Buesche4d6b792007-09-18 15:39:42 -04003838 int err = 0;
Felix Fietkau2a190322011-08-10 13:50:30 -06003839 bool reload_bss = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04003840
Michael Buesche4d6b792007-09-18 15:39:42 -04003841 mutex_lock(&wl->mutex);
3842
Felix Fietkau2a190322011-08-10 13:50:30 -06003843 dev = wl->current_dev;
3844
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003845 /* Switch the band (if necessary). This might change the active core. */
3846 err = b43_switch_band(wl, conf->channel);
Michael Buesche4d6b792007-09-18 15:39:42 -04003847 if (err)
3848 goto out_unlock_mutex;
Felix Fietkau2a190322011-08-10 13:50:30 -06003849
3850 /* Need to reload all settings if the core changed */
3851 if (dev != wl->current_dev) {
3852 dev = wl->current_dev;
3853 changed = ~0;
3854 reload_bss = true;
3855 }
3856
Michael Buesche4d6b792007-09-18 15:39:42 -04003857 phy = &dev->phy;
3858
Rafał Miłeckiaa4c7b22010-01-22 01:53:12 +01003859 if (conf_is_ht(conf))
3860 phy->is_40mhz =
3861 (conf_is_ht40_minus(conf) || conf_is_ht40_plus(conf));
3862 else
3863 phy->is_40mhz = false;
3864
Michael Bueschd10d0e52008-12-18 22:13:39 +01003865 b43_mac_suspend(dev);
3866
Johannes Berg9124b072008-10-14 19:17:54 +02003867 if (changed & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
3868 b43_set_retry_limits(dev, conf->short_frame_max_tx_count,
3869 conf->long_frame_max_tx_count);
3870 changed &= ~IEEE80211_CONF_CHANGE_RETRY_LIMITS;
3871 if (!changed)
Michael Bueschd10d0e52008-12-18 22:13:39 +01003872 goto out_mac_enable;
Michael Buesche4d6b792007-09-18 15:39:42 -04003873
3874 /* Switch to the requested channel.
3875 * The firmware takes care of races with the TX handler. */
Johannes Berg8318d782008-01-24 19:38:38 +01003876 if (conf->channel->hw_value != phy->channel)
Michael Bueschef1a6282008-08-27 18:53:02 +02003877 b43_switch_channel(dev, conf->channel->hw_value);
Michael Buesche4d6b792007-09-18 15:39:42 -04003878
Johannes Berg0869aea2009-10-28 10:03:35 +01003879 dev->wl->radiotap_enabled = !!(conf->flags & IEEE80211_CONF_MONITOR);
Johannes Bergd42ce842007-11-23 14:50:51 +01003880
Michael Buesche4d6b792007-09-18 15:39:42 -04003881 /* Adjust the desired TX power level. */
3882 if (conf->power_level != 0) {
Michael Buesch18c8ade2008-08-28 19:33:40 +02003883 if (conf->power_level != phy->desired_txpower) {
3884 phy->desired_txpower = conf->power_level;
3885 b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME |
3886 B43_TXPWR_IGNORE_TSSI);
Michael Buesche4d6b792007-09-18 15:39:42 -04003887 }
3888 }
3889
3890 /* Antennas for RX and management frame TX. */
Johannes Berg0f4ac382008-10-09 12:18:04 +02003891 antenna = B43_ANTENNA_DEFAULT;
Michael Buesch9db1f6d2007-12-22 21:54:20 +01003892 b43_mgmtframe_txantenna(dev, antenna);
Johannes Berg0f4ac382008-10-09 12:18:04 +02003893 antenna = B43_ANTENNA_DEFAULT;
Michael Bueschef1a6282008-08-27 18:53:02 +02003894 if (phy->ops->set_rx_antenna)
3895 phy->ops->set_rx_antenna(dev, antenna);
Michael Buesche4d6b792007-09-18 15:39:42 -04003896
Larry Fingerfd4973c2009-06-20 12:58:11 -05003897 if (wl->radio_enabled != phy->radio_on) {
3898 if (wl->radio_enabled) {
Johannes Berg19d337d2009-06-02 13:01:37 +02003899 b43_software_rfkill(dev, false);
Michael Bueschfda9abc2007-09-20 22:14:18 +02003900 b43info(dev->wl, "Radio turned on by software\n");
3901 if (!dev->radio_hw_enable) {
3902 b43info(dev->wl, "The hardware RF-kill button "
3903 "still turns the radio physically off. "
3904 "Press the button to turn it on.\n");
3905 }
3906 } else {
Johannes Berg19d337d2009-06-02 13:01:37 +02003907 b43_software_rfkill(dev, true);
Michael Bueschfda9abc2007-09-20 22:14:18 +02003908 b43info(dev->wl, "Radio turned off by software\n");
3909 }
3910 }
3911
Michael Bueschd10d0e52008-12-18 22:13:39 +01003912out_mac_enable:
3913 b43_mac_enable(dev);
3914out_unlock_mutex:
Michael Buesche4d6b792007-09-18 15:39:42 -04003915 mutex_unlock(&wl->mutex);
3916
Felix Fietkau2a190322011-08-10 13:50:30 -06003917 if (wl->vif && reload_bss)
3918 b43_op_bss_info_changed(hw, wl->vif, &wl->vif->bss_conf, ~0);
3919
Michael Buesche4d6b792007-09-18 15:39:42 -04003920 return err;
3921}
3922
Johannes Berg881d9482009-01-21 15:13:48 +01003923static void b43_update_basic_rates(struct b43_wldev *dev, u32 brates)
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003924{
3925 struct ieee80211_supported_band *sband =
3926 dev->wl->hw->wiphy->bands[b43_current_band(dev->wl)];
3927 struct ieee80211_rate *rate;
3928 int i;
3929 u16 basic, direct, offset, basic_offset, rateptr;
3930
3931 for (i = 0; i < sband->n_bitrates; i++) {
3932 rate = &sband->bitrates[i];
3933
3934 if (b43_is_cck_rate(rate->hw_value)) {
3935 direct = B43_SHM_SH_CCKDIRECT;
3936 basic = B43_SHM_SH_CCKBASIC;
3937 offset = b43_plcp_get_ratecode_cck(rate->hw_value);
3938 offset &= 0xF;
3939 } else {
3940 direct = B43_SHM_SH_OFDMDIRECT;
3941 basic = B43_SHM_SH_OFDMBASIC;
3942 offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
3943 offset &= 0xF;
3944 }
3945
3946 rate = ieee80211_get_response_rate(sband, brates, rate->bitrate);
3947
3948 if (b43_is_cck_rate(rate->hw_value)) {
3949 basic_offset = b43_plcp_get_ratecode_cck(rate->hw_value);
3950 basic_offset &= 0xF;
3951 } else {
3952 basic_offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
3953 basic_offset &= 0xF;
3954 }
3955
3956 /*
3957 * Get the pointer that we need to point to
3958 * from the direct map
3959 */
3960 rateptr = b43_shm_read16(dev, B43_SHM_SHARED,
3961 direct + 2 * basic_offset);
3962 /* and write it to the basic map */
3963 b43_shm_write16(dev, B43_SHM_SHARED, basic + 2 * offset,
3964 rateptr);
3965 }
3966}
3967
3968static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
3969 struct ieee80211_vif *vif,
3970 struct ieee80211_bss_conf *conf,
3971 u32 changed)
3972{
3973 struct b43_wl *wl = hw_to_b43_wl(hw);
3974 struct b43_wldev *dev;
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003975
3976 mutex_lock(&wl->mutex);
3977
3978 dev = wl->current_dev;
Michael Bueschd10d0e52008-12-18 22:13:39 +01003979 if (!dev || b43_status(dev) < B43_STAT_STARTED)
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003980 goto out_unlock_mutex;
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003981
3982 B43_WARN_ON(wl->vif != vif);
3983
3984 if (changed & BSS_CHANGED_BSSID) {
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003985 if (conf->bssid)
3986 memcpy(wl->bssid, conf->bssid, ETH_ALEN);
3987 else
3988 memset(wl->bssid, 0, ETH_ALEN);
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003989 }
3990
Johannes Berg3f0d8432009-05-18 10:53:18 +02003991 if (b43_status(dev) >= B43_STAT_INITIALIZED) {
3992 if (changed & BSS_CHANGED_BEACON &&
3993 (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
3994 b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
3995 b43_is_mode(wl, NL80211_IFTYPE_ADHOC)))
3996 b43_update_templates(wl);
3997
3998 if (changed & BSS_CHANGED_BSSID)
3999 b43_write_mac_bssid_templates(dev);
4000 }
Johannes Berg3f0d8432009-05-18 10:53:18 +02004001
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01004002 b43_mac_suspend(dev);
4003
Johannes Berg57c4d7b2009-04-23 16:10:04 +02004004 /* Update templates for AP/mesh mode. */
4005 if (changed & BSS_CHANGED_BEACON_INT &&
4006 (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
4007 b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
Felix Fietkau2a190322011-08-10 13:50:30 -06004008 b43_is_mode(wl, NL80211_IFTYPE_ADHOC)) &&
4009 conf->beacon_int)
Johannes Berg57c4d7b2009-04-23 16:10:04 +02004010 b43_set_beacon_int(dev, conf->beacon_int);
4011
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01004012 if (changed & BSS_CHANGED_BASIC_RATES)
4013 b43_update_basic_rates(dev, conf->basic_rates);
4014
4015 if (changed & BSS_CHANGED_ERP_SLOT) {
4016 if (conf->use_short_slot)
4017 b43_short_slot_timing_enable(dev);
4018 else
4019 b43_short_slot_timing_disable(dev);
4020 }
4021
4022 b43_mac_enable(dev);
Michael Bueschd10d0e52008-12-18 22:13:39 +01004023out_unlock_mutex:
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01004024 mutex_unlock(&wl->mutex);
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01004025}
4026
Michael Buesch40faacc2007-10-28 16:29:32 +01004027static int b43_op_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +01004028 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
4029 struct ieee80211_key_conf *key)
Michael Buesche4d6b792007-09-18 15:39:42 -04004030{
4031 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01004032 struct b43_wldev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004033 u8 algorithm;
4034 u8 index;
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01004035 int err;
Michael Buesch060210f2009-01-25 15:49:59 +01004036 static const u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
Michael Buesche4d6b792007-09-18 15:39:42 -04004037
4038 if (modparam_nohwcrypt)
4039 return -ENOSPC; /* User disabled HW-crypto */
4040
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01004041 mutex_lock(&wl->mutex);
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01004042
4043 dev = wl->current_dev;
4044 err = -ENODEV;
4045 if (!dev || b43_status(dev) < B43_STAT_INITIALIZED)
4046 goto out_unlock;
4047
Michael Buesch403a3a12009-06-08 21:04:57 +02004048 if (dev->fw.pcm_request_failed || !dev->hwcrypto_enabled) {
Michael Buesch68217832008-05-17 23:43:57 +02004049 /* We don't have firmware for the crypto engine.
4050 * Must use software-crypto. */
4051 err = -EOPNOTSUPP;
4052 goto out_unlock;
4053 }
4054
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01004055 err = -EINVAL;
Johannes Berg97359d12010-08-10 09:46:38 +02004056 switch (key->cipher) {
4057 case WLAN_CIPHER_SUITE_WEP40:
4058 algorithm = B43_SEC_ALGO_WEP40;
Michael Buesche4d6b792007-09-18 15:39:42 -04004059 break;
Johannes Berg97359d12010-08-10 09:46:38 +02004060 case WLAN_CIPHER_SUITE_WEP104:
4061 algorithm = B43_SEC_ALGO_WEP104;
4062 break;
4063 case WLAN_CIPHER_SUITE_TKIP:
Michael Buesche4d6b792007-09-18 15:39:42 -04004064 algorithm = B43_SEC_ALGO_TKIP;
4065 break;
Johannes Berg97359d12010-08-10 09:46:38 +02004066 case WLAN_CIPHER_SUITE_CCMP:
Michael Buesche4d6b792007-09-18 15:39:42 -04004067 algorithm = B43_SEC_ALGO_AES;
4068 break;
4069 default:
4070 B43_WARN_ON(1);
Michael Buesche4d6b792007-09-18 15:39:42 -04004071 goto out_unlock;
4072 }
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01004073 index = (u8) (key->keyidx);
4074 if (index > 3)
4075 goto out_unlock;
Michael Buesche4d6b792007-09-18 15:39:42 -04004076
4077 switch (cmd) {
4078 case SET_KEY:
gregor kowski035d0242009-08-19 22:35:45 +02004079 if (algorithm == B43_SEC_ALGO_TKIP &&
4080 (!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE) ||
4081 !modparam_hwtkip)) {
4082 /* We support only pairwise key */
Michael Buesche4d6b792007-09-18 15:39:42 -04004083 err = -EOPNOTSUPP;
4084 goto out_unlock;
4085 }
4086
Michael Buesche808e582008-12-19 21:30:52 +01004087 if (key->flags & IEEE80211_KEY_FLAG_PAIRWISE) {
Johannes Bergdc822b52008-12-29 12:55:09 +01004088 if (WARN_ON(!sta)) {
4089 err = -EOPNOTSUPP;
4090 goto out_unlock;
4091 }
Michael Buesche808e582008-12-19 21:30:52 +01004092 /* Pairwise key with an assigned MAC address. */
Michael Buesche4d6b792007-09-18 15:39:42 -04004093 err = b43_key_write(dev, -1, algorithm,
Johannes Bergdc822b52008-12-29 12:55:09 +01004094 key->key, key->keylen,
4095 sta->addr, key);
Michael Buesche808e582008-12-19 21:30:52 +01004096 } else {
4097 /* Group key */
4098 err = b43_key_write(dev, index, algorithm,
4099 key->key, key->keylen, NULL, key);
Michael Buesche4d6b792007-09-18 15:39:42 -04004100 }
4101 if (err)
4102 goto out_unlock;
4103
4104 if (algorithm == B43_SEC_ALGO_WEP40 ||
4105 algorithm == B43_SEC_ALGO_WEP104) {
4106 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_USEDEFKEYS);
4107 } else {
4108 b43_hf_write(dev,
4109 b43_hf_read(dev) & ~B43_HF_USEDEFKEYS);
4110 }
4111 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
gregor kowski035d0242009-08-19 22:35:45 +02004112 if (algorithm == B43_SEC_ALGO_TKIP)
4113 key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
Michael Buesche4d6b792007-09-18 15:39:42 -04004114 break;
4115 case DISABLE_KEY: {
4116 err = b43_key_clear(dev, key->hw_key_idx);
4117 if (err)
4118 goto out_unlock;
4119 break;
4120 }
4121 default:
4122 B43_WARN_ON(1);
4123 }
Michael Buesch9cf7f242008-12-19 20:24:30 +01004124
Michael Buesche4d6b792007-09-18 15:39:42 -04004125out_unlock:
Michael Buesche4d6b792007-09-18 15:39:42 -04004126 if (!err) {
4127 b43dbg(wl, "%s hardware based encryption for keyidx: %d, "
Johannes Berge1749612008-10-27 15:59:26 -07004128 "mac: %pM\n",
Michael Buesche4d6b792007-09-18 15:39:42 -04004129 cmd == SET_KEY ? "Using" : "Disabling", key->keyidx,
Larry Fingera1d882102009-01-14 11:15:25 -06004130 sta ? sta->addr : bcast_addr);
Michael Buesch9cf7f242008-12-19 20:24:30 +01004131 b43_dump_keymemory(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004132 }
Michael Buesch9cf7f242008-12-19 20:24:30 +01004133 mutex_unlock(&wl->mutex);
4134
Michael Buesche4d6b792007-09-18 15:39:42 -04004135 return err;
4136}
4137
Michael Buesch40faacc2007-10-28 16:29:32 +01004138static void b43_op_configure_filter(struct ieee80211_hw *hw,
4139 unsigned int changed, unsigned int *fflags,
Johannes Berg3ac64be2009-08-17 16:16:53 +02004140 u64 multicast)
Michael Buesche4d6b792007-09-18 15:39:42 -04004141{
4142 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesch36dbd952009-09-04 22:51:29 +02004143 struct b43_wldev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004144
Michael Buesch36dbd952009-09-04 22:51:29 +02004145 mutex_lock(&wl->mutex);
4146 dev = wl->current_dev;
Johannes Berg4150c572007-09-17 01:29:23 -04004147 if (!dev) {
4148 *fflags = 0;
Michael Buesch36dbd952009-09-04 22:51:29 +02004149 goto out_unlock;
Michael Buesche4d6b792007-09-18 15:39:42 -04004150 }
Johannes Berg4150c572007-09-17 01:29:23 -04004151
Johannes Berg4150c572007-09-17 01:29:23 -04004152 *fflags &= FIF_PROMISC_IN_BSS |
4153 FIF_ALLMULTI |
4154 FIF_FCSFAIL |
4155 FIF_PLCPFAIL |
4156 FIF_CONTROL |
4157 FIF_OTHER_BSS |
4158 FIF_BCN_PRBRESP_PROMISC;
4159
4160 changed &= FIF_PROMISC_IN_BSS |
4161 FIF_ALLMULTI |
4162 FIF_FCSFAIL |
4163 FIF_PLCPFAIL |
4164 FIF_CONTROL |
4165 FIF_OTHER_BSS |
4166 FIF_BCN_PRBRESP_PROMISC;
4167
4168 wl->filter_flags = *fflags;
4169
4170 if (changed && b43_status(dev) >= B43_STAT_INITIALIZED)
4171 b43_adjust_opmode(dev);
Michael Buesch36dbd952009-09-04 22:51:29 +02004172
4173out_unlock:
4174 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04004175}
4176
Michael Buesch36dbd952009-09-04 22:51:29 +02004177/* Locking: wl->mutex
4178 * Returns the current dev. This might be different from the passed in dev,
4179 * because the core might be gone away while we unlocked the mutex. */
4180static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04004181{
Larry Finger9a53bf52011-08-27 15:53:42 -05004182 struct b43_wl *wl;
Michael Buesch36dbd952009-09-04 22:51:29 +02004183 struct b43_wldev *orig_dev;
Michael Buesch49d965c2009-10-03 00:57:58 +02004184 u32 mask;
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01004185 int queue_num;
Michael Buesche4d6b792007-09-18 15:39:42 -04004186
Larry Finger9a53bf52011-08-27 15:53:42 -05004187 if (!dev)
4188 return NULL;
4189 wl = dev->wl;
Michael Buesch36dbd952009-09-04 22:51:29 +02004190redo:
4191 if (!dev || b43_status(dev) < B43_STAT_STARTED)
4192 return dev;
Stefano Brivioa19d12d2007-11-07 18:16:11 +01004193
Michael Bueschf5d40ee2009-09-04 22:53:18 +02004194 /* Cancel work. Unlock to avoid deadlocks. */
Michael Buesche4d6b792007-09-18 15:39:42 -04004195 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04004196 cancel_delayed_work_sync(&dev->periodic_work);
Michael Bueschf5d40ee2009-09-04 22:53:18 +02004197 cancel_work_sync(&wl->tx_work);
Larry Finger6b6fa582012-03-08 22:27:46 -06004198 cancel_work_sync(&wl->firmware_load);
Michael Buesche4d6b792007-09-18 15:39:42 -04004199 mutex_lock(&wl->mutex);
Michael Buesch36dbd952009-09-04 22:51:29 +02004200 dev = wl->current_dev;
4201 if (!dev || b43_status(dev) < B43_STAT_STARTED) {
4202 /* Whoops, aliens ate up the device while we were unlocked. */
4203 return dev;
4204 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004205
Michael Buesch36dbd952009-09-04 22:51:29 +02004206 /* Disable interrupts on the device. */
4207 b43_set_status(dev, B43_STAT_INITIALIZED);
Rafał Miłecki505fb012011-05-19 15:11:27 +02004208 if (b43_bus_host_is_sdio(dev->dev)) {
Michael Buesch36dbd952009-09-04 22:51:29 +02004209 /* wl->mutex is locked. That is enough. */
4210 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
4211 b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
4212 } else {
4213 spin_lock_irq(&wl->hardirq_lock);
4214 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
4215 b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
4216 spin_unlock_irq(&wl->hardirq_lock);
4217 }
Michael Buesch176e9f62009-09-11 23:04:04 +02004218 /* Synchronize and free the interrupt handlers. Unlock to avoid deadlocks. */
Michael Buesch36dbd952009-09-04 22:51:29 +02004219 orig_dev = dev;
4220 mutex_unlock(&wl->mutex);
Rafał Miłecki505fb012011-05-19 15:11:27 +02004221 if (b43_bus_host_is_sdio(dev->dev)) {
Michael Buesch176e9f62009-09-11 23:04:04 +02004222 b43_sdio_free_irq(dev);
4223 } else {
Rafał Miłeckia18c7152011-05-18 02:06:40 +02004224 synchronize_irq(dev->dev->irq);
4225 free_irq(dev->dev->irq, dev);
Michael Buesch176e9f62009-09-11 23:04:04 +02004226 }
Michael Buesch36dbd952009-09-04 22:51:29 +02004227 mutex_lock(&wl->mutex);
4228 dev = wl->current_dev;
4229 if (!dev)
4230 return dev;
4231 if (dev != orig_dev) {
4232 if (b43_status(dev) >= B43_STAT_STARTED)
4233 goto redo;
4234 return dev;
4235 }
Michael Buesch49d965c2009-10-03 00:57:58 +02004236 mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
4237 B43_WARN_ON(mask != 0xFFFFFFFF && mask);
Michael Buesch36dbd952009-09-04 22:51:29 +02004238
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01004239 /* Drain all TX queues. */
4240 for (queue_num = 0; queue_num < B43_QOS_QUEUE_NUM; queue_num++) {
Felix Fietkau6afc22b2012-12-10 17:40:21 +01004241 while (skb_queue_len(&wl->tx_queue[queue_num])) {
4242 struct sk_buff *skb;
4243
4244 skb = skb_dequeue(&wl->tx_queue[queue_num]);
4245 ieee80211_free_txskb(wl->hw, skb);
4246 }
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01004247 }
Michael Bueschf5d40ee2009-09-04 22:53:18 +02004248
Michael Buesche4d6b792007-09-18 15:39:42 -04004249 b43_mac_suspend(dev);
Michael Buescha78b3bb2009-09-11 21:44:05 +02004250 b43_leds_exit(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004251 b43dbg(wl, "Wireless interface stopped\n");
Michael Buesch36dbd952009-09-04 22:51:29 +02004252
4253 return dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004254}
4255
4256/* Locking: wl->mutex */
4257static int b43_wireless_core_start(struct b43_wldev *dev)
4258{
4259 int err;
4260
4261 B43_WARN_ON(b43_status(dev) != B43_STAT_INITIALIZED);
4262
4263 drain_txstatus_queue(dev);
Rafał Miłecki505fb012011-05-19 15:11:27 +02004264 if (b43_bus_host_is_sdio(dev->dev)) {
Albert Herranz3dbba8e2009-09-10 19:34:49 +02004265 err = b43_sdio_request_irq(dev, b43_sdio_interrupt_handler);
4266 if (err) {
4267 b43err(dev->wl, "Cannot request SDIO IRQ\n");
4268 goto out;
4269 }
4270 } else {
Rafał Miłeckia18c7152011-05-18 02:06:40 +02004271 err = request_threaded_irq(dev->dev->irq, b43_interrupt_handler,
Albert Herranz3dbba8e2009-09-10 19:34:49 +02004272 b43_interrupt_thread_handler,
4273 IRQF_SHARED, KBUILD_MODNAME, dev);
4274 if (err) {
Rafał Miłeckidedb1eb2011-05-14 00:04:38 +02004275 b43err(dev->wl, "Cannot request IRQ-%d\n",
Rafał Miłeckia18c7152011-05-18 02:06:40 +02004276 dev->dev->irq);
Albert Herranz3dbba8e2009-09-10 19:34:49 +02004277 goto out;
4278 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004279 }
4280
4281 /* We are ready to run. */
Larry Finger0866b032010-02-03 13:33:44 -06004282 ieee80211_wake_queues(dev->wl->hw);
Michael Buesche4d6b792007-09-18 15:39:42 -04004283 b43_set_status(dev, B43_STAT_STARTED);
4284
4285 /* Start data flow (TX/RX). */
4286 b43_mac_enable(dev);
Michael Buesch13790722009-04-08 21:26:27 +02004287 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
Michael Buesche4d6b792007-09-18 15:39:42 -04004288
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004289 /* Start maintenance work */
Michael Buesche4d6b792007-09-18 15:39:42 -04004290 b43_periodic_tasks_setup(dev);
4291
Michael Buescha78b3bb2009-09-11 21:44:05 +02004292 b43_leds_init(dev);
4293
Michael Buesche4d6b792007-09-18 15:39:42 -04004294 b43dbg(dev->wl, "Wireless interface started\n");
Michael Buescha78b3bb2009-09-11 21:44:05 +02004295out:
Michael Buesche4d6b792007-09-18 15:39:42 -04004296 return err;
4297}
4298
4299/* Get PHY and RADIO versioning numbers */
4300static int b43_phy_versioning(struct b43_wldev *dev)
4301{
4302 struct b43_phy *phy = &dev->phy;
4303 u32 tmp;
4304 u8 analog_type;
4305 u8 phy_type;
4306 u8 phy_rev;
4307 u16 radio_manuf;
4308 u16 radio_ver;
4309 u16 radio_rev;
4310 int unsupported = 0;
4311
4312 /* Get PHY versioning */
4313 tmp = b43_read16(dev, B43_MMIO_PHY_VER);
4314 analog_type = (tmp & B43_PHYVER_ANALOG) >> B43_PHYVER_ANALOG_SHIFT;
4315 phy_type = (tmp & B43_PHYVER_TYPE) >> B43_PHYVER_TYPE_SHIFT;
4316 phy_rev = (tmp & B43_PHYVER_VERSION);
4317 switch (phy_type) {
4318 case B43_PHYTYPE_A:
4319 if (phy_rev >= 4)
4320 unsupported = 1;
4321 break;
4322 case B43_PHYTYPE_B:
4323 if (phy_rev != 2 && phy_rev != 4 && phy_rev != 6
4324 && phy_rev != 7)
4325 unsupported = 1;
4326 break;
4327 case B43_PHYTYPE_G:
Larry Finger013978b2007-11-26 10:29:47 -06004328 if (phy_rev > 9)
Michael Buesche4d6b792007-09-18 15:39:42 -04004329 unsupported = 1;
4330 break;
Rafał Miłecki692d2c02010-12-07 21:56:00 +01004331#ifdef CONFIG_B43_PHY_N
Michael Bueschd5c71e42008-01-04 17:06:29 +01004332 case B43_PHYTYPE_N:
Rafał Miłeckiab72efd2010-12-21 21:29:44 +01004333 if (phy_rev > 9)
Michael Bueschd5c71e42008-01-04 17:06:29 +01004334 unsupported = 1;
4335 break;
4336#endif
Michael Buesch6b1c7c62008-12-25 00:39:28 +01004337#ifdef CONFIG_B43_PHY_LP
4338 case B43_PHYTYPE_LP:
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02004339 if (phy_rev > 2)
Michael Buesch6b1c7c62008-12-25 00:39:28 +01004340 unsupported = 1;
4341 break;
4342#endif
Rafał Miłeckid7520b12011-06-13 16:20:06 +02004343#ifdef CONFIG_B43_PHY_HT
4344 case B43_PHYTYPE_HT:
4345 if (phy_rev > 1)
4346 unsupported = 1;
4347 break;
4348#endif
Rafał Miłecki1d738e62011-07-07 15:25:27 +02004349#ifdef CONFIG_B43_PHY_LCN
4350 case B43_PHYTYPE_LCN:
4351 if (phy_rev > 1)
4352 unsupported = 1;
4353 break;
4354#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04004355 default:
4356 unsupported = 1;
Joe Perches6403eab2011-06-03 11:51:20 +00004357 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004358 if (unsupported) {
4359 b43err(dev->wl, "FOUND UNSUPPORTED PHY "
4360 "(Analog %u, Type %u, Revision %u)\n",
4361 analog_type, phy_type, phy_rev);
4362 return -EOPNOTSUPP;
4363 }
4364 b43dbg(dev->wl, "Found PHY: Analog %u, Type %u, Revision %u\n",
4365 analog_type, phy_type, phy_rev);
4366
4367 /* Get RADIO versioning */
Rafał Miłecki3fd48502011-07-06 20:27:24 +02004368 if (dev->dev->core_rev >= 24) {
Rafał Miłecki544e5d82011-07-06 20:27:25 +02004369 u16 radio24[3];
4370
4371 for (tmp = 0; tmp < 3; tmp++) {
4372 b43_write16(dev, B43_MMIO_RADIO24_CONTROL, tmp);
4373 radio24[tmp] = b43_read16(dev, B43_MMIO_RADIO24_DATA);
4374 }
4375
4376 /* Broadcom uses "id" for our "ver" and has separated "ver" */
4377 /* radio_ver = (radio24[0] & 0xF0) >> 4; */
4378
4379 radio_manuf = 0x17F;
4380 radio_ver = (radio24[2] << 8) | radio24[1];
4381 radio_rev = (radio24[0] & 0xF);
Michael Buesche4d6b792007-09-18 15:39:42 -04004382 } else {
Rafał Miłecki3fd48502011-07-06 20:27:24 +02004383 if (dev->dev->chip_id == 0x4317) {
4384 if (dev->dev->chip_rev == 0)
4385 tmp = 0x3205017F;
4386 else if (dev->dev->chip_rev == 1)
4387 tmp = 0x4205017F;
4388 else
4389 tmp = 0x5205017F;
4390 } else {
4391 b43_write16(dev, B43_MMIO_RADIO_CONTROL,
4392 B43_RADIOCTL_ID);
4393 tmp = b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
4394 b43_write16(dev, B43_MMIO_RADIO_CONTROL,
4395 B43_RADIOCTL_ID);
4396 tmp |= (u32)b43_read16(dev, B43_MMIO_RADIO_DATA_HIGH)
4397 << 16;
4398 }
4399 radio_manuf = (tmp & 0x00000FFF);
4400 radio_ver = (tmp & 0x0FFFF000) >> 12;
4401 radio_rev = (tmp & 0xF0000000) >> 28;
Michael Buesche4d6b792007-09-18 15:39:42 -04004402 }
Rafał Miłecki3fd48502011-07-06 20:27:24 +02004403
Michael Buesch96c755a2008-01-06 00:09:46 +01004404 if (radio_manuf != 0x17F /* Broadcom */)
4405 unsupported = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004406 switch (phy_type) {
4407 case B43_PHYTYPE_A:
4408 if (radio_ver != 0x2060)
4409 unsupported = 1;
4410 if (radio_rev != 1)
4411 unsupported = 1;
4412 if (radio_manuf != 0x17F)
4413 unsupported = 1;
4414 break;
4415 case B43_PHYTYPE_B:
4416 if ((radio_ver & 0xFFF0) != 0x2050)
4417 unsupported = 1;
4418 break;
4419 case B43_PHYTYPE_G:
4420 if (radio_ver != 0x2050)
4421 unsupported = 1;
4422 break;
Michael Buesch96c755a2008-01-06 00:09:46 +01004423 case B43_PHYTYPE_N:
Johannes Bergbb519be2008-12-24 15:26:40 +01004424 if (radio_ver != 0x2055 && radio_ver != 0x2056)
Michael Buesch96c755a2008-01-06 00:09:46 +01004425 unsupported = 1;
4426 break;
Michael Buesch6b1c7c62008-12-25 00:39:28 +01004427 case B43_PHYTYPE_LP:
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02004428 if (radio_ver != 0x2062 && radio_ver != 0x2063)
Michael Buesch6b1c7c62008-12-25 00:39:28 +01004429 unsupported = 1;
4430 break;
Rafał Miłeckid7520b12011-06-13 16:20:06 +02004431 case B43_PHYTYPE_HT:
4432 if (radio_ver != 0x2059)
4433 unsupported = 1;
4434 break;
Rafał Miłecki1d738e62011-07-07 15:25:27 +02004435 case B43_PHYTYPE_LCN:
4436 if (radio_ver != 0x2064)
4437 unsupported = 1;
4438 break;
Michael Buesche4d6b792007-09-18 15:39:42 -04004439 default:
4440 B43_WARN_ON(1);
4441 }
4442 if (unsupported) {
4443 b43err(dev->wl, "FOUND UNSUPPORTED RADIO "
4444 "(Manuf 0x%X, Version 0x%X, Revision %u)\n",
4445 radio_manuf, radio_ver, radio_rev);
4446 return -EOPNOTSUPP;
4447 }
4448 b43dbg(dev->wl, "Found Radio: Manuf 0x%X, Version 0x%X, Revision %u\n",
4449 radio_manuf, radio_ver, radio_rev);
4450
4451 phy->radio_manuf = radio_manuf;
4452 phy->radio_ver = radio_ver;
4453 phy->radio_rev = radio_rev;
4454
4455 phy->analog = analog_type;
4456 phy->type = phy_type;
4457 phy->rev = phy_rev;
4458
4459 return 0;
4460}
4461
4462static void setup_struct_phy_for_init(struct b43_wldev *dev,
4463 struct b43_phy *phy)
4464{
Michael Buesche4d6b792007-09-18 15:39:42 -04004465 phy->hardware_power_control = !!modparam_hwpctl;
Michael Buesch18c8ade2008-08-28 19:33:40 +02004466 phy->next_txpwr_check_time = jiffies;
Michael Buesch8ed7fc42007-12-09 22:34:59 +01004467 /* PHY TX errors counter. */
4468 atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
Michael Buesch591f3dc2009-03-31 12:27:32 +02004469
4470#if B43_DEBUG
Rusty Russell3db1cd52011-12-19 13:56:45 +00004471 phy->phy_locked = false;
4472 phy->radio_locked = false;
Michael Buesch591f3dc2009-03-31 12:27:32 +02004473#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04004474}
4475
4476static void setup_struct_wldev_for_init(struct b43_wldev *dev)
4477{
Rusty Russell3db1cd52011-12-19 13:56:45 +00004478 dev->dfq_valid = false;
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01004479
Michael Buesch6a724d62007-09-20 22:12:58 +02004480 /* Assume the radio is enabled. If it's not enabled, the state will
4481 * immediately get fixed on the first periodic work run. */
Rusty Russell3db1cd52011-12-19 13:56:45 +00004482 dev->radio_hw_enable = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04004483
4484 /* Stats */
4485 memset(&dev->stats, 0, sizeof(dev->stats));
4486
4487 setup_struct_phy_for_init(dev, &dev->phy);
4488
4489 /* IRQ related flags */
4490 dev->irq_reason = 0;
4491 memset(dev->dma_reason, 0, sizeof(dev->dma_reason));
Michael Buesch13790722009-04-08 21:26:27 +02004492 dev->irq_mask = B43_IRQ_MASKTEMPLATE;
Michael Buesch3e3ccb32009-03-19 19:27:21 +01004493 if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
Michael Buesch13790722009-04-08 21:26:27 +02004494 dev->irq_mask &= ~B43_IRQ_PHY_TXERR;
Michael Buesche4d6b792007-09-18 15:39:42 -04004495
4496 dev->mac_suspended = 1;
4497
4498 /* Noise calculation context */
4499 memset(&dev->noisecalc, 0, sizeof(dev->noisecalc));
4500}
4501
4502static void b43_bluetooth_coext_enable(struct b43_wldev *dev)
4503{
Rafał Miłecki05814832011-05-18 02:06:39 +02004504 struct ssb_sprom *sprom = dev->dev->bus_sprom;
Michael Buescha259d6a2008-04-18 21:06:37 +02004505 u64 hf;
Michael Buesche4d6b792007-09-18 15:39:42 -04004506
Michael Buesch1855ba72008-04-18 20:51:41 +02004507 if (!modparam_btcoex)
4508 return;
Larry Finger95de2842007-11-09 16:57:18 -06004509 if (!(sprom->boardflags_lo & B43_BFL_BTCOEXIST))
Michael Buesche4d6b792007-09-18 15:39:42 -04004510 return;
4511 if (dev->phy.type != B43_PHYTYPE_B && !dev->phy.gmode)
4512 return;
4513
4514 hf = b43_hf_read(dev);
Larry Finger95de2842007-11-09 16:57:18 -06004515 if (sprom->boardflags_lo & B43_BFL_BTCMOD)
Michael Buesche4d6b792007-09-18 15:39:42 -04004516 hf |= B43_HF_BTCOEXALT;
4517 else
4518 hf |= B43_HF_BTCOEX;
4519 b43_hf_write(dev, hf);
Michael Buesche4d6b792007-09-18 15:39:42 -04004520}
4521
4522static void b43_bluetooth_coext_disable(struct b43_wldev *dev)
Michael Buesch1855ba72008-04-18 20:51:41 +02004523{
4524 if (!modparam_btcoex)
4525 return;
4526 //TODO
Michael Buesche4d6b792007-09-18 15:39:42 -04004527}
4528
4529static void b43_imcfglo_timeouts_workaround(struct b43_wldev *dev)
4530{
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02004531 struct ssb_bus *bus;
Michael Buesche4d6b792007-09-18 15:39:42 -04004532 u32 tmp;
4533
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02004534 if (dev->dev->bus_type != B43_BUS_SSB)
4535 return;
4536
4537 bus = dev->dev->sdev->bus;
4538
Rafał Miłecki0fd82ea2011-05-11 02:10:59 +02004539 if ((bus->chip_id == 0x4311 && bus->chip_rev == 2) ||
4540 (bus->chip_id == 0x4312)) {
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02004541 tmp = ssb_read32(dev->dev->sdev, SSB_IMCFGLO);
Rafał Miłecki0fd82ea2011-05-11 02:10:59 +02004542 tmp &= ~SSB_IMCFGLO_REQTO;
4543 tmp &= ~SSB_IMCFGLO_SERTO;
4544 tmp |= 0x3;
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02004545 ssb_write32(dev->dev->sdev, SSB_IMCFGLO, tmp);
Rafał Miłecki0fd82ea2011-05-11 02:10:59 +02004546 ssb_commit_settings(bus);
Michael Buesche4d6b792007-09-18 15:39:42 -04004547 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004548}
4549
Michael Bueschd59f7202008-04-03 18:56:19 +02004550static void b43_set_synth_pu_delay(struct b43_wldev *dev, bool idle)
4551{
4552 u16 pu_delay;
4553
4554 /* The time value is in microseconds. */
4555 if (dev->phy.type == B43_PHYTYPE_A)
4556 pu_delay = 3700;
4557 else
4558 pu_delay = 1050;
Johannes Berg05c914f2008-09-11 00:01:58 +02004559 if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC) || idle)
Michael Bueschd59f7202008-04-03 18:56:19 +02004560 pu_delay = 500;
4561 if ((dev->phy.radio_ver == 0x2050) && (dev->phy.radio_rev == 8))
4562 pu_delay = max(pu_delay, (u16)2400);
4563
4564 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SPUWKUP, pu_delay);
4565}
4566
4567/* Set the TSF CFP pre-TargetBeaconTransmissionTime. */
4568static void b43_set_pretbtt(struct b43_wldev *dev)
4569{
4570 u16 pretbtt;
4571
4572 /* The time value is in microseconds. */
Johannes Berg05c914f2008-09-11 00:01:58 +02004573 if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC)) {
Michael Bueschd59f7202008-04-03 18:56:19 +02004574 pretbtt = 2;
4575 } else {
4576 if (dev->phy.type == B43_PHYTYPE_A)
4577 pretbtt = 120;
4578 else
4579 pretbtt = 250;
4580 }
4581 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRETBTT, pretbtt);
4582 b43_write16(dev, B43_MMIO_TSF_CFP_PRETBTT, pretbtt);
4583}
4584
Michael Buesche4d6b792007-09-18 15:39:42 -04004585/* Shutdown a wireless core */
4586/* Locking: wl->mutex */
4587static void b43_wireless_core_exit(struct b43_wldev *dev)
4588{
Michael Buesch36dbd952009-09-04 22:51:29 +02004589 B43_WARN_ON(dev && b43_status(dev) > B43_STAT_INITIALIZED);
4590 if (!dev || b43_status(dev) != B43_STAT_INITIALIZED)
Michael Buesche4d6b792007-09-18 15:39:42 -04004591 return;
John W. Linville84c164a2010-08-06 15:31:45 -04004592
4593 /* Unregister HW RNG driver */
4594 b43_rng_exit(dev->wl);
4595
Michael Buesche4d6b792007-09-18 15:39:42 -04004596 b43_set_status(dev, B43_STAT_UNINIT);
4597
Michael Buesch1f7d87b2008-01-22 20:23:34 +01004598 /* Stop the microcode PSM. */
Rafał Miłecki50566352012-01-02 19:31:21 +01004599 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_PSM_RUN,
4600 B43_MACCTL_PSM_JMP0);
Michael Buesch1f7d87b2008-01-22 20:23:34 +01004601
Michael Buesche4d6b792007-09-18 15:39:42 -04004602 b43_dma_free(dev);
Michael Buesch5100d5a2008-03-29 21:01:16 +01004603 b43_pio_free(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004604 b43_chip_exit(dev);
Michael Bueschcb24f572008-09-03 12:12:20 +02004605 dev->phy.ops->switch_analog(dev, 0);
Michael Buesche66fee62007-12-26 17:47:10 +01004606 if (dev->wl->current_beacon) {
4607 dev_kfree_skb_any(dev->wl->current_beacon);
4608 dev->wl->current_beacon = NULL;
4609 }
4610
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02004611 b43_device_disable(dev, 0);
4612 b43_bus_may_powerdown(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004613}
4614
4615/* Initialize a wireless core */
4616static int b43_wireless_core_init(struct b43_wldev *dev)
4617{
Rafał Miłecki05814832011-05-18 02:06:39 +02004618 struct ssb_sprom *sprom = dev->dev->bus_sprom;
Michael Buesche4d6b792007-09-18 15:39:42 -04004619 struct b43_phy *phy = &dev->phy;
4620 int err;
Michael Buescha259d6a2008-04-18 21:06:37 +02004621 u64 hf;
Michael Buesche4d6b792007-09-18 15:39:42 -04004622
4623 B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
4624
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02004625 err = b43_bus_powerup(dev, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -04004626 if (err)
4627 goto out;
Rafał Miłecki4da909e2011-06-02 01:07:12 +02004628 if (!b43_device_is_enabled(dev))
4629 b43_wireless_core_reset(dev, phy->gmode);
Michael Buesche4d6b792007-09-18 15:39:42 -04004630
Michael Bueschfb111372008-09-02 13:00:34 +02004631 /* Reset all data structures. */
Michael Buesche4d6b792007-09-18 15:39:42 -04004632 setup_struct_wldev_for_init(dev);
Michael Bueschfb111372008-09-02 13:00:34 +02004633 phy->ops->prepare_structs(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004634
4635 /* Enable IRQ routing to this device. */
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02004636 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02004637#ifdef CONFIG_B43_BCMA
4638 case B43_BUS_BCMA:
4639 bcma_core_pci_irq_ctl(&dev->dev->bdev->bus->drv_pci,
4640 dev->dev->bdev, true);
4641 break;
4642#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02004643#ifdef CONFIG_B43_SSB
4644 case B43_BUS_SSB:
4645 ssb_pcicore_dev_irqvecs_enable(&dev->dev->sdev->bus->pcicore,
4646 dev->dev->sdev);
4647 break;
4648#endif
4649 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004650
4651 b43_imcfglo_timeouts_workaround(dev);
4652 b43_bluetooth_coext_disable(dev);
Michael Bueschfb111372008-09-02 13:00:34 +02004653 if (phy->ops->prepare_hardware) {
4654 err = phy->ops->prepare_hardware(dev);
Michael Bueschef1a6282008-08-27 18:53:02 +02004655 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02004656 goto err_busdown;
Michael Bueschef1a6282008-08-27 18:53:02 +02004657 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004658 err = b43_chip_init(dev);
4659 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02004660 goto err_busdown;
Michael Buesche4d6b792007-09-18 15:39:42 -04004661 b43_shm_write16(dev, B43_SHM_SHARED,
Rafał Miłecki21d889d2011-05-18 02:06:38 +02004662 B43_SHM_SH_WLCOREREV, dev->dev->core_rev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004663 hf = b43_hf_read(dev);
4664 if (phy->type == B43_PHYTYPE_G) {
4665 hf |= B43_HF_SYMW;
4666 if (phy->rev == 1)
4667 hf |= B43_HF_GDCW;
Larry Finger95de2842007-11-09 16:57:18 -06004668 if (sprom->boardflags_lo & B43_BFL_PACTRL)
Michael Buesche4d6b792007-09-18 15:39:42 -04004669 hf |= B43_HF_OFDMPABOOST;
Michael Buesch969d15c2009-02-20 14:27:15 +01004670 }
4671 if (phy->radio_ver == 0x2050) {
4672 if (phy->radio_rev == 6)
4673 hf |= B43_HF_4318TSSI;
4674 if (phy->radio_rev < 6)
4675 hf |= B43_HF_VCORECALC;
Michael Buesche4d6b792007-09-18 15:39:42 -04004676 }
Michael Buesch1cc8f472009-02-20 14:47:56 +01004677 if (sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW)
4678 hf |= B43_HF_DSCRQ; /* Disable slowclock requests from ucode. */
Michael Buesch1a777332009-03-04 16:41:10 +01004679#ifdef CONFIG_SSB_DRIVER_PCICORE
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02004680 if (dev->dev->bus_type == B43_BUS_SSB &&
4681 dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI &&
4682 dev->dev->sdev->bus->pcicore.dev->id.revision <= 10)
Michael Buesch88219052009-02-20 14:58:59 +01004683 hf |= B43_HF_PCISCW; /* PCI slow clock workaround. */
Michael Buesch1a777332009-03-04 16:41:10 +01004684#endif
Michael Buesch25d3ef52009-02-20 15:39:21 +01004685 hf &= ~B43_HF_SKCFPUP;
Michael Buesche4d6b792007-09-18 15:39:42 -04004686 b43_hf_write(dev, hf);
4687
Michael Buesch74cfdba2007-10-28 16:19:44 +01004688 b43_set_retry_limits(dev, B43_DEFAULT_SHORT_RETRY_LIMIT,
4689 B43_DEFAULT_LONG_RETRY_LIMIT);
Michael Buesche4d6b792007-09-18 15:39:42 -04004690 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SFFBLIM, 3);
4691 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_LFFBLIM, 2);
4692
4693 /* Disable sending probe responses from firmware.
4694 * Setting the MaxTime to one usec will always trigger
4695 * a timeout, so we never send any probe resp.
4696 * A timeout of zero is infinite. */
4697 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 1);
4698
4699 b43_rate_memory_init(dev);
Michael Buesch5042c502008-04-05 15:05:00 +02004700 b43_set_phytxctl_defaults(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004701
4702 /* Minimum Contention Window */
Daniel Nguc5a079f2010-03-23 00:52:44 +13004703 if (phy->type == B43_PHYTYPE_B)
Michael Buesche4d6b792007-09-18 15:39:42 -04004704 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0x1F);
Daniel Nguc5a079f2010-03-23 00:52:44 +13004705 else
Michael Buesche4d6b792007-09-18 15:39:42 -04004706 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0xF);
Michael Buesche4d6b792007-09-18 15:39:42 -04004707 /* Maximum Contention Window */
4708 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MAXCONT, 0x3FF);
4709
Rafał Miłecki505fb012011-05-19 15:11:27 +02004710 if (b43_bus_host_is_pcmcia(dev->dev) ||
Rafał Miłeckicbe1e822011-08-16 21:44:21 +02004711 b43_bus_host_is_sdio(dev->dev)) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00004712 dev->__using_pio_transfers = true;
Rafał Miłeckicbe1e822011-08-16 21:44:21 +02004713 err = b43_pio_init(dev);
4714 } else if (dev->use_pio) {
4715 b43warn(dev->wl, "Forced PIO by use_pio module parameter. "
4716 "This should not be needed and will result in lower "
4717 "performance.\n");
Rusty Russell3db1cd52011-12-19 13:56:45 +00004718 dev->__using_pio_transfers = true;
Michael Buesch5100d5a2008-03-29 21:01:16 +01004719 err = b43_pio_init(dev);
4720 } else {
Rusty Russell3db1cd52011-12-19 13:56:45 +00004721 dev->__using_pio_transfers = false;
Michael Buesch5100d5a2008-03-29 21:01:16 +01004722 err = b43_dma_init(dev);
4723 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004724 if (err)
4725 goto err_chip_exit;
Michael Buesch03b29772007-12-26 14:41:30 +01004726 b43_qos_init(dev);
Michael Bueschd59f7202008-04-03 18:56:19 +02004727 b43_set_synth_pu_delay(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04004728 b43_bluetooth_coext_enable(dev);
4729
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02004730 b43_bus_powerup(dev, !(sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW));
Johannes Berg4150c572007-09-17 01:29:23 -04004731 b43_upload_card_macaddress(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004732 b43_security_init(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004733
Michael Buesch5ab95492009-09-10 20:31:46 +02004734 ieee80211_wake_queues(dev->wl->hw);
Michael Buesche4d6b792007-09-18 15:39:42 -04004735
4736 b43_set_status(dev, B43_STAT_INITIALIZED);
4737
John W. Linville84c164a2010-08-06 15:31:45 -04004738 /* Register HW RNG driver */
4739 b43_rng_init(dev->wl);
4740
Larry Finger1a8d1222007-12-14 13:59:11 +01004741out:
Michael Buesche4d6b792007-09-18 15:39:42 -04004742 return err;
4743
Michael Bueschef1a6282008-08-27 18:53:02 +02004744err_chip_exit:
Michael Buesche4d6b792007-09-18 15:39:42 -04004745 b43_chip_exit(dev);
Michael Bueschef1a6282008-08-27 18:53:02 +02004746err_busdown:
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02004747 b43_bus_may_powerdown(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004748 B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
4749 return err;
4750}
4751
Michael Buesch40faacc2007-10-28 16:29:32 +01004752static int b43_op_add_interface(struct ieee80211_hw *hw,
Johannes Berg1ed32e42009-12-23 13:15:45 +01004753 struct ieee80211_vif *vif)
Michael Buesche4d6b792007-09-18 15:39:42 -04004754{
4755 struct b43_wl *wl = hw_to_b43_wl(hw);
4756 struct b43_wldev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004757 int err = -EOPNOTSUPP;
Johannes Berg4150c572007-09-17 01:29:23 -04004758
4759 /* TODO: allow WDS/AP devices to coexist */
4760
Johannes Berg1ed32e42009-12-23 13:15:45 +01004761 if (vif->type != NL80211_IFTYPE_AP &&
4762 vif->type != NL80211_IFTYPE_MESH_POINT &&
4763 vif->type != NL80211_IFTYPE_STATION &&
4764 vif->type != NL80211_IFTYPE_WDS &&
4765 vif->type != NL80211_IFTYPE_ADHOC)
Johannes Berg4150c572007-09-17 01:29:23 -04004766 return -EOPNOTSUPP;
Michael Buesche4d6b792007-09-18 15:39:42 -04004767
4768 mutex_lock(&wl->mutex);
Johannes Berg4150c572007-09-17 01:29:23 -04004769 if (wl->operating)
Michael Buesche4d6b792007-09-18 15:39:42 -04004770 goto out_mutex_unlock;
4771
Johannes Berg1ed32e42009-12-23 13:15:45 +01004772 b43dbg(wl, "Adding Interface type %d\n", vif->type);
Michael Buesche4d6b792007-09-18 15:39:42 -04004773
4774 dev = wl->current_dev;
Rusty Russell3db1cd52011-12-19 13:56:45 +00004775 wl->operating = true;
Johannes Berg1ed32e42009-12-23 13:15:45 +01004776 wl->vif = vif;
4777 wl->if_type = vif->type;
4778 memcpy(wl->mac_addr, vif->addr, ETH_ALEN);
Michael Buesche4d6b792007-09-18 15:39:42 -04004779
Michael Buesche4d6b792007-09-18 15:39:42 -04004780 b43_adjust_opmode(dev);
Michael Bueschd59f7202008-04-03 18:56:19 +02004781 b43_set_pretbtt(dev);
4782 b43_set_synth_pu_delay(dev, 0);
Johannes Berg4150c572007-09-17 01:29:23 -04004783 b43_upload_card_macaddress(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004784
4785 err = 0;
Johannes Berg4150c572007-09-17 01:29:23 -04004786 out_mutex_unlock:
Michael Buesche4d6b792007-09-18 15:39:42 -04004787 mutex_unlock(&wl->mutex);
4788
Felix Fietkau2a190322011-08-10 13:50:30 -06004789 if (err == 0)
4790 b43_op_bss_info_changed(hw, vif, &vif->bss_conf, ~0);
4791
Michael Buesche4d6b792007-09-18 15:39:42 -04004792 return err;
4793}
4794
Michael Buesch40faacc2007-10-28 16:29:32 +01004795static void b43_op_remove_interface(struct ieee80211_hw *hw,
Johannes Berg1ed32e42009-12-23 13:15:45 +01004796 struct ieee80211_vif *vif)
Michael Buesche4d6b792007-09-18 15:39:42 -04004797{
4798 struct b43_wl *wl = hw_to_b43_wl(hw);
Johannes Berg4150c572007-09-17 01:29:23 -04004799 struct b43_wldev *dev = wl->current_dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004800
Johannes Berg1ed32e42009-12-23 13:15:45 +01004801 b43dbg(wl, "Removing Interface type %d\n", vif->type);
Michael Buesche4d6b792007-09-18 15:39:42 -04004802
4803 mutex_lock(&wl->mutex);
Johannes Berg4150c572007-09-17 01:29:23 -04004804
4805 B43_WARN_ON(!wl->operating);
Johannes Berg1ed32e42009-12-23 13:15:45 +01004806 B43_WARN_ON(wl->vif != vif);
Johannes Berg32bfd352007-12-19 01:31:26 +01004807 wl->vif = NULL;
Johannes Berg4150c572007-09-17 01:29:23 -04004808
Rusty Russell3db1cd52011-12-19 13:56:45 +00004809 wl->operating = false;
Johannes Berg4150c572007-09-17 01:29:23 -04004810
Johannes Berg4150c572007-09-17 01:29:23 -04004811 b43_adjust_opmode(dev);
4812 memset(wl->mac_addr, 0, ETH_ALEN);
4813 b43_upload_card_macaddress(dev);
Johannes Berg4150c572007-09-17 01:29:23 -04004814
4815 mutex_unlock(&wl->mutex);
4816}
4817
Michael Buesch40faacc2007-10-28 16:29:32 +01004818static int b43_op_start(struct ieee80211_hw *hw)
Johannes Berg4150c572007-09-17 01:29:23 -04004819{
4820 struct b43_wl *wl = hw_to_b43_wl(hw);
4821 struct b43_wldev *dev = wl->current_dev;
4822 int did_init = 0;
WANG Cong923403b2007-10-16 14:29:38 -07004823 int err = 0;
Johannes Berg4150c572007-09-17 01:29:23 -04004824
Michael Buesch7be1bb62008-01-23 21:10:56 +01004825 /* Kill all old instance specific information to make sure
4826 * the card won't use it in the short timeframe between start
4827 * and mac80211 reconfiguring it. */
4828 memset(wl->bssid, 0, ETH_ALEN);
4829 memset(wl->mac_addr, 0, ETH_ALEN);
4830 wl->filter_flags = 0;
Rusty Russell3db1cd52011-12-19 13:56:45 +00004831 wl->radiotap_enabled = false;
Michael Buesche6f5b932008-03-05 21:18:49 +01004832 b43_qos_clear(wl);
Rusty Russell3db1cd52011-12-19 13:56:45 +00004833 wl->beacon0_uploaded = false;
4834 wl->beacon1_uploaded = false;
4835 wl->beacon_templates_virgin = true;
4836 wl->radio_enabled = true;
Michael Buesch7be1bb62008-01-23 21:10:56 +01004837
Johannes Berg4150c572007-09-17 01:29:23 -04004838 mutex_lock(&wl->mutex);
4839
4840 if (b43_status(dev) < B43_STAT_INITIALIZED) {
4841 err = b43_wireless_core_init(dev);
Johannes Bergf41f3f32009-06-07 12:30:34 -05004842 if (err)
Johannes Berg4150c572007-09-17 01:29:23 -04004843 goto out_mutex_unlock;
4844 did_init = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004845 }
4846
Johannes Berg4150c572007-09-17 01:29:23 -04004847 if (b43_status(dev) < B43_STAT_STARTED) {
4848 err = b43_wireless_core_start(dev);
4849 if (err) {
4850 if (did_init)
4851 b43_wireless_core_exit(dev);
4852 goto out_mutex_unlock;
4853 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004854 }
Johannes Berg4150c572007-09-17 01:29:23 -04004855
Johannes Bergf41f3f32009-06-07 12:30:34 -05004856 /* XXX: only do if device doesn't support rfkill irq */
4857 wiphy_rfkill_start_polling(hw->wiphy);
4858
Johannes Berg4150c572007-09-17 01:29:23 -04004859 out_mutex_unlock:
4860 mutex_unlock(&wl->mutex);
4861
Seth Forsheedbdedbd2012-04-25 17:28:00 -05004862 /*
4863 * Configuration may have been overwritten during initialization.
4864 * Reload the configuration, but only if initialization was
4865 * successful. Reloading the configuration after a failed init
4866 * may hang the system.
4867 */
4868 if (!err)
4869 b43_op_config(hw, ~0);
Felix Fietkau2a190322011-08-10 13:50:30 -06004870
Johannes Berg4150c572007-09-17 01:29:23 -04004871 return err;
4872}
4873
Michael Buesch40faacc2007-10-28 16:29:32 +01004874static void b43_op_stop(struct ieee80211_hw *hw)
Johannes Berg4150c572007-09-17 01:29:23 -04004875{
4876 struct b43_wl *wl = hw_to_b43_wl(hw);
4877 struct b43_wldev *dev = wl->current_dev;
4878
Michael Buescha82d9922008-04-04 21:40:06 +02004879 cancel_work_sync(&(wl->beacon_update_trigger));
Larry Finger1a8d1222007-12-14 13:59:11 +01004880
Guennadi Liakhovetskiccde8a42012-01-06 12:58:16 +01004881 if (!dev)
4882 goto out;
4883
Johannes Berg4150c572007-09-17 01:29:23 -04004884 mutex_lock(&wl->mutex);
Michael Buesch36dbd952009-09-04 22:51:29 +02004885 if (b43_status(dev) >= B43_STAT_STARTED) {
4886 dev = b43_wireless_core_stop(dev);
4887 if (!dev)
4888 goto out_unlock;
4889 }
Johannes Berg4150c572007-09-17 01:29:23 -04004890 b43_wireless_core_exit(dev);
Rusty Russell3db1cd52011-12-19 13:56:45 +00004891 wl->radio_enabled = false;
Michael Buesch36dbd952009-09-04 22:51:29 +02004892
4893out_unlock:
Michael Buesche4d6b792007-09-18 15:39:42 -04004894 mutex_unlock(&wl->mutex);
Guennadi Liakhovetskiccde8a42012-01-06 12:58:16 +01004895out:
Michael Buesch18c8ade2008-08-28 19:33:40 +02004896 cancel_work_sync(&(wl->txpower_adjust_work));
Michael Buesche4d6b792007-09-18 15:39:42 -04004897}
4898
Johannes Berg17741cd2008-09-11 00:02:02 +02004899static int b43_op_beacon_set_tim(struct ieee80211_hw *hw,
4900 struct ieee80211_sta *sta, bool set)
Michael Buesche66fee62007-12-26 17:47:10 +01004901{
4902 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesche66fee62007-12-26 17:47:10 +01004903
Felix Fietkau8f611282009-11-07 18:37:37 +01004904 /* FIXME: add locking */
Johannes Berg9d139c82008-07-09 14:40:37 +02004905 b43_update_templates(wl);
Michael Buesche66fee62007-12-26 17:47:10 +01004906
4907 return 0;
4908}
4909
Johannes Berg38968d02008-02-25 16:27:50 +01004910static void b43_op_sta_notify(struct ieee80211_hw *hw,
4911 struct ieee80211_vif *vif,
4912 enum sta_notify_cmd notify_cmd,
Johannes Berg17741cd2008-09-11 00:02:02 +02004913 struct ieee80211_sta *sta)
Johannes Berg38968d02008-02-25 16:27:50 +01004914{
4915 struct b43_wl *wl = hw_to_b43_wl(hw);
4916
4917 B43_WARN_ON(!vif || wl->vif != vif);
4918}
4919
Michael Buesch25d3ef52009-02-20 15:39:21 +01004920static void b43_op_sw_scan_start_notifier(struct ieee80211_hw *hw)
4921{
4922 struct b43_wl *wl = hw_to_b43_wl(hw);
4923 struct b43_wldev *dev;
4924
4925 mutex_lock(&wl->mutex);
4926 dev = wl->current_dev;
4927 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
4928 /* Disable CFP update during scan on other channels. */
4929 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_SKCFPUP);
4930 }
4931 mutex_unlock(&wl->mutex);
4932}
4933
4934static void b43_op_sw_scan_complete_notifier(struct ieee80211_hw *hw)
4935{
4936 struct b43_wl *wl = hw_to_b43_wl(hw);
4937 struct b43_wldev *dev;
4938
4939 mutex_lock(&wl->mutex);
4940 dev = wl->current_dev;
4941 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
4942 /* Re-enable CFP update. */
4943 b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_SKCFPUP);
4944 }
4945 mutex_unlock(&wl->mutex);
4946}
4947
John W. Linville354b4f02010-04-29 15:56:06 -04004948static int b43_op_get_survey(struct ieee80211_hw *hw, int idx,
4949 struct survey_info *survey)
4950{
4951 struct b43_wl *wl = hw_to_b43_wl(hw);
4952 struct b43_wldev *dev = wl->current_dev;
4953 struct ieee80211_conf *conf = &hw->conf;
4954
4955 if (idx != 0)
4956 return -ENOENT;
4957
4958 survey->channel = conf->channel;
4959 survey->filled = SURVEY_INFO_NOISE_DBM;
4960 survey->noise = dev->stats.link_noise;
4961
4962 return 0;
4963}
4964
Michael Buesche4d6b792007-09-18 15:39:42 -04004965static const struct ieee80211_ops b43_hw_ops = {
Michael Buesch40faacc2007-10-28 16:29:32 +01004966 .tx = b43_op_tx,
4967 .conf_tx = b43_op_conf_tx,
4968 .add_interface = b43_op_add_interface,
4969 .remove_interface = b43_op_remove_interface,
4970 .config = b43_op_config,
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01004971 .bss_info_changed = b43_op_bss_info_changed,
Michael Buesch40faacc2007-10-28 16:29:32 +01004972 .configure_filter = b43_op_configure_filter,
4973 .set_key = b43_op_set_key,
gregor kowski035d0242009-08-19 22:35:45 +02004974 .update_tkip_key = b43_op_update_tkip_key,
Michael Buesch40faacc2007-10-28 16:29:32 +01004975 .get_stats = b43_op_get_stats,
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01004976 .get_tsf = b43_op_get_tsf,
4977 .set_tsf = b43_op_set_tsf,
Michael Buesch40faacc2007-10-28 16:29:32 +01004978 .start = b43_op_start,
4979 .stop = b43_op_stop,
Michael Buesche66fee62007-12-26 17:47:10 +01004980 .set_tim = b43_op_beacon_set_tim,
Johannes Berg38968d02008-02-25 16:27:50 +01004981 .sta_notify = b43_op_sta_notify,
Michael Buesch25d3ef52009-02-20 15:39:21 +01004982 .sw_scan_start = b43_op_sw_scan_start_notifier,
4983 .sw_scan_complete = b43_op_sw_scan_complete_notifier,
John W. Linville354b4f02010-04-29 15:56:06 -04004984 .get_survey = b43_op_get_survey,
Johannes Bergf41f3f32009-06-07 12:30:34 -05004985 .rfkill_poll = b43_rfkill_poll,
Michael Buesche4d6b792007-09-18 15:39:42 -04004986};
4987
4988/* Hard-reset the chip. Do not call this directly.
4989 * Use b43_controller_restart()
4990 */
4991static void b43_chip_reset(struct work_struct *work)
4992{
4993 struct b43_wldev *dev =
4994 container_of(work, struct b43_wldev, restart_work);
4995 struct b43_wl *wl = dev->wl;
4996 int err = 0;
4997 int prev_status;
4998
4999 mutex_lock(&wl->mutex);
5000
5001 prev_status = b43_status(dev);
5002 /* Bring the device down... */
Michael Buesch36dbd952009-09-04 22:51:29 +02005003 if (prev_status >= B43_STAT_STARTED) {
5004 dev = b43_wireless_core_stop(dev);
5005 if (!dev) {
5006 err = -ENODEV;
5007 goto out;
5008 }
5009 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005010 if (prev_status >= B43_STAT_INITIALIZED)
5011 b43_wireless_core_exit(dev);
5012
5013 /* ...and up again. */
5014 if (prev_status >= B43_STAT_INITIALIZED) {
5015 err = b43_wireless_core_init(dev);
5016 if (err)
5017 goto out;
5018 }
5019 if (prev_status >= B43_STAT_STARTED) {
5020 err = b43_wireless_core_start(dev);
5021 if (err) {
5022 b43_wireless_core_exit(dev);
5023 goto out;
5024 }
5025 }
Michael Buesch3bf0a322008-05-22 16:32:16 +02005026out:
5027 if (err)
5028 wl->current_dev = NULL; /* Failed to init the dev. */
Michael Buesche4d6b792007-09-18 15:39:42 -04005029 mutex_unlock(&wl->mutex);
Felix Fietkau2a190322011-08-10 13:50:30 -06005030
5031 if (err) {
Michael Buesche4d6b792007-09-18 15:39:42 -04005032 b43err(wl, "Controller restart FAILED\n");
Felix Fietkau2a190322011-08-10 13:50:30 -06005033 return;
5034 }
5035
5036 /* reload configuration */
5037 b43_op_config(wl->hw, ~0);
5038 if (wl->vif)
5039 b43_op_bss_info_changed(wl->hw, wl->vif, &wl->vif->bss_conf, ~0);
5040
5041 b43info(wl, "Controller restarted\n");
Michael Buesche4d6b792007-09-18 15:39:42 -04005042}
5043
Michael Bueschbb1eeff2008-02-09 12:08:58 +01005044static int b43_setup_bands(struct b43_wldev *dev,
Michael Buesch96c755a2008-01-06 00:09:46 +01005045 bool have_2ghz_phy, bool have_5ghz_phy)
Michael Buesche4d6b792007-09-18 15:39:42 -04005046{
5047 struct ieee80211_hw *hw = dev->wl->hw;
Michael Buesche4d6b792007-09-18 15:39:42 -04005048
Michael Bueschbb1eeff2008-02-09 12:08:58 +01005049 if (have_2ghz_phy)
5050 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = &b43_band_2GHz;
5051 if (dev->phy.type == B43_PHYTYPE_N) {
5052 if (have_5ghz_phy)
5053 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_nphy;
5054 } else {
5055 if (have_5ghz_phy)
5056 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_aphy;
5057 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005058
Michael Bueschbb1eeff2008-02-09 12:08:58 +01005059 dev->phy.supports_2ghz = have_2ghz_phy;
5060 dev->phy.supports_5ghz = have_5ghz_phy;
Michael Buesche4d6b792007-09-18 15:39:42 -04005061
5062 return 0;
5063}
5064
5065static void b43_wireless_core_detach(struct b43_wldev *dev)
5066{
5067 /* We release firmware that late to not be required to re-request
5068 * is all the time when we reinit the core. */
5069 b43_release_firmware(dev);
Michael Bueschfb111372008-09-02 13:00:34 +02005070 b43_phy_free(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005071}
5072
5073static int b43_wireless_core_attach(struct b43_wldev *dev)
5074{
5075 struct b43_wl *wl = dev->wl;
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02005076 struct pci_dev *pdev = NULL;
Michael Buesche4d6b792007-09-18 15:39:42 -04005077 int err;
Rafał Miłecki40c62262011-07-18 02:01:30 +02005078 u32 tmp;
Rusty Russell3db1cd52011-12-19 13:56:45 +00005079 bool have_2ghz_phy = false, have_5ghz_phy = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04005080
5081 /* Do NOT do any device initialization here.
5082 * Do it in wireless_core_init() instead.
5083 * This function is for gathering basic information about the HW, only.
5084 * Also some structs may be set up here. But most likely you want to have
5085 * that in core_init(), too.
5086 */
5087
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02005088#ifdef CONFIG_B43_SSB
5089 if (dev->dev->bus_type == B43_BUS_SSB &&
5090 dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI)
5091 pdev = dev->dev->sdev->bus->host_pci;
5092#endif
5093
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02005094 err = b43_bus_powerup(dev, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -04005095 if (err) {
5096 b43err(wl, "Bus powerup failed\n");
5097 goto out;
5098 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005099
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02005100 /* Get the PHY type. */
5101 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02005102#ifdef CONFIG_B43_BCMA
5103 case B43_BUS_BCMA:
Rafał Miłecki40c62262011-07-18 02:01:30 +02005104 tmp = bcma_aread32(dev->dev->bdev, BCMA_IOST);
5105 have_2ghz_phy = !!(tmp & B43_BCMA_IOST_2G_PHY);
5106 have_5ghz_phy = !!(tmp & B43_BCMA_IOST_5G_PHY);
Rafał Miłecki42c9a452011-07-06 15:45:27 +02005107 break;
5108#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02005109#ifdef CONFIG_B43_SSB
5110 case B43_BUS_SSB:
5111 if (dev->dev->core_rev >= 5) {
Rafał Miłecki40c62262011-07-18 02:01:30 +02005112 tmp = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
5113 have_2ghz_phy = !!(tmp & B43_TMSHIGH_HAVE_2GHZ_PHY);
5114 have_5ghz_phy = !!(tmp & B43_TMSHIGH_HAVE_5GHZ_PHY);
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02005115 } else
5116 B43_WARN_ON(1);
5117 break;
5118#endif
5119 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005120
Michael Buesch96c755a2008-01-06 00:09:46 +01005121 dev->phy.gmode = have_2ghz_phy;
Rusty Russell3db1cd52011-12-19 13:56:45 +00005122 dev->phy.radio_on = true;
Rafał Miłecki4da909e2011-06-02 01:07:12 +02005123 b43_wireless_core_reset(dev, dev->phy.gmode);
Michael Buesche4d6b792007-09-18 15:39:42 -04005124
5125 err = b43_phy_versioning(dev);
5126 if (err)
Michael Buesch21954c32007-09-27 15:31:40 +02005127 goto err_powerdown;
Michael Buesche4d6b792007-09-18 15:39:42 -04005128 /* Check if this device supports multiband. */
5129 if (!pdev ||
5130 (pdev->device != 0x4312 &&
5131 pdev->device != 0x4319 && pdev->device != 0x4324)) {
5132 /* No multiband support. */
Rusty Russell3db1cd52011-12-19 13:56:45 +00005133 have_2ghz_phy = false;
5134 have_5ghz_phy = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04005135 switch (dev->phy.type) {
5136 case B43_PHYTYPE_A:
Rusty Russell3db1cd52011-12-19 13:56:45 +00005137 have_5ghz_phy = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04005138 break;
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02005139 case B43_PHYTYPE_LP: //FIXME not always!
Gábor Stefanik86b28922009-08-16 20:22:41 +02005140#if 0 //FIXME enabling 5GHz causes a NULL pointer dereference
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02005141 have_5ghz_phy = 1;
Gábor Stefanik86b28922009-08-16 20:22:41 +02005142#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04005143 case B43_PHYTYPE_G:
Michael Buesch96c755a2008-01-06 00:09:46 +01005144 case B43_PHYTYPE_N:
Rafał Miłecki8b9bda72011-07-07 18:58:24 +02005145 case B43_PHYTYPE_HT:
5146 case B43_PHYTYPE_LCN:
Rusty Russell3db1cd52011-12-19 13:56:45 +00005147 have_2ghz_phy = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04005148 break;
5149 default:
5150 B43_WARN_ON(1);
5151 }
5152 }
Michael Buesch96c755a2008-01-06 00:09:46 +01005153 if (dev->phy.type == B43_PHYTYPE_A) {
5154 /* FIXME */
5155 b43err(wl, "IEEE 802.11a devices are unsupported\n");
5156 err = -EOPNOTSUPP;
5157 goto err_powerdown;
5158 }
Michael Buesch2e35af12008-04-27 19:06:18 +02005159 if (1 /* disable A-PHY */) {
5160 /* FIXME: For now we disable the A-PHY on multi-PHY devices. */
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02005161 if (dev->phy.type != B43_PHYTYPE_N &&
5162 dev->phy.type != B43_PHYTYPE_LP) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00005163 have_2ghz_phy = true;
5164 have_5ghz_phy = false;
Michael Buesch2e35af12008-04-27 19:06:18 +02005165 }
5166 }
5167
Michael Bueschfb111372008-09-02 13:00:34 +02005168 err = b43_phy_allocate(dev);
5169 if (err)
5170 goto err_powerdown;
5171
Michael Buesch96c755a2008-01-06 00:09:46 +01005172 dev->phy.gmode = have_2ghz_phy;
Rafał Miłecki4da909e2011-06-02 01:07:12 +02005173 b43_wireless_core_reset(dev, dev->phy.gmode);
Michael Buesche4d6b792007-09-18 15:39:42 -04005174
5175 err = b43_validate_chipaccess(dev);
5176 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02005177 goto err_phy_free;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01005178 err = b43_setup_bands(dev, have_2ghz_phy, have_5ghz_phy);
Michael Buesche4d6b792007-09-18 15:39:42 -04005179 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02005180 goto err_phy_free;
Michael Buesche4d6b792007-09-18 15:39:42 -04005181
5182 /* Now set some default "current_dev" */
5183 if (!wl->current_dev)
5184 wl->current_dev = dev;
5185 INIT_WORK(&dev->restart_work, b43_chip_reset);
5186
Michael Bueschcb24f572008-09-03 12:12:20 +02005187 dev->phy.ops->switch_analog(dev, 0);
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02005188 b43_device_disable(dev, 0);
5189 b43_bus_may_powerdown(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005190
5191out:
5192 return err;
5193
Michael Bueschfb111372008-09-02 13:00:34 +02005194err_phy_free:
5195 b43_phy_free(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005196err_powerdown:
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02005197 b43_bus_may_powerdown(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005198 return err;
5199}
5200
Rafał Miłecki482f0532011-05-18 02:06:36 +02005201static void b43_one_core_detach(struct b43_bus_dev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04005202{
5203 struct b43_wldev *wldev;
5204 struct b43_wl *wl;
5205
Michael Buesch3bf0a322008-05-22 16:32:16 +02005206 /* Do not cancel ieee80211-workqueue based work here.
5207 * See comment in b43_remove(). */
5208
Rafał Miłecki74abacb2011-07-06 15:45:28 +02005209 wldev = b43_bus_get_wldev(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005210 wl = wldev->wl;
Michael Buesche4d6b792007-09-18 15:39:42 -04005211 b43_debugfs_remove_device(wldev);
5212 b43_wireless_core_detach(wldev);
5213 list_del(&wldev->list);
5214 wl->nr_devs--;
Rafał Miłecki74abacb2011-07-06 15:45:28 +02005215 b43_bus_set_wldev(dev, NULL);
Michael Buesche4d6b792007-09-18 15:39:42 -04005216 kfree(wldev);
5217}
5218
Rafał Miłecki482f0532011-05-18 02:06:36 +02005219static int b43_one_core_attach(struct b43_bus_dev *dev, struct b43_wl *wl)
Michael Buesche4d6b792007-09-18 15:39:42 -04005220{
5221 struct b43_wldev *wldev;
Michael Buesche4d6b792007-09-18 15:39:42 -04005222 int err = -ENOMEM;
5223
Michael Buesche4d6b792007-09-18 15:39:42 -04005224 wldev = kzalloc(sizeof(*wldev), GFP_KERNEL);
5225 if (!wldev)
5226 goto out;
5227
Linus Torvalds9e3bd912010-02-26 10:34:27 -08005228 wldev->use_pio = b43_modparam_pio;
Rafał Miłecki482f0532011-05-18 02:06:36 +02005229 wldev->dev = dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04005230 wldev->wl = wl;
5231 b43_set_status(wldev, B43_STAT_UNINIT);
5232 wldev->bad_frames_preempt = modparam_bad_frames_preempt;
Michael Buesche4d6b792007-09-18 15:39:42 -04005233 INIT_LIST_HEAD(&wldev->list);
5234
5235 err = b43_wireless_core_attach(wldev);
5236 if (err)
5237 goto err_kfree_wldev;
5238
5239 list_add(&wldev->list, &wl->devlist);
5240 wl->nr_devs++;
Rafał Miłecki74abacb2011-07-06 15:45:28 +02005241 b43_bus_set_wldev(dev, wldev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005242 b43_debugfs_add_device(wldev);
5243
5244 out:
5245 return err;
5246
5247 err_kfree_wldev:
5248 kfree(wldev);
5249 return err;
5250}
5251
Michael Buesch9fc38452008-04-19 16:53:00 +02005252#define IS_PDEV(pdev, _vendor, _device, _subvendor, _subdevice) ( \
5253 (pdev->vendor == PCI_VENDOR_ID_##_vendor) && \
5254 (pdev->device == _device) && \
5255 (pdev->subsystem_vendor == PCI_VENDOR_ID_##_subvendor) && \
5256 (pdev->subsystem_device == _subdevice) )
5257
Michael Buesche4d6b792007-09-18 15:39:42 -04005258static void b43_sprom_fixup(struct ssb_bus *bus)
5259{
Michael Buesch1855ba72008-04-18 20:51:41 +02005260 struct pci_dev *pdev;
5261
Michael Buesche4d6b792007-09-18 15:39:42 -04005262 /* boardflags workarounds */
5263 if (bus->boardinfo.vendor == SSB_BOARDVENDOR_DELL &&
5264 bus->chip_id == 0x4301 && bus->boardinfo.rev == 0x74)
Larry Finger95de2842007-11-09 16:57:18 -06005265 bus->sprom.boardflags_lo |= B43_BFL_BTCOEXIST;
Michael Buesche4d6b792007-09-18 15:39:42 -04005266 if (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
5267 bus->boardinfo.type == 0x4E && bus->boardinfo.rev > 0x40)
Larry Finger95de2842007-11-09 16:57:18 -06005268 bus->sprom.boardflags_lo |= B43_BFL_PACTRL;
Michael Buesch1855ba72008-04-18 20:51:41 +02005269 if (bus->bustype == SSB_BUSTYPE_PCI) {
5270 pdev = bus->host_pci;
Michael Buesch9fc38452008-04-19 16:53:00 +02005271 if (IS_PDEV(pdev, BROADCOM, 0x4318, ASUSTEK, 0x100F) ||
Larry Finger430cd472008-08-14 18:57:11 -05005272 IS_PDEV(pdev, BROADCOM, 0x4320, DELL, 0x0003) ||
Larry Finger570bdfb2008-09-26 08:23:00 -05005273 IS_PDEV(pdev, BROADCOM, 0x4320, HP, 0x12f8) ||
Michael Buesch9fc38452008-04-19 16:53:00 +02005274 IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0015) ||
Larry Fingera58d4522008-08-10 10:19:33 -05005275 IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0014) ||
Larry Finger3bb91bf2008-09-19 14:47:38 -05005276 IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0013) ||
5277 IS_PDEV(pdev, BROADCOM, 0x4320, MOTOROLA, 0x7010))
Michael Buesch1855ba72008-04-18 20:51:41 +02005278 bus->sprom.boardflags_lo &= ~B43_BFL_BTCOEXIST;
5279 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005280}
5281
Rafał Miłecki482f0532011-05-18 02:06:36 +02005282static void b43_wireless_exit(struct b43_bus_dev *dev, struct b43_wl *wl)
Michael Buesche4d6b792007-09-18 15:39:42 -04005283{
5284 struct ieee80211_hw *hw = wl->hw;
5285
Rafał Miłecki482f0532011-05-18 02:06:36 +02005286 ssb_set_devtypedata(dev->sdev, NULL);
Michael Buesche4d6b792007-09-18 15:39:42 -04005287 ieee80211_free_hw(hw);
5288}
5289
Rafał Miłeckid1507052011-07-05 23:54:07 +02005290static struct b43_wl *b43_wireless_init(struct b43_bus_dev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04005291{
Rafał Miłeckid1507052011-07-05 23:54:07 +02005292 struct ssb_sprom *sprom = dev->bus_sprom;
Michael Buesche4d6b792007-09-18 15:39:42 -04005293 struct ieee80211_hw *hw;
5294 struct b43_wl *wl;
Rafał Miłecki2729df22011-07-18 22:45:58 +02005295 char chip_name[6];
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01005296 int queue_num;
Michael Buesche4d6b792007-09-18 15:39:42 -04005297
5298 hw = ieee80211_alloc_hw(sizeof(*wl), &b43_hw_ops);
5299 if (!hw) {
5300 b43err(NULL, "Could not allocate ieee80211 device\n");
Rafał Miłecki0355a342011-05-17 14:00:01 +02005301 return ERR_PTR(-ENOMEM);
Michael Buesche4d6b792007-09-18 15:39:42 -04005302 }
Michael Buesch403a3a12009-06-08 21:04:57 +02005303 wl = hw_to_b43_wl(hw);
Michael Buesche4d6b792007-09-18 15:39:42 -04005304
5305 /* fill hw info */
Johannes Berg605a0bd2008-07-15 10:10:01 +02005306 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
John W. Linvillef5c044e2010-04-30 15:37:00 -04005307 IEEE80211_HW_SIGNAL_DBM;
Bruno Randolf566bfe52008-05-08 19:15:40 +02005308
Luis R. Rodriguezf59ac042008-08-29 16:26:43 -07005309 hw->wiphy->interface_modes =
5310 BIT(NL80211_IFTYPE_AP) |
5311 BIT(NL80211_IFTYPE_MESH_POINT) |
5312 BIT(NL80211_IFTYPE_STATION) |
5313 BIT(NL80211_IFTYPE_WDS) |
5314 BIT(NL80211_IFTYPE_ADHOC);
5315
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01005316 hw->queues = modparam_qos ? B43_QOS_QUEUE_NUM : 1;
Michael Buesch403a3a12009-06-08 21:04:57 +02005317 wl->mac80211_initially_registered_queues = hw->queues;
Johannes Berge6a98542008-10-21 12:40:02 +02005318 hw->max_rates = 2;
Michael Buesche4d6b792007-09-18 15:39:42 -04005319 SET_IEEE80211_DEV(hw, dev->dev);
Larry Finger95de2842007-11-09 16:57:18 -06005320 if (is_valid_ether_addr(sprom->et1mac))
5321 SET_IEEE80211_PERM_ADDR(hw, sprom->et1mac);
Michael Buesche4d6b792007-09-18 15:39:42 -04005322 else
Larry Finger95de2842007-11-09 16:57:18 -06005323 SET_IEEE80211_PERM_ADDR(hw, sprom->il0mac);
Michael Buesche4d6b792007-09-18 15:39:42 -04005324
Michael Buesch403a3a12009-06-08 21:04:57 +02005325 /* Initialize struct b43_wl */
Michael Buesche4d6b792007-09-18 15:39:42 -04005326 wl->hw = hw;
Michael Buesche4d6b792007-09-18 15:39:42 -04005327 mutex_init(&wl->mutex);
Michael Buesch36dbd952009-09-04 22:51:29 +02005328 spin_lock_init(&wl->hardirq_lock);
Michael Buesche4d6b792007-09-18 15:39:42 -04005329 INIT_LIST_HEAD(&wl->devlist);
Michael Buescha82d9922008-04-04 21:40:06 +02005330 INIT_WORK(&wl->beacon_update_trigger, b43_beacon_update_trigger_work);
Michael Buesch18c8ade2008-08-28 19:33:40 +02005331 INIT_WORK(&wl->txpower_adjust_work, b43_phy_txpower_adjust_work);
Michael Bueschf5d40ee2009-09-04 22:53:18 +02005332 INIT_WORK(&wl->tx_work, b43_tx_work);
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01005333
5334 /* Initialize queues and flags. */
5335 for (queue_num = 0; queue_num < B43_QOS_QUEUE_NUM; queue_num++) {
5336 skb_queue_head_init(&wl->tx_queue[queue_num]);
5337 wl->tx_queue_stopped[queue_num] = 0;
5338 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005339
Rafał Miłecki2729df22011-07-18 22:45:58 +02005340 snprintf(chip_name, ARRAY_SIZE(chip_name),
5341 (dev->chip_id > 0x9999) ? "%d" : "%04X", dev->chip_id);
5342 b43info(wl, "Broadcom %s WLAN found (core revision %u)\n", chip_name,
5343 dev->core_rev);
Rafał Miłecki0355a342011-05-17 14:00:01 +02005344 return wl;
Michael Buesche4d6b792007-09-18 15:39:42 -04005345}
5346
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005347#ifdef CONFIG_B43_BCMA
5348static int b43_bcma_probe(struct bcma_device *core)
Michael Buesche4d6b792007-09-18 15:39:42 -04005349{
Rafał Miłecki397915c2011-07-06 19:03:46 +02005350 struct b43_bus_dev *dev;
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005351 struct b43_wl *wl;
5352 int err;
Rafał Miłecki397915c2011-07-06 19:03:46 +02005353
5354 dev = b43_bus_dev_bcma_init(core);
5355 if (!dev)
5356 return -ENODEV;
5357
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005358 wl = b43_wireless_init(dev);
5359 if (IS_ERR(wl)) {
5360 err = PTR_ERR(wl);
5361 goto bcma_out;
5362 }
5363
5364 err = b43_one_core_attach(dev, wl);
5365 if (err)
5366 goto bcma_err_wireless_exit;
5367
Larry Finger6b6fa582012-03-08 22:27:46 -06005368 /* setup and start work to load firmware */
5369 INIT_WORK(&wl->firmware_load, b43_request_firmware);
5370 schedule_work(&wl->firmware_load);
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005371
5372bcma_out:
5373 return err;
5374
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005375bcma_err_wireless_exit:
5376 ieee80211_free_hw(wl->hw);
5377 return err;
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005378}
5379
5380static void b43_bcma_remove(struct bcma_device *core)
5381{
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005382 struct b43_wldev *wldev = bcma_get_drvdata(core);
5383 struct b43_wl *wl = wldev->wl;
5384
5385 /* We must cancel any work here before unregistering from ieee80211,
5386 * as the ieee80211 unreg will destroy the workqueue. */
5387 cancel_work_sync(&wldev->restart_work);
5388
5389 /* Restore the queues count before unregistering, because firmware detect
5390 * might have modified it. Restoring is important, so the networking
5391 * stack can properly free resources. */
5392 wl->hw->queues = wl->mac80211_initially_registered_queues;
5393 b43_leds_stop(wldev);
5394 ieee80211_unregister_hw(wl->hw);
5395
5396 b43_one_core_detach(wldev->dev);
5397
5398 b43_leds_unregister(wl);
5399
5400 ieee80211_free_hw(wl->hw);
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005401}
5402
5403static struct bcma_driver b43_bcma_driver = {
5404 .name = KBUILD_MODNAME,
5405 .id_table = b43_bcma_tbl,
5406 .probe = b43_bcma_probe,
5407 .remove = b43_bcma_remove,
5408};
5409#endif
5410
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005411#ifdef CONFIG_B43_SSB
Rafał Miłeckiaa634182011-05-18 02:06:35 +02005412static
5413int b43_ssb_probe(struct ssb_device *sdev, const struct ssb_device_id *id)
Michael Buesche4d6b792007-09-18 15:39:42 -04005414{
Rafał Miłecki482f0532011-05-18 02:06:36 +02005415 struct b43_bus_dev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04005416 struct b43_wl *wl;
5417 int err;
5418 int first = 0;
5419
Rafał Miłecki482f0532011-05-18 02:06:36 +02005420 dev = b43_bus_dev_ssb_init(sdev);
Dan Carpenter5b49b352011-06-09 10:09:34 +03005421 if (!dev)
5422 return -ENOMEM;
Rafał Miłecki482f0532011-05-18 02:06:36 +02005423
Rafał Miłeckiaa634182011-05-18 02:06:35 +02005424 wl = ssb_get_devtypedata(sdev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005425 if (!wl) {
5426 /* Probing the first core. Must setup common struct b43_wl */
5427 first = 1;
Rafał Miłeckiaa634182011-05-18 02:06:35 +02005428 b43_sprom_fixup(sdev->bus);
Rafał Miłeckid1507052011-07-05 23:54:07 +02005429 wl = b43_wireless_init(dev);
Rafał Miłecki0355a342011-05-17 14:00:01 +02005430 if (IS_ERR(wl)) {
5431 err = PTR_ERR(wl);
Michael Buesche4d6b792007-09-18 15:39:42 -04005432 goto out;
Rafał Miłecki0355a342011-05-17 14:00:01 +02005433 }
Rafał Miłeckiaa634182011-05-18 02:06:35 +02005434 ssb_set_devtypedata(sdev, wl);
5435 B43_WARN_ON(ssb_get_devtypedata(sdev) != wl);
Michael Buesche4d6b792007-09-18 15:39:42 -04005436 }
5437 err = b43_one_core_attach(dev, wl);
5438 if (err)
5439 goto err_wireless_exit;
5440
Larry Finger6b6fa582012-03-08 22:27:46 -06005441 /* setup and start work to load firmware */
5442 INIT_WORK(&wl->firmware_load, b43_request_firmware);
5443 schedule_work(&wl->firmware_load);
Michael Buesche4d6b792007-09-18 15:39:42 -04005444
5445 out:
5446 return err;
5447
Michael Buesche4d6b792007-09-18 15:39:42 -04005448 err_wireless_exit:
5449 if (first)
5450 b43_wireless_exit(dev, wl);
5451 return err;
5452}
5453
Rafał Miłeckiaa634182011-05-18 02:06:35 +02005454static void b43_ssb_remove(struct ssb_device *sdev)
Michael Buesche4d6b792007-09-18 15:39:42 -04005455{
Rafał Miłeckiaa634182011-05-18 02:06:35 +02005456 struct b43_wl *wl = ssb_get_devtypedata(sdev);
5457 struct b43_wldev *wldev = ssb_get_drvdata(sdev);
Pavel Roskine61b52d2011-07-22 18:07:13 -04005458 struct b43_bus_dev *dev = wldev->dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04005459
Michael Buesch3bf0a322008-05-22 16:32:16 +02005460 /* We must cancel any work here before unregistering from ieee80211,
5461 * as the ieee80211 unreg will destroy the workqueue. */
5462 cancel_work_sync(&wldev->restart_work);
5463
Michael Buesche4d6b792007-09-18 15:39:42 -04005464 B43_WARN_ON(!wl);
Larry Finger4bd1d452012-10-24 08:57:16 -05005465 if (!wldev->fw.ucode.data)
5466 return; /* NULL if firmware never loaded */
Michael Buesch403a3a12009-06-08 21:04:57 +02005467 if (wl->current_dev == wldev) {
5468 /* Restore the queues count before unregistering, because firmware detect
5469 * might have modified it. Restoring is important, so the networking
5470 * stack can properly free resources. */
5471 wl->hw->queues = wl->mac80211_initially_registered_queues;
Albert Herranz82905ac2009-09-16 00:26:19 +02005472 b43_leds_stop(wldev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005473 ieee80211_unregister_hw(wl->hw);
Michael Buesch403a3a12009-06-08 21:04:57 +02005474 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005475
Pavel Roskine61b52d2011-07-22 18:07:13 -04005476 b43_one_core_detach(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005477
5478 if (list_empty(&wl->devlist)) {
Michael Buesch727c9882009-10-01 15:54:32 +02005479 b43_leds_unregister(wl);
Michael Buesche4d6b792007-09-18 15:39:42 -04005480 /* Last core on the chip unregistered.
5481 * We can destroy common struct b43_wl.
5482 */
Pavel Roskine61b52d2011-07-22 18:07:13 -04005483 b43_wireless_exit(dev, wl);
Michael Buesche4d6b792007-09-18 15:39:42 -04005484 }
5485}
5486
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005487static struct ssb_driver b43_ssb_driver = {
5488 .name = KBUILD_MODNAME,
5489 .id_table = b43_ssb_tbl,
5490 .probe = b43_ssb_probe,
5491 .remove = b43_ssb_remove,
5492};
5493#endif /* CONFIG_B43_SSB */
5494
Michael Buesche4d6b792007-09-18 15:39:42 -04005495/* Perform a hardware reset. This can be called from any context. */
5496void b43_controller_restart(struct b43_wldev *dev, const char *reason)
5497{
5498 /* Must avoid requeueing, if we are in shutdown. */
5499 if (b43_status(dev) < B43_STAT_INITIALIZED)
5500 return;
5501 b43info(dev->wl, "Controller RESET (%s) ...\n", reason);
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04005502 ieee80211_queue_work(dev->wl->hw, &dev->restart_work);
Michael Buesche4d6b792007-09-18 15:39:42 -04005503}
5504
Michael Buesch26bc7832008-02-09 00:18:35 +01005505static void b43_print_driverinfo(void)
5506{
5507 const char *feat_pci = "", *feat_pcmcia = "", *feat_nphy = "",
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005508 *feat_leds = "", *feat_sdio = "";
Michael Buesch26bc7832008-02-09 00:18:35 +01005509
5510#ifdef CONFIG_B43_PCI_AUTOSELECT
5511 feat_pci = "P";
5512#endif
5513#ifdef CONFIG_B43_PCMCIA
5514 feat_pcmcia = "M";
5515#endif
Rafał Miłecki692d2c02010-12-07 21:56:00 +01005516#ifdef CONFIG_B43_PHY_N
Michael Buesch26bc7832008-02-09 00:18:35 +01005517 feat_nphy = "N";
5518#endif
5519#ifdef CONFIG_B43_LEDS
5520 feat_leds = "L";
5521#endif
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005522#ifdef CONFIG_B43_SDIO
5523 feat_sdio = "S";
5524#endif
Michael Buesch26bc7832008-02-09 00:18:35 +01005525 printk(KERN_INFO "Broadcom 43xx driver loaded "
Michael Büsch8b0be902011-08-21 17:24:47 +02005526 "[ Features: %s%s%s%s%s ]\n",
Michael Buesch26bc7832008-02-09 00:18:35 +01005527 feat_pci, feat_pcmcia, feat_nphy,
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005528 feat_leds, feat_sdio);
Michael Buesch26bc7832008-02-09 00:18:35 +01005529}
5530
Michael Buesche4d6b792007-09-18 15:39:42 -04005531static int __init b43_init(void)
5532{
5533 int err;
5534
5535 b43_debugfs_init();
5536 err = b43_pcmcia_init();
5537 if (err)
5538 goto err_dfs_exit;
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005539 err = b43_sdio_init();
Michael Buesche4d6b792007-09-18 15:39:42 -04005540 if (err)
5541 goto err_pcmcia_exit;
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005542#ifdef CONFIG_B43_BCMA
5543 err = bcma_driver_register(&b43_bcma_driver);
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005544 if (err)
5545 goto err_sdio_exit;
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005546#endif
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005547#ifdef CONFIG_B43_SSB
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005548 err = ssb_driver_register(&b43_ssb_driver);
5549 if (err)
5550 goto err_bcma_driver_exit;
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005551#endif
Michael Buesch26bc7832008-02-09 00:18:35 +01005552 b43_print_driverinfo();
Michael Buesche4d6b792007-09-18 15:39:42 -04005553
5554 return err;
5555
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005556#ifdef CONFIG_B43_SSB
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005557err_bcma_driver_exit:
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005558#endif
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005559#ifdef CONFIG_B43_BCMA
5560 bcma_driver_unregister(&b43_bcma_driver);
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005561err_sdio_exit:
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005562#endif
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005563 b43_sdio_exit();
Michael Buesche4d6b792007-09-18 15:39:42 -04005564err_pcmcia_exit:
5565 b43_pcmcia_exit();
5566err_dfs_exit:
5567 b43_debugfs_exit();
5568 return err;
5569}
5570
5571static void __exit b43_exit(void)
5572{
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005573#ifdef CONFIG_B43_SSB
Michael Buesche4d6b792007-09-18 15:39:42 -04005574 ssb_driver_unregister(&b43_ssb_driver);
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005575#endif
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005576#ifdef CONFIG_B43_BCMA
5577 bcma_driver_unregister(&b43_bcma_driver);
5578#endif
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005579 b43_sdio_exit();
Michael Buesche4d6b792007-09-18 15:39:42 -04005580 b43_pcmcia_exit();
5581 b43_debugfs_exit();
5582}
5583
5584module_init(b43_init)
5585module_exit(b43_exit)