blob: 630c128048010cb641600b31e9b82d033e2614dd [file] [log] [blame]
Manu Gautam5143b252012-01-05 19:25:23 -08001/* Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
18#include <linux/clkdev.h>
Hemant Kumard86c4882012-01-24 19:39:37 -080019#include <linux/dma-mapping.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070020#include <mach/irqs-8064.h>
21#include <mach/board.h>
22#include <mach/msm_iomap.h>
Yan He06913ce2011-08-26 16:33:46 -070023#include <mach/usbdiag.h>
24#include <mach/msm_sps.h>
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070025#include <mach/dma.h>
Jin Hongd3024e62012-02-09 16:13:32 -080026#include <mach/msm_dsps.h>
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -080027#include <sound/msm-dai-q6.h>
28#include <sound/apr_audio.h>
Gagan Mac8a7a5d32011-11-11 16:43:06 -070029#include <mach/msm_bus_board.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060030#include <mach/rpm.h>
Joel Kingdacbc822012-01-25 13:30:57 -080031#include <mach/mdm2.h>
Eric Holmberg023d25c2012-03-01 12:27:55 -070032#include <mach/msm_smd.h>
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -080033#include <linux/ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070034#include "clock.h"
35#include "devices.h"
Matt Wagantall1875d322012-02-22 16:11:33 -080036#include "footswitch.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070037#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060038#include "rpm_stats.h"
39#include "rpm_log.h"
40#include "mpm.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070041
42/* Address of GSBI blocks */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070043#define MSM_GSBI1_PHYS 0x12440000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070044#define MSM_GSBI3_PHYS 0x16200000
Harini Jayaramanc4c58692011-07-19 14:50:10 -060045#define MSM_GSBI4_PHYS 0x16300000
46#define MSM_GSBI5_PHYS 0x1A200000
47#define MSM_GSBI6_PHYS 0x16500000
48#define MSM_GSBI7_PHYS 0x16600000
49
Kenneth Heitke748593a2011-07-15 15:45:11 -060050/* GSBI UART devices */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070051#define MSM_UART1DM_PHYS (MSM_GSBI1_PHYS + 0x10000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070052#define MSM_UART3DM_PHYS (MSM_GSBI3_PHYS + 0x40000)
Jin Hong4bbbfba2012-02-02 21:48:07 -080053#define MSM_UART7DM_PHYS (MSM_GSBI7_PHYS + 0x40000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070054
Harini Jayaramanc4c58692011-07-19 14:50:10 -060055/* GSBI QUP devices */
David Keitel3c40fc52012-02-09 17:53:52 -080056#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x20000)
Harini Jayaramanc4c58692011-07-19 14:50:10 -060057#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
58#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
59#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
60#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
61#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
62#define MSM_QUP_SIZE SZ_4K
63
Kenneth Heitke36920d32011-07-20 16:44:30 -060064/* Address of SSBI CMD */
65#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
66#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
67#define MSM_PMIC_SSBI_SIZE SZ_4K
Harini Jayaramanc4c58692011-07-19 14:50:10 -060068
Hemant Kumarcaa09092011-07-30 00:26:33 -070069/* Address of HS USBOTG1 */
Hemant Kumard86c4882012-01-24 19:39:37 -080070#define MSM_HSUSB1_PHYS 0x12500000
71#define MSM_HSUSB1_SIZE SZ_4K
Hemant Kumarcaa09092011-07-30 00:26:33 -070072
Manu Gautam91223e02011-11-08 15:27:22 +053073/* Address of HS USB3 */
74#define MSM_HSUSB3_PHYS 0x12520000
75#define MSM_HSUSB3_SIZE SZ_4K
76
Jeff Ohlstein7e668552011-10-06 16:17:25 -070077static struct msm_watchdog_pdata msm_watchdog_pdata = {
78 .pet_time = 10000,
79 .bark_time = 11000,
80 .has_secure = true,
Joel Kinge7ca6f72012-02-09 20:51:25 -080081 .needs_expired_enable = true,
Jeff Ohlstein7e668552011-10-06 16:17:25 -070082};
83
84struct platform_device msm8064_device_watchdog = {
85 .name = "msm_watchdog",
86 .id = -1,
87 .dev = {
88 .platform_data = &msm_watchdog_pdata,
89 },
90};
91
Joel King0581896d2011-07-19 16:43:28 -070092static struct resource msm_dmov_resource[] = {
93 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -080094 .start = ADM_0_SCSS_1_IRQ,
Joel King0581896d2011-07-19 16:43:28 -070095 .flags = IORESOURCE_IRQ,
96 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070097 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -080098 .start = 0x18320000,
99 .end = 0x18320000 + SZ_1M - 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700100 .flags = IORESOURCE_MEM,
101 },
102};
103
104static struct msm_dmov_pdata msm_dmov_pdata = {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800105 .sd = 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700106 .sd_size = 0x800,
Joel King0581896d2011-07-19 16:43:28 -0700107};
108
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -0700109struct platform_device apq8064_device_dmov = {
Joel King0581896d2011-07-19 16:43:28 -0700110 .name = "msm_dmov",
111 .id = -1,
112 .resource = msm_dmov_resource,
113 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700114 .dev = {
115 .platform_data = &msm_dmov_pdata,
116 },
Joel King0581896d2011-07-19 16:43:28 -0700117};
118
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700119static struct resource resources_uart_gsbi1[] = {
120 {
121 .start = APQ8064_GSBI1_UARTDM_IRQ,
122 .end = APQ8064_GSBI1_UARTDM_IRQ,
123 .flags = IORESOURCE_IRQ,
124 },
125 {
126 .start = MSM_UART1DM_PHYS,
127 .end = MSM_UART1DM_PHYS + PAGE_SIZE - 1,
128 .name = "uartdm_resource",
129 .flags = IORESOURCE_MEM,
130 },
131 {
132 .start = MSM_GSBI1_PHYS,
133 .end = MSM_GSBI1_PHYS + PAGE_SIZE - 1,
134 .name = "gsbi_resource",
135 .flags = IORESOURCE_MEM,
136 },
137};
138
139struct platform_device apq8064_device_uart_gsbi1 = {
140 .name = "msm_serial_hsl",
Jin Hong4bbbfba2012-02-02 21:48:07 -0800141 .id = 1,
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700142 .num_resources = ARRAY_SIZE(resources_uart_gsbi1),
143 .resource = resources_uart_gsbi1,
144};
145
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700146static struct resource resources_uart_gsbi3[] = {
147 {
148 .start = GSBI3_UARTDM_IRQ,
149 .end = GSBI3_UARTDM_IRQ,
150 .flags = IORESOURCE_IRQ,
151 },
152 {
153 .start = MSM_UART3DM_PHYS,
154 .end = MSM_UART3DM_PHYS + PAGE_SIZE - 1,
155 .name = "uartdm_resource",
156 .flags = IORESOURCE_MEM,
157 },
158 {
159 .start = MSM_GSBI3_PHYS,
160 .end = MSM_GSBI3_PHYS + PAGE_SIZE - 1,
161 .name = "gsbi_resource",
162 .flags = IORESOURCE_MEM,
163 },
164};
165
166struct platform_device apq8064_device_uart_gsbi3 = {
167 .name = "msm_serial_hsl",
168 .id = 0,
169 .num_resources = ARRAY_SIZE(resources_uart_gsbi3),
170 .resource = resources_uart_gsbi3,
171};
172
Jing Lin04601f92012-02-05 15:36:07 -0800173static struct resource resources_qup_i2c_gsbi3[] = {
174 {
175 .name = "gsbi_qup_i2c_addr",
176 .start = MSM_GSBI3_PHYS,
177 .end = MSM_GSBI3_PHYS + 4 - 1,
178 .flags = IORESOURCE_MEM,
179 },
180 {
181 .name = "qup_phys_addr",
182 .start = MSM_GSBI3_QUP_PHYS,
183 .end = MSM_GSBI3_QUP_PHYS + MSM_QUP_SIZE - 1,
184 .flags = IORESOURCE_MEM,
185 },
186 {
187 .name = "qup_err_intr",
188 .start = GSBI3_QUP_IRQ,
189 .end = GSBI3_QUP_IRQ,
190 .flags = IORESOURCE_IRQ,
191 },
192 {
193 .name = "i2c_clk",
194 .start = 9,
195 .end = 9,
196 .flags = IORESOURCE_IO,
197 },
198 {
199 .name = "i2c_sda",
200 .start = 8,
201 .end = 8,
202 .flags = IORESOURCE_IO,
203 },
204};
205
David Keitel3c40fc52012-02-09 17:53:52 -0800206static struct resource resources_qup_i2c_gsbi1[] = {
207 {
208 .name = "gsbi_qup_i2c_addr",
209 .start = MSM_GSBI1_PHYS,
210 .end = MSM_GSBI1_PHYS + 4 - 1,
211 .flags = IORESOURCE_MEM,
212 },
213 {
214 .name = "qup_phys_addr",
215 .start = MSM_GSBI1_QUP_PHYS,
216 .end = MSM_GSBI1_QUP_PHYS + MSM_QUP_SIZE - 1,
217 .flags = IORESOURCE_MEM,
218 },
219 {
220 .name = "qup_err_intr",
221 .start = APQ8064_GSBI1_QUP_IRQ,
222 .end = APQ8064_GSBI1_QUP_IRQ,
223 .flags = IORESOURCE_IRQ,
224 },
225 {
226 .name = "i2c_clk",
227 .start = 21,
228 .end = 21,
229 .flags = IORESOURCE_IO,
230 },
231 {
232 .name = "i2c_sda",
233 .start = 20,
234 .end = 20,
235 .flags = IORESOURCE_IO,
236 },
237};
238
239struct platform_device apq8064_device_qup_i2c_gsbi1 = {
240 .name = "qup_i2c",
241 .id = 0,
242 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi1),
243 .resource = resources_qup_i2c_gsbi1,
244};
245
Jing Lin04601f92012-02-05 15:36:07 -0800246struct platform_device apq8064_device_qup_i2c_gsbi3 = {
247 .name = "qup_i2c",
248 .id = 3,
249 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi3),
250 .resource = resources_qup_i2c_gsbi3,
251};
252
Kenneth Heitke748593a2011-07-15 15:45:11 -0600253static struct resource resources_qup_i2c_gsbi4[] = {
254 {
255 .name = "gsbi_qup_i2c_addr",
256 .start = MSM_GSBI4_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600257 .end = MSM_GSBI4_PHYS + 4 - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600258 .flags = IORESOURCE_MEM,
259 },
260 {
261 .name = "qup_phys_addr",
262 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600263 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600264 .flags = IORESOURCE_MEM,
265 },
266 {
267 .name = "qup_err_intr",
268 .start = GSBI4_QUP_IRQ,
269 .end = GSBI4_QUP_IRQ,
270 .flags = IORESOURCE_IRQ,
271 },
Kevin Chand07220e2012-02-13 15:52:22 -0800272 {
273 .name = "i2c_clk",
274 .start = 11,
275 .end = 11,
276 .flags = IORESOURCE_IO,
277 },
278 {
279 .name = "i2c_sda",
280 .start = 10,
281 .end = 10,
282 .flags = IORESOURCE_IO,
283 },
Kenneth Heitke748593a2011-07-15 15:45:11 -0600284};
285
286struct platform_device apq8064_device_qup_i2c_gsbi4 = {
287 .name = "qup_i2c",
288 .id = 4,
289 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
290 .resource = resources_qup_i2c_gsbi4,
291};
292
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700293static struct resource resources_qup_spi_gsbi5[] = {
294 {
295 .name = "spi_base",
296 .start = MSM_GSBI5_QUP_PHYS,
297 .end = MSM_GSBI5_QUP_PHYS + SZ_4K - 1,
298 .flags = IORESOURCE_MEM,
299 },
300 {
301 .name = "gsbi_base",
302 .start = MSM_GSBI5_PHYS,
303 .end = MSM_GSBI5_PHYS + 4 - 1,
304 .flags = IORESOURCE_MEM,
305 },
306 {
307 .name = "spi_irq_in",
308 .start = GSBI5_QUP_IRQ,
309 .end = GSBI5_QUP_IRQ,
310 .flags = IORESOURCE_IRQ,
311 },
312};
313
314struct platform_device apq8064_device_qup_spi_gsbi5 = {
315 .name = "spi_qsd",
316 .id = 0,
317 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi5),
318 .resource = resources_qup_spi_gsbi5,
319};
320
Jin Hong4bbbfba2012-02-02 21:48:07 -0800321static struct resource resources_uart_gsbi7[] = {
322 {
323 .start = GSBI7_UARTDM_IRQ,
324 .end = GSBI7_UARTDM_IRQ,
325 .flags = IORESOURCE_IRQ,
326 },
327 {
328 .start = MSM_UART7DM_PHYS,
329 .end = MSM_UART7DM_PHYS + PAGE_SIZE - 1,
330 .name = "uartdm_resource",
331 .flags = IORESOURCE_MEM,
332 },
333 {
334 .start = MSM_GSBI7_PHYS,
335 .end = MSM_GSBI7_PHYS + PAGE_SIZE - 1,
336 .name = "gsbi_resource",
337 .flags = IORESOURCE_MEM,
338 },
339};
340
341struct platform_device apq8064_device_uart_gsbi7 = {
342 .name = "msm_serial_hsl",
343 .id = 0,
344 .num_resources = ARRAY_SIZE(resources_uart_gsbi7),
345 .resource = resources_uart_gsbi7,
346};
347
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800348struct platform_device apq_pcm = {
349 .name = "msm-pcm-dsp",
350 .id = -1,
351};
352
353struct platform_device apq_pcm_routing = {
354 .name = "msm-pcm-routing",
355 .id = -1,
356};
357
358struct platform_device apq_cpudai0 = {
359 .name = "msm-dai-q6",
360 .id = 0x4000,
361};
362
363struct platform_device apq_cpudai1 = {
364 .name = "msm-dai-q6",
365 .id = 0x4001,
366};
367
368struct platform_device apq_cpudai_hdmi_rx = {
Swaminathan Sathappanfd9dbad2012-02-15 16:56:44 -0800369 .name = "msm-dai-q6-hdmi",
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800370 .id = 8,
371};
372
373struct platform_device apq_cpudai_bt_rx = {
374 .name = "msm-dai-q6",
375 .id = 0x3000,
376};
377
378struct platform_device apq_cpudai_bt_tx = {
379 .name = "msm-dai-q6",
380 .id = 0x3001,
381};
382
383struct platform_device apq_cpudai_fm_rx = {
384 .name = "msm-dai-q6",
385 .id = 0x3004,
386};
387
388struct platform_device apq_cpudai_fm_tx = {
389 .name = "msm-dai-q6",
390 .id = 0x3005,
391};
392
393/*
394 * Machine specific data for AUX PCM Interface
395 * which the driver will be unware of.
396 */
397struct msm_dai_auxpcm_pdata apq_auxpcm_rx_pdata = {
398 .clk = "pcm_clk",
399 .mode = AFE_PCM_CFG_MODE_PCM,
400 .sync = AFE_PCM_CFG_SYNC_INT,
401 .frame = AFE_PCM_CFG_FRM_256BPF,
402 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
403 .slot = 0,
404 .data = AFE_PCM_CFG_CDATAOE_MASTER,
405 .pcm_clk_rate = 2048000,
406};
407
408struct platform_device apq_cpudai_auxpcm_rx = {
409 .name = "msm-dai-q6",
410 .id = 2,
411 .dev = {
412 .platform_data = &apq_auxpcm_rx_pdata,
413 },
414};
415
416struct platform_device apq_cpudai_auxpcm_tx = {
417 .name = "msm-dai-q6",
418 .id = 3,
419};
420
421struct platform_device apq_cpu_fe = {
422 .name = "msm-dai-fe",
423 .id = -1,
424};
425
426struct platform_device apq_stub_codec = {
427 .name = "msm-stub-codec",
428 .id = 1,
429};
430
431struct platform_device apq_voice = {
432 .name = "msm-pcm-voice",
433 .id = -1,
434};
435
436struct platform_device apq_voip = {
437 .name = "msm-voip-dsp",
438 .id = -1,
439};
440
441struct platform_device apq_lpa_pcm = {
442 .name = "msm-pcm-lpa",
443 .id = -1,
444};
445
446struct platform_device apq_pcm_hostless = {
447 .name = "msm-pcm-hostless",
448 .id = -1,
449};
450
451struct platform_device apq_cpudai_afe_01_rx = {
452 .name = "msm-dai-q6",
453 .id = 0xE0,
454};
455
456struct platform_device apq_cpudai_afe_01_tx = {
457 .name = "msm-dai-q6",
458 .id = 0xF0,
459};
460
461struct platform_device apq_cpudai_afe_02_rx = {
462 .name = "msm-dai-q6",
463 .id = 0xF1,
464};
465
466struct platform_device apq_cpudai_afe_02_tx = {
467 .name = "msm-dai-q6",
468 .id = 0xE1,
469};
470
471struct platform_device apq_pcm_afe = {
472 .name = "msm-pcm-afe",
473 .id = -1,
474};
475
Neema Shetty8427c262012-02-16 11:23:43 -0800476struct platform_device apq_cpudai_stub = {
477 .name = "msm-dai-stub",
478 .id = -1,
479};
480
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700481static struct resource resources_ssbi_pmic1[] = {
482 {
483 .start = MSM_PMIC1_SSBI_CMD_PHYS,
484 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
485 .flags = IORESOURCE_MEM,
486 },
487};
488
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600489#define LPASS_SLIMBUS_PHYS 0x28080000
490#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
Swaminathan Sathappan2316e082012-02-03 14:07:17 -0800491#define LPASS_SLIMBUS_SLEW (MSM8960_TLMM_PHYS + 0x207C)
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600492/* Board info for the slimbus slave device */
493static struct resource slimbus_res[] = {
494 {
495 .start = LPASS_SLIMBUS_PHYS,
496 .end = LPASS_SLIMBUS_PHYS + 8191,
497 .flags = IORESOURCE_MEM,
498 .name = "slimbus_physical",
499 },
500 {
501 .start = LPASS_SLIMBUS_BAM_PHYS,
502 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
503 .flags = IORESOURCE_MEM,
504 .name = "slimbus_bam_physical",
505 },
506 {
Swaminathan Sathappan2316e082012-02-03 14:07:17 -0800507 .start = LPASS_SLIMBUS_SLEW,
508 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
509 .flags = IORESOURCE_MEM,
510 .name = "slimbus_slew_reg",
511 },
512 {
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600513 .start = SLIMBUS0_CORE_EE1_IRQ,
514 .end = SLIMBUS0_CORE_EE1_IRQ,
515 .flags = IORESOURCE_IRQ,
516 .name = "slimbus_irq",
517 },
518 {
519 .start = SLIMBUS0_BAM_EE1_IRQ,
520 .end = SLIMBUS0_BAM_EE1_IRQ,
521 .flags = IORESOURCE_IRQ,
522 .name = "slimbus_bam_irq",
523 },
524};
525
526struct platform_device apq8064_slim_ctrl = {
527 .name = "msm_slim_ctrl",
528 .id = 1,
529 .num_resources = ARRAY_SIZE(slimbus_res),
530 .resource = slimbus_res,
531 .dev = {
532 .coherent_dma_mask = 0xffffffffULL,
533 },
534};
535
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700536struct platform_device apq8064_device_ssbi_pmic1 = {
537 .name = "msm_ssbi",
538 .id = 0,
539 .resource = resources_ssbi_pmic1,
540 .num_resources = ARRAY_SIZE(resources_ssbi_pmic1),
541};
542
543static struct resource resources_ssbi_pmic2[] = {
544 {
545 .start = MSM_PMIC2_SSBI_CMD_PHYS,
546 .end = MSM_PMIC2_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
547 .flags = IORESOURCE_MEM,
548 },
549};
550
551struct platform_device apq8064_device_ssbi_pmic2 = {
552 .name = "msm_ssbi",
553 .id = 1,
554 .resource = resources_ssbi_pmic2,
555 .num_resources = ARRAY_SIZE(resources_ssbi_pmic2),
556};
557
558static struct resource resources_otg[] = {
559 {
Hemant Kumard86c4882012-01-24 19:39:37 -0800560 .start = MSM_HSUSB1_PHYS,
561 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700562 .flags = IORESOURCE_MEM,
563 },
564 {
565 .start = USB1_HS_IRQ,
566 .end = USB1_HS_IRQ,
567 .flags = IORESOURCE_IRQ,
568 },
569};
570
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700571struct platform_device apq8064_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700572 .name = "msm_otg",
573 .id = -1,
574 .num_resources = ARRAY_SIZE(resources_otg),
575 .resource = resources_otg,
576 .dev = {
577 .coherent_dma_mask = 0xffffffff,
578 },
579};
580
581static struct resource resources_hsusb[] = {
582 {
Hemant Kumard86c4882012-01-24 19:39:37 -0800583 .start = MSM_HSUSB1_PHYS,
584 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700585 .flags = IORESOURCE_MEM,
586 },
587 {
588 .start = USB1_HS_IRQ,
589 .end = USB1_HS_IRQ,
590 .flags = IORESOURCE_IRQ,
591 },
592};
593
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700594struct platform_device apq8064_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700595 .name = "msm_hsusb",
596 .id = -1,
597 .num_resources = ARRAY_SIZE(resources_hsusb),
598 .resource = resources_hsusb,
599 .dev = {
600 .coherent_dma_mask = 0xffffffff,
601 },
602};
603
Hemant Kumard86c4882012-01-24 19:39:37 -0800604static struct resource resources_hsusb_host[] = {
605 {
606 .start = MSM_HSUSB1_PHYS,
607 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
608 .flags = IORESOURCE_MEM,
609 },
610 {
611 .start = USB1_HS_IRQ,
612 .end = USB1_HS_IRQ,
613 .flags = IORESOURCE_IRQ,
614 },
615};
616
Hemant Kumara945b472012-01-25 15:08:06 -0800617static struct resource resources_hsic_host[] = {
618 {
619 .start = 0x12510000,
620 .end = 0x12510000 + SZ_4K - 1,
621 .flags = IORESOURCE_MEM,
622 },
623 {
624 .start = USB2_HSIC_IRQ,
625 .end = USB2_HSIC_IRQ,
626 .flags = IORESOURCE_IRQ,
627 },
628 {
629 .start = MSM_GPIO_TO_INT(49),
630 .end = MSM_GPIO_TO_INT(49),
631 .name = "peripheral_status_irq",
632 .flags = IORESOURCE_IRQ,
633 },
634};
635
Hemant Kumard86c4882012-01-24 19:39:37 -0800636static u64 dma_mask = DMA_BIT_MASK(32);
637struct platform_device apq8064_device_hsusb_host = {
638 .name = "msm_hsusb_host",
639 .id = -1,
640 .num_resources = ARRAY_SIZE(resources_hsusb_host),
641 .resource = resources_hsusb_host,
642 .dev = {
643 .dma_mask = &dma_mask,
644 .coherent_dma_mask = 0xffffffff,
645 },
646};
647
Hemant Kumara945b472012-01-25 15:08:06 -0800648struct platform_device apq8064_device_hsic_host = {
649 .name = "msm_hsic_host",
650 .id = -1,
651 .num_resources = ARRAY_SIZE(resources_hsic_host),
652 .resource = resources_hsic_host,
653 .dev = {
654 .dma_mask = &dma_mask,
655 .coherent_dma_mask = DMA_BIT_MASK(32),
656 },
657};
658
Manu Gautam91223e02011-11-08 15:27:22 +0530659static struct resource resources_ehci_host3[] = {
660{
661 .start = MSM_HSUSB3_PHYS,
662 .end = MSM_HSUSB3_PHYS + MSM_HSUSB3_SIZE - 1,
663 .flags = IORESOURCE_MEM,
664 },
665 {
666 .start = USB3_HS_IRQ,
667 .end = USB3_HS_IRQ,
668 .flags = IORESOURCE_IRQ,
669 },
670};
671
672struct platform_device apq8064_device_ehci_host3 = {
673 .name = "msm_ehci_host",
674 .id = 0,
675 .num_resources = ARRAY_SIZE(resources_ehci_host3),
676 .resource = resources_ehci_host3,
677 .dev = {
678 .dma_mask = &dma_mask,
679 .coherent_dma_mask = 0xffffffff,
680 },
681};
682
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -0800683/* MSM Video core device */
684#ifdef CONFIG_MSM_BUS_SCALING
685static struct msm_bus_vectors vidc_init_vectors[] = {
686 {
687 .src = MSM_BUS_MASTER_VIDEO_ENC,
688 .dst = MSM_BUS_SLAVE_EBI_CH0,
689 .ab = 0,
690 .ib = 0,
691 },
692 {
693 .src = MSM_BUS_MASTER_VIDEO_DEC,
694 .dst = MSM_BUS_SLAVE_EBI_CH0,
695 .ab = 0,
696 .ib = 0,
697 },
698 {
699 .src = MSM_BUS_MASTER_AMPSS_M0,
700 .dst = MSM_BUS_SLAVE_EBI_CH0,
701 .ab = 0,
702 .ib = 0,
703 },
704 {
705 .src = MSM_BUS_MASTER_AMPSS_M0,
706 .dst = MSM_BUS_SLAVE_EBI_CH0,
707 .ab = 0,
708 .ib = 0,
709 },
710};
711static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
712 {
713 .src = MSM_BUS_MASTER_VIDEO_ENC,
714 .dst = MSM_BUS_SLAVE_EBI_CH0,
715 .ab = 54525952,
716 .ib = 436207616,
717 },
718 {
719 .src = MSM_BUS_MASTER_VIDEO_DEC,
720 .dst = MSM_BUS_SLAVE_EBI_CH0,
721 .ab = 72351744,
722 .ib = 289406976,
723 },
724 {
725 .src = MSM_BUS_MASTER_AMPSS_M0,
726 .dst = MSM_BUS_SLAVE_EBI_CH0,
727 .ab = 500000,
728 .ib = 1000000,
729 },
730 {
731 .src = MSM_BUS_MASTER_AMPSS_M0,
732 .dst = MSM_BUS_SLAVE_EBI_CH0,
733 .ab = 500000,
734 .ib = 1000000,
735 },
736};
737static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
738 {
739 .src = MSM_BUS_MASTER_VIDEO_ENC,
740 .dst = MSM_BUS_SLAVE_EBI_CH0,
741 .ab = 40894464,
742 .ib = 327155712,
743 },
744 {
745 .src = MSM_BUS_MASTER_VIDEO_DEC,
746 .dst = MSM_BUS_SLAVE_EBI_CH0,
747 .ab = 48234496,
748 .ib = 192937984,
749 },
750 {
751 .src = MSM_BUS_MASTER_AMPSS_M0,
752 .dst = MSM_BUS_SLAVE_EBI_CH0,
753 .ab = 500000,
754 .ib = 2000000,
755 },
756 {
757 .src = MSM_BUS_MASTER_AMPSS_M0,
758 .dst = MSM_BUS_SLAVE_EBI_CH0,
759 .ab = 500000,
760 .ib = 2000000,
761 },
762};
763static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
764 {
765 .src = MSM_BUS_MASTER_VIDEO_ENC,
766 .dst = MSM_BUS_SLAVE_EBI_CH0,
767 .ab = 163577856,
768 .ib = 1308622848,
769 },
770 {
771 .src = MSM_BUS_MASTER_VIDEO_DEC,
772 .dst = MSM_BUS_SLAVE_EBI_CH0,
773 .ab = 219152384,
774 .ib = 876609536,
775 },
776 {
777 .src = MSM_BUS_MASTER_AMPSS_M0,
778 .dst = MSM_BUS_SLAVE_EBI_CH0,
779 .ab = 1750000,
780 .ib = 3500000,
781 },
782 {
783 .src = MSM_BUS_MASTER_AMPSS_M0,
784 .dst = MSM_BUS_SLAVE_EBI_CH0,
785 .ab = 1750000,
786 .ib = 3500000,
787 },
788};
789static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
790 {
791 .src = MSM_BUS_MASTER_VIDEO_ENC,
792 .dst = MSM_BUS_SLAVE_EBI_CH0,
793 .ab = 121634816,
794 .ib = 973078528,
795 },
796 {
797 .src = MSM_BUS_MASTER_VIDEO_DEC,
798 .dst = MSM_BUS_SLAVE_EBI_CH0,
799 .ab = 155189248,
800 .ib = 620756992,
801 },
802 {
803 .src = MSM_BUS_MASTER_AMPSS_M0,
804 .dst = MSM_BUS_SLAVE_EBI_CH0,
805 .ab = 1750000,
806 .ib = 7000000,
807 },
808 {
809 .src = MSM_BUS_MASTER_AMPSS_M0,
810 .dst = MSM_BUS_SLAVE_EBI_CH0,
811 .ab = 1750000,
812 .ib = 7000000,
813 },
814};
815static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
816 {
817 .src = MSM_BUS_MASTER_VIDEO_ENC,
818 .dst = MSM_BUS_SLAVE_EBI_CH0,
819 .ab = 372244480,
820 .ib = 2560000000U,
821 },
822 {
823 .src = MSM_BUS_MASTER_VIDEO_DEC,
824 .dst = MSM_BUS_SLAVE_EBI_CH0,
825 .ab = 501219328,
826 .ib = 2560000000U,
827 },
828 {
829 .src = MSM_BUS_MASTER_AMPSS_M0,
830 .dst = MSM_BUS_SLAVE_EBI_CH0,
831 .ab = 2500000,
832 .ib = 5000000,
833 },
834 {
835 .src = MSM_BUS_MASTER_AMPSS_M0,
836 .dst = MSM_BUS_SLAVE_EBI_CH0,
837 .ab = 2500000,
838 .ib = 5000000,
839 },
840};
841static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
842 {
843 .src = MSM_BUS_MASTER_VIDEO_ENC,
844 .dst = MSM_BUS_SLAVE_EBI_CH0,
845 .ab = 222298112,
846 .ib = 2560000000U,
847 },
848 {
849 .src = MSM_BUS_MASTER_VIDEO_DEC,
850 .dst = MSM_BUS_SLAVE_EBI_CH0,
851 .ab = 330301440,
852 .ib = 2560000000U,
853 },
854 {
855 .src = MSM_BUS_MASTER_AMPSS_M0,
856 .dst = MSM_BUS_SLAVE_EBI_CH0,
857 .ab = 2500000,
858 .ib = 700000000,
859 },
860 {
861 .src = MSM_BUS_MASTER_AMPSS_M0,
862 .dst = MSM_BUS_SLAVE_EBI_CH0,
863 .ab = 2500000,
864 .ib = 10000000,
865 },
866};
867
868static struct msm_bus_paths vidc_bus_client_config[] = {
869 {
870 ARRAY_SIZE(vidc_init_vectors),
871 vidc_init_vectors,
872 },
873 {
874 ARRAY_SIZE(vidc_venc_vga_vectors),
875 vidc_venc_vga_vectors,
876 },
877 {
878 ARRAY_SIZE(vidc_vdec_vga_vectors),
879 vidc_vdec_vga_vectors,
880 },
881 {
882 ARRAY_SIZE(vidc_venc_720p_vectors),
883 vidc_venc_720p_vectors,
884 },
885 {
886 ARRAY_SIZE(vidc_vdec_720p_vectors),
887 vidc_vdec_720p_vectors,
888 },
889 {
890 ARRAY_SIZE(vidc_venc_1080p_vectors),
891 vidc_venc_1080p_vectors,
892 },
893 {
894 ARRAY_SIZE(vidc_vdec_1080p_vectors),
895 vidc_vdec_1080p_vectors,
896 },
897};
898
899static struct msm_bus_scale_pdata vidc_bus_client_data = {
900 vidc_bus_client_config,
901 ARRAY_SIZE(vidc_bus_client_config),
902 .name = "vidc",
903};
904#endif
905
906
907#define APQ8064_VIDC_BASE_PHYS 0x04400000
908#define APQ8064_VIDC_BASE_SIZE 0x00100000
909
910static struct resource apq8064_device_vidc_resources[] = {
911 {
912 .start = APQ8064_VIDC_BASE_PHYS,
913 .end = APQ8064_VIDC_BASE_PHYS + APQ8064_VIDC_BASE_SIZE - 1,
914 .flags = IORESOURCE_MEM,
915 },
916 {
917 .start = VCODEC_IRQ,
918 .end = VCODEC_IRQ,
919 .flags = IORESOURCE_IRQ,
920 },
921};
922
923struct msm_vidc_platform_data apq8064_vidc_platform_data = {
924#ifdef CONFIG_MSM_BUS_SCALING
925 .vidc_bus_client_pdata = &vidc_bus_client_data,
926#endif
927#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
928 .memtype = ION_CP_MM_HEAP_ID,
929 .enable_ion = 1,
930#else
931 .memtype = MEMTYPE_EBI1,
932 .enable_ion = 0,
933#endif
934 .disable_dmx = 0,
935 .disable_fullhd = 0,
936};
937
938struct platform_device apq8064_msm_device_vidc = {
939 .name = "msm_vidc",
940 .id = 0,
941 .num_resources = ARRAY_SIZE(apq8064_device_vidc_resources),
942 .resource = apq8064_device_vidc_resources,
943 .dev = {
944 .platform_data = &apq8064_vidc_platform_data,
945 },
946};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700947#define MSM_SDC1_BASE 0x12400000
948#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
949#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
950#define MSM_SDC2_BASE 0x12140000
951#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
952#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
953#define MSM_SDC3_BASE 0x12180000
954#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
955#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
956#define MSM_SDC4_BASE 0x121C0000
957#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
958#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
959
960static struct resource resources_sdc1[] = {
961 {
962 .name = "core_mem",
963 .flags = IORESOURCE_MEM,
964 .start = MSM_SDC1_BASE,
965 .end = MSM_SDC1_DML_BASE - 1,
966 },
967 {
968 .name = "core_irq",
969 .flags = IORESOURCE_IRQ,
970 .start = SDC1_IRQ_0,
971 .end = SDC1_IRQ_0
972 },
973#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
974 {
975 .name = "sdcc_dml_addr",
976 .start = MSM_SDC1_DML_BASE,
977 .end = MSM_SDC1_BAM_BASE - 1,
978 .flags = IORESOURCE_MEM,
979 },
980 {
981 .name = "sdcc_bam_addr",
982 .start = MSM_SDC1_BAM_BASE,
983 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
984 .flags = IORESOURCE_MEM,
985 },
986 {
987 .name = "sdcc_bam_irq",
988 .start = SDC1_BAM_IRQ,
989 .end = SDC1_BAM_IRQ,
990 .flags = IORESOURCE_IRQ,
991 },
992#endif
993};
994
995static struct resource resources_sdc2[] = {
996 {
997 .name = "core_mem",
998 .flags = IORESOURCE_MEM,
999 .start = MSM_SDC2_BASE,
1000 .end = MSM_SDC2_DML_BASE - 1,
1001 },
1002 {
1003 .name = "core_irq",
1004 .flags = IORESOURCE_IRQ,
1005 .start = SDC2_IRQ_0,
1006 .end = SDC2_IRQ_0
1007 },
1008#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1009 {
1010 .name = "sdcc_dml_addr",
1011 .start = MSM_SDC2_DML_BASE,
1012 .end = MSM_SDC2_BAM_BASE - 1,
1013 .flags = IORESOURCE_MEM,
1014 },
1015 {
1016 .name = "sdcc_bam_addr",
1017 .start = MSM_SDC2_BAM_BASE,
1018 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
1019 .flags = IORESOURCE_MEM,
1020 },
1021 {
1022 .name = "sdcc_bam_irq",
1023 .start = SDC2_BAM_IRQ,
1024 .end = SDC2_BAM_IRQ,
1025 .flags = IORESOURCE_IRQ,
1026 },
1027#endif
1028};
1029
1030static struct resource resources_sdc3[] = {
1031 {
1032 .name = "core_mem",
1033 .flags = IORESOURCE_MEM,
1034 .start = MSM_SDC3_BASE,
1035 .end = MSM_SDC3_DML_BASE - 1,
1036 },
1037 {
1038 .name = "core_irq",
1039 .flags = IORESOURCE_IRQ,
1040 .start = SDC3_IRQ_0,
1041 .end = SDC3_IRQ_0
1042 },
1043#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1044 {
1045 .name = "sdcc_dml_addr",
1046 .start = MSM_SDC3_DML_BASE,
1047 .end = MSM_SDC3_BAM_BASE - 1,
1048 .flags = IORESOURCE_MEM,
1049 },
1050 {
1051 .name = "sdcc_bam_addr",
1052 .start = MSM_SDC3_BAM_BASE,
1053 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
1054 .flags = IORESOURCE_MEM,
1055 },
1056 {
1057 .name = "sdcc_bam_irq",
1058 .start = SDC3_BAM_IRQ,
1059 .end = SDC3_BAM_IRQ,
1060 .flags = IORESOURCE_IRQ,
1061 },
1062#endif
1063};
1064
1065static struct resource resources_sdc4[] = {
1066 {
1067 .name = "core_mem",
1068 .flags = IORESOURCE_MEM,
1069 .start = MSM_SDC4_BASE,
1070 .end = MSM_SDC4_DML_BASE - 1,
1071 },
1072 {
1073 .name = "core_irq",
1074 .flags = IORESOURCE_IRQ,
1075 .start = SDC4_IRQ_0,
1076 .end = SDC4_IRQ_0
1077 },
1078#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1079 {
1080 .name = "sdcc_dml_addr",
1081 .start = MSM_SDC4_DML_BASE,
1082 .end = MSM_SDC4_BAM_BASE - 1,
1083 .flags = IORESOURCE_MEM,
1084 },
1085 {
1086 .name = "sdcc_bam_addr",
1087 .start = MSM_SDC4_BAM_BASE,
1088 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
1089 .flags = IORESOURCE_MEM,
1090 },
1091 {
1092 .name = "sdcc_bam_irq",
1093 .start = SDC4_BAM_IRQ,
1094 .end = SDC4_BAM_IRQ,
1095 .flags = IORESOURCE_IRQ,
1096 },
1097#endif
1098};
1099
1100struct platform_device apq8064_device_sdc1 = {
1101 .name = "msm_sdcc",
1102 .id = 1,
1103 .num_resources = ARRAY_SIZE(resources_sdc1),
1104 .resource = resources_sdc1,
1105 .dev = {
1106 .coherent_dma_mask = 0xffffffff,
1107 },
1108};
1109
1110struct platform_device apq8064_device_sdc2 = {
1111 .name = "msm_sdcc",
1112 .id = 2,
1113 .num_resources = ARRAY_SIZE(resources_sdc2),
1114 .resource = resources_sdc2,
1115 .dev = {
1116 .coherent_dma_mask = 0xffffffff,
1117 },
1118};
1119
1120struct platform_device apq8064_device_sdc3 = {
1121 .name = "msm_sdcc",
1122 .id = 3,
1123 .num_resources = ARRAY_SIZE(resources_sdc3),
1124 .resource = resources_sdc3,
1125 .dev = {
1126 .coherent_dma_mask = 0xffffffff,
1127 },
1128};
1129
1130struct platform_device apq8064_device_sdc4 = {
1131 .name = "msm_sdcc",
1132 .id = 4,
1133 .num_resources = ARRAY_SIZE(resources_sdc4),
1134 .resource = resources_sdc4,
1135 .dev = {
1136 .coherent_dma_mask = 0xffffffff,
1137 },
1138};
1139
1140static struct platform_device *apq8064_sdcc_devices[] __initdata = {
1141 &apq8064_device_sdc1,
1142 &apq8064_device_sdc2,
1143 &apq8064_device_sdc3,
1144 &apq8064_device_sdc4,
1145};
1146
1147int __init apq8064_add_sdcc(unsigned int controller,
1148 struct mmc_platform_data *plat)
1149{
1150 struct platform_device *pdev;
1151
1152 if (!plat)
1153 return 0;
1154 if (controller < 1 || controller > 4)
1155 return -EINVAL;
1156
1157 pdev = apq8064_sdcc_devices[controller-1];
1158 pdev->dev.platform_data = plat;
1159 return platform_device_register(pdev);
1160}
1161
Yan He06913ce2011-08-26 16:33:46 -07001162static struct resource resources_sps[] = {
1163 {
1164 .name = "pipe_mem",
1165 .start = 0x12800000,
1166 .end = 0x12800000 + 0x4000 - 1,
1167 .flags = IORESOURCE_MEM,
1168 },
1169 {
1170 .name = "bamdma_dma",
1171 .start = 0x12240000,
1172 .end = 0x12240000 + 0x1000 - 1,
1173 .flags = IORESOURCE_MEM,
1174 },
1175 {
1176 .name = "bamdma_bam",
1177 .start = 0x12244000,
1178 .end = 0x12244000 + 0x4000 - 1,
1179 .flags = IORESOURCE_MEM,
1180 },
1181 {
1182 .name = "bamdma_irq",
1183 .start = SPS_BAM_DMA_IRQ,
1184 .end = SPS_BAM_DMA_IRQ,
1185 .flags = IORESOURCE_IRQ,
1186 },
1187};
1188
Gagan Mac8a7a5d32011-11-11 16:43:06 -07001189struct platform_device msm_bus_8064_sys_fabric = {
1190 .name = "msm_bus_fabric",
1191 .id = MSM_BUS_FAB_SYSTEM,
1192};
1193struct platform_device msm_bus_8064_apps_fabric = {
1194 .name = "msm_bus_fabric",
1195 .id = MSM_BUS_FAB_APPSS,
1196};
1197struct platform_device msm_bus_8064_mm_fabric = {
1198 .name = "msm_bus_fabric",
1199 .id = MSM_BUS_FAB_MMSS,
1200};
1201struct platform_device msm_bus_8064_sys_fpb = {
1202 .name = "msm_bus_fabric",
1203 .id = MSM_BUS_FAB_SYSTEM_FPB,
1204};
1205struct platform_device msm_bus_8064_cpss_fpb = {
1206 .name = "msm_bus_fabric",
1207 .id = MSM_BUS_FAB_CPSS_FPB,
1208};
1209
Yan He06913ce2011-08-26 16:33:46 -07001210static struct msm_sps_platform_data msm_sps_pdata = {
1211 .bamdma_restricted_pipes = 0x06,
1212};
1213
1214struct platform_device msm_device_sps_apq8064 = {
1215 .name = "msm_sps",
1216 .id = -1,
1217 .num_resources = ARRAY_SIZE(resources_sps),
1218 .resource = resources_sps,
1219 .dev.platform_data = &msm_sps_pdata,
1220};
1221
Eric Holmberg023d25c2012-03-01 12:27:55 -07001222static struct resource smd_resource[] = {
1223 {
1224 .name = "a9_m2a_0",
1225 .start = INT_A9_M2A_0,
1226 .flags = IORESOURCE_IRQ,
1227 },
1228 {
1229 .name = "a9_m2a_5",
1230 .start = INT_A9_M2A_5,
1231 .flags = IORESOURCE_IRQ,
1232 },
1233 {
1234 .name = "adsp_a11",
1235 .start = INT_ADSP_A11,
1236 .flags = IORESOURCE_IRQ,
1237 },
1238 {
1239 .name = "adsp_a11_smsm",
1240 .start = INT_ADSP_A11_SMSM,
1241 .flags = IORESOURCE_IRQ,
1242 },
1243 {
1244 .name = "dsps_a11",
1245 .start = INT_DSPS_A11,
1246 .flags = IORESOURCE_IRQ,
1247 },
1248 {
1249 .name = "dsps_a11_smsm",
1250 .start = INT_DSPS_A11_SMSM,
1251 .flags = IORESOURCE_IRQ,
1252 },
1253 {
1254 .name = "wcnss_a11",
1255 .start = INT_WCNSS_A11,
1256 .flags = IORESOURCE_IRQ,
1257 },
1258 {
1259 .name = "wcnss_a11_smsm",
1260 .start = INT_WCNSS_A11_SMSM,
1261 .flags = IORESOURCE_IRQ,
1262 },
1263};
1264
1265static struct smd_subsystem_config smd_config_list[] = {
1266 {
1267 .irq_config_id = SMD_MODEM,
1268 .subsys_name = "gss",
1269 .edge = SMD_APPS_MODEM,
1270
1271 .smd_int.irq_name = "a9_m2a_0",
1272 .smd_int.flags = IRQF_TRIGGER_RISING,
1273 .smd_int.irq_id = -1,
1274 .smd_int.device_name = "smd_dev",
1275 .smd_int.dev_id = 0,
1276 .smd_int.out_bit_pos = 1 << 3,
1277 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1278 .smd_int.out_offset = 0x8,
1279
1280 .smsm_int.irq_name = "a9_m2a_5",
1281 .smsm_int.flags = IRQF_TRIGGER_RISING,
1282 .smsm_int.irq_id = -1,
1283 .smsm_int.device_name = "smd_smsm",
1284 .smsm_int.dev_id = 0,
1285 .smsm_int.out_bit_pos = 1 << 4,
1286 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1287 .smsm_int.out_offset = 0x8,
1288 },
1289 {
1290 .irq_config_id = SMD_Q6,
1291 .subsys_name = "q6",
1292 .edge = SMD_APPS_QDSP,
1293
1294 .smd_int.irq_name = "adsp_a11",
1295 .smd_int.flags = IRQF_TRIGGER_RISING,
1296 .smd_int.irq_id = -1,
1297 .smd_int.device_name = "smd_dev",
1298 .smd_int.dev_id = 0,
1299 .smd_int.out_bit_pos = 1 << 15,
1300 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1301 .smd_int.out_offset = 0x8,
1302
1303 .smsm_int.irq_name = "adsp_a11_smsm",
1304 .smsm_int.flags = IRQF_TRIGGER_RISING,
1305 .smsm_int.irq_id = -1,
1306 .smsm_int.device_name = "smd_smsm",
1307 .smsm_int.dev_id = 0,
1308 .smsm_int.out_bit_pos = 1 << 14,
1309 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1310 .smsm_int.out_offset = 0x8,
1311 },
1312 {
1313 .irq_config_id = SMD_DSPS,
1314 .subsys_name = "dsps",
1315 .edge = SMD_APPS_DSPS,
1316
1317 .smd_int.irq_name = "dsps_a11",
1318 .smd_int.flags = IRQF_TRIGGER_RISING,
1319 .smd_int.irq_id = -1,
1320 .smd_int.device_name = "smd_dev",
1321 .smd_int.dev_id = 0,
1322 .smd_int.out_bit_pos = 1,
1323 .smd_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1324 .smd_int.out_offset = 0x4080,
1325
1326 .smsm_int.irq_name = "dsps_a11_smsm",
1327 .smsm_int.flags = IRQF_TRIGGER_RISING,
1328 .smsm_int.irq_id = -1,
1329 .smsm_int.device_name = "smd_smsm",
1330 .smsm_int.dev_id = 0,
1331 .smsm_int.out_bit_pos = 1,
1332 .smsm_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1333 .smsm_int.out_offset = 0x4094,
1334 },
1335 {
1336 .irq_config_id = SMD_WCNSS,
1337 .subsys_name = "wcnss",
1338 .edge = SMD_APPS_WCNSS,
1339
1340 .smd_int.irq_name = "wcnss_a11",
1341 .smd_int.flags = IRQF_TRIGGER_RISING,
1342 .smd_int.irq_id = -1,
1343 .smd_int.device_name = "smd_dev",
1344 .smd_int.dev_id = 0,
1345 .smd_int.out_bit_pos = 1 << 25,
1346 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1347 .smd_int.out_offset = 0x8,
1348
1349 .smsm_int.irq_name = "wcnss_a11_smsm",
1350 .smsm_int.flags = IRQF_TRIGGER_RISING,
1351 .smsm_int.irq_id = -1,
1352 .smsm_int.device_name = "smd_smsm",
1353 .smsm_int.dev_id = 0,
1354 .smsm_int.out_bit_pos = 1 << 23,
1355 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1356 .smsm_int.out_offset = 0x8,
1357 },
1358};
1359
1360static struct smd_platform smd_platform_data = {
1361 .num_ss_configs = ARRAY_SIZE(smd_config_list),
1362 .smd_ss_configs = smd_config_list,
1363};
1364
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001365struct platform_device msm_device_smd_apq8064 = {
1366 .name = "msm_smd",
1367 .id = -1,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001368 .resource = smd_resource,
1369 .num_resources = ARRAY_SIZE(smd_resource),
1370 .dev = {
1371 .platform_data = &smd_platform_data,
1372 },
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001373};
1374
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -07001375#ifdef CONFIG_HW_RANDOM_MSM
1376/* PRNG device */
1377#define MSM_PRNG_PHYS 0x1A500000
1378static struct resource rng_resources = {
1379 .flags = IORESOURCE_MEM,
1380 .start = MSM_PRNG_PHYS,
1381 .end = MSM_PRNG_PHYS + SZ_512 - 1,
1382};
1383
1384struct platform_device apq8064_device_rng = {
1385 .name = "msm_rng",
1386 .id = 0,
1387 .num_resources = 1,
1388 .resource = &rng_resources,
1389};
1390#endif
1391
Matt Wagantall292aace2012-01-26 19:12:34 -08001392static struct resource msm_gss_resources[] = {
1393 {
1394 .start = 0x10000000,
1395 .end = 0x10000000 + SZ_256 - 1,
1396 .flags = IORESOURCE_MEM,
1397 },
Matt Wagantall19ac4fd2012-02-03 20:18:23 -08001398 {
1399 .start = 0x10008000,
1400 .end = 0x10008000 + SZ_256 - 1,
1401 .flags = IORESOURCE_MEM,
1402 },
Matt Wagantall292aace2012-01-26 19:12:34 -08001403};
1404
1405struct platform_device msm_gss = {
1406 .name = "pil_gss",
1407 .id = -1,
1408 .num_resources = ARRAY_SIZE(msm_gss_resources),
1409 .resource = msm_gss_resources,
1410};
1411
Matt Wagantall1875d322012-02-22 16:11:33 -08001412struct platform_device *apq8064_fs_devices[] = {
1413 FS_8X60(FS_ROT, "fs_rot"),
1414 FS_8X60(FS_IJPEG, "fs_ijpeg"),
1415 FS_8X60(FS_VFE, "fs_vfe"),
1416 FS_8X60(FS_VPE, "fs_vpe"),
1417 FS_8X60(FS_GFX3D, "fs_gfx3d"),
1418 FS_8X60(FS_VED, "fs_ved"),
1419 FS_8X60(FS_VCAP, "fs_vcap"),
1420};
1421unsigned apq8064_num_fs_devices = ARRAY_SIZE(apq8064_fs_devices);
1422
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001423static struct clk_lookup msm_clocks_8064_dummy[] = {
1424 CLK_DUMMY("pll2", PLL2, NULL, 0),
1425 CLK_DUMMY("pll8", PLL8, NULL, 0),
1426 CLK_DUMMY("pll4", PLL4, NULL, 0),
1427
1428 CLK_DUMMY("afab_clk", AFAB_CLK, NULL, 0),
1429 CLK_DUMMY("afab_a_clk", AFAB_A_CLK, NULL, 0),
1430 CLK_DUMMY("cfpb_clk", CFPB_CLK, NULL, 0),
1431 CLK_DUMMY("cfpb_a_clk", CFPB_A_CLK, NULL, 0),
1432 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
1433 CLK_DUMMY("dfab_a_clk", DFAB_A_CLK, NULL, 0),
1434 CLK_DUMMY("ebi1_clk", EBI1_CLK, NULL, 0),
1435 CLK_DUMMY("ebi1_a_clk", EBI1_A_CLK, NULL, 0),
1436 CLK_DUMMY("mmfab_clk", MMFAB_CLK, NULL, 0),
1437 CLK_DUMMY("mmfab_a_clk", MMFAB_A_CLK, NULL, 0),
1438 CLK_DUMMY("mmfpb_clk", MMFPB_CLK, NULL, 0),
1439 CLK_DUMMY("mmfpb_a_clk", MMFPB_A_CLK, NULL, 0),
1440 CLK_DUMMY("sfab_clk", SFAB_CLK, NULL, 0),
1441 CLK_DUMMY("sfab_a_clk", SFAB_A_CLK, NULL, 0),
1442 CLK_DUMMY("sfpb_clk", SFPB_CLK, NULL, 0),
1443 CLK_DUMMY("sfpb_a_clk", SFPB_A_CLK, NULL, 0),
1444
Matt Wagantalle2522372011-08-17 14:52:21 -07001445 CLK_DUMMY("core_clk", GSBI1_UART_CLK, NULL, OFF),
1446 CLK_DUMMY("core_clk", GSBI2_UART_CLK, NULL, OFF),
1447 CLK_DUMMY("core_clk", GSBI3_UART_CLK,
Jing Lin04601f92012-02-05 15:36:07 -08001448 NULL, OFF),
Matt Wagantalle2522372011-08-17 14:52:21 -07001449 CLK_DUMMY("core_clk", GSBI4_UART_CLK, NULL, OFF),
1450 CLK_DUMMY("core_clk", GSBI5_UART_CLK, NULL, OFF),
1451 CLK_DUMMY("core_clk", GSBI6_UART_CLK, NULL, OFF),
1452 CLK_DUMMY("core_clk", GSBI7_UART_CLK, NULL, OFF),
1453 CLK_DUMMY("core_clk", GSBI8_UART_CLK, NULL, OFF),
1454 CLK_DUMMY("core_clk", GSBI9_UART_CLK, NULL, OFF),
1455 CLK_DUMMY("core_clk", GSBI10_UART_CLK, NULL, OFF),
1456 CLK_DUMMY("core_clk", GSBI11_UART_CLK, NULL, OFF),
1457 CLK_DUMMY("core_clk", GSBI12_UART_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001458 CLK_DUMMY("core_clk", GSBI1_QUP_CLK, NULL, OFF),
1459 CLK_DUMMY("core_clk", GSBI2_QUP_CLK, NULL, OFF),
Jing Lin04601f92012-02-05 15:36:07 -08001460 CLK_DUMMY("core_clk", GSBI3_QUP_CLK, "qup_i2c.3", OFF),
Matt Wagantallac294852011-08-17 15:44:58 -07001461 CLK_DUMMY("core_clk", GSBI4_QUP_CLK, "qup_i2c.4", OFF),
1462 CLK_DUMMY("core_clk", GSBI5_QUP_CLK, "spi_qsd.0", OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001463 CLK_DUMMY("core_clk", GSBI6_QUP_CLK, NULL, OFF),
1464 CLK_DUMMY("core_clk", GSBI7_QUP_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001465 CLK_DUMMY("core_clk", PDM_CLK, NULL, OFF),
Matt Wagantalld86d6832011-08-17 14:06:55 -07001466 CLK_DUMMY("mem_clk", PMEM_CLK, NULL, OFF),
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -07001467 CLK_DUMMY("core_clk", PRNG_CLK, "msm_rng.0", OFF),
Matt Wagantall37ce3842011-08-17 16:00:36 -07001468 CLK_DUMMY("core_clk", SDC1_CLK, NULL, OFF),
1469 CLK_DUMMY("core_clk", SDC2_CLK, NULL, OFF),
1470 CLK_DUMMY("core_clk", SDC3_CLK, NULL, OFF),
1471 CLK_DUMMY("core_clk", SDC4_CLK, NULL, OFF),
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001472 CLK_DUMMY("ref_clk", TSIF_REF_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001473 CLK_DUMMY("core_clk", TSSC_CLK, NULL, OFF),
Manu Gautam5143b252012-01-05 19:25:23 -08001474 CLK_DUMMY("alt_core_clk", USB_HS1_XCVR_CLK, NULL, OFF),
1475 CLK_DUMMY("alt_core_clk", USB_HS3_XCVR_CLK, NULL, OFF),
1476 CLK_DUMMY("alt_core_clk", USB_HS4_XCVR_CLK, NULL, OFF),
1477 CLK_DUMMY("phy_clk", USB_PHY0_CLK, NULL, OFF),
1478 CLK_DUMMY("src_clk", USB_FS1_SRC_CLK, NULL, OFF),
1479 CLK_DUMMY("alt_core_clk", USB_FS1_XCVR_CLK, NULL, OFF),
1480 CLK_DUMMY("sys_clk", USB_FS1_SYS_CLK, NULL, OFF),
Matt Wagantallc4b3a4d2011-08-17 16:58:39 -07001481 CLK_DUMMY("core_clk", CE2_CLK, NULL, OFF),
1482 CLK_DUMMY("core_clk", CE1_CORE_CLK, NULL, OFF),
1483 CLK_DUMMY("core_clk", CE3_CORE_CLK, NULL, OFF),
1484 CLK_DUMMY("iface_clk", CE3_P_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -07001485 CLK_DUMMY("pcie_pclk", PCIE_P_CLK, NULL, OFF),
1486 CLK_DUMMY("pcie_alt_ref_clk", PCIE_ALT_REF_CLK, NULL, OFF),
1487 CLK_DUMMY("sata_rxoob_clk", SATA_RXOOB_CLK, NULL, OFF),
1488 CLK_DUMMY("sata_pmalive_clk", SATA_PMALIVE_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001489 CLK_DUMMY("ref_clk", SATA_PHY_REF_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001490 CLK_DUMMY("iface_clk", GSBI1_P_CLK, NULL, OFF),
1491 CLK_DUMMY("iface_clk", GSBI2_P_CLK, NULL, OFF),
Jing Lin04601f92012-02-05 15:36:07 -08001492 CLK_DUMMY("iface_clk", GSBI3_P_CLK, "qup_i2c.3", OFF),
Matt Wagantallac294852011-08-17 15:44:58 -07001493 CLK_DUMMY("iface_clk", GSBI4_P_CLK, "qup_i2c.4", OFF),
1494 CLK_DUMMY("iface_clk", GSBI5_P_CLK, "spi_qsd.0", OFF),
Matt Wagantalle2522372011-08-17 14:52:21 -07001495 CLK_DUMMY("iface_clk", GSBI6_P_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001496 CLK_DUMMY("iface_clk", GSBI7_P_CLK, NULL, OFF),
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001497 CLK_DUMMY("iface_clk", TSIF_P_CLK, NULL, OFF),
Manu Gautam5143b252012-01-05 19:25:23 -08001498 CLK_DUMMY("iface_clk", USB_FS1_P_CLK, NULL, OFF),
1499 CLK_DUMMY("iface_clk", USB_HS1_P_CLK, NULL, OFF),
1500 CLK_DUMMY("iface_clk", USB_HS3_P_CLK, NULL, OFF),
1501 CLK_DUMMY("iface_clk", USB_HS4_P_CLK, NULL, OFF),
Matt Wagantall37ce3842011-08-17 16:00:36 -07001502 CLK_DUMMY("iface_clk", SDC1_P_CLK, NULL, OFF),
1503 CLK_DUMMY("iface_clk", SDC2_P_CLK, NULL, OFF),
1504 CLK_DUMMY("iface_clk", SDC3_P_CLK, NULL, OFF),
1505 CLK_DUMMY("iface_clk", SDC4_P_CLK, NULL, OFF),
Jin Hong01f2dbb2011-11-03 22:13:51 -07001506 CLK_DUMMY("core_clk", ADM0_CLK, "msm_dmov", OFF),
1507 CLK_DUMMY("iface_clk", ADM0_P_CLK, "msm_dmov", OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001508 CLK_DUMMY("iface_clk", PMIC_ARB0_P_CLK, NULL, OFF),
1509 CLK_DUMMY("iface_clk", PMIC_ARB1_P_CLK, NULL, OFF),
1510 CLK_DUMMY("core_clk", PMIC_SSBI2_CLK, NULL, OFF),
1511 CLK_DUMMY("mem_clk", RPM_MSG_RAM_P_CLK, NULL, OFF),
1512 CLK_DUMMY("core_clk", AMP_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001513 CLK_DUMMY("cam_clk", CAM0_CLK, NULL, OFF),
1514 CLK_DUMMY("cam_clk", CAM1_CLK, NULL, OFF),
1515 CLK_DUMMY("csi_src_clk", CSI0_SRC_CLK, NULL, OFF),
1516 CLK_DUMMY("csi_src_clk", CSI1_SRC_CLK, NULL, OFF),
1517 CLK_DUMMY("csi_clk", CSI0_CLK, NULL, OFF),
1518 CLK_DUMMY("csi_clk", CSI1_CLK, NULL, OFF),
1519 CLK_DUMMY("csi_pix_clk", CSI_PIX_CLK, NULL, OFF),
1520 CLK_DUMMY("csi_rdi_clk", CSI_RDI_CLK, NULL, OFF),
1521 CLK_DUMMY("csiphy_timer_src_clk", CSIPHY_TIMER_SRC_CLK, NULL, OFF),
1522 CLK_DUMMY("csi0phy_timer_clk", CSIPHY0_TIMER_CLK, NULL, OFF),
1523 CLK_DUMMY("csi1phy_timer_clk", CSIPHY1_TIMER_CLK, NULL, OFF),
1524 CLK_DUMMY("dsi_byte_div_clk", DSI1_BYTE_CLK, NULL, OFF),
1525 CLK_DUMMY("dsi_byte_div_clk", DSI2_BYTE_CLK, NULL, OFF),
1526 CLK_DUMMY("dsi_esc_clk", DSI1_ESC_CLK, NULL, OFF),
1527 CLK_DUMMY("dsi_esc_clk", DSI2_ESC_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001528 CLK_DUMMY("core_clk", VCAP_CLK, NULL, OFF),
1529 CLK_DUMMY("npl_clk", VCAP_NPL_CLK, NULL, OFF),
Pu Chen86b4be92011-11-03 17:27:57 -07001530 CLK_DUMMY("core_clk", GFX3D_CLK, "kgsl-3d0.0", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001531 CLK_DUMMY("ijpeg_clk", IJPEG_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001532 CLK_DUMMY("mem_clk", IMEM_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001533 CLK_DUMMY("core_clk", JPEGD_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001534 CLK_DUMMY("mdp_clk", MDP_CLK, NULL, OFF),
1535 CLK_DUMMY("mdp_vsync_clk", MDP_VSYNC_CLK, NULL, OFF),
1536 CLK_DUMMY("lut_mdp", LUT_MDP_CLK, NULL, OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -07001537 CLK_DUMMY("core_clk", ROT_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001538 CLK_DUMMY("tv_src_clk", TV_SRC_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001539 CLK_DUMMY("core_clk", VCODEC_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001540 CLK_DUMMY("mdp_tv_clk", MDP_TV_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -07001541 CLK_DUMMY("rgb_tv_clk", RGB_TV_CLK, NULL, OFF),
1542 CLK_DUMMY("npl_tv_clk", NPL_TV_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001543 CLK_DUMMY("hdmi_clk", HDMI_TV_CLK, NULL, OFF),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -07001544 CLK_DUMMY("core_clk", HDMI_APP_CLK, "hdmi_msm.1", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001545 CLK_DUMMY("vpe_clk", VPE_CLK, NULL, OFF),
1546 CLK_DUMMY("vfe_clk", VFE_CLK, NULL, OFF),
1547 CLK_DUMMY("csi_vfe_clk", CSI0_VFE_CLK, NULL, OFF),
1548 CLK_DUMMY("vfe_axi_clk", VFE_AXI_CLK, NULL, OFF),
1549 CLK_DUMMY("ijpeg_axi_clk", IJPEG_AXI_CLK, NULL, OFF),
1550 CLK_DUMMY("mdp_axi_clk", MDP_AXI_CLK, NULL, OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -07001551 CLK_DUMMY("bus_clk", ROT_AXI_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001552 CLK_DUMMY("vcodec_axi_clk", VCODEC_AXI_CLK, NULL, OFF),
1553 CLK_DUMMY("vcodec_axi_a_clk", VCODEC_AXI_A_CLK, NULL, OFF),
1554 CLK_DUMMY("vcodec_axi_b_clk", VCODEC_AXI_B_CLK, NULL, OFF),
1555 CLK_DUMMY("vpe_axi_clk", VPE_AXI_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001556 CLK_DUMMY("bus_clk", GFX3D_AXI_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -07001557 CLK_DUMMY("vcap_axi_clk", VCAP_AXI_CLK, NULL, OFF),
1558 CLK_DUMMY("vcap_ahb_clk", VCAP_AHB_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001559 CLK_DUMMY("amp_pclk", AMP_P_CLK, NULL, OFF),
1560 CLK_DUMMY("csi_pclk", CSI0_P_CLK, NULL, OFF),
1561 CLK_DUMMY("dsi_m_pclk", DSI1_M_P_CLK, NULL, OFF),
1562 CLK_DUMMY("dsi_s_pclk", DSI1_S_P_CLK, NULL, OFF),
1563 CLK_DUMMY("dsi_m_pclk", DSI2_M_P_CLK, NULL, OFF),
1564 CLK_DUMMY("dsi_s_pclk", DSI2_S_P_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -07001565 CLK_DUMMY("lvds_clk", LVDS_CLK, NULL, OFF),
1566 CLK_DUMMY("mdp_p2clk", MDP_P2CLK, NULL, OFF),
1567 CLK_DUMMY("dsi2_pixel_clk", DSI2_PIXEL_CLK, NULL, OFF),
1568 CLK_DUMMY("lvds_ref_clk", LVDS_REF_CLK, NULL, OFF),
Pu Chen86b4be92011-11-03 17:27:57 -07001569 CLK_DUMMY("iface_clk", GFX3D_P_CLK, "kgsl-3d0.0", OFF),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -07001570 CLK_DUMMY("master_iface_clk", HDMI_M_P_CLK, "hdmi_msm.1", OFF),
1571 CLK_DUMMY("slave_iface_clk", HDMI_S_P_CLK, "hdmi_msm.1", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001572 CLK_DUMMY("ijpeg_pclk", IJPEG_P_CLK, NULL, OFF),
1573 CLK_DUMMY("jpegd_pclk", JPEGD_P_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001574 CLK_DUMMY("mem_iface_clk", IMEM_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001575 CLK_DUMMY("mdp_pclk", MDP_P_CLK, NULL, OFF),
Matt Wagantalle604d712011-10-21 15:38:18 -07001576 CLK_DUMMY("iface_clk", SMMU_P_CLK, "msm_smmu", OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -07001577 CLK_DUMMY("iface_clk", ROT_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001578 CLK_DUMMY("vcodec_pclk", VCODEC_P_CLK, NULL, OFF),
1579 CLK_DUMMY("vfe_pclk", VFE_P_CLK, NULL, OFF),
1580 CLK_DUMMY("vpe_pclk", VPE_P_CLK, NULL, OFF),
1581 CLK_DUMMY("mi2s_osr_clk", MI2S_OSR_CLK, NULL, OFF),
1582 CLK_DUMMY("mi2s_bit_clk", MI2S_BIT_CLK, NULL, OFF),
1583 CLK_DUMMY("i2s_mic_osr_clk", CODEC_I2S_MIC_OSR_CLK, NULL, OFF),
1584 CLK_DUMMY("i2s_mic_bit_clk", CODEC_I2S_MIC_BIT_CLK, NULL, OFF),
1585 CLK_DUMMY("i2s_mic_osr_clk", SPARE_I2S_MIC_OSR_CLK, NULL, OFF),
1586 CLK_DUMMY("i2s_mic_bit_clk", SPARE_I2S_MIC_BIT_CLK, NULL, OFF),
1587 CLK_DUMMY("i2s_spkr_osr_clk", CODEC_I2S_SPKR_OSR_CLK, NULL, OFF),
1588 CLK_DUMMY("i2s_spkr_bit_clk", CODEC_I2S_SPKR_BIT_CLK, NULL, OFF),
1589 CLK_DUMMY("i2s_spkr_osr_clk", SPARE_I2S_SPKR_OSR_CLK, NULL, OFF),
1590 CLK_DUMMY("i2s_spkr_bit_clk", SPARE_I2S_SPKR_BIT_CLK, NULL, OFF),
1591 CLK_DUMMY("pcm_clk", PCM_CLK, NULL, OFF),
Tianyi Gou142b8db2011-09-21 18:01:54 -07001592 CLK_DUMMY("audio_slimbus_clk", AUDIO_SLIMBUS_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001593
1594 CLK_DUMMY("dfab_dsps_clk", DFAB_DSPS_CLK, NULL, 0),
Manu Gautam5143b252012-01-05 19:25:23 -08001595 CLK_DUMMY("core_clk", DFAB_USB_HS_CLK, NULL, 0),
Matt Wagantall37ce3842011-08-17 16:00:36 -07001596 CLK_DUMMY("bus_clk", DFAB_SDC1_CLK, NULL, 0),
1597 CLK_DUMMY("bus_clk", DFAB_SDC2_CLK, NULL, 0),
1598 CLK_DUMMY("bus_clk", DFAB_SDC3_CLK, NULL, 0),
1599 CLK_DUMMY("bus_clk", DFAB_SDC4_CLK, NULL, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001600 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
1601 CLK_DUMMY("dma_bam_pclk", DMA_BAM_P_CLK, NULL, 0),
Jin Hong01f2dbb2011-11-03 22:13:51 -07001602 CLK_DUMMY("mem_clk", EBI1_ADM_CLK, "msm_dmov", 0),
Ramesh Masavarapu28311912011-10-27 11:04:12 -07001603 CLK_DUMMY("ce3_core_src_clk", CE3_SRC_CLK, "qce.0", OFF),
1604 CLK_DUMMY("ce3_core_src_clk", CE3_SRC_CLK, "qcrypto.0", OFF),
1605 CLK_DUMMY("core_clk", CE3_CORE_CLK, "qce.0", OFF),
1606 CLK_DUMMY("core_clk", CE3_CORE_CLK, "qcrypto.0", OFF),
1607 CLK_DUMMY("iface_clk", CE3_P_CLK, "qce0.0", OFF),
1608 CLK_DUMMY("iface_clk", CE3_P_CLK, "qcrypto.0", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001609};
1610
Stephen Boydbb600ae2011-08-02 20:11:40 -07001611struct clock_init_data apq8064_dummy_clock_init_data __initdata = {
1612 .table = msm_clocks_8064_dummy,
1613 .size = ARRAY_SIZE(msm_clocks_8064_dummy),
1614};
Praveen Chidambaram78499012011-11-01 17:15:17 -06001615
1616struct msm_rpm_platform_data apq8064_rpm_data __initdata = {
1617 .reg_base_addrs = {
1618 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
1619 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
1620 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
1621 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
1622 },
1623 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
1624 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
1625 .ipc_rpm_val = 4,
1626 .target_id = {
1627 MSM_RPM_MAP(8064, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
1628 MSM_RPM_MAP(8064, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
1629 MSM_RPM_MAP(8064, INVALIDATE_0, INVALIDATE, 8),
1630 MSM_RPM_MAP(8064, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
1631 MSM_RPM_MAP(8064, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
1632 MSM_RPM_MAP(8064, RPM_CTL, RPM_CTL, 1),
1633 MSM_RPM_MAP(8064, CXO_CLK, CXO_CLK, 1),
1634 MSM_RPM_MAP(8064, PXO_CLK, PXO_CLK, 1),
1635 MSM_RPM_MAP(8064, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
1636 MSM_RPM_MAP(8064, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
1637 MSM_RPM_MAP(8064, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
1638 MSM_RPM_MAP(8064, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
1639 MSM_RPM_MAP(8064, SFPB_CLK, SFPB_CLK, 1),
1640 MSM_RPM_MAP(8064, CFPB_CLK, CFPB_CLK, 1),
1641 MSM_RPM_MAP(8064, MMFPB_CLK, MMFPB_CLK, 1),
1642 MSM_RPM_MAP(8064, EBI1_CLK, EBI1_CLK, 1),
1643 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_HALT_0,
1644 APPS_FABRIC_CFG_HALT, 2),
1645 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_CLKMOD_0,
1646 APPS_FABRIC_CFG_CLKMOD, 3),
1647 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_IOCTL,
1648 APPS_FABRIC_CFG_IOCTL, 1),
1649 MSM_RPM_MAP(8064, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
1650 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_HALT_0,
1651 SYS_FABRIC_CFG_HALT, 2),
1652 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_CLKMOD_0,
1653 SYS_FABRIC_CFG_CLKMOD, 3),
1654 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_IOCTL,
1655 SYS_FABRIC_CFG_IOCTL, 1),
1656 MSM_RPM_MAP(8064, SYSTEM_FABRIC_ARB_0, SYSTEM_FABRIC_ARB, 30),
1657 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_HALT_0,
1658 MMSS_FABRIC_CFG_HALT, 2),
1659 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_CLKMOD_0,
1660 MMSS_FABRIC_CFG_CLKMOD, 3),
1661 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_IOCTL,
1662 MMSS_FABRIC_CFG_IOCTL, 1),
1663 MSM_RPM_MAP(8064, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 21),
1664 MSM_RPM_MAP(8064, PM8921_S1_0, PM8921_S1, 2),
1665 MSM_RPM_MAP(8064, PM8921_S2_0, PM8921_S2, 2),
1666 MSM_RPM_MAP(8064, PM8921_S3_0, PM8921_S3, 2),
1667 MSM_RPM_MAP(8064, PM8921_S4_0, PM8921_S4, 2),
1668 MSM_RPM_MAP(8064, PM8921_S5_0, PM8921_S5, 2),
1669 MSM_RPM_MAP(8064, PM8921_S6_0, PM8921_S6, 2),
1670 MSM_RPM_MAP(8064, PM8921_S7_0, PM8921_S7, 2),
1671 MSM_RPM_MAP(8064, PM8921_S8_0, PM8921_S8, 2),
1672 MSM_RPM_MAP(8064, PM8921_L1_0, PM8921_L1, 2),
1673 MSM_RPM_MAP(8064, PM8921_L2_0, PM8921_L2, 2),
1674 MSM_RPM_MAP(8064, PM8921_L3_0, PM8921_L3, 2),
1675 MSM_RPM_MAP(8064, PM8921_L4_0, PM8921_L4, 2),
1676 MSM_RPM_MAP(8064, PM8921_L5_0, PM8921_L5, 2),
1677 MSM_RPM_MAP(8064, PM8921_L6_0, PM8921_L6, 2),
1678 MSM_RPM_MAP(8064, PM8921_L7_0, PM8921_L7, 2),
1679 MSM_RPM_MAP(8064, PM8921_L8_0, PM8921_L8, 2),
1680 MSM_RPM_MAP(8064, PM8921_L9_0, PM8921_L9, 2),
1681 MSM_RPM_MAP(8064, PM8921_L10_0, PM8921_L10, 2),
1682 MSM_RPM_MAP(8064, PM8921_L11_0, PM8921_L11, 2),
1683 MSM_RPM_MAP(8064, PM8921_L12_0, PM8921_L12, 2),
1684 MSM_RPM_MAP(8064, PM8921_L13_0, PM8921_L13, 2),
1685 MSM_RPM_MAP(8064, PM8921_L14_0, PM8921_L14, 2),
1686 MSM_RPM_MAP(8064, PM8921_L15_0, PM8921_L15, 2),
1687 MSM_RPM_MAP(8064, PM8921_L16_0, PM8921_L16, 2),
1688 MSM_RPM_MAP(8064, PM8921_L17_0, PM8921_L17, 2),
1689 MSM_RPM_MAP(8064, PM8921_L18_0, PM8921_L18, 2),
1690 MSM_RPM_MAP(8064, PM8921_L19_0, PM8921_L19, 2),
1691 MSM_RPM_MAP(8064, PM8921_L20_0, PM8921_L20, 2),
1692 MSM_RPM_MAP(8064, PM8921_L21_0, PM8921_L21, 2),
1693 MSM_RPM_MAP(8064, PM8921_L22_0, PM8921_L22, 2),
1694 MSM_RPM_MAP(8064, PM8921_L23_0, PM8921_L23, 2),
1695 MSM_RPM_MAP(8064, PM8921_L24_0, PM8921_L24, 2),
1696 MSM_RPM_MAP(8064, PM8921_L25_0, PM8921_L25, 2),
1697 MSM_RPM_MAP(8064, PM8921_L26_0, PM8921_L26, 2),
1698 MSM_RPM_MAP(8064, PM8921_L27_0, PM8921_L27, 2),
1699 MSM_RPM_MAP(8064, PM8921_L28_0, PM8921_L28, 2),
1700 MSM_RPM_MAP(8064, PM8921_L29_0, PM8921_L29, 2),
1701 MSM_RPM_MAP(8064, PM8921_CLK1_0, PM8921_CLK1, 2),
1702 MSM_RPM_MAP(8064, PM8921_CLK2_0, PM8921_CLK2, 2),
1703 MSM_RPM_MAP(8064, PM8921_LVS1, PM8921_LVS1, 1),
1704 MSM_RPM_MAP(8064, PM8921_LVS2, PM8921_LVS2, 1),
1705 MSM_RPM_MAP(8064, PM8921_LVS3, PM8921_LVS3, 1),
1706 MSM_RPM_MAP(8064, PM8921_LVS4, PM8921_LVS4, 1),
1707 MSM_RPM_MAP(8064, PM8921_LVS5, PM8921_LVS5, 1),
1708 MSM_RPM_MAP(8064, PM8921_LVS6, PM8921_LVS6, 1),
1709 MSM_RPM_MAP(8064, PM8921_LVS7, PM8921_LVS7, 1),
1710 MSM_RPM_MAP(8064, PM8821_S1_0, PM8821_S1, 2),
1711 MSM_RPM_MAP(8064, PM8821_S2_0, PM8821_S2, 2),
1712 MSM_RPM_MAP(8064, PM8821_L1_0, PM8821_L1, 2),
1713 MSM_RPM_MAP(8064, NCP_0, NCP, 2),
1714 MSM_RPM_MAP(8064, CXO_BUFFERS, CXO_BUFFERS, 1),
1715 MSM_RPM_MAP(8064, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
1716 MSM_RPM_MAP(8064, HDMI_SWITCH, HDMI_SWITCH, 1),
1717 MSM_RPM_MAP(8064, DDR_DMM_0, DDR_DMM, 2),
1718 MSM_RPM_MAP(8064, QDSS_CLK, QDSS_CLK, 1),
1719 },
1720 .target_status = {
1721 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MAJOR),
1722 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MINOR),
1723 MSM_RPM_STATUS_ID_MAP(8064, VERSION_BUILD),
1724 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_0),
1725 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_1),
1726 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_2),
1727 MSM_RPM_STATUS_ID_MAP(8064, RESERVED_SUPPORTED_RESOURCES_0),
1728 MSM_RPM_STATUS_ID_MAP(8064, SEQUENCE),
1729 MSM_RPM_STATUS_ID_MAP(8064, RPM_CTL),
1730 MSM_RPM_STATUS_ID_MAP(8064, CXO_CLK),
1731 MSM_RPM_STATUS_ID_MAP(8064, PXO_CLK),
1732 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CLK),
1733 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_CLK),
1734 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_CLK),
1735 MSM_RPM_STATUS_ID_MAP(8064, DAYTONA_FABRIC_CLK),
1736 MSM_RPM_STATUS_ID_MAP(8064, SFPB_CLK),
1737 MSM_RPM_STATUS_ID_MAP(8064, CFPB_CLK),
1738 MSM_RPM_STATUS_ID_MAP(8064, MMFPB_CLK),
1739 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CLK),
1740 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_HALT),
1741 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_CLKMOD),
1742 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_IOCTL),
1743 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_ARB),
1744 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_HALT),
1745 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_CLKMOD),
1746 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_IOCTL),
1747 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_ARB),
1748 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_HALT),
1749 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_CLKMOD),
1750 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_IOCTL),
1751 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_ARB),
1752 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_0),
1753 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_1),
1754 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_0),
1755 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_1),
1756 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_0),
1757 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_1),
1758 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_0),
1759 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_1),
1760 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_0),
1761 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_1),
1762 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_0),
1763 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_1),
1764 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_0),
1765 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_1),
1766 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_0),
1767 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_1),
1768 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_0),
1769 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_1),
1770 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_0),
1771 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_1),
1772 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_0),
1773 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_1),
1774 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_0),
1775 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_1),
1776 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_0),
1777 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_1),
1778 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_0),
1779 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_1),
1780 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_0),
1781 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_1),
1782 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_0),
1783 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_1),
1784 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_0),
1785 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_1),
1786 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_0),
1787 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_1),
1788 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_0),
1789 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_1),
1790 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_0),
1791 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_1),
1792 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_0),
1793 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_1),
1794 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_0),
1795 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_1),
1796 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_0),
1797 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_1),
1798 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_0),
1799 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_1),
1800 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_0),
1801 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_1),
1802 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_0),
1803 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_1),
1804 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_0),
1805 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_1),
1806 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_0),
1807 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_1),
1808 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_0),
1809 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_1),
1810 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_0),
1811 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_1),
1812 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_0),
1813 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_1),
1814 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_0),
1815 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_1),
1816 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_0),
1817 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_1),
1818 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_0),
1819 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_1),
1820 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_0),
1821 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_1),
1822 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_0),
1823 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_1),
1824 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_0),
1825 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_1),
1826 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_0),
1827 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_1),
1828 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_0),
1829 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_1),
1830 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS1),
1831 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS2),
1832 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS3),
1833 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS4),
1834 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS5),
1835 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS6),
1836 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS7),
1837 MSM_RPM_STATUS_ID_MAP(8064, NCP_0),
1838 MSM_RPM_STATUS_ID_MAP(8064, NCP_1),
1839 MSM_RPM_STATUS_ID_MAP(8064, CXO_BUFFERS),
1840 MSM_RPM_STATUS_ID_MAP(8064, USB_OTG_SWITCH),
1841 MSM_RPM_STATUS_ID_MAP(8064, HDMI_SWITCH),
1842 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_0),
1843 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_1),
1844 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH0_RANGE),
1845 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH1_RANGE),
1846 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_0),
1847 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_1),
1848 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_0),
1849 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_1),
1850 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_0),
1851 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_1),
1852 },
1853 .target_ctrl_id = {
1854 MSM_RPM_CTRL_MAP(8064, VERSION_MAJOR),
1855 MSM_RPM_CTRL_MAP(8064, VERSION_MINOR),
1856 MSM_RPM_CTRL_MAP(8064, VERSION_BUILD),
1857 MSM_RPM_CTRL_MAP(8064, REQ_CTX_0),
1858 MSM_RPM_CTRL_MAP(8064, REQ_SEL_0),
1859 MSM_RPM_CTRL_MAP(8064, ACK_CTX_0),
1860 MSM_RPM_CTRL_MAP(8064, ACK_SEL_0),
1861 },
1862 .sel_invalidate = MSM_RPM_8064_SEL_INVALIDATE,
1863 .sel_notification = MSM_RPM_8064_SEL_NOTIFICATION,
1864 .sel_last = MSM_RPM_8064_SEL_LAST,
1865 .ver = {3, 0, 0},
1866};
1867
1868struct platform_device apq8064_rpm_device = {
1869 .name = "msm_rpm",
1870 .id = -1,
1871};
1872
1873static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
1874 .phys_addr_base = 0x0010D204,
1875 .phys_size = SZ_8K,
1876};
1877
1878struct platform_device apq8064_rpm_stat_device = {
1879 .name = "msm_rpm_stat",
1880 .id = -1,
1881 .dev = {
1882 .platform_data = &msm_rpm_stat_pdata,
1883 },
1884};
1885
1886static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
1887 .phys_addr_base = 0x0010C000,
1888 .reg_offsets = {
1889 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
1890 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
1891 },
1892 .phys_size = SZ_8K,
1893 .log_len = 4096, /* log's buffer length in bytes */
1894 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
1895};
1896
1897struct platform_device apq8064_rpm_log_device = {
1898 .name = "msm_rpm_log",
1899 .id = -1,
1900 .dev = {
1901 .platform_data = &msm_rpm_log_pdata,
1902 },
1903};
1904
Jin Hongd3024e62012-02-09 16:13:32 -08001905/* Sensors DSPS platform data */
1906
1907#define PPSS_REG_PHYS_BASE 0x12080000
1908
1909static struct dsps_clk_info dsps_clks[] = {};
1910static struct dsps_regulator_info dsps_regs[] = {};
1911
1912/*
1913 * Note: GPIOs field is intialized in run-time at the function
1914 * apq8064_init_dsps().
1915 */
1916
1917struct msm_dsps_platform_data msm_dsps_pdata_8064 = {
1918 .clks = dsps_clks,
1919 .clks_num = ARRAY_SIZE(dsps_clks),
1920 .gpios = NULL,
1921 .gpios_num = 0,
1922 .regs = dsps_regs,
1923 .regs_num = ARRAY_SIZE(dsps_regs),
1924 .dsps_pwr_ctl_en = 1,
1925 .signature = DSPS_SIGNATURE,
1926};
1927
1928static struct resource msm_dsps_resources[] = {
1929 {
1930 .start = PPSS_REG_PHYS_BASE,
1931 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
1932 .name = "ppss_reg",
1933 .flags = IORESOURCE_MEM,
1934 },
1935
1936 {
1937 .start = PPSS_WDOG_TIMER_IRQ,
1938 .end = PPSS_WDOG_TIMER_IRQ,
1939 .name = "ppss_wdog",
1940 .flags = IORESOURCE_IRQ,
1941 },
1942};
1943
1944struct platform_device msm_dsps_device_8064 = {
1945 .name = "msm_dsps",
1946 .id = 0,
1947 .num_resources = ARRAY_SIZE(msm_dsps_resources),
1948 .resource = msm_dsps_resources,
1949 .dev.platform_data = &msm_dsps_pdata_8064,
1950};
1951
Praveen Chidambaram78499012011-11-01 17:15:17 -06001952#ifdef CONFIG_MSM_MPM
1953static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
1954 [1] = MSM_GPIO_TO_INT(26),
1955 [2] = MSM_GPIO_TO_INT(88),
1956 [4] = MSM_GPIO_TO_INT(73),
1957 [5] = MSM_GPIO_TO_INT(74),
1958 [6] = MSM_GPIO_TO_INT(75),
1959 [7] = MSM_GPIO_TO_INT(76),
1960 [8] = MSM_GPIO_TO_INT(77),
1961 [9] = MSM_GPIO_TO_INT(36),
1962 [10] = MSM_GPIO_TO_INT(84),
1963 [11] = MSM_GPIO_TO_INT(7),
1964 [12] = MSM_GPIO_TO_INT(11),
1965 [13] = MSM_GPIO_TO_INT(52),
1966 [14] = MSM_GPIO_TO_INT(15),
1967 [15] = MSM_GPIO_TO_INT(83),
1968 [16] = USB3_HS_IRQ,
1969 [19] = MSM_GPIO_TO_INT(61),
1970 [20] = MSM_GPIO_TO_INT(58),
1971 [23] = MSM_GPIO_TO_INT(65),
1972 [24] = MSM_GPIO_TO_INT(63),
1973 [25] = USB1_HS_IRQ,
1974 [27] = HDMI_IRQ,
1975 [29] = MSM_GPIO_TO_INT(22),
1976 [30] = MSM_GPIO_TO_INT(72),
1977 [31] = USB4_HS_IRQ,
1978 [33] = MSM_GPIO_TO_INT(44),
1979 [34] = MSM_GPIO_TO_INT(39),
1980 [35] = MSM_GPIO_TO_INT(19),
1981 [36] = MSM_GPIO_TO_INT(23),
1982 [37] = MSM_GPIO_TO_INT(41),
1983 [38] = MSM_GPIO_TO_INT(30),
1984 [41] = MSM_GPIO_TO_INT(42),
1985 [42] = MSM_GPIO_TO_INT(56),
1986 [43] = MSM_GPIO_TO_INT(55),
1987 [44] = MSM_GPIO_TO_INT(50),
1988 [45] = MSM_GPIO_TO_INT(49),
1989 [46] = MSM_GPIO_TO_INT(47),
1990 [47] = MSM_GPIO_TO_INT(45),
1991 [48] = MSM_GPIO_TO_INT(38),
1992 [49] = MSM_GPIO_TO_INT(34),
1993 [50] = MSM_GPIO_TO_INT(32),
1994 [51] = MSM_GPIO_TO_INT(29),
1995 [52] = MSM_GPIO_TO_INT(18),
1996 [53] = MSM_GPIO_TO_INT(10),
1997 [54] = MSM_GPIO_TO_INT(81),
1998 [55] = MSM_GPIO_TO_INT(6),
1999};
2000
2001static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
2002 TLMM_MSM_SUMMARY_IRQ,
2003 RPM_APCC_CPU0_GP_HIGH_IRQ,
2004 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2005 RPM_APCC_CPU0_GP_LOW_IRQ,
2006 RPM_APCC_CPU0_WAKE_UP_IRQ,
2007 RPM_APCC_CPU1_GP_HIGH_IRQ,
2008 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
2009 RPM_APCC_CPU1_GP_LOW_IRQ,
2010 RPM_APCC_CPU1_WAKE_UP_IRQ,
2011 MSS_TO_APPS_IRQ_0,
2012 MSS_TO_APPS_IRQ_1,
2013 MSS_TO_APPS_IRQ_2,
2014 MSS_TO_APPS_IRQ_3,
2015 MSS_TO_APPS_IRQ_4,
2016 MSS_TO_APPS_IRQ_5,
2017 MSS_TO_APPS_IRQ_6,
2018 MSS_TO_APPS_IRQ_7,
2019 MSS_TO_APPS_IRQ_8,
2020 MSS_TO_APPS_IRQ_9,
2021 LPASS_SCSS_GP_LOW_IRQ,
2022 LPASS_SCSS_GP_MEDIUM_IRQ,
2023 LPASS_SCSS_GP_HIGH_IRQ,
2024 SPS_MTI_30,
2025 SPS_MTI_31,
2026 RIVA_APSS_SPARE_IRQ,
2027 RIVA_APPS_WLAN_SMSM_IRQ,
2028 RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
2029 RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
2030};
2031
2032struct msm_mpm_device_data apq8064_mpm_dev_data __initdata = {
2033 .irqs_m2a = msm_mpm_irqs_m2a,
2034 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
2035 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
2036 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
2037 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
2038 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
2039 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
2040 .mpm_apps_ipc_val = BIT(1),
2041 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2042
2043};
2044#endif
Joel Kingdacbc822012-01-25 13:30:57 -08002045
2046#define MDM2AP_ERRFATAL 19
2047#define AP2MDM_ERRFATAL 18
2048#define MDM2AP_STATUS 49
2049#define AP2MDM_STATUS 48
2050#define AP2MDM_PMIC_RESET_N 27
2051
2052static struct resource mdm_resources[] = {
2053 {
2054 .start = MDM2AP_ERRFATAL,
2055 .end = MDM2AP_ERRFATAL,
2056 .name = "MDM2AP_ERRFATAL",
2057 .flags = IORESOURCE_IO,
2058 },
2059 {
2060 .start = AP2MDM_ERRFATAL,
2061 .end = AP2MDM_ERRFATAL,
2062 .name = "AP2MDM_ERRFATAL",
2063 .flags = IORESOURCE_IO,
2064 },
2065 {
2066 .start = MDM2AP_STATUS,
2067 .end = MDM2AP_STATUS,
2068 .name = "MDM2AP_STATUS",
2069 .flags = IORESOURCE_IO,
2070 },
2071 {
2072 .start = AP2MDM_STATUS,
2073 .end = AP2MDM_STATUS,
2074 .name = "AP2MDM_STATUS",
2075 .flags = IORESOURCE_IO,
2076 },
2077 {
2078 .start = AP2MDM_PMIC_RESET_N,
2079 .end = AP2MDM_PMIC_RESET_N,
2080 .name = "AP2MDM_PMIC_RESET_N",
2081 .flags = IORESOURCE_IO,
2082 },
2083};
2084
2085struct platform_device mdm_8064_device = {
2086 .name = "mdm2_modem",
2087 .id = -1,
2088 .num_resources = ARRAY_SIZE(mdm_resources),
2089 .resource = mdm_resources,
2090};