blob: adf679a157eb2093f7e4f4ac477ab08875053da3 [file] [log] [blame]
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001/*
Pierre Ossman70f10482007-07-11 20:04:50 +02002 * linux/drivers/mmc/host/omap.c
Carlos Aguiar730c9b72006-03-29 09:21:00 +01003 *
4 * Copyright (C) 2004 Nokia Corporation
5 * Written by Tuukka Tikkanen and Juha Yrjölä<juha.yrjola@nokia.com>
6 * Misc hacks here and there by Tony Lindgren <tony@atomide.com>
7 * Other hacks (DMA, SD, etc) by David Brownell
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
Carlos Aguiar730c9b72006-03-29 09:21:00 +010014#include <linux/module.h>
15#include <linux/moduleparam.h>
16#include <linux/init.h>
17#include <linux/ioport.h>
18#include <linux/platform_device.h>
19#include <linux/interrupt.h>
20#include <linux/dma-mapping.h>
21#include <linux/delay.h>
22#include <linux/spinlock.h>
23#include <linux/timer.h>
24#include <linux/mmc/host.h>
Carlos Aguiar730c9b72006-03-29 09:21:00 +010025#include <linux/mmc/card.h>
26#include <linux/clk.h>
Jens Axboe45711f12007-10-22 21:19:53 +020027#include <linux/scatterlist.h>
David Brownell6d16bfb2008-01-27 18:14:49 +010028#include <linux/i2c/tps65010.h>
Carlos Aguiar730c9b72006-03-29 09:21:00 +010029
30#include <asm/io.h>
31#include <asm/irq.h>
Carlos Aguiar730c9b72006-03-29 09:21:00 +010032#include <asm/mach-types.h>
33
34#include <asm/arch/board.h>
35#include <asm/arch/gpio.h>
36#include <asm/arch/dma.h>
37#include <asm/arch/mux.h>
38#include <asm/arch/fpga.h>
Carlos Aguiar730c9b72006-03-29 09:21:00 +010039
Juha Yrjola juha.yrjola0551f4d2006-11-11 23:38:36 +010040#define OMAP_MMC_REG_CMD 0x00
41#define OMAP_MMC_REG_ARGL 0x04
42#define OMAP_MMC_REG_ARGH 0x08
43#define OMAP_MMC_REG_CON 0x0c
44#define OMAP_MMC_REG_STAT 0x10
45#define OMAP_MMC_REG_IE 0x14
46#define OMAP_MMC_REG_CTO 0x18
47#define OMAP_MMC_REG_DTO 0x1c
48#define OMAP_MMC_REG_DATA 0x20
49#define OMAP_MMC_REG_BLEN 0x24
50#define OMAP_MMC_REG_NBLK 0x28
51#define OMAP_MMC_REG_BUF 0x2c
52#define OMAP_MMC_REG_SDIO 0x34
53#define OMAP_MMC_REG_REV 0x3c
54#define OMAP_MMC_REG_RSP0 0x40
55#define OMAP_MMC_REG_RSP1 0x44
56#define OMAP_MMC_REG_RSP2 0x48
57#define OMAP_MMC_REG_RSP3 0x4c
58#define OMAP_MMC_REG_RSP4 0x50
59#define OMAP_MMC_REG_RSP5 0x54
60#define OMAP_MMC_REG_RSP6 0x58
61#define OMAP_MMC_REG_RSP7 0x5c
62#define OMAP_MMC_REG_IOSR 0x60
63#define OMAP_MMC_REG_SYSC 0x64
64#define OMAP_MMC_REG_SYSS 0x68
65
66#define OMAP_MMC_STAT_CARD_ERR (1 << 14)
67#define OMAP_MMC_STAT_CARD_IRQ (1 << 13)
68#define OMAP_MMC_STAT_OCR_BUSY (1 << 12)
69#define OMAP_MMC_STAT_A_EMPTY (1 << 11)
70#define OMAP_MMC_STAT_A_FULL (1 << 10)
71#define OMAP_MMC_STAT_CMD_CRC (1 << 8)
72#define OMAP_MMC_STAT_CMD_TOUT (1 << 7)
73#define OMAP_MMC_STAT_DATA_CRC (1 << 6)
74#define OMAP_MMC_STAT_DATA_TOUT (1 << 5)
75#define OMAP_MMC_STAT_END_BUSY (1 << 4)
76#define OMAP_MMC_STAT_END_OF_DATA (1 << 3)
77#define OMAP_MMC_STAT_CARD_BUSY (1 << 2)
78#define OMAP_MMC_STAT_END_OF_CMD (1 << 0)
79
80#define OMAP_MMC_READ(host, reg) __raw_readw((host)->virt_base + OMAP_MMC_REG_##reg)
81#define OMAP_MMC_WRITE(host, reg, val) __raw_writew((val), (host)->virt_base + OMAP_MMC_REG_##reg)
82
83/*
84 * Command types
85 */
86#define OMAP_MMC_CMDTYPE_BC 0
87#define OMAP_MMC_CMDTYPE_BCR 1
88#define OMAP_MMC_CMDTYPE_AC 2
89#define OMAP_MMC_CMDTYPE_ADTC 3
90
Carlos Aguiar730c9b72006-03-29 09:21:00 +010091
92#define DRIVER_NAME "mmci-omap"
Carlos Aguiar730c9b72006-03-29 09:21:00 +010093
94/* Specifies how often in millisecs to poll for card status changes
95 * when the cover switch is open */
96#define OMAP_MMC_SWITCH_POLL_DELAY 500
97
98static int mmc_omap_enable_poll = 1;
99
100struct mmc_omap_host {
101 int initialized;
102 int suspended;
103 struct mmc_request * mrq;
104 struct mmc_command * cmd;
105 struct mmc_data * data;
106 struct mmc_host * mmc;
107 struct device * dev;
108 unsigned char id; /* 16xx chips have 2 MMC blocks */
109 struct clk * iclk;
110 struct clk * fclk;
Juha Yrjola juha.yrjola89783b1e42006-11-11 23:36:01 +0100111 struct resource *mem_res;
112 void __iomem *virt_base;
113 unsigned int phys_base;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100114 int irq;
115 unsigned char bus_mode;
116 unsigned char hw_bus_mode;
117
118 unsigned int sg_len;
119 int sg_idx;
120 u16 * buffer;
121 u32 buffer_bytes_left;
122 u32 total_bytes_left;
123
124 unsigned use_dma:1;
125 unsigned brs_received:1, dma_done:1;
126 unsigned dma_is_read:1;
127 unsigned dma_in_use:1;
128 int dma_ch;
129 spinlock_t dma_lock;
130 struct timer_list dma_timer;
131 unsigned dma_len;
132
133 short power_pin;
134 short wp_pin;
135
136 int switch_pin;
137 struct work_struct switch_work;
138 struct timer_list switch_timer;
139 int switch_last_state;
140};
141
142static inline int
143mmc_omap_cover_is_open(struct mmc_omap_host *host)
144{
145 if (host->switch_pin < 0)
146 return 0;
147 return omap_get_gpio_datain(host->switch_pin);
148}
149
150static ssize_t
151mmc_omap_show_cover_switch(struct device *dev,
152 struct device_attribute *attr, char *buf)
153{
154 struct mmc_omap_host *host = dev_get_drvdata(dev);
155
156 return sprintf(buf, "%s\n", mmc_omap_cover_is_open(host) ? "open" :
157 "closed");
158}
159
160static DEVICE_ATTR(cover_switch, S_IRUGO, mmc_omap_show_cover_switch, NULL);
161
162static ssize_t
163mmc_omap_show_enable_poll(struct device *dev,
164 struct device_attribute *attr, char *buf)
165{
166 return snprintf(buf, PAGE_SIZE, "%d\n", mmc_omap_enable_poll);
167}
168
169static ssize_t
170mmc_omap_store_enable_poll(struct device *dev,
171 struct device_attribute *attr, const char *buf,
172 size_t size)
173{
174 int enable_poll;
175
176 if (sscanf(buf, "%10d", &enable_poll) != 1)
177 return -EINVAL;
178
179 if (enable_poll != mmc_omap_enable_poll) {
180 struct mmc_omap_host *host = dev_get_drvdata(dev);
181
182 mmc_omap_enable_poll = enable_poll;
183 if (enable_poll && host->switch_pin >= 0)
184 schedule_work(&host->switch_work);
185 }
186 return size;
187}
188
189static DEVICE_ATTR(enable_poll, 0664,
190 mmc_omap_show_enable_poll, mmc_omap_store_enable_poll);
191
192static void
193mmc_omap_start_command(struct mmc_omap_host *host, struct mmc_command *cmd)
194{
195 u32 cmdreg;
196 u32 resptype;
197 u32 cmdtype;
198
199 host->cmd = cmd;
200
201 resptype = 0;
202 cmdtype = 0;
203
204 /* Our hardware needs to know exact type */
Carlos Eduardo Aguiar1b3b2632007-01-15 06:38:15 +0100205 switch (mmc_resp_type(cmd)) {
206 case MMC_RSP_NONE:
207 break;
208 case MMC_RSP_R1:
209 case MMC_RSP_R1B:
Philip Langdale6f949902007-01-04 07:04:47 -0800210 /* resp 1, 1b, 6, 7 */
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100211 resptype = 1;
212 break;
Carlos Eduardo Aguiar1b3b2632007-01-15 06:38:15 +0100213 case MMC_RSP_R2:
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100214 resptype = 2;
215 break;
Carlos Eduardo Aguiar1b3b2632007-01-15 06:38:15 +0100216 case MMC_RSP_R3:
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100217 resptype = 3;
218 break;
219 default:
Carlos Eduardo Aguiar1b3b2632007-01-15 06:38:15 +0100220 dev_err(mmc_dev(host->mmc), "Invalid response type: %04x\n", mmc_resp_type(cmd));
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100221 break;
222 }
223
224 if (mmc_cmd_type(cmd) == MMC_CMD_ADTC) {
225 cmdtype = OMAP_MMC_CMDTYPE_ADTC;
226 } else if (mmc_cmd_type(cmd) == MMC_CMD_BC) {
227 cmdtype = OMAP_MMC_CMDTYPE_BC;
228 } else if (mmc_cmd_type(cmd) == MMC_CMD_BCR) {
229 cmdtype = OMAP_MMC_CMDTYPE_BCR;
230 } else {
231 cmdtype = OMAP_MMC_CMDTYPE_AC;
232 }
233
234 cmdreg = cmd->opcode | (resptype << 8) | (cmdtype << 12);
235
236 if (host->bus_mode == MMC_BUSMODE_OPENDRAIN)
237 cmdreg |= 1 << 6;
238
239 if (cmd->flags & MMC_RSP_BUSY)
240 cmdreg |= 1 << 11;
241
242 if (host->data && !(host->data->flags & MMC_DATA_WRITE))
243 cmdreg |= 1 << 15;
244
245 clk_enable(host->fclk);
246
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100247 OMAP_MMC_WRITE(host, CTO, 200);
248 OMAP_MMC_WRITE(host, ARGL, cmd->arg & 0xffff);
249 OMAP_MMC_WRITE(host, ARGH, cmd->arg >> 16);
250 OMAP_MMC_WRITE(host, IE,
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100251 OMAP_MMC_STAT_A_EMPTY | OMAP_MMC_STAT_A_FULL |
252 OMAP_MMC_STAT_CMD_CRC | OMAP_MMC_STAT_CMD_TOUT |
253 OMAP_MMC_STAT_DATA_CRC | OMAP_MMC_STAT_DATA_TOUT |
254 OMAP_MMC_STAT_END_OF_CMD | OMAP_MMC_STAT_CARD_ERR |
255 OMAP_MMC_STAT_END_OF_DATA);
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100256 OMAP_MMC_WRITE(host, CMD, cmdreg);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100257}
258
259static void
260mmc_omap_xfer_done(struct mmc_omap_host *host, struct mmc_data *data)
261{
262 if (host->dma_in_use) {
263 enum dma_data_direction dma_data_dir;
264
265 BUG_ON(host->dma_ch < 0);
Pierre Ossman17b04292007-07-22 22:18:46 +0200266 if (data->error)
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100267 omap_stop_dma(host->dma_ch);
268 /* Release DMA channel lazily */
269 mod_timer(&host->dma_timer, jiffies + HZ);
270 if (data->flags & MMC_DATA_WRITE)
271 dma_data_dir = DMA_TO_DEVICE;
272 else
273 dma_data_dir = DMA_FROM_DEVICE;
274 dma_unmap_sg(mmc_dev(host->mmc), data->sg, host->sg_len,
275 dma_data_dir);
276 }
277 host->data = NULL;
278 host->sg_len = 0;
279 clk_disable(host->fclk);
280
281 /* NOTE: MMC layer will sometimes poll-wait CMD13 next, issuing
282 * dozens of requests until the card finishes writing data.
283 * It'd be cheaper to just wait till an EOFB interrupt arrives...
284 */
285
286 if (!data->stop) {
287 host->mrq = NULL;
288 mmc_request_done(host->mmc, data->mrq);
289 return;
290 }
291
292 mmc_omap_start_command(host, data->stop);
293}
294
295static void
296mmc_omap_end_of_data(struct mmc_omap_host *host, struct mmc_data *data)
297{
298 unsigned long flags;
299 int done;
300
301 if (!host->dma_in_use) {
302 mmc_omap_xfer_done(host, data);
303 return;
304 }
305 done = 0;
306 spin_lock_irqsave(&host->dma_lock, flags);
307 if (host->dma_done)
308 done = 1;
309 else
310 host->brs_received = 1;
311 spin_unlock_irqrestore(&host->dma_lock, flags);
312 if (done)
313 mmc_omap_xfer_done(host, data);
314}
315
316static void
317mmc_omap_dma_timer(unsigned long data)
318{
319 struct mmc_omap_host *host = (struct mmc_omap_host *) data;
320
321 BUG_ON(host->dma_ch < 0);
322 omap_free_dma(host->dma_ch);
323 host->dma_ch = -1;
324}
325
326static void
327mmc_omap_dma_done(struct mmc_omap_host *host, struct mmc_data *data)
328{
329 unsigned long flags;
330 int done;
331
332 done = 0;
333 spin_lock_irqsave(&host->dma_lock, flags);
334 if (host->brs_received)
335 done = 1;
336 else
337 host->dma_done = 1;
338 spin_unlock_irqrestore(&host->dma_lock, flags);
339 if (done)
340 mmc_omap_xfer_done(host, data);
341}
342
343static void
344mmc_omap_cmd_done(struct mmc_omap_host *host, struct mmc_command *cmd)
345{
346 host->cmd = NULL;
347
348 if (cmd->flags & MMC_RSP_PRESENT) {
349 if (cmd->flags & MMC_RSP_136) {
350 /* response type 2 */
351 cmd->resp[3] =
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100352 OMAP_MMC_READ(host, RSP0) |
353 (OMAP_MMC_READ(host, RSP1) << 16);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100354 cmd->resp[2] =
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100355 OMAP_MMC_READ(host, RSP2) |
356 (OMAP_MMC_READ(host, RSP3) << 16);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100357 cmd->resp[1] =
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100358 OMAP_MMC_READ(host, RSP4) |
359 (OMAP_MMC_READ(host, RSP5) << 16);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100360 cmd->resp[0] =
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100361 OMAP_MMC_READ(host, RSP6) |
362 (OMAP_MMC_READ(host, RSP7) << 16);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100363 } else {
364 /* response types 1, 1b, 3, 4, 5, 6 */
365 cmd->resp[0] =
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100366 OMAP_MMC_READ(host, RSP6) |
367 (OMAP_MMC_READ(host, RSP7) << 16);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100368 }
369 }
370
Pierre Ossman17b04292007-07-22 22:18:46 +0200371 if (host->data == NULL || cmd->error) {
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100372 host->mrq = NULL;
373 clk_disable(host->fclk);
374 mmc_request_done(host->mmc, cmd->mrq);
375 }
376}
377
378/* PIO only */
379static void
380mmc_omap_sg_to_buf(struct mmc_omap_host *host)
381{
382 struct scatterlist *sg;
383
384 sg = host->data->sg + host->sg_idx;
385 host->buffer_bytes_left = sg->length;
Jens Axboe45711f12007-10-22 21:19:53 +0200386 host->buffer = sg_virt(sg);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100387 if (host->buffer_bytes_left > host->total_bytes_left)
388 host->buffer_bytes_left = host->total_bytes_left;
389}
390
391/* PIO only */
392static void
393mmc_omap_xfer_data(struct mmc_omap_host *host, int write)
394{
395 int n;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100396
397 if (host->buffer_bytes_left == 0) {
398 host->sg_idx++;
399 BUG_ON(host->sg_idx == host->sg_len);
400 mmc_omap_sg_to_buf(host);
401 }
402 n = 64;
403 if (n > host->buffer_bytes_left)
404 n = host->buffer_bytes_left;
405 host->buffer_bytes_left -= n;
406 host->total_bytes_left -= n;
407 host->data->bytes_xfered += n;
408
409 if (write) {
Juha Yrjola juha.yrjola89783b1e42006-11-11 23:36:01 +0100410 __raw_writesw(host->virt_base + OMAP_MMC_REG_DATA, host->buffer, n);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100411 } else {
Juha Yrjola juha.yrjola89783b1e42006-11-11 23:36:01 +0100412 __raw_readsw(host->virt_base + OMAP_MMC_REG_DATA, host->buffer, n);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100413 }
414}
415
416static inline void mmc_omap_report_irq(u16 status)
417{
418 static const char *mmc_omap_status_bits[] = {
419 "EOC", "CD", "CB", "BRS", "EOFB", "DTO", "DCRC", "CTO",
420 "CCRC", "CRW", "AF", "AE", "OCRB", "CIRQ", "CERR"
421 };
422 int i, c = 0;
423
424 for (i = 0; i < ARRAY_SIZE(mmc_omap_status_bits); i++)
425 if (status & (1 << i)) {
426 if (c)
427 printk(" ");
428 printk("%s", mmc_omap_status_bits[i]);
429 c++;
430 }
431}
432
David Howells7d12e782006-10-05 14:55:46 +0100433static irqreturn_t mmc_omap_irq(int irq, void *dev_id)
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100434{
435 struct mmc_omap_host * host = (struct mmc_omap_host *)dev_id;
436 u16 status;
437 int end_command;
438 int end_transfer;
439 int transfer_error;
440
441 if (host->cmd == NULL && host->data == NULL) {
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100442 status = OMAP_MMC_READ(host, STAT);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100443 dev_info(mmc_dev(host->mmc),"spurious irq 0x%04x\n", status);
444 if (status != 0) {
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100445 OMAP_MMC_WRITE(host, STAT, status);
446 OMAP_MMC_WRITE(host, IE, 0);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100447 }
448 return IRQ_HANDLED;
449 }
450
451 end_command = 0;
452 end_transfer = 0;
453 transfer_error = 0;
454
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100455 while ((status = OMAP_MMC_READ(host, STAT)) != 0) {
456 OMAP_MMC_WRITE(host, STAT, status);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100457#ifdef CONFIG_MMC_DEBUG
458 dev_dbg(mmc_dev(host->mmc), "MMC IRQ %04x (CMD %d): ",
459 status, host->cmd != NULL ? host->cmd->opcode : -1);
460 mmc_omap_report_irq(status);
461 printk("\n");
462#endif
463 if (host->total_bytes_left) {
464 if ((status & OMAP_MMC_STAT_A_FULL) ||
465 (status & OMAP_MMC_STAT_END_OF_DATA))
466 mmc_omap_xfer_data(host, 0);
467 if (status & OMAP_MMC_STAT_A_EMPTY)
468 mmc_omap_xfer_data(host, 1);
469 }
470
471 if (status & OMAP_MMC_STAT_END_OF_DATA) {
472 end_transfer = 1;
473 }
474
475 if (status & OMAP_MMC_STAT_DATA_TOUT) {
476 dev_dbg(mmc_dev(host->mmc), "data timeout\n");
477 if (host->data) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200478 host->data->error = -ETIMEDOUT;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100479 transfer_error = 1;
480 }
481 }
482
483 if (status & OMAP_MMC_STAT_DATA_CRC) {
484 if (host->data) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200485 host->data->error = -EILSEQ;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100486 dev_dbg(mmc_dev(host->mmc),
487 "data CRC error, bytes left %d\n",
488 host->total_bytes_left);
489 transfer_error = 1;
490 } else {
491 dev_dbg(mmc_dev(host->mmc), "data CRC error\n");
492 }
493 }
494
495 if (status & OMAP_MMC_STAT_CMD_TOUT) {
496 /* Timeouts are routine with some commands */
497 if (host->cmd) {
Carlos Eduardo Aguiar5ec21b12008-03-26 16:08:41 -0400498 if (!mmc_omap_cover_is_open(host))
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100499 dev_err(mmc_dev(host->mmc),
Carlos Eduardo Aguiar5ec21b12008-03-26 16:08:41 -0400500 "command timeout, CMD %d\n",
501 host->cmd->opcode);
Pierre Ossman17b04292007-07-22 22:18:46 +0200502 host->cmd->error = -ETIMEDOUT;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100503 end_command = 1;
504 }
505 }
506
507 if (status & OMAP_MMC_STAT_CMD_CRC) {
508 if (host->cmd) {
509 dev_err(mmc_dev(host->mmc),
510 "command CRC error (CMD%d, arg 0x%08x)\n",
511 host->cmd->opcode, host->cmd->arg);
Pierre Ossman17b04292007-07-22 22:18:46 +0200512 host->cmd->error = -EILSEQ;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100513 end_command = 1;
514 } else
515 dev_err(mmc_dev(host->mmc),
516 "command CRC error without cmd?\n");
517 }
518
519 if (status & OMAP_MMC_STAT_CARD_ERR) {
Ragner Magalhaes0107a4b2007-06-13 19:09:28 +0200520 dev_dbg(mmc_dev(host->mmc),
521 "ignoring card status error (CMD%d)\n",
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100522 host->cmd->opcode);
Ragner Magalhaes0107a4b2007-06-13 19:09:28 +0200523 end_command = 1;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100524 }
525
526 /*
527 * NOTE: On 1610 the END_OF_CMD may come too early when
528 * starting a write
529 */
530 if ((status & OMAP_MMC_STAT_END_OF_CMD) &&
531 (!(status & OMAP_MMC_STAT_A_EMPTY))) {
532 end_command = 1;
533 }
534 }
535
536 if (end_command) {
537 mmc_omap_cmd_done(host, host->cmd);
538 }
539 if (transfer_error)
540 mmc_omap_xfer_done(host, host->data);
541 else if (end_transfer)
542 mmc_omap_end_of_data(host, host->data);
543
544 return IRQ_HANDLED;
545}
546
David Howells7d12e782006-10-05 14:55:46 +0100547static irqreturn_t mmc_omap_switch_irq(int irq, void *dev_id)
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100548{
549 struct mmc_omap_host *host = (struct mmc_omap_host *) dev_id;
550
551 schedule_work(&host->switch_work);
552
553 return IRQ_HANDLED;
554}
555
556static void mmc_omap_switch_timer(unsigned long arg)
557{
558 struct mmc_omap_host *host = (struct mmc_omap_host *) arg;
559
560 schedule_work(&host->switch_work);
561}
562
Kyungmin Park3947a392007-01-04 07:03:16 +0100563static void mmc_omap_switch_handler(struct work_struct *work)
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100564{
Kyungmin Park3947a392007-01-04 07:03:16 +0100565 struct mmc_omap_host *host = container_of(work, struct mmc_omap_host, switch_work);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100566 struct mmc_card *card;
567 static int complained = 0;
568 int cards = 0, cover_open;
569
570 if (host->switch_pin == -1)
571 return;
572 cover_open = mmc_omap_cover_is_open(host);
573 if (cover_open != host->switch_last_state) {
574 kobject_uevent(&host->dev->kobj, KOBJ_CHANGE);
575 host->switch_last_state = cover_open;
576 }
577 mmc_detect_change(host->mmc, 0);
578 list_for_each_entry(card, &host->mmc->cards, node) {
579 if (mmc_card_present(card))
580 cards++;
581 }
582 if (mmc_omap_cover_is_open(host)) {
583 if (!complained) {
Arnaud Patard3647afc2007-05-01 16:18:36 +0200584 dev_info(mmc_dev(host->mmc), "cover is open\n");
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100585 complained = 1;
586 }
587 if (mmc_omap_enable_poll)
588 mod_timer(&host->switch_timer, jiffies +
589 msecs_to_jiffies(OMAP_MMC_SWITCH_POLL_DELAY));
590 } else {
591 complained = 0;
592 }
593}
594
595/* Prepare to transfer the next segment of a scatterlist */
596static void
597mmc_omap_prepare_dma(struct mmc_omap_host *host, struct mmc_data *data)
598{
599 int dma_ch = host->dma_ch;
600 unsigned long data_addr;
601 u16 buf, frame;
602 u32 count;
603 struct scatterlist *sg = &data->sg[host->sg_idx];
604 int src_port = 0;
605 int dst_port = 0;
606 int sync_dev = 0;
607
Juha Yrjola juha.yrjola89783b1e42006-11-11 23:36:01 +0100608 data_addr = host->phys_base + OMAP_MMC_REG_DATA;
Russell Kinga3fd4a12006-06-04 17:51:15 +0100609 frame = data->blksz;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100610 count = sg_dma_len(sg);
611
Russell Kinga3fd4a12006-06-04 17:51:15 +0100612 if ((data->blocks == 1) && (count > data->blksz))
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100613 count = frame;
614
615 host->dma_len = count;
616
617 /* FIFO is 16x2 bytes on 15xx, and 32x2 bytes on 16xx and 24xx.
618 * Use 16 or 32 word frames when the blocksize is at least that large.
619 * Blocksize is usually 512 bytes; but not for some SD reads.
620 */
621 if (cpu_is_omap15xx() && frame > 32)
622 frame = 32;
623 else if (frame > 64)
624 frame = 64;
625 count /= frame;
626 frame >>= 1;
627
628 if (!(data->flags & MMC_DATA_WRITE)) {
629 buf = 0x800f | ((frame - 1) << 8);
630
631 if (cpu_class_is_omap1()) {
632 src_port = OMAP_DMA_PORT_TIPB;
633 dst_port = OMAP_DMA_PORT_EMIFF;
634 }
635 if (cpu_is_omap24xx())
636 sync_dev = OMAP24XX_DMA_MMC1_RX;
637
638 omap_set_dma_src_params(dma_ch, src_port,
639 OMAP_DMA_AMODE_CONSTANT,
640 data_addr, 0, 0);
641 omap_set_dma_dest_params(dma_ch, dst_port,
642 OMAP_DMA_AMODE_POST_INC,
643 sg_dma_address(sg), 0, 0);
644 omap_set_dma_dest_data_pack(dma_ch, 1);
645 omap_set_dma_dest_burst_mode(dma_ch, OMAP_DMA_DATA_BURST_4);
646 } else {
647 buf = 0x0f80 | ((frame - 1) << 0);
648
649 if (cpu_class_is_omap1()) {
650 src_port = OMAP_DMA_PORT_EMIFF;
651 dst_port = OMAP_DMA_PORT_TIPB;
652 }
653 if (cpu_is_omap24xx())
654 sync_dev = OMAP24XX_DMA_MMC1_TX;
655
656 omap_set_dma_dest_params(dma_ch, dst_port,
657 OMAP_DMA_AMODE_CONSTANT,
658 data_addr, 0, 0);
659 omap_set_dma_src_params(dma_ch, src_port,
660 OMAP_DMA_AMODE_POST_INC,
661 sg_dma_address(sg), 0, 0);
662 omap_set_dma_src_data_pack(dma_ch, 1);
663 omap_set_dma_src_burst_mode(dma_ch, OMAP_DMA_DATA_BURST_4);
664 }
665
666 /* Max limit for DMA frame count is 0xffff */
Eric Sesterhennd99c5902006-11-30 05:27:38 +0100667 BUG_ON(count > 0xffff);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100668
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100669 OMAP_MMC_WRITE(host, BUF, buf);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100670 omap_set_dma_transfer_params(dma_ch, OMAP_DMA_DATA_TYPE_S16,
671 frame, count, OMAP_DMA_SYNC_FRAME,
672 sync_dev, 0);
673}
674
675/* A scatterlist segment completed */
676static void mmc_omap_dma_cb(int lch, u16 ch_status, void *data)
677{
678 struct mmc_omap_host *host = (struct mmc_omap_host *) data;
679 struct mmc_data *mmcdat = host->data;
680
681 if (unlikely(host->dma_ch < 0)) {
Tony Lindgrence9c1a82006-07-01 19:56:44 +0100682 dev_err(mmc_dev(host->mmc),
683 "DMA callback while DMA not enabled\n");
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100684 return;
685 }
686 /* FIXME: We really should do something to _handle_ the errors */
Tony Lindgren7ff879d2006-06-26 16:16:15 -0700687 if (ch_status & OMAP1_DMA_TOUT_IRQ) {
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100688 dev_err(mmc_dev(host->mmc),"DMA timeout\n");
689 return;
690 }
691 if (ch_status & OMAP_DMA_DROP_IRQ) {
692 dev_err(mmc_dev(host->mmc), "DMA sync error\n");
693 return;
694 }
695 if (!(ch_status & OMAP_DMA_BLOCK_IRQ)) {
696 return;
697 }
698 mmcdat->bytes_xfered += host->dma_len;
699 host->sg_idx++;
700 if (host->sg_idx < host->sg_len) {
701 mmc_omap_prepare_dma(host, host->data);
702 omap_start_dma(host->dma_ch);
703 } else
704 mmc_omap_dma_done(host, host->data);
705}
706
707static int mmc_omap_get_dma_channel(struct mmc_omap_host *host, struct mmc_data *data)
708{
709 const char *dev_name;
710 int sync_dev, dma_ch, is_read, r;
711
712 is_read = !(data->flags & MMC_DATA_WRITE);
713 del_timer_sync(&host->dma_timer);
714 if (host->dma_ch >= 0) {
715 if (is_read == host->dma_is_read)
716 return 0;
717 omap_free_dma(host->dma_ch);
718 host->dma_ch = -1;
719 }
720
721 if (is_read) {
722 if (host->id == 1) {
723 sync_dev = OMAP_DMA_MMC_RX;
724 dev_name = "MMC1 read";
725 } else {
726 sync_dev = OMAP_DMA_MMC2_RX;
727 dev_name = "MMC2 read";
728 }
729 } else {
730 if (host->id == 1) {
731 sync_dev = OMAP_DMA_MMC_TX;
732 dev_name = "MMC1 write";
733 } else {
734 sync_dev = OMAP_DMA_MMC2_TX;
735 dev_name = "MMC2 write";
736 }
737 }
738 r = omap_request_dma(sync_dev, dev_name, mmc_omap_dma_cb,
739 host, &dma_ch);
740 if (r != 0) {
741 dev_dbg(mmc_dev(host->mmc), "omap_request_dma() failed with %d\n", r);
742 return r;
743 }
744 host->dma_ch = dma_ch;
745 host->dma_is_read = is_read;
746
747 return 0;
748}
749
750static inline void set_cmd_timeout(struct mmc_omap_host *host, struct mmc_request *req)
751{
752 u16 reg;
753
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100754 reg = OMAP_MMC_READ(host, SDIO);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100755 reg &= ~(1 << 5);
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100756 OMAP_MMC_WRITE(host, SDIO, reg);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100757 /* Set maximum timeout */
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100758 OMAP_MMC_WRITE(host, CTO, 0xff);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100759}
760
761static inline void set_data_timeout(struct mmc_omap_host *host, struct mmc_request *req)
762{
763 int timeout;
764 u16 reg;
765
766 /* Convert ns to clock cycles by assuming 20MHz frequency
767 * 1 cycle at 20MHz = 500 ns
768 */
769 timeout = req->data->timeout_clks + req->data->timeout_ns / 500;
770
771 /* Check if we need to use timeout multiplier register */
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100772 reg = OMAP_MMC_READ(host, SDIO);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100773 if (timeout > 0xffff) {
774 reg |= (1 << 5);
775 timeout /= 1024;
776 } else
777 reg &= ~(1 << 5);
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100778 OMAP_MMC_WRITE(host, SDIO, reg);
779 OMAP_MMC_WRITE(host, DTO, timeout);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100780}
781
782static void
783mmc_omap_prepare_data(struct mmc_omap_host *host, struct mmc_request *req)
784{
785 struct mmc_data *data = req->data;
786 int i, use_dma, block_size;
787 unsigned sg_len;
788
789 host->data = data;
790 if (data == NULL) {
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100791 OMAP_MMC_WRITE(host, BLEN, 0);
792 OMAP_MMC_WRITE(host, NBLK, 0);
793 OMAP_MMC_WRITE(host, BUF, 0);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100794 host->dma_in_use = 0;
795 set_cmd_timeout(host, req);
796 return;
797 }
798
Russell Kinga3fd4a12006-06-04 17:51:15 +0100799 block_size = data->blksz;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100800
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100801 OMAP_MMC_WRITE(host, NBLK, data->blocks - 1);
802 OMAP_MMC_WRITE(host, BLEN, block_size - 1);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100803 set_data_timeout(host, req);
804
805 /* cope with calling layer confusion; it issues "single
806 * block" writes using multi-block scatterlists.
807 */
808 sg_len = (data->blocks == 1) ? 1 : data->sg_len;
809
810 /* Only do DMA for entire blocks */
811 use_dma = host->use_dma;
812 if (use_dma) {
813 for (i = 0; i < sg_len; i++) {
814 if ((data->sg[i].length % block_size) != 0) {
815 use_dma = 0;
816 break;
817 }
818 }
819 }
820
821 host->sg_idx = 0;
822 if (use_dma) {
823 if (mmc_omap_get_dma_channel(host, data) == 0) {
824 enum dma_data_direction dma_data_dir;
825
826 if (data->flags & MMC_DATA_WRITE)
827 dma_data_dir = DMA_TO_DEVICE;
828 else
829 dma_data_dir = DMA_FROM_DEVICE;
830
831 host->sg_len = dma_map_sg(mmc_dev(host->mmc), data->sg,
832 sg_len, dma_data_dir);
833 host->total_bytes_left = 0;
834 mmc_omap_prepare_dma(host, req->data);
835 host->brs_received = 0;
836 host->dma_done = 0;
837 host->dma_in_use = 1;
838 } else
839 use_dma = 0;
840 }
841
842 /* Revert to PIO? */
843 if (!use_dma) {
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100844 OMAP_MMC_WRITE(host, BUF, 0x1f1f);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100845 host->total_bytes_left = data->blocks * block_size;
846 host->sg_len = sg_len;
847 mmc_omap_sg_to_buf(host);
848 host->dma_in_use = 0;
849 }
850}
851
852static void mmc_omap_request(struct mmc_host *mmc, struct mmc_request *req)
853{
854 struct mmc_omap_host *host = mmc_priv(mmc);
855
856 WARN_ON(host->mrq != NULL);
857
858 host->mrq = req;
859
860 /* only touch fifo AFTER the controller readies it */
861 mmc_omap_prepare_data(host, req);
862 mmc_omap_start_command(host, req->cmd);
863 if (host->dma_in_use)
864 omap_start_dma(host->dma_ch);
865}
866
867static void innovator_fpga_socket_power(int on)
868{
869#if defined(CONFIG_MACH_OMAP_INNOVATOR) && defined(CONFIG_ARCH_OMAP15XX)
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100870 if (on) {
871 fpga_write(fpga_read(OMAP1510_FPGA_POWER) | (1 << 3),
872 OMAP1510_FPGA_POWER);
873 } else {
874 fpga_write(fpga_read(OMAP1510_FPGA_POWER) & ~(1 << 3),
875 OMAP1510_FPGA_POWER);
876 }
877#endif
878}
879
880/*
881 * Turn the socket power on/off. Innovator uses FPGA, most boards
882 * probably use GPIO.
883 */
884static void mmc_omap_power(struct mmc_omap_host *host, int on)
885{
886 if (on) {
887 if (machine_is_omap_innovator())
888 innovator_fpga_socket_power(1);
889 else if (machine_is_omap_h2())
890 tps65010_set_gpio_out_value(GPIO3, HIGH);
891 else if (machine_is_omap_h3())
892 /* GPIO 4 of TPS65010 sends SD_EN signal */
893 tps65010_set_gpio_out_value(GPIO4, HIGH);
894 else if (cpu_is_omap24xx()) {
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100895 u16 reg = OMAP_MMC_READ(host, CON);
896 OMAP_MMC_WRITE(host, CON, reg | (1 << 11));
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100897 } else
898 if (host->power_pin >= 0)
899 omap_set_gpio_dataout(host->power_pin, 1);
900 } else {
901 if (machine_is_omap_innovator())
902 innovator_fpga_socket_power(0);
903 else if (machine_is_omap_h2())
904 tps65010_set_gpio_out_value(GPIO3, LOW);
905 else if (machine_is_omap_h3())
906 tps65010_set_gpio_out_value(GPIO4, LOW);
907 else if (cpu_is_omap24xx()) {
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100908 u16 reg = OMAP_MMC_READ(host, CON);
909 OMAP_MMC_WRITE(host, CON, reg & ~(1 << 11));
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100910 } else
911 if (host->power_pin >= 0)
912 omap_set_gpio_dataout(host->power_pin, 0);
913 }
914}
915
Tony Lindgrend3af5ab2007-05-01 16:36:00 +0200916static int mmc_omap_calc_divisor(struct mmc_host *mmc, struct mmc_ios *ios)
917{
918 struct mmc_omap_host *host = mmc_priv(mmc);
919 int func_clk_rate = clk_get_rate(host->fclk);
920 int dsor;
921
922 if (ios->clock == 0)
923 return 0;
924
925 dsor = func_clk_rate / ios->clock;
926 if (dsor < 1)
927 dsor = 1;
928
929 if (func_clk_rate / dsor > ios->clock)
930 dsor++;
931
932 if (dsor > 250)
933 dsor = 250;
Tony Lindgrend3af5ab2007-05-01 16:36:00 +0200934
935 if (ios->bus_width == MMC_BUS_WIDTH_4)
936 dsor |= 1 << 15;
937
938 return dsor;
939}
940
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100941static void mmc_omap_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
942{
943 struct mmc_omap_host *host = mmc_priv(mmc);
944 int dsor;
Tony Lindgrend3af5ab2007-05-01 16:36:00 +0200945 int i;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100946
Tony Lindgrend3af5ab2007-05-01 16:36:00 +0200947 dsor = mmc_omap_calc_divisor(mmc, ios);
948 host->bus_mode = ios->bus_mode;
949 host->hw_bus_mode = host->bus_mode;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100950
951 switch (ios->power_mode) {
952 case MMC_POWER_OFF:
953 mmc_omap_power(host, 0);
954 break;
955 case MMC_POWER_UP:
Tony Lindgren46a67302007-05-01 16:34:16 +0200956 /* Cannot touch dsor yet, just power up MMC */
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100957 mmc_omap_power(host, 1);
Tony Lindgren46a67302007-05-01 16:34:16 +0200958 return;
959 case MMC_POWER_ON:
Juha Yrjola juha.yrjolac5cb4312006-11-11 23:42:39 +0100960 dsor |= 1 << 11;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100961 break;
962 }
963
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100964 clk_enable(host->fclk);
965
966 /* On insanely high arm_per frequencies something sometimes
967 * goes somehow out of sync, and the POW bit is not being set,
968 * which results in the while loop below getting stuck.
969 * Writing to the CON register twice seems to do the trick. */
970 for (i = 0; i < 2; i++)
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100971 OMAP_MMC_WRITE(host, CON, dsor);
Tony Lindgren46a67302007-05-01 16:34:16 +0200972 if (ios->power_mode == MMC_POWER_ON) {
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100973 /* Send clock cycles, poll completion */
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100974 OMAP_MMC_WRITE(host, IE, 0);
975 OMAP_MMC_WRITE(host, STAT, 0xffff);
Juha Yrjola juha.yrjolac5cb4312006-11-11 23:42:39 +0100976 OMAP_MMC_WRITE(host, CMD, 1 << 7);
977 while ((OMAP_MMC_READ(host, STAT) & 1) == 0);
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100978 OMAP_MMC_WRITE(host, STAT, 1);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100979 }
980 clk_disable(host->fclk);
981}
982
983static int mmc_omap_get_ro(struct mmc_host *mmc)
984{
985 struct mmc_omap_host *host = mmc_priv(mmc);
986
987 return host->wp_pin && omap_get_gpio_datain(host->wp_pin);
988}
989
David Brownellab7aefd2006-11-12 17:55:30 -0800990static const struct mmc_host_ops mmc_omap_ops = {
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100991 .request = mmc_omap_request,
992 .set_ios = mmc_omap_set_ios,
993 .get_ro = mmc_omap_get_ro,
994};
995
996static int __init mmc_omap_probe(struct platform_device *pdev)
997{
998 struct omap_mmc_conf *minfo = pdev->dev.platform_data;
999 struct mmc_host *mmc;
1000 struct mmc_omap_host *host = NULL;
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001001 struct resource *res;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001002 int ret = 0;
Tony Lindgrence9c1a82006-07-01 19:56:44 +01001003 int irq;
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001004
1005 if (minfo == NULL) {
1006 dev_err(&pdev->dev, "platform data missing\n");
1007 return -ENXIO;
1008 }
1009
1010 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Tony Lindgrence9c1a82006-07-01 19:56:44 +01001011 irq = platform_get_irq(pdev, 0);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001012 if (res == NULL || irq < 0)
Tony Lindgrence9c1a82006-07-01 19:56:44 +01001013 return -ENXIO;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001014
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001015 res = request_mem_region(res->start, res->end - res->start + 1,
1016 pdev->name);
1017 if (res == NULL)
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001018 return -EBUSY;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001019
1020 mmc = mmc_alloc_host(sizeof(struct mmc_omap_host), &pdev->dev);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001021 if (mmc == NULL) {
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001022 ret = -ENOMEM;
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001023 goto err_free_mem_region;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001024 }
1025
1026 host = mmc_priv(mmc);
1027 host->mmc = mmc;
1028
1029 spin_lock_init(&host->dma_lock);
1030 init_timer(&host->dma_timer);
1031 host->dma_timer.function = mmc_omap_dma_timer;
1032 host->dma_timer.data = (unsigned long) host;
1033
1034 host->id = pdev->id;
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001035 host->mem_res = res;
Tony Lindgrence9c1a82006-07-01 19:56:44 +01001036 host->irq = irq;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001037
1038 if (cpu_is_omap24xx()) {
1039 host->iclk = clk_get(&pdev->dev, "mmc_ick");
1040 if (IS_ERR(host->iclk))
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001041 goto err_free_mmc_host;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001042 clk_enable(host->iclk);
1043 }
1044
1045 if (!cpu_is_omap24xx())
1046 host->fclk = clk_get(&pdev->dev, "mmc_ck");
1047 else
1048 host->fclk = clk_get(&pdev->dev, "mmc_fck");
1049
1050 if (IS_ERR(host->fclk)) {
1051 ret = PTR_ERR(host->fclk);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001052 goto err_free_iclk;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001053 }
1054
1055 /* REVISIT:
1056 * Also, use minfo->cover to decide how to manage
1057 * the card detect sensing.
1058 */
1059 host->power_pin = minfo->power_pin;
1060 host->switch_pin = minfo->switch_pin;
1061 host->wp_pin = minfo->wp_pin;
1062 host->use_dma = 1;
1063 host->dma_ch = -1;
1064
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001065 host->irq = irq;
Juha Yrjola juha.yrjola89783b1e42006-11-11 23:36:01 +01001066 host->phys_base = host->mem_res->start;
1067 host->virt_base = (void __iomem *) IO_ADDRESS(host->phys_base);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001068
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001069 mmc->ops = &mmc_omap_ops;
1070 mmc->f_min = 400000;
1071 mmc->f_max = 24000000;
Juha Yrjola juha.yrjolac5cb4312006-11-11 23:42:39 +01001072 mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
Francisco Alecrimd365abe2008-03-26 16:08:48 -04001073 mmc->caps = MMC_CAP_MULTIWRITE;
Russell King42431ac2006-09-24 10:44:09 +01001074
1075 if (minfo->wire4)
1076 mmc->caps |= MMC_CAP_4_BIT_DATA;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001077
1078 /* Use scatterlist DMA to reduce per-transfer costs.
1079 * NOTE max_seg_size assumption that small blocks aren't
1080 * normally used (except e.g. for reading SD registers).
1081 */
1082 mmc->max_phys_segs = 32;
1083 mmc->max_hw_segs = 32;
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01001084 mmc->max_blk_size = 2048; /* BLEN is 11 bits (+1) */
Pierre Ossman55db8902006-11-21 17:55:45 +01001085 mmc->max_blk_count = 2048; /* NBLK is 11 bits (+1) */
1086 mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
1087 mmc->max_seg_size = mmc->max_req_size;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001088
1089 if (host->power_pin >= 0) {
1090 if ((ret = omap_request_gpio(host->power_pin)) != 0) {
Tony Lindgrence9c1a82006-07-01 19:56:44 +01001091 dev_err(mmc_dev(host->mmc),
1092 "Unable to get GPIO pin for MMC power\n");
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001093 goto err_free_fclk;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001094 }
1095 omap_set_gpio_direction(host->power_pin, 0);
1096 }
1097
1098 ret = request_irq(host->irq, mmc_omap_irq, 0, DRIVER_NAME, host);
1099 if (ret)
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001100 goto err_free_power_gpio;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001101
1102 host->dev = &pdev->dev;
1103 platform_set_drvdata(pdev, host);
1104
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001105 if (host->switch_pin >= 0) {
Kyungmin Park3947a392007-01-04 07:03:16 +01001106 INIT_WORK(&host->switch_work, mmc_omap_switch_handler);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001107 init_timer(&host->switch_timer);
1108 host->switch_timer.function = mmc_omap_switch_timer;
1109 host->switch_timer.data = (unsigned long) host;
1110 if (omap_request_gpio(host->switch_pin) != 0) {
1111 dev_warn(mmc_dev(host->mmc), "Unable to get GPIO pin for MMC cover switch\n");
1112 host->switch_pin = -1;
1113 goto no_switch;
1114 }
1115
1116 omap_set_gpio_direction(host->switch_pin, 1);
1117 ret = request_irq(OMAP_GPIO_IRQ(host->switch_pin),
Thomas Gleixnerdace1452006-07-01 19:29:38 -07001118 mmc_omap_switch_irq, IRQF_TRIGGER_RISING, DRIVER_NAME, host);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001119 if (ret) {
1120 dev_warn(mmc_dev(host->mmc), "Unable to get IRQ for MMC cover switch\n");
1121 omap_free_gpio(host->switch_pin);
1122 host->switch_pin = -1;
1123 goto no_switch;
1124 }
1125 ret = device_create_file(&pdev->dev, &dev_attr_cover_switch);
1126 if (ret == 0) {
1127 ret = device_create_file(&pdev->dev, &dev_attr_enable_poll);
1128 if (ret != 0)
1129 device_remove_file(&pdev->dev, &dev_attr_cover_switch);
1130 }
1131 if (ret) {
Tony Lindgrence9c1a82006-07-01 19:56:44 +01001132 dev_warn(mmc_dev(host->mmc), "Unable to create sysfs attributes\n");
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001133 free_irq(OMAP_GPIO_IRQ(host->switch_pin), host);
1134 omap_free_gpio(host->switch_pin);
1135 host->switch_pin = -1;
1136 goto no_switch;
1137 }
1138 if (mmc_omap_enable_poll && mmc_omap_cover_is_open(host))
1139 schedule_work(&host->switch_work);
1140 }
1141
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001142 mmc_add_host(mmc);
1143
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001144 return 0;
1145
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001146no_switch:
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001147 /* FIXME: Free other resources too. */
1148 if (host) {
1149 if (host->iclk && !IS_ERR(host->iclk))
1150 clk_put(host->iclk);
1151 if (host->fclk && !IS_ERR(host->fclk))
1152 clk_put(host->fclk);
1153 mmc_free_host(host->mmc);
1154 }
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001155err_free_power_gpio:
1156 if (host->power_pin >= 0)
1157 omap_free_gpio(host->power_pin);
1158err_free_fclk:
1159 clk_put(host->fclk);
1160err_free_iclk:
1161 if (host->iclk != NULL) {
1162 clk_disable(host->iclk);
1163 clk_put(host->iclk);
1164 }
1165err_free_mmc_host:
1166 mmc_free_host(host->mmc);
1167err_free_mem_region:
1168 release_mem_region(res->start, res->end - res->start + 1);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001169 return ret;
1170}
1171
1172static int mmc_omap_remove(struct platform_device *pdev)
1173{
1174 struct mmc_omap_host *host = platform_get_drvdata(pdev);
1175
1176 platform_set_drvdata(pdev, NULL);
1177
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001178 BUG_ON(host == NULL);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001179
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001180 mmc_remove_host(host->mmc);
1181 free_irq(host->irq, host);
1182
1183 if (host->power_pin >= 0)
1184 omap_free_gpio(host->power_pin);
1185 if (host->switch_pin >= 0) {
1186 device_remove_file(&pdev->dev, &dev_attr_enable_poll);
1187 device_remove_file(&pdev->dev, &dev_attr_cover_switch);
1188 free_irq(OMAP_GPIO_IRQ(host->switch_pin), host);
1189 omap_free_gpio(host->switch_pin);
1190 host->switch_pin = -1;
1191 del_timer_sync(&host->switch_timer);
1192 flush_scheduled_work();
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001193 }
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001194 if (host->iclk && !IS_ERR(host->iclk))
1195 clk_put(host->iclk);
1196 if (host->fclk && !IS_ERR(host->fclk))
1197 clk_put(host->fclk);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001198
1199 release_mem_region(pdev->resource[0].start,
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001200 pdev->resource[0].end - pdev->resource[0].start + 1);
1201
1202 mmc_free_host(host->mmc);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001203
1204 return 0;
1205}
1206
1207#ifdef CONFIG_PM
1208static int mmc_omap_suspend(struct platform_device *pdev, pm_message_t mesg)
1209{
1210 int ret = 0;
1211 struct mmc_omap_host *host = platform_get_drvdata(pdev);
1212
1213 if (host && host->suspended)
1214 return 0;
1215
1216 if (host) {
1217 ret = mmc_suspend_host(host->mmc, mesg);
1218 if (ret == 0)
1219 host->suspended = 1;
1220 }
1221 return ret;
1222}
1223
1224static int mmc_omap_resume(struct platform_device *pdev)
1225{
1226 int ret = 0;
1227 struct mmc_omap_host *host = platform_get_drvdata(pdev);
1228
1229 if (host && !host->suspended)
1230 return 0;
1231
1232 if (host) {
1233 ret = mmc_resume_host(host->mmc);
1234 if (ret == 0)
1235 host->suspended = 0;
1236 }
1237
1238 return ret;
1239}
1240#else
1241#define mmc_omap_suspend NULL
1242#define mmc_omap_resume NULL
1243#endif
1244
1245static struct platform_driver mmc_omap_driver = {
1246 .probe = mmc_omap_probe,
1247 .remove = mmc_omap_remove,
1248 .suspend = mmc_omap_suspend,
1249 .resume = mmc_omap_resume,
1250 .driver = {
1251 .name = DRIVER_NAME,
Kay Sieversbc65c722008-04-15 14:34:28 -07001252 .owner = THIS_MODULE,
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001253 },
1254};
1255
1256static int __init mmc_omap_init(void)
1257{
1258 return platform_driver_register(&mmc_omap_driver);
1259}
1260
1261static void __exit mmc_omap_exit(void)
1262{
1263 platform_driver_unregister(&mmc_omap_driver);
1264}
1265
1266module_init(mmc_omap_init);
1267module_exit(mmc_omap_exit);
1268
1269MODULE_DESCRIPTION("OMAP Multimedia Card driver");
1270MODULE_LICENSE("GPL");
Kay Sieversbc65c722008-04-15 14:34:28 -07001271MODULE_ALIAS("platform:" DRIVER_NAME);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001272MODULE_AUTHOR("Juha Yrjölä");