blob: 159740decc41c4e9296208fd06c0912380fb9d90 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Local APIC handling, local APIC timers
3 *
Ingo Molnar8f47e162009-01-31 02:03:42 +01004 * (c) 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Fixes
7 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
8 * thanks to Eric Gilmore
9 * and Rolf G. Tews
10 * for testing these extensively.
11 * Maciej W. Rozycki : Various updates and fixes.
12 * Mikael Pettersson : Power Management for UP-APIC.
13 * Pavel Machek and
14 * Mikael Pettersson : PM converted to driver model.
15 */
16
Paul Mackerrasa63eaf32009-05-22 14:17:31 +100017#include <linux/perf_counter.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/kernel_stat.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010019#include <linux/mc146818rtc.h>
Thomas Gleixner70a20022008-01-30 13:30:18 +010020#include <linux/acpi_pmtmr.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010021#include <linux/clockchips.h>
22#include <linux/interrupt.h>
23#include <linux/bootmem.h>
Frederic Weisbeckerbcbc4f22008-12-09 23:54:20 +010024#include <linux/ftrace.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010025#include <linux/ioport.h>
26#include <linux/module.h>
27#include <linux/sysdev.h>
28#include <linux/delay.h>
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +053029#include <linux/timex.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010030#include <linux/dmar.h>
31#include <linux/init.h>
32#include <linux/cpu.h>
33#include <linux/dmi.h>
34#include <linux/nmi.h>
35#include <linux/smp.h>
36#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Ingo Molnar5c167b82008-12-17 09:02:19 +010038#include <asm/perf_counter.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#include <asm/pgalloc.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010040#include <asm/atomic.h>
41#include <asm/mpspec.h>
Yinghai Lu773763d2008-08-24 02:01:52 -070042#include <asm/i8253.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010043#include <asm/i8259.h>
Andi Kleen73dea472006-02-03 21:50:50 +010044#include <asm/proto.h>
Andi Kleen2c8c0e62006-09-26 10:52:32 +020045#include <asm/apic.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010046#include <asm/desc.h>
47#include <asm/hpet.h>
48#include <asm/idle.h>
49#include <asm/mtrr.h>
Jaswinder Singh Rajput2bc13792009-01-11 20:34:47 +053050#include <asm/smp.h>
Andi Kleenbe71b852009-02-12 13:49:38 +010051#include <asm/mce.h>
Gleb Natapovce69a782009-07-20 15:24:17 +030052#include <asm/kvm_para.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Brian Gerstec70de82009-01-27 12:56:47 +090054unsigned int num_processors;
Ingo Molnarfdbecd92009-01-31 03:57:12 +010055
Brian Gerstec70de82009-01-27 12:56:47 +090056unsigned disabled_cpus __cpuinitdata;
Ingo Molnarfdbecd92009-01-31 03:57:12 +010057
Brian Gerstec70de82009-01-27 12:56:47 +090058/* Processor that is doing the boot up */
59unsigned int boot_cpu_physical_apicid = -1U;
Glauber Costa5af55732008-03-25 13:28:56 -030060
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070061/*
Ingo Molnarfdbecd92009-01-31 03:57:12 +010062 * The highest APIC ID seen during enumeration.
63 *
64 * This determines the messaging protocol we can use: if all APIC IDs
65 * are in the 0 ... 7 range, then we can use logical addressing which
66 * has some performance advantages (better broadcasting).
67 *
68 * If there's an APIC ID above 8, we use physical addressing.
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070069 */
Brian Gerstec70de82009-01-27 12:56:47 +090070unsigned int max_physical_apicid;
71
Ingo Molnarfdbecd92009-01-31 03:57:12 +010072/*
73 * Bitmask of physically existing CPUs:
74 */
Brian Gerstec70de82009-01-27 12:56:47 +090075physid_mask_t phys_cpu_present_map;
76
77/*
78 * Map cpu index to physical APIC ID
79 */
80DEFINE_EARLY_PER_CPU(u16, x86_cpu_to_apicid, BAD_APICID);
81DEFINE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid, BAD_APICID);
82EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_apicid);
83EXPORT_EARLY_PER_CPU_SYMBOL(x86_bios_cpu_apicid);
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070084
Yinghai Lub3c51172008-08-24 02:01:46 -070085#ifdef CONFIG_X86_32
86/*
87 * Knob to control our willingness to enable the local APIC.
88 *
89 * +1=force-enable
90 */
91static int force_enable_local_apic;
92/*
93 * APIC command line parameters
94 */
95static int __init parse_lapic(char *arg)
96{
97 force_enable_local_apic = 1;
98 return 0;
99}
100early_param("lapic", parse_lapic);
Yinghai Luf28c0ae2008-08-24 02:01:49 -0700101/* Local APIC was disabled by the BIOS and enabled by the kernel */
102static int enabled_via_apicbase;
103
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +0400104/*
105 * Handle interrupt mode configuration register (IMCR).
106 * This register controls whether the interrupt signals
107 * that reach the BSP come from the master PIC or from the
108 * local APIC. Before entering Symmetric I/O Mode, either
109 * the BIOS or the operating system must switch out of
110 * PIC Mode by changing the IMCR.
111 */
Alexander van Heukelum5cda3952009-04-13 17:39:24 +0200112static inline void imcr_pic_to_apic(void)
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +0400113{
114 /* select IMCR register */
115 outb(0x70, 0x22);
116 /* NMI and 8259 INTR go through APIC */
117 outb(0x01, 0x23);
118}
119
Alexander van Heukelum5cda3952009-04-13 17:39:24 +0200120static inline void imcr_apic_to_pic(void)
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +0400121{
122 /* select IMCR register */
123 outb(0x70, 0x22);
124 /* NMI and 8259 INTR go directly to BSP */
125 outb(0x00, 0x23);
126}
Yinghai Lub3c51172008-08-24 02:01:46 -0700127#endif
128
129#ifdef CONFIG_X86_64
Chris Wrightbc1d99c2007-10-12 23:04:23 +0200130static int apic_calibrate_pmtmr __initdata;
Yinghai Lub3c51172008-08-24 02:01:46 -0700131static __init int setup_apicpmtimer(char *s)
132{
133 apic_calibrate_pmtmr = 1;
134 notsc_setup(NULL);
135 return 0;
136}
137__setup("apicpmtimer", setup_apicpmtimer);
138#endif
139
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700140int x2apic_mode;
Yinghai Lu06cd9a72009-02-16 17:29:58 -0800141#ifdef CONFIG_X86_X2APIC
Suresh Siddha6e1cb382008-07-10 11:16:58 -0700142/* x2apic enabled before OS handover */
Jaswinder Singhb6b301a2008-12-23 21:52:33 +0530143static int x2apic_preenabled;
Yinghai Lu49899ea2008-08-24 02:01:47 -0700144static __init int setup_nox2apic(char *str)
145{
Suresh Siddha39d83a52009-04-20 13:02:29 -0700146 if (x2apic_enabled()) {
147 pr_warning("Bios already enabled x2apic, "
148 "can't enforce nox2apic");
149 return 0;
150 }
151
Yinghai Lu49899ea2008-08-24 02:01:47 -0700152 setup_clear_cpu_cap(X86_FEATURE_X2APIC);
153 return 0;
154}
155early_param("nox2apic", setup_nox2apic);
156#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157
Yinghai Lub3c51172008-08-24 02:01:46 -0700158unsigned long mp_lapic_addr;
159int disable_apic;
160/* Disable local APIC timer from the kernel commandline or via dmi quirk */
161static int disable_apic_timer __cpuinitdata;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100162/* Local APIC timer works in C2 */
Linus Torvalds2e7c2832007-03-23 11:32:31 -0700163int local_apic_timer_c2_ok;
164EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
165
Yinghai Luefa25592008-08-19 20:50:36 -0700166int first_system_vector = 0xfe;
167
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100168/*
169 * Debug level, exported for io_apic.c
170 */
Maciej W. Rozyckibaa13182008-07-14 18:44:51 +0100171unsigned int apic_verbosity;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100172
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -0700173int pic_mode;
174
Alexey Starikovskiybab4b272008-05-19 19:47:03 +0400175/* Have we found an MP table */
176int smp_found_config;
177
Aaron Durbin39928722006-12-07 02:14:01 +0100178static struct resource lapic_resource = {
179 .name = "Local APIC",
180 .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
181};
182
Thomas Gleixnerd03030e2007-10-12 23:04:06 +0200183static unsigned int calibration_result;
184
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200185static int lapic_next_event(unsigned long delta,
186 struct clock_event_device *evt);
187static void lapic_timer_setup(enum clock_event_mode mode,
188 struct clock_event_device *evt);
Mike Travis96289372008-12-31 18:08:46 -0800189static void lapic_timer_broadcast(const struct cpumask *mask);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100190static void apic_pm_activate(void);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200191
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400192/*
193 * The local apic timer can be used for any function which is CPU local.
194 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200195static struct clock_event_device lapic_clockevent = {
196 .name = "lapic",
197 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
198 | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
199 .shift = 32,
200 .set_mode = lapic_timer_setup,
201 .set_next_event = lapic_next_event,
202 .broadcast = lapic_timer_broadcast,
203 .rating = 100,
204 .irq = -1,
205};
206static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
207
Andi Kleend3432892008-01-30 13:33:17 +0100208static unsigned long apic_phys;
209
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100210/*
211 * Get the LAPIC version
212 */
213static inline int lapic_get_version(void)
214{
215 return GET_APIC_VERSION(apic_read(APIC_LVR));
216}
217
218/*
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400219 * Check, if the APIC is integrated or a separate chip
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100220 */
221static inline int lapic_is_integrated(void)
222{
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400223#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100224 return 1;
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400225#else
226 return APIC_INTEGRATED(lapic_get_version());
227#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100228}
229
230/*
231 * Check, whether this is a modern or a first generation APIC
232 */
233static int modern_apic(void)
234{
235 /* AMD systems use old APIC versions, so check the CPU */
236 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
237 boot_cpu_data.x86 >= 0xf)
238 return 1;
239 return lapic_get_version() >= 0x14;
240}
241
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400242/*
243 * bare function to substitute write operation
244 * and it's _that_ fast :)
245 */
Yinghai Lu4797f6b2009-05-02 10:40:57 -0700246static void native_apic_write_dummy(u32 reg, u32 v)
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400247{
248 WARN_ON_ONCE((cpu_has_apic || !disable_apic));
249}
250
Yinghai Lu4797f6b2009-05-02 10:40:57 -0700251static u32 native_apic_read_dummy(u32 reg)
252{
Cyrill Gorcunov103428e2009-06-07 16:48:40 +0400253 WARN_ON_ONCE((cpu_has_apic && !disable_apic));
Yinghai Lu4797f6b2009-05-02 10:40:57 -0700254 return 0;
255}
256
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400257/*
Yinghai Lu4797f6b2009-05-02 10:40:57 -0700258 * right after this call apic->write/read doesn't do anything
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400259 * note that there is no restore operation it works one way
260 */
261void apic_disable(void)
262{
Yinghai Lu4797f6b2009-05-02 10:40:57 -0700263 apic->read = native_apic_read_dummy;
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400264 apic->write = native_apic_write_dummy;
265}
266
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800267void native_apic_wait_icr_idle(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100268{
269 while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
270 cpu_relax();
271}
272
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800273u32 native_safe_apic_wait_icr_idle(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100274{
275 u32 send_status;
276 int timeout;
277
278 timeout = 0;
279 do {
280 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
281 if (!send_status)
282 break;
283 udelay(100);
284 } while (timeout++ < 1000);
285
286 return send_status;
287}
288
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800289void native_apic_icr_write(u32 low, u32 id)
Suresh Siddha1b374e42008-07-10 11:16:49 -0700290{
Cyrill Gorcunoved4e5ec2008-08-15 13:51:20 +0200291 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
Suresh Siddha1b374e42008-07-10 11:16:49 -0700292 apic_write(APIC_ICR, low);
293}
294
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800295u64 native_apic_icr_read(void)
Suresh Siddha1b374e42008-07-10 11:16:49 -0700296{
297 u32 icr1, icr2;
298
299 icr2 = apic_read(APIC_ICR2);
300 icr1 = apic_read(APIC_ICR);
301
Cyrill Gorcunovcf9768d72008-08-16 23:21:55 +0400302 return icr1 | ((u64)icr2 << 32);
Suresh Siddha1b374e42008-07-10 11:16:49 -0700303}
304
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100305/**
306 * enable_NMI_through_LVT0 - enable NMI through local vector table 0
307 */
Jan Beuliche9427102008-01-30 13:31:24 +0100308void __cpuinit enable_NMI_through_LVT0(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100309{
310 unsigned int v;
311
312 /* unmask and set to NMI */
313 v = APIC_DM_NMI;
Cyrill Gorcunovd4c63ec2008-07-24 13:52:29 +0200314
315 /* Level triggered for 82489DX (32bit mode) */
316 if (!lapic_is_integrated())
317 v |= APIC_LVT_LEVEL_TRIGGER;
318
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100319 apic_write(APIC_LVT0, v);
320}
321
Cyrill Gorcunov7c37e482008-08-24 02:01:40 -0700322#ifdef CONFIG_X86_32
323/**
324 * get_physical_broadcast - Get number of physical broadcast IDs
325 */
326int get_physical_broadcast(void)
327{
328 return modern_apic() ? 0xff : 0xf;
329}
330#endif
331
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100332/**
333 * lapic_get_maxlvt - get the maximum number of local vector table entries
334 */
335int lapic_get_maxlvt(void)
336{
Cyrill Gorcunov36a028d2008-07-24 13:52:28 +0200337 unsigned int v;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100338
339 v = apic_read(APIC_LVR);
Cyrill Gorcunov36a028d2008-07-24 13:52:28 +0200340 /*
341 * - we always have APIC integrated on 64bit mode
342 * - 82489DXs do not report # of LVT entries
343 */
344 return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100345}
346
347/*
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400348 * Local APIC timer
349 */
350
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400351/* Clock divisor */
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400352#define APIC_DIVISOR 16
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200353
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100354/*
355 * This function sets up the local APIC timer, with a timeout of
356 * 'clocks' APIC bus clock. During calibration we actually call
357 * this function twice on the boot CPU, once with a bogus timeout
358 * value, second time for real. The other (noncalibrating) CPUs
359 * call this function only once, with the real, calibrated value.
360 *
361 * We do reads before writes even if unnecessary, to get around the
362 * P5 APIC double write bug.
363 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100364static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
365{
366 unsigned int lvtt_value, tmp_value;
367
368 lvtt_value = LOCAL_TIMER_VECTOR;
369 if (!oneshot)
370 lvtt_value |= APIC_LVT_TIMER_PERIODIC;
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200371 if (!lapic_is_integrated())
372 lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
373
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100374 if (!irqen)
375 lvtt_value |= APIC_LVT_MASKED;
376
377 apic_write(APIC_LVTT, lvtt_value);
378
379 /*
380 * Divide PICLK by 16
381 */
382 tmp_value = apic_read(APIC_TDCR);
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400383 apic_write(APIC_TDCR,
384 (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
385 APIC_TDR_DIV_16);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100386
387 if (!oneshot)
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200388 apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100389}
390
391/*
Robert Richter7b83dae2008-01-30 13:30:40 +0100392 * Setup extended LVT, AMD specific (K8, family 10h)
393 *
394 * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and
395 * MCE interrupts are supported. Thus MCE offset must be set to 0.
Robert Richter286f5712008-07-22 21:08:46 +0200396 *
397 * If mask=1, the LVT entry does not generate interrupts while mask=0
398 * enables the vector. See also the BKDGs.
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100399 */
Robert Richter7b83dae2008-01-30 13:30:40 +0100400
401#define APIC_EILVT_LVTOFF_MCE 0
402#define APIC_EILVT_LVTOFF_IBS 1
403
404static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100405{
Andreas Herrmann97a52712009-05-08 18:23:50 +0200406 unsigned long reg = (lvt_off << 4) + APIC_EILVTn(0);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100407 unsigned int v = (mask << 16) | (msg_type << 8) | vector;
408
409 apic_write(reg, v);
410}
411
Robert Richter7b83dae2008-01-30 13:30:40 +0100412u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask)
413{
414 setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask);
415 return APIC_EILVT_LVTOFF_MCE;
416}
417
418u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask)
419{
420 setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask);
421 return APIC_EILVT_LVTOFF_IBS;
422}
Robert Richter6aa360e2008-07-23 15:28:14 +0200423EXPORT_SYMBOL_GPL(setup_APIC_eilvt_ibs);
Robert Richter7b83dae2008-01-30 13:30:40 +0100424
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100425/*
426 * Program the next event, relative to now
427 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200428static int lapic_next_event(unsigned long delta,
429 struct clock_event_device *evt)
430{
431 apic_write(APIC_TMICT, delta);
432 return 0;
433}
434
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100435/*
436 * Setup the lapic timer in periodic or oneshot mode
437 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200438static void lapic_timer_setup(enum clock_event_mode mode,
439 struct clock_event_device *evt)
440{
441 unsigned long flags;
442 unsigned int v;
443
444 /* Lapic used as dummy for broadcast ? */
445 if (evt->features & CLOCK_EVT_FEAT_DUMMY)
446 return;
447
448 local_irq_save(flags);
449
450 switch (mode) {
451 case CLOCK_EVT_MODE_PERIODIC:
452 case CLOCK_EVT_MODE_ONESHOT:
453 __setup_APIC_LVTT(calibration_result,
454 mode != CLOCK_EVT_MODE_PERIODIC, 1);
455 break;
456 case CLOCK_EVT_MODE_UNUSED:
457 case CLOCK_EVT_MODE_SHUTDOWN:
458 v = apic_read(APIC_LVTT);
459 v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
460 apic_write(APIC_LVTT, v);
Thomas Gleixnera98f8fd2008-11-06 01:13:39 +0100461 apic_write(APIC_TMICT, 0xffffffff);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200462 break;
463 case CLOCK_EVT_MODE_RESUME:
464 /* Nothing to do here */
465 break;
466 }
467
468 local_irq_restore(flags);
469}
470
471/*
472 * Local APIC timer broadcast function
473 */
Mike Travis96289372008-12-31 18:08:46 -0800474static void lapic_timer_broadcast(const struct cpumask *mask)
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200475{
476#ifdef CONFIG_SMP
Ingo Molnardac5f412009-01-28 15:42:24 +0100477 apic->send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200478#endif
479}
480
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100481/*
482 * Setup the local APIC timer for this CPU. Copy the initilized values
483 * of the boot CPU and register the clock event in the framework.
484 */
Cyrill Gorcunovdb4b5522008-08-24 02:01:39 -0700485static void __cpuinit setup_APIC_timer(void)
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200486{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100487 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
488
Venkatesh Pallipadidb954b52009-04-06 18:51:29 -0700489 if (cpu_has(&current_cpu_data, X86_FEATURE_ARAT)) {
490 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_C3STOP;
491 /* Make LAPIC timer preferrable over percpu HPET */
492 lapic_clockevent.rating = 150;
493 }
494
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100495 memcpy(levt, &lapic_clockevent, sizeof(*levt));
Rusty Russell320ab2b2008-12-13 21:20:26 +1030496 levt->cpumask = cpumask_of(smp_processor_id());
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100497
498 clockevents_register_device(levt);
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200499}
500
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700501/*
502 * In this functions we calibrate APIC bus clocks to the external timer.
503 *
504 * We want to do the calibration only once since we want to have local timer
505 * irqs syncron. CPUs connected by the same APIC bus have the very same bus
506 * frequency.
507 *
508 * This was previously done by reading the PIT/HPET and waiting for a wrap
509 * around to find out, that a tick has elapsed. I have a box, where the PIT
510 * readout is broken, so it never gets out of the wait loop again. This was
511 * also reported by others.
512 *
513 * Monitoring the jiffies value is inaccurate and the clockevents
514 * infrastructure allows us to do a simple substitution of the interrupt
515 * handler.
516 *
517 * The calibration routine also uses the pm_timer when possible, as the PIT
518 * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
519 * back to normal later in the boot process).
520 */
521
522#define LAPIC_CAL_LOOPS (HZ/10)
523
524static __initdata int lapic_cal_loops = -1;
525static __initdata long lapic_cal_t1, lapic_cal_t2;
526static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
527static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
528static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
529
530/*
531 * Temporary interrupt handler.
532 */
533static void __init lapic_cal_handler(struct clock_event_device *dev)
534{
535 unsigned long long tsc = 0;
536 long tapic = apic_read(APIC_TMCCT);
537 unsigned long pm = acpi_pm_read_early();
538
539 if (cpu_has_tsc)
540 rdtscll(tsc);
541
542 switch (lapic_cal_loops++) {
543 case 0:
544 lapic_cal_t1 = tapic;
545 lapic_cal_tsc1 = tsc;
546 lapic_cal_pm1 = pm;
547 lapic_cal_j1 = jiffies;
548 break;
549
550 case LAPIC_CAL_LOOPS:
551 lapic_cal_t2 = tapic;
552 lapic_cal_tsc2 = tsc;
553 if (pm < lapic_cal_pm1)
554 pm += ACPI_PM_OVRRUN;
555 lapic_cal_pm2 = pm;
556 lapic_cal_j2 = jiffies;
557 break;
558 }
559}
560
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900561static int __init
562calibrate_by_pmtimer(long deltapm, long *delta, long *deltatsc)
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400563{
564 const long pm_100ms = PMTMR_TICKS_PER_SEC / 10;
565 const long pm_thresh = pm_100ms / 100;
566 unsigned long mult;
567 u64 res;
568
569#ifndef CONFIG_X86_PM_TIMER
570 return -1;
571#endif
572
Yasuaki Ishimatsu39ba5d42009-01-28 12:52:24 +0900573 apic_printk(APIC_VERBOSE, "... PM-Timer delta = %ld\n", deltapm);
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400574
575 /* Check, if the PM timer is available */
576 if (!deltapm)
577 return -1;
578
579 mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
580
581 if (deltapm > (pm_100ms - pm_thresh) &&
582 deltapm < (pm_100ms + pm_thresh)) {
Yasuaki Ishimatsu39ba5d42009-01-28 12:52:24 +0900583 apic_printk(APIC_VERBOSE, "... PM-Timer result ok\n");
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900584 return 0;
585 }
586
587 res = (((u64)deltapm) * mult) >> 22;
588 do_div(res, 1000000);
589 pr_warning("APIC calibration not consistent "
Yasuaki Ishimatsu39ba5d42009-01-28 12:52:24 +0900590 "with PM-Timer: %ldms instead of 100ms\n",(long)res);
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900591
592 /* Correct the lapic counter value */
593 res = (((u64)(*delta)) * pm_100ms);
594 do_div(res, deltapm);
595 pr_info("APIC delta adjusted to PM-Timer: "
596 "%lu (%ld)\n", (unsigned long)res, *delta);
597 *delta = (long)res;
598
599 /* Correct the tsc counter value */
600 if (cpu_has_tsc) {
601 res = (((u64)(*deltatsc)) * pm_100ms);
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400602 do_div(res, deltapm);
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900603 apic_printk(APIC_VERBOSE, "TSC delta adjusted to "
604 "PM-Timer: %lu (%ld) \n",
605 (unsigned long)res, *deltatsc);
606 *deltatsc = (long)res;
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400607 }
608
609 return 0;
610}
611
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700612static int __init calibrate_APIC_clock(void)
613{
614 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700615 void (*real_handler)(struct clock_event_device *dev);
616 unsigned long deltaj;
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900617 long delta, deltatsc;
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700618 int pm_referenced = 0;
619
620 local_irq_disable();
621
622 /* Replace the global interrupt handler */
623 real_handler = global_clock_event->event_handler;
624 global_clock_event->event_handler = lapic_cal_handler;
625
626 /*
Cyrill Gorcunov81608f32008-10-10 19:00:17 +0400627 * Setup the APIC counter to maximum. There is no way the lapic
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700628 * can underflow in the 100ms detection time frame
629 */
Cyrill Gorcunov81608f32008-10-10 19:00:17 +0400630 __setup_APIC_LVTT(0xffffffff, 0, 0);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700631
632 /* Let the interrupts run */
633 local_irq_enable();
634
635 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
636 cpu_relax();
637
638 local_irq_disable();
639
640 /* Restore the real event handler */
641 global_clock_event->event_handler = real_handler;
642
643 /* Build delta t1-t2 as apic timer counts down */
644 delta = lapic_cal_t1 - lapic_cal_t2;
645 apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
646
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900647 deltatsc = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
648
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400649 /* we trust the PM based calibration if possible */
650 pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1,
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900651 &delta, &deltatsc);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700652
653 /* Calculate the scaled math multiplication factor */
654 lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
655 lapic_clockevent.shift);
656 lapic_clockevent.max_delta_ns =
657 clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
658 lapic_clockevent.min_delta_ns =
659 clockevent_delta2ns(0xF, &lapic_clockevent);
660
661 calibration_result = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
662
663 apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
664 apic_printk(APIC_VERBOSE, "..... mult: %ld\n", lapic_clockevent.mult);
665 apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
666 calibration_result);
667
668 if (cpu_has_tsc) {
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700669 apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
670 "%ld.%04ld MHz.\n",
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900671 (deltatsc / LAPIC_CAL_LOOPS) / (1000000 / HZ),
672 (deltatsc / LAPIC_CAL_LOOPS) % (1000000 / HZ));
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700673 }
674
675 apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
676 "%u.%04u MHz.\n",
677 calibration_result / (1000000 / HZ),
678 calibration_result % (1000000 / HZ));
679
680 /*
681 * Do a sanity check on the APIC calibration result
682 */
683 if (calibration_result < (1000000 / HZ)) {
684 local_irq_enable();
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100685 pr_warning("APIC frequency too slow, disabling apic timer\n");
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700686 return -1;
687 }
688
689 levt->features &= ~CLOCK_EVT_FEAT_DUMMY;
690
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400691 /*
692 * PM timer calibration failed or not turned on
693 * so lets try APIC timer based calibration
694 */
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700695 if (!pm_referenced) {
696 apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
697
698 /*
699 * Setup the apic timer manually
700 */
701 levt->event_handler = lapic_cal_handler;
702 lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
703 lapic_cal_loops = -1;
704
705 /* Let the interrupts run */
706 local_irq_enable();
707
708 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
709 cpu_relax();
710
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700711 /* Stop the lapic timer */
712 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
713
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700714 /* Jiffies delta */
715 deltaj = lapic_cal_j2 - lapic_cal_j1;
716 apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
717
718 /* Check, if the jiffies result is consistent */
719 if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
720 apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
721 else
722 levt->features |= CLOCK_EVT_FEAT_DUMMY;
723 } else
724 local_irq_enable();
725
726 if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +0530727 pr_warning("APIC timer disabled due to verification failure\n");
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700728 return -1;
729 }
730
731 return 0;
732}
733
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100734/*
735 * Setup the boot APIC
736 *
737 * Calibrate and verify the result.
738 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100739void __init setup_boot_APIC_clock(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100741 /*
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400742 * The local apic timer can be disabled via the kernel
743 * commandline or from the CPU detection code. Register the lapic
744 * timer as a dummy clock event source on SMP systems, so the
745 * broadcast mechanism is used. On UP systems simply ignore it.
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100746 */
747 if (disable_apic_timer) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100748 pr_info("Disabling APIC timer\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100749 /* No broadcast on UP ! */
Thomas Gleixner9d099512008-01-30 13:33:04 +0100750 if (num_possible_cpus() > 1) {
751 lapic_clockevent.mult = 1;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100752 setup_APIC_timer();
Thomas Gleixner9d099512008-01-30 13:33:04 +0100753 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100754 return;
755 }
Thomas Gleixner6935d1f2007-07-21 17:10:17 +0200756
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400757 apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
758 "calibrating APIC timer ...\n");
759
Cyrill Gorcunov89b3b1f2008-07-15 21:02:54 +0400760 if (calibrate_APIC_clock()) {
Thomas Gleixnerc2b84b32008-01-30 13:33:04 +0100761 /* No broadcast on UP ! */
762 if (num_possible_cpus() > 1)
763 setup_APIC_timer();
764 return;
765 }
766
767 /*
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100768 * If nmi_watchdog is set to IO_APIC, we need the
769 * PIT/HPET going. Otherwise register lapic as a dummy
770 * device.
771 */
772 if (nmi_watchdog != NMI_IO_APIC)
773 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
774 else
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100775 pr_warning("APIC timer registered as dummy,"
Cyrill Gorcunov116f5702008-06-24 22:52:04 +0200776 " due to nmi_watchdog=%d!\n", nmi_watchdog);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100777
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400778 /* Setup the lapic or request the broadcast */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100779 setup_APIC_timer();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780}
781
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100782void __cpuinit setup_secondary_APIC_clock(void)
783{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100784 setup_APIC_timer();
785}
786
787/*
788 * The guts of the apic timer interrupt
789 */
790static void local_apic_timer_interrupt(void)
791{
792 int cpu = smp_processor_id();
793 struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
794
795 /*
796 * Normally we should not be here till LAPIC has been initialized but
797 * in some cases like kdump, its possible that there is a pending LAPIC
798 * timer interrupt from previous kernel's context and is delivered in
799 * new kernel the moment interrupts are enabled.
800 *
801 * Interrupts are enabled early and LAPIC is setup much later, hence
802 * its possible that when we get here evt->event_handler is NULL.
803 * Check for event_handler being NULL and discard the interrupt as
804 * spurious.
805 */
806 if (!evt->event_handler) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100807 pr_warning("Spurious LAPIC timer interrupt on cpu %d\n", cpu);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100808 /* Switch it off */
809 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
810 return;
811 }
812
813 /*
814 * the NMI deadlock-detector uses this.
815 */
Hiroshi Shimamoto915b0d02008-12-08 19:19:26 -0800816 inc_irq_stat(apic_timer_irqs);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100817
818 evt->event_handler(evt);
819}
820
821/*
822 * Local APIC timer interrupt. This is the most natural way for doing
823 * local interrupts, but local timer interrupts can be emulated by
824 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
825 *
826 * [ if a single-CPU system runs an SMP kernel then we call the local
827 * interrupt as well. Thus we cannot inline the local irq ... ]
828 */
Frederic Weisbeckerbcbc4f22008-12-09 23:54:20 +0100829void __irq_entry smp_apic_timer_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100830{
831 struct pt_regs *old_regs = set_irq_regs(regs);
832
833 /*
834 * NOTE! We'd better ACK the irq immediately,
835 * because timer handling can be slow.
836 */
837 ack_APIC_irq();
838 /*
839 * update_process_times() expects us to have done irq_enter().
840 * Besides, if we don't timer interrupts ignore the global
841 * interrupt lock, which is the WrongThing (tm) to do.
842 */
843 exit_idle();
844 irq_enter();
845 local_apic_timer_interrupt();
846 irq_exit();
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400847
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100848 set_irq_regs(old_regs);
849}
850
851int setup_profiling_timer(unsigned int multiplier)
852{
853 return -EINVAL;
854}
855
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100856/*
857 * Local APIC start and shutdown
858 */
859
860/**
861 * clear_local_APIC - shutdown the local APIC
862 *
863 * This is called, when a CPU is disabled and before rebooting, so the state of
864 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
865 * leftovers during boot.
866 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867void clear_local_APIC(void)
868{
Chuck Ebbert2584a822008-05-20 18:18:12 -0400869 int maxlvt;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100870 u32 v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871
Andi Kleend3432892008-01-30 13:33:17 +0100872 /* APIC hasn't been mapped yet */
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700873 if (!x2apic_mode && !apic_phys)
Andi Kleend3432892008-01-30 13:33:17 +0100874 return;
875
876 maxlvt = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700877 /*
Siddha, Suresh B704fc592006-06-26 13:59:53 +0200878 * Masking an LVT entry can trigger a local APIC error
Linus Torvalds1da177e2005-04-16 15:20:36 -0700879 * if the vector is zero. Mask LVTERR first to prevent this.
880 */
881 if (maxlvt >= 3) {
882 v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
Andi Kleen11a8e772006-01-11 22:46:51 +0100883 apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700884 }
885 /*
886 * Careful: we have to set masks only first to deassert
887 * any level-triggered sources.
888 */
889 v = apic_read(APIC_LVTT);
Andi Kleen11a8e772006-01-11 22:46:51 +0100890 apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700891 v = apic_read(APIC_LVT0);
Andi Kleen11a8e772006-01-11 22:46:51 +0100892 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700893 v = apic_read(APIC_LVT1);
Andi Kleen11a8e772006-01-11 22:46:51 +0100894 apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895 if (maxlvt >= 4) {
896 v = apic_read(APIC_LVTPC);
Andi Kleen11a8e772006-01-11 22:46:51 +0100897 apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898 }
899
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400900 /* lets not touch this if we didn't frob it */
Andi Kleen4efc0672009-04-28 19:07:31 +0200901#ifdef CONFIG_X86_THERMAL_VECTOR
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400902 if (maxlvt >= 5) {
903 v = apic_read(APIC_LVTTHMR);
904 apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
905 }
906#endif
Andi Kleen5ca86812009-02-12 13:49:37 +0100907#ifdef CONFIG_X86_MCE_INTEL
908 if (maxlvt >= 6) {
909 v = apic_read(APIC_LVTCMCI);
910 if (!(v & APIC_LVT_MASKED))
911 apic_write(APIC_LVTCMCI, v | APIC_LVT_MASKED);
912 }
913#endif
914
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915 /*
916 * Clean APIC state for other OSs:
917 */
Andi Kleen11a8e772006-01-11 22:46:51 +0100918 apic_write(APIC_LVTT, APIC_LVT_MASKED);
919 apic_write(APIC_LVT0, APIC_LVT_MASKED);
920 apic_write(APIC_LVT1, APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921 if (maxlvt >= 3)
Andi Kleen11a8e772006-01-11 22:46:51 +0100922 apic_write(APIC_LVTERR, APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923 if (maxlvt >= 4)
Andi Kleen11a8e772006-01-11 22:46:51 +0100924 apic_write(APIC_LVTPC, APIC_LVT_MASKED);
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400925
926 /* Integrated APIC (!82489DX) ? */
927 if (lapic_is_integrated()) {
928 if (maxlvt > 3)
929 /* Clear ESR due to Pentium errata 3AP and 11AP */
930 apic_write(APIC_ESR, 0);
931 apic_read(APIC_ESR);
932 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700933}
934
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100935/**
936 * disable_local_APIC - clear and disable the local APIC
937 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938void disable_local_APIC(void)
939{
940 unsigned int value;
941
Jan Beulich4a13ad02009-01-14 12:28:51 +0000942 /* APIC hasn't been mapped yet */
943 if (!apic_phys)
944 return;
945
Linus Torvalds1da177e2005-04-16 15:20:36 -0700946 clear_local_APIC();
947
948 /*
949 * Disable APIC (implies clearing of registers
950 * for 82489DX!).
951 */
952 value = apic_read(APIC_SPIV);
953 value &= ~APIC_SPIV_APIC_ENABLED;
Andi Kleen11a8e772006-01-11 22:46:51 +0100954 apic_write(APIC_SPIV, value);
Cyrill Gorcunov990b1832008-08-18 20:45:51 +0400955
956#ifdef CONFIG_X86_32
957 /*
958 * When LAPIC was disabled by the BIOS and enabled by the kernel,
959 * restore the disabled state.
960 */
961 if (enabled_via_apicbase) {
962 unsigned int l, h;
963
964 rdmsr(MSR_IA32_APICBASE, l, h);
965 l &= ~MSR_IA32_APICBASE_ENABLE;
966 wrmsr(MSR_IA32_APICBASE, l, h);
967 }
968#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700969}
970
Cyrill Gorcunovfe4024d2008-08-18 20:45:52 +0400971/*
972 * If Linux enabled the LAPIC against the BIOS default disable it down before
973 * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
974 * not power-off. Additionally clear all LVT entries before disable_local_APIC
975 * for the case where Linux didn't enable the LAPIC.
976 */
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -0700977void lapic_shutdown(void)
978{
979 unsigned long flags;
980
981 if (!cpu_has_apic)
982 return;
983
984 local_irq_save(flags);
985
Cyrill Gorcunovfe4024d2008-08-18 20:45:52 +0400986#ifdef CONFIG_X86_32
987 if (!enabled_via_apicbase)
988 clear_local_APIC();
989 else
990#endif
991 disable_local_APIC();
992
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -0700993
994 local_irq_restore(flags);
995}
996
Linus Torvalds1da177e2005-04-16 15:20:36 -0700997/*
998 * This is to verify that we're looking at a real local APIC.
999 * Check these against your board if the CPUs aren't getting
1000 * started for no apparent reason.
1001 */
1002int __init verify_local_APIC(void)
1003{
1004 unsigned int reg0, reg1;
1005
1006 /*
1007 * The version register is read-only in a real APIC.
1008 */
1009 reg0 = apic_read(APIC_LVR);
1010 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
1011 apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
1012 reg1 = apic_read(APIC_LVR);
1013 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
1014
1015 /*
1016 * The two version reads above should print the same
1017 * numbers. If the second one is different, then we
1018 * poke at a non-APIC.
1019 */
1020 if (reg1 != reg0)
1021 return 0;
1022
1023 /*
1024 * Check if the version looks reasonably.
1025 */
1026 reg1 = GET_APIC_VERSION(reg0);
1027 if (reg1 == 0x00 || reg1 == 0xff)
1028 return 0;
Thomas Gleixner37e650c2008-01-30 13:30:14 +01001029 reg1 = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001030 if (reg1 < 0x02 || reg1 == 0xff)
1031 return 0;
1032
1033 /*
1034 * The ID register is read/write in a real APIC.
1035 */
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07001036 reg0 = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001037 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
Ingo Molnar5b812722009-01-28 14:59:17 +01001038 apic_write(APIC_ID, reg0 ^ apic->apic_id_mask);
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07001039 reg1 = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001040 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
1041 apic_write(APIC_ID, reg0);
Ingo Molnar5b812722009-01-28 14:59:17 +01001042 if (reg1 != (reg0 ^ apic->apic_id_mask))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001043 return 0;
1044
1045 /*
1046 * The next two are just to see if we have sane values.
1047 * They're only really relevant if we're in Virtual Wire
1048 * compatibility mode, but most boxes are anymore.
1049 */
1050 reg0 = apic_read(APIC_LVT0);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001051 apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052 reg1 = apic_read(APIC_LVT1);
1053 apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
1054
1055 return 1;
1056}
1057
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001058/**
1059 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
1060 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061void __init sync_Arb_IDs(void)
1062{
Cyrill Gorcunov296cb952008-08-15 13:51:23 +02001063 /*
1064 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
1065 * needed on AMD.
1066 */
1067 if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068 return;
1069
1070 /*
1071 * Wait for idle.
1072 */
1073 apic_wait_icr_idle();
1074
1075 apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
Cyrill Gorcunov6f6da972008-08-15 23:05:19 +04001076 apic_write(APIC_ICR, APIC_DEST_ALLINC |
1077 APIC_INT_LEVELTRIG | APIC_DM_INIT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078}
1079
Linus Torvalds1da177e2005-04-16 15:20:36 -07001080/*
1081 * An initial setup of the virtual wire mode.
1082 */
1083void __init init_bsp_APIC(void)
1084{
Andi Kleen11a8e772006-01-11 22:46:51 +01001085 unsigned int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001086
1087 /*
1088 * Don't do the setup now if we have a SMP BIOS as the
1089 * through-I/O-APIC virtual wire mode might be active.
1090 */
1091 if (smp_found_config || !cpu_has_apic)
1092 return;
1093
Linus Torvalds1da177e2005-04-16 15:20:36 -07001094 /*
1095 * Do not trust the local APIC being empty at bootup.
1096 */
1097 clear_local_APIC();
1098
1099 /*
1100 * Enable APIC.
1101 */
1102 value = apic_read(APIC_SPIV);
1103 value &= ~APIC_VECTOR_MASK;
1104 value |= APIC_SPIV_APIC_ENABLED;
Cyrill Gorcunov638c0412008-08-15 23:05:18 +04001105
1106#ifdef CONFIG_X86_32
1107 /* This bit is reserved on P4/Xeon and should be cleared */
1108 if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
1109 (boot_cpu_data.x86 == 15))
1110 value &= ~APIC_SPIV_FOCUS_DISABLED;
1111 else
1112#endif
1113 value |= APIC_SPIV_FOCUS_DISABLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001114 value |= SPURIOUS_APIC_VECTOR;
Andi Kleen11a8e772006-01-11 22:46:51 +01001115 apic_write(APIC_SPIV, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116
1117 /*
1118 * Set up the virtual wire mode.
1119 */
Andi Kleen11a8e772006-01-11 22:46:51 +01001120 apic_write(APIC_LVT0, APIC_DM_EXTINT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001121 value = APIC_DM_NMI;
Cyrill Gorcunov638c0412008-08-15 23:05:18 +04001122 if (!lapic_is_integrated()) /* 82489DX */
1123 value |= APIC_LVT_LEVEL_TRIGGER;
Andi Kleen11a8e772006-01-11 22:46:51 +01001124 apic_write(APIC_LVT1, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001125}
1126
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001127static void __cpuinit lapic_setup_esr(void)
1128{
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001129 unsigned int oldvalue, value, maxlvt;
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001130
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001131 if (!lapic_is_integrated()) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001132 pr_info("No ESR for 82489DX.\n");
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001133 return;
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001134 }
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001135
Ingo Molnar08125d32009-01-28 05:08:44 +01001136 if (apic->disable_esr) {
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001137 /*
1138 * Something untraceable is creating bad interrupts on
1139 * secondary quads ... for the moment, just leave the
1140 * ESR disabled - we can't do anything useful with the
1141 * errors anyway - mbligh
1142 */
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001143 pr_info("Leaving ESR disabled.\n");
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001144 return;
1145 }
1146
1147 maxlvt = lapic_get_maxlvt();
1148 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
1149 apic_write(APIC_ESR, 0);
1150 oldvalue = apic_read(APIC_ESR);
1151
1152 /* enables sending errors */
1153 value = ERROR_APIC_VECTOR;
1154 apic_write(APIC_LVTERR, value);
1155
1156 /*
1157 * spec says clear errors after enabling vector.
1158 */
1159 if (maxlvt > 3)
1160 apic_write(APIC_ESR, 0);
1161 value = apic_read(APIC_ESR);
1162 if (value != oldvalue)
1163 apic_printk(APIC_VERBOSE, "ESR value before enabling "
1164 "vector: 0x%08x after: 0x%08x\n",
1165 oldvalue, value);
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001166}
1167
1168
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001169/**
1170 * setup_local_APIC - setup the local APIC
1171 */
1172void __cpuinit setup_local_APIC(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001173{
Andi Kleen739f33b2008-01-30 13:30:40 +01001174 unsigned int value;
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001175 int i, j;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001176
Jan Beulichf1182632009-01-14 12:27:35 +00001177 if (disable_apic) {
Ingo Molnar65a4e572009-01-31 03:36:17 +01001178 arch_disable_smp_support();
Jan Beulichf1182632009-01-14 12:27:35 +00001179 return;
1180 }
1181
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001182#ifdef CONFIG_X86_32
1183 /* Pound the ESR really hard over the head with a big hammer - mbligh */
Ingo Molnar08125d32009-01-28 05:08:44 +01001184 if (lapic_is_integrated() && apic->disable_esr) {
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001185 apic_write(APIC_ESR, 0);
1186 apic_write(APIC_ESR, 0);
1187 apic_write(APIC_ESR, 0);
1188 apic_write(APIC_ESR, 0);
1189 }
1190#endif
Yong Wangc323d952009-05-29 13:28:35 +08001191 perf_counters_lapic_init();
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001192
Jack Steinerac23d4e2008-03-28 14:12:16 -05001193 preempt_disable();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195 /*
1196 * Double-check whether this APIC is really registered.
1197 * This is meaningless in clustered apic mode, so we skip it.
1198 */
Ingo Molnar7ed248d2009-01-28 03:43:47 +01001199 if (!apic->apic_id_registered())
Linus Torvalds1da177e2005-04-16 15:20:36 -07001200 BUG();
1201
1202 /*
1203 * Intel recommends to set DFR, LDR and TPR before enabling
1204 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
1205 * document number 292116). So here it goes...
1206 */
Ingo Molnara5c43292009-01-28 06:50:47 +01001207 apic->init_apic_ldr();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001208
1209 /*
1210 * Set Task Priority to 'accept all'. We never change this
1211 * later on.
1212 */
1213 value = apic_read(APIC_TASKPRI);
1214 value &= ~APIC_TPRI_MASK;
Andi Kleen11a8e772006-01-11 22:46:51 +01001215 apic_write(APIC_TASKPRI, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216
1217 /*
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001218 * After a crash, we no longer service the interrupts and a pending
1219 * interrupt from previous kernel might still have ISR bit set.
1220 *
1221 * Most probably by now CPU has serviced that pending interrupt and
1222 * it might not have done the ack_APIC_irq() because it thought,
1223 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
1224 * does not clear the ISR bit and cpu thinks it has already serivced
1225 * the interrupt. Hence a vector might get locked. It was noticed
1226 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
1227 */
1228 for (i = APIC_ISR_NR - 1; i >= 0; i--) {
1229 value = apic_read(APIC_ISR + i*0x10);
1230 for (j = 31; j >= 0; j--) {
1231 if (value & (1<<j))
1232 ack_APIC_irq();
1233 }
1234 }
1235
1236 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001237 * Now that we are all set up, enable the APIC
1238 */
1239 value = apic_read(APIC_SPIV);
1240 value &= ~APIC_VECTOR_MASK;
1241 /*
1242 * Enable APIC
1243 */
1244 value |= APIC_SPIV_APIC_ENABLED;
1245
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001246#ifdef CONFIG_X86_32
1247 /*
1248 * Some unknown Intel IO/APIC (or APIC) errata is biting us with
1249 * certain networking cards. If high frequency interrupts are
1250 * happening on a particular IOAPIC pin, plus the IOAPIC routing
1251 * entry is masked/unmasked at a high rate as well then sooner or
1252 * later IOAPIC line gets 'stuck', no more interrupts are received
1253 * from the device. If focus CPU is disabled then the hang goes
1254 * away, oh well :-(
1255 *
1256 * [ This bug can be reproduced easily with a level-triggered
1257 * PCI Ne2000 networking cards and PII/PIII processors, dual
1258 * BX chipset. ]
1259 */
1260 /*
1261 * Actually disabling the focus CPU check just makes the hang less
1262 * frequent as it makes the interrupt distributon model be more
1263 * like LRU than MRU (the short-term load is more even across CPUs).
1264 * See also the comment in end_level_ioapic_irq(). --macro
1265 */
1266
1267 /*
1268 * - enable focus processor (bit==0)
1269 * - 64bit mode always use processor focus
1270 * so no need to set it
1271 */
1272 value &= ~APIC_SPIV_FOCUS_DISABLED;
1273#endif
Andi Kleen3f14c742006-09-26 10:52:29 +02001274
Linus Torvalds1da177e2005-04-16 15:20:36 -07001275 /*
1276 * Set spurious IRQ vector
1277 */
1278 value |= SPURIOUS_APIC_VECTOR;
Andi Kleen11a8e772006-01-11 22:46:51 +01001279 apic_write(APIC_SPIV, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001280
1281 /*
1282 * Set up LVT0, LVT1:
1283 *
1284 * set up through-local-APIC on the BP's LINT0. This is not
1285 * strictly necessary in pure symmetric-IO mode, but sometimes
1286 * we delegate interrupts to the 8259A.
1287 */
1288 /*
1289 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
1290 */
1291 value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001292 if (!smp_processor_id() && (pic_mode || !value)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001293 value = APIC_DM_EXTINT;
Chris Wrightbc1d99c2007-10-12 23:04:23 +02001294 apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001295 smp_processor_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296 } else {
1297 value = APIC_DM_EXTINT | APIC_LVT_MASKED;
Chris Wrightbc1d99c2007-10-12 23:04:23 +02001298 apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001299 smp_processor_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001300 }
Andi Kleen11a8e772006-01-11 22:46:51 +01001301 apic_write(APIC_LVT0, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302
1303 /*
1304 * only the BP should see the LINT1 NMI signal, obviously.
1305 */
1306 if (!smp_processor_id())
1307 value = APIC_DM_NMI;
1308 else
1309 value = APIC_DM_NMI | APIC_LVT_MASKED;
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001310 if (!lapic_is_integrated()) /* 82489DX */
1311 value |= APIC_LVT_LEVEL_TRIGGER;
Andi Kleen11a8e772006-01-11 22:46:51 +01001312 apic_write(APIC_LVT1, value);
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001313
Jack Steinerac23d4e2008-03-28 14:12:16 -05001314 preempt_enable();
Andi Kleenbe71b852009-02-12 13:49:38 +01001315
1316#ifdef CONFIG_X86_MCE_INTEL
1317 /* Recheck CMCI information after local APIC is up on CPU #0 */
1318 if (smp_processor_id() == 0)
1319 cmci_recheck();
1320#endif
Andi Kleen739f33b2008-01-30 13:30:40 +01001321}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322
Andi Kleen739f33b2008-01-30 13:30:40 +01001323void __cpuinit end_local_APIC_setup(void)
1324{
1325 lapic_setup_esr();
Cyrill Gorcunovfa6b95f2008-08-18 20:45:58 +04001326
1327#ifdef CONFIG_X86_32
Cyrill Gorcunov1b4ee4e2008-08-18 23:12:33 +04001328 {
1329 unsigned int value;
1330 /* Disable the local apic timer */
1331 value = apic_read(APIC_LVTT);
1332 value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
1333 apic_write(APIC_LVTT, value);
1334 }
Cyrill Gorcunovfa6b95f2008-08-18 20:45:58 +04001335#endif
1336
Don Zickusf2802e72006-09-26 10:52:26 +02001337 setup_apic_nmi_watchdog(NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001338 apic_pm_activate();
1339}
1340
Yinghai Lu06cd9a72009-02-16 17:29:58 -08001341#ifdef CONFIG_X86_X2APIC
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001342void check_x2apic(void)
1343{
Suresh Siddhaef1f87a2009-02-21 14:23:21 -08001344 if (x2apic_enabled()) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001345 pr_info("x2apic enabled by BIOS, switching to x2apic ops\n");
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001346 x2apic_preenabled = x2apic_mode = 1;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001347 }
1348}
1349
1350void enable_x2apic(void)
1351{
1352 int msr, msr2;
1353
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001354 if (!x2apic_mode)
Yinghai Lu06cd9a72009-02-16 17:29:58 -08001355 return;
1356
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001357 rdmsr(MSR_IA32_APICBASE, msr, msr2);
1358 if (!(msr & X2APIC_ENABLE)) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001359 pr_info("Enabling x2apic\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001360 wrmsr(MSR_IA32_APICBASE, msr | X2APIC_ENABLE, 0);
1361 }
1362}
Weidong Han93758232009-04-17 16:42:14 +08001363#endif /* CONFIG_X86_X2APIC */
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001364
Gleb Natapovce69a782009-07-20 15:24:17 +03001365int __init enable_IR(void)
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001366{
1367#ifdef CONFIG_INTR_REMAP
Weidong Han93758232009-04-17 16:42:14 +08001368 if (!intr_remapping_supported()) {
1369 pr_debug("intr-remapping not supported\n");
Gleb Natapovce69a782009-07-20 15:24:17 +03001370 return 0;
Weidong Han93758232009-04-17 16:42:14 +08001371 }
1372
Weidong Han93758232009-04-17 16:42:14 +08001373 if (!x2apic_preenabled && skip_ioapic_setup) {
1374 pr_info("Skipped enabling intr-remap because of skipping "
1375 "io-apic setup\n");
Gleb Natapovce69a782009-07-20 15:24:17 +03001376 return 0;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001377 }
1378
Gleb Natapovce69a782009-07-20 15:24:17 +03001379 if (enable_intr_remapping(x2apic_supported()))
1380 return 0;
1381
1382 pr_info("Enabled Interrupt-remapping\n");
1383
1384 return 1;
1385
1386#endif
1387 return 0;
1388}
1389
1390void __init enable_IR_x2apic(void)
1391{
1392 unsigned long flags;
1393 struct IO_APIC_route_entry **ioapic_entries = NULL;
1394 int ret, x2apic_enabled = 0;
Yinghai Lub7f42ab2009-08-17 11:19:40 -07001395 int dmar_table_init_ret = 0;
1396
1397#ifdef CONFIG_INTR_REMAP
1398 dmar_table_init_ret = dmar_table_init();
1399 if (dmar_table_init_ret)
1400 pr_debug("dmar_table_init() failed with %d:\n",
1401 dmar_table_init_ret);
1402#endif
Gleb Natapovce69a782009-07-20 15:24:17 +03001403
Fenghua Yub24696b2009-03-27 14:22:44 -07001404 ioapic_entries = alloc_ioapic_entries();
1405 if (!ioapic_entries) {
Gleb Natapovce69a782009-07-20 15:24:17 +03001406 pr_err("Allocate ioapic_entries failed\n");
1407 goto out;
Fenghua Yub24696b2009-03-27 14:22:44 -07001408 }
1409
1410 ret = save_IO_APIC_setup(ioapic_entries);
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001411 if (ret) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001412 pr_info("Saving IO-APIC state failed: %d\n", ret);
Gleb Natapovce69a782009-07-20 15:24:17 +03001413 goto out;
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001414 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001415
Suresh Siddha05c3dc22009-03-16 17:05:03 -07001416 local_irq_save(flags);
Suresh Siddha05c3dc22009-03-16 17:05:03 -07001417 mask_8259A();
Gleb Natapovce69a782009-07-20 15:24:17 +03001418 mask_IO_APIC_setup(ioapic_entries);
Suresh Siddha05c3dc22009-03-16 17:05:03 -07001419
Yinghai Lub7f42ab2009-08-17 11:19:40 -07001420 if (dmar_table_init_ret)
1421 ret = 0;
1422 else
1423 ret = enable_IR();
1424
Gleb Natapovce69a782009-07-20 15:24:17 +03001425 if (!ret) {
1426 /* IR is required if there is APIC ID > 255 even when running
1427 * under KVM
1428 */
1429 if (max_physical_apicid > 255 || !kvm_para_available())
1430 goto nox2apic;
1431 /*
1432 * without IR all CPUs can be addressed by IOAPIC/MSI
1433 * only in physical mode
1434 */
1435 x2apic_force_phys();
1436 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001437
Gleb Natapovce69a782009-07-20 15:24:17 +03001438 x2apic_enabled = 1;
Weidong Han93758232009-04-17 16:42:14 +08001439
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001440 if (x2apic_supported() && !x2apic_mode) {
1441 x2apic_mode = 1;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001442 enable_x2apic();
Weidong Han93758232009-04-17 16:42:14 +08001443 pr_info("Enabled x2apic\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001444 }
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001445
Gleb Natapovce69a782009-07-20 15:24:17 +03001446nox2apic:
1447 if (!ret) /* IR enabling failed */
Fenghua Yub24696b2009-03-27 14:22:44 -07001448 restore_IO_APIC_setup(ioapic_entries);
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001449 unmask_8259A();
1450 local_irq_restore(flags);
1451
Gleb Natapovce69a782009-07-20 15:24:17 +03001452out:
Fenghua Yub24696b2009-03-27 14:22:44 -07001453 if (ioapic_entries)
1454 free_ioapic_entries(ioapic_entries);
Weidong Han93758232009-04-17 16:42:14 +08001455
Gleb Natapovce69a782009-07-20 15:24:17 +03001456 if (x2apic_enabled)
Weidong Han93758232009-04-17 16:42:14 +08001457 return;
1458
Weidong Han93758232009-04-17 16:42:14 +08001459 if (x2apic_preenabled)
Gleb Natapovce69a782009-07-20 15:24:17 +03001460 panic("x2apic: enabled by BIOS but kernel init failed.");
Weidong Han93758232009-04-17 16:42:14 +08001461 else if (cpu_has_x2apic)
Gleb Natapovce69a782009-07-20 15:24:17 +03001462 pr_info("Not enabling x2apic, Intr-remapping init failed.\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001463}
Weidong Han93758232009-04-17 16:42:14 +08001464
Yinghai Lube7a6562008-08-24 02:01:51 -07001465#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001466/*
1467 * Detect and enable local APICs on non-SMP boards.
1468 * Original code written by Keir Fraser.
1469 * On AMD64 we trust the BIOS - if it says no APIC it is likely
1470 * not correctly set up (usually the APIC timer won't work etc.)
1471 */
1472static int __init detect_init_APIC(void)
1473{
1474 if (!cpu_has_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001475 pr_info("No local APIC present\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001476 return -1;
1477 }
1478
1479 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001480 return 0;
1481}
Yinghai Lube7a6562008-08-24 02:01:51 -07001482#else
1483/*
1484 * Detect and initialize APIC
1485 */
1486static int __init detect_init_APIC(void)
1487{
1488 u32 h, l, features;
1489
1490 /* Disabled by kernel option? */
1491 if (disable_apic)
1492 return -1;
1493
1494 switch (boot_cpu_data.x86_vendor) {
1495 case X86_VENDOR_AMD:
1496 if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
Borislav Petkov85877062009-02-03 16:24:22 +01001497 (boot_cpu_data.x86 >= 15))
Yinghai Lube7a6562008-08-24 02:01:51 -07001498 break;
1499 goto no_apic;
1500 case X86_VENDOR_INTEL:
1501 if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
1502 (boot_cpu_data.x86 == 5 && cpu_has_apic))
1503 break;
1504 goto no_apic;
1505 default:
1506 goto no_apic;
1507 }
1508
1509 if (!cpu_has_apic) {
1510 /*
1511 * Over-ride BIOS and try to enable the local APIC only if
1512 * "lapic" specified.
1513 */
1514 if (!force_enable_local_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001515 pr_info("Local APIC disabled by BIOS -- "
1516 "you can enable it with \"lapic\"\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001517 return -1;
1518 }
1519 /*
1520 * Some BIOSes disable the local APIC in the APIC_BASE
1521 * MSR. This can only be done in software for Intel P6 or later
1522 * and AMD K7 (Model > 1) or later.
1523 */
1524 rdmsr(MSR_IA32_APICBASE, l, h);
1525 if (!(l & MSR_IA32_APICBASE_ENABLE)) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001526 pr_info("Local APIC disabled by BIOS -- reenabling.\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001527 l &= ~MSR_IA32_APICBASE_BASE;
1528 l |= MSR_IA32_APICBASE_ENABLE | APIC_DEFAULT_PHYS_BASE;
1529 wrmsr(MSR_IA32_APICBASE, l, h);
1530 enabled_via_apicbase = 1;
1531 }
1532 }
1533 /*
1534 * The APIC feature bit should now be enabled
1535 * in `cpuid'
1536 */
1537 features = cpuid_edx(1);
1538 if (!(features & (1 << X86_FEATURE_APIC))) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001539 pr_warning("Could not enable APIC!\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001540 return -1;
1541 }
1542 set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
1543 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1544
1545 /* The BIOS may have set up the APIC at some other address */
1546 rdmsr(MSR_IA32_APICBASE, l, h);
1547 if (l & MSR_IA32_APICBASE_ENABLE)
1548 mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
1549
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001550 pr_info("Found and enabled local APIC!\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001551
1552 apic_pm_activate();
1553
1554 return 0;
1555
1556no_apic:
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001557 pr_info("No local APIC present or hardware disabled\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001558 return -1;
1559}
1560#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001561
Yinghai Luf28c0ae2008-08-24 02:01:49 -07001562#ifdef CONFIG_X86_64
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001563void __init early_init_lapic_mapping(void)
1564{
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001565 /*
1566 * If no local APIC can be found then go out
1567 * : it means there is no mpatable and MADT
1568 */
1569 if (!smp_found_config)
1570 return;
1571
Cyrill Gorcunovd3a247b2009-08-26 21:13:24 +04001572 set_fixmap_nocache(FIX_APIC_BASE, mp_lapic_addr);
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001573 apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
Cyrill Gorcunovd3a247b2009-08-26 21:13:24 +04001574 APIC_BASE, mp_lapic_addr);
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001575
1576 /*
1577 * Fetch the APIC ID of the BSP in case we have a
1578 * default configuration (or the MP table is broken).
1579 */
Yinghai Lu4c9961d2008-07-11 18:44:16 -07001580 boot_cpu_physical_apicid = read_apic_id();
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001581}
Yinghai Luf28c0ae2008-08-24 02:01:49 -07001582#endif
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001583
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001584/**
1585 * init_apic_mappings - initialize APIC mappings
1586 */
1587void __init init_apic_mappings(void)
1588{
Yinghai Lu4401da62009-05-02 10:40:57 -07001589 unsigned int new_apicid;
1590
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001591 if (x2apic_mode) {
Yinghai Lu4c9961d2008-07-11 18:44:16 -07001592 boot_cpu_physical_apicid = read_apic_id();
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001593 return;
1594 }
1595
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001596 /* If no local APIC can be found return early */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001597 if (!smp_found_config && detect_init_APIC()) {
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001598 /* lets NOP'ify apic operations */
Cyrill Gorcunovcec6be62009-05-11 17:41:40 +04001599 pr_info("APIC: disable apic facility\n");
1600 apic_disable();
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001601 } else {
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001602 apic_phys = mp_lapic_addr;
1603
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001604 /*
1605 * acpi lapic path already maps that address in
1606 * acpi_register_lapic_address()
1607 */
1608 if (!acpi_lapic)
1609 set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
1610
1611 apic_printk(APIC_VERBOSE, "mapped APIC to %08lx (%08lx)\n",
1612 APIC_BASE, apic_phys);
Cyrill Gorcunovcec6be62009-05-11 17:41:40 +04001613 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001614
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001615 /*
1616 * Fetch the APIC ID of the BSP in case we have a
1617 * default configuration (or the MP table is broken).
1618 */
Yinghai Lu4401da62009-05-02 10:40:57 -07001619 new_apicid = read_apic_id();
1620 if (boot_cpu_physical_apicid != new_apicid) {
1621 boot_cpu_physical_apicid = new_apicid;
Cyrill Gorcunov103428e2009-06-07 16:48:40 +04001622 /*
1623 * yeah -- we lie about apic_version
1624 * in case if apic was disabled via boot option
1625 * but it's not a problem for SMP compiled kernel
1626 * since smp_sanity_check is prepared for such a case
1627 * and disable smp mode
1628 */
Yinghai Lu4401da62009-05-02 10:40:57 -07001629 apic_version[new_apicid] =
1630 GET_APIC_VERSION(apic_read(APIC_LVR));
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +04001631 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001632}
1633
1634/*
1635 * This initializes the IO-APIC and APIC hardware if this is
1636 * a UP kernel.
1637 */
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001638int apic_version[MAX_APICS];
1639
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001640int __init APIC_init_uniprocessor(void)
1641{
1642 if (disable_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001643 pr_info("Apic disabled\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001644 return -1;
1645 }
Jan Beulichf1182632009-01-14 12:27:35 +00001646#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001647 if (!cpu_has_apic) {
1648 disable_apic = 1;
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001649 pr_info("Apic disabled by BIOS\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001650 return -1;
1651 }
Yinghai Lufa2bd352008-08-24 02:01:50 -07001652#else
1653 if (!smp_found_config && !cpu_has_apic)
1654 return -1;
1655
1656 /*
1657 * Complain if the BIOS pretends there is one.
1658 */
1659 if (!cpu_has_apic &&
1660 APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001661 pr_err("BIOS bug, local APIC 0x%x not detected!...\n",
1662 boot_cpu_physical_apicid);
Yinghai Lufa2bd352008-08-24 02:01:50 -07001663 return -1;
1664 }
1665#endif
1666
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001667 enable_IR_x2apic();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001668#ifdef CONFIG_X86_64
Ingo Molnar72ce0162009-01-28 06:50:47 +01001669 default_setup_apic_routing();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001670#endif
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001671
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001672 verify_local_APIC();
Glauber Costab5841762008-05-28 13:38:28 -03001673 connect_bsp_APIC();
1674
Yinghai Lufa2bd352008-08-24 02:01:50 -07001675#ifdef CONFIG_X86_64
Glauber de Oliveira Costac70dcb72008-03-19 14:25:58 -03001676 apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
Yinghai Lufa2bd352008-08-24 02:01:50 -07001677#else
1678 /*
1679 * Hack: In case of kdump, after a crash, kernel might be booting
1680 * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
1681 * might be zero if read from MP tables. Get it from LAPIC.
1682 */
1683# ifdef CONFIG_CRASH_DUMP
1684 boot_cpu_physical_apicid = read_apic_id();
1685# endif
1686#endif
1687 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001688 setup_local_APIC();
1689
Yinghai Lu88d0f552009-02-14 23:57:28 -08001690#ifdef CONFIG_X86_IO_APIC
Andi Kleen739f33b2008-01-30 13:30:40 +01001691 /*
1692 * Now enable IO-APICs, actually call clear_IO_APIC
Yinghai Lu98c061b2009-02-16 00:00:50 -08001693 * We need clear_IO_APIC before enabling error vector
Andi Kleen739f33b2008-01-30 13:30:40 +01001694 */
1695 if (!skip_ioapic_setup && nr_ioapics)
1696 enable_IO_APIC();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001697#endif
Andi Kleen739f33b2008-01-30 13:30:40 +01001698
1699 end_local_APIC_setup();
1700
Yinghai Lufa2bd352008-08-24 02:01:50 -07001701#ifdef CONFIG_X86_IO_APIC
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001702 if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
1703 setup_IO_APIC();
Yinghai Lu98c061b2009-02-16 00:00:50 -08001704 else {
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001705 nr_ioapics = 0;
Yinghai Lu98c061b2009-02-16 00:00:50 -08001706 localise_nmi_watchdog();
1707 }
1708#else
1709 localise_nmi_watchdog();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001710#endif
1711
Yinghai Lufa2bd352008-08-24 02:01:50 -07001712 setup_boot_clock();
Yinghai Lu98c061b2009-02-16 00:00:50 -08001713#ifdef CONFIG_X86_64
1714 check_nmi_watchdog();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001715#endif
1716
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001717 return 0;
1718}
1719
1720/*
1721 * Local APIC interrupts
1722 */
1723
1724/*
1725 * This interrupt should _never_ happen with our APIC/SMP architecture
1726 */
Yinghai Ludc1528d2008-08-24 02:01:53 -07001727void smp_spurious_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001728{
Yinghai Ludc1528d2008-08-24 02:01:53 -07001729 u32 v;
1730
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001731 exit_idle();
1732 irq_enter();
1733 /*
1734 * Check if this really is a spurious interrupt and ACK it
1735 * if it is a vectored one. Just in case...
1736 * Spurious interrupts should not be ACKed.
1737 */
1738 v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
1739 if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
1740 ack_APIC_irq();
1741
Hiroshi Shimamoto915b0d02008-12-08 19:19:26 -08001742 inc_irq_stat(irq_spurious_count);
1743
Yinghai Ludc1528d2008-08-24 02:01:53 -07001744 /* see sw-dev-man vol 3, chapter 7.4.13.5 */
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001745 pr_info("spurious APIC interrupt on CPU#%d, "
1746 "should never happen.\n", smp_processor_id());
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001747 irq_exit();
1748}
1749
1750/*
1751 * This interrupt should never happen with our APIC/SMP architecture
1752 */
Yinghai Ludc1528d2008-08-24 02:01:53 -07001753void smp_error_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001754{
Yinghai Ludc1528d2008-08-24 02:01:53 -07001755 u32 v, v1;
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001756
1757 exit_idle();
1758 irq_enter();
1759 /* First tickle the hardware, only then report what went on. -- REW */
1760 v = apic_read(APIC_ESR);
1761 apic_write(APIC_ESR, 0);
1762 v1 = apic_read(APIC_ESR);
1763 ack_APIC_irq();
1764 atomic_inc(&irq_err_count);
1765
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001766 /*
1767 * Here is what the APIC error bits mean:
1768 * 0: Send CS error
1769 * 1: Receive CS error
1770 * 2: Send accept error
1771 * 3: Receive accept error
1772 * 4: Reserved
1773 * 5: Send illegal vector
1774 * 6: Received illegal vector
1775 * 7: Illegal register address
1776 */
1777 pr_debug("APIC error on CPU%d: %02x(%02x)\n",
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001778 smp_processor_id(), v , v1);
1779 irq_exit();
1780}
1781
Glauber Costab5841762008-05-28 13:38:28 -03001782/**
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001783 * connect_bsp_APIC - attach the APIC to the interrupt system
1784 */
Glauber Costab5841762008-05-28 13:38:28 -03001785void __init connect_bsp_APIC(void)
1786{
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001787#ifdef CONFIG_X86_32
1788 if (pic_mode) {
1789 /*
1790 * Do not trust the local APIC being empty at bootup.
1791 */
1792 clear_local_APIC();
1793 /*
1794 * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
1795 * local APIC to INT and NMI lines.
1796 */
1797 apic_printk(APIC_VERBOSE, "leaving PIC mode, "
1798 "enabling APIC mode.\n");
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +04001799 imcr_pic_to_apic();
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001800 }
1801#endif
Ingo Molnar49040332009-01-28 12:43:18 +01001802 if (apic->enable_apic_mode)
1803 apic->enable_apic_mode();
Glauber Costab5841762008-05-28 13:38:28 -03001804}
1805
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04001806/**
1807 * disconnect_bsp_APIC - detach the APIC from the interrupt system
1808 * @virt_wire_setup: indicates, whether virtual wire mode is selected
1809 *
1810 * Virtual wire mode is necessary to deliver legacy interrupts even when the
1811 * APIC is disabled.
1812 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001813void disconnect_bsp_APIC(int virt_wire_setup)
1814{
Cyrill Gorcunov1b4ee4e2008-08-18 23:12:33 +04001815 unsigned int value;
1816
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001817#ifdef CONFIG_X86_32
1818 if (pic_mode) {
1819 /*
1820 * Put the board back into PIC mode (has an effect only on
1821 * certain older boards). Note that APIC interrupts, including
1822 * IPIs, won't work beyond this point! The only exception are
1823 * INIT IPIs.
1824 */
1825 apic_printk(APIC_VERBOSE, "disabling APIC mode, "
1826 "entering PIC mode.\n");
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +04001827 imcr_apic_to_pic();
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001828 return;
1829 }
1830#endif
1831
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001832 /* Go back to Virtual Wire compatibility mode */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001833
1834 /* For the spurious interrupt use vector F, and enable it */
1835 value = apic_read(APIC_SPIV);
1836 value &= ~APIC_VECTOR_MASK;
1837 value |= APIC_SPIV_APIC_ENABLED;
1838 value |= 0xf;
1839 apic_write(APIC_SPIV, value);
1840
1841 if (!virt_wire_setup) {
1842 /*
1843 * For LVT0 make it edge triggered, active high,
1844 * external and enabled
1845 */
1846 value = apic_read(APIC_LVT0);
1847 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1848 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1849 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1850 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1851 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
1852 apic_write(APIC_LVT0, value);
1853 } else {
1854 /* Disable LVT0 */
1855 apic_write(APIC_LVT0, APIC_LVT_MASKED);
1856 }
1857
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001858 /*
1859 * For LVT1 make it edge triggered, active high,
1860 * nmi and enabled
1861 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001862 value = apic_read(APIC_LVT1);
1863 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1864 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1865 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1866 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1867 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
1868 apic_write(APIC_LVT1, value);
1869}
1870
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001871void __cpuinit generic_processor_info(int apicid, int version)
1872{
1873 int cpu;
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001874
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001875 /*
1876 * Validate version
1877 */
1878 if (version == 0x0) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001879 pr_warning("BIOS bug, APIC version is 0 for CPU#%d! "
Mike Travis3b11ce72008-12-17 15:21:39 -08001880 "fixing up to 0x10. (tell your hw vendor)\n",
1881 version);
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001882 version = 0x10;
1883 }
1884 apic_version[apicid] = version;
1885
Mike Travis3b11ce72008-12-17 15:21:39 -08001886 if (num_processors >= nr_cpu_ids) {
1887 int max = nr_cpu_ids;
1888 int thiscpu = max + disabled_cpus;
1889
1890 pr_warning(
1891 "ACPI: NR_CPUS/possible_cpus limit of %i reached."
1892 " Processor %d/0x%x ignored.\n", max, thiscpu, apicid);
1893
1894 disabled_cpus++;
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001895 return;
1896 }
1897
1898 num_processors++;
Mike Travis3b11ce72008-12-17 15:21:39 -08001899 cpu = cpumask_next_zero(-1, cpu_present_mask);
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001900
Mike Travisb2b815d2009-01-16 15:22:16 -08001901 if (version != apic_version[boot_cpu_physical_apicid])
1902 WARN_ONCE(1,
1903 "ACPI: apic version mismatch, bootcpu: %x cpu %d: %x\n",
1904 apic_version[boot_cpu_physical_apicid], cpu, version);
1905
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001906 physid_set(apicid, phys_cpu_present_map);
1907 if (apicid == boot_cpu_physical_apicid) {
1908 /*
1909 * x86_bios_cpu_apicid is required to have processors listed
1910 * in same order as logical cpu numbers. Hence the first
1911 * entry is BSP, and so on.
1912 */
1913 cpu = 0;
1914 }
Yinghai Lue0da3362008-06-08 18:29:22 -07001915 if (apicid > max_physical_apicid)
1916 max_physical_apicid = apicid;
1917
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001918#ifdef CONFIG_X86_32
1919 /*
1920 * Would be preferable to switch to bigsmp when CONFIG_HOTPLUG_CPU=y
1921 * but we need to work other dependencies like SMP_SUSPEND etc
1922 * before this can be done without some confusion.
1923 * if (CPU_HOTPLUG_ENABLED || num_processors > 8)
1924 * - Ashok Raj <ashok.raj@intel.com>
1925 */
1926 if (max_physical_apicid >= 8) {
1927 switch (boot_cpu_data.x86_vendor) {
1928 case X86_VENDOR_INTEL:
1929 if (!APIC_XAPIC(version)) {
1930 def_to_bigsmp = 0;
1931 break;
1932 }
1933 /* If P4 and above fall through */
1934 case X86_VENDOR_AMD:
1935 def_to_bigsmp = 1;
1936 }
1937 }
1938#endif
1939
Ingo Molnar3e5095d2009-01-27 17:07:08 +01001940#if defined(CONFIG_SMP) || defined(CONFIG_X86_64)
Tejun Heof10fcd42009-01-13 20:41:34 +09001941 early_per_cpu(x86_cpu_to_apicid, cpu) = apicid;
1942 early_per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001943#endif
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001944
Mike Travis1de88cd2008-12-16 17:34:02 -08001945 set_cpu_possible(cpu, true);
1946 set_cpu_present(cpu, true);
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001947}
1948
Suresh Siddha0c81c742008-07-10 11:16:48 -07001949int hard_smp_processor_id(void)
1950{
1951 return read_apic_id();
1952}
Ingo Molnar1dcdd3d2009-01-28 17:55:37 +01001953
1954void default_init_apic_ldr(void)
1955{
1956 unsigned long val;
1957
1958 apic_write(APIC_DFR, APIC_DFR_VALUE);
1959 val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
1960 val |= SET_APIC_LOGICAL_ID(1UL << smp_processor_id());
1961 apic_write(APIC_LDR, val);
1962}
1963
1964#ifdef CONFIG_X86_32
1965int default_apicid_to_node(int logical_apicid)
1966{
1967#ifdef CONFIG_SMP
1968 return apicid_2_node[hard_smp_processor_id()];
1969#else
1970 return 0;
1971#endif
1972}
Yinghai Lu34919982008-08-24 02:01:48 -07001973#endif
Suresh Siddha0c81c742008-07-10 11:16:48 -07001974
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001975/*
1976 * Power management
1977 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001978#ifdef CONFIG_PM
1979
1980static struct {
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04001981 /*
1982 * 'active' is true if the local APIC was enabled by us and
1983 * not the BIOS; this signifies that we are also responsible
1984 * for disabling it before entering apm/acpi suspend
1985 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001986 int active;
1987 /* r/w apic fields */
1988 unsigned int apic_id;
1989 unsigned int apic_taskpri;
1990 unsigned int apic_ldr;
1991 unsigned int apic_dfr;
1992 unsigned int apic_spiv;
1993 unsigned int apic_lvtt;
1994 unsigned int apic_lvtpc;
1995 unsigned int apic_lvt0;
1996 unsigned int apic_lvt1;
1997 unsigned int apic_lvterr;
1998 unsigned int apic_tmict;
1999 unsigned int apic_tdcr;
2000 unsigned int apic_thmr;
2001} apic_pm_state;
2002
Pavel Machek0b9c33a2005-04-16 15:25:31 -07002003static int lapic_suspend(struct sys_device *dev, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002004{
2005 unsigned long flags;
Karsten Wiesef990fff2006-12-07 02:14:11 +01002006 int maxlvt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002007
2008 if (!apic_pm_state.active)
2009 return 0;
2010
Thomas Gleixner37e650c2008-01-30 13:30:14 +01002011 maxlvt = lapic_get_maxlvt();
Karsten Wiesef990fff2006-12-07 02:14:11 +01002012
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07002013 apic_pm_state.apic_id = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002014 apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
2015 apic_pm_state.apic_ldr = apic_read(APIC_LDR);
2016 apic_pm_state.apic_dfr = apic_read(APIC_DFR);
2017 apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
2018 apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
Karsten Wiesef990fff2006-12-07 02:14:11 +01002019 if (maxlvt >= 4)
2020 apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002021 apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
2022 apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
2023 apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
2024 apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
2025 apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
Andi Kleen4efc0672009-04-28 19:07:31 +02002026#ifdef CONFIG_X86_THERMAL_VECTOR
Karsten Wiesef990fff2006-12-07 02:14:11 +01002027 if (maxlvt >= 5)
2028 apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
2029#endif
Cyrill Gorcunov24968cf2008-08-16 23:21:52 +04002030
Fernando Luis Vázquez Cao2b94ab22006-09-26 10:52:33 +02002031 local_irq_save(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002032 disable_local_APIC();
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002033
Fenghua Yub24696b2009-03-27 14:22:44 -07002034 if (intr_remapping_enabled)
2035 disable_intr_remapping();
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002036
Linus Torvalds1da177e2005-04-16 15:20:36 -07002037 local_irq_restore(flags);
2038 return 0;
2039}
2040
2041static int lapic_resume(struct sys_device *dev)
2042{
2043 unsigned int l, h;
2044 unsigned long flags;
Karsten Wiesef990fff2006-12-07 02:14:11 +01002045 int maxlvt;
Jiri Slaby3d58829b2009-05-28 09:54:47 +02002046 int ret = 0;
Fenghua Yub24696b2009-03-27 14:22:44 -07002047 struct IO_APIC_route_entry **ioapic_entries = NULL;
2048
Linus Torvalds1da177e2005-04-16 15:20:36 -07002049 if (!apic_pm_state.active)
2050 return 0;
2051
Fenghua Yub24696b2009-03-27 14:22:44 -07002052 local_irq_save(flags);
Weidong Han9a2755c2009-04-17 16:42:16 +08002053 if (intr_remapping_enabled) {
Fenghua Yub24696b2009-03-27 14:22:44 -07002054 ioapic_entries = alloc_ioapic_entries();
2055 if (!ioapic_entries) {
2056 WARN(1, "Alloc ioapic_entries in lapic resume failed.");
Jiri Slaby3d58829b2009-05-28 09:54:47 +02002057 ret = -ENOMEM;
2058 goto restore;
Fenghua Yub24696b2009-03-27 14:22:44 -07002059 }
2060
2061 ret = save_IO_APIC_setup(ioapic_entries);
2062 if (ret) {
2063 WARN(1, "Saving IO-APIC state failed: %d\n", ret);
2064 free_ioapic_entries(ioapic_entries);
Jiri Slaby3d58829b2009-05-28 09:54:47 +02002065 goto restore;
Fenghua Yub24696b2009-03-27 14:22:44 -07002066 }
2067
2068 mask_IO_APIC_setup(ioapic_entries);
2069 mask_8259A();
Fenghua Yub24696b2009-03-27 14:22:44 -07002070 }
Karsten Wiesef990fff2006-12-07 02:14:11 +01002071
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002072 if (x2apic_mode)
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002073 enable_x2apic();
Suresh Siddhacf6567f2009-03-16 17:05:00 -07002074 else {
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002075 /*
2076 * Make sure the APICBASE points to the right address
2077 *
2078 * FIXME! This will be wrong if we ever support suspend on
2079 * SMP! We'll need to do this as part of the CPU restore!
2080 */
Suresh Siddha6e1cb382008-07-10 11:16:58 -07002081 rdmsr(MSR_IA32_APICBASE, l, h);
2082 l &= ~MSR_IA32_APICBASE_BASE;
2083 l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
2084 wrmsr(MSR_IA32_APICBASE, l, h);
Yinghai Lud5e629a2008-08-17 21:12:27 -07002085 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07002086
Fenghua Yub24696b2009-03-27 14:22:44 -07002087 maxlvt = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002088 apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
2089 apic_write(APIC_ID, apic_pm_state.apic_id);
2090 apic_write(APIC_DFR, apic_pm_state.apic_dfr);
2091 apic_write(APIC_LDR, apic_pm_state.apic_ldr);
2092 apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
2093 apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
2094 apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
2095 apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002096#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
Karsten Wiesef990fff2006-12-07 02:14:11 +01002097 if (maxlvt >= 5)
2098 apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
2099#endif
2100 if (maxlvt >= 4)
2101 apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002102 apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
2103 apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
2104 apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
2105 apic_write(APIC_ESR, 0);
2106 apic_read(APIC_ESR);
2107 apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
2108 apic_write(APIC_ESR, 0);
2109 apic_read(APIC_ESR);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002110
Weidong Han9a2755c2009-04-17 16:42:16 +08002111 if (intr_remapping_enabled) {
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002112 reenable_intr_remapping(x2apic_mode);
Fenghua Yub24696b2009-03-27 14:22:44 -07002113 unmask_8259A();
2114 restore_IO_APIC_setup(ioapic_entries);
2115 free_ioapic_entries(ioapic_entries);
2116 }
Jiri Slaby3d58829b2009-05-28 09:54:47 +02002117restore:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002118 local_irq_restore(flags);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002119
Jiri Slaby3d58829b2009-05-28 09:54:47 +02002120 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002121}
2122
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04002123/*
2124 * This device has no shutdown method - fully functioning local APICs
2125 * are needed on every CPU up until machine_halt/restart/poweroff.
2126 */
2127
Linus Torvalds1da177e2005-04-16 15:20:36 -07002128static struct sysdev_class lapic_sysclass = {
Kay Sieversaf5ca3f2007-12-20 02:09:39 +01002129 .name = "lapic",
Linus Torvalds1da177e2005-04-16 15:20:36 -07002130 .resume = lapic_resume,
2131 .suspend = lapic_suspend,
2132};
2133
2134static struct sys_device device_lapic = {
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01002135 .id = 0,
2136 .cls = &lapic_sysclass,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002137};
2138
Ashok Raje6982c62005-06-25 14:54:58 -07002139static void __cpuinit apic_pm_activate(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002140{
2141 apic_pm_state.active = 1;
2142}
2143
2144static int __init init_lapic_sysfs(void)
2145{
2146 int error;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01002147
Linus Torvalds1da177e2005-04-16 15:20:36 -07002148 if (!cpu_has_apic)
2149 return 0;
2150 /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01002151
Linus Torvalds1da177e2005-04-16 15:20:36 -07002152 error = sysdev_class_register(&lapic_sysclass);
2153 if (!error)
2154 error = sysdev_register(&device_lapic);
2155 return error;
2156}
Fenghua Yub24696b2009-03-27 14:22:44 -07002157
2158/* local apic needs to resume before other devices access its registers. */
2159core_initcall(init_lapic_sysfs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002160
2161#else /* CONFIG_PM */
2162
2163static void apic_pm_activate(void) { }
2164
2165#endif /* CONFIG_PM */
2166
Yinghai Luf28c0ae2008-08-24 02:01:49 -07002167#ifdef CONFIG_X86_64
Yinghai Lue0e42142009-04-26 23:39:38 -07002168
2169static int __cpuinit apic_cluster_num(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002170{
2171 int i, clusters, zeros;
2172 unsigned id;
Yinghai Lu322850a2008-02-23 21:48:42 -08002173 u16 *bios_cpu_apicid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002174 DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
2175
Mike Travis23ca4bb2008-05-12 21:21:12 +02002176 bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
Suresh Siddha376ec332005-05-16 21:53:32 -07002177 bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002178
Mike Travis168ef542008-12-16 17:34:01 -08002179 for (i = 0; i < nr_cpu_ids; i++) {
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002180 /* are we being called early in kernel startup? */
Mike Travis693e3c52008-01-30 13:33:14 +01002181 if (bios_cpu_apicid) {
2182 id = bios_cpu_apicid[i];
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +05302183 } else if (i < nr_cpu_ids) {
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002184 if (cpu_present(i))
2185 id = per_cpu(x86_bios_cpu_apicid, i);
2186 else
2187 continue;
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +05302188 } else
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002189 break;
2190
Linus Torvalds1da177e2005-04-16 15:20:36 -07002191 if (id != BAD_APICID)
2192 __set_bit(APIC_CLUSTERID(id), clustermap);
2193 }
2194
2195 /* Problem: Partially populated chassis may not have CPUs in some of
2196 * the APIC clusters they have been allocated. Only present CPUs have
travis@sgi.com602a54a2008-01-30 13:33:21 +01002197 * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
2198 * Since clusters are allocated sequentially, count zeros only if
2199 * they are bounded by ones.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002200 */
2201 clusters = 0;
2202 zeros = 0;
2203 for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
2204 if (test_bit(i, clustermap)) {
2205 clusters += 1 + zeros;
2206 zeros = 0;
2207 } else
2208 ++zeros;
2209 }
2210
Yinghai Lue0e42142009-04-26 23:39:38 -07002211 return clusters;
2212}
2213
2214static int __cpuinitdata multi_checked;
2215static int __cpuinitdata multi;
2216
2217static int __cpuinit set_multi(const struct dmi_system_id *d)
2218{
2219 if (multi)
2220 return 0;
Cyrill Gorcunov6f0aced2009-05-01 23:54:25 +04002221 pr_info("APIC: %s detected, Multi Chassis\n", d->ident);
Yinghai Lue0e42142009-04-26 23:39:38 -07002222 multi = 1;
2223 return 0;
2224}
2225
2226static const __cpuinitconst struct dmi_system_id multi_dmi_table[] = {
2227 {
2228 .callback = set_multi,
2229 .ident = "IBM System Summit2",
2230 .matches = {
2231 DMI_MATCH(DMI_SYS_VENDOR, "IBM"),
2232 DMI_MATCH(DMI_PRODUCT_NAME, "Summit2"),
2233 },
2234 },
2235 {}
2236};
2237
2238static void __cpuinit dmi_check_multi(void)
2239{
2240 if (multi_checked)
2241 return;
2242
2243 dmi_check_system(multi_dmi_table);
2244 multi_checked = 1;
2245}
2246
2247/*
2248 * apic_is_clustered_box() -- Check if we can expect good TSC
2249 *
2250 * Thus far, the major user of this is IBM's Summit2 series:
2251 * Clustered boxes may have unsynced TSC problems if they are
2252 * multi-chassis.
2253 * Use DMI to check them
2254 */
2255__cpuinit int apic_is_clustered_box(void)
2256{
2257 dmi_check_multi();
2258 if (multi)
Ravikiran G Thirumalai1cb68482008-03-20 00:45:08 -07002259 return 1;
2260
Yinghai Lue0e42142009-04-26 23:39:38 -07002261 if (!is_vsmp_box())
2262 return 0;
2263
Linus Torvalds1da177e2005-04-16 15:20:36 -07002264 /*
Yinghai Lue0e42142009-04-26 23:39:38 -07002265 * ScaleMP vSMPowered boxes have one cluster per board and TSCs are
2266 * not guaranteed to be synced between boards
Linus Torvalds1da177e2005-04-16 15:20:36 -07002267 */
Yinghai Lue0e42142009-04-26 23:39:38 -07002268 if (apic_cluster_num() > 1)
2269 return 1;
2270
2271 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002272}
Yinghai Luf28c0ae2008-08-24 02:01:49 -07002273#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002274
2275/*
Thomas Gleixner0e078e22008-01-30 13:30:20 +01002276 * APIC command line parameters
Linus Torvalds1da177e2005-04-16 15:20:36 -07002277 */
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002278static int __init setup_disableapic(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002279{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002280 disable_apic = 1;
Yinghai Lu9175fc02008-07-21 01:38:14 -07002281 setup_clear_cpu_cap(X86_FEATURE_APIC);
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002282 return 0;
2283}
2284early_param("disableapic", setup_disableapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002285
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002286/* same as disableapic, for compatibility */
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002287static int __init setup_nolapic(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002288{
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002289 return setup_disableapic(arg);
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002290}
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002291early_param("nolapic", setup_nolapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002292
Linus Torvalds2e7c2832007-03-23 11:32:31 -07002293static int __init parse_lapic_timer_c2_ok(char *arg)
2294{
2295 local_apic_timer_c2_ok = 1;
2296 return 0;
2297}
2298early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
2299
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002300static int __init parse_disable_apic_timer(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002301{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002302 disable_apic_timer = 1;
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002303 return 0;
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002304}
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002305early_param("noapictimer", parse_disable_apic_timer);
2306
2307static int __init parse_nolapic_timer(char *arg)
2308{
2309 disable_apic_timer = 1;
2310 return 0;
2311}
2312early_param("nolapic_timer", parse_nolapic_timer);
Andi Kleen73dea472006-02-03 21:50:50 +01002313
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002314static int __init apic_set_verbosity(char *arg)
2315{
2316 if (!arg) {
2317#ifdef CONFIG_X86_64
2318 skip_ioapic_setup = 0;
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002319 return 0;
2320#endif
2321 return -EINVAL;
2322 }
2323
2324 if (strcmp("debug", arg) == 0)
2325 apic_verbosity = APIC_DEBUG;
2326 else if (strcmp("verbose", arg) == 0)
2327 apic_verbosity = APIC_VERBOSE;
2328 else {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01002329 pr_warning("APIC Verbosity level %s not recognised"
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002330 " use apic=verbose or apic=debug\n", arg);
2331 return -EINVAL;
2332 }
2333
2334 return 0;
2335}
2336early_param("apic", apic_set_verbosity);
2337
Yinghai Lu1e934dd2008-02-22 13:37:26 -08002338static int __init lapic_insert_resource(void)
2339{
2340 if (!apic_phys)
2341 return -1;
2342
2343 /* Put local APIC into the resource map. */
2344 lapic_resource.start = apic_phys;
2345 lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
2346 insert_resource(&iomem_resource, &lapic_resource);
2347
2348 return 0;
2349}
2350
2351/*
2352 * need call insert after e820_reserve_resources()
2353 * that is using request_resource
2354 */
2355late_initcall(lapic_insert_resource);