blob: 46f646171cf105880f7ec6898c5653f878a92d93 [file] [log] [blame]
Kiran Kandi3426e512011-09-13 22:50:10 -07001/* Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12#include <linux/module.h>
13#include <linux/init.h>
Bradley Rubin229c6a52011-07-12 16:18:48 -070014#include <linux/firmware.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070015#include <linux/slab.h>
16#include <linux/platform_device.h>
Santosh Mardie15e2302011-11-15 10:39:23 +053017#include <linux/device.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070018#include <linux/printk.h>
19#include <linux/ratelimit.h>
Bradley Rubincb3950a2011-08-18 13:07:26 -070020#include <linux/debugfs.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070021#include <linux/mfd/wcd9310/core.h>
22#include <linux/mfd/wcd9310/registers.h>
Patrick Lai3043fba2011-08-01 14:15:57 -070023#include <linux/mfd/wcd9310/pdata.h>
Santosh Mardie15e2302011-11-15 10:39:23 +053024#include <sound/pcm.h>
25#include <sound/pcm_params.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070026#include <sound/soc.h>
27#include <sound/soc-dapm.h>
28#include <sound/tlv.h>
29#include <linux/bitops.h>
30#include <linux/delay.h>
31#include "wcd9310.h"
32
Bhalchandra Gajare9a901fd2011-08-01 10:07:15 -070033#define WCD9310_RATES (SNDRV_PCM_RATE_8000|SNDRV_PCM_RATE_16000|\
34 SNDRV_PCM_RATE_32000|SNDRV_PCM_RATE_48000)
35
36#define NUM_DECIMATORS 10
37#define NUM_INTERPOLATORS 7
38#define BITS_PER_REG 8
Bhalchandra Gajare19d9c132011-11-18 14:57:08 -080039#define TABLA_CFILT_FAST_MODE 0x00
40#define TABLA_CFILT_SLOW_MODE 0x40
Patrick Lai64b43262011-12-06 17:29:15 -080041#define MBHC_FW_READ_ATTEMPTS 15
42#define MBHC_FW_READ_TIMEOUT 2000000
Bhalchandra Gajare9a901fd2011-08-01 10:07:15 -070043
Patrick Lai49efeac2011-11-03 11:01:12 -070044#define TABLA_JACK_MASK (SND_JACK_HEADSET | SND_JACK_OC_HPHL | SND_JACK_OC_HPHR)
45
Santosh Mardie15e2302011-11-15 10:39:23 +053046#define TABLA_I2S_MASTER_MODE_MASK 0x08
47
Patrick Laic7cae882011-11-18 11:52:49 -080048#define TABLA_OCP_ATTEMPT 1
49
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -080050#define AIF1_PB 1
51#define AIF1_CAP 2
Neema Shettyd3a89262012-02-16 10:23:50 -080052#define AIF2_PB 3
53#define NUM_CODEC_DAIS 3
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -080054
55struct tabla_codec_dai_data {
56 u32 rate;
57 u32 *ch_num;
58 u32 ch_act;
59 u32 ch_tot;
60};
61
Joonwoo Park0976d012011-12-22 11:48:18 -080062#define TABLA_MCLK_RATE_12288KHZ 12288000
63#define TABLA_MCLK_RATE_9600KHZ 9600000
64
Joonwoo Parkf4267c22012-01-10 13:25:24 -080065#define TABLA_FAKE_INS_THRESHOLD_MS 2500
Joonwoo Park6b9b03f2012-01-23 18:48:54 -080066#define TABLA_FAKE_REMOVAL_MIN_PERIOD_MS 50
Joonwoo Parkf4267c22012-01-10 13:25:24 -080067
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070068static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
69static const DECLARE_TLV_DB_SCALE(line_gain, 0, 7, 1);
70static const DECLARE_TLV_DB_SCALE(analog_gain, 0, 25, 1);
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -080071static struct snd_soc_dai_driver tabla_dai[];
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070072
73enum tabla_bandgap_type {
74 TABLA_BANDGAP_OFF = 0,
75 TABLA_BANDGAP_AUDIO_MODE,
76 TABLA_BANDGAP_MBHC_MODE,
77};
78
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -070079struct mbhc_micbias_regs {
80 u16 cfilt_val;
81 u16 cfilt_ctl;
82 u16 mbhc_reg;
83 u16 int_rbias;
84 u16 ctl_reg;
Bhalchandra Gajare19d9c132011-11-18 14:57:08 -080085 u8 cfilt_sel;
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -070086};
87
Ben Romberger1f045a72011-11-04 10:14:57 -070088/* Codec supports 2 IIR filters */
89enum {
90 IIR1 = 0,
91 IIR2,
92 IIR_MAX,
93};
94/* Codec supports 5 bands */
95enum {
96 BAND1 = 0,
97 BAND2,
98 BAND3,
99 BAND4,
100 BAND5,
101 BAND_MAX,
102};
103
Joonwoo Parka9444452011-12-08 18:48:27 -0800104/* Flags to track of PA and DAC state.
105 * PA and DAC should be tracked separately as AUXPGA loopback requires
106 * only PA to be turned on without DAC being on. */
107enum tabla_priv_ack_flags {
108 TABLA_HPHL_PA_OFF_ACK = 0,
109 TABLA_HPHR_PA_OFF_ACK,
110 TABLA_HPHL_DAC_OFF_ACK,
111 TABLA_HPHR_DAC_OFF_ACK
112};
113
Joonwoo Park0976d012011-12-22 11:48:18 -0800114/* Data used by MBHC */
115struct mbhc_internal_cal_data {
116 u16 dce_z;
117 u16 dce_mb;
118 u16 sta_z;
119 u16 sta_mb;
Joonwoo Park433149a2012-01-11 09:53:54 -0800120 u32 t_sta_dce;
Joonwoo Park0976d012011-12-22 11:48:18 -0800121 u32 t_dce;
122 u32 t_sta;
123 u32 micb_mv;
124 u16 v_ins_hu;
125 u16 v_ins_h;
126 u16 v_b1_hu;
127 u16 v_b1_h;
128 u16 v_b1_huc;
129 u16 v_brh;
130 u16 v_brl;
131 u16 v_no_mic;
Joonwoo Park0976d012011-12-22 11:48:18 -0800132 u8 npoll;
133 u8 nbounce_wait;
134};
135
Joonwoo Park6c1ebb62012-01-16 19:08:43 -0800136struct tabla_reg_address {
137 u16 micb_4_ctl;
138 u16 micb_4_int_rbias;
139 u16 micb_4_mbhc;
140};
141
Bradley Rubin229c6a52011-07-12 16:18:48 -0700142struct tabla_priv {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700143 struct snd_soc_codec *codec;
Joonwoo Park6c1ebb62012-01-16 19:08:43 -0800144 struct tabla_reg_address reg_addr;
Joonwoo Park0976d012011-12-22 11:48:18 -0800145 u32 mclk_freq;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700146 u32 adc_count;
Patrick Lai3043fba2011-08-01 14:15:57 -0700147 u32 cfilt1_cnt;
148 u32 cfilt2_cnt;
149 u32 cfilt3_cnt;
Kiran Kandi6fae8bf2011-08-15 10:36:42 -0700150 u32 rx_bias_count;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700151 enum tabla_bandgap_type bandgap_type;
Kiran Kandi6fae8bf2011-08-15 10:36:42 -0700152 bool mclk_enabled;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700153 bool clock_active;
154 bool config_mode_active;
155 bool mbhc_polling_active;
Joonwoo Parkf4267c22012-01-10 13:25:24 -0800156 unsigned long mbhc_fake_ins_start;
Bradley Rubincb1e2732011-06-23 16:49:20 -0700157 int buttons_pressed;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700158
Joonwoo Park0976d012011-12-22 11:48:18 -0800159 enum tabla_micbias_num micbias;
160 /* void* calibration contains:
161 * struct tabla_mbhc_general_cfg generic;
162 * struct tabla_mbhc_plug_detect_cfg plug_det;
163 * struct tabla_mbhc_plug_type_cfg plug_type;
164 * struct tabla_mbhc_btn_detect_cfg btn_det;
165 * struct tabla_mbhc_imped_detect_cfg imped_det;
166 * Note: various size depends on btn_det->num_btn
167 */
168 void *calibration;
169 struct mbhc_internal_cal_data mbhc_data;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700170
Bradley Rubincb1e2732011-06-23 16:49:20 -0700171 struct snd_soc_jack *headset_jack;
172 struct snd_soc_jack *button_jack;
Bradley Rubin229c6a52011-07-12 16:18:48 -0700173
Patrick Lai3043fba2011-08-01 14:15:57 -0700174 struct tabla_pdata *pdata;
Bradley Rubina7096d02011-08-03 18:29:02 -0700175 u32 anc_slot;
Bradley Rubincb3950a2011-08-18 13:07:26 -0700176
177 bool no_mic_headset_override;
Bhalchandra Gajare0a792b12011-09-06 16:36:58 -0700178 /* Delayed work to report long button press */
179 struct delayed_work btn0_dwork;
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -0700180
181 struct mbhc_micbias_regs mbhc_bias_regs;
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -0700182 u8 cfilt_k_value;
183 bool mbhc_micbias_switched;
Patrick Lai49efeac2011-11-03 11:01:12 -0700184
Joonwoo Parka9444452011-12-08 18:48:27 -0800185 /* track PA/DAC state */
186 unsigned long hph_pa_dac_state;
187
Santosh Mardie15e2302011-11-15 10:39:23 +0530188 /*track tabla interface type*/
189 u8 intf_type;
190
Patrick Lai49efeac2011-11-03 11:01:12 -0700191 u32 hph_status; /* track headhpone status */
192 /* define separate work for left and right headphone OCP to avoid
193 * additional checking on which OCP event to report so no locking
194 * to ensure synchronization is required
195 */
196 struct work_struct hphlocp_work; /* reporting left hph ocp off */
197 struct work_struct hphrocp_work; /* reporting right hph ocp off */
Joonwoo Park8b1f0982011-12-08 17:12:45 -0800198
Patrick Laic7cae882011-11-18 11:52:49 -0800199 u8 hphlocp_cnt; /* headphone left ocp retry */
200 u8 hphrocp_cnt; /* headphone right ocp retry */
Joonwoo Park0976d012011-12-22 11:48:18 -0800201
202 /* Callback function to enable MCLK */
203 int (*mclk_cb) (struct snd_soc_codec*, int);
Patrick Lai64b43262011-12-06 17:29:15 -0800204
205 /* Work to perform MBHC Firmware Read */
206 struct delayed_work mbhc_firmware_dwork;
207 const struct firmware *mbhc_fw;
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -0800208
209 /* num of slim ports required */
210 struct tabla_codec_dai_data dai[NUM_CODEC_DAIS];
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700211};
212
Bradley Rubincb3950a2011-08-18 13:07:26 -0700213#ifdef CONFIG_DEBUG_FS
214struct tabla_priv *debug_tabla_priv;
215#endif
216
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700217static int tabla_codec_enable_charge_pump(struct snd_soc_dapm_widget *w,
218 struct snd_kcontrol *kcontrol, int event)
219{
220 struct snd_soc_codec *codec = w->codec;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700221
222 pr_debug("%s %d\n", __func__, event);
223 switch (event) {
224 case SND_SOC_DAPM_POST_PMU:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700225 snd_soc_update_bits(codec, TABLA_A_CDC_CLK_OTHR_CTL, 0x01,
226 0x01);
227 snd_soc_update_bits(codec, TABLA_A_CDC_CLSG_CTL, 0x08, 0x08);
228 usleep_range(200, 200);
229 snd_soc_update_bits(codec, TABLA_A_CP_STATIC, 0x10, 0x00);
230 break;
231 case SND_SOC_DAPM_PRE_PMD:
232 snd_soc_update_bits(codec, TABLA_A_CDC_CLK_OTHR_RESET_CTL, 0x10,
233 0x10);
234 usleep_range(20, 20);
235 snd_soc_update_bits(codec, TABLA_A_CP_STATIC, 0x08, 0x08);
236 snd_soc_update_bits(codec, TABLA_A_CP_STATIC, 0x10, 0x10);
237 snd_soc_update_bits(codec, TABLA_A_CDC_CLSG_CTL, 0x08, 0x00);
238 snd_soc_update_bits(codec, TABLA_A_CDC_CLK_OTHR_CTL, 0x01,
239 0x00);
240 snd_soc_update_bits(codec, TABLA_A_CP_STATIC, 0x08, 0x00);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700241 break;
242 }
243 return 0;
244}
245
Bradley Rubina7096d02011-08-03 18:29:02 -0700246static int tabla_get_anc_slot(struct snd_kcontrol *kcontrol,
247 struct snd_ctl_elem_value *ucontrol)
248{
249 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
250 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
251 ucontrol->value.integer.value[0] = tabla->anc_slot;
252 return 0;
253}
254
255static int tabla_put_anc_slot(struct snd_kcontrol *kcontrol,
256 struct snd_ctl_elem_value *ucontrol)
257{
258 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
259 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
260 tabla->anc_slot = ucontrol->value.integer.value[0];
261 return 0;
262}
263
Kiran Kandid2d86b52011-09-09 17:44:28 -0700264static int tabla_pa_gain_get(struct snd_kcontrol *kcontrol,
265 struct snd_ctl_elem_value *ucontrol)
266{
267 u8 ear_pa_gain;
268 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
269
270 ear_pa_gain = snd_soc_read(codec, TABLA_A_RX_EAR_GAIN);
271
272 ear_pa_gain = ear_pa_gain >> 5;
273
274 if (ear_pa_gain == 0x00) {
275 ucontrol->value.integer.value[0] = 0;
276 } else if (ear_pa_gain == 0x04) {
277 ucontrol->value.integer.value[0] = 1;
278 } else {
279 pr_err("%s: ERROR: Unsupported Ear Gain = 0x%x\n",
280 __func__, ear_pa_gain);
281 return -EINVAL;
282 }
283
284 pr_debug("%s: ear_pa_gain = 0x%x\n", __func__, ear_pa_gain);
285
286 return 0;
287}
288
289static int tabla_pa_gain_put(struct snd_kcontrol *kcontrol,
290 struct snd_ctl_elem_value *ucontrol)
291{
292 u8 ear_pa_gain;
293 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
294
295 pr_debug("%s: ucontrol->value.integer.value[0] = %ld\n", __func__,
296 ucontrol->value.integer.value[0]);
297
298 switch (ucontrol->value.integer.value[0]) {
299 case 0:
300 ear_pa_gain = 0x00;
301 break;
302 case 1:
303 ear_pa_gain = 0x80;
304 break;
305 default:
306 return -EINVAL;
307 }
308
309 snd_soc_update_bits(codec, TABLA_A_RX_EAR_GAIN, 0xE0, ear_pa_gain);
310 return 0;
311}
312
Ben Romberger1f045a72011-11-04 10:14:57 -0700313static int tabla_get_iir_enable_audio_mixer(
314 struct snd_kcontrol *kcontrol,
315 struct snd_ctl_elem_value *ucontrol)
316{
317 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
318 int iir_idx = ((struct soc_multi_mixer_control *)
319 kcontrol->private_value)->reg;
320 int band_idx = ((struct soc_multi_mixer_control *)
321 kcontrol->private_value)->shift;
322
323 ucontrol->value.integer.value[0] =
324 snd_soc_read(codec, (TABLA_A_CDC_IIR1_CTL + 16 * iir_idx)) &
325 (1 << band_idx);
326
327 pr_debug("%s: IIR #%d band #%d enable %d\n", __func__,
328 iir_idx, band_idx,
329 (uint32_t)ucontrol->value.integer.value[0]);
330 return 0;
331}
332
333static int tabla_put_iir_enable_audio_mixer(
334 struct snd_kcontrol *kcontrol,
335 struct snd_ctl_elem_value *ucontrol)
336{
337 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
338 int iir_idx = ((struct soc_multi_mixer_control *)
339 kcontrol->private_value)->reg;
340 int band_idx = ((struct soc_multi_mixer_control *)
341 kcontrol->private_value)->shift;
342 int value = ucontrol->value.integer.value[0];
343
344 /* Mask first 5 bits, 6-8 are reserved */
345 snd_soc_update_bits(codec, (TABLA_A_CDC_IIR1_CTL + 16 * iir_idx),
346 (1 << band_idx), (value << band_idx));
347
348 pr_debug("%s: IIR #%d band #%d enable %d\n", __func__,
349 iir_idx, band_idx, value);
350 return 0;
351}
352static uint32_t get_iir_band_coeff(struct snd_soc_codec *codec,
353 int iir_idx, int band_idx,
354 int coeff_idx)
355{
356 /* Address does not automatically update if reading */
Ben Romberger0915aae2012-02-06 23:32:43 -0800357 snd_soc_write(codec,
Ben Romberger1f045a72011-11-04 10:14:57 -0700358 (TABLA_A_CDC_IIR1_COEF_B1_CTL + 16 * iir_idx),
Ben Romberger0915aae2012-02-06 23:32:43 -0800359 (band_idx * BAND_MAX + coeff_idx) & 0x1F);
Ben Romberger1f045a72011-11-04 10:14:57 -0700360
361 /* Mask bits top 2 bits since they are reserved */
362 return ((snd_soc_read(codec,
363 (TABLA_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx)) << 24) |
364 (snd_soc_read(codec,
365 (TABLA_A_CDC_IIR1_COEF_B3_CTL + 16 * iir_idx)) << 16) |
366 (snd_soc_read(codec,
367 (TABLA_A_CDC_IIR1_COEF_B4_CTL + 16 * iir_idx)) << 8) |
368 (snd_soc_read(codec,
369 (TABLA_A_CDC_IIR1_COEF_B5_CTL + 16 * iir_idx)))) &
370 0x3FFFFFFF;
371}
372
373static int tabla_get_iir_band_audio_mixer(
374 struct snd_kcontrol *kcontrol,
375 struct snd_ctl_elem_value *ucontrol)
376{
377 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
378 int iir_idx = ((struct soc_multi_mixer_control *)
379 kcontrol->private_value)->reg;
380 int band_idx = ((struct soc_multi_mixer_control *)
381 kcontrol->private_value)->shift;
382
383 ucontrol->value.integer.value[0] =
384 get_iir_band_coeff(codec, iir_idx, band_idx, 0);
385 ucontrol->value.integer.value[1] =
386 get_iir_band_coeff(codec, iir_idx, band_idx, 1);
387 ucontrol->value.integer.value[2] =
388 get_iir_band_coeff(codec, iir_idx, band_idx, 2);
389 ucontrol->value.integer.value[3] =
390 get_iir_band_coeff(codec, iir_idx, band_idx, 3);
391 ucontrol->value.integer.value[4] =
392 get_iir_band_coeff(codec, iir_idx, band_idx, 4);
393
394 pr_debug("%s: IIR #%d band #%d b0 = 0x%x\n"
395 "%s: IIR #%d band #%d b1 = 0x%x\n"
396 "%s: IIR #%d band #%d b2 = 0x%x\n"
397 "%s: IIR #%d band #%d a1 = 0x%x\n"
398 "%s: IIR #%d band #%d a2 = 0x%x\n",
399 __func__, iir_idx, band_idx,
400 (uint32_t)ucontrol->value.integer.value[0],
401 __func__, iir_idx, band_idx,
402 (uint32_t)ucontrol->value.integer.value[1],
403 __func__, iir_idx, band_idx,
404 (uint32_t)ucontrol->value.integer.value[2],
405 __func__, iir_idx, band_idx,
406 (uint32_t)ucontrol->value.integer.value[3],
407 __func__, iir_idx, band_idx,
408 (uint32_t)ucontrol->value.integer.value[4]);
409 return 0;
410}
411
412static void set_iir_band_coeff(struct snd_soc_codec *codec,
413 int iir_idx, int band_idx,
414 int coeff_idx, uint32_t value)
415{
416 /* Mask top 3 bits, 6-8 are reserved */
417 /* Update address manually each time */
Ben Romberger0915aae2012-02-06 23:32:43 -0800418 snd_soc_write(codec,
Ben Romberger1f045a72011-11-04 10:14:57 -0700419 (TABLA_A_CDC_IIR1_COEF_B1_CTL + 16 * iir_idx),
Ben Romberger0915aae2012-02-06 23:32:43 -0800420 (band_idx * BAND_MAX + coeff_idx) & 0x1F);
Ben Romberger1f045a72011-11-04 10:14:57 -0700421
422 /* Mask top 2 bits, 7-8 are reserved */
Ben Romberger0915aae2012-02-06 23:32:43 -0800423 snd_soc_write(codec,
Ben Romberger1f045a72011-11-04 10:14:57 -0700424 (TABLA_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx),
Ben Romberger0915aae2012-02-06 23:32:43 -0800425 (value >> 24) & 0x3F);
Ben Romberger1f045a72011-11-04 10:14:57 -0700426
427 /* Isolate 8bits at a time */
Ben Romberger0915aae2012-02-06 23:32:43 -0800428 snd_soc_write(codec,
Ben Romberger1f045a72011-11-04 10:14:57 -0700429 (TABLA_A_CDC_IIR1_COEF_B3_CTL + 16 * iir_idx),
Ben Romberger0915aae2012-02-06 23:32:43 -0800430 (value >> 16) & 0xFF);
Ben Romberger1f045a72011-11-04 10:14:57 -0700431
Ben Romberger0915aae2012-02-06 23:32:43 -0800432 snd_soc_write(codec,
Ben Romberger1f045a72011-11-04 10:14:57 -0700433 (TABLA_A_CDC_IIR1_COEF_B4_CTL + 16 * iir_idx),
Ben Romberger0915aae2012-02-06 23:32:43 -0800434 (value >> 8) & 0xFF);
Ben Romberger1f045a72011-11-04 10:14:57 -0700435
Ben Romberger0915aae2012-02-06 23:32:43 -0800436 snd_soc_write(codec,
Ben Romberger1f045a72011-11-04 10:14:57 -0700437 (TABLA_A_CDC_IIR1_COEF_B5_CTL + 16 * iir_idx),
Ben Romberger0915aae2012-02-06 23:32:43 -0800438 value & 0xFF);
Ben Romberger1f045a72011-11-04 10:14:57 -0700439}
440
441static int tabla_put_iir_band_audio_mixer(
442 struct snd_kcontrol *kcontrol,
443 struct snd_ctl_elem_value *ucontrol)
444{
445 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
446 int iir_idx = ((struct soc_multi_mixer_control *)
447 kcontrol->private_value)->reg;
448 int band_idx = ((struct soc_multi_mixer_control *)
449 kcontrol->private_value)->shift;
450
451 set_iir_band_coeff(codec, iir_idx, band_idx, 0,
452 ucontrol->value.integer.value[0]);
453 set_iir_band_coeff(codec, iir_idx, band_idx, 1,
454 ucontrol->value.integer.value[1]);
455 set_iir_band_coeff(codec, iir_idx, band_idx, 2,
456 ucontrol->value.integer.value[2]);
457 set_iir_band_coeff(codec, iir_idx, band_idx, 3,
458 ucontrol->value.integer.value[3]);
459 set_iir_band_coeff(codec, iir_idx, band_idx, 4,
460 ucontrol->value.integer.value[4]);
461
462 pr_debug("%s: IIR #%d band #%d b0 = 0x%x\n"
463 "%s: IIR #%d band #%d b1 = 0x%x\n"
464 "%s: IIR #%d band #%d b2 = 0x%x\n"
465 "%s: IIR #%d band #%d a1 = 0x%x\n"
466 "%s: IIR #%d band #%d a2 = 0x%x\n",
467 __func__, iir_idx, band_idx,
468 get_iir_band_coeff(codec, iir_idx, band_idx, 0),
469 __func__, iir_idx, band_idx,
470 get_iir_band_coeff(codec, iir_idx, band_idx, 1),
471 __func__, iir_idx, band_idx,
472 get_iir_band_coeff(codec, iir_idx, band_idx, 2),
473 __func__, iir_idx, band_idx,
474 get_iir_band_coeff(codec, iir_idx, band_idx, 3),
475 __func__, iir_idx, band_idx,
476 get_iir_band_coeff(codec, iir_idx, band_idx, 4));
477 return 0;
478}
479
Kiran Kandid2d86b52011-09-09 17:44:28 -0700480static const char *tabla_ear_pa_gain_text[] = {"POS_6_DB", "POS_2_DB"};
481static const struct soc_enum tabla_ear_pa_gain_enum[] = {
482 SOC_ENUM_SINGLE_EXT(2, tabla_ear_pa_gain_text),
483};
484
Santosh Mardi024010f2011-10-18 06:27:21 +0530485/*cut of frequency for high pass filter*/
486static const char *cf_text[] = {
487 "MIN_3DB_4Hz", "MIN_3DB_75Hz", "MIN_3DB_150Hz"
488};
489
490static const struct soc_enum cf_dec1_enum =
491 SOC_ENUM_SINGLE(TABLA_A_CDC_TX1_MUX_CTL, 4, 3, cf_text);
492
493static const struct soc_enum cf_dec2_enum =
494 SOC_ENUM_SINGLE(TABLA_A_CDC_TX2_MUX_CTL, 4, 3, cf_text);
495
496static const struct soc_enum cf_dec3_enum =
497 SOC_ENUM_SINGLE(TABLA_A_CDC_TX3_MUX_CTL, 4, 3, cf_text);
498
499static const struct soc_enum cf_dec4_enum =
500 SOC_ENUM_SINGLE(TABLA_A_CDC_TX4_MUX_CTL, 4, 3, cf_text);
501
502static const struct soc_enum cf_dec5_enum =
503 SOC_ENUM_SINGLE(TABLA_A_CDC_TX5_MUX_CTL, 4, 3, cf_text);
504
505static const struct soc_enum cf_dec6_enum =
506 SOC_ENUM_SINGLE(TABLA_A_CDC_TX6_MUX_CTL, 4, 3, cf_text);
507
508static const struct soc_enum cf_dec7_enum =
509 SOC_ENUM_SINGLE(TABLA_A_CDC_TX7_MUX_CTL, 4, 3, cf_text);
510
511static const struct soc_enum cf_dec8_enum =
512 SOC_ENUM_SINGLE(TABLA_A_CDC_TX8_MUX_CTL, 4, 3, cf_text);
513
514static const struct soc_enum cf_dec9_enum =
515 SOC_ENUM_SINGLE(TABLA_A_CDC_TX9_MUX_CTL, 4, 3, cf_text);
516
517static const struct soc_enum cf_dec10_enum =
518 SOC_ENUM_SINGLE(TABLA_A_CDC_TX10_MUX_CTL, 4, 3, cf_text);
519
520static const struct soc_enum cf_rxmix1_enum =
521 SOC_ENUM_SINGLE(TABLA_A_CDC_RX1_B4_CTL, 1, 3, cf_text);
522
523static const struct soc_enum cf_rxmix2_enum =
524 SOC_ENUM_SINGLE(TABLA_A_CDC_RX2_B4_CTL, 1, 3, cf_text);
525
526static const struct soc_enum cf_rxmix3_enum =
527 SOC_ENUM_SINGLE(TABLA_A_CDC_RX3_B4_CTL, 1, 3, cf_text);
528
529static const struct soc_enum cf_rxmix4_enum =
530 SOC_ENUM_SINGLE(TABLA_A_CDC_RX4_B4_CTL, 1, 3, cf_text);
531
532static const struct soc_enum cf_rxmix5_enum =
533 SOC_ENUM_SINGLE(TABLA_A_CDC_RX5_B4_CTL, 1, 3, cf_text)
534;
535static const struct soc_enum cf_rxmix6_enum =
536 SOC_ENUM_SINGLE(TABLA_A_CDC_RX6_B4_CTL, 1, 3, cf_text);
537
538static const struct soc_enum cf_rxmix7_enum =
539 SOC_ENUM_SINGLE(TABLA_A_CDC_RX7_B4_CTL, 1, 3, cf_text);
540
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700541static const struct snd_kcontrol_new tabla_snd_controls[] = {
Kiran Kandid2d86b52011-09-09 17:44:28 -0700542
543 SOC_ENUM_EXT("EAR PA Gain", tabla_ear_pa_gain_enum[0],
544 tabla_pa_gain_get, tabla_pa_gain_put),
545
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700546 SOC_SINGLE_TLV("LINEOUT1 Volume", TABLA_A_RX_LINE_1_GAIN, 0, 12, 1,
547 line_gain),
Bradley Rubin74a9b4a2011-06-13 15:03:43 -0700548 SOC_SINGLE_TLV("LINEOUT2 Volume", TABLA_A_RX_LINE_2_GAIN, 0, 12, 1,
549 line_gain),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700550 SOC_SINGLE_TLV("LINEOUT3 Volume", TABLA_A_RX_LINE_3_GAIN, 0, 12, 1,
551 line_gain),
Bradley Rubin74a9b4a2011-06-13 15:03:43 -0700552 SOC_SINGLE_TLV("LINEOUT4 Volume", TABLA_A_RX_LINE_4_GAIN, 0, 12, 1,
553 line_gain),
Bhalchandra Gajare0a8ad172011-08-12 13:32:22 -0700554 SOC_SINGLE_TLV("LINEOUT5 Volume", TABLA_A_RX_LINE_5_GAIN, 0, 12, 1,
555 line_gain),
Bradley Rubin74a9b4a2011-06-13 15:03:43 -0700556
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700557 SOC_SINGLE_TLV("HPHL Volume", TABLA_A_RX_HPH_L_GAIN, 0, 12, 1,
558 line_gain),
559 SOC_SINGLE_TLV("HPHR Volume", TABLA_A_RX_HPH_R_GAIN, 0, 12, 1,
560 line_gain),
561
Bradley Rubin410383f2011-07-22 13:44:23 -0700562 SOC_SINGLE_S8_TLV("RX1 Digital Volume", TABLA_A_CDC_RX1_VOL_CTL_B2_CTL,
563 -84, 40, digital_gain),
564 SOC_SINGLE_S8_TLV("RX2 Digital Volume", TABLA_A_CDC_RX2_VOL_CTL_B2_CTL,
565 -84, 40, digital_gain),
566 SOC_SINGLE_S8_TLV("RX3 Digital Volume", TABLA_A_CDC_RX3_VOL_CTL_B2_CTL,
567 -84, 40, digital_gain),
568 SOC_SINGLE_S8_TLV("RX4 Digital Volume", TABLA_A_CDC_RX4_VOL_CTL_B2_CTL,
569 -84, 40, digital_gain),
570 SOC_SINGLE_S8_TLV("RX5 Digital Volume", TABLA_A_CDC_RX5_VOL_CTL_B2_CTL,
571 -84, 40, digital_gain),
572 SOC_SINGLE_S8_TLV("RX6 Digital Volume", TABLA_A_CDC_RX6_VOL_CTL_B2_CTL,
573 -84, 40, digital_gain),
Neema Shettyd3a89262012-02-16 10:23:50 -0800574 SOC_SINGLE_S8_TLV("RX7 Digital Volume", TABLA_A_CDC_RX7_VOL_CTL_B2_CTL,
575 -84, 40, digital_gain),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700576
Bradley Rubin410383f2011-07-22 13:44:23 -0700577 SOC_SINGLE_S8_TLV("DEC1 Volume", TABLA_A_CDC_TX1_VOL_CTL_GAIN, -84, 40,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700578 digital_gain),
Bradley Rubin410383f2011-07-22 13:44:23 -0700579 SOC_SINGLE_S8_TLV("DEC2 Volume", TABLA_A_CDC_TX2_VOL_CTL_GAIN, -84, 40,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700580 digital_gain),
Bradley Rubin410383f2011-07-22 13:44:23 -0700581 SOC_SINGLE_S8_TLV("DEC3 Volume", TABLA_A_CDC_TX3_VOL_CTL_GAIN, -84, 40,
582 digital_gain),
583 SOC_SINGLE_S8_TLV("DEC4 Volume", TABLA_A_CDC_TX4_VOL_CTL_GAIN, -84, 40,
584 digital_gain),
585 SOC_SINGLE_S8_TLV("DEC5 Volume", TABLA_A_CDC_TX5_VOL_CTL_GAIN, -84, 40,
586 digital_gain),
587 SOC_SINGLE_S8_TLV("DEC6 Volume", TABLA_A_CDC_TX6_VOL_CTL_GAIN, -84, 40,
588 digital_gain),
589 SOC_SINGLE_S8_TLV("DEC7 Volume", TABLA_A_CDC_TX7_VOL_CTL_GAIN, -84, 40,
590 digital_gain),
591 SOC_SINGLE_S8_TLV("DEC8 Volume", TABLA_A_CDC_TX8_VOL_CTL_GAIN, -84, 40,
592 digital_gain),
593 SOC_SINGLE_S8_TLV("DEC9 Volume", TABLA_A_CDC_TX9_VOL_CTL_GAIN, -84, 40,
594 digital_gain),
595 SOC_SINGLE_S8_TLV("DEC10 Volume", TABLA_A_CDC_TX10_VOL_CTL_GAIN, -84,
596 40, digital_gain),
Patrick Lai29006372011-09-28 17:57:42 -0700597 SOC_SINGLE_S8_TLV("IIR1 INP1 Volume", TABLA_A_CDC_IIR1_GAIN_B1_CTL, -84,
598 40, digital_gain),
599 SOC_SINGLE_S8_TLV("IIR1 INP2 Volume", TABLA_A_CDC_IIR1_GAIN_B2_CTL, -84,
600 40, digital_gain),
601 SOC_SINGLE_S8_TLV("IIR1 INP3 Volume", TABLA_A_CDC_IIR1_GAIN_B3_CTL, -84,
602 40, digital_gain),
603 SOC_SINGLE_S8_TLV("IIR1 INP4 Volume", TABLA_A_CDC_IIR1_GAIN_B4_CTL, -84,
604 40, digital_gain),
Bhalchandra Gajare0d77e1b2011-07-08 10:54:14 -0700605 SOC_SINGLE_TLV("ADC1 Volume", TABLA_A_TX_1_2_EN, 5, 3, 0, analog_gain),
606 SOC_SINGLE_TLV("ADC2 Volume", TABLA_A_TX_1_2_EN, 1, 3, 0, analog_gain),
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -0700607 SOC_SINGLE_TLV("ADC3 Volume", TABLA_A_TX_3_4_EN, 5, 3, 0, analog_gain),
608 SOC_SINGLE_TLV("ADC4 Volume", TABLA_A_TX_3_4_EN, 1, 3, 0, analog_gain),
Bhalchandra Gajare0d77e1b2011-07-08 10:54:14 -0700609 SOC_SINGLE_TLV("ADC5 Volume", TABLA_A_TX_5_6_EN, 5, 3, 0, analog_gain),
610 SOC_SINGLE_TLV("ADC6 Volume", TABLA_A_TX_5_6_EN, 1, 3, 0, analog_gain),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700611
612 SOC_SINGLE("MICBIAS1 CAPLESS Switch", TABLA_A_MICB_1_CTL, 4, 1, 1),
Santosh Mardi680b41e2011-11-22 16:51:16 -0800613 SOC_SINGLE("MICBIAS2 CAPLESS Switch", TABLA_A_MICB_2_CTL, 4, 1, 1),
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -0700614 SOC_SINGLE("MICBIAS3 CAPLESS Switch", TABLA_A_MICB_3_CTL, 4, 1, 1),
Bradley Rubina7096d02011-08-03 18:29:02 -0700615
616 SOC_SINGLE_EXT("ANC Slot", SND_SOC_NOPM, 0, 0, 100, tabla_get_anc_slot,
617 tabla_put_anc_slot),
Santosh Mardi024010f2011-10-18 06:27:21 +0530618 SOC_ENUM("TX1 HPF cut off", cf_dec1_enum),
619 SOC_ENUM("TX2 HPF cut off", cf_dec2_enum),
620 SOC_ENUM("TX3 HPF cut off", cf_dec3_enum),
621 SOC_ENUM("TX4 HPF cut off", cf_dec4_enum),
622 SOC_ENUM("TX5 HPF cut off", cf_dec5_enum),
623 SOC_ENUM("TX6 HPF cut off", cf_dec6_enum),
624 SOC_ENUM("TX7 HPF cut off", cf_dec7_enum),
625 SOC_ENUM("TX8 HPF cut off", cf_dec8_enum),
626 SOC_ENUM("TX9 HPF cut off", cf_dec9_enum),
627 SOC_ENUM("TX10 HPF cut off", cf_dec10_enum),
628
629 SOC_SINGLE("TX1 HPF Switch", TABLA_A_CDC_TX1_MUX_CTL, 3, 1, 0),
630 SOC_SINGLE("TX2 HPF Switch", TABLA_A_CDC_TX2_MUX_CTL, 3, 1, 0),
631 SOC_SINGLE("TX3 HPF Switch", TABLA_A_CDC_TX3_MUX_CTL, 3, 1, 0),
632 SOC_SINGLE("TX4 HPF Switch", TABLA_A_CDC_TX4_MUX_CTL, 3, 1, 0),
633 SOC_SINGLE("TX5 HPF Switch", TABLA_A_CDC_TX5_MUX_CTL, 3, 1, 0),
634 SOC_SINGLE("TX6 HPF Switch", TABLA_A_CDC_TX6_MUX_CTL, 3, 1, 0),
635 SOC_SINGLE("TX7 HPF Switch", TABLA_A_CDC_TX7_MUX_CTL, 3, 1, 0),
636 SOC_SINGLE("TX8 HPF Switch", TABLA_A_CDC_TX8_MUX_CTL, 3, 1, 0),
637 SOC_SINGLE("TX9 HPF Switch", TABLA_A_CDC_TX9_MUX_CTL, 3, 1, 0),
638 SOC_SINGLE("TX10 HPF Switch", TABLA_A_CDC_TX10_MUX_CTL, 3, 1, 0),
639
640 SOC_SINGLE("RX1 HPF Switch", TABLA_A_CDC_RX1_B5_CTL, 2, 1, 0),
641 SOC_SINGLE("RX2 HPF Switch", TABLA_A_CDC_RX2_B5_CTL, 2, 1, 0),
642 SOC_SINGLE("RX3 HPF Switch", TABLA_A_CDC_RX3_B5_CTL, 2, 1, 0),
643 SOC_SINGLE("RX4 HPF Switch", TABLA_A_CDC_RX4_B5_CTL, 2, 1, 0),
644 SOC_SINGLE("RX5 HPF Switch", TABLA_A_CDC_RX5_B5_CTL, 2, 1, 0),
645 SOC_SINGLE("RX6 HPF Switch", TABLA_A_CDC_RX6_B5_CTL, 2, 1, 0),
646 SOC_SINGLE("RX7 HPF Switch", TABLA_A_CDC_RX7_B5_CTL, 2, 1, 0),
647
648 SOC_ENUM("RX1 HPF cut off", cf_rxmix1_enum),
649 SOC_ENUM("RX2 HPF cut off", cf_rxmix2_enum),
650 SOC_ENUM("RX3 HPF cut off", cf_rxmix3_enum),
651 SOC_ENUM("RX4 HPF cut off", cf_rxmix4_enum),
652 SOC_ENUM("RX5 HPF cut off", cf_rxmix5_enum),
653 SOC_ENUM("RX6 HPF cut off", cf_rxmix6_enum),
654 SOC_ENUM("RX7 HPF cut off", cf_rxmix7_enum),
Ben Romberger1f045a72011-11-04 10:14:57 -0700655
656 SOC_SINGLE_EXT("IIR1 Enable Band1", IIR1, BAND1, 1, 0,
657 tabla_get_iir_enable_audio_mixer, tabla_put_iir_enable_audio_mixer),
658 SOC_SINGLE_EXT("IIR1 Enable Band2", IIR1, BAND2, 1, 0,
659 tabla_get_iir_enable_audio_mixer, tabla_put_iir_enable_audio_mixer),
660 SOC_SINGLE_EXT("IIR1 Enable Band3", IIR1, BAND3, 1, 0,
661 tabla_get_iir_enable_audio_mixer, tabla_put_iir_enable_audio_mixer),
662 SOC_SINGLE_EXT("IIR1 Enable Band4", IIR1, BAND4, 1, 0,
663 tabla_get_iir_enable_audio_mixer, tabla_put_iir_enable_audio_mixer),
664 SOC_SINGLE_EXT("IIR1 Enable Band5", IIR1, BAND5, 1, 0,
665 tabla_get_iir_enable_audio_mixer, tabla_put_iir_enable_audio_mixer),
666 SOC_SINGLE_EXT("IIR2 Enable Band1", IIR2, BAND1, 1, 0,
667 tabla_get_iir_enable_audio_mixer, tabla_put_iir_enable_audio_mixer),
668 SOC_SINGLE_EXT("IIR2 Enable Band2", IIR2, BAND2, 1, 0,
669 tabla_get_iir_enable_audio_mixer, tabla_put_iir_enable_audio_mixer),
670 SOC_SINGLE_EXT("IIR2 Enable Band3", IIR2, BAND3, 1, 0,
671 tabla_get_iir_enable_audio_mixer, tabla_put_iir_enable_audio_mixer),
672 SOC_SINGLE_EXT("IIR2 Enable Band4", IIR2, BAND4, 1, 0,
673 tabla_get_iir_enable_audio_mixer, tabla_put_iir_enable_audio_mixer),
674 SOC_SINGLE_EXT("IIR2 Enable Band5", IIR2, BAND5, 1, 0,
675 tabla_get_iir_enable_audio_mixer, tabla_put_iir_enable_audio_mixer),
676
677 SOC_SINGLE_MULTI_EXT("IIR1 Band1", IIR1, BAND1, 255, 0, 5,
678 tabla_get_iir_band_audio_mixer, tabla_put_iir_band_audio_mixer),
679 SOC_SINGLE_MULTI_EXT("IIR1 Band2", IIR1, BAND2, 255, 0, 5,
680 tabla_get_iir_band_audio_mixer, tabla_put_iir_band_audio_mixer),
681 SOC_SINGLE_MULTI_EXT("IIR1 Band3", IIR1, BAND3, 255, 0, 5,
682 tabla_get_iir_band_audio_mixer, tabla_put_iir_band_audio_mixer),
683 SOC_SINGLE_MULTI_EXT("IIR1 Band4", IIR1, BAND4, 255, 0, 5,
684 tabla_get_iir_band_audio_mixer, tabla_put_iir_band_audio_mixer),
685 SOC_SINGLE_MULTI_EXT("IIR1 Band5", IIR1, BAND5, 255, 0, 5,
686 tabla_get_iir_band_audio_mixer, tabla_put_iir_band_audio_mixer),
687 SOC_SINGLE_MULTI_EXT("IIR2 Band1", IIR2, BAND1, 255, 0, 5,
688 tabla_get_iir_band_audio_mixer, tabla_put_iir_band_audio_mixer),
689 SOC_SINGLE_MULTI_EXT("IIR2 Band2", IIR2, BAND2, 255, 0, 5,
690 tabla_get_iir_band_audio_mixer, tabla_put_iir_band_audio_mixer),
691 SOC_SINGLE_MULTI_EXT("IIR2 Band3", IIR2, BAND3, 255, 0, 5,
692 tabla_get_iir_band_audio_mixer, tabla_put_iir_band_audio_mixer),
693 SOC_SINGLE_MULTI_EXT("IIR2 Band4", IIR2, BAND4, 255, 0, 5,
694 tabla_get_iir_band_audio_mixer, tabla_put_iir_band_audio_mixer),
695 SOC_SINGLE_MULTI_EXT("IIR2 Band5", IIR2, BAND5, 255, 0, 5,
696 tabla_get_iir_band_audio_mixer, tabla_put_iir_band_audio_mixer),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700697};
698
Joonwoo Park6c1ebb62012-01-16 19:08:43 -0800699static const struct snd_kcontrol_new tabla_1_x_snd_controls[] = {
700 SOC_SINGLE("MICBIAS4 CAPLESS Switch", TABLA_1_A_MICB_4_CTL, 4, 1, 1),
701};
702
703static const struct snd_kcontrol_new tabla_2_higher_snd_controls[] = {
704 SOC_SINGLE("MICBIAS4 CAPLESS Switch", TABLA_2_A_MICB_4_CTL, 4, 1, 1),
705};
706
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700707static const char *rx_mix1_text[] = {
708 "ZERO", "SRC1", "SRC2", "IIR1", "IIR2", "RX1", "RX2", "RX3", "RX4",
709 "RX5", "RX6", "RX7"
710};
711
Kiran Kandi8b3a8302011-09-27 16:13:28 -0700712static const char *rx_dsm_text[] = {
713 "CIC_OUT", "DSM_INV"
714};
715
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700716static const char *sb_tx1_mux_text[] = {
717 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4", "RMIX5", "RMIX6", "RMIX7",
718 "DEC1"
719};
720
721static const char *sb_tx5_mux_text[] = {
722 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4", "RMIX5", "RMIX6", "RMIX7",
723 "DEC5"
724};
725
726static const char *sb_tx6_mux_text[] = {
727 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4", "RMIX5", "RMIX6", "RMIX7",
728 "DEC6"
729};
730
731static const char const *sb_tx7_to_tx10_mux_text[] = {
732 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4", "RMIX5", "RMIX6", "RMIX7",
733 "DEC1", "DEC2", "DEC3", "DEC4", "DEC5", "DEC6", "DEC7", "DEC8",
734 "DEC9", "DEC10"
735};
736
737static const char *dec1_mux_text[] = {
738 "ZERO", "DMIC1", "ADC6",
739};
740
Bhalchandra Gajare0d77e1b2011-07-08 10:54:14 -0700741static const char *dec2_mux_text[] = {
742 "ZERO", "DMIC2", "ADC5",
743};
744
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -0700745static const char *dec3_mux_text[] = {
746 "ZERO", "DMIC3", "ADC4",
747};
748
749static const char *dec4_mux_text[] = {
750 "ZERO", "DMIC4", "ADC3",
751};
752
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700753static const char *dec5_mux_text[] = {
754 "ZERO", "DMIC5", "ADC2",
755};
756
757static const char *dec6_mux_text[] = {
758 "ZERO", "DMIC6", "ADC1",
759};
760
761static const char const *dec7_mux_text[] = {
762 "ZERO", "DMIC1", "DMIC6", "ADC1", "ADC6", "ANC1_FB", "ANC2_FB",
763};
764
Bhalchandra Gajare0d77e1b2011-07-08 10:54:14 -0700765static const char *dec8_mux_text[] = {
766 "ZERO", "DMIC2", "DMIC5", "ADC2", "ADC5",
767};
768
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -0700769static const char *dec9_mux_text[] = {
770 "ZERO", "DMIC4", "DMIC5", "ADC2", "ADC3", "ADCMB", "ANC1_FB", "ANC2_FB",
771};
772
773static const char *dec10_mux_text[] = {
774 "ZERO", "DMIC3", "DMIC6", "ADC1", "ADC4", "ADCMB", "ANC1_FB", "ANC2_FB",
775};
776
Bradley Rubin229c6a52011-07-12 16:18:48 -0700777static const char const *anc_mux_text[] = {
778 "ZERO", "ADC1", "ADC2", "ADC3", "ADC4", "ADC5", "ADC6", "ADC_MB",
779 "RSVD_1", "DMIC1", "DMIC2", "DMIC3", "DMIC4", "DMIC5", "DMIC6"
780};
781
782static const char const *anc1_fb_mux_text[] = {
783 "ZERO", "EAR_HPH_L", "EAR_LINE_1",
784};
785
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700786static const char *iir1_inp1_text[] = {
787 "ZERO", "DEC1", "DEC2", "DEC3", "DEC4", "DEC5", "DEC6", "DEC7", "DEC8",
788 "DEC9", "DEC10", "RX1", "RX2", "RX3", "RX4", "RX5", "RX6", "RX7"
789};
790
791static const struct soc_enum rx_mix1_inp1_chain_enum =
792 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_RX1_B1_CTL, 0, 12, rx_mix1_text);
793
Bradley Rubin229c6a52011-07-12 16:18:48 -0700794static const struct soc_enum rx_mix1_inp2_chain_enum =
795 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_RX1_B1_CTL, 4, 12, rx_mix1_text);
796
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700797static const struct soc_enum rx2_mix1_inp1_chain_enum =
798 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_RX2_B1_CTL, 0, 12, rx_mix1_text);
799
Bradley Rubin229c6a52011-07-12 16:18:48 -0700800static const struct soc_enum rx2_mix1_inp2_chain_enum =
801 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_RX2_B1_CTL, 4, 12, rx_mix1_text);
802
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700803static const struct soc_enum rx3_mix1_inp1_chain_enum =
804 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_RX3_B1_CTL, 0, 12, rx_mix1_text);
805
Bradley Rubin74a9b4a2011-06-13 15:03:43 -0700806static const struct soc_enum rx3_mix1_inp2_chain_enum =
807 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_RX3_B1_CTL, 4, 12, rx_mix1_text);
808
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700809static const struct soc_enum rx4_mix1_inp1_chain_enum =
810 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_RX4_B1_CTL, 0, 12, rx_mix1_text);
811
Bradley Rubin74a9b4a2011-06-13 15:03:43 -0700812static const struct soc_enum rx4_mix1_inp2_chain_enum =
813 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_RX4_B1_CTL, 4, 12, rx_mix1_text);
814
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700815static const struct soc_enum rx5_mix1_inp1_chain_enum =
816 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_RX5_B1_CTL, 0, 12, rx_mix1_text);
817
Bradley Rubin74a9b4a2011-06-13 15:03:43 -0700818static const struct soc_enum rx5_mix1_inp2_chain_enum =
819 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_RX5_B1_CTL, 4, 12, rx_mix1_text);
820
821static const struct soc_enum rx6_mix1_inp1_chain_enum =
822 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_RX6_B1_CTL, 0, 12, rx_mix1_text);
823
824static const struct soc_enum rx6_mix1_inp2_chain_enum =
825 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_RX6_B1_CTL, 4, 12, rx_mix1_text);
826
Bhalchandra Gajare0a8ad172011-08-12 13:32:22 -0700827static const struct soc_enum rx7_mix1_inp1_chain_enum =
828 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_RX7_B1_CTL, 0, 12, rx_mix1_text);
829
830static const struct soc_enum rx7_mix1_inp2_chain_enum =
831 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_RX7_B1_CTL, 4, 12, rx_mix1_text);
832
Kiran Kandi8b3a8302011-09-27 16:13:28 -0700833static const struct soc_enum rx4_dsm_enum =
834 SOC_ENUM_SINGLE(TABLA_A_CDC_RX4_B6_CTL, 4, 2, rx_dsm_text);
835
836static const struct soc_enum rx6_dsm_enum =
837 SOC_ENUM_SINGLE(TABLA_A_CDC_RX6_B6_CTL, 4, 2, rx_dsm_text);
838
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700839static const struct soc_enum sb_tx5_mux_enum =
840 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_TX_SB_B5_CTL, 0, 9, sb_tx5_mux_text);
841
842static const struct soc_enum sb_tx6_mux_enum =
843 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_TX_SB_B6_CTL, 0, 9, sb_tx6_mux_text);
844
845static const struct soc_enum sb_tx7_mux_enum =
846 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_TX_SB_B7_CTL, 0, 18,
847 sb_tx7_to_tx10_mux_text);
848
849static const struct soc_enum sb_tx8_mux_enum =
850 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_TX_SB_B8_CTL, 0, 18,
851 sb_tx7_to_tx10_mux_text);
852
Kiran Kandi3426e512011-09-13 22:50:10 -0700853static const struct soc_enum sb_tx9_mux_enum =
854 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_TX_SB_B9_CTL, 0, 18,
855 sb_tx7_to_tx10_mux_text);
856
857static const struct soc_enum sb_tx10_mux_enum =
858 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_TX_SB_B10_CTL, 0, 18,
859 sb_tx7_to_tx10_mux_text);
860
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700861static const struct soc_enum sb_tx1_mux_enum =
862 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_TX_SB_B1_CTL, 0, 9, sb_tx1_mux_text);
863
864static const struct soc_enum dec1_mux_enum =
865 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_TX_B1_CTL, 0, 3, dec1_mux_text);
866
Bhalchandra Gajare0d77e1b2011-07-08 10:54:14 -0700867static const struct soc_enum dec2_mux_enum =
868 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_TX_B1_CTL, 2, 3, dec2_mux_text);
869
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -0700870static const struct soc_enum dec3_mux_enum =
871 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_TX_B1_CTL, 4, 3, dec3_mux_text);
872
873static const struct soc_enum dec4_mux_enum =
874 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_TX_B1_CTL, 6, 3, dec4_mux_text);
875
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700876static const struct soc_enum dec5_mux_enum =
877 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_TX_B2_CTL, 0, 3, dec5_mux_text);
878
879static const struct soc_enum dec6_mux_enum =
880 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_TX_B2_CTL, 2, 3, dec6_mux_text);
881
882static const struct soc_enum dec7_mux_enum =
883 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_TX_B2_CTL, 4, 7, dec7_mux_text);
884
Bhalchandra Gajare0d77e1b2011-07-08 10:54:14 -0700885static const struct soc_enum dec8_mux_enum =
886 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_TX_B3_CTL, 0, 7, dec8_mux_text);
887
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -0700888static const struct soc_enum dec9_mux_enum =
889 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_TX_B3_CTL, 3, 8, dec9_mux_text);
890
891static const struct soc_enum dec10_mux_enum =
892 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_TX_B4_CTL, 0, 8, dec10_mux_text);
893
Bradley Rubin229c6a52011-07-12 16:18:48 -0700894static const struct soc_enum anc1_mux_enum =
895 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_ANC_B1_CTL, 0, 16, anc_mux_text);
896
897static const struct soc_enum anc2_mux_enum =
898 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_ANC_B1_CTL, 4, 16, anc_mux_text);
899
900static const struct soc_enum anc1_fb_mux_enum =
901 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_ANC_B2_CTL, 0, 3, anc1_fb_mux_text);
902
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700903static const struct soc_enum iir1_inp1_mux_enum =
904 SOC_ENUM_SINGLE(TABLA_A_CDC_CONN_EQ1_B1_CTL, 0, 18, iir1_inp1_text);
905
906static const struct snd_kcontrol_new rx_mix1_inp1_mux =
907 SOC_DAPM_ENUM("RX1 MIX1 INP1 Mux", rx_mix1_inp1_chain_enum);
908
Bradley Rubin229c6a52011-07-12 16:18:48 -0700909static const struct snd_kcontrol_new rx_mix1_inp2_mux =
910 SOC_DAPM_ENUM("RX1 MIX1 INP2 Mux", rx_mix1_inp2_chain_enum);
911
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700912static const struct snd_kcontrol_new rx2_mix1_inp1_mux =
913 SOC_DAPM_ENUM("RX2 MIX1 INP1 Mux", rx2_mix1_inp1_chain_enum);
914
Bradley Rubin229c6a52011-07-12 16:18:48 -0700915static const struct snd_kcontrol_new rx2_mix1_inp2_mux =
916 SOC_DAPM_ENUM("RX2 MIX1 INP2 Mux", rx2_mix1_inp2_chain_enum);
917
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700918static const struct snd_kcontrol_new rx3_mix1_inp1_mux =
919 SOC_DAPM_ENUM("RX3 MIX1 INP1 Mux", rx3_mix1_inp1_chain_enum);
920
Bradley Rubin74a9b4a2011-06-13 15:03:43 -0700921static const struct snd_kcontrol_new rx3_mix1_inp2_mux =
922 SOC_DAPM_ENUM("RX3 MIX1 INP2 Mux", rx3_mix1_inp2_chain_enum);
923
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700924static const struct snd_kcontrol_new rx4_mix1_inp1_mux =
925 SOC_DAPM_ENUM("RX4 MIX1 INP1 Mux", rx4_mix1_inp1_chain_enum);
926
Bradley Rubin74a9b4a2011-06-13 15:03:43 -0700927static const struct snd_kcontrol_new rx4_mix1_inp2_mux =
928 SOC_DAPM_ENUM("RX4 MIX1 INP2 Mux", rx4_mix1_inp2_chain_enum);
929
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700930static const struct snd_kcontrol_new rx5_mix1_inp1_mux =
931 SOC_DAPM_ENUM("RX5 MIX1 INP1 Mux", rx5_mix1_inp1_chain_enum);
932
Bradley Rubin74a9b4a2011-06-13 15:03:43 -0700933static const struct snd_kcontrol_new rx5_mix1_inp2_mux =
934 SOC_DAPM_ENUM("RX5 MIX1 INP2 Mux", rx5_mix1_inp2_chain_enum);
935
936static const struct snd_kcontrol_new rx6_mix1_inp1_mux =
937 SOC_DAPM_ENUM("RX6 MIX1 INP1 Mux", rx6_mix1_inp1_chain_enum);
938
939static const struct snd_kcontrol_new rx6_mix1_inp2_mux =
940 SOC_DAPM_ENUM("RX6 MIX1 INP2 Mux", rx6_mix1_inp2_chain_enum);
941
Bhalchandra Gajare0a8ad172011-08-12 13:32:22 -0700942static const struct snd_kcontrol_new rx7_mix1_inp1_mux =
943 SOC_DAPM_ENUM("RX7 MIX1 INP1 Mux", rx7_mix1_inp1_chain_enum);
944
945static const struct snd_kcontrol_new rx7_mix1_inp2_mux =
946 SOC_DAPM_ENUM("RX7 MIX1 INP2 Mux", rx7_mix1_inp2_chain_enum);
947
Kiran Kandi8b3a8302011-09-27 16:13:28 -0700948static const struct snd_kcontrol_new rx4_dsm_mux =
949 SOC_DAPM_ENUM("RX4 DSM MUX Mux", rx4_dsm_enum);
950
951static const struct snd_kcontrol_new rx6_dsm_mux =
952 SOC_DAPM_ENUM("RX6 DSM MUX Mux", rx6_dsm_enum);
953
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700954static const struct snd_kcontrol_new sb_tx5_mux =
955 SOC_DAPM_ENUM("SLIM TX5 MUX Mux", sb_tx5_mux_enum);
956
957static const struct snd_kcontrol_new sb_tx6_mux =
958 SOC_DAPM_ENUM("SLIM TX6 MUX Mux", sb_tx6_mux_enum);
959
960static const struct snd_kcontrol_new sb_tx7_mux =
961 SOC_DAPM_ENUM("SLIM TX7 MUX Mux", sb_tx7_mux_enum);
962
963static const struct snd_kcontrol_new sb_tx8_mux =
964 SOC_DAPM_ENUM("SLIM TX8 MUX Mux", sb_tx8_mux_enum);
965
Kiran Kandi3426e512011-09-13 22:50:10 -0700966static const struct snd_kcontrol_new sb_tx9_mux =
967 SOC_DAPM_ENUM("SLIM TX9 MUX Mux", sb_tx9_mux_enum);
968
969static const struct snd_kcontrol_new sb_tx10_mux =
970 SOC_DAPM_ENUM("SLIM TX10 MUX Mux", sb_tx10_mux_enum);
971
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700972static const struct snd_kcontrol_new sb_tx1_mux =
973 SOC_DAPM_ENUM("SLIM TX1 MUX Mux", sb_tx1_mux_enum);
974
975static const struct snd_kcontrol_new dec1_mux =
976 SOC_DAPM_ENUM("DEC1 MUX Mux", dec1_mux_enum);
977
Bhalchandra Gajare0d77e1b2011-07-08 10:54:14 -0700978static const struct snd_kcontrol_new dec2_mux =
979 SOC_DAPM_ENUM("DEC2 MUX Mux", dec2_mux_enum);
980
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -0700981static const struct snd_kcontrol_new dec3_mux =
982 SOC_DAPM_ENUM("DEC3 MUX Mux", dec3_mux_enum);
983
984static const struct snd_kcontrol_new dec4_mux =
985 SOC_DAPM_ENUM("DEC4 MUX Mux", dec4_mux_enum);
986
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700987static const struct snd_kcontrol_new dec5_mux =
988 SOC_DAPM_ENUM("DEC5 MUX Mux", dec5_mux_enum);
989
990static const struct snd_kcontrol_new dec6_mux =
991 SOC_DAPM_ENUM("DEC6 MUX Mux", dec6_mux_enum);
992
993static const struct snd_kcontrol_new dec7_mux =
994 SOC_DAPM_ENUM("DEC7 MUX Mux", dec7_mux_enum);
995
Bradley Rubin229c6a52011-07-12 16:18:48 -0700996static const struct snd_kcontrol_new anc1_mux =
997 SOC_DAPM_ENUM("ANC1 MUX Mux", anc1_mux_enum);
Bhalchandra Gajare0d77e1b2011-07-08 10:54:14 -0700998static const struct snd_kcontrol_new dec8_mux =
999 SOC_DAPM_ENUM("DEC8 MUX Mux", dec8_mux_enum);
1000
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07001001static const struct snd_kcontrol_new dec9_mux =
1002 SOC_DAPM_ENUM("DEC9 MUX Mux", dec9_mux_enum);
1003
1004static const struct snd_kcontrol_new dec10_mux =
1005 SOC_DAPM_ENUM("DEC10 MUX Mux", dec10_mux_enum);
1006
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001007static const struct snd_kcontrol_new iir1_inp1_mux =
1008 SOC_DAPM_ENUM("IIR1 INP1 Mux", iir1_inp1_mux_enum);
1009
Bradley Rubin229c6a52011-07-12 16:18:48 -07001010static const struct snd_kcontrol_new anc2_mux =
1011 SOC_DAPM_ENUM("ANC2 MUX Mux", anc2_mux_enum);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001012
Bradley Rubin229c6a52011-07-12 16:18:48 -07001013static const struct snd_kcontrol_new anc1_fb_mux =
1014 SOC_DAPM_ENUM("ANC1 FB MUX Mux", anc1_fb_mux_enum);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001015
Bradley Rubin229c6a52011-07-12 16:18:48 -07001016static const struct snd_kcontrol_new dac1_switch[] = {
1017 SOC_DAPM_SINGLE("Switch", TABLA_A_RX_EAR_EN, 5, 1, 0)
1018};
1019static const struct snd_kcontrol_new hphl_switch[] = {
1020 SOC_DAPM_SINGLE("Switch", TABLA_A_RX_HPH_L_DAC_CTL, 6, 1, 0)
1021};
Kiran Kandi8b3a8302011-09-27 16:13:28 -07001022
1023static const struct snd_kcontrol_new lineout3_ground_switch =
1024 SOC_DAPM_SINGLE("Switch", TABLA_A_RX_LINE_3_DAC_CTL, 6, 1, 0);
1025
1026static const struct snd_kcontrol_new lineout4_ground_switch =
1027 SOC_DAPM_SINGLE("Switch", TABLA_A_RX_LINE_4_DAC_CTL, 6, 1, 0);
Bradley Rubin74a9b4a2011-06-13 15:03:43 -07001028
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001029static void tabla_codec_enable_adc_block(struct snd_soc_codec *codec,
1030 int enable)
1031{
1032 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
1033
1034 pr_debug("%s %d\n", __func__, enable);
1035
1036 if (enable) {
1037 tabla->adc_count++;
1038 snd_soc_update_bits(codec, TABLA_A_TX_COM_BIAS, 0xE0, 0xE0);
1039 snd_soc_update_bits(codec, TABLA_A_CDC_CLK_OTHR_CTL, 0x2, 0x2);
1040 } else {
1041 tabla->adc_count--;
1042 if (!tabla->adc_count) {
1043 snd_soc_update_bits(codec, TABLA_A_CDC_CLK_OTHR_CTL,
1044 0x2, 0x0);
1045 if (!tabla->mbhc_polling_active)
1046 snd_soc_update_bits(codec, TABLA_A_TX_COM_BIAS,
1047 0xE0, 0x0);
1048 }
1049 }
1050}
1051
1052static int tabla_codec_enable_adc(struct snd_soc_dapm_widget *w,
1053 struct snd_kcontrol *kcontrol, int event)
1054{
1055 struct snd_soc_codec *codec = w->codec;
1056 u16 adc_reg;
Kiran Kandi9a2c62a82011-12-07 13:13:26 -08001057 u8 init_bit_shift;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001058
1059 pr_debug("%s %d\n", __func__, event);
1060
1061 if (w->reg == TABLA_A_TX_1_2_EN)
1062 adc_reg = TABLA_A_TX_1_2_TEST_CTL;
1063 else if (w->reg == TABLA_A_TX_3_4_EN)
1064 adc_reg = TABLA_A_TX_3_4_TEST_CTL;
1065 else if (w->reg == TABLA_A_TX_5_6_EN)
1066 adc_reg = TABLA_A_TX_5_6_TEST_CTL;
1067 else {
1068 pr_err("%s: Error, invalid adc register\n", __func__);
1069 return -EINVAL;
1070 }
1071
Kiran Kandi9a2c62a82011-12-07 13:13:26 -08001072 if (w->shift == 3)
1073 init_bit_shift = 6;
1074 else if (w->shift == 7)
1075 init_bit_shift = 7;
1076 else {
1077 pr_err("%s: Error, invalid init bit postion adc register\n",
1078 __func__);
1079 return -EINVAL;
1080 }
1081
1082
1083
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001084 switch (event) {
1085 case SND_SOC_DAPM_PRE_PMU:
1086 tabla_codec_enable_adc_block(codec, 1);
Kiran Kandi9a2c62a82011-12-07 13:13:26 -08001087 snd_soc_update_bits(codec, adc_reg, 1 << init_bit_shift,
1088 1 << init_bit_shift);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001089 break;
1090 case SND_SOC_DAPM_POST_PMU:
Kiran Kandi9a2c62a82011-12-07 13:13:26 -08001091
1092 snd_soc_update_bits(codec, adc_reg, 1 << init_bit_shift, 0x00);
1093
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001094 break;
1095 case SND_SOC_DAPM_POST_PMD:
1096 tabla_codec_enable_adc_block(codec, 0);
1097 break;
1098 }
1099 return 0;
1100}
1101
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001102static int tabla_codec_enable_lineout(struct snd_soc_dapm_widget *w,
1103 struct snd_kcontrol *kcontrol, int event)
1104{
1105 struct snd_soc_codec *codec = w->codec;
1106 u16 lineout_gain_reg;
1107
Kiran Kandidb0a4b02011-08-23 09:32:09 -07001108 pr_debug("%s %d %s\n", __func__, event, w->name);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001109
1110 switch (w->shift) {
1111 case 0:
1112 lineout_gain_reg = TABLA_A_RX_LINE_1_GAIN;
1113 break;
1114 case 1:
1115 lineout_gain_reg = TABLA_A_RX_LINE_2_GAIN;
1116 break;
1117 case 2:
1118 lineout_gain_reg = TABLA_A_RX_LINE_3_GAIN;
1119 break;
1120 case 3:
1121 lineout_gain_reg = TABLA_A_RX_LINE_4_GAIN;
1122 break;
1123 case 4:
1124 lineout_gain_reg = TABLA_A_RX_LINE_5_GAIN;
1125 break;
1126 default:
1127 pr_err("%s: Error, incorrect lineout register value\n",
1128 __func__);
1129 return -EINVAL;
1130 }
1131
1132 switch (event) {
1133 case SND_SOC_DAPM_PRE_PMU:
1134 snd_soc_update_bits(codec, lineout_gain_reg, 0x40, 0x40);
1135 break;
1136 case SND_SOC_DAPM_POST_PMU:
Krishnankutty Kolathappilly31169f42011-11-17 10:33:11 -08001137 pr_debug("%s: sleeping 16 ms after %s PA turn on\n",
Kiran Kandidb0a4b02011-08-23 09:32:09 -07001138 __func__, w->name);
Krishnankutty Kolathappilly31169f42011-11-17 10:33:11 -08001139 usleep_range(16000, 16000);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001140 break;
1141 case SND_SOC_DAPM_POST_PMD:
1142 snd_soc_update_bits(codec, lineout_gain_reg, 0x40, 0x00);
1143 break;
1144 }
1145 return 0;
1146}
1147
Kiran Kandicf45f6a2011-07-17 21:10:19 -07001148
1149static int tabla_codec_enable_dmic(struct snd_soc_dapm_widget *w,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001150 struct snd_kcontrol *kcontrol, int event)
1151{
1152 struct snd_soc_codec *codec = w->codec;
Kiran Kandicf45f6a2011-07-17 21:10:19 -07001153 u16 tx_mux_ctl_reg, tx_dmic_ctl_reg;
1154 u8 dmic_clk_sel, dmic_clk_en;
Bhalchandra Gajare7cf018e2011-08-11 18:58:32 -07001155 unsigned int dmic;
1156 int ret;
Kiran Kandicf45f6a2011-07-17 21:10:19 -07001157
Bhalchandra Gajare7cf018e2011-08-11 18:58:32 -07001158 ret = kstrtouint(strpbrk(w->name, "123456"), 10, &dmic);
1159 if (ret < 0) {
1160 pr_err("%s: Invalid DMIC line on the codec\n", __func__);
Kiran Kandicf45f6a2011-07-17 21:10:19 -07001161 return -EINVAL;
1162 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001163
Bhalchandra Gajare7cf018e2011-08-11 18:58:32 -07001164 switch (dmic) {
1165 case 1:
1166 case 2:
1167 dmic_clk_sel = 0x02;
1168 dmic_clk_en = 0x01;
1169 break;
1170
1171 case 3:
1172 case 4:
1173 dmic_clk_sel = 0x08;
1174 dmic_clk_en = 0x04;
1175 break;
1176
1177 case 5:
1178 case 6:
1179 dmic_clk_sel = 0x20;
1180 dmic_clk_en = 0x10;
1181 break;
1182
1183 default:
1184 pr_err("%s: Invalid DMIC Selection\n", __func__);
1185 return -EINVAL;
1186 }
1187
1188 tx_mux_ctl_reg = TABLA_A_CDC_TX1_MUX_CTL + 8 * (dmic - 1);
1189 tx_dmic_ctl_reg = TABLA_A_CDC_TX1_DMIC_CTL + 8 * (dmic - 1);
1190
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001191 pr_debug("%s %d\n", __func__, event);
Kiran Kandicf45f6a2011-07-17 21:10:19 -07001192
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001193 switch (event) {
1194 case SND_SOC_DAPM_PRE_PMU:
Kiran Kandicf45f6a2011-07-17 21:10:19 -07001195 snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x1, 0x1);
1196
1197 snd_soc_update_bits(codec, TABLA_A_CDC_CLK_DMIC_CTL,
1198 dmic_clk_sel, dmic_clk_sel);
1199
1200 snd_soc_update_bits(codec, tx_dmic_ctl_reg, 0x1, 0x1);
1201
1202 snd_soc_update_bits(codec, TABLA_A_CDC_CLK_DMIC_CTL,
1203 dmic_clk_en, dmic_clk_en);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001204 break;
1205 case SND_SOC_DAPM_POST_PMD:
Kiran Kandicf45f6a2011-07-17 21:10:19 -07001206 snd_soc_update_bits(codec, TABLA_A_CDC_CLK_DMIC_CTL,
1207 dmic_clk_en, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001208 break;
1209 }
1210 return 0;
1211}
1212
Bradley Rubin229c6a52011-07-12 16:18:48 -07001213static int tabla_codec_enable_anc(struct snd_soc_dapm_widget *w,
1214 struct snd_kcontrol *kcontrol, int event)
1215{
1216 struct snd_soc_codec *codec = w->codec;
1217 const char *filename;
1218 const struct firmware *fw;
1219 int i;
1220 int ret;
Bradley Rubina7096d02011-08-03 18:29:02 -07001221 int num_anc_slots;
1222 struct anc_header *anc_head;
Bradley Rubin229c6a52011-07-12 16:18:48 -07001223 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
Bradley Rubina7096d02011-08-03 18:29:02 -07001224 u32 anc_writes_size = 0;
1225 int anc_size_remaining;
1226 u32 *anc_ptr;
Bradley Rubin229c6a52011-07-12 16:18:48 -07001227 u16 reg;
1228 u8 mask, val, old_val;
1229
1230 pr_debug("%s %d\n", __func__, event);
1231 switch (event) {
1232 case SND_SOC_DAPM_PRE_PMU:
1233
Bradley Rubin4283a4c2011-07-29 16:18:54 -07001234 filename = "wcd9310/wcd9310_anc.bin";
Bradley Rubin229c6a52011-07-12 16:18:48 -07001235
1236 ret = request_firmware(&fw, filename, codec->dev);
1237 if (ret != 0) {
1238 dev_err(codec->dev, "Failed to acquire ANC data: %d\n",
1239 ret);
1240 return -ENODEV;
1241 }
1242
Bradley Rubina7096d02011-08-03 18:29:02 -07001243 if (fw->size < sizeof(struct anc_header)) {
Bradley Rubin229c6a52011-07-12 16:18:48 -07001244 dev_err(codec->dev, "Not enough data\n");
1245 release_firmware(fw);
1246 return -ENOMEM;
1247 }
1248
1249 /* First number is the number of register writes */
Bradley Rubina7096d02011-08-03 18:29:02 -07001250 anc_head = (struct anc_header *)(fw->data);
1251 anc_ptr = (u32 *)((u32)fw->data + sizeof(struct anc_header));
1252 anc_size_remaining = fw->size - sizeof(struct anc_header);
1253 num_anc_slots = anc_head->num_anc_slots;
Bradley Rubin229c6a52011-07-12 16:18:48 -07001254
Bradley Rubina7096d02011-08-03 18:29:02 -07001255 if (tabla->anc_slot >= num_anc_slots) {
1256 dev_err(codec->dev, "Invalid ANC slot selected\n");
1257 release_firmware(fw);
1258 return -EINVAL;
1259 }
1260
1261 for (i = 0; i < num_anc_slots; i++) {
1262
1263 if (anc_size_remaining < TABLA_PACKED_REG_SIZE) {
1264 dev_err(codec->dev, "Invalid register format\n");
1265 release_firmware(fw);
1266 return -EINVAL;
1267 }
1268 anc_writes_size = (u32)(*anc_ptr);
1269 anc_size_remaining -= sizeof(u32);
1270 anc_ptr += 1;
1271
1272 if (anc_writes_size * TABLA_PACKED_REG_SIZE
1273 > anc_size_remaining) {
1274 dev_err(codec->dev, "Invalid register format\n");
1275 release_firmware(fw);
1276 return -ENOMEM;
1277 }
1278
1279 if (tabla->anc_slot == i)
1280 break;
1281
1282 anc_size_remaining -= (anc_writes_size *
1283 TABLA_PACKED_REG_SIZE);
Bradley Rubin939ff3f2011-08-26 17:19:34 -07001284 anc_ptr += anc_writes_size;
Bradley Rubina7096d02011-08-03 18:29:02 -07001285 }
1286 if (i == num_anc_slots) {
1287 dev_err(codec->dev, "Selected ANC slot not present\n");
Bradley Rubin229c6a52011-07-12 16:18:48 -07001288 release_firmware(fw);
1289 return -ENOMEM;
1290 }
1291
Bradley Rubina7096d02011-08-03 18:29:02 -07001292 for (i = 0; i < anc_writes_size; i++) {
1293 TABLA_CODEC_UNPACK_ENTRY(anc_ptr[i], reg,
Bradley Rubin229c6a52011-07-12 16:18:48 -07001294 mask, val);
1295 old_val = snd_soc_read(codec, reg);
Bradley Rubin4283a4c2011-07-29 16:18:54 -07001296 snd_soc_write(codec, reg, (old_val & ~mask) |
1297 (val & mask));
Bradley Rubin229c6a52011-07-12 16:18:48 -07001298 }
1299 release_firmware(fw);
Bradley Rubin229c6a52011-07-12 16:18:48 -07001300
1301 break;
1302 case SND_SOC_DAPM_POST_PMD:
1303 snd_soc_write(codec, TABLA_A_CDC_CLK_ANC_RESET_CTL, 0xFF);
1304 snd_soc_write(codec, TABLA_A_CDC_CLK_ANC_CLK_EN_CTL, 0);
1305 break;
1306 }
1307 return 0;
1308}
1309
1310
Bradley Rubincb3950a2011-08-18 13:07:26 -07001311static void tabla_codec_disable_button_presses(struct snd_soc_codec *codec)
1312{
1313 snd_soc_write(codec, TABLA_A_CDC_MBHC_VOLT_B4_CTL, 0x80);
1314 snd_soc_write(codec, TABLA_A_CDC_MBHC_VOLT_B3_CTL, 0x00);
1315}
1316
Bradley Rubin4d09cf42011-08-17 17:59:16 -07001317static void tabla_codec_start_hs_polling(struct snd_soc_codec *codec)
1318{
Bradley Rubincb3950a2011-08-18 13:07:26 -07001319 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
1320
Bradley Rubin4d09cf42011-08-17 17:59:16 -07001321 snd_soc_write(codec, TABLA_A_MBHC_SCALING_MUX_1, 0x84);
Bradley Rubin4d09cf42011-08-17 17:59:16 -07001322 tabla_enable_irq(codec->control_data, TABLA_IRQ_MBHC_REMOVAL);
Bradley Rubincb3950a2011-08-18 13:07:26 -07001323 if (!tabla->no_mic_headset_override) {
1324 tabla_enable_irq(codec->control_data, TABLA_IRQ_MBHC_POTENTIAL);
1325 tabla_enable_irq(codec->control_data, TABLA_IRQ_MBHC_RELEASE);
1326 } else {
1327 tabla_codec_disable_button_presses(codec);
1328 }
Bradley Rubin4d09cf42011-08-17 17:59:16 -07001329 snd_soc_write(codec, TABLA_A_CDC_MBHC_EN_CTL, 0x1);
1330 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x8, 0x0);
1331 snd_soc_write(codec, TABLA_A_CDC_MBHC_EN_CTL, 0x1);
1332}
1333
1334static void tabla_codec_pause_hs_polling(struct snd_soc_codec *codec)
1335{
Bradley Rubincb3950a2011-08-18 13:07:26 -07001336 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
1337
Bradley Rubin4d09cf42011-08-17 17:59:16 -07001338 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x8, 0x8);
1339 tabla_disable_irq(codec->control_data, TABLA_IRQ_MBHC_REMOVAL);
Bradley Rubincb3950a2011-08-18 13:07:26 -07001340 if (!tabla->no_mic_headset_override) {
1341 tabla_disable_irq(codec->control_data,
1342 TABLA_IRQ_MBHC_POTENTIAL);
1343 tabla_disable_irq(codec->control_data, TABLA_IRQ_MBHC_RELEASE);
1344 }
Bradley Rubin4d09cf42011-08-17 17:59:16 -07001345}
1346
Bhalchandra Gajare19d9c132011-11-18 14:57:08 -08001347static void tabla_codec_switch_cfilt_mode(struct snd_soc_codec *codec,
1348 int mode)
1349{
1350 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
1351 u8 reg_mode_val, cur_mode_val;
1352 bool mbhc_was_polling = false;
1353
1354 if (mode)
1355 reg_mode_val = TABLA_CFILT_FAST_MODE;
1356 else
1357 reg_mode_val = TABLA_CFILT_SLOW_MODE;
1358
1359 cur_mode_val = snd_soc_read(codec,
1360 tabla->mbhc_bias_regs.cfilt_ctl) & 0x40;
1361
1362 if (cur_mode_val != reg_mode_val) {
1363 if (tabla->mbhc_polling_active) {
1364 tabla_codec_pause_hs_polling(codec);
1365 mbhc_was_polling = true;
1366 }
1367 snd_soc_update_bits(codec,
1368 tabla->mbhc_bias_regs.cfilt_ctl, 0x40, reg_mode_val);
1369 if (mbhc_was_polling)
1370 tabla_codec_start_hs_polling(codec);
1371 pr_debug("%s: CFILT mode change (%x to %x)\n", __func__,
1372 cur_mode_val, reg_mode_val);
1373 } else {
1374 pr_debug("%s: CFILT Value is already %x\n",
1375 __func__, cur_mode_val);
1376 }
1377}
1378
1379static void tabla_codec_update_cfilt_usage(struct snd_soc_codec *codec,
1380 u8 cfilt_sel, int inc)
1381{
1382 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
1383 u32 *cfilt_cnt_ptr = NULL;
1384 u16 micb_cfilt_reg;
1385
1386 switch (cfilt_sel) {
1387 case TABLA_CFILT1_SEL:
1388 cfilt_cnt_ptr = &tabla->cfilt1_cnt;
1389 micb_cfilt_reg = TABLA_A_MICB_CFILT_1_CTL;
1390 break;
1391 case TABLA_CFILT2_SEL:
1392 cfilt_cnt_ptr = &tabla->cfilt2_cnt;
1393 micb_cfilt_reg = TABLA_A_MICB_CFILT_2_CTL;
1394 break;
1395 case TABLA_CFILT3_SEL:
1396 cfilt_cnt_ptr = &tabla->cfilt3_cnt;
1397 micb_cfilt_reg = TABLA_A_MICB_CFILT_3_CTL;
1398 break;
1399 default:
1400 return; /* should not happen */
1401 }
1402
1403 if (inc) {
1404 if (!(*cfilt_cnt_ptr)++) {
1405 /* Switch CFILT to slow mode if MBHC CFILT being used */
1406 if (cfilt_sel == tabla->mbhc_bias_regs.cfilt_sel)
1407 tabla_codec_switch_cfilt_mode(codec, 0);
1408
1409 snd_soc_update_bits(codec, micb_cfilt_reg, 0x80, 0x80);
1410 }
1411 } else {
1412 /* check if count not zero, decrement
1413 * then check if zero, go ahead disable cfilter
1414 */
1415 if ((*cfilt_cnt_ptr) && !--(*cfilt_cnt_ptr)) {
1416 snd_soc_update_bits(codec, micb_cfilt_reg, 0x80, 0);
1417
1418 /* Switch CFILT to fast mode if MBHC CFILT being used */
1419 if (cfilt_sel == tabla->mbhc_bias_regs.cfilt_sel)
1420 tabla_codec_switch_cfilt_mode(codec, 1);
1421 }
1422 }
1423}
1424
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07001425static int tabla_find_k_value(unsigned int ldoh_v, unsigned int cfilt_mv)
1426{
1427 int rc = -EINVAL;
1428 unsigned min_mv, max_mv;
1429
1430 switch (ldoh_v) {
1431 case TABLA_LDOH_1P95_V:
1432 min_mv = 160;
1433 max_mv = 1800;
1434 break;
1435 case TABLA_LDOH_2P35_V:
1436 min_mv = 200;
1437 max_mv = 2200;
1438 break;
1439 case TABLA_LDOH_2P75_V:
1440 min_mv = 240;
1441 max_mv = 2600;
1442 break;
1443 case TABLA_LDOH_2P85_V:
1444 min_mv = 250;
1445 max_mv = 2700;
1446 break;
1447 default:
1448 goto done;
1449 }
1450
1451 if (cfilt_mv < min_mv || cfilt_mv > max_mv)
1452 goto done;
1453
1454 for (rc = 4; rc <= 44; rc++) {
1455 min_mv = max_mv * (rc) / 44;
1456 if (min_mv >= cfilt_mv) {
1457 rc -= 4;
1458 break;
1459 }
1460 }
1461done:
1462 return rc;
1463}
1464
1465static bool tabla_is_hph_pa_on(struct snd_soc_codec *codec)
1466{
1467 u8 hph_reg_val = 0;
1468 hph_reg_val = snd_soc_read(codec, TABLA_A_RX_HPH_CNP_EN);
1469
1470 return (hph_reg_val & 0x30) ? true : false;
1471}
1472
Joonwoo Parka9444452011-12-08 18:48:27 -08001473static bool tabla_is_hph_dac_on(struct snd_soc_codec *codec, int left)
1474{
1475 u8 hph_reg_val = 0;
1476 if (left)
1477 hph_reg_val = snd_soc_read(codec,
1478 TABLA_A_RX_HPH_L_DAC_CTL);
1479 else
1480 hph_reg_val = snd_soc_read(codec,
1481 TABLA_A_RX_HPH_R_DAC_CTL);
1482
1483 return (hph_reg_val & 0xC0) ? true : false;
1484}
1485
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07001486static void tabla_codec_switch_micbias(struct snd_soc_codec *codec,
1487 int vddio_switch)
1488{
1489 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
1490 int cfilt_k_val;
Bhalchandra Gajarec1e19c42011-11-18 11:22:56 -08001491 bool mbhc_was_polling = false;
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07001492
1493 switch (vddio_switch) {
1494 case 1:
1495 if (tabla->mbhc_polling_active) {
Bhalchandra Gajarec1e19c42011-11-18 11:22:56 -08001496
1497 tabla_codec_pause_hs_polling(codec);
Joonwoo Park0976d012011-12-22 11:48:18 -08001498 /* VDDIO switch enabled */
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07001499 tabla->cfilt_k_value = snd_soc_read(codec,
1500 tabla->mbhc_bias_regs.cfilt_val);
1501 cfilt_k_val = tabla_find_k_value(
1502 tabla->pdata->micbias.ldoh_v, 1800);
1503 snd_soc_update_bits(codec,
1504 tabla->mbhc_bias_regs.cfilt_val,
1505 0xFC, (cfilt_k_val << 2));
1506
1507 snd_soc_update_bits(codec,
1508 tabla->mbhc_bias_regs.mbhc_reg, 0x80, 0x80);
1509 snd_soc_update_bits(codec,
1510 tabla->mbhc_bias_regs.mbhc_reg, 0x10, 0x00);
Bhalchandra Gajarec1e19c42011-11-18 11:22:56 -08001511 tabla_codec_start_hs_polling(codec);
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07001512
1513 tabla->mbhc_micbias_switched = true;
Joonwoo Park0976d012011-12-22 11:48:18 -08001514 pr_debug("%s: VDDIO switch enabled\n", __func__);
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07001515 }
1516 break;
1517
1518 case 0:
1519 if (tabla->mbhc_micbias_switched) {
Bhalchandra Gajarec1e19c42011-11-18 11:22:56 -08001520 if (tabla->mbhc_polling_active) {
1521 tabla_codec_pause_hs_polling(codec);
1522 mbhc_was_polling = true;
1523 }
Joonwoo Park0976d012011-12-22 11:48:18 -08001524 /* VDDIO switch disabled */
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07001525 if (tabla->cfilt_k_value != 0)
1526 snd_soc_update_bits(codec,
1527 tabla->mbhc_bias_regs.cfilt_val, 0XFC,
1528 tabla->cfilt_k_value);
1529 snd_soc_update_bits(codec,
1530 tabla->mbhc_bias_regs.mbhc_reg, 0x80, 0x00);
1531 snd_soc_update_bits(codec,
1532 tabla->mbhc_bias_regs.mbhc_reg, 0x10, 0x00);
1533
Bhalchandra Gajarec1e19c42011-11-18 11:22:56 -08001534 if (mbhc_was_polling)
1535 tabla_codec_start_hs_polling(codec);
1536
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07001537 tabla->mbhc_micbias_switched = false;
Joonwoo Park0976d012011-12-22 11:48:18 -08001538 pr_debug("%s: VDDIO switch disabled\n", __func__);
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07001539 }
1540 break;
1541 }
1542}
1543
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001544static int tabla_codec_enable_micbias(struct snd_soc_dapm_widget *w,
1545 struct snd_kcontrol *kcontrol, int event)
1546{
1547 struct snd_soc_codec *codec = w->codec;
Patrick Lai3043fba2011-08-01 14:15:57 -07001548 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
1549 u16 micb_int_reg;
Bradley Rubin4d09cf42011-08-17 17:59:16 -07001550 int micb_line;
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07001551 u8 cfilt_sel_val = 0;
Bradley Rubin229c6a52011-07-12 16:18:48 -07001552 char *internal1_text = "Internal1";
1553 char *internal2_text = "Internal2";
1554 char *internal3_text = "Internal3";
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001555
1556 pr_debug("%s %d\n", __func__, event);
1557 switch (w->reg) {
1558 case TABLA_A_MICB_1_CTL:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001559 micb_int_reg = TABLA_A_MICB_1_INT_RBIAS;
Patrick Lai3043fba2011-08-01 14:15:57 -07001560 cfilt_sel_val = tabla->pdata->micbias.bias1_cfilt_sel;
Bradley Rubin4d09cf42011-08-17 17:59:16 -07001561 micb_line = TABLA_MICBIAS1;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001562 break;
1563 case TABLA_A_MICB_2_CTL:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001564 micb_int_reg = TABLA_A_MICB_2_INT_RBIAS;
Patrick Lai3043fba2011-08-01 14:15:57 -07001565 cfilt_sel_val = tabla->pdata->micbias.bias2_cfilt_sel;
Bradley Rubin4d09cf42011-08-17 17:59:16 -07001566 micb_line = TABLA_MICBIAS2;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001567 break;
1568 case TABLA_A_MICB_3_CTL:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001569 micb_int_reg = TABLA_A_MICB_3_INT_RBIAS;
Patrick Lai3043fba2011-08-01 14:15:57 -07001570 cfilt_sel_val = tabla->pdata->micbias.bias3_cfilt_sel;
Bradley Rubin4d09cf42011-08-17 17:59:16 -07001571 micb_line = TABLA_MICBIAS3;
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07001572 break;
Joonwoo Park6c1ebb62012-01-16 19:08:43 -08001573 case TABLA_1_A_MICB_4_CTL:
1574 case TABLA_2_A_MICB_4_CTL:
1575 micb_int_reg = tabla->reg_addr.micb_4_int_rbias;
Patrick Lai3043fba2011-08-01 14:15:57 -07001576 cfilt_sel_val = tabla->pdata->micbias.bias4_cfilt_sel;
Bradley Rubin4d09cf42011-08-17 17:59:16 -07001577 micb_line = TABLA_MICBIAS4;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001578 break;
1579 default:
1580 pr_err("%s: Error, invalid micbias register\n", __func__);
1581 return -EINVAL;
1582 }
1583
1584 switch (event) {
1585 case SND_SOC_DAPM_PRE_PMU:
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07001586 /* Decide whether to switch the micbias for MBHC */
1587 if ((w->reg == tabla->mbhc_bias_regs.ctl_reg)
1588 && tabla->mbhc_micbias_switched)
1589 tabla_codec_switch_micbias(codec, 0);
1590
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07001591 snd_soc_update_bits(codec, w->reg, 0x0E, 0x0A);
Patrick Lai3043fba2011-08-01 14:15:57 -07001592 tabla_codec_update_cfilt_usage(codec, cfilt_sel_val, 1);
Bradley Rubin229c6a52011-07-12 16:18:48 -07001593
1594 if (strnstr(w->name, internal1_text, 30))
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001595 snd_soc_update_bits(codec, micb_int_reg, 0xE0, 0xE0);
Bradley Rubin229c6a52011-07-12 16:18:48 -07001596 else if (strnstr(w->name, internal2_text, 30))
1597 snd_soc_update_bits(codec, micb_int_reg, 0x1C, 0x1C);
1598 else if (strnstr(w->name, internal3_text, 30))
1599 snd_soc_update_bits(codec, micb_int_reg, 0x3, 0x3);
1600
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001601 break;
Bradley Rubin4d09cf42011-08-17 17:59:16 -07001602 case SND_SOC_DAPM_POST_PMU:
1603 if (tabla->mbhc_polling_active &&
Joonwoo Park0976d012011-12-22 11:48:18 -08001604 tabla->micbias == micb_line) {
Bradley Rubin4d09cf42011-08-17 17:59:16 -07001605 tabla_codec_pause_hs_polling(codec);
1606 tabla_codec_start_hs_polling(codec);
1607 }
1608 break;
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07001609
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001610 case SND_SOC_DAPM_POST_PMD:
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07001611
1612 if ((w->reg == tabla->mbhc_bias_regs.ctl_reg)
1613 && tabla_is_hph_pa_on(codec))
1614 tabla_codec_switch_micbias(codec, 1);
1615
Bradley Rubin229c6a52011-07-12 16:18:48 -07001616 if (strnstr(w->name, internal1_text, 30))
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001617 snd_soc_update_bits(codec, micb_int_reg, 0x80, 0x00);
Bradley Rubin229c6a52011-07-12 16:18:48 -07001618 else if (strnstr(w->name, internal2_text, 30))
1619 snd_soc_update_bits(codec, micb_int_reg, 0x10, 0x00);
1620 else if (strnstr(w->name, internal3_text, 30))
1621 snd_soc_update_bits(codec, micb_int_reg, 0x2, 0x0);
1622
Patrick Lai3043fba2011-08-01 14:15:57 -07001623 tabla_codec_update_cfilt_usage(codec, cfilt_sel_val, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001624 break;
1625 }
1626
1627 return 0;
1628}
1629
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001630static int tabla_codec_enable_dec(struct snd_soc_dapm_widget *w,
1631 struct snd_kcontrol *kcontrol, int event)
1632{
1633 struct snd_soc_codec *codec = w->codec;
1634 u16 dec_reset_reg;
1635
1636 pr_debug("%s %d\n", __func__, event);
1637
1638 if (w->reg == TABLA_A_CDC_CLK_TX_CLK_EN_B1_CTL)
1639 dec_reset_reg = TABLA_A_CDC_CLK_TX_RESET_B1_CTL;
1640 else if (w->reg == TABLA_A_CDC_CLK_TX_CLK_EN_B2_CTL)
1641 dec_reset_reg = TABLA_A_CDC_CLK_TX_RESET_B2_CTL;
1642 else {
1643 pr_err("%s: Error, incorrect dec\n", __func__);
1644 return -EINVAL;
1645 }
1646
1647 switch (event) {
1648 case SND_SOC_DAPM_PRE_PMU:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001649 snd_soc_update_bits(codec, dec_reset_reg, 1 << w->shift,
1650 1 << w->shift);
1651 snd_soc_update_bits(codec, dec_reset_reg, 1 << w->shift, 0x0);
1652 break;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001653 }
1654 return 0;
1655}
1656
Bradley Rubin74a9b4a2011-06-13 15:03:43 -07001657static int tabla_codec_reset_interpolator(struct snd_soc_dapm_widget *w,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001658 struct snd_kcontrol *kcontrol, int event)
1659{
1660 struct snd_soc_codec *codec = w->codec;
1661
Kiran Kandi8b3a8302011-09-27 16:13:28 -07001662 pr_debug("%s %d %s\n", __func__, event, w->name);
1663
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001664 switch (event) {
1665 case SND_SOC_DAPM_PRE_PMU:
Bradley Rubin74a9b4a2011-06-13 15:03:43 -07001666 snd_soc_update_bits(codec, TABLA_A_CDC_CLK_RX_RESET_CTL,
1667 1 << w->shift, 1 << w->shift);
1668 snd_soc_update_bits(codec, TABLA_A_CDC_CLK_RX_RESET_CTL,
1669 1 << w->shift, 0x0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001670 break;
1671 }
1672 return 0;
1673}
1674
Bradley Rubin229c6a52011-07-12 16:18:48 -07001675static int tabla_codec_enable_ldo_h(struct snd_soc_dapm_widget *w,
1676 struct snd_kcontrol *kcontrol, int event)
1677{
1678 switch (event) {
1679 case SND_SOC_DAPM_POST_PMU:
1680 case SND_SOC_DAPM_POST_PMD:
1681 usleep_range(1000, 1000);
1682 break;
1683 }
1684 return 0;
1685}
1686
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07001687
1688static void tabla_enable_rx_bias(struct snd_soc_codec *codec, u32 enable)
1689{
1690 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
1691
1692 if (enable) {
1693 tabla->rx_bias_count++;
1694 if (tabla->rx_bias_count == 1)
1695 snd_soc_update_bits(codec, TABLA_A_RX_COM_BIAS,
1696 0x80, 0x80);
1697 } else {
1698 tabla->rx_bias_count--;
1699 if (!tabla->rx_bias_count)
1700 snd_soc_update_bits(codec, TABLA_A_RX_COM_BIAS,
1701 0x80, 0x00);
1702 }
1703}
1704
1705static int tabla_codec_enable_rx_bias(struct snd_soc_dapm_widget *w,
1706 struct snd_kcontrol *kcontrol, int event)
1707{
1708 struct snd_soc_codec *codec = w->codec;
1709
1710 pr_debug("%s %d\n", __func__, event);
1711
1712 switch (event) {
1713 case SND_SOC_DAPM_PRE_PMU:
1714 tabla_enable_rx_bias(codec, 1);
1715 break;
1716 case SND_SOC_DAPM_POST_PMD:
1717 tabla_enable_rx_bias(codec, 0);
1718 break;
1719 }
1720 return 0;
1721}
Kiran Kandi8b3a8302011-09-27 16:13:28 -07001722static int tabla_hphr_dac_event(struct snd_soc_dapm_widget *w,
1723 struct snd_kcontrol *kcontrol, int event)
1724{
1725 struct snd_soc_codec *codec = w->codec;
1726
1727 pr_debug("%s %s %d\n", __func__, w->name, event);
1728
1729 switch (event) {
1730 case SND_SOC_DAPM_PRE_PMU:
1731 snd_soc_update_bits(codec, w->reg, 0x40, 0x40);
1732 break;
1733 case SND_SOC_DAPM_POST_PMD:
1734 snd_soc_update_bits(codec, w->reg, 0x40, 0x00);
1735 break;
1736 }
1737 return 0;
1738}
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07001739
Joonwoo Park8b1f0982011-12-08 17:12:45 -08001740static void tabla_snd_soc_jack_report(struct tabla_priv *tabla,
1741 struct snd_soc_jack *jack, int status,
1742 int mask)
1743{
1744 /* XXX: wake_lock_timeout()? */
1745 snd_soc_jack_report(jack, status, mask);
1746}
1747
Patrick Lai49efeac2011-11-03 11:01:12 -07001748static void hphocp_off_report(struct tabla_priv *tabla,
1749 u32 jack_status, int irq)
1750{
1751 struct snd_soc_codec *codec;
1752
1753 if (tabla) {
1754 pr_info("%s: clear ocp status %x\n", __func__, jack_status);
1755 codec = tabla->codec;
1756 tabla->hph_status &= ~jack_status;
1757 if (tabla->headset_jack)
Joonwoo Park8b1f0982011-12-08 17:12:45 -08001758 tabla_snd_soc_jack_report(tabla, tabla->headset_jack,
1759 tabla->hph_status,
1760 TABLA_JACK_MASK);
Joonwoo Park0976d012011-12-22 11:48:18 -08001761 snd_soc_update_bits(codec, TABLA_A_RX_HPH_OCP_CTL, 0x10, 0x00);
1762 snd_soc_update_bits(codec, TABLA_A_RX_HPH_OCP_CTL, 0x10, 0x10);
Patrick Laic7cae882011-11-18 11:52:49 -08001763 /* reset retry counter as PA is turned off signifying
1764 * start of new OCP detection session
1765 */
1766 if (TABLA_IRQ_HPH_PA_OCPL_FAULT)
1767 tabla->hphlocp_cnt = 0;
1768 else
1769 tabla->hphrocp_cnt = 0;
Patrick Lai49efeac2011-11-03 11:01:12 -07001770 tabla_enable_irq(codec->control_data, irq);
1771 } else {
1772 pr_err("%s: Bad tabla private data\n", __func__);
1773 }
1774}
1775
1776static void hphlocp_off_report(struct work_struct *work)
1777{
1778 struct tabla_priv *tabla = container_of(work, struct tabla_priv,
1779 hphlocp_work);
1780 hphocp_off_report(tabla, SND_JACK_OC_HPHL, TABLA_IRQ_HPH_PA_OCPL_FAULT);
1781}
1782
1783static void hphrocp_off_report(struct work_struct *work)
1784{
1785 struct tabla_priv *tabla = container_of(work, struct tabla_priv,
1786 hphrocp_work);
1787 hphocp_off_report(tabla, SND_JACK_OC_HPHR, TABLA_IRQ_HPH_PA_OCPR_FAULT);
1788}
1789
Kiran Kandibf0b1ff2011-09-15 13:55:21 -07001790static int tabla_hph_pa_event(struct snd_soc_dapm_widget *w,
1791 struct snd_kcontrol *kcontrol, int event)
1792{
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07001793 struct snd_soc_codec *codec = w->codec;
1794 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
1795 u8 mbhc_micb_ctl_val;
Kiran Kandibf0b1ff2011-09-15 13:55:21 -07001796 pr_debug("%s: event = %d\n", __func__, event);
1797
1798 switch (event) {
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07001799 case SND_SOC_DAPM_PRE_PMU:
1800 mbhc_micb_ctl_val = snd_soc_read(codec,
1801 tabla->mbhc_bias_regs.ctl_reg);
1802
1803 if (!(mbhc_micb_ctl_val & 0x80)
1804 && !tabla->mbhc_micbias_switched)
1805 tabla_codec_switch_micbias(codec, 1);
1806
1807 break;
1808
Kiran Kandibf0b1ff2011-09-15 13:55:21 -07001809 case SND_SOC_DAPM_POST_PMD:
Patrick Lai49efeac2011-11-03 11:01:12 -07001810 /* schedule work is required because at the time HPH PA DAPM
1811 * event callback is called by DAPM framework, CODEC dapm mutex
1812 * would have been locked while snd_soc_jack_report also
1813 * attempts to acquire same lock.
1814 */
Joonwoo Parka9444452011-12-08 18:48:27 -08001815 if (w->shift == 5) {
1816 clear_bit(TABLA_HPHL_PA_OFF_ACK,
1817 &tabla->hph_pa_dac_state);
1818 clear_bit(TABLA_HPHL_DAC_OFF_ACK,
1819 &tabla->hph_pa_dac_state);
1820 if (tabla->hph_status & SND_JACK_OC_HPHL)
1821 schedule_work(&tabla->hphlocp_work);
1822 } else if (w->shift == 4) {
1823 clear_bit(TABLA_HPHR_PA_OFF_ACK,
1824 &tabla->hph_pa_dac_state);
1825 clear_bit(TABLA_HPHR_DAC_OFF_ACK,
1826 &tabla->hph_pa_dac_state);
1827 if (tabla->hph_status & SND_JACK_OC_HPHR)
1828 schedule_work(&tabla->hphrocp_work);
1829 }
1830
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07001831 if (tabla->mbhc_micbias_switched)
1832 tabla_codec_switch_micbias(codec, 0);
1833
Kiran Kandibf0b1ff2011-09-15 13:55:21 -07001834 pr_debug("%s: sleep 10 ms after %s PA disable.\n", __func__,
1835 w->name);
1836 usleep_range(10000, 10000);
1837
1838 break;
1839 }
1840 return 0;
1841}
1842
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -07001843static void tabla_get_mbhc_micbias_regs(struct snd_soc_codec *codec,
Joonwoo Park6c1ebb62012-01-16 19:08:43 -08001844 struct mbhc_micbias_regs *micbias_regs)
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -07001845{
1846 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -07001847 unsigned int cfilt;
1848
Joonwoo Park0976d012011-12-22 11:48:18 -08001849 switch (tabla->micbias) {
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -07001850 case TABLA_MICBIAS1:
1851 cfilt = tabla->pdata->micbias.bias1_cfilt_sel;
1852 micbias_regs->mbhc_reg = TABLA_A_MICB_1_MBHC;
1853 micbias_regs->int_rbias = TABLA_A_MICB_1_INT_RBIAS;
1854 micbias_regs->ctl_reg = TABLA_A_MICB_1_CTL;
1855 break;
1856 case TABLA_MICBIAS2:
1857 cfilt = tabla->pdata->micbias.bias2_cfilt_sel;
1858 micbias_regs->mbhc_reg = TABLA_A_MICB_2_MBHC;
1859 micbias_regs->int_rbias = TABLA_A_MICB_2_INT_RBIAS;
1860 micbias_regs->ctl_reg = TABLA_A_MICB_2_CTL;
1861 break;
1862 case TABLA_MICBIAS3:
1863 cfilt = tabla->pdata->micbias.bias3_cfilt_sel;
1864 micbias_regs->mbhc_reg = TABLA_A_MICB_3_MBHC;
1865 micbias_regs->int_rbias = TABLA_A_MICB_3_INT_RBIAS;
1866 micbias_regs->ctl_reg = TABLA_A_MICB_3_CTL;
1867 break;
1868 case TABLA_MICBIAS4:
1869 cfilt = tabla->pdata->micbias.bias4_cfilt_sel;
Joonwoo Park6c1ebb62012-01-16 19:08:43 -08001870 micbias_regs->mbhc_reg = tabla->reg_addr.micb_4_mbhc;
1871 micbias_regs->int_rbias = tabla->reg_addr.micb_4_int_rbias;
1872 micbias_regs->ctl_reg = tabla->reg_addr.micb_4_ctl;
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -07001873 break;
1874 default:
1875 /* Should never reach here */
1876 pr_err("%s: Invalid MIC BIAS for MBHC\n", __func__);
Jordan Crouse239d8412011-11-23 11:47:02 -07001877 return;
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -07001878 }
1879
Bhalchandra Gajare19d9c132011-11-18 14:57:08 -08001880 micbias_regs->cfilt_sel = cfilt;
1881
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -07001882 switch (cfilt) {
1883 case TABLA_CFILT1_SEL:
1884 micbias_regs->cfilt_val = TABLA_A_MICB_CFILT_1_VAL;
1885 micbias_regs->cfilt_ctl = TABLA_A_MICB_CFILT_1_CTL;
Joonwoo Park0976d012011-12-22 11:48:18 -08001886 tabla->mbhc_data.micb_mv = tabla->pdata->micbias.cfilt1_mv;
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -07001887 break;
1888 case TABLA_CFILT2_SEL:
1889 micbias_regs->cfilt_val = TABLA_A_MICB_CFILT_2_VAL;
1890 micbias_regs->cfilt_ctl = TABLA_A_MICB_CFILT_2_CTL;
Joonwoo Park0976d012011-12-22 11:48:18 -08001891 tabla->mbhc_data.micb_mv = tabla->pdata->micbias.cfilt2_mv;
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -07001892 break;
1893 case TABLA_CFILT3_SEL:
1894 micbias_regs->cfilt_val = TABLA_A_MICB_CFILT_3_VAL;
1895 micbias_regs->cfilt_ctl = TABLA_A_MICB_CFILT_3_CTL;
Joonwoo Park0976d012011-12-22 11:48:18 -08001896 tabla->mbhc_data.micb_mv = tabla->pdata->micbias.cfilt3_mv;
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -07001897 break;
1898 }
1899}
Santosh Mardie15e2302011-11-15 10:39:23 +05301900static const struct snd_soc_dapm_widget tabla_dapm_i2s_widgets[] = {
1901 SND_SOC_DAPM_SUPPLY("RX_I2S_CLK", TABLA_A_CDC_CLK_RX_I2S_CTL,
1902 4, 0, NULL, 0),
1903 SND_SOC_DAPM_SUPPLY("TX_I2S_CLK", TABLA_A_CDC_CLK_TX_I2S_CTL, 4,
1904 0, NULL, 0),
1905};
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -07001906
Kiran Kandi8b3a8302011-09-27 16:13:28 -07001907static int tabla_lineout_dac_event(struct snd_soc_dapm_widget *w,
1908 struct snd_kcontrol *kcontrol, int event)
1909{
1910 struct snd_soc_codec *codec = w->codec;
1911
1912 pr_debug("%s %s %d\n", __func__, w->name, event);
1913
1914 switch (event) {
1915 case SND_SOC_DAPM_PRE_PMU:
1916 snd_soc_update_bits(codec, w->reg, 0x40, 0x40);
1917 break;
1918
1919 case SND_SOC_DAPM_POST_PMD:
1920 snd_soc_update_bits(codec, w->reg, 0x40, 0x00);
1921 break;
1922 }
1923 return 0;
1924}
1925
Joonwoo Park6c1ebb62012-01-16 19:08:43 -08001926static const struct snd_soc_dapm_widget tabla_1_x_dapm_widgets[] = {
1927 SND_SOC_DAPM_MICBIAS_E("MIC BIAS4 External", TABLA_1_A_MICB_4_CTL, 7,
1928 0, tabla_codec_enable_micbias,
1929 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1930 SND_SOC_DAPM_POST_PMD),
1931};
1932
1933static const struct snd_soc_dapm_widget tabla_2_higher_dapm_widgets[] = {
1934 SND_SOC_DAPM_MICBIAS_E("MIC BIAS4 External", TABLA_2_A_MICB_4_CTL, 7,
1935 0, tabla_codec_enable_micbias,
1936 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1937 SND_SOC_DAPM_POST_PMD),
1938};
1939
Santosh Mardie15e2302011-11-15 10:39:23 +05301940static const struct snd_soc_dapm_route audio_i2s_map[] = {
1941 {"RX_I2S_CLK", NULL, "CDC_CONN"},
1942 {"SLIM RX1", NULL, "RX_I2S_CLK"},
1943 {"SLIM RX2", NULL, "RX_I2S_CLK"},
1944 {"SLIM RX3", NULL, "RX_I2S_CLK"},
1945 {"SLIM RX4", NULL, "RX_I2S_CLK"},
1946
1947 {"SLIM TX7", NULL, "TX_I2S_CLK"},
1948 {"SLIM TX8", NULL, "TX_I2S_CLK"},
1949 {"SLIM TX9", NULL, "TX_I2S_CLK"},
1950 {"SLIM TX10", NULL, "TX_I2S_CLK"},
1951};
1952
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001953static const struct snd_soc_dapm_route audio_map[] = {
1954 /* SLIMBUS Connections */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001955
1956 {"SLIM TX1", NULL, "SLIM TX1 MUX"},
1957 {"SLIM TX1 MUX", "DEC1", "DEC1 MUX"},
1958
1959 {"SLIM TX5", NULL, "SLIM TX5 MUX"},
1960 {"SLIM TX5 MUX", "DEC5", "DEC5 MUX"},
1961
1962 {"SLIM TX6", NULL, "SLIM TX6 MUX"},
1963 {"SLIM TX6 MUX", "DEC6", "DEC6 MUX"},
1964
1965 {"SLIM TX7", NULL, "SLIM TX7 MUX"},
1966 {"SLIM TX7 MUX", "DEC1", "DEC1 MUX"},
Bhalchandra Gajare0d77e1b2011-07-08 10:54:14 -07001967 {"SLIM TX7 MUX", "DEC2", "DEC2 MUX"},
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07001968 {"SLIM TX7 MUX", "DEC3", "DEC3 MUX"},
1969 {"SLIM TX7 MUX", "DEC4", "DEC4 MUX"},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001970 {"SLIM TX7 MUX", "DEC5", "DEC5 MUX"},
1971 {"SLIM TX7 MUX", "DEC6", "DEC6 MUX"},
Bhalchandra Gajare0d77e1b2011-07-08 10:54:14 -07001972 {"SLIM TX7 MUX", "DEC7", "DEC7 MUX"},
1973 {"SLIM TX7 MUX", "DEC8", "DEC8 MUX"},
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07001974 {"SLIM TX7 MUX", "DEC9", "DEC9 MUX"},
1975 {"SLIM TX7 MUX", "DEC10", "DEC10 MUX"},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001976
1977 {"SLIM TX8", NULL, "SLIM TX8 MUX"},
Kiran Kandicf45f6a2011-07-17 21:10:19 -07001978 {"SLIM TX8 MUX", "DEC1", "DEC1 MUX"},
1979 {"SLIM TX8 MUX", "DEC2", "DEC2 MUX"},
1980 {"SLIM TX8 MUX", "DEC3", "DEC3 MUX"},
Bhalchandra Gajare9ec83cd2011-09-23 17:25:07 -07001981 {"SLIM TX8 MUX", "DEC4", "DEC4 MUX"},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001982 {"SLIM TX8 MUX", "DEC5", "DEC5 MUX"},
1983 {"SLIM TX8 MUX", "DEC6", "DEC6 MUX"},
1984
Kiran Kandi3426e512011-09-13 22:50:10 -07001985 {"SLIM TX9", NULL, "SLIM TX9 MUX"},
1986 {"SLIM TX9 MUX", "DEC1", "DEC1 MUX"},
1987 {"SLIM TX9 MUX", "DEC2", "DEC2 MUX"},
1988 {"SLIM TX9 MUX", "DEC3", "DEC3 MUX"},
1989 {"SLIM TX9 MUX", "DEC4", "DEC4 MUX"},
1990 {"SLIM TX9 MUX", "DEC5", "DEC5 MUX"},
1991 {"SLIM TX9 MUX", "DEC6", "DEC6 MUX"},
1992 {"SLIM TX9 MUX", "DEC7", "DEC7 MUX"},
1993 {"SLIM TX9 MUX", "DEC8", "DEC8 MUX"},
1994 {"SLIM TX9 MUX", "DEC9", "DEC9 MUX"},
1995 {"SLIM TX9 MUX", "DEC10", "DEC10 MUX"},
1996
1997 {"SLIM TX10", NULL, "SLIM TX10 MUX"},
1998 {"SLIM TX10 MUX", "DEC1", "DEC1 MUX"},
1999 {"SLIM TX10 MUX", "DEC2", "DEC2 MUX"},
2000 {"SLIM TX10 MUX", "DEC3", "DEC3 MUX"},
2001 {"SLIM TX10 MUX", "DEC4", "DEC4 MUX"},
2002 {"SLIM TX10 MUX", "DEC5", "DEC5 MUX"},
2003 {"SLIM TX10 MUX", "DEC6", "DEC6 MUX"},
2004 {"SLIM TX10 MUX", "DEC7", "DEC7 MUX"},
2005 {"SLIM TX10 MUX", "DEC8", "DEC8 MUX"},
2006 {"SLIM TX10 MUX", "DEC9", "DEC9 MUX"},
2007 {"SLIM TX10 MUX", "DEC10", "DEC10 MUX"},
2008
2009
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002010 /* Earpiece (RX MIX1) */
2011 {"EAR", NULL, "EAR PA"},
Kiran Kandiac034ac2011-07-29 16:39:08 -07002012 {"EAR PA", NULL, "DAC1"},
Bradley Rubin229c6a52011-07-12 16:18:48 -07002013 {"DAC1", NULL, "CP"},
2014
2015 {"ANC1 FB MUX", "EAR_HPH_L", "RX1 MIX1"},
2016 {"ANC1 FB MUX", "EAR_LINE_1", "RX2 MIX1"},
2017 {"ANC", NULL, "ANC1 FB MUX"},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002018
2019 /* Headset (RX MIX1 and RX MIX2) */
2020 {"HEADPHONE", NULL, "HPHL"},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002021 {"HEADPHONE", NULL, "HPHR"},
Bradley Rubin229c6a52011-07-12 16:18:48 -07002022
2023 {"HPHL", NULL, "HPHL DAC"},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002024 {"HPHR", NULL, "HPHR DAC"},
Bradley Rubin229c6a52011-07-12 16:18:48 -07002025
2026 {"HPHL DAC", NULL, "CP"},
2027 {"HPHR DAC", NULL, "CP"},
2028
2029 {"ANC", NULL, "ANC1 MUX"},
2030 {"ANC", NULL, "ANC2 MUX"},
2031 {"ANC1 MUX", "ADC1", "ADC1"},
2032 {"ANC1 MUX", "ADC2", "ADC2"},
2033 {"ANC1 MUX", "ADC3", "ADC3"},
2034 {"ANC1 MUX", "ADC4", "ADC4"},
2035 {"ANC2 MUX", "ADC1", "ADC1"},
2036 {"ANC2 MUX", "ADC2", "ADC2"},
2037 {"ANC2 MUX", "ADC3", "ADC3"},
2038 {"ANC2 MUX", "ADC4", "ADC4"},
2039
Bradley Rubine1d08622011-07-20 18:01:35 -07002040 {"ANC", NULL, "CDC_CONN"},
2041
Bradley Rubin229c6a52011-07-12 16:18:48 -07002042 {"DAC1", "Switch", "RX1 CHAIN"},
2043 {"HPHL DAC", "Switch", "RX1 CHAIN"},
Kiran Kandi8b3a8302011-09-27 16:13:28 -07002044 {"HPHR DAC", NULL, "RX2 CHAIN"},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002045
Kiran Kandidb0a4b02011-08-23 09:32:09 -07002046 {"LINEOUT1", NULL, "LINEOUT1 PA"},
2047 {"LINEOUT2", NULL, "LINEOUT2 PA"},
2048 {"LINEOUT3", NULL, "LINEOUT3 PA"},
2049 {"LINEOUT4", NULL, "LINEOUT4 PA"},
2050 {"LINEOUT5", NULL, "LINEOUT5 PA"},
Bradley Rubin74a9b4a2011-06-13 15:03:43 -07002051
Kiran Kandidb0a4b02011-08-23 09:32:09 -07002052 {"LINEOUT1 PA", NULL, "LINEOUT1 DAC"},
2053 {"LINEOUT2 PA", NULL, "LINEOUT2 DAC"},
2054 {"LINEOUT3 PA", NULL, "LINEOUT3 DAC"},
2055 {"LINEOUT4 PA", NULL, "LINEOUT4 DAC"},
2056 {"LINEOUT5 PA", NULL, "LINEOUT5 DAC"},
Bradley Rubin74a9b4a2011-06-13 15:03:43 -07002057
Kiran Kandi8b3a8302011-09-27 16:13:28 -07002058 {"LINEOUT1 DAC", NULL, "RX3 MIX1"},
2059 {"LINEOUT5 DAC", NULL, "RX7 MIX1"},
2060
Bradley Rubin229c6a52011-07-12 16:18:48 -07002061 {"RX1 CHAIN", NULL, "RX1 MIX1"},
2062 {"RX2 CHAIN", NULL, "RX2 MIX1"},
2063 {"RX1 CHAIN", NULL, "ANC"},
2064 {"RX2 CHAIN", NULL, "ANC"},
Bradley Rubin74a9b4a2011-06-13 15:03:43 -07002065
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07002066 {"CP", NULL, "RX_BIAS"},
2067 {"LINEOUT1 DAC", NULL, "RX_BIAS"},
2068 {"LINEOUT2 DAC", NULL, "RX_BIAS"},
2069 {"LINEOUT3 DAC", NULL, "RX_BIAS"},
2070 {"LINEOUT4 DAC", NULL, "RX_BIAS"},
Kiran Kandi8b3a8302011-09-27 16:13:28 -07002071 {"LINEOUT5 DAC", NULL, "RX_BIAS"},
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07002072
Bradley Rubin229c6a52011-07-12 16:18:48 -07002073 {"RX1 MIX1", NULL, "RX1 MIX1 INP1"},
2074 {"RX1 MIX1", NULL, "RX1 MIX1 INP2"},
2075 {"RX2 MIX1", NULL, "RX2 MIX1 INP1"},
2076 {"RX2 MIX1", NULL, "RX2 MIX1 INP2"},
Bradley Rubin74a9b4a2011-06-13 15:03:43 -07002077 {"RX3 MIX1", NULL, "RX3 MIX1 INP1"},
2078 {"RX3 MIX1", NULL, "RX3 MIX1 INP2"},
2079 {"RX4 MIX1", NULL, "RX4 MIX1 INP1"},
2080 {"RX4 MIX1", NULL, "RX4 MIX1 INP2"},
2081 {"RX5 MIX1", NULL, "RX5 MIX1 INP1"},
2082 {"RX5 MIX1", NULL, "RX5 MIX1 INP2"},
2083 {"RX6 MIX1", NULL, "RX6 MIX1 INP1"},
2084 {"RX6 MIX1", NULL, "RX6 MIX1 INP2"},
Bhalchandra Gajare0a8ad172011-08-12 13:32:22 -07002085 {"RX7 MIX1", NULL, "RX7 MIX1 INP1"},
2086 {"RX7 MIX1", NULL, "RX7 MIX1 INP2"},
Bradley Rubin74a9b4a2011-06-13 15:03:43 -07002087
Bradley Rubin229c6a52011-07-12 16:18:48 -07002088 {"RX1 MIX1 INP1", "RX1", "SLIM RX1"},
2089 {"RX1 MIX1 INP1", "RX2", "SLIM RX2"},
Santosh Mardie15e2302011-11-15 10:39:23 +05302090 {"RX1 MIX1 INP1", "RX3", "SLIM RX3"},
2091 {"RX1 MIX1 INP1", "RX4", "SLIM RX4"},
Neema Shettyd3a89262012-02-16 10:23:50 -08002092 {"RX1 MIX1 INP1", "RX6", "SLIM RX6"},
2093 {"RX1 MIX1 INP1", "RX7", "SLIM RX7"},
Bradley Rubin229c6a52011-07-12 16:18:48 -07002094 {"RX1 MIX1 INP1", "IIR1", "IIR1"},
2095 {"RX1 MIX1 INP2", "RX1", "SLIM RX1"},
2096 {"RX1 MIX1 INP2", "RX2", "SLIM RX2"},
Santosh Mardie15e2302011-11-15 10:39:23 +05302097 {"RX1 MIX1 INP2", "RX3", "SLIM RX3"},
2098 {"RX1 MIX1 INP2", "RX4", "SLIM RX4"},
Neema Shettyd3a89262012-02-16 10:23:50 -08002099 {"RX1 MIX1 INP2", "RX6", "SLIM RX6"},
2100 {"RX1 MIX1 INP2", "RX7", "SLIM RX7"},
Bradley Rubin229c6a52011-07-12 16:18:48 -07002101 {"RX1 MIX1 INP2", "IIR1", "IIR1"},
2102 {"RX2 MIX1 INP1", "RX1", "SLIM RX1"},
2103 {"RX2 MIX1 INP1", "RX2", "SLIM RX2"},
Santosh Mardie15e2302011-11-15 10:39:23 +05302104 {"RX2 MIX1 INP1", "RX3", "SLIM RX3"},
2105 {"RX2 MIX1 INP1", "RX4", "SLIM RX4"},
Neema Shettyd3a89262012-02-16 10:23:50 -08002106 {"RX2 MIX1 INP1", "RX6", "SLIM RX6"},
2107 {"RX2 MIX1 INP1", "RX7", "SLIM RX7"},
Patrick Lai16261e82011-09-30 13:25:52 -07002108 {"RX2 MIX1 INP1", "IIR1", "IIR1"},
Bradley Rubin229c6a52011-07-12 16:18:48 -07002109 {"RX2 MIX1 INP2", "RX1", "SLIM RX1"},
2110 {"RX2 MIX1 INP2", "RX2", "SLIM RX2"},
Santosh Mardie15e2302011-11-15 10:39:23 +05302111 {"RX2 MIX1 INP2", "RX3", "SLIM RX3"},
2112 {"RX2 MIX1 INP2", "RX4", "SLIM RX4"},
Neema Shettyd3a89262012-02-16 10:23:50 -08002113 {"RX2 MIX1 INP2", "RX6", "SLIM RX6"},
2114 {"RX2 MIX1 INP2", "RX7", "SLIM RX7"},
Patrick Lai16261e82011-09-30 13:25:52 -07002115 {"RX2 MIX1 INP2", "IIR1", "IIR1"},
Bradley Rubin229c6a52011-07-12 16:18:48 -07002116 {"RX3 MIX1 INP1", "RX1", "SLIM RX1"},
2117 {"RX3 MIX1 INP1", "RX2", "SLIM RX2"},
Santosh Mardie15e2302011-11-15 10:39:23 +05302118 {"RX3 MIX1 INP1", "RX3", "SLIM RX3"},
2119 {"RX3 MIX1 INP1", "RX4", "SLIM RX4"},
Neema Shettyd3a89262012-02-16 10:23:50 -08002120 {"RX3 MIX1 INP1", "RX6", "SLIM RX6"},
2121 {"RX3 MIX1 INP1", "RX7", "SLIM RX7"},
Patrick Lai16261e82011-09-30 13:25:52 -07002122 {"RX3 MIX1 INP1", "IIR1", "IIR1"},
Bradley Rubin229c6a52011-07-12 16:18:48 -07002123 {"RX3 MIX1 INP2", "RX1", "SLIM RX1"},
2124 {"RX3 MIX1 INP2", "RX2", "SLIM RX2"},
Santosh Mardie15e2302011-11-15 10:39:23 +05302125 {"RX3 MIX1 INP2", "RX3", "SLIM RX3"},
2126 {"RX3 MIX1 INP2", "RX4", "SLIM RX4"},
Neema Shettyd3a89262012-02-16 10:23:50 -08002127 {"RX3 MIX1 INP2", "RX6", "SLIM RX6"},
2128 {"RX3 MIX1 INP2", "RX7", "SLIM RX7"},
Patrick Lai16261e82011-09-30 13:25:52 -07002129 {"RX3 MIX1 INP2", "IIR1", "IIR1"},
Bradley Rubin229c6a52011-07-12 16:18:48 -07002130 {"RX4 MIX1 INP1", "RX1", "SLIM RX1"},
2131 {"RX4 MIX1 INP1", "RX2", "SLIM RX2"},
Santosh Mardie15e2302011-11-15 10:39:23 +05302132 {"RX4 MIX1 INP1", "RX3", "SLIM RX3"},
2133 {"RX4 MIX1 INP1", "RX4", "SLIM RX4"},
Neema Shettyd3a89262012-02-16 10:23:50 -08002134 {"RX4 MIX1 INP1", "RX6", "SLIM RX6"},
2135 {"RX4 MIX1 INP1", "RX7", "SLIM RX7"},
Patrick Lai16261e82011-09-30 13:25:52 -07002136 {"RX4 MIX1 INP1", "IIR1", "IIR1"},
Bradley Rubin229c6a52011-07-12 16:18:48 -07002137 {"RX4 MIX1 INP2", "RX1", "SLIM RX1"},
2138 {"RX4 MIX1 INP2", "RX2", "SLIM RX2"},
Santosh Mardie15e2302011-11-15 10:39:23 +05302139 {"RX4 MIX1 INP2", "RX3", "SLIM RX3"},
2140 {"RX4 MIX1 INP2", "RX4", "SLIM RX4"},
Neema Shettyd3a89262012-02-16 10:23:50 -08002141 {"RX4 MIX1 INP2", "RX6", "SLIM RX6"},
2142 {"RX4 MIX1 INP2", "RX7", "SLIM RX7"},
Patrick Lai16261e82011-09-30 13:25:52 -07002143 {"RX4 MIX1 INP2", "IIR1", "IIR1"},
Bradley Rubin229c6a52011-07-12 16:18:48 -07002144 {"RX5 MIX1 INP1", "RX1", "SLIM RX1"},
2145 {"RX5 MIX1 INP1", "RX2", "SLIM RX2"},
Santosh Mardie15e2302011-11-15 10:39:23 +05302146 {"RX5 MIX1 INP1", "RX3", "SLIM RX3"},
2147 {"RX5 MIX1 INP1", "RX4", "SLIM RX4"},
Neema Shettyd3a89262012-02-16 10:23:50 -08002148 {"RX5 MIX1 INP1", "RX6", "SLIM RX6"},
2149 {"RX5 MIX1 INP1", "RX7", "SLIM RX7"},
Patrick Lai16261e82011-09-30 13:25:52 -07002150 {"RX5 MIX1 INP1", "IIR1", "IIR1"},
Bradley Rubin229c6a52011-07-12 16:18:48 -07002151 {"RX5 MIX1 INP2", "RX1", "SLIM RX1"},
2152 {"RX5 MIX1 INP2", "RX2", "SLIM RX2"},
Santosh Mardie15e2302011-11-15 10:39:23 +05302153 {"RX5 MIX1 INP2", "RX3", "SLIM RX3"},
2154 {"RX5 MIX1 INP2", "RX4", "SLIM RX4"},
Neema Shettyd3a89262012-02-16 10:23:50 -08002155 {"RX5 MIX1 INP2", "RX6", "SLIM RX6"},
2156 {"RX5 MIX1 INP2", "RX7", "SLIM RX7"},
Patrick Lai16261e82011-09-30 13:25:52 -07002157 {"RX5 MIX1 INP2", "IIR1", "IIR1"},
Bradley Rubin229c6a52011-07-12 16:18:48 -07002158 {"RX6 MIX1 INP1", "RX1", "SLIM RX1"},
2159 {"RX6 MIX1 INP1", "RX2", "SLIM RX2"},
Santosh Mardie15e2302011-11-15 10:39:23 +05302160 {"RX6 MIX1 INP1", "RX3", "SLIM RX3"},
2161 {"RX6 MIX1 INP1", "RX4", "SLIM RX4"},
Neema Shettyd3a89262012-02-16 10:23:50 -08002162 {"RX6 MIX1 INP1", "RX6", "SLIM RX6"},
2163 {"RX6 MIX1 INP1", "RX7", "SLIM RX7"},
Patrick Lai16261e82011-09-30 13:25:52 -07002164 {"RX6 MIX1 INP1", "IIR1", "IIR1"},
Bradley Rubin229c6a52011-07-12 16:18:48 -07002165 {"RX6 MIX1 INP2", "RX1", "SLIM RX1"},
2166 {"RX6 MIX1 INP2", "RX2", "SLIM RX2"},
Santosh Mardie15e2302011-11-15 10:39:23 +05302167 {"RX6 MIX1 INP2", "RX3", "SLIM RX3"},
2168 {"RX6 MIX1 INP2", "RX4", "SLIM RX4"},
Neema Shettyd3a89262012-02-16 10:23:50 -08002169 {"RX6 MIX1 INP2", "RX6", "SLIM RX6"},
2170 {"RX6 MIX1 INP2", "RX7", "SLIM RX7"},
Patrick Lai16261e82011-09-30 13:25:52 -07002171 {"RX6 MIX1 INP2", "IIR1", "IIR1"},
Bhalchandra Gajare0a8ad172011-08-12 13:32:22 -07002172 {"RX7 MIX1 INP1", "RX1", "SLIM RX1"},
2173 {"RX7 MIX1 INP1", "RX2", "SLIM RX2"},
Santosh Mardie15e2302011-11-15 10:39:23 +05302174 {"RX7 MIX1 INP1", "RX3", "SLIM RX3"},
2175 {"RX7 MIX1 INP1", "RX4", "SLIM RX4"},
Neema Shettyd3a89262012-02-16 10:23:50 -08002176 {"RX7 MIX1 INP1", "RX6", "SLIM RX6"},
2177 {"RX7 MIX1 INP1", "RX7", "SLIM RX7"},
Patrick Lai16261e82011-09-30 13:25:52 -07002178 {"RX7 MIX1 INP1", "IIR1", "IIR1"},
Bhalchandra Gajare0a8ad172011-08-12 13:32:22 -07002179 {"RX7 MIX1 INP2", "RX1", "SLIM RX1"},
2180 {"RX7 MIX1 INP2", "RX2", "SLIM RX2"},
Santosh Mardie15e2302011-11-15 10:39:23 +05302181 {"RX7 MIX1 INP2", "RX3", "SLIM RX3"},
2182 {"RX7 MIX1 INP2", "RX4", "SLIM RX4"},
Neema Shettyd3a89262012-02-16 10:23:50 -08002183 {"RX7 MIX1 INP2", "RX6", "SLIM RX6"},
2184 {"RX7 MIX1 INP2", "RX7", "SLIM RX7"},
Patrick Lai16261e82011-09-30 13:25:52 -07002185 {"RX7 MIX1 INP2", "IIR1", "IIR1"},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002186
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07002187 /* Decimator Inputs */
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07002188 {"DEC1 MUX", "DMIC1", "DMIC1"},
Kiran Kandicf45f6a2011-07-17 21:10:19 -07002189 {"DEC1 MUX", "ADC6", "ADC6"},
Bradley Rubine1d08622011-07-20 18:01:35 -07002190 {"DEC1 MUX", NULL, "CDC_CONN"},
Kiran Kandicf45f6a2011-07-17 21:10:19 -07002191 {"DEC2 MUX", "DMIC2", "DMIC2"},
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07002192 {"DEC2 MUX", "ADC5", "ADC5"},
Bradley Rubine1d08622011-07-20 18:01:35 -07002193 {"DEC2 MUX", NULL, "CDC_CONN"},
Kiran Kandicf45f6a2011-07-17 21:10:19 -07002194 {"DEC3 MUX", "DMIC3", "DMIC3"},
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07002195 {"DEC3 MUX", "ADC4", "ADC4"},
Bradley Rubine1d08622011-07-20 18:01:35 -07002196 {"DEC3 MUX", NULL, "CDC_CONN"},
Bhalchandra Gajare7cf018e2011-08-11 18:58:32 -07002197 {"DEC4 MUX", "DMIC4", "DMIC4"},
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07002198 {"DEC4 MUX", "ADC3", "ADC3"},
Bradley Rubine1d08622011-07-20 18:01:35 -07002199 {"DEC4 MUX", NULL, "CDC_CONN"},
Bhalchandra Gajare7cf018e2011-08-11 18:58:32 -07002200 {"DEC5 MUX", "DMIC5", "DMIC5"},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002201 {"DEC5 MUX", "ADC2", "ADC2"},
Bradley Rubine1d08622011-07-20 18:01:35 -07002202 {"DEC5 MUX", NULL, "CDC_CONN"},
Bhalchandra Gajare7cf018e2011-08-11 18:58:32 -07002203 {"DEC6 MUX", "DMIC6", "DMIC6"},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002204 {"DEC6 MUX", "ADC1", "ADC1"},
Bradley Rubine1d08622011-07-20 18:01:35 -07002205 {"DEC6 MUX", NULL, "CDC_CONN"},
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07002206 {"DEC7 MUX", "DMIC1", "DMIC1"},
Kiran Kandicf45f6a2011-07-17 21:10:19 -07002207 {"DEC7 MUX", "ADC6", "ADC6"},
Bradley Rubine1d08622011-07-20 18:01:35 -07002208 {"DEC7 MUX", NULL, "CDC_CONN"},
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07002209 {"DEC8 MUX", "ADC5", "ADC5"},
Bradley Rubine1d08622011-07-20 18:01:35 -07002210 {"DEC8 MUX", NULL, "CDC_CONN"},
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07002211 {"DEC9 MUX", "ADC3", "ADC3"},
Bradley Rubine1d08622011-07-20 18:01:35 -07002212 {"DEC9 MUX", NULL, "CDC_CONN"},
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07002213 {"DEC10 MUX", "ADC4", "ADC4"},
Bradley Rubine1d08622011-07-20 18:01:35 -07002214 {"DEC10 MUX", NULL, "CDC_CONN"},
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07002215
2216 /* ADC Connections */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002217 {"ADC1", NULL, "AMIC1"},
2218 {"ADC2", NULL, "AMIC2"},
Bhalchandra Gajarecc6ffa02011-07-14 18:35:41 -07002219 {"ADC3", NULL, "AMIC3"},
2220 {"ADC4", NULL, "AMIC4"},
2221 {"ADC5", NULL, "AMIC5"},
2222 {"ADC6", NULL, "AMIC6"},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002223
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002224 {"IIR1", NULL, "IIR1 INP1 MUX"},
Patrick Lai16261e82011-09-30 13:25:52 -07002225 {"IIR1 INP1 MUX", "DEC1", "DEC1 MUX"},
2226 {"IIR1 INP1 MUX", "DEC2", "DEC2 MUX"},
2227 {"IIR1 INP1 MUX", "DEC3", "DEC3 MUX"},
2228 {"IIR1 INP1 MUX", "DEC4", "DEC4 MUX"},
2229 {"IIR1 INP1 MUX", "DEC5", "DEC5 MUX"},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002230 {"IIR1 INP1 MUX", "DEC6", "DEC6 MUX"},
Patrick Lai16261e82011-09-30 13:25:52 -07002231 {"IIR1 INP1 MUX", "DEC7", "DEC7 MUX"},
2232 {"IIR1 INP1 MUX", "DEC8", "DEC8 MUX"},
2233 {"IIR1 INP1 MUX", "DEC9", "DEC9 MUX"},
2234 {"IIR1 INP1 MUX", "DEC10", "DEC10 MUX"},
Bradley Rubin229c6a52011-07-12 16:18:48 -07002235
2236 {"MIC BIAS1 Internal1", NULL, "LDO_H"},
2237 {"MIC BIAS1 Internal2", NULL, "LDO_H"},
2238 {"MIC BIAS1 External", NULL, "LDO_H"},
2239 {"MIC BIAS2 Internal1", NULL, "LDO_H"},
2240 {"MIC BIAS2 Internal2", NULL, "LDO_H"},
2241 {"MIC BIAS2 Internal3", NULL, "LDO_H"},
2242 {"MIC BIAS2 External", NULL, "LDO_H"},
2243 {"MIC BIAS3 Internal1", NULL, "LDO_H"},
2244 {"MIC BIAS3 Internal2", NULL, "LDO_H"},
2245 {"MIC BIAS3 External", NULL, "LDO_H"},
2246 {"MIC BIAS4 External", NULL, "LDO_H"},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002247};
2248
Kiran Kandi8b3a8302011-09-27 16:13:28 -07002249static const struct snd_soc_dapm_route tabla_1_x_lineout_2_to_4_map[] = {
2250
2251 {"RX4 DSM MUX", "DSM_INV", "RX3 MIX1"},
2252 {"RX4 DSM MUX", "CIC_OUT", "RX4 MIX1"},
2253
2254 {"LINEOUT2 DAC", NULL, "RX4 DSM MUX"},
2255
2256 {"LINEOUT3 DAC", NULL, "RX5 MIX1"},
2257 {"LINEOUT3 DAC GROUND", "Switch", "RX3 MIX1"},
2258 {"LINEOUT3 DAC", NULL, "LINEOUT3 DAC GROUND"},
2259
2260 {"RX6 DSM MUX", "DSM_INV", "RX5 MIX1"},
2261 {"RX6 DSM MUX", "CIC_OUT", "RX6 MIX1"},
2262
2263 {"LINEOUT4 DAC", NULL, "RX6 DSM MUX"},
2264 {"LINEOUT4 DAC GROUND", "Switch", "RX4 DSM MUX"},
2265 {"LINEOUT4 DAC", NULL, "LINEOUT4 DAC GROUND"},
2266};
2267
Kiran Kandi7a9fd902011-11-14 13:51:45 -08002268
2269static const struct snd_soc_dapm_route tabla_2_x_lineout_2_to_4_map[] = {
2270
2271 {"RX4 DSM MUX", "DSM_INV", "RX3 MIX1"},
2272 {"RX4 DSM MUX", "CIC_OUT", "RX4 MIX1"},
2273
2274 {"LINEOUT3 DAC", NULL, "RX4 DSM MUX"},
2275
2276 {"LINEOUT2 DAC", NULL, "RX5 MIX1"},
2277
2278 {"RX6 DSM MUX", "DSM_INV", "RX5 MIX1"},
2279 {"RX6 DSM MUX", "CIC_OUT", "RX6 MIX1"},
2280
2281 {"LINEOUT4 DAC", NULL, "RX6 DSM MUX"},
2282};
2283
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002284static int tabla_readable(struct snd_soc_codec *ssc, unsigned int reg)
2285{
Joonwoo Park6c1ebb62012-01-16 19:08:43 -08002286 int i;
2287 struct tabla *tabla_core = dev_get_drvdata(ssc->dev->parent);
2288
2289 if (TABLA_IS_1_X(tabla_core->version)) {
2290 for (i = 0; i < ARRAY_SIZE(tabla_1_reg_readable); i++) {
2291 if (tabla_1_reg_readable[i] == reg)
2292 return 1;
2293 }
2294 } else {
2295 for (i = 0; i < ARRAY_SIZE(tabla_2_reg_readable); i++) {
2296 if (tabla_2_reg_readable[i] == reg)
2297 return 1;
2298 }
2299 }
2300
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002301 return tabla_reg_readable[reg];
2302}
2303
2304static int tabla_volatile(struct snd_soc_codec *ssc, unsigned int reg)
2305{
2306 /* Registers lower than 0x100 are top level registers which can be
2307 * written by the Tabla core driver.
2308 */
2309
2310 if ((reg >= TABLA_A_CDC_MBHC_EN_CTL) || (reg < 0x100))
2311 return 1;
2312
Ben Romberger1f045a72011-11-04 10:14:57 -07002313 /* IIR Coeff registers are not cacheable */
2314 if ((reg >= TABLA_A_CDC_IIR1_COEF_B1_CTL) &&
2315 (reg <= TABLA_A_CDC_IIR2_COEF_B5_CTL))
2316 return 1;
2317
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002318 return 0;
2319}
2320
2321#define TABLA_FORMATS (SNDRV_PCM_FMTBIT_S16_LE)
2322static int tabla_write(struct snd_soc_codec *codec, unsigned int reg,
2323 unsigned int value)
2324{
2325 int ret;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002326
2327 BUG_ON(reg > TABLA_MAX_REGISTER);
2328
2329 if (!tabla_volatile(codec, reg)) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002330 ret = snd_soc_cache_write(codec, reg, value);
2331 if (ret != 0)
2332 dev_err(codec->dev, "Cache write to %x failed: %d\n",
2333 reg, ret);
2334 }
2335
2336 return tabla_reg_write(codec->control_data, reg, value);
2337}
2338static unsigned int tabla_read(struct snd_soc_codec *codec,
2339 unsigned int reg)
2340{
2341 unsigned int val;
2342 int ret;
2343
2344 BUG_ON(reg > TABLA_MAX_REGISTER);
2345
2346 if (!tabla_volatile(codec, reg) && tabla_readable(codec, reg) &&
2347 reg < codec->driver->reg_cache_size) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002348 ret = snd_soc_cache_read(codec, reg, &val);
2349 if (ret >= 0) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002350 return val;
2351 } else
2352 dev_err(codec->dev, "Cache read from %x failed: %d\n",
2353 reg, ret);
2354 }
2355
2356 val = tabla_reg_read(codec->control_data, reg);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002357 return val;
2358}
2359
2360static void tabla_codec_enable_audio_mode_bandgap(struct snd_soc_codec *codec)
2361{
2362 snd_soc_write(codec, TABLA_A_BIAS_REF_CTL, 0x1C);
2363 snd_soc_update_bits(codec, TABLA_A_BIAS_CENTRAL_BG_CTL, 0x80,
2364 0x80);
2365 snd_soc_update_bits(codec, TABLA_A_BIAS_CENTRAL_BG_CTL, 0x04,
2366 0x04);
2367 snd_soc_update_bits(codec, TABLA_A_BIAS_CENTRAL_BG_CTL, 0x01,
2368 0x01);
2369 usleep_range(1000, 1000);
2370 snd_soc_update_bits(codec, TABLA_A_BIAS_CENTRAL_BG_CTL, 0x80,
2371 0x00);
2372}
2373
2374static void tabla_codec_enable_bandgap(struct snd_soc_codec *codec,
2375 enum tabla_bandgap_type choice)
2376{
2377 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
2378
2379 /* TODO lock resources accessed by audio streams and threaded
2380 * interrupt handlers
2381 */
2382
2383 pr_debug("%s, choice is %d, current is %d\n", __func__, choice,
2384 tabla->bandgap_type);
2385
2386 if (tabla->bandgap_type == choice)
2387 return;
2388
2389 if ((tabla->bandgap_type == TABLA_BANDGAP_OFF) &&
2390 (choice == TABLA_BANDGAP_AUDIO_MODE)) {
2391 tabla_codec_enable_audio_mode_bandgap(codec);
Asish Bhattacharya486745a2012-01-20 06:41:53 +05302392 } else if (choice == TABLA_BANDGAP_MBHC_MODE) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002393 snd_soc_update_bits(codec, TABLA_A_BIAS_CENTRAL_BG_CTL, 0x2,
2394 0x2);
2395 snd_soc_update_bits(codec, TABLA_A_BIAS_CENTRAL_BG_CTL, 0x80,
2396 0x80);
2397 snd_soc_update_bits(codec, TABLA_A_BIAS_CENTRAL_BG_CTL, 0x4,
2398 0x4);
Asish Bhattacharya486745a2012-01-20 06:41:53 +05302399 snd_soc_update_bits(codec, TABLA_A_BIAS_CENTRAL_BG_CTL, 0x01,
2400 0x01);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002401 usleep_range(1000, 1000);
2402 snd_soc_update_bits(codec, TABLA_A_BIAS_CENTRAL_BG_CTL, 0x80,
2403 0x00);
2404 } else if ((tabla->bandgap_type == TABLA_BANDGAP_MBHC_MODE) &&
2405 (choice == TABLA_BANDGAP_AUDIO_MODE)) {
2406 snd_soc_write(codec, TABLA_A_BIAS_CENTRAL_BG_CTL, 0x00);
2407 usleep_range(100, 100);
2408 tabla_codec_enable_audio_mode_bandgap(codec);
2409 } else if (choice == TABLA_BANDGAP_OFF) {
2410 snd_soc_write(codec, TABLA_A_BIAS_CENTRAL_BG_CTL, 0x00);
2411 } else {
2412 pr_err("%s: Error, Invalid bandgap settings\n", __func__);
2413 }
2414 tabla->bandgap_type = choice;
2415}
2416
2417static int tabla_codec_enable_config_mode(struct snd_soc_codec *codec,
2418 int enable)
2419{
2420 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
2421
2422 if (enable) {
2423 snd_soc_update_bits(codec, TABLA_A_CONFIG_MODE_FREQ, 0x10, 0);
2424 snd_soc_write(codec, TABLA_A_BIAS_CONFIG_MODE_BG_CTL, 0x17);
2425 usleep_range(5, 5);
2426 snd_soc_update_bits(codec, TABLA_A_CONFIG_MODE_FREQ, 0x80,
2427 0x80);
2428 snd_soc_update_bits(codec, TABLA_A_CONFIG_MODE_TEST, 0x80,
2429 0x80);
2430 usleep_range(10, 10);
2431 snd_soc_update_bits(codec, TABLA_A_CONFIG_MODE_TEST, 0x80, 0);
2432 usleep_range(20, 20);
2433 snd_soc_update_bits(codec, TABLA_A_CLK_BUFF_EN1, 0x08, 0x08);
2434 } else {
2435 snd_soc_update_bits(codec, TABLA_A_BIAS_CONFIG_MODE_BG_CTL, 0x1,
2436 0);
2437 snd_soc_update_bits(codec, TABLA_A_CONFIG_MODE_FREQ, 0x80, 0);
Bhalchandra Gajareb95fb592012-01-18 12:49:17 -08002438 snd_soc_update_bits(codec, TABLA_A_CLK_BUFF_EN1, 0x08, 0x00);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002439 }
2440 tabla->config_mode_active = enable ? true : false;
2441
2442 return 0;
2443}
2444
2445static int tabla_codec_enable_clock_block(struct snd_soc_codec *codec,
2446 int config_mode)
2447{
2448 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
2449
Bhalchandra Gajareb95fb592012-01-18 12:49:17 -08002450 pr_debug("%s: config_mode = %d\n", __func__, config_mode);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002451
2452 if (config_mode) {
2453 tabla_codec_enable_config_mode(codec, 1);
2454 snd_soc_write(codec, TABLA_A_CLK_BUFF_EN2, 0x00);
2455 snd_soc_write(codec, TABLA_A_CLK_BUFF_EN2, 0x02);
2456 snd_soc_write(codec, TABLA_A_CLK_BUFF_EN1, 0x0D);
2457 usleep_range(1000, 1000);
2458 } else
2459 snd_soc_update_bits(codec, TABLA_A_CLK_BUFF_EN1, 0x08, 0x00);
2460
2461 if (!config_mode && tabla->mbhc_polling_active) {
2462 snd_soc_write(codec, TABLA_A_CLK_BUFF_EN2, 0x02);
2463 tabla_codec_enable_config_mode(codec, 0);
2464
2465 }
2466
2467 snd_soc_update_bits(codec, TABLA_A_CLK_BUFF_EN1, 0x05, 0x05);
2468 snd_soc_update_bits(codec, TABLA_A_CLK_BUFF_EN2, 0x02, 0x00);
2469 snd_soc_update_bits(codec, TABLA_A_CLK_BUFF_EN2, 0x04, 0x04);
2470 snd_soc_update_bits(codec, TABLA_A_CDC_CLK_MCLK_CTL, 0x01, 0x01);
2471 usleep_range(50, 50);
2472 tabla->clock_active = true;
2473 return 0;
2474}
2475static void tabla_codec_disable_clock_block(struct snd_soc_codec *codec)
2476{
2477 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
2478 pr_debug("%s\n", __func__);
2479 snd_soc_update_bits(codec, TABLA_A_CLK_BUFF_EN2, 0x04, 0x00);
2480 ndelay(160);
2481 snd_soc_update_bits(codec, TABLA_A_CLK_BUFF_EN2, 0x02, 0x02);
2482 snd_soc_update_bits(codec, TABLA_A_CLK_BUFF_EN1, 0x05, 0x00);
2483 tabla->clock_active = false;
2484}
2485
Joonwoo Park107edf02012-01-11 11:42:24 -08002486static int tabla_codec_mclk_index(const struct tabla_priv *tabla)
2487{
2488 if (tabla->mclk_freq == TABLA_MCLK_RATE_12288KHZ)
2489 return 0;
2490 else if (tabla->mclk_freq == TABLA_MCLK_RATE_9600KHZ)
2491 return 1;
2492 else {
2493 BUG_ON(1);
2494 return -EINVAL;
2495 }
2496}
2497
Bradley Rubincb1e2732011-06-23 16:49:20 -07002498static void tabla_codec_calibrate_hs_polling(struct snd_soc_codec *codec)
2499{
Joonwoo Parkc0672392012-01-11 11:03:14 -08002500 u8 *n_ready, *n_cic;
Joonwoo Park0976d012011-12-22 11:48:18 -08002501 struct tabla_mbhc_btn_detect_cfg *btn_det;
2502 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
Bradley Rubincb1e2732011-06-23 16:49:20 -07002503
Joonwoo Park0976d012011-12-22 11:48:18 -08002504 btn_det = TABLA_MBHC_CAL_BTN_DET_PTR(tabla->calibration);
Bradley Rubincb1e2732011-06-23 16:49:20 -07002505
Joonwoo Park0976d012011-12-22 11:48:18 -08002506 snd_soc_write(codec, TABLA_A_CDC_MBHC_VOLT_B1_CTL,
2507 tabla->mbhc_data.v_ins_hu & 0xFF);
2508 snd_soc_write(codec, TABLA_A_CDC_MBHC_VOLT_B2_CTL,
2509 (tabla->mbhc_data.v_ins_hu >> 8) & 0xFF);
Bradley Rubincb1e2732011-06-23 16:49:20 -07002510
Joonwoo Park0976d012011-12-22 11:48:18 -08002511 snd_soc_write(codec, TABLA_A_CDC_MBHC_VOLT_B3_CTL,
2512 tabla->mbhc_data.v_b1_hu & 0xFF);
2513 snd_soc_write(codec, TABLA_A_CDC_MBHC_VOLT_B4_CTL,
2514 (tabla->mbhc_data.v_b1_hu >> 8) & 0xFF);
2515
2516 snd_soc_write(codec, TABLA_A_CDC_MBHC_VOLT_B5_CTL,
2517 tabla->mbhc_data.v_b1_h & 0xFF);
2518 snd_soc_write(codec, TABLA_A_CDC_MBHC_VOLT_B6_CTL,
2519 (tabla->mbhc_data.v_b1_h >> 8) & 0xFF);
2520
2521 snd_soc_write(codec, TABLA_A_CDC_MBHC_VOLT_B9_CTL,
2522 tabla->mbhc_data.v_brh & 0xFF);
2523 snd_soc_write(codec, TABLA_A_CDC_MBHC_VOLT_B10_CTL,
2524 (tabla->mbhc_data.v_brh >> 8) & 0xFF);
2525
2526 snd_soc_write(codec, TABLA_A_CDC_MBHC_VOLT_B11_CTL,
2527 tabla->mbhc_data.v_brl & 0xFF);
2528 snd_soc_write(codec, TABLA_A_CDC_MBHC_VOLT_B12_CTL,
2529 (tabla->mbhc_data.v_brl >> 8) & 0xFF);
2530
Joonwoo Parkc0672392012-01-11 11:03:14 -08002531 n_ready = tabla_mbhc_cal_btn_det_mp(btn_det, TABLA_BTN_DET_N_READY);
Joonwoo Park0976d012011-12-22 11:48:18 -08002532 snd_soc_write(codec, TABLA_A_CDC_MBHC_TIMER_B1_CTL,
Joonwoo Parkc0672392012-01-11 11:03:14 -08002533 n_ready[tabla_codec_mclk_index(tabla)]);
Joonwoo Park0976d012011-12-22 11:48:18 -08002534 snd_soc_write(codec, TABLA_A_CDC_MBHC_TIMER_B2_CTL,
2535 tabla->mbhc_data.npoll);
2536 snd_soc_write(codec, TABLA_A_CDC_MBHC_TIMER_B3_CTL,
2537 tabla->mbhc_data.nbounce_wait);
Joonwoo Park0976d012011-12-22 11:48:18 -08002538 n_cic = tabla_mbhc_cal_btn_det_mp(btn_det, TABLA_BTN_DET_N_CIC);
Joonwoo Park107edf02012-01-11 11:42:24 -08002539 snd_soc_write(codec, TABLA_A_CDC_MBHC_TIMER_B6_CTL,
2540 n_cic[tabla_codec_mclk_index(tabla)]);
Bradley Rubincb1e2732011-06-23 16:49:20 -07002541}
2542
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002543static int tabla_startup(struct snd_pcm_substream *substream,
2544 struct snd_soc_dai *dai)
2545{
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07002546 pr_debug("%s(): substream = %s stream = %d\n" , __func__,
2547 substream->name, substream->stream);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002548
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07002549 return 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002550}
2551
2552static void tabla_shutdown(struct snd_pcm_substream *substream,
2553 struct snd_soc_dai *dai)
2554{
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07002555 pr_debug("%s(): substream = %s stream = %d\n" , __func__,
2556 substream->name, substream->stream);
2557}
2558
2559int tabla_mclk_enable(struct snd_soc_codec *codec, int mclk_enable)
2560{
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002561 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
2562
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07002563 pr_debug("%s() mclk_enable = %u\n", __func__, mclk_enable);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002564
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07002565 if (mclk_enable) {
2566 tabla->mclk_enabled = true;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002567
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07002568 if (tabla->mbhc_polling_active && (tabla->mclk_enabled)) {
Bradley Rubincb1e2732011-06-23 16:49:20 -07002569 tabla_codec_pause_hs_polling(codec);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002570 tabla_codec_enable_bandgap(codec,
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07002571 TABLA_BANDGAP_AUDIO_MODE);
2572 tabla_codec_enable_clock_block(codec, 0);
Bradley Rubincb1e2732011-06-23 16:49:20 -07002573 tabla_codec_calibrate_hs_polling(codec);
2574 tabla_codec_start_hs_polling(codec);
Asish Bhattacharya486745a2012-01-20 06:41:53 +05302575 } else {
2576 tabla_codec_enable_bandgap(codec,
2577 TABLA_BANDGAP_AUDIO_MODE);
2578 tabla_codec_enable_clock_block(codec, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002579 }
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07002580 } else {
2581
2582 if (!tabla->mclk_enabled) {
2583 pr_err("Error, MCLK already diabled\n");
2584 return -EINVAL;
2585 }
2586 tabla->mclk_enabled = false;
2587
2588 if (tabla->mbhc_polling_active) {
2589 if (!tabla->mclk_enabled) {
2590 tabla_codec_pause_hs_polling(codec);
2591 tabla_codec_enable_bandgap(codec,
2592 TABLA_BANDGAP_MBHC_MODE);
2593 tabla_enable_rx_bias(codec, 1);
2594 tabla_codec_enable_clock_block(codec, 1);
2595 tabla_codec_calibrate_hs_polling(codec);
2596 tabla_codec_start_hs_polling(codec);
2597 }
2598 snd_soc_update_bits(codec, TABLA_A_CLK_BUFF_EN1,
2599 0x05, 0x01);
Asish Bhattacharya486745a2012-01-20 06:41:53 +05302600 } else {
2601 tabla_codec_disable_clock_block(codec);
2602 tabla_codec_enable_bandgap(codec,
2603 TABLA_BANDGAP_OFF);
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07002604 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002605 }
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07002606 return 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002607}
2608
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002609static int tabla_set_dai_sysclk(struct snd_soc_dai *dai,
2610 int clk_id, unsigned int freq, int dir)
2611{
2612 pr_debug("%s\n", __func__);
2613 return 0;
2614}
2615
2616static int tabla_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
2617{
Santosh Mardie15e2302011-11-15 10:39:23 +05302618 u8 val = 0;
2619 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(dai->codec);
2620
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002621 pr_debug("%s\n", __func__);
Santosh Mardie15e2302011-11-15 10:39:23 +05302622 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
2623 case SND_SOC_DAIFMT_CBS_CFS:
2624 /* CPU is master */
2625 if (tabla->intf_type == TABLA_INTERFACE_TYPE_I2C) {
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08002626 if (dai->id == AIF1_CAP)
Santosh Mardie15e2302011-11-15 10:39:23 +05302627 snd_soc_update_bits(dai->codec,
2628 TABLA_A_CDC_CLK_TX_I2S_CTL,
2629 TABLA_I2S_MASTER_MODE_MASK, 0);
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08002630 else if (dai->id == AIF1_PB)
Santosh Mardie15e2302011-11-15 10:39:23 +05302631 snd_soc_update_bits(dai->codec,
2632 TABLA_A_CDC_CLK_RX_I2S_CTL,
2633 TABLA_I2S_MASTER_MODE_MASK, 0);
2634 }
2635 break;
2636 case SND_SOC_DAIFMT_CBM_CFM:
2637 /* CPU is slave */
2638 if (tabla->intf_type == TABLA_INTERFACE_TYPE_I2C) {
2639 val = TABLA_I2S_MASTER_MODE_MASK;
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08002640 if (dai->id == AIF1_CAP)
Santosh Mardie15e2302011-11-15 10:39:23 +05302641 snd_soc_update_bits(dai->codec,
2642 TABLA_A_CDC_CLK_TX_I2S_CTL, val, val);
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08002643 else if (dai->id == AIF1_PB)
Santosh Mardie15e2302011-11-15 10:39:23 +05302644 snd_soc_update_bits(dai->codec,
2645 TABLA_A_CDC_CLK_RX_I2S_CTL, val, val);
2646 }
2647 break;
2648 default:
2649 return -EINVAL;
2650 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002651 return 0;
2652}
2653
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08002654static int tabla_set_channel_map(struct snd_soc_dai *dai,
2655 unsigned int tx_num, unsigned int *tx_slot,
2656 unsigned int rx_num, unsigned int *rx_slot)
2657
2658{
2659 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(dai->codec);
2660 u32 i = 0;
2661 if (!tx_slot && !rx_slot) {
2662 pr_err("%s: Invalid\n", __func__);
2663 return -EINVAL;
2664 }
2665 pr_debug("%s: DAI-ID %x %d %d\n", __func__, dai->id, tx_num, rx_num);
2666
Neema Shettyd3a89262012-02-16 10:23:50 -08002667 if (dai->id == AIF1_PB || dai->id == AIF2_PB) {
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08002668 for (i = 0; i < rx_num; i++) {
2669 tabla->dai[dai->id - 1].ch_num[i] = rx_slot[i];
2670 tabla->dai[dai->id - 1].ch_act = 0;
2671 tabla->dai[dai->id - 1].ch_tot = rx_num;
2672 }
2673 } else if (dai->id == AIF1_CAP) {
2674 for (i = 0; i < tx_num; i++) {
2675 tabla->dai[dai->id - 1].ch_num[i] = tx_slot[i];
2676 tabla->dai[dai->id - 1].ch_act = 0;
2677 tabla->dai[dai->id - 1].ch_tot = tx_num;
2678 }
2679 }
2680 return 0;
2681}
2682
2683static int tabla_get_channel_map(struct snd_soc_dai *dai,
2684 unsigned int *tx_num, unsigned int *tx_slot,
2685 unsigned int *rx_num, unsigned int *rx_slot)
2686
2687{
2688 struct tabla *tabla = dev_get_drvdata(dai->codec->control_data);
2689
2690 u32 cnt = 0;
2691 u32 tx_ch[SLIM_MAX_TX_PORTS];
2692 u32 rx_ch[SLIM_MAX_RX_PORTS];
2693
2694 if (!rx_slot && !tx_slot) {
2695 pr_err("%s: Invalid\n", __func__);
2696 return -EINVAL;
2697 }
2698 pr_debug("%s: DAI-ID %x\n", __func__, dai->id);
2699 /* for virtual port, codec driver needs to do
2700 * housekeeping, for now should be ok
2701 */
2702 tabla_get_channel(tabla, rx_ch, tx_ch);
2703 if (dai->id == AIF1_PB) {
2704 *rx_num = tabla_dai[dai->id - 1].playback.channels_max;
2705 while (cnt < *rx_num) {
2706 rx_slot[cnt] = rx_ch[cnt];
2707 cnt++;
2708 }
2709 } else if (dai->id == AIF1_CAP) {
2710 *tx_num = tabla_dai[dai->id - 1].capture.channels_max;
2711 while (cnt < *tx_num) {
2712 tx_slot[cnt] = tx_ch[6 + cnt];
2713 cnt++;
2714 }
Neema Shettyd3a89262012-02-16 10:23:50 -08002715 } else if (dai->id == AIF2_PB) {
2716 *rx_num = tabla_dai[dai->id - 1].playback.channels_max;
2717 while (cnt < *rx_num) {
2718 rx_slot[cnt] = rx_ch[5 + cnt];
2719 cnt++;
2720 }
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08002721 }
2722 return 0;
2723}
2724
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002725static int tabla_hw_params(struct snd_pcm_substream *substream,
2726 struct snd_pcm_hw_params *params,
2727 struct snd_soc_dai *dai)
2728{
Bhalchandra Gajare9a901fd2011-08-01 10:07:15 -07002729 struct snd_soc_codec *codec = dai->codec;
Santosh Mardie15e2302011-11-15 10:39:23 +05302730 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(dai->codec);
Bhalchandra Gajare038bf3a2011-09-02 15:32:30 -07002731 u8 path, shift;
2732 u16 tx_fs_reg, rx_fs_reg;
Bhalchandra Gajare9a901fd2011-08-01 10:07:15 -07002733 u8 tx_fs_rate, rx_fs_rate, rx_state, tx_state;
2734
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08002735 pr_debug("%s: DAI-ID %x rate %d\n", __func__, dai->id,
2736 params_rate(params));
Bhalchandra Gajare9a901fd2011-08-01 10:07:15 -07002737
2738 switch (params_rate(params)) {
2739 case 8000:
2740 tx_fs_rate = 0x00;
2741 rx_fs_rate = 0x00;
2742 break;
2743 case 16000:
2744 tx_fs_rate = 0x01;
2745 rx_fs_rate = 0x20;
2746 break;
2747 case 32000:
2748 tx_fs_rate = 0x02;
2749 rx_fs_rate = 0x40;
2750 break;
2751 case 48000:
2752 tx_fs_rate = 0x03;
2753 rx_fs_rate = 0x60;
2754 break;
2755 default:
2756 pr_err("%s: Invalid sampling rate %d\n", __func__,
2757 params_rate(params));
2758 return -EINVAL;
2759 }
2760
2761
2762 /**
2763 * If current dai is a tx dai, set sample rate to
2764 * all the txfe paths that are currently not active
2765 */
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08002766 if (dai->id == AIF1_CAP) {
Bhalchandra Gajare9a901fd2011-08-01 10:07:15 -07002767
2768 tx_state = snd_soc_read(codec,
2769 TABLA_A_CDC_CLK_TX_CLK_EN_B1_CTL);
2770
2771 for (path = 1, shift = 0;
2772 path <= NUM_DECIMATORS; path++, shift++) {
2773
2774 if (path == BITS_PER_REG + 1) {
2775 shift = 0;
2776 tx_state = snd_soc_read(codec,
2777 TABLA_A_CDC_CLK_TX_CLK_EN_B2_CTL);
2778 }
2779
2780 if (!(tx_state & (1 << shift))) {
2781 tx_fs_reg = TABLA_A_CDC_TX1_CLK_FS_CTL
2782 + (BITS_PER_REG*(path-1));
2783 snd_soc_update_bits(codec, tx_fs_reg,
2784 0x03, tx_fs_rate);
2785 }
2786 }
Santosh Mardie15e2302011-11-15 10:39:23 +05302787 if (tabla->intf_type == TABLA_INTERFACE_TYPE_I2C) {
2788 switch (params_format(params)) {
2789 case SNDRV_PCM_FORMAT_S16_LE:
2790 snd_soc_update_bits(codec,
2791 TABLA_A_CDC_CLK_TX_I2S_CTL,
2792 0x20, 0x20);
2793 break;
2794 case SNDRV_PCM_FORMAT_S32_LE:
2795 snd_soc_update_bits(codec,
2796 TABLA_A_CDC_CLK_TX_I2S_CTL,
2797 0x20, 0x00);
2798 break;
2799 default:
2800 pr_err("invalid format\n");
2801 break;
2802 }
2803 snd_soc_update_bits(codec, TABLA_A_CDC_CLK_TX_I2S_CTL,
2804 0x03, tx_fs_rate);
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08002805 } else {
2806 tabla->dai[dai->id - 1].rate = params_rate(params);
Santosh Mardie15e2302011-11-15 10:39:23 +05302807 }
Bhalchandra Gajare9a901fd2011-08-01 10:07:15 -07002808 }
Bhalchandra Gajare9a901fd2011-08-01 10:07:15 -07002809 /**
2810 * TODO: Need to handle case where same RX chain takes 2 or more inputs
2811 * with varying sample rates
2812 */
2813
2814 /**
2815 * If current dai is a rx dai, set sample rate to
2816 * all the rx paths that are currently not active
2817 */
Neema Shettyd3a89262012-02-16 10:23:50 -08002818 if (dai->id == AIF1_PB || dai->id == AIF2_PB) {
Bhalchandra Gajare9a901fd2011-08-01 10:07:15 -07002819
2820 rx_state = snd_soc_read(codec,
2821 TABLA_A_CDC_CLK_RX_B1_CTL);
2822
2823 for (path = 1, shift = 0;
2824 path <= NUM_INTERPOLATORS; path++, shift++) {
2825
2826 if (!(rx_state & (1 << shift))) {
2827 rx_fs_reg = TABLA_A_CDC_RX1_B5_CTL
2828 + (BITS_PER_REG*(path-1));
2829 snd_soc_update_bits(codec, rx_fs_reg,
2830 0xE0, rx_fs_rate);
2831 }
2832 }
Santosh Mardie15e2302011-11-15 10:39:23 +05302833 if (tabla->intf_type == TABLA_INTERFACE_TYPE_I2C) {
2834 switch (params_format(params)) {
2835 case SNDRV_PCM_FORMAT_S16_LE:
2836 snd_soc_update_bits(codec,
2837 TABLA_A_CDC_CLK_RX_I2S_CTL,
2838 0x20, 0x20);
2839 break;
2840 case SNDRV_PCM_FORMAT_S32_LE:
2841 snd_soc_update_bits(codec,
2842 TABLA_A_CDC_CLK_RX_I2S_CTL,
2843 0x20, 0x00);
2844 break;
2845 default:
2846 pr_err("invalid format\n");
2847 break;
2848 }
2849 snd_soc_update_bits(codec, TABLA_A_CDC_CLK_RX_I2S_CTL,
2850 0x03, (rx_fs_rate >> 0x05));
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08002851 } else {
2852 tabla->dai[dai->id - 1].rate = params_rate(params);
Santosh Mardie15e2302011-11-15 10:39:23 +05302853 }
Bhalchandra Gajare9a901fd2011-08-01 10:07:15 -07002854 }
2855
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002856 return 0;
2857}
2858
2859static struct snd_soc_dai_ops tabla_dai_ops = {
2860 .startup = tabla_startup,
2861 .shutdown = tabla_shutdown,
2862 .hw_params = tabla_hw_params,
2863 .set_sysclk = tabla_set_dai_sysclk,
2864 .set_fmt = tabla_set_dai_fmt,
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08002865 .set_channel_map = tabla_set_channel_map,
2866 .get_channel_map = tabla_get_channel_map,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002867};
2868
2869static struct snd_soc_dai_driver tabla_dai[] = {
2870 {
2871 .name = "tabla_rx1",
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08002872 .id = AIF1_PB,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002873 .playback = {
2874 .stream_name = "AIF1 Playback",
Bhalchandra Gajare9a901fd2011-08-01 10:07:15 -07002875 .rates = WCD9310_RATES,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002876 .formats = TABLA_FORMATS,
2877 .rate_max = 48000,
2878 .rate_min = 8000,
2879 .channels_min = 1,
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08002880 .channels_max = 2,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002881 },
2882 .ops = &tabla_dai_ops,
2883 },
2884 {
2885 .name = "tabla_tx1",
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08002886 .id = AIF1_CAP,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002887 .capture = {
2888 .stream_name = "AIF1 Capture",
Bhalchandra Gajare9a901fd2011-08-01 10:07:15 -07002889 .rates = WCD9310_RATES,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002890 .formats = TABLA_FORMATS,
2891 .rate_max = 48000,
2892 .rate_min = 8000,
2893 .channels_min = 1,
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08002894 .channels_max = 4,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002895 },
2896 .ops = &tabla_dai_ops,
2897 },
Neema Shettyd3a89262012-02-16 10:23:50 -08002898 {
2899 .name = "tabla_rx2",
2900 .id = AIF2_PB,
2901 .playback = {
2902 .stream_name = "AIF2 Playback",
2903 .rates = WCD9310_RATES,
2904 .formats = TABLA_FORMATS,
2905 .rate_min = 8000,
2906 .rate_max = 48000,
2907 .channels_min = 1,
2908 .channels_max = 2,
2909 },
2910 .ops = &tabla_dai_ops,
2911 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002912};
Santosh Mardie15e2302011-11-15 10:39:23 +05302913
2914static struct snd_soc_dai_driver tabla_i2s_dai[] = {
2915 {
2916 .name = "tabla_i2s_rx1",
2917 .id = 1,
2918 .playback = {
2919 .stream_name = "AIF1 Playback",
2920 .rates = WCD9310_RATES,
2921 .formats = TABLA_FORMATS,
2922 .rate_max = 48000,
2923 .rate_min = 8000,
2924 .channels_min = 1,
2925 .channels_max = 4,
2926 },
2927 .ops = &tabla_dai_ops,
2928 },
2929 {
2930 .name = "tabla_i2s_tx1",
2931 .id = 2,
2932 .capture = {
2933 .stream_name = "AIF1 Capture",
2934 .rates = WCD9310_RATES,
2935 .formats = TABLA_FORMATS,
2936 .rate_max = 48000,
2937 .rate_min = 8000,
2938 .channels_min = 1,
2939 .channels_max = 4,
2940 },
2941 .ops = &tabla_dai_ops,
2942 },
2943};
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08002944
2945static int tabla_codec_enable_slimrx(struct snd_soc_dapm_widget *w,
2946 struct snd_kcontrol *kcontrol, int event)
2947{
2948 struct tabla *tabla;
2949 struct snd_soc_codec *codec = w->codec;
2950 struct tabla_priv *tabla_p = snd_soc_codec_get_drvdata(codec);
2951 u32 j = 0;
2952 u32 ret = 0;
2953 codec->control_data = dev_get_drvdata(codec->dev->parent);
2954 tabla = codec->control_data;
2955 /* Execute the callback only if interface type is slimbus */
2956 if (tabla_p->intf_type != TABLA_INTERFACE_TYPE_SLIMBUS)
2957 return 0;
2958 switch (event) {
2959 case SND_SOC_DAPM_POST_PMU:
2960 for (j = 0; j < ARRAY_SIZE(tabla_dai); j++) {
2961 if (tabla_dai[j].id == AIF1_CAP)
2962 continue;
2963 if (!strncmp(w->sname,
2964 tabla_dai[j].playback.stream_name, 13)) {
2965 ++tabla_p->dai[j].ch_act;
2966 break;
2967 }
2968 }
2969 if (tabla_p->dai[j].ch_act == tabla_p->dai[j].ch_tot)
2970 ret = tabla_cfg_slim_sch_rx(tabla,
2971 tabla_p->dai[j].ch_num,
2972 tabla_p->dai[j].ch_tot,
2973 tabla_p->dai[j].rate);
2974 break;
2975 case SND_SOC_DAPM_POST_PMD:
2976 for (j = 0; j < ARRAY_SIZE(tabla_dai); j++) {
2977 if (tabla_dai[j].id == AIF1_CAP)
2978 continue;
2979 if (!strncmp(w->sname,
2980 tabla_dai[j].playback.stream_name, 13)) {
2981 --tabla_p->dai[j].ch_act;
2982 break;
2983 }
2984 }
2985 if (!tabla_p->dai[j].ch_act) {
2986 ret = tabla_close_slim_sch_rx(tabla,
2987 tabla_p->dai[j].ch_num,
2988 tabla_p->dai[j].ch_tot);
2989 tabla_p->dai[j].rate = 0;
2990 memset(tabla_p->dai[j].ch_num, 0, (sizeof(u32)*
2991 tabla_p->dai[j].ch_tot));
2992 tabla_p->dai[j].ch_tot = 0;
2993 }
2994 }
2995 return ret;
2996}
2997
2998static int tabla_codec_enable_slimtx(struct snd_soc_dapm_widget *w,
2999 struct snd_kcontrol *kcontrol, int event)
3000{
3001 struct tabla *tabla;
3002 struct snd_soc_codec *codec = w->codec;
3003 struct tabla_priv *tabla_p = snd_soc_codec_get_drvdata(codec);
3004 /* index to the DAI ID, for now hardcoding */
3005 u32 j = 0;
3006 u32 ret = 0;
3007
3008 codec->control_data = dev_get_drvdata(codec->dev->parent);
3009 tabla = codec->control_data;
3010
3011 /* Execute the callback only if interface type is slimbus */
3012 if (tabla_p->intf_type != TABLA_INTERFACE_TYPE_SLIMBUS)
3013 return 0;
3014 switch (event) {
3015 case SND_SOC_DAPM_POST_PMU:
3016 for (j = 0; j < ARRAY_SIZE(tabla_dai); j++) {
Neema Shettyd3a89262012-02-16 10:23:50 -08003017 if (tabla_dai[j].id == AIF1_PB ||
3018 tabla_dai[j].id == AIF2_PB)
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08003019 continue;
3020 if (!strncmp(w->sname,
3021 tabla_dai[j].capture.stream_name, 13)) {
3022 ++tabla_p->dai[j].ch_act;
3023 break;
3024 }
3025 }
3026 if (tabla_p->dai[j].ch_act == tabla_p->dai[j].ch_tot)
3027 ret = tabla_cfg_slim_sch_tx(tabla,
3028 tabla_p->dai[j].ch_num,
3029 tabla_p->dai[j].ch_tot,
3030 tabla_p->dai[j].rate);
3031 break;
3032 case SND_SOC_DAPM_POST_PMD:
3033 for (j = 0; j < ARRAY_SIZE(tabla_dai); j++) {
Neema Shettyd3a89262012-02-16 10:23:50 -08003034 if (tabla_dai[j].id == AIF1_PB ||
3035 tabla_dai[j].id == AIF2_PB)
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08003036 continue;
3037 if (!strncmp(w->sname,
3038 tabla_dai[j].capture.stream_name, 13)) {
3039 --tabla_p->dai[j].ch_act;
3040 break;
3041 }
3042 }
3043 if (!tabla_p->dai[j].ch_act) {
3044 ret = tabla_close_slim_sch_tx(tabla,
3045 tabla_p->dai[j].ch_num,
3046 tabla_p->dai[j].ch_tot);
3047 tabla_p->dai[j].rate = 0;
3048 memset(tabla_p->dai[j].ch_num, 0, (sizeof(u32)*
3049 tabla_p->dai[j].ch_tot));
3050 tabla_p->dai[j].ch_tot = 0;
3051 }
3052 }
3053 return ret;
3054}
3055
3056/* Todo: Have seperate dapm widgets for I2S and Slimbus.
3057 * Might Need to have callbacks registered only for slimbus
3058 */
3059static const struct snd_soc_dapm_widget tabla_dapm_widgets[] = {
3060 /*RX stuff */
3061 SND_SOC_DAPM_OUTPUT("EAR"),
3062
3063 SND_SOC_DAPM_PGA("EAR PA", TABLA_A_RX_EAR_EN, 4, 0, NULL, 0),
3064
3065 SND_SOC_DAPM_MIXER("DAC1", TABLA_A_RX_EAR_EN, 6, 0, dac1_switch,
3066 ARRAY_SIZE(dac1_switch)),
3067
3068 SND_SOC_DAPM_AIF_IN_E("SLIM RX1", "AIF1 Playback", 0, SND_SOC_NOPM, 0,
3069 0, tabla_codec_enable_slimrx,
3070 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3071 SND_SOC_DAPM_AIF_IN_E("SLIM RX2", "AIF1 Playback", 0, SND_SOC_NOPM, 0,
3072 0, tabla_codec_enable_slimrx,
3073 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3074
3075 SND_SOC_DAPM_AIF_IN("SLIM RX3", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
3076 SND_SOC_DAPM_AIF_IN("SLIM RX4", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
3077
Neema Shettyd3a89262012-02-16 10:23:50 -08003078 SND_SOC_DAPM_AIF_IN_E("SLIM RX6", "AIF2 Playback", 0, SND_SOC_NOPM, 0,
3079 0, tabla_codec_enable_slimrx,
3080 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3081 SND_SOC_DAPM_AIF_IN_E("SLIM RX7", "AIF2 Playback", 0, SND_SOC_NOPM, 0,
3082 0, tabla_codec_enable_slimrx,
3083 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3084
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08003085 /* Headphone */
3086 SND_SOC_DAPM_OUTPUT("HEADPHONE"),
3087 SND_SOC_DAPM_PGA_E("HPHL", TABLA_A_RX_HPH_CNP_EN, 5, 0, NULL, 0,
3088 tabla_hph_pa_event, SND_SOC_DAPM_PRE_PMU |
3089 SND_SOC_DAPM_POST_PMD),
3090 SND_SOC_DAPM_MIXER("HPHL DAC", TABLA_A_RX_HPH_L_DAC_CTL, 7, 0,
3091 hphl_switch, ARRAY_SIZE(hphl_switch)),
3092
3093 SND_SOC_DAPM_PGA_E("HPHR", TABLA_A_RX_HPH_CNP_EN, 4, 0, NULL, 0,
3094 tabla_hph_pa_event, SND_SOC_DAPM_PRE_PMU |
3095 SND_SOC_DAPM_POST_PMD),
3096
3097 SND_SOC_DAPM_DAC_E("HPHR DAC", NULL, TABLA_A_RX_HPH_R_DAC_CTL, 7, 0,
3098 tabla_hphr_dac_event,
3099 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
3100
3101 /* Speaker */
3102 SND_SOC_DAPM_OUTPUT("LINEOUT1"),
3103 SND_SOC_DAPM_OUTPUT("LINEOUT2"),
3104 SND_SOC_DAPM_OUTPUT("LINEOUT3"),
3105 SND_SOC_DAPM_OUTPUT("LINEOUT4"),
3106 SND_SOC_DAPM_OUTPUT("LINEOUT5"),
3107
3108 SND_SOC_DAPM_PGA_E("LINEOUT1 PA", TABLA_A_RX_LINE_CNP_EN, 0, 0, NULL,
3109 0, tabla_codec_enable_lineout, SND_SOC_DAPM_PRE_PMU |
3110 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3111 SND_SOC_DAPM_PGA_E("LINEOUT2 PA", TABLA_A_RX_LINE_CNP_EN, 1, 0, NULL,
3112 0, tabla_codec_enable_lineout, SND_SOC_DAPM_PRE_PMU |
3113 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3114 SND_SOC_DAPM_PGA_E("LINEOUT3 PA", TABLA_A_RX_LINE_CNP_EN, 2, 0, NULL,
3115 0, tabla_codec_enable_lineout, SND_SOC_DAPM_PRE_PMU |
3116 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3117 SND_SOC_DAPM_PGA_E("LINEOUT4 PA", TABLA_A_RX_LINE_CNP_EN, 3, 0, NULL,
3118 0, tabla_codec_enable_lineout, SND_SOC_DAPM_PRE_PMU |
3119 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3120 SND_SOC_DAPM_PGA_E("LINEOUT5 PA", TABLA_A_RX_LINE_CNP_EN, 4, 0, NULL, 0,
3121 tabla_codec_enable_lineout, SND_SOC_DAPM_PRE_PMU |
3122 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3123
3124 SND_SOC_DAPM_DAC_E("LINEOUT1 DAC", NULL, TABLA_A_RX_LINE_1_DAC_CTL, 7, 0
3125 , tabla_lineout_dac_event,
3126 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
3127 SND_SOC_DAPM_DAC_E("LINEOUT2 DAC", NULL, TABLA_A_RX_LINE_2_DAC_CTL, 7, 0
3128 , tabla_lineout_dac_event,
3129 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
3130 SND_SOC_DAPM_DAC_E("LINEOUT3 DAC", NULL, TABLA_A_RX_LINE_3_DAC_CTL, 7, 0
3131 , tabla_lineout_dac_event,
3132 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
3133 SND_SOC_DAPM_SWITCH("LINEOUT3 DAC GROUND", SND_SOC_NOPM, 0, 0,
3134 &lineout3_ground_switch),
3135 SND_SOC_DAPM_DAC_E("LINEOUT4 DAC", NULL, TABLA_A_RX_LINE_4_DAC_CTL, 7, 0
3136 , tabla_lineout_dac_event,
3137 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
3138 SND_SOC_DAPM_SWITCH("LINEOUT4 DAC GROUND", SND_SOC_NOPM, 0, 0,
3139 &lineout4_ground_switch),
3140 SND_SOC_DAPM_DAC_E("LINEOUT5 DAC", NULL, TABLA_A_RX_LINE_5_DAC_CTL, 7, 0
3141 , tabla_lineout_dac_event,
3142 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
3143
3144 SND_SOC_DAPM_MIXER_E("RX1 MIX1", TABLA_A_CDC_CLK_RX_B1_CTL, 0, 0, NULL,
3145 0, tabla_codec_reset_interpolator, SND_SOC_DAPM_PRE_PMU),
3146 SND_SOC_DAPM_MIXER_E("RX2 MIX1", TABLA_A_CDC_CLK_RX_B1_CTL, 1, 0, NULL,
3147 0, tabla_codec_reset_interpolator, SND_SOC_DAPM_PRE_PMU),
3148 SND_SOC_DAPM_MIXER_E("RX3 MIX1", TABLA_A_CDC_CLK_RX_B1_CTL, 2, 0, NULL,
3149 0, tabla_codec_reset_interpolator, SND_SOC_DAPM_PRE_PMU),
3150 SND_SOC_DAPM_MIXER_E("RX4 MIX1", TABLA_A_CDC_CLK_RX_B1_CTL, 3, 0, NULL,
3151 0, tabla_codec_reset_interpolator, SND_SOC_DAPM_PRE_PMU),
3152 SND_SOC_DAPM_MIXER_E("RX5 MIX1", TABLA_A_CDC_CLK_RX_B1_CTL, 4, 0, NULL,
3153 0, tabla_codec_reset_interpolator, SND_SOC_DAPM_PRE_PMU),
3154 SND_SOC_DAPM_MIXER_E("RX6 MIX1", TABLA_A_CDC_CLK_RX_B1_CTL, 5, 0, NULL,
3155 0, tabla_codec_reset_interpolator, SND_SOC_DAPM_PRE_PMU),
3156 SND_SOC_DAPM_MIXER_E("RX7 MIX1", TABLA_A_CDC_CLK_RX_B1_CTL, 6, 0, NULL,
3157 0, tabla_codec_reset_interpolator, SND_SOC_DAPM_PRE_PMU),
3158
3159 SND_SOC_DAPM_MUX_E("RX4 DSM MUX", TABLA_A_CDC_CLK_RX_B1_CTL, 3, 0,
3160 &rx4_dsm_mux, tabla_codec_reset_interpolator,
3161 SND_SOC_DAPM_PRE_PMU),
3162
3163 SND_SOC_DAPM_MUX_E("RX6 DSM MUX", TABLA_A_CDC_CLK_RX_B1_CTL, 5, 0,
3164 &rx6_dsm_mux, tabla_codec_reset_interpolator,
3165 SND_SOC_DAPM_PRE_PMU),
3166
3167 SND_SOC_DAPM_MIXER("RX1 CHAIN", TABLA_A_CDC_RX1_B6_CTL, 5, 0, NULL, 0),
3168 SND_SOC_DAPM_MIXER("RX2 CHAIN", TABLA_A_CDC_RX2_B6_CTL, 5, 0, NULL, 0),
3169
3170 SND_SOC_DAPM_MUX("RX1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
3171 &rx_mix1_inp1_mux),
3172 SND_SOC_DAPM_MUX("RX1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
3173 &rx_mix1_inp2_mux),
3174 SND_SOC_DAPM_MUX("RX2 MIX1 INP1", SND_SOC_NOPM, 0, 0,
3175 &rx2_mix1_inp1_mux),
3176 SND_SOC_DAPM_MUX("RX2 MIX1 INP2", SND_SOC_NOPM, 0, 0,
3177 &rx2_mix1_inp2_mux),
3178 SND_SOC_DAPM_MUX("RX3 MIX1 INP1", SND_SOC_NOPM, 0, 0,
3179 &rx3_mix1_inp1_mux),
3180 SND_SOC_DAPM_MUX("RX3 MIX1 INP2", SND_SOC_NOPM, 0, 0,
3181 &rx3_mix1_inp2_mux),
3182 SND_SOC_DAPM_MUX("RX4 MIX1 INP1", SND_SOC_NOPM, 0, 0,
3183 &rx4_mix1_inp1_mux),
3184 SND_SOC_DAPM_MUX("RX4 MIX1 INP2", SND_SOC_NOPM, 0, 0,
3185 &rx4_mix1_inp2_mux),
3186 SND_SOC_DAPM_MUX("RX5 MIX1 INP1", SND_SOC_NOPM, 0, 0,
3187 &rx5_mix1_inp1_mux),
3188 SND_SOC_DAPM_MUX("RX5 MIX1 INP2", SND_SOC_NOPM, 0, 0,
3189 &rx5_mix1_inp2_mux),
3190 SND_SOC_DAPM_MUX("RX6 MIX1 INP1", SND_SOC_NOPM, 0, 0,
3191 &rx6_mix1_inp1_mux),
3192 SND_SOC_DAPM_MUX("RX6 MIX1 INP2", SND_SOC_NOPM, 0, 0,
3193 &rx6_mix1_inp2_mux),
3194 SND_SOC_DAPM_MUX("RX7 MIX1 INP1", SND_SOC_NOPM, 0, 0,
3195 &rx7_mix1_inp1_mux),
3196 SND_SOC_DAPM_MUX("RX7 MIX1 INP2", SND_SOC_NOPM, 0, 0,
3197 &rx7_mix1_inp2_mux),
3198
3199 SND_SOC_DAPM_SUPPLY("CP", TABLA_A_CP_EN, 0, 0,
3200 tabla_codec_enable_charge_pump, SND_SOC_DAPM_POST_PMU |
3201 SND_SOC_DAPM_PRE_PMD),
3202
3203 SND_SOC_DAPM_SUPPLY("RX_BIAS", SND_SOC_NOPM, 0, 0,
3204 tabla_codec_enable_rx_bias, SND_SOC_DAPM_PRE_PMU |
3205 SND_SOC_DAPM_POST_PMD),
3206
3207 /* TX */
3208
3209 SND_SOC_DAPM_SUPPLY("CDC_CONN", TABLA_A_CDC_CLK_OTHR_CTL, 2, 0, NULL,
3210 0),
3211
3212 SND_SOC_DAPM_SUPPLY("LDO_H", TABLA_A_LDO_H_MODE_1, 7, 0,
3213 tabla_codec_enable_ldo_h, SND_SOC_DAPM_POST_PMU),
3214
3215 SND_SOC_DAPM_INPUT("AMIC1"),
3216 SND_SOC_DAPM_MICBIAS_E("MIC BIAS1 External", TABLA_A_MICB_1_CTL, 7, 0,
3217 tabla_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
3218 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3219 SND_SOC_DAPM_MICBIAS_E("MIC BIAS1 Internal1", TABLA_A_MICB_1_CTL, 7, 0,
3220 tabla_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
3221 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3222 SND_SOC_DAPM_MICBIAS_E("MIC BIAS1 Internal2", TABLA_A_MICB_1_CTL, 7, 0,
3223 tabla_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
3224 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3225 SND_SOC_DAPM_ADC_E("ADC1", NULL, TABLA_A_TX_1_2_EN, 7, 0,
3226 tabla_codec_enable_adc, SND_SOC_DAPM_PRE_PMU |
3227 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3228
3229 SND_SOC_DAPM_INPUT("AMIC3"),
3230 SND_SOC_DAPM_ADC_E("ADC3", NULL, TABLA_A_TX_3_4_EN, 7, 0,
3231 tabla_codec_enable_adc, SND_SOC_DAPM_PRE_PMU |
3232 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3233
3234 SND_SOC_DAPM_INPUT("AMIC4"),
3235 SND_SOC_DAPM_ADC_E("ADC4", NULL, TABLA_A_TX_3_4_EN, 3, 0,
3236 tabla_codec_enable_adc, SND_SOC_DAPM_PRE_PMU |
3237 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3238
3239 SND_SOC_DAPM_INPUT("AMIC5"),
3240 SND_SOC_DAPM_ADC_E("ADC5", NULL, TABLA_A_TX_5_6_EN, 7, 0,
3241 tabla_codec_enable_adc, SND_SOC_DAPM_POST_PMU),
3242
3243 SND_SOC_DAPM_INPUT("AMIC6"),
3244 SND_SOC_DAPM_ADC_E("ADC6", NULL, TABLA_A_TX_5_6_EN, 3, 0,
3245 tabla_codec_enable_adc, SND_SOC_DAPM_POST_PMU),
3246
3247 SND_SOC_DAPM_MUX_E("DEC1 MUX", TABLA_A_CDC_CLK_TX_CLK_EN_B1_CTL, 0, 0,
3248 &dec1_mux, tabla_codec_enable_dec, SND_SOC_DAPM_PRE_PMU),
3249
3250 SND_SOC_DAPM_MUX_E("DEC2 MUX", TABLA_A_CDC_CLK_TX_CLK_EN_B1_CTL, 1, 0,
3251 &dec2_mux, tabla_codec_enable_dec, SND_SOC_DAPM_PRE_PMU),
3252
3253 SND_SOC_DAPM_MUX_E("DEC3 MUX", TABLA_A_CDC_CLK_TX_CLK_EN_B1_CTL, 2, 0,
3254 &dec3_mux, tabla_codec_enable_dec, SND_SOC_DAPM_PRE_PMU),
3255
3256 SND_SOC_DAPM_MUX_E("DEC4 MUX", TABLA_A_CDC_CLK_TX_CLK_EN_B1_CTL, 3, 0,
3257 &dec4_mux, tabla_codec_enable_dec, SND_SOC_DAPM_PRE_PMU),
3258
3259 SND_SOC_DAPM_MUX_E("DEC5 MUX", TABLA_A_CDC_CLK_TX_CLK_EN_B1_CTL, 4, 0,
3260 &dec5_mux, tabla_codec_enable_dec, SND_SOC_DAPM_PRE_PMU),
3261
3262 SND_SOC_DAPM_MUX_E("DEC6 MUX", TABLA_A_CDC_CLK_TX_CLK_EN_B1_CTL, 5, 0,
3263 &dec6_mux, tabla_codec_enable_dec, SND_SOC_DAPM_PRE_PMU),
3264
3265 SND_SOC_DAPM_MUX_E("DEC7 MUX", TABLA_A_CDC_CLK_TX_CLK_EN_B1_CTL, 6, 0,
3266 &dec7_mux, tabla_codec_enable_dec, SND_SOC_DAPM_PRE_PMU),
3267
3268 SND_SOC_DAPM_MUX_E("DEC8 MUX", TABLA_A_CDC_CLK_TX_CLK_EN_B1_CTL, 7, 0,
3269 &dec8_mux, tabla_codec_enable_dec, SND_SOC_DAPM_PRE_PMU),
3270
3271 SND_SOC_DAPM_MUX_E("DEC9 MUX", TABLA_A_CDC_CLK_TX_CLK_EN_B2_CTL, 0, 0,
3272 &dec9_mux, tabla_codec_enable_dec, SND_SOC_DAPM_PRE_PMU),
3273
3274 SND_SOC_DAPM_MUX_E("DEC10 MUX", TABLA_A_CDC_CLK_TX_CLK_EN_B2_CTL, 1, 0,
3275 &dec10_mux, tabla_codec_enable_dec, SND_SOC_DAPM_PRE_PMU),
3276
3277 SND_SOC_DAPM_MUX("ANC1 MUX", SND_SOC_NOPM, 0, 0, &anc1_mux),
3278 SND_SOC_DAPM_MUX("ANC2 MUX", SND_SOC_NOPM, 0, 0, &anc2_mux),
3279
3280 SND_SOC_DAPM_MIXER_E("ANC", SND_SOC_NOPM, 0, 0, NULL, 0,
3281 tabla_codec_enable_anc, SND_SOC_DAPM_PRE_PMU |
3282 SND_SOC_DAPM_POST_PMD),
3283
3284 SND_SOC_DAPM_MUX("ANC1 FB MUX", SND_SOC_NOPM, 0, 0, &anc1_fb_mux),
3285
3286 SND_SOC_DAPM_INPUT("AMIC2"),
3287 SND_SOC_DAPM_MICBIAS_E("MIC BIAS2 External", TABLA_A_MICB_2_CTL, 7, 0,
3288 tabla_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
3289 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3290 SND_SOC_DAPM_MICBIAS_E("MIC BIAS2 Internal1", TABLA_A_MICB_2_CTL, 7, 0,
3291 tabla_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
3292 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3293 SND_SOC_DAPM_MICBIAS_E("MIC BIAS2 Internal2", TABLA_A_MICB_2_CTL, 7, 0,
3294 tabla_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
3295 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3296 SND_SOC_DAPM_MICBIAS_E("MIC BIAS2 Internal3", TABLA_A_MICB_2_CTL, 7, 0,
3297 tabla_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
3298 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3299 SND_SOC_DAPM_MICBIAS_E("MIC BIAS3 External", TABLA_A_MICB_3_CTL, 7, 0,
3300 tabla_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
3301 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3302 SND_SOC_DAPM_MICBIAS_E("MIC BIAS3 Internal1", TABLA_A_MICB_3_CTL, 7, 0,
3303 tabla_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
3304 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3305 SND_SOC_DAPM_MICBIAS_E("MIC BIAS3 Internal2", TABLA_A_MICB_3_CTL, 7, 0,
3306 tabla_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
3307 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3308 SND_SOC_DAPM_ADC_E("ADC2", NULL, TABLA_A_TX_1_2_EN, 3, 0,
3309 tabla_codec_enable_adc, SND_SOC_DAPM_PRE_PMU |
3310 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3311
3312 SND_SOC_DAPM_MUX("SLIM TX1 MUX", SND_SOC_NOPM, 0, 0, &sb_tx1_mux),
3313 SND_SOC_DAPM_AIF_OUT("SLIM TX1", "AIF1 Capture", NULL, SND_SOC_NOPM,
3314 0, 0),
3315
3316 SND_SOC_DAPM_MUX("SLIM TX5 MUX", SND_SOC_NOPM, 0, 0, &sb_tx5_mux),
3317 SND_SOC_DAPM_AIF_OUT("SLIM TX5", "AIF1 Capture", NULL, SND_SOC_NOPM,
3318 4, 0),
3319
3320 SND_SOC_DAPM_MUX("SLIM TX6 MUX", SND_SOC_NOPM, 0, 0, &sb_tx6_mux),
3321 SND_SOC_DAPM_AIF_OUT("SLIM TX6", "AIF1 Capture", NULL, SND_SOC_NOPM,
3322 5, 0),
3323
3324 SND_SOC_DAPM_MUX("SLIM TX7 MUX", SND_SOC_NOPM, 0, 0, &sb_tx7_mux),
3325 SND_SOC_DAPM_AIF_OUT_E("SLIM TX7", "AIF1 Capture", 0, SND_SOC_NOPM, 0,
3326 0, tabla_codec_enable_slimtx,
3327 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3328
3329 SND_SOC_DAPM_MUX("SLIM TX8 MUX", SND_SOC_NOPM, 0, 0, &sb_tx8_mux),
3330 SND_SOC_DAPM_AIF_OUT_E("SLIM TX8", "AIF1 Capture", 0, SND_SOC_NOPM, 0,
3331 0, tabla_codec_enable_slimtx,
3332 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3333
3334 SND_SOC_DAPM_MUX("SLIM TX9 MUX", SND_SOC_NOPM, 0, 0, &sb_tx9_mux),
3335 SND_SOC_DAPM_AIF_OUT_E("SLIM TX9", "AIF1 Capture", NULL, SND_SOC_NOPM,
3336 0, 0, tabla_codec_enable_slimtx,
3337 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3338
3339 SND_SOC_DAPM_MUX("SLIM TX10 MUX", SND_SOC_NOPM, 0, 0, &sb_tx10_mux),
3340 SND_SOC_DAPM_AIF_OUT_E("SLIM TX10", "AIF1 Capture", NULL, SND_SOC_NOPM,
3341 0, 0, tabla_codec_enable_slimtx,
3342 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
3343
3344 /* Digital Mic Inputs */
3345 SND_SOC_DAPM_ADC_E("DMIC1", NULL, SND_SOC_NOPM, 0, 0,
3346 tabla_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
3347 SND_SOC_DAPM_POST_PMD),
3348
3349 SND_SOC_DAPM_ADC_E("DMIC2", NULL, SND_SOC_NOPM, 0, 0,
3350 tabla_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
3351 SND_SOC_DAPM_POST_PMD),
3352
3353 SND_SOC_DAPM_ADC_E("DMIC3", NULL, SND_SOC_NOPM, 0, 0,
3354 tabla_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
3355 SND_SOC_DAPM_POST_PMD),
3356
3357 SND_SOC_DAPM_ADC_E("DMIC4", NULL, SND_SOC_NOPM, 0, 0,
3358 tabla_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
3359 SND_SOC_DAPM_POST_PMD),
3360
3361 SND_SOC_DAPM_ADC_E("DMIC5", NULL, SND_SOC_NOPM, 0, 0,
3362 tabla_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
3363 SND_SOC_DAPM_POST_PMD),
3364 SND_SOC_DAPM_ADC_E("DMIC6", NULL, SND_SOC_NOPM, 0, 0,
3365 tabla_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
3366 SND_SOC_DAPM_POST_PMD),
3367
3368 /* Sidetone */
3369 SND_SOC_DAPM_MUX("IIR1 INP1 MUX", SND_SOC_NOPM, 0, 0, &iir1_inp1_mux),
3370 SND_SOC_DAPM_PGA("IIR1", TABLA_A_CDC_CLK_SD_CTL, 0, 0, NULL, 0),
3371};
3372
Bradley Rubin89ffd0a2011-07-21 16:04:06 -07003373static short tabla_codec_read_sta_result(struct snd_soc_codec *codec)
Bradley Rubincb1e2732011-06-23 16:49:20 -07003374{
3375 u8 bias_msb, bias_lsb;
3376 short bias_value;
3377
Bradley Rubin89ffd0a2011-07-21 16:04:06 -07003378 bias_msb = snd_soc_read(codec, TABLA_A_CDC_MBHC_B3_STATUS);
3379 bias_lsb = snd_soc_read(codec, TABLA_A_CDC_MBHC_B2_STATUS);
3380 bias_value = (bias_msb << 8) | bias_lsb;
3381 return bias_value;
3382}
3383
3384static short tabla_codec_read_dce_result(struct snd_soc_codec *codec)
3385{
3386 u8 bias_msb, bias_lsb;
3387 short bias_value;
3388
3389 bias_msb = snd_soc_read(codec, TABLA_A_CDC_MBHC_B5_STATUS);
3390 bias_lsb = snd_soc_read(codec, TABLA_A_CDC_MBHC_B4_STATUS);
3391 bias_value = (bias_msb << 8) | bias_lsb;
3392 return bias_value;
3393}
3394
Joonwoo Park0976d012011-12-22 11:48:18 -08003395static short tabla_codec_sta_dce(struct snd_soc_codec *codec, int dce)
Bradley Rubin89ffd0a2011-07-21 16:04:06 -07003396{
Joonwoo Park0976d012011-12-22 11:48:18 -08003397 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
Bradley Rubin89ffd0a2011-07-21 16:04:06 -07003398 short bias_value;
3399
Joonwoo Park925914c2012-01-05 13:35:18 -08003400 /* Turn on the override */
3401 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_B1_CTL, 0x4, 0x4);
Bradley Rubincb1e2732011-06-23 16:49:20 -07003402 if (dce) {
Bradley Rubin89ffd0a2011-07-21 16:04:06 -07003403 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x8, 0x8);
3404 snd_soc_write(codec, TABLA_A_CDC_MBHC_EN_CTL, 0x4);
3405 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x8, 0x0);
Joonwoo Park433149a2012-01-11 09:53:54 -08003406 usleep_range(tabla->mbhc_data.t_sta_dce,
3407 tabla->mbhc_data.t_sta_dce);
Bradley Rubin89ffd0a2011-07-21 16:04:06 -07003408 snd_soc_write(codec, TABLA_A_CDC_MBHC_EN_CTL, 0x4);
Joonwoo Park0976d012011-12-22 11:48:18 -08003409 usleep_range(tabla->mbhc_data.t_dce,
3410 tabla->mbhc_data.t_dce);
Bradley Rubin89ffd0a2011-07-21 16:04:06 -07003411 bias_value = tabla_codec_read_dce_result(codec);
Bradley Rubincb1e2732011-06-23 16:49:20 -07003412 } else {
Bradley Rubin89ffd0a2011-07-21 16:04:06 -07003413 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x8, 0x8);
Bradley Rubincb1e2732011-06-23 16:49:20 -07003414 snd_soc_write(codec, TABLA_A_CDC_MBHC_EN_CTL, 0x2);
3415 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x8, 0x0);
Joonwoo Park433149a2012-01-11 09:53:54 -08003416 usleep_range(tabla->mbhc_data.t_sta_dce,
3417 tabla->mbhc_data.t_sta_dce);
Joonwoo Park0976d012011-12-22 11:48:18 -08003418 snd_soc_write(codec, TABLA_A_CDC_MBHC_EN_CTL, 0x2);
3419 usleep_range(tabla->mbhc_data.t_sta,
3420 tabla->mbhc_data.t_sta);
Bradley Rubin89ffd0a2011-07-21 16:04:06 -07003421 bias_value = tabla_codec_read_sta_result(codec);
3422 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x8, 0x8);
3423 snd_soc_write(codec, TABLA_A_CDC_MBHC_EN_CTL, 0x0);
Bradley Rubincb1e2732011-06-23 16:49:20 -07003424 }
Joonwoo Park925914c2012-01-05 13:35:18 -08003425 /* Turn off the override after measuring mic voltage */
3426 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_B1_CTL, 0x04, 0x00);
Bradley Rubincb1e2732011-06-23 16:49:20 -07003427
Bradley Rubincb1e2732011-06-23 16:49:20 -07003428 return bias_value;
3429}
3430
Bhalchandra Gajare343cbb02011-09-07 18:58:19 -07003431static short tabla_codec_setup_hs_polling(struct snd_soc_codec *codec)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003432{
3433 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
Bhalchandra Gajare343cbb02011-09-07 18:58:19 -07003434 short bias_value;
Bhalchandra Gajare19d9c132011-11-18 14:57:08 -08003435 u8 cfilt_mode;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003436
Joonwoo Park0976d012011-12-22 11:48:18 -08003437 if (!tabla->calibration) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003438 pr_err("Error, no tabla calibration\n");
Bradley Rubincb1e2732011-06-23 16:49:20 -07003439 return -ENODEV;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003440 }
3441
3442 tabla->mbhc_polling_active = true;
3443
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07003444 if (!tabla->mclk_enabled) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003445 tabla_codec_enable_bandgap(codec, TABLA_BANDGAP_MBHC_MODE);
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07003446 tabla_enable_rx_bias(codec, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003447 tabla_codec_enable_clock_block(codec, 1);
3448 }
3449
3450 snd_soc_update_bits(codec, TABLA_A_CLK_BUFF_EN1, 0x05, 0x01);
3451
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003452 snd_soc_update_bits(codec, TABLA_A_TX_COM_BIAS, 0xE0, 0xE0);
3453
Bhalchandra Gajare19d9c132011-11-18 14:57:08 -08003454 /* Make sure CFILT is in fast mode, save current mode */
Joonwoo Parkf4267c22012-01-10 13:25:24 -08003455 cfilt_mode = snd_soc_read(codec, tabla->mbhc_bias_regs.cfilt_ctl);
3456 snd_soc_update_bits(codec, tabla->mbhc_bias_regs.cfilt_ctl, 0x70, 0x00);
Patrick Lai3043fba2011-08-01 14:15:57 -07003457
Joonwoo Parkf4267c22012-01-10 13:25:24 -08003458 snd_soc_update_bits(codec, tabla->mbhc_bias_regs.ctl_reg, 0x1F, 0x16);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003459
3460 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x2, 0x2);
Bradley Rubincb1e2732011-06-23 16:49:20 -07003461 snd_soc_write(codec, TABLA_A_MBHC_SCALING_MUX_1, 0x84);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003462
3463 snd_soc_update_bits(codec, TABLA_A_TX_7_MBHC_EN, 0x80, 0x80);
3464 snd_soc_update_bits(codec, TABLA_A_TX_7_MBHC_EN, 0x1F, 0x1C);
3465 snd_soc_update_bits(codec, TABLA_A_TX_7_MBHC_TEST_CTL, 0x40, 0x40);
3466
3467 snd_soc_update_bits(codec, TABLA_A_TX_7_MBHC_EN, 0x80, 0x00);
Bradley Rubincb1e2732011-06-23 16:49:20 -07003468 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x8, 0x8);
3469 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x8, 0x00);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003470
Joonwoo Park925914c2012-01-05 13:35:18 -08003471 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_B1_CTL, 0x2, 0x2);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003472 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x8, 0x8);
3473
Bradley Rubincb1e2732011-06-23 16:49:20 -07003474 tabla_codec_calibrate_hs_polling(codec);
3475
Joonwoo Park0976d012011-12-22 11:48:18 -08003476 bias_value = tabla_codec_sta_dce(codec, 0);
3477 snd_soc_update_bits(codec, tabla->mbhc_bias_regs.cfilt_ctl, 0x40,
3478 cfilt_mode);
Bradley Rubin89ffd0a2011-07-21 16:04:06 -07003479 snd_soc_update_bits(codec, TABLA_A_MBHC_HPH, 0x13, 0x00);
Bradley Rubincb1e2732011-06-23 16:49:20 -07003480
Bhalchandra Gajare343cbb02011-09-07 18:58:19 -07003481 return bias_value;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003482}
3483
3484static int tabla_codec_enable_hs_detect(struct snd_soc_codec *codec,
3485 int insertion)
3486{
3487 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003488 int central_bias_enabled = 0;
Joonwoo Park0976d012011-12-22 11:48:18 -08003489 const struct tabla_mbhc_general_cfg *generic =
3490 TABLA_MBHC_CAL_GENERAL_PTR(tabla->calibration);
3491 const struct tabla_mbhc_plug_detect_cfg *plug_det =
3492 TABLA_MBHC_CAL_PLUG_DET_PTR(tabla->calibration);
Bhalchandra Gajare5ea376d2011-11-30 14:21:20 -08003493 u8 wg_time;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003494
Joonwoo Park0976d012011-12-22 11:48:18 -08003495 if (!tabla->calibration) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003496 pr_err("Error, no tabla calibration\n");
3497 return -EINVAL;
3498 }
3499
3500 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_INT_CTL, 0x1, 0);
3501
Bhalchandra Gajare7fc72332011-10-13 19:01:55 -07003502 if (insertion) {
3503 /* Make sure mic bias and Mic line schmitt trigger
3504 * are turned OFF
3505 */
3506 snd_soc_update_bits(codec, tabla->mbhc_bias_regs.ctl_reg,
3507 0x81, 0x01);
3508 snd_soc_update_bits(codec, tabla->mbhc_bias_regs.mbhc_reg,
3509 0x90, 0x00);
Bhalchandra Gajare5ea376d2011-11-30 14:21:20 -08003510 wg_time = snd_soc_read(codec, TABLA_A_RX_HPH_CNP_WG_TIME) ;
3511 wg_time += 1;
Bhalchandra Gajare7fc72332011-10-13 19:01:55 -07003512
3513 /* Enable HPH Schmitt Trigger */
Bhalchandra Gajare5ea376d2011-11-30 14:21:20 -08003514 snd_soc_update_bits(codec, TABLA_A_MBHC_HPH, 0x11, 0x11);
Bhalchandra Gajare7fc72332011-10-13 19:01:55 -07003515 snd_soc_update_bits(codec, TABLA_A_MBHC_HPH, 0x0C,
Joonwoo Park0976d012011-12-22 11:48:18 -08003516 plug_det->hph_current << 2);
Bhalchandra Gajare7fc72332011-10-13 19:01:55 -07003517
Bhalchandra Gajare5ea376d2011-11-30 14:21:20 -08003518 /* Turn off HPH PAs and DAC's during insertion detection to
3519 * avoid false insertion interrupts
Bhalchandra Gajare7fc72332011-10-13 19:01:55 -07003520 */
3521 if (tabla->mbhc_micbias_switched)
3522 tabla_codec_switch_micbias(codec, 0);
3523 snd_soc_update_bits(codec, TABLA_A_RX_HPH_CNP_EN, 0x30, 0x00);
Bhalchandra Gajare5ea376d2011-11-30 14:21:20 -08003524 snd_soc_update_bits(codec, TABLA_A_RX_HPH_L_DAC_CTL,
Joonwoo Park0976d012011-12-22 11:48:18 -08003525 0xC0, 0x00);
Bhalchandra Gajare5ea376d2011-11-30 14:21:20 -08003526 snd_soc_update_bits(codec, TABLA_A_RX_HPH_R_DAC_CTL,
Joonwoo Park0976d012011-12-22 11:48:18 -08003527 0xC0, 0x00);
Bhalchandra Gajare5ea376d2011-11-30 14:21:20 -08003528 usleep_range(wg_time * 1000, wg_time * 1000);
Bhalchandra Gajare7fc72332011-10-13 19:01:55 -07003529
3530 /* setup for insetion detection */
Bhalchandra Gajare5ea376d2011-11-30 14:21:20 -08003531 snd_soc_update_bits(codec, TABLA_A_MBHC_HPH, 0x02, 0x02);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003532 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_INT_CTL, 0x2, 0);
Bhalchandra Gajare7fc72332011-10-13 19:01:55 -07003533 } else {
3534 /* Make sure the HPH schmitt trigger is OFF */
3535 snd_soc_update_bits(codec, TABLA_A_MBHC_HPH, 0x12, 0x00);
3536
3537 /* enable the mic line schmitt trigger */
3538 snd_soc_update_bits(codec, tabla->mbhc_bias_regs.mbhc_reg, 0x60,
Joonwoo Park0976d012011-12-22 11:48:18 -08003539 plug_det->mic_current << 5);
Bhalchandra Gajare7fc72332011-10-13 19:01:55 -07003540 snd_soc_update_bits(codec, tabla->mbhc_bias_regs.mbhc_reg,
3541 0x80, 0x80);
Joonwoo Park0976d012011-12-22 11:48:18 -08003542 usleep_range(plug_det->t_mic_pid, plug_det->t_mic_pid);
Bhalchandra Gajare7fc72332011-10-13 19:01:55 -07003543 snd_soc_update_bits(codec, tabla->mbhc_bias_regs.mbhc_reg,
3544 0x10, 0x10);
3545
3546 /* Setup for low power removal detection */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003547 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_INT_CTL, 0x2, 0x2);
Bhalchandra Gajare7fc72332011-10-13 19:01:55 -07003548 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003549
3550 if (snd_soc_read(codec, TABLA_A_CDC_MBHC_B1_CTL) & 0x4) {
3551 if (!(tabla->clock_active)) {
3552 tabla_codec_enable_config_mode(codec, 1);
3553 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_B1_CTL,
Bradley Rubincb1e2732011-06-23 16:49:20 -07003554 0x06, 0);
Joonwoo Park0976d012011-12-22 11:48:18 -08003555 usleep_range(generic->t_shutdown_plug_rem,
3556 generic->t_shutdown_plug_rem);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003557 tabla_codec_enable_config_mode(codec, 0);
3558 } else
3559 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_B1_CTL,
Bradley Rubincb1e2732011-06-23 16:49:20 -07003560 0x06, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003561 }
3562
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -07003563 snd_soc_update_bits(codec, tabla->mbhc_bias_regs.int_rbias, 0x80, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003564
3565 /* If central bandgap disabled */
3566 if (!(snd_soc_read(codec, TABLA_A_PIN_CTL_OE1) & 1)) {
3567 snd_soc_update_bits(codec, TABLA_A_PIN_CTL_OE1, 0x3, 0x3);
Joonwoo Park0976d012011-12-22 11:48:18 -08003568 usleep_range(generic->t_bg_fast_settle,
3569 generic->t_bg_fast_settle);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003570 central_bias_enabled = 1;
3571 }
3572
3573 /* If LDO_H disabled */
3574 if (snd_soc_read(codec, TABLA_A_PIN_CTL_OE0) & 0x80) {
3575 snd_soc_update_bits(codec, TABLA_A_PIN_CTL_OE0, 0x10, 0);
3576 snd_soc_update_bits(codec, TABLA_A_PIN_CTL_OE0, 0x80, 0x80);
Joonwoo Park0976d012011-12-22 11:48:18 -08003577 usleep_range(generic->t_ldoh, generic->t_ldoh);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003578 snd_soc_update_bits(codec, TABLA_A_PIN_CTL_OE0, 0x80, 0);
3579
3580 if (central_bias_enabled)
3581 snd_soc_update_bits(codec, TABLA_A_PIN_CTL_OE1, 0x1, 0);
3582 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003583
Joonwoo Park6c1ebb62012-01-16 19:08:43 -08003584 snd_soc_update_bits(codec, tabla->reg_addr.micb_4_mbhc, 0x3,
3585 tabla->micbias);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003586
3587 tabla_enable_irq(codec->control_data, TABLA_IRQ_MBHC_INSERTION);
3588 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_INT_CTL, 0x1, 0x1);
3589 return 0;
3590}
3591
Joonwoo Park0976d012011-12-22 11:48:18 -08003592static u16 tabla_codec_v_sta_dce(struct snd_soc_codec *codec, bool dce,
3593 s16 vin_mv)
3594{
3595 short diff, zero;
3596 struct tabla_priv *tabla;
3597 u32 mb_mv, in;
3598
3599 tabla = snd_soc_codec_get_drvdata(codec);
3600 mb_mv = tabla->mbhc_data.micb_mv;
3601
3602 if (mb_mv == 0) {
3603 pr_err("%s: Mic Bias voltage is set to zero\n", __func__);
3604 return -EINVAL;
3605 }
3606
3607 if (dce) {
3608 diff = tabla->mbhc_data.dce_mb - tabla->mbhc_data.dce_z;
3609 zero = tabla->mbhc_data.dce_z;
3610 } else {
3611 diff = tabla->mbhc_data.sta_mb - tabla->mbhc_data.sta_z;
3612 zero = tabla->mbhc_data.sta_z;
3613 }
3614 in = (u32) diff * vin_mv;
3615
3616 return (u16) (in / mb_mv) + zero;
3617}
3618
3619static s32 tabla_codec_sta_dce_v(struct snd_soc_codec *codec, s8 dce,
3620 u16 bias_value)
3621{
3622 struct tabla_priv *tabla;
3623 s32 mv;
3624
3625 tabla = snd_soc_codec_get_drvdata(codec);
3626
3627 if (dce) {
3628 mv = ((s32)bias_value - (s32)tabla->mbhc_data.dce_z) *
3629 (s32)tabla->mbhc_data.micb_mv /
3630 (s32)(tabla->mbhc_data.dce_mb - tabla->mbhc_data.dce_z);
3631 } else {
3632 mv = ((s32)bias_value - (s32)tabla->mbhc_data.sta_z) *
3633 (s32)tabla->mbhc_data.micb_mv /
3634 (s32)(tabla->mbhc_data.sta_mb - tabla->mbhc_data.sta_z);
3635 }
3636
3637 return mv;
3638}
3639
Bhalchandra Gajare0a792b12011-09-06 16:36:58 -07003640static void btn0_lpress_fn(struct work_struct *work)
3641{
3642 struct delayed_work *delayed_work;
3643 struct tabla_priv *tabla;
Joonwoo Park0976d012011-12-22 11:48:18 -08003644 short bias_value;
3645 int dce_mv, sta_mv;
Joonwoo Park816b8e62012-01-23 16:03:21 -08003646 struct tabla *core;
Bhalchandra Gajare0a792b12011-09-06 16:36:58 -07003647
3648 pr_debug("%s:\n", __func__);
3649
3650 delayed_work = to_delayed_work(work);
3651 tabla = container_of(delayed_work, struct tabla_priv, btn0_dwork);
Joonwoo Park816b8e62012-01-23 16:03:21 -08003652 core = dev_get_drvdata(tabla->codec->dev->parent);
Bhalchandra Gajare0a792b12011-09-06 16:36:58 -07003653
3654 if (tabla) {
3655 if (tabla->button_jack) {
Joonwoo Park0976d012011-12-22 11:48:18 -08003656 bias_value = tabla_codec_read_sta_result(tabla->codec);
3657 sta_mv = tabla_codec_sta_dce_v(tabla->codec, 0,
3658 bias_value);
3659 bias_value = tabla_codec_read_dce_result(tabla->codec);
3660 dce_mv = tabla_codec_sta_dce_v(tabla->codec, 1,
3661 bias_value);
3662 pr_debug("%s: Reporting long button press event"
3663 " STA: %d, DCE: %d\n", __func__,
3664 sta_mv, dce_mv);
Joonwoo Park8b1f0982011-12-08 17:12:45 -08003665 tabla_snd_soc_jack_report(tabla, tabla->button_jack,
3666 SND_JACK_BTN_0,
3667 SND_JACK_BTN_0);
Bhalchandra Gajare0a792b12011-09-06 16:36:58 -07003668 }
3669 } else {
3670 pr_err("%s: Bad tabla private data\n", __func__);
3671 }
3672
Joonwoo Park816b8e62012-01-23 16:03:21 -08003673 tabla_unlock_sleep(core);
Bhalchandra Gajare0a792b12011-09-06 16:36:58 -07003674}
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07003675
Joonwoo Park0976d012011-12-22 11:48:18 -08003676void tabla_mbhc_cal(struct snd_soc_codec *codec)
3677{
3678 struct tabla_priv *tabla;
3679 struct tabla_mbhc_btn_detect_cfg *btn_det;
3680 u8 cfilt_mode, bg_mode;
3681 u8 ncic, nmeas, navg;
3682 u32 mclk_rate;
3683 u32 dce_wait, sta_wait;
3684 u8 *n_cic;
3685
3686 tabla = snd_soc_codec_get_drvdata(codec);
3687
3688 /* First compute the DCE / STA wait times
3689 * depending on tunable parameters.
3690 * The value is computed in microseconds
3691 */
3692 btn_det = TABLA_MBHC_CAL_BTN_DET_PTR(tabla->calibration);
3693 n_cic = tabla_mbhc_cal_btn_det_mp(btn_det, TABLA_BTN_DET_N_CIC);
Joonwoo Park107edf02012-01-11 11:42:24 -08003694 ncic = n_cic[tabla_codec_mclk_index(tabla)];
Joonwoo Park0976d012011-12-22 11:48:18 -08003695 nmeas = TABLA_MBHC_CAL_BTN_DET_PTR(tabla->calibration)->n_meas;
3696 navg = TABLA_MBHC_CAL_GENERAL_PTR(tabla->calibration)->mbhc_navg;
3697 mclk_rate = tabla->mclk_freq;
Joonwoo Park433149a2012-01-11 09:53:54 -08003698 dce_wait = (1000 * 512 * ncic * (nmeas + 1)) / (mclk_rate / 1000);
3699 sta_wait = (1000 * 128 * (navg + 1)) / (mclk_rate / 1000);
Joonwoo Park0976d012011-12-22 11:48:18 -08003700
3701 tabla->mbhc_data.t_dce = dce_wait;
3702 tabla->mbhc_data.t_sta = sta_wait;
3703
3704 /* LDOH and CFILT are already configured during pdata handling.
3705 * Only need to make sure CFILT and bandgap are in Fast mode.
3706 * Need to restore defaults once calculation is done.
3707 */
3708 cfilt_mode = snd_soc_read(codec, tabla->mbhc_bias_regs.cfilt_ctl);
3709 snd_soc_update_bits(codec, tabla->mbhc_bias_regs.cfilt_ctl, 0x40, 0x00);
3710 bg_mode = snd_soc_update_bits(codec, TABLA_A_BIAS_CENTRAL_BG_CTL, 0x02,
3711 0x02);
3712
3713 /* Micbias, CFILT, LDOH, MBHC MUX mode settings
3714 * to perform ADC calibration
3715 */
3716 snd_soc_update_bits(codec, tabla->mbhc_bias_regs.ctl_reg, 0x60,
3717 tabla->micbias << 5);
3718 snd_soc_update_bits(codec, tabla->mbhc_bias_regs.ctl_reg, 0x01, 0x00);
3719 snd_soc_update_bits(codec, TABLA_A_LDO_H_MODE_1, 0x60, 0x60);
3720 snd_soc_write(codec, TABLA_A_TX_7_MBHC_TEST_CTL, 0x78);
3721 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_B1_CTL, 0x04, 0x04);
3722
3723 /* DCE measurement for 0 volts */
3724 snd_soc_write(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x0A);
3725 snd_soc_write(codec, TABLA_A_CDC_MBHC_EN_CTL, 0x04);
3726 snd_soc_write(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x02);
Joonwoo Park0976d012011-12-22 11:48:18 -08003727 snd_soc_write(codec, TABLA_A_MBHC_SCALING_MUX_1, 0x81);
3728 usleep_range(100, 100);
3729 snd_soc_write(codec, TABLA_A_CDC_MBHC_EN_CTL, 0x04);
3730 usleep_range(tabla->mbhc_data.t_dce, tabla->mbhc_data.t_dce);
3731 tabla->mbhc_data.dce_z = tabla_codec_read_dce_result(codec);
3732
3733 /* DCE measurment for MB voltage */
3734 snd_soc_write(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x0A);
3735 snd_soc_write(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x02);
3736 snd_soc_write(codec, TABLA_A_MBHC_SCALING_MUX_1, 0x82);
3737 usleep_range(100, 100);
3738 snd_soc_write(codec, TABLA_A_CDC_MBHC_EN_CTL, 0x04);
3739 usleep_range(tabla->mbhc_data.t_dce, tabla->mbhc_data.t_dce);
3740 tabla->mbhc_data.dce_mb = tabla_codec_read_dce_result(codec);
3741
3742 /* Sta measuremnt for 0 volts */
3743 snd_soc_write(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x0A);
3744 snd_soc_write(codec, TABLA_A_CDC_MBHC_EN_CTL, 0x02);
3745 snd_soc_write(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x02);
Joonwoo Park0976d012011-12-22 11:48:18 -08003746 snd_soc_write(codec, TABLA_A_MBHC_SCALING_MUX_1, 0x81);
3747 usleep_range(100, 100);
3748 snd_soc_write(codec, TABLA_A_CDC_MBHC_EN_CTL, 0x02);
3749 usleep_range(tabla->mbhc_data.t_sta, tabla->mbhc_data.t_sta);
3750 tabla->mbhc_data.sta_z = tabla_codec_read_sta_result(codec);
3751
3752 /* STA Measurement for MB Voltage */
3753 snd_soc_write(codec, TABLA_A_MBHC_SCALING_MUX_1, 0x82);
3754 usleep_range(100, 100);
3755 snd_soc_write(codec, TABLA_A_CDC_MBHC_EN_CTL, 0x02);
3756 usleep_range(tabla->mbhc_data.t_sta, tabla->mbhc_data.t_sta);
3757 tabla->mbhc_data.sta_mb = tabla_codec_read_sta_result(codec);
3758
3759 /* Restore default settings. */
3760 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_B1_CTL, 0x04, 0x00);
3761 snd_soc_update_bits(codec, tabla->mbhc_bias_regs.cfilt_ctl, 0x40,
3762 cfilt_mode);
3763 snd_soc_update_bits(codec, TABLA_A_BIAS_CENTRAL_BG_CTL, 0x02, bg_mode);
3764
3765 snd_soc_write(codec, TABLA_A_MBHC_SCALING_MUX_1, 0x84);
3766 usleep_range(100, 100);
3767}
3768
3769void *tabla_mbhc_cal_btn_det_mp(const struct tabla_mbhc_btn_detect_cfg* btn_det,
3770 const enum tabla_mbhc_btn_det_mem mem)
3771{
3772 void *ret = &btn_det->_v_btn_low;
3773
3774 switch (mem) {
3775 case TABLA_BTN_DET_GAIN:
3776 ret += sizeof(btn_det->_n_cic);
3777 case TABLA_BTN_DET_N_CIC:
3778 ret += sizeof(btn_det->_n_ready);
Joonwoo Parkc0672392012-01-11 11:03:14 -08003779 case TABLA_BTN_DET_N_READY:
Joonwoo Park0976d012011-12-22 11:48:18 -08003780 ret += sizeof(btn_det->_v_btn_high[0]) * btn_det->num_btn;
3781 case TABLA_BTN_DET_V_BTN_HIGH:
3782 ret += sizeof(btn_det->_v_btn_low[0]) * btn_det->num_btn;
3783 case TABLA_BTN_DET_V_BTN_LOW:
3784 /* do nothing */
3785 break;
3786 default:
3787 ret = NULL;
3788 }
3789
3790 return ret;
3791}
3792
3793static void tabla_mbhc_calc_thres(struct snd_soc_codec *codec)
3794{
3795 struct tabla_priv *tabla;
3796 s16 btn_mv = 0, btn_delta_mv;
3797 struct tabla_mbhc_btn_detect_cfg *btn_det;
3798 struct tabla_mbhc_plug_type_cfg *plug_type;
3799 u16 *btn_high;
Joonwoo Parkc0672392012-01-11 11:03:14 -08003800 u8 *n_ready;
Joonwoo Park0976d012011-12-22 11:48:18 -08003801 int i;
3802
3803 tabla = snd_soc_codec_get_drvdata(codec);
3804 btn_det = TABLA_MBHC_CAL_BTN_DET_PTR(tabla->calibration);
3805 plug_type = TABLA_MBHC_CAL_PLUG_TYPE_PTR(tabla->calibration);
3806
Joonwoo Parkc0672392012-01-11 11:03:14 -08003807 n_ready = tabla_mbhc_cal_btn_det_mp(btn_det, TABLA_BTN_DET_N_READY);
Joonwoo Park0976d012011-12-22 11:48:18 -08003808 if (tabla->mclk_freq == TABLA_MCLK_RATE_12288KHZ) {
Joonwoo Park0976d012011-12-22 11:48:18 -08003809 tabla->mbhc_data.npoll = 9;
3810 tabla->mbhc_data.nbounce_wait = 30;
3811 } else if (tabla->mclk_freq == TABLA_MCLK_RATE_9600KHZ) {
Joonwoo Park0976d012011-12-22 11:48:18 -08003812 tabla->mbhc_data.npoll = 7;
3813 tabla->mbhc_data.nbounce_wait = 23;
Joonwoo Parkc0672392012-01-11 11:03:14 -08003814 }
Joonwoo Park0976d012011-12-22 11:48:18 -08003815
Joonwoo Park433149a2012-01-11 09:53:54 -08003816 tabla->mbhc_data.t_sta_dce = ((1000 * 256) / (tabla->mclk_freq / 1000) *
Joonwoo Parkc0672392012-01-11 11:03:14 -08003817 n_ready[tabla_codec_mclk_index(tabla)]) +
3818 10;
Joonwoo Park0976d012011-12-22 11:48:18 -08003819 tabla->mbhc_data.v_ins_hu =
3820 tabla_codec_v_sta_dce(codec, STA, plug_type->v_hs_max);
3821 tabla->mbhc_data.v_ins_h =
3822 tabla_codec_v_sta_dce(codec, DCE, plug_type->v_hs_max);
3823
3824 btn_high = tabla_mbhc_cal_btn_det_mp(btn_det, TABLA_BTN_DET_V_BTN_HIGH);
3825 for (i = 0; i < btn_det->num_btn; i++)
3826 btn_mv = btn_high[i] > btn_mv ? btn_high[i] : btn_mv;
3827
3828 tabla->mbhc_data.v_b1_h = tabla_codec_v_sta_dce(codec, DCE, btn_mv);
3829 btn_delta_mv = btn_mv + btn_det->v_btn_press_delta_sta;
3830
3831 tabla->mbhc_data.v_b1_hu =
3832 tabla_codec_v_sta_dce(codec, STA, btn_delta_mv);
3833
3834 btn_delta_mv = btn_mv + btn_det->v_btn_press_delta_cic;
3835
3836 tabla->mbhc_data.v_b1_huc =
3837 tabla_codec_v_sta_dce(codec, DCE, btn_delta_mv);
3838
3839 tabla->mbhc_data.v_brh = tabla->mbhc_data.v_b1_h;
3840 tabla->mbhc_data.v_brl = 0xFA55;
3841
3842 tabla->mbhc_data.v_no_mic =
3843 tabla_codec_v_sta_dce(codec, STA, plug_type->v_no_mic);
3844}
3845
3846void tabla_mbhc_init(struct snd_soc_codec *codec)
3847{
3848 struct tabla_priv *tabla;
3849 struct tabla_mbhc_general_cfg *generic;
3850 struct tabla_mbhc_btn_detect_cfg *btn_det;
3851 int n;
Joonwoo Park0976d012011-12-22 11:48:18 -08003852 u8 *n_cic, *gain;
Kuirong Wangcd4b6da2012-01-16 22:54:45 -08003853 struct tabla *tabla_core = dev_get_drvdata(codec->dev->parent);
Joonwoo Park0976d012011-12-22 11:48:18 -08003854
3855 tabla = snd_soc_codec_get_drvdata(codec);
3856 generic = TABLA_MBHC_CAL_GENERAL_PTR(tabla->calibration);
3857 btn_det = TABLA_MBHC_CAL_BTN_DET_PTR(tabla->calibration);
3858
Joonwoo Park0976d012011-12-22 11:48:18 -08003859 for (n = 0; n < 8; n++) {
Kuirong Wangcd4b6da2012-01-16 22:54:45 -08003860 if ((!TABLA_IS_1_X(tabla_core->version)) || n != 7) {
Joonwoo Park0976d012011-12-22 11:48:18 -08003861 snd_soc_update_bits(codec,
3862 TABLA_A_CDC_MBHC_FEATURE_B1_CFG,
3863 0x07, n);
3864 snd_soc_write(codec, TABLA_A_CDC_MBHC_FEATURE_B2_CFG,
3865 btn_det->c[n]);
3866 }
3867 }
3868 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_B2_CTL, 0x07,
3869 btn_det->nc);
3870
3871 n_cic = tabla_mbhc_cal_btn_det_mp(btn_det, TABLA_BTN_DET_N_CIC);
3872 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_TIMER_B6_CTL, 0xFF,
Joonwoo Park107edf02012-01-11 11:42:24 -08003873 n_cic[tabla_codec_mclk_index(tabla)]);
Joonwoo Park0976d012011-12-22 11:48:18 -08003874
3875 gain = tabla_mbhc_cal_btn_det_mp(btn_det, TABLA_BTN_DET_GAIN);
Joonwoo Park107edf02012-01-11 11:42:24 -08003876 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_B2_CTL, 0x78,
3877 gain[tabla_codec_mclk_index(tabla)] << 3);
Joonwoo Park0976d012011-12-22 11:48:18 -08003878
3879 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_TIMER_B4_CTL, 0x70,
3880 generic->mbhc_nsa << 4);
3881
3882 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_TIMER_B4_CTL, 0x0F,
3883 btn_det->n_meas);
3884
3885 snd_soc_write(codec, TABLA_A_CDC_MBHC_TIMER_B5_CTL, generic->mbhc_navg);
3886
3887 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_B1_CTL, 0x80, 0x80);
3888
3889 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_B1_CTL, 0x78,
3890 btn_det->mbhc_nsc << 3);
3891
Joonwoo Park6c1ebb62012-01-16 19:08:43 -08003892 snd_soc_update_bits(codec, tabla->reg_addr.micb_4_mbhc, 0x03,
3893 TABLA_MICBIAS2);
Joonwoo Park0976d012011-12-22 11:48:18 -08003894
3895 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_B1_CTL, 0x02, 0x02);
3896}
3897
Patrick Lai64b43262011-12-06 17:29:15 -08003898static bool tabla_mbhc_fw_validate(const struct firmware *fw)
3899{
3900 u32 cfg_offset;
3901 struct tabla_mbhc_imped_detect_cfg *imped_cfg;
3902 struct tabla_mbhc_btn_detect_cfg *btn_cfg;
3903
3904 if (fw->size < TABLA_MBHC_CAL_MIN_SIZE)
3905 return false;
3906
3907 /* previous check guarantees that there is enough fw data up
3908 * to num_btn
3909 */
3910 btn_cfg = TABLA_MBHC_CAL_BTN_DET_PTR(fw->data);
3911 cfg_offset = (u32) ((void *) btn_cfg - (void *) fw->data);
3912 if (fw->size < (cfg_offset + TABLA_MBHC_CAL_BTN_SZ(btn_cfg)))
3913 return false;
3914
3915 /* previous check guarantees that there is enough fw data up
3916 * to start of impedance detection configuration
3917 */
3918 imped_cfg = TABLA_MBHC_CAL_IMPED_DET_PTR(fw->data);
3919 cfg_offset = (u32) ((void *) imped_cfg - (void *) fw->data);
3920
3921 if (fw->size < (cfg_offset + TABLA_MBHC_CAL_IMPED_MIN_SZ))
3922 return false;
3923
3924 if (fw->size < (cfg_offset + TABLA_MBHC_CAL_IMPED_SZ(imped_cfg)))
3925 return false;
3926
3927 return true;
3928}
3929static void mbhc_fw_read(struct work_struct *work)
3930{
3931 struct delayed_work *dwork;
3932 struct tabla_priv *tabla;
3933 struct snd_soc_codec *codec;
3934 const struct firmware *fw;
3935 int ret = -1, retry = 0, rc;
3936
3937 dwork = to_delayed_work(work);
3938 tabla = container_of(dwork, struct tabla_priv,
3939 mbhc_firmware_dwork);
3940 codec = tabla->codec;
3941
3942 while (retry < MBHC_FW_READ_ATTEMPTS) {
3943 retry++;
3944 pr_info("%s:Attempt %d to request MBHC firmware\n",
3945 __func__, retry);
3946 ret = request_firmware(&fw, "wcd9310/wcd9310_mbhc.bin",
3947 codec->dev);
3948
3949 if (ret != 0) {
3950 usleep_range(MBHC_FW_READ_TIMEOUT,
3951 MBHC_FW_READ_TIMEOUT);
3952 } else {
3953 pr_info("%s: MBHC Firmware read succesful\n", __func__);
3954 break;
3955 }
3956 }
3957
3958 if (ret != 0) {
3959 pr_err("%s: Cannot load MBHC firmware use default cal\n",
3960 __func__);
3961 } else if (tabla_mbhc_fw_validate(fw) == false) {
3962 pr_err("%s: Invalid MBHC cal data size use default cal\n",
3963 __func__);
3964 release_firmware(fw);
3965 } else {
3966 tabla->calibration = (void *)fw->data;
3967 tabla->mbhc_fw = fw;
3968 }
3969
3970 tabla->mclk_cb(codec, 1);
3971 tabla_mbhc_init(codec);
3972 tabla_mbhc_cal(codec);
3973 tabla_mbhc_calc_thres(codec);
3974 tabla->mclk_cb(codec, 0);
3975 tabla_codec_calibrate_hs_polling(codec);
3976 rc = tabla_codec_enable_hs_detect(codec, 1);
3977
3978 if (IS_ERR_VALUE(rc))
3979 pr_err("%s: Failed to setup MBHC detection\n", __func__);
3980
3981}
3982
Bradley Rubincb1e2732011-06-23 16:49:20 -07003983int tabla_hs_detect(struct snd_soc_codec *codec,
Joonwoo Park0976d012011-12-22 11:48:18 -08003984 struct snd_soc_jack *headset_jack,
3985 struct snd_soc_jack *button_jack,
3986 void *calibration, enum tabla_micbias_num micbias,
3987 int (*mclk_cb_fn) (struct snd_soc_codec*, int),
3988 int read_fw_bin, u32 mclk_rate)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003989{
3990 struct tabla_priv *tabla;
Patrick Lai64b43262011-12-06 17:29:15 -08003991 int rc = 0;
Patrick Lai49efeac2011-11-03 11:01:12 -07003992
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003993 if (!codec || !calibration) {
3994 pr_err("Error: no codec or calibration\n");
3995 return -EINVAL;
3996 }
Joonwoo Park107edf02012-01-11 11:42:24 -08003997
3998 if (mclk_rate != TABLA_MCLK_RATE_12288KHZ) {
3999 if (mclk_rate == TABLA_MCLK_RATE_9600KHZ)
4000 pr_err("Error: clock rate %dHz is not yet supported\n",
4001 mclk_rate);
4002 else
4003 pr_err("Error: unsupported clock rate %d\n", mclk_rate);
4004 return -EINVAL;
4005 }
4006
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004007 tabla = snd_soc_codec_get_drvdata(codec);
Bradley Rubincb1e2732011-06-23 16:49:20 -07004008 tabla->headset_jack = headset_jack;
4009 tabla->button_jack = button_jack;
Joonwoo Park0976d012011-12-22 11:48:18 -08004010 tabla->micbias = micbias;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004011 tabla->calibration = calibration;
Joonwoo Park0976d012011-12-22 11:48:18 -08004012 tabla->mclk_cb = mclk_cb_fn;
4013 tabla->mclk_freq = mclk_rate;
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -07004014 tabla_get_mbhc_micbias_regs(codec, &tabla->mbhc_bias_regs);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004015
Bhalchandra Gajare19d9c132011-11-18 14:57:08 -08004016 /* Put CFILT in fast mode by default */
4017 snd_soc_update_bits(codec, tabla->mbhc_bias_regs.cfilt_ctl,
4018 0x40, TABLA_CFILT_FAST_MODE);
Patrick Lai64b43262011-12-06 17:29:15 -08004019 INIT_DELAYED_WORK(&tabla->mbhc_firmware_dwork, mbhc_fw_read);
Bhalchandra Gajare0a792b12011-09-06 16:36:58 -07004020 INIT_DELAYED_WORK(&tabla->btn0_dwork, btn0_lpress_fn);
Patrick Lai49efeac2011-11-03 11:01:12 -07004021 INIT_WORK(&tabla->hphlocp_work, hphlocp_off_report);
4022 INIT_WORK(&tabla->hphrocp_work, hphrocp_off_report);
Joonwoo Park0976d012011-12-22 11:48:18 -08004023
4024 if (!read_fw_bin) {
4025 tabla->mclk_cb(codec, 1);
4026 tabla_mbhc_init(codec);
4027 tabla_mbhc_cal(codec);
4028 tabla_mbhc_calc_thres(codec);
4029 tabla->mclk_cb(codec, 0);
4030 tabla_codec_calibrate_hs_polling(codec);
4031 rc = tabla_codec_enable_hs_detect(codec, 1);
4032 } else {
Patrick Lai64b43262011-12-06 17:29:15 -08004033 schedule_delayed_work(&tabla->mbhc_firmware_dwork,
4034 usecs_to_jiffies(MBHC_FW_READ_TIMEOUT));
Joonwoo Park0976d012011-12-22 11:48:18 -08004035 }
Patrick Lai49efeac2011-11-03 11:01:12 -07004036
4037 if (!IS_ERR_VALUE(rc)) {
4038 snd_soc_update_bits(codec, TABLA_A_RX_HPH_OCP_CTL, 0x10,
4039 0x10);
4040 tabla_enable_irq(codec->control_data,
4041 TABLA_IRQ_HPH_PA_OCPL_FAULT);
4042 tabla_enable_irq(codec->control_data,
4043 TABLA_IRQ_HPH_PA_OCPR_FAULT);
4044 }
4045
4046 return rc;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004047}
4048EXPORT_SYMBOL_GPL(tabla_hs_detect);
4049
Joonwoo Park6b9b03f2012-01-23 18:48:54 -08004050static int tabla_determine_button(const struct tabla_priv *priv,
4051 const s32 bias_mv)
4052{
4053 s16 *v_btn_low, *v_btn_high;
4054 struct tabla_mbhc_btn_detect_cfg *btn_det;
4055 int i, btn = -1;
4056
4057 btn_det = TABLA_MBHC_CAL_BTN_DET_PTR(priv->calibration);
4058 v_btn_low = tabla_mbhc_cal_btn_det_mp(btn_det, TABLA_BTN_DET_V_BTN_LOW);
4059 v_btn_high = tabla_mbhc_cal_btn_det_mp(btn_det,
4060 TABLA_BTN_DET_V_BTN_HIGH);
4061 for (i = 0; i < btn_det->num_btn; i++) {
4062 if ((v_btn_low[i] <= bias_mv) && (v_btn_high[i] >= bias_mv)) {
4063 btn = i;
4064 break;
4065 }
4066 }
4067
4068 if (btn == -1)
4069 pr_debug("%s: couldn't find button number for mic mv %d\n",
4070 __func__, bias_mv);
4071
4072 return btn;
4073}
4074
4075static int tabla_get_button_mask(const int btn)
4076{
4077 int mask = 0;
4078 switch (btn) {
4079 case 0:
4080 mask = SND_JACK_BTN_0;
4081 break;
4082 case 1:
4083 mask = SND_JACK_BTN_1;
4084 break;
4085 case 2:
4086 mask = SND_JACK_BTN_2;
4087 break;
4088 case 3:
4089 mask = SND_JACK_BTN_3;
4090 break;
4091 case 4:
4092 mask = SND_JACK_BTN_4;
4093 break;
4094 case 5:
4095 mask = SND_JACK_BTN_5;
4096 break;
4097 case 6:
4098 mask = SND_JACK_BTN_6;
4099 break;
4100 case 7:
4101 mask = SND_JACK_BTN_7;
4102 break;
4103 }
4104 return mask;
4105}
4106
Bradley Rubincb1e2732011-06-23 16:49:20 -07004107static irqreturn_t tabla_dce_handler(int irq, void *data)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004108{
Joonwoo Park6b9b03f2012-01-23 18:48:54 -08004109 int i, mask;
4110 short bias_value_dce;
4111 s32 bias_mv_dce;
4112 int btn = -1, meas = 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004113 struct tabla_priv *priv = data;
Joonwoo Park6b9b03f2012-01-23 18:48:54 -08004114 const struct tabla_mbhc_btn_detect_cfg *d =
4115 TABLA_MBHC_CAL_BTN_DET_PTR(priv->calibration);
4116 short btnmeas[d->n_btn_meas + 1];
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004117 struct snd_soc_codec *codec = priv->codec;
Joonwoo Park816b8e62012-01-23 16:03:21 -08004118 struct tabla *core = dev_get_drvdata(priv->codec->dev->parent);
Bradley Rubincb1e2732011-06-23 16:49:20 -07004119
4120 tabla_disable_irq(codec->control_data, TABLA_IRQ_MBHC_REMOVAL);
4121 tabla_disable_irq(codec->control_data, TABLA_IRQ_MBHC_POTENTIAL);
4122
Joonwoo Park6b9b03f2012-01-23 18:48:54 -08004123 bias_value_dce = tabla_codec_read_dce_result(codec);
4124 bias_mv_dce = tabla_codec_sta_dce_v(codec, 1, bias_value_dce);
Bradley Rubin89ffd0a2011-07-21 16:04:06 -07004125
Joonwoo Park6b9b03f2012-01-23 18:48:54 -08004126 /* determine pressed button */
4127 btnmeas[meas++] = tabla_determine_button(priv, bias_mv_dce);
4128 pr_debug("%s: meas %d - DCE %d,%d, button %d\n", __func__,
4129 meas - 1, bias_value_dce, bias_mv_dce, btnmeas[meas - 1]);
4130 if (d->n_btn_meas == 0)
4131 btn = btnmeas[0];
4132 for (; ((d->n_btn_meas) && (meas < (d->n_btn_meas + 1))); meas++) {
4133 bias_value_dce = tabla_codec_sta_dce(codec, 1);
4134 bias_mv_dce = tabla_codec_sta_dce_v(codec, 1, bias_value_dce);
4135 btnmeas[meas] = tabla_determine_button(priv, bias_mv_dce);
4136 pr_debug("%s: meas %d - DCE %d,%d, button %d\n",
4137 __func__, meas, bias_value_dce, bias_mv_dce,
4138 btnmeas[meas]);
4139 /* if large enough measurements are collected,
4140 * start to check if last all n_btn_con measurements were
4141 * in same button low/high range */
4142 if (meas + 1 >= d->n_btn_con) {
4143 for (i = 0; i < d->n_btn_con; i++)
4144 if ((btnmeas[meas] < 0) ||
4145 (btnmeas[meas] != btnmeas[meas - i]))
4146 break;
4147 if (i == d->n_btn_con) {
4148 /* button pressed */
4149 btn = btnmeas[meas];
4150 break;
4151 }
4152 }
4153 /* if left measurements are less than n_btn_con,
4154 * it's impossible to find button number */
4155 if ((d->n_btn_meas - meas) < d->n_btn_con)
4156 break;
Joonwoo Park8b1f0982011-12-08 17:12:45 -08004157 }
Bhalchandra Gajare0a792b12011-09-06 16:36:58 -07004158
Joonwoo Park6b9b03f2012-01-23 18:48:54 -08004159 if (btn >= 0) {
4160 mask = tabla_get_button_mask(btn);
4161 priv->buttons_pressed |= mask;
4162
4163 msleep(100);
4164
4165 /* XXX: assuming button 0 has the lowest micbias voltage */
4166 if (btn == 0) {
Joonwoo Park816b8e62012-01-23 16:03:21 -08004167 tabla_lock_sleep(core);
Joonwoo Park6b9b03f2012-01-23 18:48:54 -08004168 if (schedule_delayed_work(&priv->btn0_dwork,
4169 msecs_to_jiffies(400)) == 0) {
4170 WARN(1, "Button pressed twice without release"
4171 "event\n");
Joonwoo Park816b8e62012-01-23 16:03:21 -08004172 tabla_unlock_sleep(core);
Joonwoo Park6b9b03f2012-01-23 18:48:54 -08004173 }
4174 } else {
4175 pr_debug("%s: Reporting short button %d(0x%x) press\n",
4176 __func__, btn, mask);
4177 tabla_snd_soc_jack_report(priv, priv->button_jack, mask,
4178 mask);
4179 }
Joonwoo Park816b8e62012-01-23 16:03:21 -08004180 } else {
Joonwoo Park6b9b03f2012-01-23 18:48:54 -08004181 pr_debug("%s: bogus button press, too short press?\n",
4182 __func__);
Joonwoo Park816b8e62012-01-23 16:03:21 -08004183 }
Joonwoo Park6b9b03f2012-01-23 18:48:54 -08004184
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004185 return IRQ_HANDLED;
4186}
4187
Bradley Rubincb1e2732011-06-23 16:49:20 -07004188static irqreturn_t tabla_release_handler(int irq, void *data)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004189{
Joonwoo Parke5d3aa92012-01-11 14:47:15 -08004190 int ret;
4191 short mb_v;
Joonwoo Park816b8e62012-01-23 16:03:21 -08004192 struct tabla_priv *priv = data;
4193 struct snd_soc_codec *codec = priv->codec;
4194 struct tabla *core = dev_get_drvdata(priv->codec->dev->parent);
Bhalchandra Gajare0a792b12011-09-06 16:36:58 -07004195
Joonwoo Park6b9b03f2012-01-23 18:48:54 -08004196 pr_debug("%s: enter\n", __func__);
Bradley Rubin4d09cf42011-08-17 17:59:16 -07004197 tabla_disable_irq(codec->control_data, TABLA_IRQ_MBHC_RELEASE);
Bhalchandra Gajare0a792b12011-09-06 16:36:58 -07004198
Bradley Rubincb1e2732011-06-23 16:49:20 -07004199 if (priv->buttons_pressed & SND_JACK_BTN_0) {
Bhalchandra Gajare0a792b12011-09-06 16:36:58 -07004200 ret = cancel_delayed_work(&priv->btn0_dwork);
Bhalchandra Gajare0a792b12011-09-06 16:36:58 -07004201 if (ret == 0) {
Joonwoo Park6b9b03f2012-01-23 18:48:54 -08004202 pr_debug("%s: Reporting long button 0 release event\n",
4203 __func__);
Joonwoo Park0976d012011-12-22 11:48:18 -08004204 if (priv->button_jack)
Joonwoo Park8b1f0982011-12-08 17:12:45 -08004205 tabla_snd_soc_jack_report(priv,
4206 priv->button_jack, 0,
4207 SND_JACK_BTN_0);
Bhalchandra Gajare0a792b12011-09-06 16:36:58 -07004208 } else {
Joonwoo Park8b1f0982011-12-08 17:12:45 -08004209 /* if scheduled btn0_dwork is canceled from here,
4210 * we have to unlock from here instead btn0_work */
Joonwoo Park816b8e62012-01-23 16:03:21 -08004211 tabla_unlock_sleep(core);
Joonwoo Park0976d012011-12-22 11:48:18 -08004212 mb_v = tabla_codec_sta_dce(codec, 0);
4213 pr_debug("%s: Mic Voltage on release STA: %d,%d\n",
4214 __func__, mb_v,
4215 tabla_codec_sta_dce_v(codec, 0, mb_v));
Bhalchandra Gajare0a792b12011-09-06 16:36:58 -07004216
Joonwoo Parke5d3aa92012-01-11 14:47:15 -08004217 if (mb_v < (short)priv->mbhc_data.v_b1_hu ||
4218 mb_v > (short)priv->mbhc_data.v_ins_hu)
Bhalchandra Gajare0a792b12011-09-06 16:36:58 -07004219 pr_debug("%s: Fake buttton press interrupt\n",
Joonwoo Park6b9b03f2012-01-23 18:48:54 -08004220 __func__);
Joonwoo Park0976d012011-12-22 11:48:18 -08004221 else if (priv->button_jack) {
Joonwoo Park6b9b03f2012-01-23 18:48:54 -08004222 pr_debug("%s: Reporting short button 0 "
Joonwoo Park0976d012011-12-22 11:48:18 -08004223 "press and release\n", __func__);
4224 tabla_snd_soc_jack_report(priv,
4225 priv->button_jack,
4226 SND_JACK_BTN_0,
4227 SND_JACK_BTN_0);
4228 tabla_snd_soc_jack_report(priv,
Joonwoo Park6b9b03f2012-01-23 18:48:54 -08004229 priv->button_jack, 0,
4230 SND_JACK_BTN_0);
Bhalchandra Gajare0a792b12011-09-06 16:36:58 -07004231 }
4232 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004233
Bradley Rubincb1e2732011-06-23 16:49:20 -07004234 priv->buttons_pressed &= ~SND_JACK_BTN_0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004235 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004236
Joonwoo Park6b9b03f2012-01-23 18:48:54 -08004237 if (priv->buttons_pressed) {
4238 pr_debug("%s:reporting button release mask 0x%x\n", __func__,
4239 priv->buttons_pressed);
4240 tabla_snd_soc_jack_report(priv, priv->button_jack, 0,
4241 priv->buttons_pressed);
4242 /* hardware doesn't detect another button press until
4243 * already pressed button is released.
4244 * therefore buttons_pressed has only one button's mask. */
4245 priv->buttons_pressed &= ~TABLA_JACK_BUTTON_MASK;
4246 }
4247
Bradley Rubin688c66a2011-08-16 12:25:13 -07004248 tabla_codec_start_hs_polling(codec);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004249 return IRQ_HANDLED;
4250}
4251
Bradley Rubincb1e2732011-06-23 16:49:20 -07004252static void tabla_codec_shutdown_hs_removal_detect(struct snd_soc_codec *codec)
4253{
4254 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
Joonwoo Park0976d012011-12-22 11:48:18 -08004255 const struct tabla_mbhc_general_cfg *generic =
4256 TABLA_MBHC_CAL_GENERAL_PTR(tabla->calibration);
Bradley Rubincb1e2732011-06-23 16:49:20 -07004257
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07004258 if (!tabla->mclk_enabled && !tabla->mbhc_polling_active)
Bradley Rubincb1e2732011-06-23 16:49:20 -07004259 tabla_codec_enable_config_mode(codec, 1);
4260
4261 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0x2, 0x2);
4262 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_B1_CTL, 0x6, 0x0);
Bradley Rubincb1e2732011-06-23 16:49:20 -07004263
Joonwoo Park0976d012011-12-22 11:48:18 -08004264 snd_soc_update_bits(codec, tabla->mbhc_bias_regs.mbhc_reg, 0x80, 0x00);
4265
4266 usleep_range(generic->t_shutdown_plug_rem,
4267 generic->t_shutdown_plug_rem);
Bradley Rubincb1e2732011-06-23 16:49:20 -07004268
4269 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_CLK_CTL, 0xA, 0x8);
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07004270 if (!tabla->mclk_enabled && !tabla->mbhc_polling_active)
Bradley Rubincb1e2732011-06-23 16:49:20 -07004271 tabla_codec_enable_config_mode(codec, 0);
4272
4273 snd_soc_write(codec, TABLA_A_MBHC_SCALING_MUX_1, 0x00);
4274}
4275
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004276static void tabla_codec_shutdown_hs_polling(struct snd_soc_codec *codec)
4277{
4278 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
Bradley Rubincb1e2732011-06-23 16:49:20 -07004279
4280 tabla_codec_shutdown_hs_removal_detect(codec);
4281
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07004282 if (!tabla->mclk_enabled) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004283 snd_soc_update_bits(codec, TABLA_A_TX_COM_BIAS, 0xE0, 0x00);
Asish Bhattacharya486745a2012-01-20 06:41:53 +05304284 tabla_codec_disable_clock_block(codec);
4285 tabla_codec_enable_bandgap(codec, TABLA_BANDGAP_OFF);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004286 }
4287
4288 tabla->mbhc_polling_active = false;
4289}
4290
Patrick Lai49efeac2011-11-03 11:01:12 -07004291static irqreturn_t tabla_hphl_ocp_irq(int irq, void *data)
4292{
4293 struct tabla_priv *tabla = data;
4294 struct snd_soc_codec *codec;
4295
4296 pr_info("%s: received HPHL OCP irq\n", __func__);
4297
4298 if (tabla) {
4299 codec = tabla->codec;
Patrick Laic7cae882011-11-18 11:52:49 -08004300 if (tabla->hphlocp_cnt++ < TABLA_OCP_ATTEMPT) {
4301 pr_info("%s: retry\n", __func__);
4302 snd_soc_update_bits(codec, TABLA_A_RX_HPH_OCP_CTL, 0x10,
4303 0x00);
4304 snd_soc_update_bits(codec, TABLA_A_RX_HPH_OCP_CTL, 0x10,
4305 0x10);
4306 } else {
4307 tabla_disable_irq(codec->control_data,
4308 TABLA_IRQ_HPH_PA_OCPL_FAULT);
4309 tabla->hphlocp_cnt = 0;
4310 tabla->hph_status |= SND_JACK_OC_HPHL;
4311 if (tabla->headset_jack)
4312 tabla_snd_soc_jack_report(tabla,
4313 tabla->headset_jack,
4314 tabla->hph_status,
4315 TABLA_JACK_MASK);
Patrick Lai49efeac2011-11-03 11:01:12 -07004316 }
4317 } else {
4318 pr_err("%s: Bad tabla private data\n", __func__);
4319 }
4320
4321 return IRQ_HANDLED;
4322}
4323
4324static irqreturn_t tabla_hphr_ocp_irq(int irq, void *data)
4325{
4326 struct tabla_priv *tabla = data;
4327 struct snd_soc_codec *codec;
4328
4329 pr_info("%s: received HPHR OCP irq\n", __func__);
4330
4331 if (tabla) {
4332 codec = tabla->codec;
Patrick Laic7cae882011-11-18 11:52:49 -08004333 if (tabla->hphrocp_cnt++ < TABLA_OCP_ATTEMPT) {
4334 pr_info("%s: retry\n", __func__);
4335 snd_soc_update_bits(codec, TABLA_A_RX_HPH_OCP_CTL, 0x10,
4336 0x00);
4337 snd_soc_update_bits(codec, TABLA_A_RX_HPH_OCP_CTL, 0x10,
4338 0x10);
4339 } else {
4340 tabla_disable_irq(codec->control_data,
4341 TABLA_IRQ_HPH_PA_OCPR_FAULT);
4342 tabla->hphrocp_cnt = 0;
4343 tabla->hph_status |= SND_JACK_OC_HPHR;
4344 if (tabla->headset_jack)
4345 tabla_snd_soc_jack_report(tabla,
4346 tabla->headset_jack,
4347 tabla->hph_status,
4348 TABLA_JACK_MASK);
Patrick Lai49efeac2011-11-03 11:01:12 -07004349 }
4350 } else {
4351 pr_err("%s: Bad tabla private data\n", __func__);
4352 }
4353
4354 return IRQ_HANDLED;
4355}
4356
Joonwoo Parka9444452011-12-08 18:48:27 -08004357static void tabla_sync_hph_state(struct tabla_priv *tabla)
4358{
4359 if (test_and_clear_bit(TABLA_HPHR_PA_OFF_ACK,
4360 &tabla->hph_pa_dac_state)) {
4361 pr_debug("%s: HPHR clear flag and enable PA\n", __func__);
4362 snd_soc_update_bits(tabla->codec, TABLA_A_RX_HPH_CNP_EN, 0x10,
4363 1 << 4);
4364 }
4365 if (test_and_clear_bit(TABLA_HPHL_PA_OFF_ACK,
4366 &tabla->hph_pa_dac_state)) {
4367 pr_debug("%s: HPHL clear flag and enable PA\n", __func__);
4368 snd_soc_update_bits(tabla->codec, TABLA_A_RX_HPH_CNP_EN, 0x20,
4369 1 << 5);
4370 }
4371
4372 if (test_and_clear_bit(TABLA_HPHR_DAC_OFF_ACK,
4373 &tabla->hph_pa_dac_state)) {
4374 pr_debug("%s: HPHR clear flag and enable DAC\n", __func__);
4375 snd_soc_update_bits(tabla->codec, TABLA_A_RX_HPH_R_DAC_CTL,
4376 0xC0, 0xC0);
4377 }
4378 if (test_and_clear_bit(TABLA_HPHL_DAC_OFF_ACK,
4379 &tabla->hph_pa_dac_state)) {
4380 pr_debug("%s: HPHL clear flag and enable DAC\n", __func__);
4381 snd_soc_update_bits(tabla->codec, TABLA_A_RX_HPH_L_DAC_CTL,
4382 0xC0, 0xC0);
4383 }
4384}
4385
Bradley Rubincb1e2732011-06-23 16:49:20 -07004386static irqreturn_t tabla_hs_insert_irq(int irq, void *data)
4387{
4388 struct tabla_priv *priv = data;
4389 struct snd_soc_codec *codec = priv->codec;
Joonwoo Park0976d012011-12-22 11:48:18 -08004390 const struct tabla_mbhc_plug_detect_cfg *plug_det =
4391 TABLA_MBHC_CAL_PLUG_DET_PTR(priv->calibration);
Bradley Rubin355611a2011-08-24 14:01:18 -07004392 int ldo_h_on, micb_cfilt_on;
Joonwoo Park0976d012011-12-22 11:48:18 -08004393 short mb_v;
Bhalchandra Gajare7fc72332011-10-13 19:01:55 -07004394 u8 is_removal;
Joonwoo Park0976d012011-12-22 11:48:18 -08004395 int mic_mv;
Bhalchandra Gajare343cbb02011-09-07 18:58:19 -07004396
Joonwoo Parkf4267c22012-01-10 13:25:24 -08004397 pr_debug("%s: enter\n", __func__);
Bradley Rubincb1e2732011-06-23 16:49:20 -07004398 tabla_disable_irq(codec->control_data, TABLA_IRQ_MBHC_INSERTION);
Joonwoo Park8b1f0982011-12-08 17:12:45 -08004399
Bhalchandra Gajare7fc72332011-10-13 19:01:55 -07004400 is_removal = snd_soc_read(codec, TABLA_A_CDC_MBHC_INT_CTL) & 0x02;
4401 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_INT_CTL, 0x03, 0x00);
4402
4403 /* Turn off both HPH and MIC line schmitt triggers */
Joonwoo Park0976d012011-12-22 11:48:18 -08004404 snd_soc_update_bits(codec, priv->mbhc_bias_regs.mbhc_reg, 0x90, 0x00);
Bhalchandra Gajare7fc72332011-10-13 19:01:55 -07004405 snd_soc_update_bits(codec, TABLA_A_MBHC_HPH, 0x13, 0x00);
Bradley Rubincb1e2732011-06-23 16:49:20 -07004406
Joonwoo Parkf4267c22012-01-10 13:25:24 -08004407 if (priv->mbhc_fake_ins_start &&
4408 time_after(jiffies, priv->mbhc_fake_ins_start +
4409 msecs_to_jiffies(TABLA_FAKE_INS_THRESHOLD_MS))) {
Bhalchandra Gajare9494fa262011-11-10 19:25:59 -08004410 pr_debug("%s: fake context interrupt, reset insertion\n",
Joonwoo Parkf4267c22012-01-10 13:25:24 -08004411 __func__);
4412 priv->mbhc_fake_ins_start = 0;
Bhalchandra Gajare9494fa262011-11-10 19:25:59 -08004413 tabla_codec_shutdown_hs_polling(codec);
4414 tabla_codec_enable_hs_detect(codec, 1);
4415 return IRQ_HANDLED;
4416 }
4417
Bradley Rubin355611a2011-08-24 14:01:18 -07004418 ldo_h_on = snd_soc_read(codec, TABLA_A_LDO_H_MODE_1) & 0x80;
Joonwoo Park0976d012011-12-22 11:48:18 -08004419 micb_cfilt_on = snd_soc_read(codec, priv->mbhc_bias_regs.cfilt_ctl)
4420 & 0x80;
Bradley Rubin355611a2011-08-24 14:01:18 -07004421
4422 if (!ldo_h_on)
4423 snd_soc_update_bits(codec, TABLA_A_LDO_H_MODE_1, 0x80, 0x80);
4424 if (!micb_cfilt_on)
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -07004425 snd_soc_update_bits(codec, priv->mbhc_bias_regs.cfilt_ctl,
Joonwoo Park0976d012011-12-22 11:48:18 -08004426 0x80, 0x80);
4427 if (plug_det->t_ins_complete > 20)
4428 msleep(plug_det->t_ins_complete);
4429 else
4430 usleep_range(plug_det->t_ins_complete * 1000,
4431 plug_det->t_ins_complete * 1000);
Bradley Rubincb1e2732011-06-23 16:49:20 -07004432
Bhalchandra Gajare7fc72332011-10-13 19:01:55 -07004433 if (!ldo_h_on)
4434 snd_soc_update_bits(codec, TABLA_A_LDO_H_MODE_1, 0x80, 0x0);
4435 if (!micb_cfilt_on)
4436 snd_soc_update_bits(codec, priv->mbhc_bias_regs.cfilt_ctl,
Joonwoo Park0976d012011-12-22 11:48:18 -08004437 0x80, 0x0);
Bhalchandra Gajare7fc72332011-10-13 19:01:55 -07004438
4439 if (is_removal) {
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07004440 /*
4441 * If headphone is removed while playback is in progress,
4442 * it is possible that micbias will be switched to VDDIO.
4443 */
4444 if (priv->mbhc_micbias_switched)
4445 tabla_codec_switch_micbias(codec, 0);
Patrick Lai72aa4da2011-12-08 12:38:18 -08004446 priv->hph_status &= ~SND_JACK_HEADPHONE;
Joonwoo Parka9444452011-12-08 18:48:27 -08004447
4448 /* If headphone PA is on, check if userspace receives
4449 * removal event to sync-up PA's state */
4450 if (tabla_is_hph_pa_on(codec)) {
4451 set_bit(TABLA_HPHL_PA_OFF_ACK, &priv->hph_pa_dac_state);
4452 set_bit(TABLA_HPHR_PA_OFF_ACK, &priv->hph_pa_dac_state);
4453 }
4454
4455 if (tabla_is_hph_dac_on(codec, 1))
4456 set_bit(TABLA_HPHL_DAC_OFF_ACK,
4457 &priv->hph_pa_dac_state);
4458 if (tabla_is_hph_dac_on(codec, 0))
4459 set_bit(TABLA_HPHR_DAC_OFF_ACK,
4460 &priv->hph_pa_dac_state);
4461
Bradley Rubincb1e2732011-06-23 16:49:20 -07004462 if (priv->headset_jack) {
4463 pr_debug("%s: Reporting removal\n", __func__);
Joonwoo Park8b1f0982011-12-08 17:12:45 -08004464 tabla_snd_soc_jack_report(priv, priv->headset_jack,
4465 priv->hph_status,
4466 TABLA_JACK_MASK);
Bradley Rubincb1e2732011-06-23 16:49:20 -07004467 }
4468 tabla_codec_shutdown_hs_removal_detect(codec);
4469 tabla_codec_enable_hs_detect(codec, 1);
4470 return IRQ_HANDLED;
4471 }
4472
Joonwoo Park0976d012011-12-22 11:48:18 -08004473 mb_v = tabla_codec_setup_hs_polling(codec);
4474 mic_mv = tabla_codec_sta_dce_v(codec, 0, mb_v);
Bradley Rubin355611a2011-08-24 14:01:18 -07004475
Joonwoo Park0976d012011-12-22 11:48:18 -08004476 if (mb_v > (short) priv->mbhc_data.v_ins_hu) {
Joonwoo Parkf4267c22012-01-10 13:25:24 -08004477 pr_debug("%s: Fake insertion interrupt since %dmsec ago, "
4478 "STA : %d,%d\n", __func__,
4479 (priv->mbhc_fake_ins_start ?
4480 jiffies_to_msecs(jiffies -
4481 priv->mbhc_fake_ins_start) :
4482 0),
4483 mb_v, mic_mv);
4484 if (time_after(jiffies,
4485 priv->mbhc_fake_ins_start +
4486 msecs_to_jiffies(TABLA_FAKE_INS_THRESHOLD_MS))) {
4487 /* Disable HPH trigger and enable MIC line trigger */
4488 snd_soc_update_bits(codec, TABLA_A_MBHC_HPH, 0x12,
4489 0x00);
4490 snd_soc_update_bits(codec,
4491 priv->mbhc_bias_regs.mbhc_reg, 0x60,
4492 plug_det->mic_current << 5);
4493 snd_soc_update_bits(codec,
4494 priv->mbhc_bias_regs.mbhc_reg,
4495 0x80, 0x80);
4496 usleep_range(plug_det->t_mic_pid, plug_det->t_mic_pid);
4497 snd_soc_update_bits(codec,
4498 priv->mbhc_bias_regs.mbhc_reg,
4499 0x10, 0x10);
4500 } else {
4501 if (priv->mbhc_fake_ins_start == 0)
4502 priv->mbhc_fake_ins_start = jiffies;
4503 /* Setup normal insert detection
4504 * Enable HPH Schmitt Trigger
4505 */
4506 snd_soc_update_bits(codec, TABLA_A_MBHC_HPH,
4507 0x13 | 0x0C,
4508 0x13 | plug_det->hph_current << 2);
4509 }
Bhalchandra Gajare9494fa262011-11-10 19:25:59 -08004510 /* Setup for insertion detection */
4511 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_INT_CTL, 0x2, 0);
Bhalchandra Gajare9494fa262011-11-10 19:25:59 -08004512 tabla_enable_irq(codec->control_data, TABLA_IRQ_MBHC_INSERTION);
4513 snd_soc_update_bits(codec, TABLA_A_CDC_MBHC_INT_CTL, 0x1, 0x1);
4514
Joonwoo Park0976d012011-12-22 11:48:18 -08004515 } else if (mb_v < (short) priv->mbhc_data.v_no_mic) {
4516 pr_debug("%s: Headphone Detected, mb_v: %d,%d\n",
4517 __func__, mb_v, mic_mv);
Joonwoo Parkf4267c22012-01-10 13:25:24 -08004518 priv->mbhc_fake_ins_start = 0;
Patrick Lai49efeac2011-11-03 11:01:12 -07004519 priv->hph_status |= SND_JACK_HEADPHONE;
Bradley Rubincb1e2732011-06-23 16:49:20 -07004520 if (priv->headset_jack) {
4521 pr_debug("%s: Reporting insertion %d\n", __func__,
Joonwoo Park0976d012011-12-22 11:48:18 -08004522 SND_JACK_HEADPHONE);
Joonwoo Park8b1f0982011-12-08 17:12:45 -08004523 tabla_snd_soc_jack_report(priv, priv->headset_jack,
4524 priv->hph_status,
4525 TABLA_JACK_MASK);
Bradley Rubincb1e2732011-06-23 16:49:20 -07004526 }
4527 tabla_codec_shutdown_hs_polling(codec);
4528 tabla_codec_enable_hs_detect(codec, 0);
Joonwoo Parka9444452011-12-08 18:48:27 -08004529 tabla_sync_hph_state(priv);
Bhalchandra Gajare343cbb02011-09-07 18:58:19 -07004530 } else {
Joonwoo Park0976d012011-12-22 11:48:18 -08004531 pr_debug("%s: Headset detected, mb_v: %d,%d\n",
4532 __func__, mb_v, mic_mv);
Joonwoo Parkf4267c22012-01-10 13:25:24 -08004533 priv->mbhc_fake_ins_start = 0;
Patrick Lai49efeac2011-11-03 11:01:12 -07004534 priv->hph_status |= SND_JACK_HEADSET;
Bradley Rubincb1e2732011-06-23 16:49:20 -07004535 if (priv->headset_jack) {
4536 pr_debug("%s: Reporting insertion %d\n", __func__,
Joonwoo Park0976d012011-12-22 11:48:18 -08004537 SND_JACK_HEADSET);
Joonwoo Park8b1f0982011-12-08 17:12:45 -08004538 tabla_snd_soc_jack_report(priv, priv->headset_jack,
4539 priv->hph_status,
4540 TABLA_JACK_MASK);
Bradley Rubincb1e2732011-06-23 16:49:20 -07004541 }
Joonwoo Parkf4267c22012-01-10 13:25:24 -08004542 /* avoid false button press detect */
4543 msleep(50);
Bradley Rubincb1e2732011-06-23 16:49:20 -07004544 tabla_codec_start_hs_polling(codec);
Joonwoo Parka9444452011-12-08 18:48:27 -08004545 tabla_sync_hph_state(priv);
Bradley Rubincb1e2732011-06-23 16:49:20 -07004546 }
4547
4548 return IRQ_HANDLED;
4549}
4550
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004551static irqreturn_t tabla_hs_remove_irq(int irq, void *data)
4552{
Joonwoo Park6b9b03f2012-01-23 18:48:54 -08004553 short bias_value;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004554 struct tabla_priv *priv = data;
4555 struct snd_soc_codec *codec = priv->codec;
Joonwoo Park0976d012011-12-22 11:48:18 -08004556 const struct tabla_mbhc_general_cfg *generic =
4557 TABLA_MBHC_CAL_GENERAL_PTR(priv->calibration);
Joonwoo Park6b9b03f2012-01-23 18:48:54 -08004558 int fake_removal = 0;
4559 int min_us = TABLA_FAKE_REMOVAL_MIN_PERIOD_MS * 1000;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004560
Joonwoo Park6b9b03f2012-01-23 18:48:54 -08004561 pr_debug("%s: enter, removal interrupt\n", __func__);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004562 tabla_disable_irq(codec->control_data, TABLA_IRQ_MBHC_REMOVAL);
4563 tabla_disable_irq(codec->control_data, TABLA_IRQ_MBHC_POTENTIAL);
Bradley Rubin4d09cf42011-08-17 17:59:16 -07004564 tabla_disable_irq(codec->control_data, TABLA_IRQ_MBHC_RELEASE);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004565
Joonwoo Park0976d012011-12-22 11:48:18 -08004566 usleep_range(generic->t_shutdown_plug_rem,
4567 generic->t_shutdown_plug_rem);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004568
Joonwoo Park6b9b03f2012-01-23 18:48:54 -08004569 do {
4570 bias_value = tabla_codec_sta_dce(codec, 1);
4571 pr_debug("%s: DCE %d,%d, %d us left\n", __func__, bias_value,
4572 tabla_codec_sta_dce_v(codec, 1, bias_value), min_us);
4573 if (bias_value < (short)priv->mbhc_data.v_ins_h) {
4574 fake_removal = 1;
4575 break;
4576 }
4577 min_us -= priv->mbhc_data.t_dce;
4578 } while (min_us > 0);
Bradley Rubin89ffd0a2011-07-21 16:04:06 -07004579
Joonwoo Park6b9b03f2012-01-23 18:48:54 -08004580 if (fake_removal) {
Bradley Rubin89ffd0a2011-07-21 16:04:06 -07004581 pr_debug("False alarm, headset not actually removed\n");
4582 tabla_codec_start_hs_polling(codec);
4583 } else {
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07004584 /*
4585 * If this removal is not false, first check the micbias
4586 * switch status and switch it to LDOH if it is already
4587 * switched to VDDIO.
4588 */
4589 if (priv->mbhc_micbias_switched)
4590 tabla_codec_switch_micbias(codec, 0);
Patrick Lai49efeac2011-11-03 11:01:12 -07004591 priv->hph_status &= ~SND_JACK_HEADSET;
Bradley Rubin89ffd0a2011-07-21 16:04:06 -07004592 if (priv->headset_jack) {
4593 pr_debug("%s: Reporting removal\n", __func__);
Joonwoo Park8b1f0982011-12-08 17:12:45 -08004594 tabla_snd_soc_jack_report(priv, priv->headset_jack, 0,
4595 TABLA_JACK_MASK);
Bradley Rubin89ffd0a2011-07-21 16:04:06 -07004596 }
4597 tabla_codec_shutdown_hs_polling(codec);
4598
4599 tabla_codec_enable_hs_detect(codec, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004600 }
Joonwoo Park8b1f0982011-12-08 17:12:45 -08004601
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004602 return IRQ_HANDLED;
4603}
4604
4605static unsigned long slimbus_value;
4606
4607static irqreturn_t tabla_slimbus_irq(int irq, void *data)
4608{
4609 struct tabla_priv *priv = data;
4610 struct snd_soc_codec *codec = priv->codec;
4611 int i, j;
4612 u8 val;
4613
4614 for (i = 0; i < TABLA_SLIM_NUM_PORT_REG; i++) {
4615 slimbus_value = tabla_interface_reg_read(codec->control_data,
4616 TABLA_SLIM_PGD_PORT_INT_STATUS0 + i);
4617 for_each_set_bit(j, &slimbus_value, BITS_PER_BYTE) {
4618 val = tabla_interface_reg_read(codec->control_data,
4619 TABLA_SLIM_PGD_PORT_INT_SOURCE0 + i*8 + j);
4620 if (val & 0x1)
4621 pr_err_ratelimited("overflow error on port %x,"
4622 " value %x\n", i*8 + j, val);
4623 if (val & 0x2)
4624 pr_err_ratelimited("underflow error on port %x,"
4625 " value %x\n", i*8 + j, val);
4626 }
4627 tabla_interface_reg_write(codec->control_data,
4628 TABLA_SLIM_PGD_PORT_INT_CLR0 + i, 0xFF);
4629 }
4630
4631 return IRQ_HANDLED;
4632}
4633
Patrick Lai3043fba2011-08-01 14:15:57 -07004634
4635static int tabla_handle_pdata(struct tabla_priv *tabla)
4636{
4637 struct snd_soc_codec *codec = tabla->codec;
4638 struct tabla_pdata *pdata = tabla->pdata;
4639 int k1, k2, k3, rc = 0;
Santosh Mardi22920282011-10-26 02:38:40 +05304640 u8 leg_mode = pdata->amic_settings.legacy_mode;
4641 u8 txfe_bypass = pdata->amic_settings.txfe_enable;
4642 u8 txfe_buff = pdata->amic_settings.txfe_buff;
4643 u8 flag = pdata->amic_settings.use_pdata;
4644 u8 i = 0, j = 0;
4645 u8 val_txfe = 0, value = 0;
Patrick Lai3043fba2011-08-01 14:15:57 -07004646
4647 if (!pdata) {
4648 rc = -ENODEV;
4649 goto done;
4650 }
4651
4652 /* Make sure settings are correct */
4653 if ((pdata->micbias.ldoh_v > TABLA_LDOH_2P85_V) ||
4654 (pdata->micbias.bias1_cfilt_sel > TABLA_CFILT3_SEL) ||
4655 (pdata->micbias.bias2_cfilt_sel > TABLA_CFILT3_SEL) ||
4656 (pdata->micbias.bias3_cfilt_sel > TABLA_CFILT3_SEL) ||
4657 (pdata->micbias.bias4_cfilt_sel > TABLA_CFILT3_SEL)) {
4658 rc = -EINVAL;
4659 goto done;
4660 }
4661
4662 /* figure out k value */
4663 k1 = tabla_find_k_value(pdata->micbias.ldoh_v,
4664 pdata->micbias.cfilt1_mv);
4665 k2 = tabla_find_k_value(pdata->micbias.ldoh_v,
4666 pdata->micbias.cfilt2_mv);
4667 k3 = tabla_find_k_value(pdata->micbias.ldoh_v,
4668 pdata->micbias.cfilt3_mv);
4669
4670 if (IS_ERR_VALUE(k1) || IS_ERR_VALUE(k2) || IS_ERR_VALUE(k3)) {
4671 rc = -EINVAL;
4672 goto done;
4673 }
4674
4675 /* Set voltage level and always use LDO */
4676 snd_soc_update_bits(codec, TABLA_A_LDO_H_MODE_1, 0x0C,
4677 (pdata->micbias.ldoh_v << 2));
4678
4679 snd_soc_update_bits(codec, TABLA_A_MICB_CFILT_1_VAL, 0xFC,
4680 (k1 << 2));
4681 snd_soc_update_bits(codec, TABLA_A_MICB_CFILT_2_VAL, 0xFC,
4682 (k2 << 2));
4683 snd_soc_update_bits(codec, TABLA_A_MICB_CFILT_3_VAL, 0xFC,
4684 (k3 << 2));
4685
4686 snd_soc_update_bits(codec, TABLA_A_MICB_1_CTL, 0x60,
4687 (pdata->micbias.bias1_cfilt_sel << 5));
4688 snd_soc_update_bits(codec, TABLA_A_MICB_2_CTL, 0x60,
4689 (pdata->micbias.bias2_cfilt_sel << 5));
4690 snd_soc_update_bits(codec, TABLA_A_MICB_3_CTL, 0x60,
4691 (pdata->micbias.bias3_cfilt_sel << 5));
Joonwoo Park6c1ebb62012-01-16 19:08:43 -08004692 snd_soc_update_bits(codec, tabla->reg_addr.micb_4_ctl, 0x60,
4693 (pdata->micbias.bias4_cfilt_sel << 5));
Patrick Lai3043fba2011-08-01 14:15:57 -07004694
Santosh Mardi22920282011-10-26 02:38:40 +05304695 for (i = 0; i < 6; j++, i += 2) {
4696 if (flag & (0x01 << i)) {
4697 value = (leg_mode & (0x01 << i)) ? 0x10 : 0x00;
4698 val_txfe = (txfe_bypass & (0x01 << i)) ? 0x20 : 0x00;
4699 val_txfe = val_txfe |
4700 ((txfe_buff & (0x01 << i)) ? 0x10 : 0x00);
4701 snd_soc_update_bits(codec, TABLA_A_TX_1_2_EN + j * 10,
4702 0x10, value);
4703 snd_soc_update_bits(codec,
4704 TABLA_A_TX_1_2_TEST_EN + j * 10,
4705 0x30, val_txfe);
4706 }
4707 if (flag & (0x01 << (i + 1))) {
4708 value = (leg_mode & (0x01 << (i + 1))) ? 0x01 : 0x00;
4709 val_txfe = (txfe_bypass &
4710 (0x01 << (i + 1))) ? 0x02 : 0x00;
4711 val_txfe |= (txfe_buff &
4712 (0x01 << (i + 1))) ? 0x01 : 0x00;
4713 snd_soc_update_bits(codec, TABLA_A_TX_1_2_EN + j * 10,
4714 0x01, value);
4715 snd_soc_update_bits(codec,
4716 TABLA_A_TX_1_2_TEST_EN + j * 10,
4717 0x03, val_txfe);
4718 }
4719 }
4720 if (flag & 0x40) {
4721 value = (leg_mode & 0x40) ? 0x10 : 0x00;
4722 value = value | ((txfe_bypass & 0x40) ? 0x02 : 0x00);
4723 value = value | ((txfe_buff & 0x40) ? 0x01 : 0x00);
4724 snd_soc_update_bits(codec, TABLA_A_TX_7_MBHC_EN,
4725 0x13, value);
4726 }
Patrick Lai49efeac2011-11-03 11:01:12 -07004727
4728 if (pdata->ocp.use_pdata) {
4729 /* not defined in CODEC specification */
4730 if (pdata->ocp.hph_ocp_limit == 1 ||
4731 pdata->ocp.hph_ocp_limit == 5) {
4732 rc = -EINVAL;
4733 goto done;
4734 }
4735 snd_soc_update_bits(codec, TABLA_A_RX_COM_OCP_CTL,
4736 0x0F, pdata->ocp.num_attempts);
4737 snd_soc_write(codec, TABLA_A_RX_COM_OCP_COUNT,
4738 ((pdata->ocp.run_time << 4) | pdata->ocp.wait_time));
4739 snd_soc_update_bits(codec, TABLA_A_RX_HPH_OCP_CTL,
4740 0xE0, (pdata->ocp.hph_ocp_limit << 5));
4741 }
Patrick Lai3043fba2011-08-01 14:15:57 -07004742done:
4743 return rc;
4744}
4745
Kiran Kandi1f6fd722011-08-11 10:36:11 -07004746static const struct tabla_reg_mask_val tabla_1_1_reg_defaults[] = {
4747
4748 /* Tabla 1.1 MICBIAS changes */
4749 TABLA_REG_VAL(TABLA_A_MICB_1_INT_RBIAS, 0x24),
4750 TABLA_REG_VAL(TABLA_A_MICB_2_INT_RBIAS, 0x24),
4751 TABLA_REG_VAL(TABLA_A_MICB_3_INT_RBIAS, 0x24),
Kiran Kandi1f6fd722011-08-11 10:36:11 -07004752
4753 /* Tabla 1.1 HPH changes */
4754 TABLA_REG_VAL(TABLA_A_RX_HPH_BIAS_PA, 0x57),
4755 TABLA_REG_VAL(TABLA_A_RX_HPH_BIAS_LDO, 0x56),
4756
4757 /* Tabla 1.1 EAR PA changes */
4758 TABLA_REG_VAL(TABLA_A_RX_EAR_BIAS_PA, 0xA6),
4759 TABLA_REG_VAL(TABLA_A_RX_EAR_GAIN, 0x02),
4760 TABLA_REG_VAL(TABLA_A_RX_EAR_VCM, 0x03),
4761
4762 /* Tabla 1.1 Lineout_5 Changes */
4763 TABLA_REG_VAL(TABLA_A_RX_LINE_5_GAIN, 0x10),
4764
4765 /* Tabla 1.1 RX Changes */
4766 TABLA_REG_VAL(TABLA_A_CDC_RX1_B5_CTL, 0x78),
4767 TABLA_REG_VAL(TABLA_A_CDC_RX2_B5_CTL, 0x78),
4768 TABLA_REG_VAL(TABLA_A_CDC_RX3_B5_CTL, 0x78),
4769 TABLA_REG_VAL(TABLA_A_CDC_RX4_B5_CTL, 0x78),
4770 TABLA_REG_VAL(TABLA_A_CDC_RX5_B5_CTL, 0x78),
4771 TABLA_REG_VAL(TABLA_A_CDC_RX6_B5_CTL, 0x78),
4772 TABLA_REG_VAL(TABLA_A_CDC_RX7_B5_CTL, 0x78),
4773
4774 /* Tabla 1.1 RX1 and RX2 Changes */
4775 TABLA_REG_VAL(TABLA_A_CDC_RX1_B6_CTL, 0xA0),
4776 TABLA_REG_VAL(TABLA_A_CDC_RX2_B6_CTL, 0xA0),
4777
4778 /* Tabla 1.1 RX3 to RX7 Changes */
4779 TABLA_REG_VAL(TABLA_A_CDC_RX3_B6_CTL, 0x80),
4780 TABLA_REG_VAL(TABLA_A_CDC_RX4_B6_CTL, 0x80),
4781 TABLA_REG_VAL(TABLA_A_CDC_RX5_B6_CTL, 0x80),
4782 TABLA_REG_VAL(TABLA_A_CDC_RX6_B6_CTL, 0x80),
4783 TABLA_REG_VAL(TABLA_A_CDC_RX7_B6_CTL, 0x80),
4784
4785 /* Tabla 1.1 CLASSG Changes */
4786 TABLA_REG_VAL(TABLA_A_CDC_CLSG_FREQ_THRESH_B3_CTL, 0x1B),
4787};
4788
4789static const struct tabla_reg_mask_val tabla_2_0_reg_defaults[] = {
Kiran Kandi1f6fd722011-08-11 10:36:11 -07004790 /* Tabla 2.0 MICBIAS changes */
4791 TABLA_REG_VAL(TABLA_A_MICB_2_MBHC, 0x02),
4792};
4793
Joonwoo Park6c1ebb62012-01-16 19:08:43 -08004794static const struct tabla_reg_mask_val tabla_1_x_only_reg_2_0_defaults[] = {
4795 TABLA_REG_VAL(TABLA_1_A_MICB_4_INT_RBIAS, 0x24),
4796};
4797
4798static const struct tabla_reg_mask_val tabla_2_only_reg_2_0_defaults[] = {
4799 TABLA_REG_VAL(TABLA_2_A_MICB_4_INT_RBIAS, 0x24),
4800};
4801
Kiran Kandi1f6fd722011-08-11 10:36:11 -07004802static void tabla_update_reg_defaults(struct snd_soc_codec *codec)
4803{
4804 u32 i;
Joonwoo Park6c1ebb62012-01-16 19:08:43 -08004805 struct tabla *tabla_core = dev_get_drvdata(codec->dev->parent);
Kiran Kandi1f6fd722011-08-11 10:36:11 -07004806
4807 for (i = 0; i < ARRAY_SIZE(tabla_1_1_reg_defaults); i++)
4808 snd_soc_write(codec, tabla_1_1_reg_defaults[i].reg,
4809 tabla_1_1_reg_defaults[i].val);
4810
4811 for (i = 0; i < ARRAY_SIZE(tabla_2_0_reg_defaults); i++)
4812 snd_soc_write(codec, tabla_2_0_reg_defaults[i].reg,
4813 tabla_2_0_reg_defaults[i].val);
Joonwoo Park6c1ebb62012-01-16 19:08:43 -08004814
4815 if (TABLA_IS_1_X(tabla_core->version)) {
4816 for (i = 0; i < ARRAY_SIZE(tabla_1_x_only_reg_2_0_defaults);
4817 i++)
4818 snd_soc_write(codec,
4819 tabla_1_x_only_reg_2_0_defaults[i].reg,
4820 tabla_1_x_only_reg_2_0_defaults[i].val);
4821 } else {
4822 for (i = 0; i < ARRAY_SIZE(tabla_2_only_reg_2_0_defaults); i++)
4823 snd_soc_write(codec,
4824 tabla_2_only_reg_2_0_defaults[i].reg,
4825 tabla_2_only_reg_2_0_defaults[i].val);
4826 }
Kiran Kandi1f6fd722011-08-11 10:36:11 -07004827}
4828
4829static const struct tabla_reg_mask_val tabla_codec_reg_init_val[] = {
Patrick Laic7cae882011-11-18 11:52:49 -08004830 /* Initialize current threshold to 350MA
4831 * number of wait and run cycles to 4096
4832 */
Patrick Lai49efeac2011-11-03 11:01:12 -07004833 {TABLA_A_RX_HPH_OCP_CTL, 0xE0, 0x60},
Patrick Laic7cae882011-11-18 11:52:49 -08004834 {TABLA_A_RX_COM_OCP_COUNT, 0xFF, 0xFF},
Kiran Kandi1f6fd722011-08-11 10:36:11 -07004835
Santosh Mardi32171012011-10-28 23:32:06 +05304836 {TABLA_A_QFUSE_CTL, 0xFF, 0x03},
4837
Kiran Kandi1f6fd722011-08-11 10:36:11 -07004838 /* Initialize gain registers to use register gain */
4839 {TABLA_A_RX_HPH_L_GAIN, 0x10, 0x10},
4840 {TABLA_A_RX_HPH_R_GAIN, 0x10, 0x10},
4841 {TABLA_A_RX_LINE_1_GAIN, 0x10, 0x10},
4842 {TABLA_A_RX_LINE_2_GAIN, 0x10, 0x10},
4843 {TABLA_A_RX_LINE_3_GAIN, 0x10, 0x10},
4844 {TABLA_A_RX_LINE_4_GAIN, 0x10, 0x10},
4845
4846 /* Initialize mic biases to differential mode */
4847 {TABLA_A_MICB_1_INT_RBIAS, 0x24, 0x24},
4848 {TABLA_A_MICB_2_INT_RBIAS, 0x24, 0x24},
4849 {TABLA_A_MICB_3_INT_RBIAS, 0x24, 0x24},
Kiran Kandi1f6fd722011-08-11 10:36:11 -07004850
4851 {TABLA_A_CDC_CONN_CLSG_CTL, 0x3C, 0x14},
4852
4853 /* Use 16 bit sample size for TX1 to TX6 */
4854 {TABLA_A_CDC_CONN_TX_SB_B1_CTL, 0x30, 0x20},
4855 {TABLA_A_CDC_CONN_TX_SB_B2_CTL, 0x30, 0x20},
4856 {TABLA_A_CDC_CONN_TX_SB_B3_CTL, 0x30, 0x20},
4857 {TABLA_A_CDC_CONN_TX_SB_B4_CTL, 0x30, 0x20},
4858 {TABLA_A_CDC_CONN_TX_SB_B5_CTL, 0x30, 0x20},
4859 {TABLA_A_CDC_CONN_TX_SB_B6_CTL, 0x30, 0x20},
4860
4861 /* Use 16 bit sample size for TX7 to TX10 */
4862 {TABLA_A_CDC_CONN_TX_SB_B7_CTL, 0x60, 0x40},
4863 {TABLA_A_CDC_CONN_TX_SB_B8_CTL, 0x60, 0x40},
4864 {TABLA_A_CDC_CONN_TX_SB_B9_CTL, 0x60, 0x40},
4865 {TABLA_A_CDC_CONN_TX_SB_B10_CTL, 0x60, 0x40},
4866
4867 /* Use 16 bit sample size for RX */
4868 {TABLA_A_CDC_CONN_RX_SB_B1_CTL, 0xFF, 0xAA},
4869 {TABLA_A_CDC_CONN_RX_SB_B2_CTL, 0xFF, 0xAA},
4870
4871 /*enable HPF filter for TX paths */
4872 {TABLA_A_CDC_TX1_MUX_CTL, 0x8, 0x0},
4873 {TABLA_A_CDC_TX2_MUX_CTL, 0x8, 0x0},
4874 {TABLA_A_CDC_TX3_MUX_CTL, 0x8, 0x0},
4875 {TABLA_A_CDC_TX4_MUX_CTL, 0x8, 0x0},
4876 {TABLA_A_CDC_TX5_MUX_CTL, 0x8, 0x0},
4877 {TABLA_A_CDC_TX6_MUX_CTL, 0x8, 0x0},
4878 {TABLA_A_CDC_TX7_MUX_CTL, 0x8, 0x0},
4879 {TABLA_A_CDC_TX8_MUX_CTL, 0x8, 0x0},
4880 {TABLA_A_CDC_TX9_MUX_CTL, 0x8, 0x0},
4881 {TABLA_A_CDC_TX10_MUX_CTL, 0x8, 0x0},
4882};
4883
Joonwoo Park6c1ebb62012-01-16 19:08:43 -08004884static const struct tabla_reg_mask_val tabla_1_x_codec_reg_init_val[] = {
4885 /* Initialize mic biases to differential mode */
4886 {TABLA_1_A_MICB_4_INT_RBIAS, 0x24, 0x24},
4887};
4888
4889static const struct tabla_reg_mask_val tabla_2_higher_codec_reg_init_val[] = {
4890 /* Initialize mic biases to differential mode */
4891 {TABLA_2_A_MICB_4_INT_RBIAS, 0x24, 0x24},
4892};
4893
Kiran Kandi1f6fd722011-08-11 10:36:11 -07004894static void tabla_codec_init_reg(struct snd_soc_codec *codec)
4895{
4896 u32 i;
Joonwoo Park6c1ebb62012-01-16 19:08:43 -08004897 struct tabla *tabla_core = dev_get_drvdata(codec->dev->parent);
Kiran Kandi1f6fd722011-08-11 10:36:11 -07004898
4899 for (i = 0; i < ARRAY_SIZE(tabla_codec_reg_init_val); i++)
4900 snd_soc_update_bits(codec, tabla_codec_reg_init_val[i].reg,
4901 tabla_codec_reg_init_val[i].mask,
4902 tabla_codec_reg_init_val[i].val);
Joonwoo Park6c1ebb62012-01-16 19:08:43 -08004903 if (TABLA_IS_1_X(tabla_core->version)) {
4904 for (i = 0; i < ARRAY_SIZE(tabla_1_x_codec_reg_init_val); i++)
4905 snd_soc_update_bits(codec,
4906 tabla_1_x_codec_reg_init_val[i].reg,
4907 tabla_1_x_codec_reg_init_val[i].mask,
4908 tabla_1_x_codec_reg_init_val[i].val);
4909 } else {
4910 for (i = 0; i < ARRAY_SIZE(tabla_2_higher_codec_reg_init_val);
4911 i++)
4912 snd_soc_update_bits(codec,
4913 tabla_2_higher_codec_reg_init_val[i].reg,
4914 tabla_2_higher_codec_reg_init_val[i].mask,
4915 tabla_2_higher_codec_reg_init_val[i].val);
4916 }
4917}
4918
4919static void tabla_update_reg_address(struct tabla_priv *priv)
4920{
4921 struct tabla *tabla_core = dev_get_drvdata(priv->codec->dev->parent);
4922 struct tabla_reg_address *reg_addr = &priv->reg_addr;
4923
4924 if (TABLA_IS_1_X(tabla_core->version)) {
4925 reg_addr->micb_4_ctl = TABLA_1_A_MICB_4_CTL;
4926 reg_addr->micb_4_int_rbias = TABLA_1_A_MICB_4_INT_RBIAS;
4927 reg_addr->micb_4_int_rbias = TABLA_1_A_MICB_4_INT_RBIAS;
4928 } else if (TABLA_IS_2_0(tabla_core->version)) {
4929 reg_addr->micb_4_ctl = TABLA_2_A_MICB_4_CTL;
4930 reg_addr->micb_4_int_rbias = TABLA_2_A_MICB_4_INT_RBIAS;
4931 reg_addr->micb_4_int_rbias = TABLA_2_A_MICB_4_INT_RBIAS;
4932 }
Kiran Kandi1f6fd722011-08-11 10:36:11 -07004933}
4934
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004935static int tabla_codec_probe(struct snd_soc_codec *codec)
4936{
4937 struct tabla *control;
4938 struct tabla_priv *tabla;
4939 struct snd_soc_dapm_context *dapm = &codec->dapm;
4940 int ret = 0;
4941 int i;
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08004942 int ch_cnt;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004943
4944 codec->control_data = dev_get_drvdata(codec->dev->parent);
4945 control = codec->control_data;
4946
4947 tabla = kzalloc(sizeof(struct tabla_priv), GFP_KERNEL);
4948 if (!tabla) {
4949 dev_err(codec->dev, "Failed to allocate private data\n");
4950 return -ENOMEM;
4951 }
4952
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -07004953 /* Make sure mbhc micbias register addresses are zeroed out */
4954 memset(&tabla->mbhc_bias_regs, 0,
4955 sizeof(struct mbhc_micbias_regs));
Bhalchandra Gajared9ebb6c2011-10-03 19:54:41 -07004956 tabla->cfilt_k_value = 0;
4957 tabla->mbhc_micbias_switched = false;
Bhalchandra Gajare02d90cd2011-09-30 16:14:00 -07004958
Joonwoo Park0976d012011-12-22 11:48:18 -08004959 /* Make sure mbhc intenal calibration data is zeroed out */
4960 memset(&tabla->mbhc_data, 0,
4961 sizeof(struct mbhc_internal_cal_data));
Joonwoo Park433149a2012-01-11 09:53:54 -08004962 tabla->mbhc_data.t_sta_dce = DEFAULT_DCE_STA_WAIT;
Joonwoo Park0976d012011-12-22 11:48:18 -08004963 tabla->mbhc_data.t_dce = DEFAULT_DCE_WAIT;
4964 tabla->mbhc_data.t_sta = DEFAULT_STA_WAIT;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004965 snd_soc_codec_set_drvdata(codec, tabla);
4966
Kiran Kandi6fae8bf2011-08-15 10:36:42 -07004967 tabla->mclk_enabled = false;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004968 tabla->bandgap_type = TABLA_BANDGAP_OFF;
4969 tabla->clock_active = false;
4970 tabla->config_mode_active = false;
4971 tabla->mbhc_polling_active = false;
Joonwoo Parkf4267c22012-01-10 13:25:24 -08004972 tabla->mbhc_fake_ins_start = 0;
Bradley Rubincb3950a2011-08-18 13:07:26 -07004973 tabla->no_mic_headset_override = false;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004974 tabla->codec = codec;
Patrick Lai3043fba2011-08-01 14:15:57 -07004975 tabla->pdata = dev_get_platdata(codec->dev->parent);
Santosh Mardie15e2302011-11-15 10:39:23 +05304976 tabla->intf_type = tabla_get_intf_type();
Patrick Lai3043fba2011-08-01 14:15:57 -07004977
Joonwoo Park6c1ebb62012-01-16 19:08:43 -08004978 tabla_update_reg_address(tabla);
Santosh Mardi22920282011-10-26 02:38:40 +05304979 tabla_update_reg_defaults(codec);
4980 tabla_codec_init_reg(codec);
Santosh Mardi22920282011-10-26 02:38:40 +05304981 ret = tabla_handle_pdata(tabla);
Patrick Lai3043fba2011-08-01 14:15:57 -07004982 if (IS_ERR_VALUE(ret)) {
4983 pr_err("%s: bad pdata\n", __func__);
4984 goto err_pdata;
4985 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004986
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004987 snd_soc_add_controls(codec, tabla_snd_controls,
Joonwoo Park6c1ebb62012-01-16 19:08:43 -08004988 ARRAY_SIZE(tabla_snd_controls));
4989 if (TABLA_IS_1_X(control->version))
4990 snd_soc_add_controls(codec, tabla_1_x_snd_controls,
4991 ARRAY_SIZE(tabla_1_x_snd_controls));
4992 else
4993 snd_soc_add_controls(codec, tabla_2_higher_snd_controls,
4994 ARRAY_SIZE(tabla_2_higher_snd_controls));
4995
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004996 snd_soc_dapm_new_controls(dapm, tabla_dapm_widgets,
Joonwoo Park6c1ebb62012-01-16 19:08:43 -08004997 ARRAY_SIZE(tabla_dapm_widgets));
4998 if (TABLA_IS_1_X(control->version))
4999 snd_soc_dapm_new_controls(dapm, tabla_1_x_dapm_widgets,
5000 ARRAY_SIZE(tabla_1_x_dapm_widgets));
5001 else
5002 snd_soc_dapm_new_controls(dapm, tabla_2_higher_dapm_widgets,
5003 ARRAY_SIZE(tabla_2_higher_dapm_widgets));
5004
Santosh Mardie15e2302011-11-15 10:39:23 +05305005 if (tabla->intf_type == TABLA_INTERFACE_TYPE_I2C) {
5006 snd_soc_dapm_new_controls(dapm, tabla_dapm_i2s_widgets,
5007 ARRAY_SIZE(tabla_dapm_i2s_widgets));
5008 snd_soc_dapm_add_routes(dapm, audio_i2s_map,
5009 ARRAY_SIZE(audio_i2s_map));
5010 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005011 snd_soc_dapm_add_routes(dapm, audio_map, ARRAY_SIZE(audio_map));
Kiran Kandi8b3a8302011-09-27 16:13:28 -07005012
Joonwoo Park6c1ebb62012-01-16 19:08:43 -08005013 if (TABLA_IS_1_X(control->version)) {
Kiran Kandi7a9fd902011-11-14 13:51:45 -08005014 snd_soc_dapm_add_routes(dapm, tabla_1_x_lineout_2_to_4_map,
Joonwoo Park6c1ebb62012-01-16 19:08:43 -08005015 ARRAY_SIZE(tabla_1_x_lineout_2_to_4_map));
5016 } else if (TABLA_IS_2_0(control->version)) {
Kiran Kandi7a9fd902011-11-14 13:51:45 -08005017 snd_soc_dapm_add_routes(dapm, tabla_2_x_lineout_2_to_4_map,
Joonwoo Park6c1ebb62012-01-16 19:08:43 -08005018 ARRAY_SIZE(tabla_2_x_lineout_2_to_4_map));
Kiran Kandi7a9fd902011-11-14 13:51:45 -08005019 } else {
5020 pr_err("%s : ERROR. Unsupported Tabla version 0x%2x\n",
Joonwoo Park6c1ebb62012-01-16 19:08:43 -08005021 __func__, control->version);
Kiran Kandi7a9fd902011-11-14 13:51:45 -08005022 goto err_pdata;
5023 }
5024
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005025 snd_soc_dapm_sync(dapm);
5026
5027 ret = tabla_request_irq(codec->control_data, TABLA_IRQ_MBHC_INSERTION,
5028 tabla_hs_insert_irq, "Headset insert detect", tabla);
5029 if (ret) {
5030 pr_err("%s: Failed to request irq %d\n", __func__,
5031 TABLA_IRQ_MBHC_INSERTION);
5032 goto err_insert_irq;
5033 }
5034 tabla_disable_irq(codec->control_data, TABLA_IRQ_MBHC_INSERTION);
5035
5036 ret = tabla_request_irq(codec->control_data, TABLA_IRQ_MBHC_REMOVAL,
5037 tabla_hs_remove_irq, "Headset remove detect", tabla);
5038 if (ret) {
5039 pr_err("%s: Failed to request irq %d\n", __func__,
5040 TABLA_IRQ_MBHC_REMOVAL);
5041 goto err_remove_irq;
5042 }
5043 tabla_disable_irq(codec->control_data, TABLA_IRQ_MBHC_REMOVAL);
5044
5045 ret = tabla_request_irq(codec->control_data, TABLA_IRQ_MBHC_POTENTIAL,
Bradley Rubincb1e2732011-06-23 16:49:20 -07005046 tabla_dce_handler, "DC Estimation detect", tabla);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005047 if (ret) {
5048 pr_err("%s: Failed to request irq %d\n", __func__,
5049 TABLA_IRQ_MBHC_POTENTIAL);
5050 goto err_potential_irq;
5051 }
5052 tabla_disable_irq(codec->control_data, TABLA_IRQ_MBHC_POTENTIAL);
5053
Bradley Rubincb1e2732011-06-23 16:49:20 -07005054 ret = tabla_request_irq(codec->control_data, TABLA_IRQ_MBHC_RELEASE,
5055 tabla_release_handler, "Button Release detect", tabla);
5056 if (ret) {
5057 pr_err("%s: Failed to request irq %d\n", __func__,
5058 TABLA_IRQ_MBHC_RELEASE);
5059 goto err_release_irq;
5060 }
Bradley Rubin4d09cf42011-08-17 17:59:16 -07005061 tabla_disable_irq(codec->control_data, TABLA_IRQ_MBHC_RELEASE);
Bradley Rubincb1e2732011-06-23 16:49:20 -07005062
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005063 ret = tabla_request_irq(codec->control_data, TABLA_IRQ_SLIMBUS,
5064 tabla_slimbus_irq, "SLIMBUS Slave", tabla);
5065 if (ret) {
5066 pr_err("%s: Failed to request irq %d\n", __func__,
5067 TABLA_IRQ_SLIMBUS);
5068 goto err_slimbus_irq;
5069 }
5070
5071 for (i = 0; i < TABLA_SLIM_NUM_PORT_REG; i++)
5072 tabla_interface_reg_write(codec->control_data,
5073 TABLA_SLIM_PGD_PORT_INT_EN0 + i, 0xFF);
5074
Patrick Lai49efeac2011-11-03 11:01:12 -07005075 ret = tabla_request_irq(codec->control_data,
5076 TABLA_IRQ_HPH_PA_OCPL_FAULT, tabla_hphl_ocp_irq,
5077 "HPH_L OCP detect", tabla);
5078 if (ret) {
5079 pr_err("%s: Failed to request irq %d\n", __func__,
5080 TABLA_IRQ_HPH_PA_OCPL_FAULT);
5081 goto err_hphl_ocp_irq;
5082 }
Patrick Lai92032be2011-12-19 14:14:25 -08005083 tabla_disable_irq(codec->control_data, TABLA_IRQ_HPH_PA_OCPL_FAULT);
Patrick Lai49efeac2011-11-03 11:01:12 -07005084
5085 ret = tabla_request_irq(codec->control_data,
5086 TABLA_IRQ_HPH_PA_OCPR_FAULT, tabla_hphr_ocp_irq,
5087 "HPH_R OCP detect", tabla);
5088 if (ret) {
5089 pr_err("%s: Failed to request irq %d\n", __func__,
5090 TABLA_IRQ_HPH_PA_OCPR_FAULT);
5091 goto err_hphr_ocp_irq;
5092 }
Patrick Lai92032be2011-12-19 14:14:25 -08005093 tabla_disable_irq(codec->control_data, TABLA_IRQ_HPH_PA_OCPR_FAULT);
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08005094 for (i = 0; i < ARRAY_SIZE(tabla_dai); i++) {
5095 switch (tabla_dai[i].id) {
5096 case AIF1_PB:
5097 ch_cnt = tabla_dai[i].playback.channels_max;
5098 break;
5099 case AIF1_CAP:
5100 ch_cnt = tabla_dai[i].capture.channels_max;
5101 break;
Neema Shettyd3a89262012-02-16 10:23:50 -08005102 case AIF2_PB:
5103 ch_cnt = tabla_dai[i].playback.channels_max;
5104 break;
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08005105 default:
5106 continue;
5107 }
5108 tabla->dai[i].ch_num = kzalloc((sizeof(unsigned int)*
5109 ch_cnt), GFP_KERNEL);
5110 }
Patrick Lai49efeac2011-11-03 11:01:12 -07005111
Bradley Rubincb3950a2011-08-18 13:07:26 -07005112#ifdef CONFIG_DEBUG_FS
5113 debug_tabla_priv = tabla;
5114#endif
5115
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005116 return ret;
5117
Patrick Lai49efeac2011-11-03 11:01:12 -07005118err_hphr_ocp_irq:
5119 tabla_free_irq(codec->control_data, TABLA_IRQ_HPH_PA_OCPL_FAULT, tabla);
5120err_hphl_ocp_irq:
5121 tabla_free_irq(codec->control_data, TABLA_IRQ_SLIMBUS, tabla);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005122err_slimbus_irq:
Bradley Rubincb1e2732011-06-23 16:49:20 -07005123 tabla_free_irq(codec->control_data, TABLA_IRQ_MBHC_RELEASE, tabla);
5124err_release_irq:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005125 tabla_free_irq(codec->control_data, TABLA_IRQ_MBHC_POTENTIAL, tabla);
5126err_potential_irq:
5127 tabla_free_irq(codec->control_data, TABLA_IRQ_MBHC_REMOVAL, tabla);
5128err_remove_irq:
5129 tabla_free_irq(codec->control_data, TABLA_IRQ_MBHC_INSERTION, tabla);
5130err_insert_irq:
Patrick Lai3043fba2011-08-01 14:15:57 -07005131err_pdata:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005132 kfree(tabla);
5133 return ret;
5134}
5135static int tabla_codec_remove(struct snd_soc_codec *codec)
5136{
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08005137 int i;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005138 struct tabla_priv *tabla = snd_soc_codec_get_drvdata(codec);
5139 tabla_free_irq(codec->control_data, TABLA_IRQ_SLIMBUS, tabla);
Bradley Rubincb1e2732011-06-23 16:49:20 -07005140 tabla_free_irq(codec->control_data, TABLA_IRQ_MBHC_RELEASE, tabla);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005141 tabla_free_irq(codec->control_data, TABLA_IRQ_MBHC_POTENTIAL, tabla);
5142 tabla_free_irq(codec->control_data, TABLA_IRQ_MBHC_REMOVAL, tabla);
5143 tabla_free_irq(codec->control_data, TABLA_IRQ_MBHC_INSERTION, tabla);
5144 tabla_codec_disable_clock_block(codec);
5145 tabla_codec_enable_bandgap(codec, TABLA_BANDGAP_OFF);
Patrick Lai64b43262011-12-06 17:29:15 -08005146 if (tabla->mbhc_fw)
5147 release_firmware(tabla->mbhc_fw);
Bharath Ramachandramurthy9c79f132011-11-28 11:18:57 -08005148 for (i = 0; i < ARRAY_SIZE(tabla_dai); i++)
5149 kfree(tabla->dai[i].ch_num);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005150 kfree(tabla);
5151 return 0;
5152}
5153static struct snd_soc_codec_driver soc_codec_dev_tabla = {
5154 .probe = tabla_codec_probe,
5155 .remove = tabla_codec_remove,
5156 .read = tabla_read,
5157 .write = tabla_write,
5158
5159 .readable_register = tabla_readable,
5160 .volatile_register = tabla_volatile,
5161
5162 .reg_cache_size = TABLA_CACHE_SIZE,
5163 .reg_cache_default = tabla_reg_defaults,
5164 .reg_word_size = 1,
5165};
Bradley Rubincb3950a2011-08-18 13:07:26 -07005166
5167#ifdef CONFIG_DEBUG_FS
5168static struct dentry *debugfs_poke;
5169
5170static int codec_debug_open(struct inode *inode, struct file *file)
5171{
5172 file->private_data = inode->i_private;
5173 return 0;
5174}
5175
5176static ssize_t codec_debug_write(struct file *filp,
5177 const char __user *ubuf, size_t cnt, loff_t *ppos)
5178{
5179 char lbuf[32];
5180 char *buf;
5181 int rc;
5182
5183 if (cnt > sizeof(lbuf) - 1)
5184 return -EINVAL;
5185
5186 rc = copy_from_user(lbuf, ubuf, cnt);
5187 if (rc)
5188 return -EFAULT;
5189
5190 lbuf[cnt] = '\0';
5191 buf = (char *)lbuf;
5192 debug_tabla_priv->no_mic_headset_override = (*strsep(&buf, " ") == '0')
5193 ? false : true;
Bradley Rubincb3950a2011-08-18 13:07:26 -07005194 return rc;
5195}
5196
5197static const struct file_operations codec_debug_ops = {
5198 .open = codec_debug_open,
5199 .write = codec_debug_write,
5200};
5201#endif
5202
Joonwoo Park8b1f0982011-12-08 17:12:45 -08005203#ifdef CONFIG_PM
5204static int tabla_suspend(struct device *dev)
5205{
Joonwoo Park816b8e62012-01-23 16:03:21 -08005206 dev_dbg(dev, "%s: system suspend\n", __func__);
5207 return 0;
Joonwoo Park8b1f0982011-12-08 17:12:45 -08005208}
5209
5210static int tabla_resume(struct device *dev)
5211{
Joonwoo Park816b8e62012-01-23 16:03:21 -08005212 dev_dbg(dev, "%s: system resume\n", __func__);
5213 return 0;
Joonwoo Park8b1f0982011-12-08 17:12:45 -08005214}
5215
5216static const struct dev_pm_ops tabla_pm_ops = {
5217 .suspend = tabla_suspend,
5218 .resume = tabla_resume,
5219};
5220#endif
5221
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005222static int __devinit tabla_probe(struct platform_device *pdev)
5223{
Santosh Mardie15e2302011-11-15 10:39:23 +05305224 int ret = 0;
Bradley Rubincb3950a2011-08-18 13:07:26 -07005225#ifdef CONFIG_DEBUG_FS
5226 debugfs_poke = debugfs_create_file("TRRS",
5227 S_IFREG | S_IRUGO, NULL, (void *) "TRRS", &codec_debug_ops);
5228
5229#endif
Santosh Mardie15e2302011-11-15 10:39:23 +05305230 if (tabla_get_intf_type() == TABLA_INTERFACE_TYPE_SLIMBUS)
5231 ret = snd_soc_register_codec(&pdev->dev, &soc_codec_dev_tabla,
5232 tabla_dai, ARRAY_SIZE(tabla_dai));
5233 else if (tabla_get_intf_type() == TABLA_INTERFACE_TYPE_I2C)
5234 ret = snd_soc_register_codec(&pdev->dev, &soc_codec_dev_tabla,
5235 tabla_i2s_dai, ARRAY_SIZE(tabla_i2s_dai));
5236 return ret;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005237}
5238static int __devexit tabla_remove(struct platform_device *pdev)
5239{
5240 snd_soc_unregister_codec(&pdev->dev);
Bradley Rubincb3950a2011-08-18 13:07:26 -07005241
5242#ifdef CONFIG_DEBUG_FS
5243 debugfs_remove(debugfs_poke);
5244#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005245 return 0;
5246}
5247static struct platform_driver tabla_codec_driver = {
5248 .probe = tabla_probe,
5249 .remove = tabla_remove,
5250 .driver = {
5251 .name = "tabla_codec",
5252 .owner = THIS_MODULE,
Joonwoo Park8b1f0982011-12-08 17:12:45 -08005253#ifdef CONFIG_PM
5254 .pm = &tabla_pm_ops,
5255#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005256 },
5257};
5258
Kuirong Wangcd4b6da2012-01-16 22:54:45 -08005259static struct platform_driver tabla1x_codec_driver = {
5260 .probe = tabla_probe,
5261 .remove = tabla_remove,
5262 .driver = {
5263 .name = "tabla1x_codec",
5264 .owner = THIS_MODULE,
5265#ifdef CONFIG_PM
5266 .pm = &tabla_pm_ops,
5267#endif
5268 },
5269};
5270
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005271static int __init tabla_codec_init(void)
5272{
Kuirong Wangcd4b6da2012-01-16 22:54:45 -08005273 int rtn = platform_driver_register(&tabla_codec_driver);
5274 if (rtn == 0) {
5275 rtn = platform_driver_register(&tabla1x_codec_driver);
5276 if (rtn != 0)
5277 platform_driver_unregister(&tabla_codec_driver);
5278 }
5279 return rtn;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005280}
5281
5282static void __exit tabla_codec_exit(void)
5283{
Kuirong Wangcd4b6da2012-01-16 22:54:45 -08005284 platform_driver_unregister(&tabla1x_codec_driver);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005285 platform_driver_unregister(&tabla_codec_driver);
5286}
5287
5288module_init(tabla_codec_init);
5289module_exit(tabla_codec_exit);
5290
5291MODULE_DESCRIPTION("Tabla codec driver");
5292MODULE_VERSION("1.0");
5293MODULE_LICENSE("GPL v2");