Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | #ifndef __ASM_SYSTEM_H |
| 2 | #define __ASM_SYSTEM_H |
| 3 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4 | #include <asm/segment.h> |
Jeff Dike | a436ed9 | 2007-05-08 00:35:02 -0700 | [diff] [blame] | 5 | #include <asm/cmpxchg.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 6 | |
| 7 | #ifdef __KERNEL__ |
| 8 | |
Jan Beulich | 213fde7 | 2007-12-18 18:05:58 +0100 | [diff] [blame] | 9 | /* entries in ARCH_DLINFO: */ |
| 10 | #ifdef CONFIG_IA32_EMULATION |
| 11 | # define AT_VECTOR_SIZE_ARCH 2 |
| 12 | #else |
| 13 | # define AT_VECTOR_SIZE_ARCH 1 |
| 14 | #endif |
| 15 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 16 | #define __SAVE(reg,offset) "movq %%" #reg ",(14-" #offset ")*8(%%rsp)\n\t" |
| 17 | #define __RESTORE(reg,offset) "movq (14-" #offset ")*8(%%rsp),%%" #reg "\n\t" |
| 18 | |
| 19 | /* frame pointer must be last for get_wchan */ |
Andi Kleen | 658fdbe | 2006-09-26 10:52:41 +0200 | [diff] [blame] | 20 | #define SAVE_CONTEXT "pushf ; pushq %%rbp ; movq %%rsi,%%rbp\n\t" |
| 21 | #define RESTORE_CONTEXT "movq %%rbp,%%rsi ; popq %%rbp ; popf\t" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 22 | |
| 23 | #define __EXTRA_CLOBBER \ |
| 24 | ,"rcx","rbx","rdx","r8","r9","r10","r11","r12","r13","r14","r15" |
| 25 | |
Andi Kleen | 658fdbe | 2006-09-26 10:52:41 +0200 | [diff] [blame] | 26 | /* Save restore flags to clear handle leaking NT */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 27 | #define switch_to(prev,next,last) \ |
| 28 | asm volatile(SAVE_CONTEXT \ |
| 29 | "movq %%rsp,%P[threadrsp](%[prev])\n\t" /* save RSP */ \ |
| 30 | "movq %P[threadrsp](%[next]),%%rsp\n\t" /* restore RSP */ \ |
| 31 | "call __switch_to\n\t" \ |
| 32 | ".globl thread_return\n" \ |
| 33 | "thread_return:\n\t" \ |
| 34 | "movq %%gs:%P[pda_pcurrent],%%rsi\n\t" \ |
| 35 | "movq %P[thread_info](%%rsi),%%r8\n\t" \ |
Gerd Hoffmann | d167a51 | 2006-06-26 13:56:16 +0200 | [diff] [blame] | 36 | LOCK_PREFIX "btr %[tif_fork],%P[ti_flags](%%r8)\n\t" \ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 37 | "movq %%rax,%%rdi\n\t" \ |
| 38 | "jc ret_from_fork\n\t" \ |
| 39 | RESTORE_CONTEXT \ |
| 40 | : "=a" (last) \ |
| 41 | : [next] "S" (next), [prev] "D" (prev), \ |
H. Peter Anvin | faca622 | 2008-01-30 13:31:02 +0100 | [diff] [blame] | 42 | [threadrsp] "i" (offsetof(struct task_struct, thread.sp)), \ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 43 | [ti_flags] "i" (offsetof(struct thread_info, flags)),\ |
| 44 | [tif_fork] "i" (TIF_FORK), \ |
Roman Zippel | f7e4217 | 2007-05-09 02:35:17 -0700 | [diff] [blame] | 45 | [thread_info] "i" (offsetof(struct task_struct, stack)), \ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 46 | [pda_pcurrent] "i" (offsetof(struct x8664_pda, pcurrent)) \ |
| 47 | : "memory", "cc" __EXTRA_CLOBBER) |
| 48 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 49 | #endif /* __KERNEL__ */ |
| 50 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 51 | #ifdef CONFIG_SMP |
| 52 | #define smp_mb() mb() |
Nick Piggin | b6c7347 | 2007-10-13 03:07:38 +0200 | [diff] [blame] | 53 | #define smp_rmb() barrier() |
| 54 | #define smp_wmb() barrier() |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 55 | #define smp_read_barrier_depends() do {} while(0) |
| 56 | #else |
| 57 | #define smp_mb() barrier() |
| 58 | #define smp_rmb() barrier() |
| 59 | #define smp_wmb() barrier() |
| 60 | #define smp_read_barrier_depends() do {} while(0) |
| 61 | #endif |
| 62 | |
| 63 | |
| 64 | /* |
| 65 | * Force strict CPU ordering. |
| 66 | * And yes, this is required on UP too when we're talking |
| 67 | * to devices. |
| 68 | */ |
| 69 | #define mb() asm volatile("mfence":::"memory") |
| 70 | #define rmb() asm volatile("lfence":::"memory") |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 71 | #define wmb() asm volatile("sfence" ::: "memory") |
Nick Piggin | 4071c71 | 2007-10-13 03:06:55 +0200 | [diff] [blame] | 72 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 73 | #define read_barrier_depends() do {} while(0) |
Takashi Iwai | 911b0ad | 2006-02-04 23:28:05 -0800 | [diff] [blame] | 74 | #define set_mb(var, value) do { (void) xchg(&var, value); } while (0) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 75 | |
| 76 | #define warn_if_not_ulong(x) do { unsigned long foo; (void) (&(x) == &foo); } while (0) |
| 77 | |
Glauber de Oliveira Costa | d3ca901 | 2008-01-30 13:31:08 +0100 | [diff] [blame^] | 78 | static inline unsigned long read_cr8(void) |
| 79 | { |
| 80 | unsigned long cr8; |
| 81 | asm volatile("movq %%cr8,%0" : "=r" (cr8)); |
| 82 | return cr8; |
| 83 | } |
| 84 | |
| 85 | static inline void write_cr8(unsigned long val) |
| 86 | { |
| 87 | asm volatile("movq %0,%%cr8" :: "r" (val) : "memory"); |
| 88 | } |
| 89 | |
Ingo Molnar | 2601e64 | 2006-07-03 00:24:45 -0700 | [diff] [blame] | 90 | #include <linux/irqflags.h> |
Ravikiran G Thirumalai | 2ddb55f | 2006-01-17 07:03:47 +0100 | [diff] [blame] | 91 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 92 | #endif |