blob: 9ce10df92f8d76cc2edcd6b235b053fadf235878 [file] [log] [blame]
Manu Gautam5143b252012-01-05 19:25:23 -08001/* Copyright (c) 2009-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/err.h>
16#include <linux/ctype.h>
17#include <linux/bitops.h>
18#include <linux/io.h>
19#include <linux/spinlock.h>
20#include <linux/delay.h>
21#include <linux/clk.h>
22
23#include <asm/clkdev.h>
24#include <asm/mach-types.h>
25
26#include <mach/msm_iomap.h>
27#include <mach/clk.h>
28#include <mach/rpm-regulator.h>
Stephen Boyd94625ef2011-07-12 17:06:01 -070029#include <mach/socinfo.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070030
31#include "clock-local.h"
32#include "clock-rpm.h"
33#include "clock-voter.h"
34#include "clock-dss-8960.h"
35#include "devices.h"
36
37#define REG(off) (MSM_CLK_CTL_BASE + (off))
38#define REG_MM(off) (MSM_MMSS_CLK_CTL_BASE + (off))
39#define REG_LPA(off) (MSM_LPASS_CLK_CTL_BASE + (off))
Matt Wagantall8b38f942011-08-02 18:23:18 -070040#define REG_GCC(off) (MSM_APCS_GCC_BASE + (off))
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070041
42/* Peripheral clock registers. */
Stephen Boyda52d7e32011-11-10 11:59:00 -080043#define ADM0_PBUS_CLK_CTL_REG REG(0x2208)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070044#define CE1_HCLK_CTL_REG REG(0x2720)
45#define CE1_CORE_CLK_CTL_REG REG(0x2724)
Tianyi Gou05e01102012-02-08 22:15:49 -080046#define PRNG_CLK_NS_REG REG(0x2E80)
Tianyi Gou41515e22011-09-01 19:37:43 -070047#define CE3_HCLK_CTL_REG REG(0x36C4)
48#define CE3_CORE_CLK_CTL_REG REG(0x36CC)
49#define CE3_CLK_SRC_NS_REG REG(0x36C0)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070050#define DMA_BAM_HCLK_CTL REG(0x25C0)
Tianyi Gou41515e22011-09-01 19:37:43 -070051#define CLK_HALT_AFAB_SFAB_STATEB_REG REG(0x2FC4)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070052#define CLK_HALT_CFPB_STATEA_REG REG(0x2FCC)
53#define CLK_HALT_CFPB_STATEB_REG REG(0x2FD0)
54#define CLK_HALT_CFPB_STATEC_REG REG(0x2FD4)
55#define CLK_HALT_DFAB_STATE_REG REG(0x2FC8)
Tianyi Gou41515e22011-09-01 19:37:43 -070056/* 8064 name CLK_HALT_GSS_KPSS_MISC_STATE_REG */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070057#define CLK_HALT_MSS_SMPSS_MISC_STATE_REG REG(0x2FDC)
58#define CLK_HALT_SFPB_MISC_STATE_REG REG(0x2FD8)
Stephen Boyd973e4ba2011-07-12 17:06:01 -070059#define CLK_HALT_AFAB_SFAB_STATEB_REG REG(0x2FC4)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070060#define CLK_TEST_REG REG(0x2FA0)
Matt Wagantall7625a4c2011-11-01 16:17:53 -070061#define GPn_MD_REG(n) REG(0x2D00+(0x20*(n)))
62#define GPn_NS_REG(n) REG(0x2D24+(0x20*(n)))
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070063#define GSBIn_HCLK_CTL_REG(n) REG(0x29C0+(0x20*((n)-1)))
64#define GSBIn_QUP_APPS_MD_REG(n) REG(0x29C8+(0x20*((n)-1)))
65#define GSBIn_QUP_APPS_NS_REG(n) REG(0x29CC+(0x20*((n)-1)))
66#define GSBIn_RESET_REG(n) REG(0x29DC+(0x20*((n)-1)))
67#define GSBIn_UART_APPS_MD_REG(n) REG(0x29D0+(0x20*((n)-1)))
68#define GSBIn_UART_APPS_NS_REG(n) REG(0x29D4+(0x20*((n)-1)))
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070069#define PDM_CLK_NS_REG REG(0x2CC0)
Tianyi Gou41515e22011-09-01 19:37:43 -070070/* 8064 name BB_PLL_ENA_APCS_REG */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070071#define BB_PLL_ENA_SC0_REG REG(0x34C0)
Tianyi Gou59608a72012-01-31 22:19:30 -080072#define BB_PLL_ENA_RPM_REG REG(0x34A0)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070073#define BB_PLL0_STATUS_REG REG(0x30D8)
74#define BB_PLL5_STATUS_REG REG(0x30F8)
75#define BB_PLL6_STATUS_REG REG(0x3118)
76#define BB_PLL7_STATUS_REG REG(0x3138)
77#define BB_PLL8_L_VAL_REG REG(0x3144)
78#define BB_PLL8_M_VAL_REG REG(0x3148)
79#define BB_PLL8_MODE_REG REG(0x3140)
80#define BB_PLL8_N_VAL_REG REG(0x314C)
81#define BB_PLL8_STATUS_REG REG(0x3158)
82#define BB_PLL8_CONFIG_REG REG(0x3154)
83#define BB_PLL8_TEST_CTL_REG REG(0x3150)
Stephen Boyd94625ef2011-07-12 17:06:01 -070084#define BB_MMCC_PLL2_MODE_REG REG(0x3160)
85#define BB_MMCC_PLL2_TEST_CTL_REG REG(0x3170)
Tianyi Gou41515e22011-09-01 19:37:43 -070086#define BB_PLL14_MODE_REG REG(0x31C0)
87#define BB_PLL14_L_VAL_REG REG(0x31C4)
88#define BB_PLL14_M_VAL_REG REG(0x31C8)
89#define BB_PLL14_N_VAL_REG REG(0x31CC)
90#define BB_PLL14_TEST_CTL_REG REG(0x31D0)
91#define BB_PLL14_CONFIG_REG REG(0x31D4)
Stephen Boyd94625ef2011-07-12 17:06:01 -070092#define BB_PLL14_STATUS_REG REG(0x31D8)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070093#define PLLTEST_PAD_CFG_REG REG(0x2FA4)
94#define PMEM_ACLK_CTL_REG REG(0x25A0)
95#define RINGOSC_NS_REG REG(0x2DC0)
96#define RINGOSC_STATUS_REG REG(0x2DCC)
97#define RINGOSC_TCXO_CTL_REG REG(0x2DC4)
Stephen Boyda52d7e32011-11-10 11:59:00 -080098#define RPM_MSG_RAM_HCLK_CTL_REG REG(0x27E0)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070099#define SC0_U_CLK_BRANCH_ENA_VOTE_REG REG(0x3080)
100#define SDCn_APPS_CLK_MD_REG(n) REG(0x2828+(0x20*((n)-1)))
101#define SDCn_APPS_CLK_NS_REG(n) REG(0x282C+(0x20*((n)-1)))
102#define SDCn_HCLK_CTL_REG(n) REG(0x2820+(0x20*((n)-1)))
103#define SDCn_RESET_REG(n) REG(0x2830+(0x20*((n)-1)))
104#define SLIMBUS_XO_SRC_CLK_CTL_REG REG(0x2628)
105#define TSIF_HCLK_CTL_REG REG(0x2700)
106#define TSIF_REF_CLK_MD_REG REG(0x270C)
107#define TSIF_REF_CLK_NS_REG REG(0x2710)
108#define TSSC_CLK_CTL_REG REG(0x2CA0)
Tianyi Gou41515e22011-09-01 19:37:43 -0700109#define SATA_CLK_SRC_NS_REG REG(0x2C08)
110#define SATA_RXOOB_CLK_CTL_REG REG(0x2C0C)
111#define SATA_PMALIVE_CLK_CTL_REG REG(0x2C10)
112#define SATA_PHY_REF_CLK_CTL_REG REG(0x2C14)
113#define SATA_PHY_CFG_CLK_CTL_REG REG(0x2C40)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700114#define USB_FSn_HCLK_CTL_REG(n) REG(0x2960+(0x20*((n)-1)))
115#define USB_FSn_RESET_REG(n) REG(0x2974+(0x20*((n)-1)))
116#define USB_FSn_SYSTEM_CLK_CTL_REG(n) REG(0x296C+(0x20*((n)-1)))
117#define USB_FSn_XCVR_FS_CLK_MD_REG(n) REG(0x2964+(0x20*((n)-1)))
118#define USB_FSn_XCVR_FS_CLK_NS_REG(n) REG(0x2968+(0x20*((n)-1)))
119#define USB_HS1_HCLK_CTL_REG REG(0x2900)
Tianyi Gou41515e22011-09-01 19:37:43 -0700120#define USB_HS1_HCLK_FS_REG REG(0x2904)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700121#define USB_HS1_RESET_REG REG(0x2910)
122#define USB_HS1_XCVR_FS_CLK_MD_REG REG(0x2908)
123#define USB_HS1_XCVR_FS_CLK_NS_REG REG(0x290C)
Tianyi Gou41515e22011-09-01 19:37:43 -0700124#define USB_HS3_HCLK_CTL_REG REG(0x3700)
125#define USB_HS3_HCLK_FS_REG REG(0x3704)
126#define USB_HS3_RESET_REG REG(0x3710)
127#define USB_HS3_XCVR_FS_CLK_MD_REG REG(0X3708)
128#define USB_HS3_XCVR_FS_CLK_NS_REG REG(0X370C)
129#define USB_HS4_HCLK_CTL_REG REG(0x3720)
130#define USB_HS4_HCLK_FS_REG REG(0x3724)
131#define USB_HS4_RESET_REG REG(0x3730)
132#define USB_HS4_XCVR_FS_CLK_MD_REG REG(0X3728)
133#define USB_HS4_XCVR_FS_CLK_NS_REG REG(0X372C)
Stephen Boyd94625ef2011-07-12 17:06:01 -0700134#define USB_HSIC_HCLK_CTL_REG REG(0x2920)
135#define USB_HSIC_HSIC_CLK_CTL_REG REG(0x2B44)
136#define USB_HSIC_HSIC_CLK_SRC_CTL_REG REG(0x2B40)
137#define USB_HSIC_HSIO_CAL_CLK_CTL_REG REG(0x2B48)
138#define USB_HSIC_RESET_REG REG(0x2934)
139#define USB_HSIC_SYSTEM_CLK_CTL_REG REG(0x292C)
140#define USB_HSIC_XCVR_FS_CLK_MD_REG REG(0x2924)
141#define USB_HSIC_XCVR_FS_CLK_NS_REG REG(0x2928)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700142#define USB_PHY0_RESET_REG REG(0x2E20)
Tianyi Gou41515e22011-09-01 19:37:43 -0700143#define PCIE_ALT_REF_CLK_NS_REG REG(0x3860)
144#define PCIE_HCLK_CTL_REG REG(0x22CC)
145#define GPLL1_MODE_REG REG(0x3160)
146#define GPLL1_L_VAL_REG REG(0x3164)
147#define GPLL1_M_VAL_REG REG(0x3168)
148#define GPLL1_N_VAL_REG REG(0x316C)
149#define GPLL1_CONFIG_REG REG(0x3174)
150#define GPLL1_STATUS_REG REG(0x3178)
151#define PXO_SRC_CLK_CTL_REG REG(0x2EA0)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700152
153/* Multimedia clock registers. */
154#define AHB_EN_REG REG_MM(0x0008)
155#define AHB_EN2_REG REG_MM(0x0038)
Tianyi Gou41515e22011-09-01 19:37:43 -0700156#define AHB_EN3_REG REG_MM(0x0248)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700157#define AHB_NS_REG REG_MM(0x0004)
158#define AXI_NS_REG REG_MM(0x0014)
Stephen Boyd94625ef2011-07-12 17:06:01 -0700159#define CAMCLK0_NS_REG REG_MM(0x0148)
160#define CAMCLK0_CC_REG REG_MM(0x0140)
161#define CAMCLK0_MD_REG REG_MM(0x0144)
162#define CAMCLK1_NS_REG REG_MM(0x015C)
163#define CAMCLK1_CC_REG REG_MM(0x0154)
164#define CAMCLK1_MD_REG REG_MM(0x0158)
165#define CAMCLK2_NS_REG REG_MM(0x0228)
166#define CAMCLK2_CC_REG REG_MM(0x0220)
167#define CAMCLK2_MD_REG REG_MM(0x0224)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700168#define CSI0_NS_REG REG_MM(0x0048)
169#define CSI0_CC_REG REG_MM(0x0040)
170#define CSI0_MD_REG REG_MM(0x0044)
171#define CSI1_NS_REG REG_MM(0x0010)
172#define CSI1_CC_REG REG_MM(0x0024)
173#define CSI1_MD_REG REG_MM(0x0028)
Stephen Boyd94625ef2011-07-12 17:06:01 -0700174#define CSI2_NS_REG REG_MM(0x0234)
175#define CSI2_CC_REG REG_MM(0x022C)
176#define CSI2_MD_REG REG_MM(0x0230)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700177#define CSIPHYTIMER_CC_REG REG_MM(0x0160)
178#define CSIPHYTIMER_MD_REG REG_MM(0x0164)
179#define CSIPHYTIMER_NS_REG REG_MM(0x0168)
180#define DSI1_BYTE_NS_REG REG_MM(0x00B0)
181#define DSI1_BYTE_CC_REG REG_MM(0x0090)
182#define DSI2_BYTE_NS_REG REG_MM(0x00BC)
183#define DSI2_BYTE_CC_REG REG_MM(0x00B4)
184#define DSI1_ESC_NS_REG REG_MM(0x011C)
185#define DSI1_ESC_CC_REG REG_MM(0x00CC)
186#define DSI2_ESC_NS_REG REG_MM(0x0150)
187#define DSI2_ESC_CC_REG REG_MM(0x013C)
188#define DSI_PIXEL_CC_REG REG_MM(0x0130)
189#define DSI2_PIXEL_CC_REG REG_MM(0x0094)
190#define DBG_BUS_VEC_A_REG REG_MM(0x01C8)
191#define DBG_BUS_VEC_B_REG REG_MM(0x01CC)
192#define DBG_BUS_VEC_C_REG REG_MM(0x01D0)
193#define DBG_BUS_VEC_D_REG REG_MM(0x01D4)
194#define DBG_BUS_VEC_E_REG REG_MM(0x01D8)
195#define DBG_BUS_VEC_F_REG REG_MM(0x01DC)
196#define DBG_BUS_VEC_G_REG REG_MM(0x01E0)
197#define DBG_BUS_VEC_H_REG REG_MM(0x01E4)
198#define DBG_BUS_VEC_I_REG REG_MM(0x01E8)
Tianyi Gou41515e22011-09-01 19:37:43 -0700199#define DBG_BUS_VEC_J_REG REG_MM(0x0240)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700200#define DBG_CFG_REG_HS_REG REG_MM(0x01B4)
201#define DBG_CFG_REG_LS_REG REG_MM(0x01B8)
202#define GFX2D0_CC_REG REG_MM(0x0060)
203#define GFX2D0_MD0_REG REG_MM(0x0064)
204#define GFX2D0_MD1_REG REG_MM(0x0068)
205#define GFX2D0_NS_REG REG_MM(0x0070)
206#define GFX2D1_CC_REG REG_MM(0x0074)
207#define GFX2D1_MD0_REG REG_MM(0x0078)
208#define GFX2D1_MD1_REG REG_MM(0x006C)
209#define GFX2D1_NS_REG REG_MM(0x007C)
210#define GFX3D_CC_REG REG_MM(0x0080)
211#define GFX3D_MD0_REG REG_MM(0x0084)
212#define GFX3D_MD1_REG REG_MM(0x0088)
213#define GFX3D_NS_REG REG_MM(0x008C)
214#define IJPEG_CC_REG REG_MM(0x0098)
215#define IJPEG_MD_REG REG_MM(0x009C)
216#define IJPEG_NS_REG REG_MM(0x00A0)
217#define JPEGD_CC_REG REG_MM(0x00A4)
218#define JPEGD_NS_REG REG_MM(0x00AC)
Tianyi Gou41515e22011-09-01 19:37:43 -0700219#define VCAP_CC_REG REG_MM(0x0178)
220#define VCAP_NS_REG REG_MM(0x021C)
221#define VCAP_MD0_REG REG_MM(0x01EC)
222#define VCAP_MD1_REG REG_MM(0x0218)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700223#define MAXI_EN_REG REG_MM(0x0018)
224#define MAXI_EN2_REG REG_MM(0x0020)
225#define MAXI_EN3_REG REG_MM(0x002C)
226#define MAXI_EN4_REG REG_MM(0x0114)
Tianyi Gou41515e22011-09-01 19:37:43 -0700227#define MAXI_EN5_REG REG_MM(0x0244)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700228#define MDP_CC_REG REG_MM(0x00C0)
229#define MDP_LUT_CC_REG REG_MM(0x016C)
230#define MDP_MD0_REG REG_MM(0x00C4)
231#define MDP_MD1_REG REG_MM(0x00C8)
232#define MDP_NS_REG REG_MM(0x00D0)
233#define MISC_CC_REG REG_MM(0x0058)
234#define MISC_CC2_REG REG_MM(0x005C)
Stephen Boyd94625ef2011-07-12 17:06:01 -0700235#define MISC_CC3_REG REG_MM(0x0238)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700236#define MM_PLL1_MODE_REG REG_MM(0x031C)
Tianyi Gou41515e22011-09-01 19:37:43 -0700237#define MM_PLL1_L_VAL_REG REG_MM(0x0320)
238#define MM_PLL1_M_VAL_REG REG_MM(0x0324)
239#define MM_PLL1_N_VAL_REG REG_MM(0x0328)
240#define MM_PLL1_CONFIG_REG REG_MM(0x032C)
241#define MM_PLL1_TEST_CTL_REG REG_MM(0x0330)
242#define MM_PLL1_STATUS_REG REG_MM(0x0334)
243#define MM_PLL3_MODE_REG REG_MM(0x0338)
Tianyi Gou621f8742011-09-01 21:45:01 -0700244#define MM_PLL3_L_VAL_REG REG_MM(0x033C)
245#define MM_PLL3_M_VAL_REG REG_MM(0x0340)
246#define MM_PLL3_N_VAL_REG REG_MM(0x0344)
247#define MM_PLL3_CONFIG_REG REG_MM(0x0348)
248#define MM_PLL3_TEST_CTL_REG REG_MM(0x034C)
249#define MM_PLL3_STATUS_REG REG_MM(0x0350)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700250#define ROT_CC_REG REG_MM(0x00E0)
251#define ROT_NS_REG REG_MM(0x00E8)
252#define SAXI_EN_REG REG_MM(0x0030)
253#define SW_RESET_AHB_REG REG_MM(0x020C)
254#define SW_RESET_AHB2_REG REG_MM(0x0200)
255#define SW_RESET_ALL_REG REG_MM(0x0204)
256#define SW_RESET_AXI_REG REG_MM(0x0208)
257#define SW_RESET_CORE_REG REG_MM(0x0210)
Stephen Boyd94625ef2011-07-12 17:06:01 -0700258#define SW_RESET_CORE2_REG REG_MM(0x0214)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700259#define TV_CC_REG REG_MM(0x00EC)
260#define TV_CC2_REG REG_MM(0x0124)
261#define TV_MD_REG REG_MM(0x00F0)
262#define TV_NS_REG REG_MM(0x00F4)
263#define VCODEC_CC_REG REG_MM(0x00F8)
264#define VCODEC_MD0_REG REG_MM(0x00FC)
265#define VCODEC_MD1_REG REG_MM(0x0128)
266#define VCODEC_NS_REG REG_MM(0x0100)
267#define VFE_CC_REG REG_MM(0x0104)
268#define VFE_MD_REG REG_MM(0x0108)
269#define VFE_NS_REG REG_MM(0x010C)
Stephen Boyd94625ef2011-07-12 17:06:01 -0700270#define VFE_CC2_REG REG_MM(0x023C)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700271#define VPE_CC_REG REG_MM(0x0110)
272#define VPE_NS_REG REG_MM(0x0118)
273
274/* Low-power Audio clock registers. */
Stephen Boyd3939c8d2011-08-29 17:36:22 -0700275#define LCC_CLK_HS_DEBUG_CFG_REG REG_LPA(0x00A4)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700276#define LCC_CLK_LS_DEBUG_CFG_REG REG_LPA(0x00A8)
277#define LCC_CODEC_I2S_MIC_MD_REG REG_LPA(0x0064)
278#define LCC_CODEC_I2S_MIC_NS_REG REG_LPA(0x0060)
279#define LCC_CODEC_I2S_MIC_STATUS_REG REG_LPA(0x0068)
280#define LCC_CODEC_I2S_SPKR_MD_REG REG_LPA(0x0070)
281#define LCC_CODEC_I2S_SPKR_NS_REG REG_LPA(0x006C)
282#define LCC_CODEC_I2S_SPKR_STATUS_REG REG_LPA(0x0074)
283#define LCC_MI2S_MD_REG REG_LPA(0x004C)
284#define LCC_MI2S_NS_REG REG_LPA(0x0048)
285#define LCC_MI2S_STATUS_REG REG_LPA(0x0050)
286#define LCC_PCM_MD_REG REG_LPA(0x0058)
287#define LCC_PCM_NS_REG REG_LPA(0x0054)
288#define LCC_PCM_STATUS_REG REG_LPA(0x005C)
Tianyi Gouc29c3242011-10-12 21:02:15 -0700289#define LCC_PLL0_MODE_REG REG_LPA(0x0000)
290#define LCC_PLL0_L_VAL_REG REG_LPA(0x0004)
291#define LCC_PLL0_M_VAL_REG REG_LPA(0x0008)
292#define LCC_PLL0_N_VAL_REG REG_LPA(0x000C)
293#define LCC_PLL0_CONFIG_REG REG_LPA(0x0014)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700294#define LCC_PLL0_STATUS_REG REG_LPA(0x0018)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700295#define LCC_SPARE_I2S_MIC_MD_REG REG_LPA(0x007C)
296#define LCC_SPARE_I2S_MIC_NS_REG REG_LPA(0x0078)
297#define LCC_SPARE_I2S_MIC_STATUS_REG REG_LPA(0x0080)
298#define LCC_SPARE_I2S_SPKR_MD_REG REG_LPA(0x0088)
299#define LCC_SPARE_I2S_SPKR_NS_REG REG_LPA(0x0084)
300#define LCC_SPARE_I2S_SPKR_STATUS_REG REG_LPA(0x008C)
301#define LCC_SLIMBUS_NS_REG REG_LPA(0x00CC)
302#define LCC_SLIMBUS_MD_REG REG_LPA(0x00D0)
303#define LCC_SLIMBUS_STATUS_REG REG_LPA(0x00D4)
304#define LCC_AHBEX_BRANCH_CTL_REG REG_LPA(0x00E4)
Tianyi Gouc29c3242011-10-12 21:02:15 -0700305#define LCC_PRI_PLL_CLK_CTL_REG REG_LPA(0x00C4)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700306
Matt Wagantall8b38f942011-08-02 18:23:18 -0700307#define GCC_APCS_CLK_DIAG REG_GCC(0x001C)
308
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700309/* MUX source input identifiers. */
310#define pxo_to_bb_mux 0
Matt Wagantall7625a4c2011-11-01 16:17:53 -0700311#define cxo_to_bb_mux 5
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700312#define pll0_to_bb_mux 2
313#define pll8_to_bb_mux 3
314#define pll6_to_bb_mux 4
315#define gnd_to_bb_mux 5
Stephen Boyd94625ef2011-07-12 17:06:01 -0700316#define pll3_to_bb_mux 6
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700317#define pxo_to_mm_mux 0
318#define pll1_to_mm_mux 1
Tianyi Gou41515e22011-09-01 19:37:43 -0700319#define pll2_to_mm_mux 1 /* or MMCC_PLL1 */
320#define pll8_to_mm_mux 2 /* or GCC_PERF */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700321#define pll0_to_mm_mux 3
Tianyi Gou41515e22011-09-01 19:37:43 -0700322#define pll15_to_mm_mux 3 /* or MM_PLL3 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700323#define gnd_to_mm_mux 4
Stephen Boyd7a776cd2011-10-20 12:46:04 -0700324#define pll3_to_mm_mux 3 /* or MMCC_PLL2 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700325#define hdmi_pll_to_mm_mux 3
326#define cxo_to_xo_mux 0
327#define pxo_to_xo_mux 1
328#define gnd_to_xo_mux 3
329#define pxo_to_lpa_mux 0
330#define cxo_to_lpa_mux 1
331#define pll4_to_lpa_mux 2
332#define gnd_to_lpa_mux 6
Tianyi Gou41515e22011-09-01 19:37:43 -0700333#define pxo_to_pcie_mux 0
334#define pll3_to_pcie_mux 1
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700335
336/* Test Vector Macros */
337#define TEST_TYPE_PER_LS 1
338#define TEST_TYPE_PER_HS 2
339#define TEST_TYPE_MM_LS 3
340#define TEST_TYPE_MM_HS 4
341#define TEST_TYPE_LPA 5
Matt Wagantall8b38f942011-08-02 18:23:18 -0700342#define TEST_TYPE_CPUL2 6
Stephen Boyd3939c8d2011-08-29 17:36:22 -0700343#define TEST_TYPE_LPA_HS 7
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700344#define TEST_TYPE_SHIFT 24
345#define TEST_CLK_SEL_MASK BM(23, 0)
346#define TEST_VECTOR(s, t) (((t) << TEST_TYPE_SHIFT) | BVAL(23, 0, (s)))
347#define TEST_PER_LS(s) TEST_VECTOR((s), TEST_TYPE_PER_LS)
348#define TEST_PER_HS(s) TEST_VECTOR((s), TEST_TYPE_PER_HS)
349#define TEST_MM_LS(s) TEST_VECTOR((s), TEST_TYPE_MM_LS)
350#define TEST_MM_HS(s) TEST_VECTOR((s), TEST_TYPE_MM_HS)
351#define TEST_LPA(s) TEST_VECTOR((s), TEST_TYPE_LPA)
Stephen Boyd3939c8d2011-08-29 17:36:22 -0700352#define TEST_LPA_HS(s) TEST_VECTOR((s), TEST_TYPE_LPA_HS)
Matt Wagantall8b38f942011-08-02 18:23:18 -0700353#define TEST_CPUL2(s) TEST_VECTOR((s), TEST_TYPE_CPUL2)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700354
355#define MN_MODE_DUAL_EDGE 0x2
356
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700357struct pll_rate {
358 const uint32_t l_val;
359 const uint32_t m_val;
360 const uint32_t n_val;
361 const uint32_t vco;
362 const uint32_t post_div;
363 const uint32_t i_bits;
364};
365#define PLL_RATE(l, m, n, v, d, i) { l, m, n, v, (d>>1), i }
366
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700367enum vdd_dig_levels {
368 VDD_DIG_NONE,
369 VDD_DIG_LOW,
370 VDD_DIG_NOMINAL,
371 VDD_DIG_HIGH
372};
373
Saravana Kannan298ec392012-02-08 19:21:47 -0800374static int set_vdd_dig_8960(struct clk_vdd_class *vdd_class, int level)
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700375{
376 static const int vdd_uv[] = {
377 [VDD_DIG_NONE] = 0,
378 [VDD_DIG_LOW] = 945000,
379 [VDD_DIG_NOMINAL] = 1050000,
380 [VDD_DIG_HIGH] = 1150000
381 };
Saravana Kannan298ec392012-02-08 19:21:47 -0800382 return rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_S3, RPM_VREG_VOTER3,
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700383 vdd_uv[level], 1150000, 1);
384}
385
Saravana Kannan298ec392012-02-08 19:21:47 -0800386static DEFINE_VDD_CLASS(vdd_dig, set_vdd_dig_8960);
387
388static int set_vdd_dig_8930(struct clk_vdd_class *vdd_class, int level)
389{
Saravana Kannanebaa3ac2012-02-08 19:55:44 -0800390 static const int vdd_corner[] = {
391 [VDD_DIG_NONE] = RPM_VREG_CORNER_NONE,
392 [VDD_DIG_LOW] = RPM_VREG_CORNER_LOW,
393 [VDD_DIG_NOMINAL] = RPM_VREG_CORNER_NOMINAL,
394 [VDD_DIG_HIGH] = RPM_VREG_CORNER_HIGH,
Saravana Kannan298ec392012-02-08 19:21:47 -0800395 };
Saravana Kannanebaa3ac2012-02-08 19:55:44 -0800396 return rpm_vreg_set_voltage(RPM_VREG_ID_PM8038_VDD_DIG_CORNER,
397 RPM_VREG_VOTER3,
398 vdd_corner[level],
399 RPM_VREG_CORNER_HIGH, 1);
Saravana Kannan298ec392012-02-08 19:21:47 -0800400}
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700401
402#define VDD_DIG_FMAX_MAP1(l1, f1) \
403 .vdd_class = &vdd_dig, \
404 .fmax[VDD_DIG_##l1] = (f1)
405#define VDD_DIG_FMAX_MAP2(l1, f1, l2, f2) \
406 .vdd_class = &vdd_dig, \
407 .fmax[VDD_DIG_##l1] = (f1), \
408 .fmax[VDD_DIG_##l2] = (f2)
409#define VDD_DIG_FMAX_MAP3(l1, f1, l2, f2, l3, f3) \
410 .vdd_class = &vdd_dig, \
411 .fmax[VDD_DIG_##l1] = (f1), \
412 .fmax[VDD_DIG_##l2] = (f2), \
413 .fmax[VDD_DIG_##l3] = (f3)
414
Tianyi Goue1faaf22012-01-24 16:07:19 -0800415enum vdd_sr2_pll_levels {
416 VDD_SR2_PLL_OFF,
417 VDD_SR2_PLL_ON
Matt Wagantallc57577d2011-10-06 17:06:53 -0700418};
419
Saravana Kannan298ec392012-02-08 19:21:47 -0800420static int set_vdd_sr2_pll_8960(struct clk_vdd_class *vdd_class, int level)
Matt Wagantallc57577d2011-10-06 17:06:53 -0700421{
Tianyi Goubf3d0b12012-01-23 14:37:28 -0800422 int rc = 0;
Saravana Kannan298ec392012-02-08 19:21:47 -0800423
424 if (level == VDD_SR2_PLL_OFF) {
425 rc = rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_L23,
426 RPM_VREG_VOTER3, 0, 0, 1);
427 if (rc)
428 return rc;
429 rc = rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_S8,
430 RPM_VREG_VOTER3, 0, 0, 1);
431 if (rc)
432 rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_L23,
433 RPM_VREG_VOTER3, 1800000, 1800000, 1);
Tianyi Goue1faaf22012-01-24 16:07:19 -0800434 } else {
Saravana Kannan298ec392012-02-08 19:21:47 -0800435 rc = rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_S8,
David Collins9a81d6c2012-03-29 15:11:33 -0700436 RPM_VREG_VOTER3, 2050000, 2100000, 1);
Saravana Kannan298ec392012-02-08 19:21:47 -0800437 if (rc)
438 return rc;
439 rc = rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_L23,
440 RPM_VREG_VOTER3, 1800000, 1800000, 1);
441 if (rc)
442 rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_S8,
Tianyi Goubf3d0b12012-01-23 14:37:28 -0800443 RPM_VREG_VOTER3, 0, 0, 1);
Matt Wagantallc57577d2011-10-06 17:06:53 -0700444 }
445
446 return rc;
447}
448
Saravana Kannan298ec392012-02-08 19:21:47 -0800449static DEFINE_VDD_CLASS(vdd_sr2_pll, set_vdd_sr2_pll_8960);
450
451static int sr2_lreg_uv[] = {
452 [VDD_SR2_PLL_OFF] = 0,
453 [VDD_SR2_PLL_ON] = 1800000,
454};
455
456static int set_vdd_sr2_pll_8064(struct clk_vdd_class *vdd_class, int level)
457{
458 return rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_LVS7, RPM_VREG_VOTER3,
459 sr2_lreg_uv[level], sr2_lreg_uv[level], 1);
460}
461
462static int set_vdd_sr2_pll_8930(struct clk_vdd_class *vdd_class, int level)
463{
464 return rpm_vreg_set_voltage(RPM_VREG_ID_PM8038_L23, RPM_VREG_VOTER3,
465 sr2_lreg_uv[level], sr2_lreg_uv[level], 1);
466}
Matt Wagantallc57577d2011-10-06 17:06:53 -0700467
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700468/*
469 * Clock Descriptions
470 */
471
Stephen Boyd72a80352012-01-26 15:57:38 -0800472DEFINE_CLK_RPM_BRANCH(pxo_clk, pxo_a_clk, PXO, 27000000);
473DEFINE_CLK_RPM_BRANCH(cxo_clk, cxo_a_clk, CXO, 19200000);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700474
475static struct pll_clk pll2_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700476 .mode_reg = MM_PLL1_MODE_REG,
477 .parent = &pxo_clk.c,
478 .c = {
479 .dbg_name = "pll2_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800480 .rate = 800000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700481 .ops = &clk_ops_pll,
482 CLK_INIT(pll2_clk.c),
Stephen Boyd3bbf3462012-01-12 00:19:23 -0800483 .warned = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700484 },
485};
486
Stephen Boyd94625ef2011-07-12 17:06:01 -0700487static struct pll_clk pll3_clk = {
Stephen Boyd94625ef2011-07-12 17:06:01 -0700488 .mode_reg = BB_MMCC_PLL2_MODE_REG,
489 .parent = &pxo_clk.c,
490 .c = {
491 .dbg_name = "pll3_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800492 .rate = 1200000000,
Stephen Boyd94625ef2011-07-12 17:06:01 -0700493 .ops = &clk_ops_pll,
Tianyi Goue1faaf22012-01-24 16:07:19 -0800494 .vdd_class = &vdd_sr2_pll,
495 .fmax[VDD_SR2_PLL_ON] = ULONG_MAX,
Stephen Boyd94625ef2011-07-12 17:06:01 -0700496 CLK_INIT(pll3_clk.c),
Stephen Boyd3bbf3462012-01-12 00:19:23 -0800497 .warned = true,
Stephen Boyd94625ef2011-07-12 17:06:01 -0700498 },
499};
500
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700501static struct pll_vote_clk pll4_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700502 .en_reg = BB_PLL_ENA_SC0_REG,
503 .en_mask = BIT(4),
504 .status_reg = LCC_PLL0_STATUS_REG,
505 .parent = &pxo_clk.c,
506 .c = {
507 .dbg_name = "pll4_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800508 .rate = 393216000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700509 .ops = &clk_ops_pll_vote,
510 CLK_INIT(pll4_clk.c),
Stephen Boyd3bbf3462012-01-12 00:19:23 -0800511 .warned = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700512 },
513};
514
515static struct pll_vote_clk pll8_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700516 .en_reg = BB_PLL_ENA_SC0_REG,
517 .en_mask = BIT(8),
518 .status_reg = BB_PLL8_STATUS_REG,
519 .parent = &pxo_clk.c,
520 .c = {
521 .dbg_name = "pll8_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800522 .rate = 384000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700523 .ops = &clk_ops_pll_vote,
524 CLK_INIT(pll8_clk.c),
Stephen Boyd3bbf3462012-01-12 00:19:23 -0800525 .warned = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700526 },
527};
528
Stephen Boyd94625ef2011-07-12 17:06:01 -0700529static struct pll_vote_clk pll14_clk = {
Stephen Boyd94625ef2011-07-12 17:06:01 -0700530 .en_reg = BB_PLL_ENA_SC0_REG,
531 .en_mask = BIT(14),
532 .status_reg = BB_PLL14_STATUS_REG,
533 .parent = &pxo_clk.c,
534 .c = {
535 .dbg_name = "pll14_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800536 .rate = 480000000,
Stephen Boyd94625ef2011-07-12 17:06:01 -0700537 .ops = &clk_ops_pll_vote,
538 CLK_INIT(pll14_clk.c),
Stephen Boyd3bbf3462012-01-12 00:19:23 -0800539 .warned = true,
Stephen Boyd94625ef2011-07-12 17:06:01 -0700540 },
541};
542
Tianyi Gou41515e22011-09-01 19:37:43 -0700543static struct pll_clk pll15_clk = {
Tianyi Gou41515e22011-09-01 19:37:43 -0700544 .mode_reg = MM_PLL3_MODE_REG,
545 .parent = &pxo_clk.c,
546 .c = {
547 .dbg_name = "pll15_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800548 .rate = 975000000,
Tianyi Gou41515e22011-09-01 19:37:43 -0700549 .ops = &clk_ops_pll,
550 CLK_INIT(pll15_clk.c),
Stephen Boyd3bbf3462012-01-12 00:19:23 -0800551 .warned = true,
Tianyi Gou41515e22011-09-01 19:37:43 -0700552 },
553};
554
Matt Wagantall84f43fd2011-08-16 23:28:38 -0700555static struct clk_ops clk_ops_rcg_8960 = {
Matt Wagantall0625ea02011-07-13 18:51:56 -0700556 .enable = rcg_clk_enable,
557 .disable = rcg_clk_disable,
Stephen Boyda52d7e32011-11-10 11:59:00 -0800558 .enable_hwcg = rcg_clk_enable_hwcg,
559 .disable_hwcg = rcg_clk_disable_hwcg,
560 .in_hwcg_mode = rcg_clk_in_hwcg_mode,
Matt Wagantall41af0772011-09-17 12:21:39 -0700561 .auto_off = rcg_clk_disable,
Matt Wagantall53d968f2011-07-19 13:22:53 -0700562 .handoff = rcg_clk_handoff,
Matt Wagantall0625ea02011-07-13 18:51:56 -0700563 .set_rate = rcg_clk_set_rate,
Matt Wagantall0625ea02011-07-13 18:51:56 -0700564 .list_rate = rcg_clk_list_rate,
565 .is_enabled = rcg_clk_is_enabled,
566 .round_rate = rcg_clk_round_rate,
Stephen Boyd7bf28142011-12-07 00:30:52 -0800567 .reset = rcg_clk_reset,
Matt Wagantall0625ea02011-07-13 18:51:56 -0700568 .get_parent = rcg_clk_get_parent,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800569 .set_flags = rcg_clk_set_flags,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700570};
571
572static struct clk_ops clk_ops_branch = {
573 .enable = branch_clk_enable,
574 .disable = branch_clk_disable,
Stephen Boyda52d7e32011-11-10 11:59:00 -0800575 .enable_hwcg = branch_clk_enable_hwcg,
576 .disable_hwcg = branch_clk_disable_hwcg,
577 .in_hwcg_mode = branch_clk_in_hwcg_mode,
Matt Wagantall41af0772011-09-17 12:21:39 -0700578 .auto_off = branch_clk_disable,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700579 .is_enabled = branch_clk_is_enabled,
580 .reset = branch_clk_reset,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700581 .get_parent = branch_clk_get_parent,
Stephen Boyda52d7e32011-11-10 11:59:00 -0800582 .handoff = branch_clk_handoff,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800583 .set_flags = branch_clk_set_flags,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700584};
585
586static struct clk_ops clk_ops_reset = {
587 .reset = branch_clk_reset,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700588};
589
590/* AXI Interfaces */
591static struct branch_clk gmem_axi_clk = {
592 .b = {
593 .ctl_reg = MAXI_EN_REG,
594 .en_mask = BIT(24),
595 .halt_reg = DBG_BUS_VEC_E_REG,
596 .halt_bit = 6,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800597 .retain_reg = MAXI_EN2_REG,
598 .retain_mask = BIT(21),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700599 },
600 .c = {
601 .dbg_name = "gmem_axi_clk",
602 .ops = &clk_ops_branch,
603 CLK_INIT(gmem_axi_clk.c),
604 },
605};
606
607static struct branch_clk ijpeg_axi_clk = {
608 .b = {
609 .ctl_reg = MAXI_EN_REG,
610 .en_mask = BIT(21),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800611 .hwcg_reg = MAXI_EN_REG,
612 .hwcg_mask = BIT(11),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700613 .reset_reg = SW_RESET_AXI_REG,
614 .reset_mask = BIT(14),
615 .halt_reg = DBG_BUS_VEC_E_REG,
616 .halt_bit = 4,
617 },
618 .c = {
619 .dbg_name = "ijpeg_axi_clk",
620 .ops = &clk_ops_branch,
621 CLK_INIT(ijpeg_axi_clk.c),
622 },
623};
624
625static struct branch_clk imem_axi_clk = {
626 .b = {
627 .ctl_reg = MAXI_EN_REG,
628 .en_mask = BIT(22),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800629 .hwcg_reg = MAXI_EN_REG,
630 .hwcg_mask = BIT(15),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700631 .reset_reg = SW_RESET_CORE_REG,
632 .reset_mask = BIT(10),
633 .halt_reg = DBG_BUS_VEC_E_REG,
634 .halt_bit = 7,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800635 .retain_reg = MAXI_EN2_REG,
636 .retain_mask = BIT(10),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700637 },
638 .c = {
639 .dbg_name = "imem_axi_clk",
640 .ops = &clk_ops_branch,
641 CLK_INIT(imem_axi_clk.c),
642 },
643};
644
645static struct branch_clk jpegd_axi_clk = {
646 .b = {
647 .ctl_reg = MAXI_EN_REG,
648 .en_mask = BIT(25),
649 .halt_reg = DBG_BUS_VEC_E_REG,
650 .halt_bit = 5,
651 },
652 .c = {
653 .dbg_name = "jpegd_axi_clk",
654 .ops = &clk_ops_branch,
655 CLK_INIT(jpegd_axi_clk.c),
656 },
657};
658
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700659static struct branch_clk vcodec_axi_b_clk = {
660 .b = {
661 .ctl_reg = MAXI_EN4_REG,
662 .en_mask = BIT(23),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800663 .hwcg_reg = MAXI_EN4_REG,
664 .hwcg_mask = BIT(22),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700665 .halt_reg = DBG_BUS_VEC_I_REG,
666 .halt_bit = 25,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800667 .retain_reg = MAXI_EN4_REG,
668 .retain_mask = BIT(21),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700669 },
670 .c = {
671 .dbg_name = "vcodec_axi_b_clk",
672 .ops = &clk_ops_branch,
673 CLK_INIT(vcodec_axi_b_clk.c),
674 },
675};
676
Matt Wagantall91f42702011-07-14 12:01:15 -0700677static struct branch_clk vcodec_axi_a_clk = {
678 .b = {
679 .ctl_reg = MAXI_EN4_REG,
680 .en_mask = BIT(25),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800681 .hwcg_reg = MAXI_EN4_REG,
682 .hwcg_mask = BIT(24),
Matt Wagantall91f42702011-07-14 12:01:15 -0700683 .halt_reg = DBG_BUS_VEC_I_REG,
684 .halt_bit = 26,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800685 .retain_reg = MAXI_EN4_REG,
686 .retain_mask = BIT(10),
Matt Wagantall91f42702011-07-14 12:01:15 -0700687 },
Matt Wagantall91f42702011-07-14 12:01:15 -0700688 .c = {
689 .dbg_name = "vcodec_axi_a_clk",
690 .ops = &clk_ops_branch,
691 CLK_INIT(vcodec_axi_a_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -0700692 .depends = &vcodec_axi_b_clk.c,
Matt Wagantall91f42702011-07-14 12:01:15 -0700693 },
694};
695
696static struct branch_clk vcodec_axi_clk = {
697 .b = {
698 .ctl_reg = MAXI_EN_REG,
699 .en_mask = BIT(19),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800700 .hwcg_reg = MAXI_EN_REG,
701 .hwcg_mask = BIT(13),
Matt Wagantall91f42702011-07-14 12:01:15 -0700702 .reset_reg = SW_RESET_AXI_REG,
Gopikrishnaiah Anandan83b6e852012-01-05 17:47:02 -0800703 .reset_mask = BIT(4)|BIT(5)|BIT(7),
Matt Wagantall91f42702011-07-14 12:01:15 -0700704 .halt_reg = DBG_BUS_VEC_E_REG,
705 .halt_bit = 3,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800706 .retain_reg = MAXI_EN2_REG,
707 .retain_mask = BIT(28),
Matt Wagantall91f42702011-07-14 12:01:15 -0700708 },
Matt Wagantall91f42702011-07-14 12:01:15 -0700709 .c = {
710 .dbg_name = "vcodec_axi_clk",
711 .ops = &clk_ops_branch,
712 CLK_INIT(vcodec_axi_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -0700713 .depends = &vcodec_axi_a_clk.c,
Matt Wagantall91f42702011-07-14 12:01:15 -0700714 },
715};
716
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700717static struct branch_clk vfe_axi_clk = {
718 .b = {
719 .ctl_reg = MAXI_EN_REG,
720 .en_mask = BIT(18),
721 .reset_reg = SW_RESET_AXI_REG,
722 .reset_mask = BIT(9),
723 .halt_reg = DBG_BUS_VEC_E_REG,
724 .halt_bit = 0,
725 },
726 .c = {
727 .dbg_name = "vfe_axi_clk",
728 .ops = &clk_ops_branch,
729 CLK_INIT(vfe_axi_clk.c),
730 },
731};
732
733static struct branch_clk mdp_axi_clk = {
734 .b = {
735 .ctl_reg = MAXI_EN_REG,
736 .en_mask = BIT(23),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800737 .hwcg_reg = MAXI_EN_REG,
738 .hwcg_mask = BIT(16),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700739 .reset_reg = SW_RESET_AXI_REG,
740 .reset_mask = BIT(13),
741 .halt_reg = DBG_BUS_VEC_E_REG,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700742 .halt_bit = 8,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800743 .retain_reg = MAXI_EN_REG,
744 .retain_mask = BIT(0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700745 },
746 .c = {
747 .dbg_name = "mdp_axi_clk",
748 .ops = &clk_ops_branch,
749 CLK_INIT(mdp_axi_clk.c),
750 },
751};
752
753static struct branch_clk rot_axi_clk = {
754 .b = {
755 .ctl_reg = MAXI_EN2_REG,
756 .en_mask = BIT(24),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800757 .hwcg_reg = MAXI_EN2_REG,
758 .hwcg_mask = BIT(25),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700759 .reset_reg = SW_RESET_AXI_REG,
760 .reset_mask = BIT(6),
761 .halt_reg = DBG_BUS_VEC_E_REG,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700762 .halt_bit = 2,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800763 .retain_reg = MAXI_EN3_REG,
764 .retain_mask = BIT(10),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700765 },
766 .c = {
767 .dbg_name = "rot_axi_clk",
768 .ops = &clk_ops_branch,
769 CLK_INIT(rot_axi_clk.c),
770 },
771};
772
773static struct branch_clk vpe_axi_clk = {
774 .b = {
775 .ctl_reg = MAXI_EN2_REG,
776 .en_mask = BIT(26),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800777 .hwcg_reg = MAXI_EN2_REG,
778 .hwcg_mask = BIT(27),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700779 .reset_reg = SW_RESET_AXI_REG,
780 .reset_mask = BIT(15),
781 .halt_reg = DBG_BUS_VEC_E_REG,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700782 .halt_bit = 1,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800783 .retain_reg = MAXI_EN3_REG,
784 .retain_mask = BIT(21),
785
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700786 },
787 .c = {
788 .dbg_name = "vpe_axi_clk",
789 .ops = &clk_ops_branch,
790 CLK_INIT(vpe_axi_clk.c),
791 },
792};
793
Tianyi Gou41515e22011-09-01 19:37:43 -0700794static struct branch_clk vcap_axi_clk = {
795 .b = {
796 .ctl_reg = MAXI_EN5_REG,
797 .en_mask = BIT(12),
798 .reset_reg = SW_RESET_AXI_REG,
799 .reset_mask = BIT(16),
800 .halt_reg = DBG_BUS_VEC_J_REG,
801 .halt_bit = 20,
802 },
803 .c = {
804 .dbg_name = "vcap_axi_clk",
805 .ops = &clk_ops_branch,
806 CLK_INIT(vcap_axi_clk.c),
807 },
808};
809
Tianyi Goue3d4f542012-03-15 17:06:45 -0700810/* gfx3d_axi_clk is set as a dependency of gmem_axi_clk at runtime */
811static struct branch_clk gfx3d_axi_clk_8064 = {
Tianyi Gou621f8742011-09-01 21:45:01 -0700812 .b = {
813 .ctl_reg = MAXI_EN5_REG,
814 .en_mask = BIT(25),
815 .reset_reg = SW_RESET_AXI_REG,
816 .reset_mask = BIT(17),
817 .halt_reg = DBG_BUS_VEC_J_REG,
818 .halt_bit = 30,
819 },
820 .c = {
821 .dbg_name = "gfx3d_axi_clk",
822 .ops = &clk_ops_branch,
Tianyi Goue3d4f542012-03-15 17:06:45 -0700823 CLK_INIT(gfx3d_axi_clk_8064.c),
824 },
825};
826
827static struct branch_clk gfx3d_axi_clk_8930 = {
828 .b = {
829 .ctl_reg = MAXI_EN5_REG,
830 .en_mask = BIT(12),
831 .reset_reg = SW_RESET_AXI_REG,
832 .reset_mask = BIT(16),
833 .halt_reg = DBG_BUS_VEC_J_REG,
834 .halt_bit = 12,
835 },
836 .c = {
837 .dbg_name = "gfx3d_axi_clk",
838 .ops = &clk_ops_branch,
839 CLK_INIT(gfx3d_axi_clk_8930.c),
Tianyi Gou621f8742011-09-01 21:45:01 -0700840 },
841};
842
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700843/* AHB Interfaces */
844static struct branch_clk amp_p_clk = {
845 .b = {
846 .ctl_reg = AHB_EN_REG,
847 .en_mask = BIT(24),
Matt Wagantalld40857a2012-04-10 19:15:43 -0700848 .reset_reg = SW_RESET_CORE_REG,
849 .reset_mask = BIT(20),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700850 .halt_reg = DBG_BUS_VEC_F_REG,
851 .halt_bit = 18,
852 },
853 .c = {
854 .dbg_name = "amp_p_clk",
855 .ops = &clk_ops_branch,
856 CLK_INIT(amp_p_clk.c),
857 },
858};
859
Matt Wagantallc23eee92011-08-16 23:06:52 -0700860static struct branch_clk csi_p_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700861 .b = {
862 .ctl_reg = AHB_EN_REG,
863 .en_mask = BIT(7),
864 .reset_reg = SW_RESET_AHB_REG,
865 .reset_mask = BIT(17),
866 .halt_reg = DBG_BUS_VEC_F_REG,
867 .halt_bit = 16,
868 },
869 .c = {
Matt Wagantallc23eee92011-08-16 23:06:52 -0700870 .dbg_name = "csi_p_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700871 .ops = &clk_ops_branch,
Matt Wagantallc23eee92011-08-16 23:06:52 -0700872 CLK_INIT(csi_p_clk.c),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700873 },
874};
875
876static struct branch_clk dsi1_m_p_clk = {
877 .b = {
878 .ctl_reg = AHB_EN_REG,
879 .en_mask = BIT(9),
880 .reset_reg = SW_RESET_AHB_REG,
881 .reset_mask = BIT(6),
882 .halt_reg = DBG_BUS_VEC_F_REG,
883 .halt_bit = 19,
884 },
885 .c = {
886 .dbg_name = "dsi1_m_p_clk",
887 .ops = &clk_ops_branch,
888 CLK_INIT(dsi1_m_p_clk.c),
889 },
890};
891
892static struct branch_clk dsi1_s_p_clk = {
893 .b = {
894 .ctl_reg = AHB_EN_REG,
895 .en_mask = BIT(18),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800896 .hwcg_reg = AHB_EN2_REG,
897 .hwcg_mask = BIT(20),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700898 .reset_reg = SW_RESET_AHB_REG,
899 .reset_mask = BIT(5),
900 .halt_reg = DBG_BUS_VEC_F_REG,
901 .halt_bit = 21,
902 },
903 .c = {
904 .dbg_name = "dsi1_s_p_clk",
905 .ops = &clk_ops_branch,
906 CLK_INIT(dsi1_s_p_clk.c),
907 },
908};
909
910static struct branch_clk dsi2_m_p_clk = {
911 .b = {
912 .ctl_reg = AHB_EN_REG,
913 .en_mask = BIT(17),
914 .reset_reg = SW_RESET_AHB2_REG,
915 .reset_mask = BIT(1),
916 .halt_reg = DBG_BUS_VEC_E_REG,
917 .halt_bit = 18,
918 },
919 .c = {
920 .dbg_name = "dsi2_m_p_clk",
921 .ops = &clk_ops_branch,
922 CLK_INIT(dsi2_m_p_clk.c),
923 },
924};
925
926static struct branch_clk dsi2_s_p_clk = {
927 .b = {
928 .ctl_reg = AHB_EN_REG,
929 .en_mask = BIT(22),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800930 .hwcg_reg = AHB_EN2_REG,
931 .hwcg_mask = BIT(15),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700932 .reset_reg = SW_RESET_AHB2_REG,
933 .reset_mask = BIT(0),
934 .halt_reg = DBG_BUS_VEC_F_REG,
935 .halt_bit = 20,
936 },
937 .c = {
938 .dbg_name = "dsi2_s_p_clk",
939 .ops = &clk_ops_branch,
940 CLK_INIT(dsi2_s_p_clk.c),
941 },
942};
943
944static struct branch_clk gfx2d0_p_clk = {
945 .b = {
946 .ctl_reg = AHB_EN_REG,
947 .en_mask = BIT(19),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800948 .hwcg_reg = AHB_EN2_REG,
949 .hwcg_mask = BIT(28),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700950 .reset_reg = SW_RESET_AHB_REG,
951 .reset_mask = BIT(12),
952 .halt_reg = DBG_BUS_VEC_F_REG,
953 .halt_bit = 2,
954 },
955 .c = {
956 .dbg_name = "gfx2d0_p_clk",
957 .ops = &clk_ops_branch,
958 CLK_INIT(gfx2d0_p_clk.c),
959 },
960};
961
962static struct branch_clk gfx2d1_p_clk = {
963 .b = {
964 .ctl_reg = AHB_EN_REG,
965 .en_mask = BIT(2),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800966 .hwcg_reg = AHB_EN2_REG,
967 .hwcg_mask = BIT(29),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700968 .reset_reg = SW_RESET_AHB_REG,
969 .reset_mask = BIT(11),
970 .halt_reg = DBG_BUS_VEC_F_REG,
971 .halt_bit = 3,
972 },
973 .c = {
974 .dbg_name = "gfx2d1_p_clk",
975 .ops = &clk_ops_branch,
976 CLK_INIT(gfx2d1_p_clk.c),
977 },
978};
979
980static struct branch_clk gfx3d_p_clk = {
981 .b = {
982 .ctl_reg = AHB_EN_REG,
983 .en_mask = BIT(3),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800984 .hwcg_reg = AHB_EN2_REG,
985 .hwcg_mask = BIT(27),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700986 .reset_reg = SW_RESET_AHB_REG,
987 .reset_mask = BIT(10),
988 .halt_reg = DBG_BUS_VEC_F_REG,
989 .halt_bit = 4,
990 },
991 .c = {
992 .dbg_name = "gfx3d_p_clk",
993 .ops = &clk_ops_branch,
994 CLK_INIT(gfx3d_p_clk.c),
995 },
996};
997
998static struct branch_clk hdmi_m_p_clk = {
999 .b = {
1000 .ctl_reg = AHB_EN_REG,
1001 .en_mask = BIT(14),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001002 .hwcg_reg = AHB_EN2_REG,
1003 .hwcg_mask = BIT(21),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001004 .reset_reg = SW_RESET_AHB_REG,
1005 .reset_mask = BIT(9),
1006 .halt_reg = DBG_BUS_VEC_F_REG,
1007 .halt_bit = 5,
1008 },
1009 .c = {
1010 .dbg_name = "hdmi_m_p_clk",
1011 .ops = &clk_ops_branch,
1012 CLK_INIT(hdmi_m_p_clk.c),
1013 },
1014};
1015
1016static struct branch_clk hdmi_s_p_clk = {
1017 .b = {
1018 .ctl_reg = AHB_EN_REG,
1019 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001020 .hwcg_reg = AHB_EN2_REG,
1021 .hwcg_mask = BIT(22),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001022 .reset_reg = SW_RESET_AHB_REG,
1023 .reset_mask = BIT(9),
1024 .halt_reg = DBG_BUS_VEC_F_REG,
1025 .halt_bit = 6,
1026 },
1027 .c = {
1028 .dbg_name = "hdmi_s_p_clk",
1029 .ops = &clk_ops_branch,
1030 CLK_INIT(hdmi_s_p_clk.c),
1031 },
1032};
1033
1034static struct branch_clk ijpeg_p_clk = {
1035 .b = {
1036 .ctl_reg = AHB_EN_REG,
1037 .en_mask = BIT(5),
1038 .reset_reg = SW_RESET_AHB_REG,
1039 .reset_mask = BIT(7),
1040 .halt_reg = DBG_BUS_VEC_F_REG,
1041 .halt_bit = 9,
1042 },
1043 .c = {
1044 .dbg_name = "ijpeg_p_clk",
1045 .ops = &clk_ops_branch,
1046 CLK_INIT(ijpeg_p_clk.c),
1047 },
1048};
1049
1050static struct branch_clk imem_p_clk = {
1051 .b = {
1052 .ctl_reg = AHB_EN_REG,
1053 .en_mask = BIT(6),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001054 .hwcg_reg = AHB_EN2_REG,
1055 .hwcg_mask = BIT(12),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001056 .reset_reg = SW_RESET_AHB_REG,
1057 .reset_mask = BIT(8),
1058 .halt_reg = DBG_BUS_VEC_F_REG,
1059 .halt_bit = 10,
1060 },
1061 .c = {
1062 .dbg_name = "imem_p_clk",
1063 .ops = &clk_ops_branch,
1064 CLK_INIT(imem_p_clk.c),
1065 },
1066};
1067
1068static struct branch_clk jpegd_p_clk = {
1069 .b = {
1070 .ctl_reg = AHB_EN_REG,
1071 .en_mask = BIT(21),
1072 .reset_reg = SW_RESET_AHB_REG,
1073 .reset_mask = BIT(4),
1074 .halt_reg = DBG_BUS_VEC_F_REG,
1075 .halt_bit = 7,
1076 },
1077 .c = {
1078 .dbg_name = "jpegd_p_clk",
1079 .ops = &clk_ops_branch,
1080 CLK_INIT(jpegd_p_clk.c),
1081 },
1082};
1083
1084static struct branch_clk mdp_p_clk = {
1085 .b = {
1086 .ctl_reg = AHB_EN_REG,
1087 .en_mask = BIT(10),
1088 .reset_reg = SW_RESET_AHB_REG,
1089 .reset_mask = BIT(3),
1090 .halt_reg = DBG_BUS_VEC_F_REG,
1091 .halt_bit = 11,
1092 },
1093 .c = {
1094 .dbg_name = "mdp_p_clk",
1095 .ops = &clk_ops_branch,
1096 CLK_INIT(mdp_p_clk.c),
1097 },
1098};
1099
1100static struct branch_clk rot_p_clk = {
1101 .b = {
1102 .ctl_reg = AHB_EN_REG,
1103 .en_mask = BIT(12),
1104 .reset_reg = SW_RESET_AHB_REG,
1105 .reset_mask = BIT(2),
1106 .halt_reg = DBG_BUS_VEC_F_REG,
1107 .halt_bit = 13,
1108 },
1109 .c = {
1110 .dbg_name = "rot_p_clk",
1111 .ops = &clk_ops_branch,
1112 CLK_INIT(rot_p_clk.c),
1113 },
1114};
1115
1116static struct branch_clk smmu_p_clk = {
1117 .b = {
1118 .ctl_reg = AHB_EN_REG,
1119 .en_mask = BIT(15),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001120 .hwcg_reg = AHB_EN_REG,
1121 .hwcg_mask = BIT(26),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001122 .halt_reg = DBG_BUS_VEC_F_REG,
1123 .halt_bit = 22,
1124 },
1125 .c = {
1126 .dbg_name = "smmu_p_clk",
1127 .ops = &clk_ops_branch,
1128 CLK_INIT(smmu_p_clk.c),
1129 },
1130};
1131
1132static struct branch_clk tv_enc_p_clk = {
1133 .b = {
1134 .ctl_reg = AHB_EN_REG,
1135 .en_mask = BIT(25),
1136 .reset_reg = SW_RESET_AHB_REG,
1137 .reset_mask = BIT(15),
1138 .halt_reg = DBG_BUS_VEC_F_REG,
1139 .halt_bit = 23,
1140 },
1141 .c = {
1142 .dbg_name = "tv_enc_p_clk",
1143 .ops = &clk_ops_branch,
1144 CLK_INIT(tv_enc_p_clk.c),
1145 },
1146};
1147
1148static struct branch_clk vcodec_p_clk = {
1149 .b = {
1150 .ctl_reg = AHB_EN_REG,
1151 .en_mask = BIT(11),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001152 .hwcg_reg = AHB_EN2_REG,
1153 .hwcg_mask = BIT(26),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001154 .reset_reg = SW_RESET_AHB_REG,
1155 .reset_mask = BIT(1),
1156 .halt_reg = DBG_BUS_VEC_F_REG,
1157 .halt_bit = 12,
1158 },
1159 .c = {
1160 .dbg_name = "vcodec_p_clk",
1161 .ops = &clk_ops_branch,
1162 CLK_INIT(vcodec_p_clk.c),
1163 },
1164};
1165
1166static struct branch_clk vfe_p_clk = {
1167 .b = {
1168 .ctl_reg = AHB_EN_REG,
1169 .en_mask = BIT(13),
1170 .reset_reg = SW_RESET_AHB_REG,
1171 .reset_mask = BIT(0),
1172 .halt_reg = DBG_BUS_VEC_F_REG,
1173 .halt_bit = 14,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08001174 .retain_reg = AHB_EN2_REG,
1175 .retain_mask = BIT(0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001176 },
1177 .c = {
1178 .dbg_name = "vfe_p_clk",
1179 .ops = &clk_ops_branch,
1180 CLK_INIT(vfe_p_clk.c),
1181 },
1182};
1183
1184static struct branch_clk vpe_p_clk = {
1185 .b = {
1186 .ctl_reg = AHB_EN_REG,
1187 .en_mask = BIT(16),
1188 .reset_reg = SW_RESET_AHB_REG,
1189 .reset_mask = BIT(14),
1190 .halt_reg = DBG_BUS_VEC_F_REG,
1191 .halt_bit = 15,
1192 },
1193 .c = {
1194 .dbg_name = "vpe_p_clk",
1195 .ops = &clk_ops_branch,
1196 CLK_INIT(vpe_p_clk.c),
1197 },
1198};
1199
Tianyi Gou41515e22011-09-01 19:37:43 -07001200static struct branch_clk vcap_p_clk = {
1201 .b = {
1202 .ctl_reg = AHB_EN3_REG,
1203 .en_mask = BIT(1),
1204 .reset_reg = SW_RESET_AHB2_REG,
1205 .reset_mask = BIT(2),
1206 .halt_reg = DBG_BUS_VEC_J_REG,
1207 .halt_bit = 23,
1208 },
1209 .c = {
1210 .dbg_name = "vcap_p_clk",
1211 .ops = &clk_ops_branch,
1212 CLK_INIT(vcap_p_clk.c),
1213 },
1214};
1215
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001216/*
1217 * Peripheral Clocks
1218 */
Matt Wagantall7625a4c2011-11-01 16:17:53 -07001219#define CLK_GP(i, n, h_r, h_b) \
1220 struct rcg_clk i##_clk = { \
1221 .b = { \
1222 .ctl_reg = GPn_NS_REG(n), \
1223 .en_mask = BIT(9), \
1224 .halt_reg = h_r, \
1225 .halt_bit = h_b, \
1226 }, \
1227 .ns_reg = GPn_NS_REG(n), \
1228 .md_reg = GPn_MD_REG(n), \
1229 .root_en_mask = BIT(11), \
1230 .ns_mask = (BM(23, 16) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08001231 .mnd_en_mask = BIT(8), \
Matt Wagantall7625a4c2011-11-01 16:17:53 -07001232 .set_rate = set_rate_mnd, \
1233 .freq_tbl = clk_tbl_gp, \
1234 .current_freq = &rcg_dummy_freq, \
1235 .c = { \
1236 .dbg_name = #i "_clk", \
1237 .ops = &clk_ops_rcg_8960, \
1238 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000), \
1239 CLK_INIT(i##_clk.c), \
1240 }, \
1241 }
1242#define F_GP(f, s, d, m, n) \
1243 { \
1244 .freq_hz = f, \
1245 .src_clk = &s##_clk.c, \
1246 .md_val = MD8(16, m, 0, n), \
1247 .ns_val = NS(23, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
Matt Wagantall7625a4c2011-11-01 16:17:53 -07001248 }
1249static struct clk_freq_tbl clk_tbl_gp[] = {
1250 F_GP( 0, gnd, 1, 0, 0),
1251 F_GP( 9600000, cxo, 2, 0, 0),
1252 F_GP( 13500000, pxo, 2, 0, 0),
1253 F_GP( 19200000, cxo, 1, 0, 0),
1254 F_GP( 27000000, pxo, 1, 0, 0),
1255 F_GP( 64000000, pll8, 2, 1, 3),
1256 F_GP( 76800000, pll8, 1, 1, 5),
1257 F_GP( 96000000, pll8, 4, 0, 0),
1258 F_GP(128000000, pll8, 3, 0, 0),
1259 F_GP(192000000, pll8, 2, 0, 0),
1260 F_GP(384000000, pll8, 1, 0, 0),
1261 F_END
1262};
1263
1264static CLK_GP(gp0, 0, CLK_HALT_SFPB_MISC_STATE_REG, 7);
1265static CLK_GP(gp1, 1, CLK_HALT_SFPB_MISC_STATE_REG, 6);
1266static CLK_GP(gp2, 2, CLK_HALT_SFPB_MISC_STATE_REG, 5);
1267
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001268#define CLK_GSBI_UART(i, n, h_r, h_b) \
1269 struct rcg_clk i##_clk = { \
1270 .b = { \
1271 .ctl_reg = GSBIn_UART_APPS_NS_REG(n), \
1272 .en_mask = BIT(9), \
1273 .reset_reg = GSBIn_RESET_REG(n), \
1274 .reset_mask = BIT(0), \
1275 .halt_reg = h_r, \
1276 .halt_bit = h_b, \
1277 }, \
1278 .ns_reg = GSBIn_UART_APPS_NS_REG(n), \
1279 .md_reg = GSBIn_UART_APPS_MD_REG(n), \
1280 .root_en_mask = BIT(11), \
1281 .ns_mask = (BM(31, 16) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08001282 .mnd_en_mask = BIT(8), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001283 .set_rate = set_rate_mnd, \
1284 .freq_tbl = clk_tbl_gsbi_uart, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001285 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001286 .c = { \
1287 .dbg_name = #i "_clk", \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001288 .ops = &clk_ops_rcg_8960, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001289 VDD_DIG_FMAX_MAP2(LOW, 32000000, NOMINAL, 64000000), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001290 CLK_INIT(i##_clk.c), \
1291 }, \
1292 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001293#define F_GSBI_UART(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001294 { \
1295 .freq_hz = f, \
1296 .src_clk = &s##_clk.c, \
1297 .md_val = MD16(m, n), \
1298 .ns_val = NS(31, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001299 }
1300static struct clk_freq_tbl clk_tbl_gsbi_uart[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001301 F_GSBI_UART( 0, gnd, 1, 0, 0),
Matt Wagantall9a561f72012-01-19 16:13:12 -08001302 F_GSBI_UART( 1843200, pll8, 2, 6, 625),
1303 F_GSBI_UART( 3686400, pll8, 2, 12, 625),
1304 F_GSBI_UART( 7372800, pll8, 2, 24, 625),
1305 F_GSBI_UART(14745600, pll8, 2, 48, 625),
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001306 F_GSBI_UART(16000000, pll8, 4, 1, 6),
1307 F_GSBI_UART(24000000, pll8, 4, 1, 4),
1308 F_GSBI_UART(32000000, pll8, 4, 1, 3),
1309 F_GSBI_UART(40000000, pll8, 1, 5, 48),
1310 F_GSBI_UART(46400000, pll8, 1, 29, 240),
1311 F_GSBI_UART(48000000, pll8, 4, 1, 2),
1312 F_GSBI_UART(51200000, pll8, 1, 2, 15),
1313 F_GSBI_UART(56000000, pll8, 1, 7, 48),
1314 F_GSBI_UART(58982400, pll8, 1, 96, 625),
1315 F_GSBI_UART(64000000, pll8, 2, 1, 3),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001316 F_END
1317};
1318
1319static CLK_GSBI_UART(gsbi1_uart, 1, CLK_HALT_CFPB_STATEA_REG, 10);
1320static CLK_GSBI_UART(gsbi2_uart, 2, CLK_HALT_CFPB_STATEA_REG, 6);
1321static CLK_GSBI_UART(gsbi3_uart, 3, CLK_HALT_CFPB_STATEA_REG, 2);
1322static CLK_GSBI_UART(gsbi4_uart, 4, CLK_HALT_CFPB_STATEB_REG, 26);
1323static CLK_GSBI_UART(gsbi5_uart, 5, CLK_HALT_CFPB_STATEB_REG, 22);
1324static CLK_GSBI_UART(gsbi6_uart, 6, CLK_HALT_CFPB_STATEB_REG, 18);
1325static CLK_GSBI_UART(gsbi7_uart, 7, CLK_HALT_CFPB_STATEB_REG, 14);
1326static CLK_GSBI_UART(gsbi8_uart, 8, CLK_HALT_CFPB_STATEB_REG, 10);
1327static CLK_GSBI_UART(gsbi9_uart, 9, CLK_HALT_CFPB_STATEB_REG, 6);
1328static CLK_GSBI_UART(gsbi10_uart, 10, CLK_HALT_CFPB_STATEB_REG, 2);
1329static CLK_GSBI_UART(gsbi11_uart, 11, CLK_HALT_CFPB_STATEC_REG, 17);
1330static CLK_GSBI_UART(gsbi12_uart, 12, CLK_HALT_CFPB_STATEC_REG, 13);
1331
1332#define CLK_GSBI_QUP(i, n, h_r, h_b) \
1333 struct rcg_clk i##_clk = { \
1334 .b = { \
1335 .ctl_reg = GSBIn_QUP_APPS_NS_REG(n), \
1336 .en_mask = BIT(9), \
1337 .reset_reg = GSBIn_RESET_REG(n), \
1338 .reset_mask = BIT(0), \
1339 .halt_reg = h_r, \
1340 .halt_bit = h_b, \
1341 }, \
1342 .ns_reg = GSBIn_QUP_APPS_NS_REG(n), \
1343 .md_reg = GSBIn_QUP_APPS_MD_REG(n), \
1344 .root_en_mask = BIT(11), \
1345 .ns_mask = (BM(23, 16) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08001346 .mnd_en_mask = BIT(8), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001347 .set_rate = set_rate_mnd, \
1348 .freq_tbl = clk_tbl_gsbi_qup, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001349 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001350 .c = { \
1351 .dbg_name = #i "_clk", \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001352 .ops = &clk_ops_rcg_8960, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001353 VDD_DIG_FMAX_MAP2(LOW, 24000000, NOMINAL, 52000000), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001354 CLK_INIT(i##_clk.c), \
1355 }, \
1356 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001357#define F_GSBI_QUP(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001358 { \
1359 .freq_hz = f, \
1360 .src_clk = &s##_clk.c, \
1361 .md_val = MD8(16, m, 0, n), \
1362 .ns_val = NS(23, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001363 }
1364static struct clk_freq_tbl clk_tbl_gsbi_qup[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001365 F_GSBI_QUP( 0, gnd, 1, 0, 0),
1366 F_GSBI_QUP( 1100000, pxo, 1, 2, 49),
1367 F_GSBI_QUP( 5400000, pxo, 1, 1, 5),
1368 F_GSBI_QUP(10800000, pxo, 1, 2, 5),
1369 F_GSBI_QUP(15060000, pll8, 1, 2, 51),
1370 F_GSBI_QUP(24000000, pll8, 4, 1, 4),
1371 F_GSBI_QUP(25600000, pll8, 1, 1, 15),
1372 F_GSBI_QUP(27000000, pxo, 1, 0, 0),
1373 F_GSBI_QUP(48000000, pll8, 4, 1, 2),
1374 F_GSBI_QUP(51200000, pll8, 1, 2, 15),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001375 F_END
1376};
1377
1378static CLK_GSBI_QUP(gsbi1_qup, 1, CLK_HALT_CFPB_STATEA_REG, 9);
1379static CLK_GSBI_QUP(gsbi2_qup, 2, CLK_HALT_CFPB_STATEA_REG, 4);
1380static CLK_GSBI_QUP(gsbi3_qup, 3, CLK_HALT_CFPB_STATEA_REG, 0);
1381static CLK_GSBI_QUP(gsbi4_qup, 4, CLK_HALT_CFPB_STATEB_REG, 24);
1382static CLK_GSBI_QUP(gsbi5_qup, 5, CLK_HALT_CFPB_STATEB_REG, 20);
1383static CLK_GSBI_QUP(gsbi6_qup, 6, CLK_HALT_CFPB_STATEB_REG, 16);
1384static CLK_GSBI_QUP(gsbi7_qup, 7, CLK_HALT_CFPB_STATEB_REG, 12);
1385static CLK_GSBI_QUP(gsbi8_qup, 8, CLK_HALT_CFPB_STATEB_REG, 8);
1386static CLK_GSBI_QUP(gsbi9_qup, 9, CLK_HALT_CFPB_STATEB_REG, 4);
1387static CLK_GSBI_QUP(gsbi10_qup, 10, CLK_HALT_CFPB_STATEB_REG, 0);
1388static CLK_GSBI_QUP(gsbi11_qup, 11, CLK_HALT_CFPB_STATEC_REG, 15);
1389static CLK_GSBI_QUP(gsbi12_qup, 12, CLK_HALT_CFPB_STATEC_REG, 11);
1390
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001391#define F_PDM(f, s, d) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001392 { \
1393 .freq_hz = f, \
1394 .src_clk = &s##_clk.c, \
1395 .ns_val = NS_SRC_SEL(1, 0, s##_to_xo_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001396 }
1397static struct clk_freq_tbl clk_tbl_pdm[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001398 F_PDM( 0, gnd, 1),
1399 F_PDM(27000000, pxo, 1),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001400 F_END
1401};
1402
1403static struct rcg_clk pdm_clk = {
1404 .b = {
1405 .ctl_reg = PDM_CLK_NS_REG,
1406 .en_mask = BIT(9),
1407 .reset_reg = PDM_CLK_NS_REG,
1408 .reset_mask = BIT(12),
1409 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1410 .halt_bit = 3,
1411 },
1412 .ns_reg = PDM_CLK_NS_REG,
1413 .root_en_mask = BIT(11),
1414 .ns_mask = BM(1, 0),
1415 .set_rate = set_rate_nop,
1416 .freq_tbl = clk_tbl_pdm,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001417 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001418 .c = {
1419 .dbg_name = "pdm_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001420 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001421 VDD_DIG_FMAX_MAP1(LOW, 27000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001422 CLK_INIT(pdm_clk.c),
1423 },
1424};
1425
1426static struct branch_clk pmem_clk = {
1427 .b = {
1428 .ctl_reg = PMEM_ACLK_CTL_REG,
1429 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001430 .hwcg_reg = PMEM_ACLK_CTL_REG,
1431 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001432 .halt_reg = CLK_HALT_DFAB_STATE_REG,
1433 .halt_bit = 20,
1434 },
1435 .c = {
1436 .dbg_name = "pmem_clk",
1437 .ops = &clk_ops_branch,
1438 CLK_INIT(pmem_clk.c),
1439 },
1440};
1441
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001442#define F_PRNG(f, s) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001443 { \
1444 .freq_hz = f, \
1445 .src_clk = &s##_clk.c, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001446 }
1447static struct clk_freq_tbl clk_tbl_prng[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001448 F_PRNG(64000000, pll8),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001449 F_END
1450};
1451
1452static struct rcg_clk prng_clk = {
1453 .b = {
1454 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
1455 .en_mask = BIT(10),
1456 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
1457 .halt_check = HALT_VOTED,
1458 .halt_bit = 10,
1459 },
1460 .set_rate = set_rate_nop,
1461 .freq_tbl = clk_tbl_prng,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001462 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001463 .c = {
1464 .dbg_name = "prng_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001465 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001466 VDD_DIG_FMAX_MAP2(LOW, 32000000, NOMINAL, 65000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001467 CLK_INIT(prng_clk.c),
1468 },
1469};
1470
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001471#define CLK_SDC(name, n, h_b, fmax_low, fmax_nom) \
Stephen Boyda78a7402011-08-02 11:23:39 -07001472 struct rcg_clk name = { \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001473 .b = { \
1474 .ctl_reg = SDCn_APPS_CLK_NS_REG(n), \
1475 .en_mask = BIT(9), \
1476 .reset_reg = SDCn_RESET_REG(n), \
1477 .reset_mask = BIT(0), \
Stephen Boyda78a7402011-08-02 11:23:39 -07001478 .halt_reg = CLK_HALT_DFAB_STATE_REG, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001479 .halt_bit = h_b, \
1480 }, \
1481 .ns_reg = SDCn_APPS_CLK_NS_REG(n), \
1482 .md_reg = SDCn_APPS_CLK_MD_REG(n), \
1483 .root_en_mask = BIT(11), \
1484 .ns_mask = (BM(23, 16) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08001485 .mnd_en_mask = BIT(8), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001486 .set_rate = set_rate_mnd, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001487 .freq_tbl = clk_tbl_sdc, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001488 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001489 .c = { \
Stephen Boyda78a7402011-08-02 11:23:39 -07001490 .dbg_name = #name, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001491 .ops = &clk_ops_rcg_8960, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001492 VDD_DIG_FMAX_MAP2(LOW, fmax_low, NOMINAL, fmax_nom), \
Stephen Boyda78a7402011-08-02 11:23:39 -07001493 CLK_INIT(name.c), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001494 }, \
1495 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001496#define F_SDC(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001497 { \
1498 .freq_hz = f, \
1499 .src_clk = &s##_clk.c, \
1500 .md_val = MD8(16, m, 0, n), \
1501 .ns_val = NS(23, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001502 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001503static struct clk_freq_tbl clk_tbl_sdc[] = {
1504 F_SDC( 0, gnd, 1, 0, 0),
1505 F_SDC( 144000, pxo, 3, 2, 125),
1506 F_SDC( 400000, pll8, 4, 1, 240),
1507 F_SDC( 16000000, pll8, 4, 1, 6),
1508 F_SDC( 17070000, pll8, 1, 2, 45),
1509 F_SDC( 20210000, pll8, 1, 1, 19),
1510 F_SDC( 24000000, pll8, 4, 1, 4),
1511 F_SDC( 48000000, pll8, 4, 1, 2),
1512 F_SDC( 64000000, pll8, 3, 1, 2),
1513 F_SDC( 96000000, pll8, 4, 0, 0),
Subhash Jadavanibd238ba2011-11-24 15:12:39 +05301514 F_SDC(192000000, pll8, 2, 0, 0),
Stephen Boyda78a7402011-08-02 11:23:39 -07001515 F_END
1516};
1517
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001518static CLK_SDC(sdc1_clk, 1, 6, 52000000, 104000000);
1519static CLK_SDC(sdc2_clk, 2, 5, 52000000, 104000000);
1520static CLK_SDC(sdc3_clk, 3, 4, 104000000, 208000000);
1521static CLK_SDC(sdc4_clk, 4, 3, 33000000, 67000000);
1522static CLK_SDC(sdc5_clk, 5, 2, 33000000, 67000000);
Stephen Boyda78a7402011-08-02 11:23:39 -07001523
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001524#define F_TSIF_REF(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001525 { \
1526 .freq_hz = f, \
1527 .src_clk = &s##_clk.c, \
1528 .md_val = MD16(m, n), \
1529 .ns_val = NS(31, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001530 }
1531static struct clk_freq_tbl clk_tbl_tsif_ref[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001532 F_TSIF_REF( 0, gnd, 1, 0, 0),
1533 F_TSIF_REF(105000, pxo, 1, 1, 256),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001534 F_END
1535};
1536
1537static struct rcg_clk tsif_ref_clk = {
1538 .b = {
1539 .ctl_reg = TSIF_REF_CLK_NS_REG,
1540 .en_mask = BIT(9),
1541 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1542 .halt_bit = 5,
1543 },
1544 .ns_reg = TSIF_REF_CLK_NS_REG,
1545 .md_reg = TSIF_REF_CLK_MD_REG,
1546 .root_en_mask = BIT(11),
1547 .ns_mask = (BM(31, 16) | BM(6, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08001548 .mnd_en_mask = BIT(8),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001549 .set_rate = set_rate_mnd,
1550 .freq_tbl = clk_tbl_tsif_ref,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001551 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001552 .c = {
1553 .dbg_name = "tsif_ref_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001554 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001555 VDD_DIG_FMAX_MAP2(LOW, 27000000, NOMINAL, 54000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001556 CLK_INIT(tsif_ref_clk.c),
1557 },
1558};
1559
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001560#define F_TSSC(f, s) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001561 { \
1562 .freq_hz = f, \
1563 .src_clk = &s##_clk.c, \
1564 .ns_val = NS_SRC_SEL(1, 0, s##_to_xo_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001565 }
1566static struct clk_freq_tbl clk_tbl_tssc[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001567 F_TSSC( 0, gnd),
1568 F_TSSC(27000000, pxo),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001569 F_END
1570};
1571
1572static struct rcg_clk tssc_clk = {
1573 .b = {
1574 .ctl_reg = TSSC_CLK_CTL_REG,
1575 .en_mask = BIT(4),
1576 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1577 .halt_bit = 4,
1578 },
1579 .ns_reg = TSSC_CLK_CTL_REG,
1580 .ns_mask = BM(1, 0),
1581 .set_rate = set_rate_nop,
1582 .freq_tbl = clk_tbl_tssc,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001583 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001584 .c = {
1585 .dbg_name = "tssc_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001586 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001587 VDD_DIG_FMAX_MAP1(LOW, 27000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001588 CLK_INIT(tssc_clk.c),
1589 },
1590};
1591
Tianyi Gou41515e22011-09-01 19:37:43 -07001592#define CLK_USB_HS(name, n, h_b) \
1593 static struct rcg_clk name = { \
1594 .b = { \
1595 .ctl_reg = USB_HS##n##_XCVR_FS_CLK_NS_REG, \
1596 .en_mask = BIT(9), \
1597 .reset_reg = USB_HS##n##_RESET_REG, \
1598 .reset_mask = BIT(0), \
1599 .halt_reg = CLK_HALT_DFAB_STATE_REG, \
1600 .halt_bit = h_b, \
1601 }, \
1602 .ns_reg = USB_HS##n##_XCVR_FS_CLK_NS_REG, \
1603 .md_reg = USB_HS##n##_XCVR_FS_CLK_MD_REG, \
1604 .root_en_mask = BIT(11), \
1605 .ns_mask = (BM(23, 16) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08001606 .mnd_en_mask = BIT(8), \
Tianyi Gou41515e22011-09-01 19:37:43 -07001607 .set_rate = set_rate_mnd, \
1608 .freq_tbl = clk_tbl_usb, \
1609 .current_freq = &rcg_dummy_freq, \
1610 .c = { \
1611 .dbg_name = #name, \
1612 .ops = &clk_ops_rcg_8960, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001613 VDD_DIG_FMAX_MAP1(NOMINAL, 64000000), \
Tianyi Gou41515e22011-09-01 19:37:43 -07001614 CLK_INIT(name.c), \
1615 }, \
1616}
1617
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001618#define F_USB(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001619 { \
1620 .freq_hz = f, \
1621 .src_clk = &s##_clk.c, \
1622 .md_val = MD8(16, m, 0, n), \
1623 .ns_val = NS(23, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001624 }
1625static struct clk_freq_tbl clk_tbl_usb[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001626 F_USB( 0, gnd, 1, 0, 0),
1627 F_USB(60000000, pll8, 1, 5, 32),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001628 F_END
1629};
1630
Tianyi Gou41515e22011-09-01 19:37:43 -07001631CLK_USB_HS(usb_hs1_xcvr_clk, 1, 0);
1632CLK_USB_HS(usb_hs3_xcvr_clk, 3, 30);
1633CLK_USB_HS(usb_hs4_xcvr_clk, 4, 2);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001634
Stephen Boyd94625ef2011-07-12 17:06:01 -07001635static struct clk_freq_tbl clk_tbl_usb_hsic[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001636 F_USB( 0, gnd, 1, 0, 0),
1637 F_USB(60000000, pll8, 1, 5, 32),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001638 F_END
1639};
1640
1641static struct rcg_clk usb_hsic_xcvr_fs_clk = {
1642 .b = {
1643 .ctl_reg = USB_HSIC_XCVR_FS_CLK_NS_REG,
1644 .en_mask = BIT(9),
1645 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1646 .halt_bit = 26,
1647 },
1648 .ns_reg = USB_HSIC_XCVR_FS_CLK_NS_REG,
1649 .md_reg = USB_HSIC_XCVR_FS_CLK_MD_REG,
1650 .root_en_mask = BIT(11),
1651 .ns_mask = (BM(23, 16) | BM(6, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08001652 .mnd_en_mask = BIT(8),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001653 .set_rate = set_rate_mnd,
1654 .freq_tbl = clk_tbl_usb_hsic,
1655 .current_freq = &rcg_dummy_freq,
1656 .c = {
1657 .dbg_name = "usb_hsic_xcvr_fs_clk",
1658 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001659 VDD_DIG_FMAX_MAP1(LOW, 60000000),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001660 CLK_INIT(usb_hsic_xcvr_fs_clk.c),
1661 },
1662};
1663
1664static struct branch_clk usb_hsic_system_clk = {
1665 .b = {
1666 .ctl_reg = USB_HSIC_SYSTEM_CLK_CTL_REG,
1667 .en_mask = BIT(4),
1668 .reset_reg = USB_HSIC_RESET_REG,
1669 .reset_mask = BIT(0),
1670 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1671 .halt_bit = 24,
1672 },
1673 .parent = &usb_hsic_xcvr_fs_clk.c,
1674 .c = {
1675 .dbg_name = "usb_hsic_system_clk",
1676 .ops = &clk_ops_branch,
1677 CLK_INIT(usb_hsic_system_clk.c),
1678 },
1679};
1680
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001681#define F_USB_HSIC(f, s) \
Stephen Boyd94625ef2011-07-12 17:06:01 -07001682 { \
1683 .freq_hz = f, \
1684 .src_clk = &s##_clk.c, \
Stephen Boyd94625ef2011-07-12 17:06:01 -07001685 }
1686static struct clk_freq_tbl clk_tbl_usb2_hsic[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001687 F_USB_HSIC(480000000, pll14),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001688 F_END
1689};
1690
1691static struct rcg_clk usb_hsic_hsic_src_clk = {
1692 .b = {
1693 .ctl_reg = USB_HSIC_HSIC_CLK_SRC_CTL_REG,
1694 .halt_check = NOCHECK,
1695 },
1696 .root_en_mask = BIT(0),
1697 .set_rate = set_rate_nop,
1698 .freq_tbl = clk_tbl_usb2_hsic,
1699 .current_freq = &rcg_dummy_freq,
1700 .c = {
1701 .dbg_name = "usb_hsic_hsic_src_clk",
1702 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001703 VDD_DIG_FMAX_MAP1(LOW, 480000000),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001704 CLK_INIT(usb_hsic_hsic_src_clk.c),
1705 },
1706};
1707
1708static struct branch_clk usb_hsic_hsic_clk = {
1709 .b = {
1710 .ctl_reg = USB_HSIC_HSIC_CLK_CTL_REG,
1711 .en_mask = BIT(0),
1712 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1713 .halt_bit = 19,
1714 },
1715 .parent = &usb_hsic_hsic_src_clk.c,
1716 .c = {
1717 .dbg_name = "usb_hsic_hsic_clk",
1718 .ops = &clk_ops_branch,
1719 CLK_INIT(usb_hsic_hsic_clk.c),
1720 },
1721};
1722
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001723#define F_USB_HSIO_CAL(f, s) \
Stephen Boyd94625ef2011-07-12 17:06:01 -07001724 { \
1725 .freq_hz = f, \
1726 .src_clk = &s##_clk.c, \
Stephen Boyd94625ef2011-07-12 17:06:01 -07001727 }
1728static struct clk_freq_tbl clk_tbl_usb_hsio_cal[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001729 F_USB_HSIO_CAL(9000000, pxo),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001730 F_END
1731};
1732
1733static struct rcg_clk usb_hsic_hsio_cal_clk = {
1734 .b = {
1735 .ctl_reg = USB_HSIC_HSIO_CAL_CLK_CTL_REG,
1736 .en_mask = BIT(0),
1737 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1738 .halt_bit = 23,
1739 },
1740 .set_rate = set_rate_nop,
1741 .freq_tbl = clk_tbl_usb_hsio_cal,
1742 .current_freq = &rcg_dummy_freq,
1743 .c = {
1744 .dbg_name = "usb_hsic_hsio_cal_clk",
Stephen Boyda0e82ec2011-09-19 12:18:45 -07001745 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001746 VDD_DIG_FMAX_MAP1(LOW, 10000000),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001747 CLK_INIT(usb_hsic_hsio_cal_clk.c),
1748 },
1749};
1750
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001751static struct branch_clk usb_phy0_clk = {
1752 .b = {
1753 .reset_reg = USB_PHY0_RESET_REG,
1754 .reset_mask = BIT(0),
1755 },
1756 .c = {
1757 .dbg_name = "usb_phy0_clk",
1758 .ops = &clk_ops_reset,
1759 CLK_INIT(usb_phy0_clk.c),
1760 },
1761};
1762
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001763#define CLK_USB_FS(i, n, fmax_nom) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001764 struct rcg_clk i##_clk = { \
1765 .ns_reg = USB_FSn_XCVR_FS_CLK_NS_REG(n), \
1766 .b = { \
1767 .ctl_reg = USB_FSn_XCVR_FS_CLK_NS_REG(n), \
1768 .halt_check = NOCHECK, \
1769 }, \
1770 .md_reg = USB_FSn_XCVR_FS_CLK_MD_REG(n), \
1771 .root_en_mask = BIT(11), \
1772 .ns_mask = (BM(23, 16) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08001773 .mnd_en_mask = BIT(8), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001774 .set_rate = set_rate_mnd, \
1775 .freq_tbl = clk_tbl_usb, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001776 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001777 .c = { \
1778 .dbg_name = #i "_clk", \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001779 .ops = &clk_ops_rcg_8960, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001780 VDD_DIG_FMAX_MAP1(NOMINAL, fmax_nom), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001781 CLK_INIT(i##_clk.c), \
1782 }, \
1783 }
1784
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001785static CLK_USB_FS(usb_fs1_src, 1, 64000000);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001786static struct branch_clk usb_fs1_xcvr_clk = {
1787 .b = {
1788 .ctl_reg = USB_FSn_XCVR_FS_CLK_NS_REG(1),
1789 .en_mask = BIT(9),
1790 .reset_reg = USB_FSn_RESET_REG(1),
1791 .reset_mask = BIT(1),
1792 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1793 .halt_bit = 15,
1794 },
1795 .parent = &usb_fs1_src_clk.c,
1796 .c = {
1797 .dbg_name = "usb_fs1_xcvr_clk",
1798 .ops = &clk_ops_branch,
1799 CLK_INIT(usb_fs1_xcvr_clk.c),
1800 },
1801};
1802
1803static struct branch_clk usb_fs1_sys_clk = {
1804 .b = {
1805 .ctl_reg = USB_FSn_SYSTEM_CLK_CTL_REG(1),
1806 .en_mask = BIT(4),
1807 .reset_reg = USB_FSn_RESET_REG(1),
1808 .reset_mask = BIT(0),
1809 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1810 .halt_bit = 16,
1811 },
1812 .parent = &usb_fs1_src_clk.c,
1813 .c = {
1814 .dbg_name = "usb_fs1_sys_clk",
1815 .ops = &clk_ops_branch,
1816 CLK_INIT(usb_fs1_sys_clk.c),
1817 },
1818};
1819
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001820static CLK_USB_FS(usb_fs2_src, 2, 60000000);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001821static struct branch_clk usb_fs2_xcvr_clk = {
1822 .b = {
1823 .ctl_reg = USB_FSn_XCVR_FS_CLK_NS_REG(2),
1824 .en_mask = BIT(9),
1825 .reset_reg = USB_FSn_RESET_REG(2),
1826 .reset_mask = BIT(1),
1827 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1828 .halt_bit = 12,
1829 },
1830 .parent = &usb_fs2_src_clk.c,
1831 .c = {
1832 .dbg_name = "usb_fs2_xcvr_clk",
1833 .ops = &clk_ops_branch,
1834 CLK_INIT(usb_fs2_xcvr_clk.c),
1835 },
1836};
1837
1838static struct branch_clk usb_fs2_sys_clk = {
1839 .b = {
1840 .ctl_reg = USB_FSn_SYSTEM_CLK_CTL_REG(2),
1841 .en_mask = BIT(4),
1842 .reset_reg = USB_FSn_RESET_REG(2),
1843 .reset_mask = BIT(0),
1844 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1845 .halt_bit = 13,
1846 },
1847 .parent = &usb_fs2_src_clk.c,
1848 .c = {
1849 .dbg_name = "usb_fs2_sys_clk",
1850 .ops = &clk_ops_branch,
1851 CLK_INIT(usb_fs2_sys_clk.c),
1852 },
1853};
1854
1855/* Fast Peripheral Bus Clocks */
1856static struct branch_clk ce1_core_clk = {
1857 .b = {
1858 .ctl_reg = CE1_CORE_CLK_CTL_REG,
1859 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001860 .hwcg_reg = CE1_CORE_CLK_CTL_REG,
1861 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001862 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1863 .halt_bit = 27,
1864 },
1865 .c = {
1866 .dbg_name = "ce1_core_clk",
1867 .ops = &clk_ops_branch,
1868 CLK_INIT(ce1_core_clk.c),
1869 },
1870};
Tianyi Gou41515e22011-09-01 19:37:43 -07001871
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001872static struct branch_clk ce1_p_clk = {
1873 .b = {
1874 .ctl_reg = CE1_HCLK_CTL_REG,
1875 .en_mask = BIT(4),
1876 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1877 .halt_bit = 1,
1878 },
1879 .c = {
1880 .dbg_name = "ce1_p_clk",
1881 .ops = &clk_ops_branch,
1882 CLK_INIT(ce1_p_clk.c),
1883 },
1884};
1885
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001886#define F_CE3(f, s, d) \
Tianyi Gou41515e22011-09-01 19:37:43 -07001887 { \
1888 .freq_hz = f, \
1889 .src_clk = &s##_clk.c, \
1890 .ns_val = NS_DIVSRC(6, 3, d, 2, 0, s##_to_bb_mux), \
Tianyi Gou41515e22011-09-01 19:37:43 -07001891 }
1892
1893static struct clk_freq_tbl clk_tbl_ce3[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001894 F_CE3( 0, gnd, 1),
1895 F_CE3( 48000000, pll8, 8),
1896 F_CE3(100000000, pll3, 12),
Tianyi Gou41515e22011-09-01 19:37:43 -07001897 F_END
1898};
1899
1900static struct rcg_clk ce3_src_clk = {
1901 .b = {
1902 .ctl_reg = CE3_CLK_SRC_NS_REG,
1903 .halt_check = NOCHECK,
1904 },
1905 .ns_reg = CE3_CLK_SRC_NS_REG,
1906 .root_en_mask = BIT(7),
1907 .ns_mask = BM(6, 0),
1908 .set_rate = set_rate_nop,
1909 .freq_tbl = clk_tbl_ce3,
1910 .current_freq = &rcg_dummy_freq,
1911 .c = {
1912 .dbg_name = "ce3_src_clk",
1913 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001914 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
Tianyi Gou41515e22011-09-01 19:37:43 -07001915 CLK_INIT(ce3_src_clk.c),
1916 },
1917};
1918
1919static struct branch_clk ce3_core_clk = {
1920 .b = {
1921 .ctl_reg = CE3_CORE_CLK_CTL_REG,
1922 .en_mask = BIT(4),
1923 .reset_reg = CE3_CORE_CLK_CTL_REG,
1924 .reset_mask = BIT(7),
1925 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
1926 .halt_bit = 5,
1927 },
1928 .parent = &ce3_src_clk.c,
1929 .c = {
1930 .dbg_name = "ce3_core_clk",
1931 .ops = &clk_ops_branch,
1932 CLK_INIT(ce3_core_clk.c),
1933 }
1934};
1935
1936static struct branch_clk ce3_p_clk = {
1937 .b = {
1938 .ctl_reg = CE3_HCLK_CTL_REG,
1939 .en_mask = BIT(4),
1940 .reset_reg = CE3_HCLK_CTL_REG,
1941 .reset_mask = BIT(7),
1942 .halt_reg = CLK_HALT_AFAB_SFAB_STATEB_REG,
1943 .halt_bit = 16,
1944 },
1945 .parent = &ce3_src_clk.c,
1946 .c = {
1947 .dbg_name = "ce3_p_clk",
1948 .ops = &clk_ops_branch,
1949 CLK_INIT(ce3_p_clk.c),
1950 }
1951};
1952
1953static struct branch_clk sata_phy_ref_clk = {
1954 .b = {
1955 .ctl_reg = SATA_PHY_REF_CLK_CTL_REG,
1956 .en_mask = BIT(4),
1957 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
1958 .halt_bit = 24,
1959 },
1960 .parent = &pxo_clk.c,
1961 .c = {
1962 .dbg_name = "sata_phy_ref_clk",
1963 .ops = &clk_ops_branch,
1964 CLK_INIT(sata_phy_ref_clk.c),
1965 },
1966};
1967
1968static struct branch_clk pcie_p_clk = {
1969 .b = {
1970 .ctl_reg = PCIE_HCLK_CTL_REG,
1971 .en_mask = BIT(4),
1972 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1973 .halt_bit = 8,
1974 },
1975 .c = {
1976 .dbg_name = "pcie_p_clk",
1977 .ops = &clk_ops_branch,
1978 CLK_INIT(pcie_p_clk.c),
1979 },
1980};
1981
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001982static struct branch_clk dma_bam_p_clk = {
1983 .b = {
1984 .ctl_reg = DMA_BAM_HCLK_CTL,
1985 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001986 .hwcg_reg = DMA_BAM_HCLK_CTL,
1987 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001988 .halt_reg = CLK_HALT_DFAB_STATE_REG,
1989 .halt_bit = 12,
1990 },
1991 .c = {
1992 .dbg_name = "dma_bam_p_clk",
1993 .ops = &clk_ops_branch,
1994 CLK_INIT(dma_bam_p_clk.c),
1995 },
1996};
1997
1998static struct branch_clk gsbi1_p_clk = {
1999 .b = {
2000 .ctl_reg = GSBIn_HCLK_CTL_REG(1),
2001 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002002 .hwcg_reg = GSBIn_HCLK_CTL_REG(1),
2003 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002004 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2005 .halt_bit = 11,
2006 },
2007 .c = {
2008 .dbg_name = "gsbi1_p_clk",
2009 .ops = &clk_ops_branch,
2010 CLK_INIT(gsbi1_p_clk.c),
2011 },
2012};
2013
2014static struct branch_clk gsbi2_p_clk = {
2015 .b = {
2016 .ctl_reg = GSBIn_HCLK_CTL_REG(2),
2017 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002018 .hwcg_reg = GSBIn_HCLK_CTL_REG(2),
2019 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002020 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2021 .halt_bit = 7,
2022 },
2023 .c = {
2024 .dbg_name = "gsbi2_p_clk",
2025 .ops = &clk_ops_branch,
2026 CLK_INIT(gsbi2_p_clk.c),
2027 },
2028};
2029
2030static struct branch_clk gsbi3_p_clk = {
2031 .b = {
2032 .ctl_reg = GSBIn_HCLK_CTL_REG(3),
2033 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002034 .hwcg_reg = GSBIn_HCLK_CTL_REG(3),
2035 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002036 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2037 .halt_bit = 3,
2038 },
2039 .c = {
2040 .dbg_name = "gsbi3_p_clk",
2041 .ops = &clk_ops_branch,
2042 CLK_INIT(gsbi3_p_clk.c),
2043 },
2044};
2045
2046static struct branch_clk gsbi4_p_clk = {
2047 .b = {
2048 .ctl_reg = GSBIn_HCLK_CTL_REG(4),
2049 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002050 .hwcg_reg = GSBIn_HCLK_CTL_REG(4),
2051 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002052 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2053 .halt_bit = 27,
2054 },
2055 .c = {
2056 .dbg_name = "gsbi4_p_clk",
2057 .ops = &clk_ops_branch,
2058 CLK_INIT(gsbi4_p_clk.c),
2059 },
2060};
2061
2062static struct branch_clk gsbi5_p_clk = {
2063 .b = {
2064 .ctl_reg = GSBIn_HCLK_CTL_REG(5),
2065 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002066 .hwcg_reg = GSBIn_HCLK_CTL_REG(5),
2067 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002068 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2069 .halt_bit = 23,
2070 },
2071 .c = {
2072 .dbg_name = "gsbi5_p_clk",
2073 .ops = &clk_ops_branch,
2074 CLK_INIT(gsbi5_p_clk.c),
2075 },
2076};
2077
2078static struct branch_clk gsbi6_p_clk = {
2079 .b = {
2080 .ctl_reg = GSBIn_HCLK_CTL_REG(6),
2081 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002082 .hwcg_reg = GSBIn_HCLK_CTL_REG(6),
2083 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002084 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2085 .halt_bit = 19,
2086 },
2087 .c = {
2088 .dbg_name = "gsbi6_p_clk",
2089 .ops = &clk_ops_branch,
2090 CLK_INIT(gsbi6_p_clk.c),
2091 },
2092};
2093
2094static struct branch_clk gsbi7_p_clk = {
2095 .b = {
2096 .ctl_reg = GSBIn_HCLK_CTL_REG(7),
2097 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002098 .hwcg_reg = GSBIn_HCLK_CTL_REG(7),
2099 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002100 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2101 .halt_bit = 15,
2102 },
2103 .c = {
2104 .dbg_name = "gsbi7_p_clk",
2105 .ops = &clk_ops_branch,
2106 CLK_INIT(gsbi7_p_clk.c),
2107 },
2108};
2109
2110static struct branch_clk gsbi8_p_clk = {
2111 .b = {
2112 .ctl_reg = GSBIn_HCLK_CTL_REG(8),
2113 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002114 .hwcg_reg = GSBIn_HCLK_CTL_REG(8),
2115 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002116 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2117 .halt_bit = 11,
2118 },
2119 .c = {
2120 .dbg_name = "gsbi8_p_clk",
2121 .ops = &clk_ops_branch,
2122 CLK_INIT(gsbi8_p_clk.c),
2123 },
2124};
2125
2126static struct branch_clk gsbi9_p_clk = {
2127 .b = {
2128 .ctl_reg = GSBIn_HCLK_CTL_REG(9),
2129 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002130 .hwcg_reg = GSBIn_HCLK_CTL_REG(9),
2131 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002132 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2133 .halt_bit = 7,
2134 },
2135 .c = {
2136 .dbg_name = "gsbi9_p_clk",
2137 .ops = &clk_ops_branch,
2138 CLK_INIT(gsbi9_p_clk.c),
2139 },
2140};
2141
2142static struct branch_clk gsbi10_p_clk = {
2143 .b = {
2144 .ctl_reg = GSBIn_HCLK_CTL_REG(10),
2145 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002146 .hwcg_reg = GSBIn_HCLK_CTL_REG(10),
2147 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002148 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2149 .halt_bit = 3,
2150 },
2151 .c = {
2152 .dbg_name = "gsbi10_p_clk",
2153 .ops = &clk_ops_branch,
2154 CLK_INIT(gsbi10_p_clk.c),
2155 },
2156};
2157
2158static struct branch_clk gsbi11_p_clk = {
2159 .b = {
2160 .ctl_reg = GSBIn_HCLK_CTL_REG(11),
2161 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002162 .hwcg_reg = GSBIn_HCLK_CTL_REG(11),
2163 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002164 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
2165 .halt_bit = 18,
2166 },
2167 .c = {
2168 .dbg_name = "gsbi11_p_clk",
2169 .ops = &clk_ops_branch,
2170 CLK_INIT(gsbi11_p_clk.c),
2171 },
2172};
2173
2174static struct branch_clk gsbi12_p_clk = {
2175 .b = {
2176 .ctl_reg = GSBIn_HCLK_CTL_REG(12),
2177 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002178 .hwcg_reg = GSBIn_HCLK_CTL_REG(12),
2179 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002180 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
2181 .halt_bit = 14,
2182 },
2183 .c = {
2184 .dbg_name = "gsbi12_p_clk",
2185 .ops = &clk_ops_branch,
2186 CLK_INIT(gsbi12_p_clk.c),
2187 },
2188};
2189
Tianyi Gou41515e22011-09-01 19:37:43 -07002190static struct branch_clk sata_phy_cfg_clk = {
2191 .b = {
2192 .ctl_reg = SATA_PHY_CFG_CLK_CTL_REG,
2193 .en_mask = BIT(4),
2194 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2195 .halt_bit = 12,
2196 },
2197 .c = {
2198 .dbg_name = "sata_phy_cfg_clk",
2199 .ops = &clk_ops_branch,
2200 CLK_INIT(sata_phy_cfg_clk.c),
Stephen Boyd973e4ba2011-07-12 17:06:01 -07002201 },
2202};
2203
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002204static struct branch_clk tsif_p_clk = {
2205 .b = {
2206 .ctl_reg = TSIF_HCLK_CTL_REG,
2207 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002208 .hwcg_reg = TSIF_HCLK_CTL_REG,
2209 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002210 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
2211 .halt_bit = 7,
2212 },
2213 .c = {
2214 .dbg_name = "tsif_p_clk",
2215 .ops = &clk_ops_branch,
2216 CLK_INIT(tsif_p_clk.c),
2217 },
2218};
2219
2220static struct branch_clk usb_fs1_p_clk = {
2221 .b = {
2222 .ctl_reg = USB_FSn_HCLK_CTL_REG(1),
2223 .en_mask = BIT(4),
2224 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2225 .halt_bit = 17,
2226 },
2227 .c = {
2228 .dbg_name = "usb_fs1_p_clk",
2229 .ops = &clk_ops_branch,
2230 CLK_INIT(usb_fs1_p_clk.c),
2231 },
2232};
2233
2234static struct branch_clk usb_fs2_p_clk = {
2235 .b = {
2236 .ctl_reg = USB_FSn_HCLK_CTL_REG(2),
2237 .en_mask = BIT(4),
2238 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2239 .halt_bit = 14,
2240 },
2241 .c = {
2242 .dbg_name = "usb_fs2_p_clk",
2243 .ops = &clk_ops_branch,
2244 CLK_INIT(usb_fs2_p_clk.c),
2245 },
2246};
2247
2248static struct branch_clk usb_hs1_p_clk = {
2249 .b = {
2250 .ctl_reg = USB_HS1_HCLK_CTL_REG,
2251 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002252 .hwcg_reg = USB_HS1_HCLK_CTL_REG,
2253 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002254 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2255 .halt_bit = 1,
2256 },
2257 .c = {
2258 .dbg_name = "usb_hs1_p_clk",
2259 .ops = &clk_ops_branch,
2260 CLK_INIT(usb_hs1_p_clk.c),
2261 },
2262};
2263
Tianyi Gou41515e22011-09-01 19:37:43 -07002264static struct branch_clk usb_hs3_p_clk = {
2265 .b = {
2266 .ctl_reg = USB_HS3_HCLK_CTL_REG,
2267 .en_mask = BIT(4),
2268 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2269 .halt_bit = 31,
2270 },
2271 .c = {
2272 .dbg_name = "usb_hs3_p_clk",
2273 .ops = &clk_ops_branch,
2274 CLK_INIT(usb_hs3_p_clk.c),
2275 },
2276};
2277
2278static struct branch_clk usb_hs4_p_clk = {
2279 .b = {
2280 .ctl_reg = USB_HS4_HCLK_CTL_REG,
2281 .en_mask = BIT(4),
2282 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2283 .halt_bit = 7,
2284 },
2285 .c = {
2286 .dbg_name = "usb_hs4_p_clk",
2287 .ops = &clk_ops_branch,
2288 CLK_INIT(usb_hs4_p_clk.c),
2289 },
2290};
2291
Stephen Boyd94625ef2011-07-12 17:06:01 -07002292static struct branch_clk usb_hsic_p_clk = {
2293 .b = {
2294 .ctl_reg = USB_HSIC_HCLK_CTL_REG,
2295 .en_mask = BIT(4),
2296 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2297 .halt_bit = 28,
2298 },
2299 .c = {
2300 .dbg_name = "usb_hsic_p_clk",
2301 .ops = &clk_ops_branch,
2302 CLK_INIT(usb_hsic_p_clk.c),
2303 },
2304};
2305
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002306static struct branch_clk sdc1_p_clk = {
2307 .b = {
2308 .ctl_reg = SDCn_HCLK_CTL_REG(1),
2309 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002310 .hwcg_reg = SDCn_HCLK_CTL_REG(1),
2311 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002312 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2313 .halt_bit = 11,
2314 },
2315 .c = {
2316 .dbg_name = "sdc1_p_clk",
2317 .ops = &clk_ops_branch,
2318 CLK_INIT(sdc1_p_clk.c),
2319 },
2320};
2321
2322static struct branch_clk sdc2_p_clk = {
2323 .b = {
2324 .ctl_reg = SDCn_HCLK_CTL_REG(2),
2325 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002326 .hwcg_reg = SDCn_HCLK_CTL_REG(2),
2327 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002328 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2329 .halt_bit = 10,
2330 },
2331 .c = {
2332 .dbg_name = "sdc2_p_clk",
2333 .ops = &clk_ops_branch,
2334 CLK_INIT(sdc2_p_clk.c),
2335 },
2336};
2337
2338static struct branch_clk sdc3_p_clk = {
2339 .b = {
2340 .ctl_reg = SDCn_HCLK_CTL_REG(3),
2341 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002342 .hwcg_reg = SDCn_HCLK_CTL_REG(3),
2343 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002344 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2345 .halt_bit = 9,
2346 },
2347 .c = {
2348 .dbg_name = "sdc3_p_clk",
2349 .ops = &clk_ops_branch,
2350 CLK_INIT(sdc3_p_clk.c),
2351 },
2352};
2353
2354static struct branch_clk sdc4_p_clk = {
2355 .b = {
2356 .ctl_reg = SDCn_HCLK_CTL_REG(4),
2357 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002358 .hwcg_reg = SDCn_HCLK_CTL_REG(4),
2359 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002360 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2361 .halt_bit = 8,
2362 },
2363 .c = {
2364 .dbg_name = "sdc4_p_clk",
2365 .ops = &clk_ops_branch,
2366 CLK_INIT(sdc4_p_clk.c),
2367 },
2368};
2369
2370static struct branch_clk sdc5_p_clk = {
2371 .b = {
2372 .ctl_reg = SDCn_HCLK_CTL_REG(5),
2373 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002374 .hwcg_reg = SDCn_HCLK_CTL_REG(5),
2375 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002376 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2377 .halt_bit = 7,
2378 },
2379 .c = {
2380 .dbg_name = "sdc5_p_clk",
2381 .ops = &clk_ops_branch,
2382 CLK_INIT(sdc5_p_clk.c),
2383 },
2384};
2385
2386/* HW-Voteable Clocks */
2387static struct branch_clk adm0_clk = {
2388 .b = {
2389 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2390 .en_mask = BIT(2),
2391 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
2392 .halt_check = HALT_VOTED,
2393 .halt_bit = 14,
2394 },
2395 .c = {
2396 .dbg_name = "adm0_clk",
2397 .ops = &clk_ops_branch,
2398 CLK_INIT(adm0_clk.c),
2399 },
2400};
2401
2402static struct branch_clk adm0_p_clk = {
2403 .b = {
2404 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2405 .en_mask = BIT(3),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002406 .hwcg_reg = ADM0_PBUS_CLK_CTL_REG,
2407 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002408 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
2409 .halt_check = HALT_VOTED,
2410 .halt_bit = 13,
2411 },
2412 .c = {
2413 .dbg_name = "adm0_p_clk",
2414 .ops = &clk_ops_branch,
2415 CLK_INIT(adm0_p_clk.c),
2416 },
2417};
2418
2419static struct branch_clk pmic_arb0_p_clk = {
2420 .b = {
2421 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2422 .en_mask = BIT(8),
2423 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
2424 .halt_check = HALT_VOTED,
2425 .halt_bit = 22,
2426 },
2427 .c = {
2428 .dbg_name = "pmic_arb0_p_clk",
2429 .ops = &clk_ops_branch,
2430 CLK_INIT(pmic_arb0_p_clk.c),
2431 },
2432};
2433
2434static struct branch_clk pmic_arb1_p_clk = {
2435 .b = {
2436 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2437 .en_mask = BIT(9),
2438 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
2439 .halt_check = HALT_VOTED,
2440 .halt_bit = 21,
2441 },
2442 .c = {
2443 .dbg_name = "pmic_arb1_p_clk",
2444 .ops = &clk_ops_branch,
2445 CLK_INIT(pmic_arb1_p_clk.c),
2446 },
2447};
2448
2449static struct branch_clk pmic_ssbi2_clk = {
2450 .b = {
2451 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2452 .en_mask = BIT(7),
2453 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
2454 .halt_check = HALT_VOTED,
2455 .halt_bit = 23,
2456 },
2457 .c = {
2458 .dbg_name = "pmic_ssbi2_clk",
2459 .ops = &clk_ops_branch,
2460 CLK_INIT(pmic_ssbi2_clk.c),
2461 },
2462};
2463
2464static struct branch_clk rpm_msg_ram_p_clk = {
2465 .b = {
2466 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2467 .en_mask = BIT(6),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002468 .hwcg_reg = RPM_MSG_RAM_HCLK_CTL_REG,
2469 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002470 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
2471 .halt_check = HALT_VOTED,
2472 .halt_bit = 12,
2473 },
2474 .c = {
2475 .dbg_name = "rpm_msg_ram_p_clk",
2476 .ops = &clk_ops_branch,
2477 CLK_INIT(rpm_msg_ram_p_clk.c),
2478 },
2479};
2480
2481/*
2482 * Multimedia Clocks
2483 */
2484
Stephen Boyd94625ef2011-07-12 17:06:01 -07002485#define CLK_CAM(name, n, hb) \
2486 struct rcg_clk name = { \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002487 .b = { \
Stephen Boyd94625ef2011-07-12 17:06:01 -07002488 .ctl_reg = CAMCLK##n##_CC_REG, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002489 .en_mask = BIT(0), \
2490 .halt_reg = DBG_BUS_VEC_I_REG, \
2491 .halt_bit = hb, \
2492 }, \
Stephen Boyd94625ef2011-07-12 17:06:01 -07002493 .ns_reg = CAMCLK##n##_NS_REG, \
2494 .md_reg = CAMCLK##n##_MD_REG, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002495 .root_en_mask = BIT(2), \
Stephen Boyd94625ef2011-07-12 17:06:01 -07002496 .ns_mask = BM(31, 24) | BM(15, 14) | BM(2, 0), \
Matt Wagantall07c45472012-02-10 23:27:24 -08002497 .mnd_en_mask = BIT(5), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002498 .ctl_mask = BM(7, 6), \
2499 .set_rate = set_rate_mnd_8, \
2500 .freq_tbl = clk_tbl_cam, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002501 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002502 .c = { \
Stephen Boyd94625ef2011-07-12 17:06:01 -07002503 .dbg_name = #name, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002504 .ops = &clk_ops_rcg_8960, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002505 VDD_DIG_FMAX_MAP2(LOW, 64000000, NOMINAL, 128000000), \
Stephen Boyd94625ef2011-07-12 17:06:01 -07002506 CLK_INIT(name.c), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002507 }, \
2508 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002509#define F_CAM(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002510 { \
2511 .freq_hz = f, \
2512 .src_clk = &s##_clk.c, \
2513 .md_val = MD8(8, m, 0, n), \
2514 .ns_val = NS_MM(31, 24, n, m, 15, 14, d, 2, 0, s##_to_mm_mux), \
2515 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002516 }
2517static struct clk_freq_tbl clk_tbl_cam[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002518 F_CAM( 0, gnd, 1, 0, 0),
2519 F_CAM( 6000000, pll8, 4, 1, 16),
2520 F_CAM( 8000000, pll8, 4, 1, 12),
2521 F_CAM( 12000000, pll8, 4, 1, 8),
2522 F_CAM( 16000000, pll8, 4, 1, 6),
2523 F_CAM( 19200000, pll8, 4, 1, 5),
2524 F_CAM( 24000000, pll8, 4, 1, 4),
2525 F_CAM( 32000000, pll8, 4, 1, 3),
2526 F_CAM( 48000000, pll8, 4, 1, 2),
2527 F_CAM( 64000000, pll8, 3, 1, 2),
2528 F_CAM( 96000000, pll8, 4, 0, 0),
2529 F_CAM(128000000, pll8, 3, 0, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002530 F_END
2531};
2532
Stephen Boyd94625ef2011-07-12 17:06:01 -07002533static CLK_CAM(cam0_clk, 0, 15);
2534static CLK_CAM(cam1_clk, 1, 16);
2535static CLK_CAM(cam2_clk, 2, 31);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002536
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002537#define F_CSI(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002538 { \
2539 .freq_hz = f, \
2540 .src_clk = &s##_clk.c, \
2541 .md_val = MD8(8, m, 0, n), \
2542 .ns_val = NS_MM(31, 24, n, m, 15, 14, d, 2, 0, s##_to_mm_mux), \
2543 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002544 }
2545static struct clk_freq_tbl clk_tbl_csi[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002546 F_CSI( 0, gnd, 1, 0, 0),
Stephen Boyd092fd182011-10-21 15:56:30 -07002547 F_CSI( 27000000, pxo, 1, 0, 0),
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002548 F_CSI( 85330000, pll8, 1, 2, 9),
2549 F_CSI(177780000, pll2, 1, 2, 9),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002550 F_END
2551};
2552
2553static struct rcg_clk csi0_src_clk = {
2554 .ns_reg = CSI0_NS_REG,
2555 .b = {
2556 .ctl_reg = CSI0_CC_REG,
2557 .halt_check = NOCHECK,
2558 },
2559 .md_reg = CSI0_MD_REG,
2560 .root_en_mask = BIT(2),
Stephen Boyd94625ef2011-07-12 17:06:01 -07002561 .ns_mask = BM(31, 24) | BM(15, 14) | BM(2, 0),
Matt Wagantall07c45472012-02-10 23:27:24 -08002562 .mnd_en_mask = BIT(5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002563 .ctl_mask = BM(7, 6),
2564 .set_rate = set_rate_mnd,
2565 .freq_tbl = clk_tbl_csi,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002566 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002567 .c = {
2568 .dbg_name = "csi0_src_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002569 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002570 VDD_DIG_FMAX_MAP2(LOW, 86000000, NOMINAL, 178000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002571 CLK_INIT(csi0_src_clk.c),
2572 },
2573};
2574
2575static struct branch_clk csi0_clk = {
2576 .b = {
2577 .ctl_reg = CSI0_CC_REG,
2578 .en_mask = BIT(0),
2579 .reset_reg = SW_RESET_CORE_REG,
2580 .reset_mask = BIT(8),
2581 .halt_reg = DBG_BUS_VEC_B_REG,
2582 .halt_bit = 13,
2583 },
2584 .parent = &csi0_src_clk.c,
2585 .c = {
2586 .dbg_name = "csi0_clk",
2587 .ops = &clk_ops_branch,
2588 CLK_INIT(csi0_clk.c),
2589 },
2590};
2591
2592static struct branch_clk csi0_phy_clk = {
2593 .b = {
2594 .ctl_reg = CSI0_CC_REG,
2595 .en_mask = BIT(8),
2596 .reset_reg = SW_RESET_CORE_REG,
2597 .reset_mask = BIT(29),
2598 .halt_reg = DBG_BUS_VEC_I_REG,
2599 .halt_bit = 9,
2600 },
2601 .parent = &csi0_src_clk.c,
2602 .c = {
2603 .dbg_name = "csi0_phy_clk",
2604 .ops = &clk_ops_branch,
2605 CLK_INIT(csi0_phy_clk.c),
2606 },
2607};
2608
2609static struct rcg_clk csi1_src_clk = {
2610 .ns_reg = CSI1_NS_REG,
2611 .b = {
2612 .ctl_reg = CSI1_CC_REG,
2613 .halt_check = NOCHECK,
2614 },
2615 .md_reg = CSI1_MD_REG,
2616 .root_en_mask = BIT(2),
Stephen Boyd94625ef2011-07-12 17:06:01 -07002617 .ns_mask = BM(31, 24) | BM(15, 14) | BM(2, 0),
Matt Wagantall07c45472012-02-10 23:27:24 -08002618 .mnd_en_mask = BIT(5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002619 .ctl_mask = BM(7, 6),
2620 .set_rate = set_rate_mnd,
2621 .freq_tbl = clk_tbl_csi,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002622 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002623 .c = {
2624 .dbg_name = "csi1_src_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002625 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002626 VDD_DIG_FMAX_MAP2(LOW, 86000000, NOMINAL, 178000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002627 CLK_INIT(csi1_src_clk.c),
2628 },
2629};
2630
2631static struct branch_clk csi1_clk = {
2632 .b = {
2633 .ctl_reg = CSI1_CC_REG,
2634 .en_mask = BIT(0),
2635 .reset_reg = SW_RESET_CORE_REG,
2636 .reset_mask = BIT(18),
2637 .halt_reg = DBG_BUS_VEC_B_REG,
2638 .halt_bit = 14,
2639 },
2640 .parent = &csi1_src_clk.c,
2641 .c = {
2642 .dbg_name = "csi1_clk",
2643 .ops = &clk_ops_branch,
2644 CLK_INIT(csi1_clk.c),
2645 },
2646};
2647
2648static struct branch_clk csi1_phy_clk = {
2649 .b = {
2650 .ctl_reg = CSI1_CC_REG,
2651 .en_mask = BIT(8),
2652 .reset_reg = SW_RESET_CORE_REG,
2653 .reset_mask = BIT(28),
2654 .halt_reg = DBG_BUS_VEC_I_REG,
2655 .halt_bit = 10,
2656 },
2657 .parent = &csi1_src_clk.c,
2658 .c = {
2659 .dbg_name = "csi1_phy_clk",
2660 .ops = &clk_ops_branch,
2661 CLK_INIT(csi1_phy_clk.c),
2662 },
2663};
2664
Stephen Boyd94625ef2011-07-12 17:06:01 -07002665static struct rcg_clk csi2_src_clk = {
2666 .ns_reg = CSI2_NS_REG,
2667 .b = {
2668 .ctl_reg = CSI2_CC_REG,
2669 .halt_check = NOCHECK,
2670 },
2671 .md_reg = CSI2_MD_REG,
2672 .root_en_mask = BIT(2),
2673 .ns_mask = BM(31, 24) | BM(15, 14) | BM(2, 0),
Matt Wagantall07c45472012-02-10 23:27:24 -08002674 .mnd_en_mask = BIT(5),
Stephen Boyd94625ef2011-07-12 17:06:01 -07002675 .ctl_mask = BM(7, 6),
2676 .set_rate = set_rate_mnd,
2677 .freq_tbl = clk_tbl_csi,
2678 .current_freq = &rcg_dummy_freq,
2679 .c = {
2680 .dbg_name = "csi2_src_clk",
2681 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002682 VDD_DIG_FMAX_MAP2(LOW, 86000000, NOMINAL, 178000000),
Stephen Boyd94625ef2011-07-12 17:06:01 -07002683 CLK_INIT(csi2_src_clk.c),
2684 },
2685};
2686
2687static struct branch_clk csi2_clk = {
2688 .b = {
2689 .ctl_reg = CSI2_CC_REG,
2690 .en_mask = BIT(0),
2691 .reset_reg = SW_RESET_CORE2_REG,
2692 .reset_mask = BIT(2),
2693 .halt_reg = DBG_BUS_VEC_B_REG,
2694 .halt_bit = 29,
2695 },
2696 .parent = &csi2_src_clk.c,
2697 .c = {
2698 .dbg_name = "csi2_clk",
2699 .ops = &clk_ops_branch,
2700 CLK_INIT(csi2_clk.c),
2701 },
2702};
2703
2704static struct branch_clk csi2_phy_clk = {
2705 .b = {
2706 .ctl_reg = CSI2_CC_REG,
2707 .en_mask = BIT(8),
2708 .reset_reg = SW_RESET_CORE_REG,
2709 .reset_mask = BIT(31),
2710 .halt_reg = DBG_BUS_VEC_I_REG,
2711 .halt_bit = 29,
2712 },
2713 .parent = &csi2_src_clk.c,
2714 .c = {
2715 .dbg_name = "csi2_phy_clk",
2716 .ops = &clk_ops_branch,
2717 CLK_INIT(csi2_phy_clk.c),
2718 },
2719};
2720
Stephen Boyd092fd182011-10-21 15:56:30 -07002721static struct clk *pix_rdi_mux_map[] = {
2722 [0] = &csi0_clk.c,
2723 [1] = &csi1_clk.c,
2724 [2] = &csi2_clk.c,
2725 NULL,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002726};
2727
Stephen Boyd092fd182011-10-21 15:56:30 -07002728struct pix_rdi_clk {
2729 bool enabled;
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07002730 unsigned long cur_rate;
Stephen Boyd092fd182011-10-21 15:56:30 -07002731
2732 void __iomem *const s_reg;
2733 u32 s_mask;
2734
2735 void __iomem *const s2_reg;
2736 u32 s2_mask;
2737
2738 struct branch b;
2739 struct clk c;
2740};
2741
2742static inline struct pix_rdi_clk *to_pix_rdi_clk(struct clk *clk)
2743{
2744 return container_of(clk, struct pix_rdi_clk, c);
2745}
2746
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07002747static int pix_rdi_clk_set_rate(struct clk *c, unsigned long rate)
Stephen Boyd092fd182011-10-21 15:56:30 -07002748{
2749 int ret, i;
2750 u32 reg;
2751 unsigned long flags;
2752 struct pix_rdi_clk *clk = to_pix_rdi_clk(c);
2753 struct clk **mux_map = pix_rdi_mux_map;
2754
2755 /*
2756 * These clocks select three inputs via two muxes. One mux selects
2757 * between csi0 and csi1 and the second mux selects between that mux's
2758 * output and csi2. The source and destination selections for each
2759 * mux must be clocking for the switch to succeed so just turn on
2760 * all three sources because it's easier than figuring out what source
2761 * needs to be on at what time.
2762 */
2763 for (i = 0; mux_map[i]; i++) {
2764 ret = clk_enable(mux_map[i]);
2765 if (ret)
2766 goto err;
2767 }
2768 if (rate >= i) {
2769 ret = -EINVAL;
2770 goto err;
2771 }
2772 /* Keep the new source on when switching inputs of an enabled clock */
2773 if (clk->enabled) {
2774 clk_disable(mux_map[clk->cur_rate]);
2775 clk_enable(mux_map[rate]);
2776 }
2777 spin_lock_irqsave(&local_clock_reg_lock, flags);
2778 reg = readl_relaxed(clk->s2_reg);
2779 reg &= ~clk->s2_mask;
2780 reg |= rate == 2 ? clk->s2_mask : 0;
2781 writel_relaxed(reg, clk->s2_reg);
2782 /*
2783 * Wait at least 6 cycles of slowest clock
2784 * for the glitch-free MUX to fully switch sources.
2785 */
2786 mb();
2787 udelay(1);
2788 reg = readl_relaxed(clk->s_reg);
2789 reg &= ~clk->s_mask;
2790 reg |= rate == 1 ? clk->s_mask : 0;
2791 writel_relaxed(reg, clk->s_reg);
2792 /*
2793 * Wait at least 6 cycles of slowest clock
2794 * for the glitch-free MUX to fully switch sources.
2795 */
2796 mb();
2797 udelay(1);
2798 clk->cur_rate = rate;
2799 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
2800err:
2801 for (i--; i >= 0; i--)
2802 clk_disable(mux_map[i]);
2803
2804 return 0;
2805}
2806
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07002807static unsigned long pix_rdi_clk_get_rate(struct clk *c)
Stephen Boyd092fd182011-10-21 15:56:30 -07002808{
2809 return to_pix_rdi_clk(c)->cur_rate;
2810}
2811
2812static int pix_rdi_clk_enable(struct clk *c)
2813{
2814 unsigned long flags;
2815 struct pix_rdi_clk *clk = to_pix_rdi_clk(c);
2816
2817 spin_lock_irqsave(&local_clock_reg_lock, flags);
2818 __branch_clk_enable_reg(&clk->b, clk->c.dbg_name);
2819 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
2820 clk->enabled = true;
2821
2822 return 0;
2823}
2824
2825static void pix_rdi_clk_disable(struct clk *c)
2826{
2827 unsigned long flags;
2828 struct pix_rdi_clk *clk = to_pix_rdi_clk(c);
2829
2830 spin_lock_irqsave(&local_clock_reg_lock, flags);
2831 __branch_clk_disable_reg(&clk->b, clk->c.dbg_name);
2832 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
2833 clk->enabled = false;
2834}
2835
2836static int pix_rdi_clk_reset(struct clk *clk, enum clk_reset_action action)
2837{
2838 return branch_reset(&to_pix_rdi_clk(clk)->b, action);
2839}
2840
2841static struct clk *pix_rdi_clk_get_parent(struct clk *c)
2842{
2843 struct pix_rdi_clk *clk = to_pix_rdi_clk(c);
2844
2845 return pix_rdi_mux_map[clk->cur_rate];
2846}
2847
2848static int pix_rdi_clk_list_rate(struct clk *c, unsigned n)
2849{
2850 if (pix_rdi_mux_map[n])
2851 return n;
2852 return -ENXIO;
2853}
2854
Matt Wagantalla15833b2012-04-03 11:00:56 -07002855static enum handoff pix_rdi_clk_handoff(struct clk *c)
Stephen Boyd092fd182011-10-21 15:56:30 -07002856{
2857 u32 reg;
2858 struct pix_rdi_clk *clk = to_pix_rdi_clk(c);
Matt Wagantalla15833b2012-04-03 11:00:56 -07002859 enum handoff ret;
2860
2861 ret = branch_handoff(&clk->b, &clk->c);
2862 if (ret == HANDOFF_DISABLED_CLK)
2863 return ret;
Stephen Boyd092fd182011-10-21 15:56:30 -07002864
2865 reg = readl_relaxed(clk->s_reg);
2866 clk->cur_rate = reg & clk->s_mask ? 1 : 0;
2867 reg = readl_relaxed(clk->s2_reg);
2868 clk->cur_rate = reg & clk->s2_mask ? 2 : clk->cur_rate;
Matt Wagantalla15833b2012-04-03 11:00:56 -07002869
2870 return HANDOFF_ENABLED_CLK;
Stephen Boyd092fd182011-10-21 15:56:30 -07002871}
2872
2873static struct clk_ops clk_ops_pix_rdi_8960 = {
2874 .enable = pix_rdi_clk_enable,
2875 .disable = pix_rdi_clk_disable,
2876 .auto_off = pix_rdi_clk_disable,
2877 .handoff = pix_rdi_clk_handoff,
2878 .set_rate = pix_rdi_clk_set_rate,
2879 .get_rate = pix_rdi_clk_get_rate,
2880 .list_rate = pix_rdi_clk_list_rate,
2881 .reset = pix_rdi_clk_reset,
Stephen Boyd092fd182011-10-21 15:56:30 -07002882 .get_parent = pix_rdi_clk_get_parent,
2883};
2884
2885static struct pix_rdi_clk csi_pix_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002886 .b = {
2887 .ctl_reg = MISC_CC_REG,
2888 .en_mask = BIT(26),
2889 .halt_check = DELAY,
2890 .reset_reg = SW_RESET_CORE_REG,
2891 .reset_mask = BIT(26),
2892 },
Stephen Boyd092fd182011-10-21 15:56:30 -07002893 .s_reg = MISC_CC_REG,
2894 .s_mask = BIT(25),
2895 .s2_reg = MISC_CC3_REG,
2896 .s2_mask = BIT(13),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002897 .c = {
2898 .dbg_name = "csi_pix_clk",
Stephen Boyd092fd182011-10-21 15:56:30 -07002899 .ops = &clk_ops_pix_rdi_8960,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002900 CLK_INIT(csi_pix_clk.c),
2901 },
2902};
2903
Stephen Boyd092fd182011-10-21 15:56:30 -07002904static struct pix_rdi_clk csi_pix1_clk = {
Stephen Boyd94625ef2011-07-12 17:06:01 -07002905 .b = {
2906 .ctl_reg = MISC_CC3_REG,
2907 .en_mask = BIT(10),
2908 .halt_check = DELAY,
2909 .reset_reg = SW_RESET_CORE_REG,
2910 .reset_mask = BIT(30),
2911 },
Stephen Boyd092fd182011-10-21 15:56:30 -07002912 .s_reg = MISC_CC3_REG,
2913 .s_mask = BIT(8),
2914 .s2_reg = MISC_CC3_REG,
2915 .s2_mask = BIT(9),
Stephen Boyd94625ef2011-07-12 17:06:01 -07002916 .c = {
2917 .dbg_name = "csi_pix1_clk",
Stephen Boyd092fd182011-10-21 15:56:30 -07002918 .ops = &clk_ops_pix_rdi_8960,
Stephen Boyd94625ef2011-07-12 17:06:01 -07002919 CLK_INIT(csi_pix1_clk.c),
2920 },
2921};
2922
Stephen Boyd092fd182011-10-21 15:56:30 -07002923static struct pix_rdi_clk csi_rdi_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002924 .b = {
2925 .ctl_reg = MISC_CC_REG,
2926 .en_mask = BIT(13),
2927 .halt_check = DELAY,
2928 .reset_reg = SW_RESET_CORE_REG,
2929 .reset_mask = BIT(27),
2930 },
Stephen Boyd092fd182011-10-21 15:56:30 -07002931 .s_reg = MISC_CC_REG,
2932 .s_mask = BIT(12),
2933 .s2_reg = MISC_CC3_REG,
2934 .s2_mask = BIT(12),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002935 .c = {
2936 .dbg_name = "csi_rdi_clk",
Stephen Boyd092fd182011-10-21 15:56:30 -07002937 .ops = &clk_ops_pix_rdi_8960,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002938 CLK_INIT(csi_rdi_clk.c),
2939 },
2940};
2941
Stephen Boyd092fd182011-10-21 15:56:30 -07002942static struct pix_rdi_clk csi_rdi1_clk = {
Stephen Boyd94625ef2011-07-12 17:06:01 -07002943 .b = {
2944 .ctl_reg = MISC_CC3_REG,
2945 .en_mask = BIT(2),
2946 .halt_check = DELAY,
2947 .reset_reg = SW_RESET_CORE2_REG,
2948 .reset_mask = BIT(1),
2949 },
Stephen Boyd092fd182011-10-21 15:56:30 -07002950 .s_reg = MISC_CC3_REG,
2951 .s_mask = BIT(0),
2952 .s2_reg = MISC_CC3_REG,
2953 .s2_mask = BIT(1),
Stephen Boyd94625ef2011-07-12 17:06:01 -07002954 .c = {
2955 .dbg_name = "csi_rdi1_clk",
Stephen Boyd092fd182011-10-21 15:56:30 -07002956 .ops = &clk_ops_pix_rdi_8960,
Stephen Boyd94625ef2011-07-12 17:06:01 -07002957 CLK_INIT(csi_rdi1_clk.c),
2958 },
2959};
2960
Stephen Boyd092fd182011-10-21 15:56:30 -07002961static struct pix_rdi_clk csi_rdi2_clk = {
Stephen Boyd94625ef2011-07-12 17:06:01 -07002962 .b = {
2963 .ctl_reg = MISC_CC3_REG,
2964 .en_mask = BIT(6),
2965 .halt_check = DELAY,
2966 .reset_reg = SW_RESET_CORE2_REG,
2967 .reset_mask = BIT(0),
2968 },
Stephen Boyd092fd182011-10-21 15:56:30 -07002969 .s_reg = MISC_CC3_REG,
2970 .s_mask = BIT(4),
2971 .s2_reg = MISC_CC3_REG,
2972 .s2_mask = BIT(5),
Stephen Boyd94625ef2011-07-12 17:06:01 -07002973 .c = {
2974 .dbg_name = "csi_rdi2_clk",
Stephen Boyd092fd182011-10-21 15:56:30 -07002975 .ops = &clk_ops_pix_rdi_8960,
Stephen Boyd94625ef2011-07-12 17:06:01 -07002976 CLK_INIT(csi_rdi2_clk.c),
2977 },
2978};
2979
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002980#define F_CSI_PHYTIMER(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002981 { \
2982 .freq_hz = f, \
2983 .src_clk = &s##_clk.c, \
2984 .md_val = MD8(8, m, 0, n), \
2985 .ns_val = NS_MM(31, 24, n, m, 15, 14, d, 2, 0, s##_to_mm_mux), \
2986 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002987 }
2988static struct clk_freq_tbl clk_tbl_csi_phytimer[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002989 F_CSI_PHYTIMER( 0, gnd, 1, 0, 0),
2990 F_CSI_PHYTIMER( 85330000, pll8, 1, 2, 9),
2991 F_CSI_PHYTIMER(177780000, pll2, 1, 2, 9),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002992 F_END
2993};
2994
2995static struct rcg_clk csiphy_timer_src_clk = {
2996 .ns_reg = CSIPHYTIMER_NS_REG,
2997 .b = {
2998 .ctl_reg = CSIPHYTIMER_CC_REG,
2999 .halt_check = NOCHECK,
3000 },
3001 .md_reg = CSIPHYTIMER_MD_REG,
3002 .root_en_mask = BIT(2),
3003 .ns_mask = (BM(31, 24) | BM(15, 14) | BM(2, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08003004 .mnd_en_mask = BIT(5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003005 .ctl_mask = BM(7, 6),
3006 .set_rate = set_rate_mnd_8,
3007 .freq_tbl = clk_tbl_csi_phytimer,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003008 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003009 .c = {
3010 .dbg_name = "csiphy_timer_src_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003011 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003012 VDD_DIG_FMAX_MAP2(LOW, 86000000, NOMINAL, 178000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003013 CLK_INIT(csiphy_timer_src_clk.c),
3014 },
3015};
3016
3017static struct branch_clk csi0phy_timer_clk = {
3018 .b = {
3019 .ctl_reg = CSIPHYTIMER_CC_REG,
3020 .en_mask = BIT(0),
3021 .halt_reg = DBG_BUS_VEC_I_REG,
3022 .halt_bit = 17,
3023 },
3024 .parent = &csiphy_timer_src_clk.c,
3025 .c = {
3026 .dbg_name = "csi0phy_timer_clk",
3027 .ops = &clk_ops_branch,
3028 CLK_INIT(csi0phy_timer_clk.c),
3029 },
3030};
3031
3032static struct branch_clk csi1phy_timer_clk = {
3033 .b = {
3034 .ctl_reg = CSIPHYTIMER_CC_REG,
3035 .en_mask = BIT(9),
3036 .halt_reg = DBG_BUS_VEC_I_REG,
3037 .halt_bit = 18,
3038 },
3039 .parent = &csiphy_timer_src_clk.c,
3040 .c = {
3041 .dbg_name = "csi1phy_timer_clk",
3042 .ops = &clk_ops_branch,
3043 CLK_INIT(csi1phy_timer_clk.c),
3044 },
3045};
3046
Stephen Boyd94625ef2011-07-12 17:06:01 -07003047static struct branch_clk csi2phy_timer_clk = {
3048 .b = {
3049 .ctl_reg = CSIPHYTIMER_CC_REG,
3050 .en_mask = BIT(11),
3051 .halt_reg = DBG_BUS_VEC_I_REG,
3052 .halt_bit = 30,
3053 },
3054 .parent = &csiphy_timer_src_clk.c,
3055 .c = {
3056 .dbg_name = "csi2phy_timer_clk",
3057 .ops = &clk_ops_branch,
3058 CLK_INIT(csi2phy_timer_clk.c),
3059 },
3060};
3061
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003062#define F_DSI(d) \
3063 { \
3064 .freq_hz = d, \
3065 .ns_val = BVAL(15, 12, (d-1)), \
3066 }
3067/*
3068 * The DSI_BYTE/ESC clock is sourced from the DSI PHY PLL, which may change rate
3069 * without this clock driver knowing. So, overload the clk_set_rate() to set
3070 * the divider (1 to 16) of the clock with respect to the PLL rate.
3071 */
3072static struct clk_freq_tbl clk_tbl_dsi_byte[] = {
3073 F_DSI(1), F_DSI(2), F_DSI(3), F_DSI(4),
3074 F_DSI(5), F_DSI(6), F_DSI(7), F_DSI(8),
3075 F_DSI(9), F_DSI(10), F_DSI(11), F_DSI(12),
3076 F_DSI(13), F_DSI(14), F_DSI(15), F_DSI(16),
3077 F_END
3078};
3079
3080static struct rcg_clk dsi1_byte_clk = {
3081 .b = {
3082 .ctl_reg = DSI1_BYTE_CC_REG,
3083 .en_mask = BIT(0),
3084 .reset_reg = SW_RESET_CORE_REG,
3085 .reset_mask = BIT(7),
3086 .halt_reg = DBG_BUS_VEC_B_REG,
3087 .halt_bit = 21,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003088 .retain_reg = DSI1_BYTE_CC_REG,
3089 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003090 },
3091 .ns_reg = DSI1_BYTE_NS_REG,
3092 .root_en_mask = BIT(2),
3093 .ns_mask = BM(15, 12),
3094 .set_rate = set_rate_nop,
3095 .freq_tbl = clk_tbl_dsi_byte,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003096 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003097 .c = {
3098 .dbg_name = "dsi1_byte_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003099 .ops = &clk_ops_rcg_8960,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003100 CLK_INIT(dsi1_byte_clk.c),
3101 },
3102};
3103
3104static struct rcg_clk dsi2_byte_clk = {
3105 .b = {
3106 .ctl_reg = DSI2_BYTE_CC_REG,
3107 .en_mask = BIT(0),
3108 .reset_reg = SW_RESET_CORE_REG,
3109 .reset_mask = BIT(25),
3110 .halt_reg = DBG_BUS_VEC_B_REG,
3111 .halt_bit = 20,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003112 .retain_reg = DSI2_BYTE_CC_REG,
3113 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003114 },
3115 .ns_reg = DSI2_BYTE_NS_REG,
3116 .root_en_mask = BIT(2),
3117 .ns_mask = BM(15, 12),
3118 .set_rate = set_rate_nop,
3119 .freq_tbl = clk_tbl_dsi_byte,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003120 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003121 .c = {
3122 .dbg_name = "dsi2_byte_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003123 .ops = &clk_ops_rcg_8960,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003124 CLK_INIT(dsi2_byte_clk.c),
3125 },
3126};
3127
3128static struct rcg_clk dsi1_esc_clk = {
3129 .b = {
3130 .ctl_reg = DSI1_ESC_CC_REG,
3131 .en_mask = BIT(0),
3132 .reset_reg = SW_RESET_CORE_REG,
3133 .halt_reg = DBG_BUS_VEC_I_REG,
3134 .halt_bit = 1,
3135 },
3136 .ns_reg = DSI1_ESC_NS_REG,
3137 .root_en_mask = BIT(2),
3138 .ns_mask = BM(15, 12),
3139 .set_rate = set_rate_nop,
3140 .freq_tbl = clk_tbl_dsi_byte,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003141 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003142 .c = {
3143 .dbg_name = "dsi1_esc_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003144 .ops = &clk_ops_rcg_8960,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003145 CLK_INIT(dsi1_esc_clk.c),
3146 },
3147};
3148
3149static struct rcg_clk dsi2_esc_clk = {
3150 .b = {
3151 .ctl_reg = DSI2_ESC_CC_REG,
3152 .en_mask = BIT(0),
3153 .halt_reg = DBG_BUS_VEC_I_REG,
3154 .halt_bit = 3,
3155 },
3156 .ns_reg = DSI2_ESC_NS_REG,
3157 .root_en_mask = BIT(2),
3158 .ns_mask = BM(15, 12),
3159 .set_rate = set_rate_nop,
3160 .freq_tbl = clk_tbl_dsi_byte,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003161 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003162 .c = {
3163 .dbg_name = "dsi2_esc_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003164 .ops = &clk_ops_rcg_8960,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003165 CLK_INIT(dsi2_esc_clk.c),
3166 },
3167};
3168
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003169#define F_GFX2D(f, s, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003170 { \
3171 .freq_hz = f, \
3172 .src_clk = &s##_clk.c, \
3173 .md_val = MD4(4, m, 0, n), \
3174 .ns_val = NS_MND_BANKED4(20, 16, n, m, 3, 0, s##_to_mm_mux), \
3175 .ctl_val = CC_BANKED(9, 6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003176 }
3177static struct clk_freq_tbl clk_tbl_gfx2d[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003178 F_GFX2D( 0, gnd, 0, 0),
3179 F_GFX2D( 27000000, pxo, 0, 0),
3180 F_GFX2D( 48000000, pll8, 1, 8),
3181 F_GFX2D( 54857000, pll8, 1, 7),
3182 F_GFX2D( 64000000, pll8, 1, 6),
3183 F_GFX2D( 76800000, pll8, 1, 5),
3184 F_GFX2D( 96000000, pll8, 1, 4),
3185 F_GFX2D(128000000, pll8, 1, 3),
3186 F_GFX2D(145455000, pll2, 2, 11),
3187 F_GFX2D(160000000, pll2, 1, 5),
3188 F_GFX2D(177778000, pll2, 2, 9),
3189 F_GFX2D(200000000, pll2, 1, 4),
3190 F_GFX2D(228571000, pll2, 2, 7),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003191 F_END
3192};
3193
3194static struct bank_masks bmnd_info_gfx2d0 = {
3195 .bank_sel_mask = BIT(11),
3196 .bank0_mask = {
3197 .md_reg = GFX2D0_MD0_REG,
3198 .ns_mask = BM(23, 20) | BM(5, 3),
3199 .rst_mask = BIT(25),
3200 .mnd_en_mask = BIT(8),
3201 .mode_mask = BM(10, 9),
3202 },
3203 .bank1_mask = {
3204 .md_reg = GFX2D0_MD1_REG,
3205 .ns_mask = BM(19, 16) | BM(2, 0),
3206 .rst_mask = BIT(24),
3207 .mnd_en_mask = BIT(5),
3208 .mode_mask = BM(7, 6),
3209 },
3210};
3211
3212static struct rcg_clk gfx2d0_clk = {
3213 .b = {
3214 .ctl_reg = GFX2D0_CC_REG,
3215 .en_mask = BIT(0),
3216 .reset_reg = SW_RESET_CORE_REG,
3217 .reset_mask = BIT(14),
3218 .halt_reg = DBG_BUS_VEC_A_REG,
3219 .halt_bit = 9,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003220 .retain_reg = GFX2D0_CC_REG,
3221 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003222 },
3223 .ns_reg = GFX2D0_NS_REG,
3224 .root_en_mask = BIT(2),
3225 .set_rate = set_rate_mnd_banked,
3226 .freq_tbl = clk_tbl_gfx2d,
Stephen Boydc78d9a72011-07-20 00:46:24 -07003227 .bank_info = &bmnd_info_gfx2d0,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003228 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003229 .c = {
3230 .dbg_name = "gfx2d0_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003231 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003232 VDD_DIG_FMAX_MAP3(LOW, 100000000, NOMINAL, 200000000,
3233 HIGH, 228571000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003234 CLK_INIT(gfx2d0_clk.c),
3235 },
3236};
3237
3238static struct bank_masks bmnd_info_gfx2d1 = {
3239 .bank_sel_mask = BIT(11),
3240 .bank0_mask = {
3241 .md_reg = GFX2D1_MD0_REG,
3242 .ns_mask = BM(23, 20) | BM(5, 3),
3243 .rst_mask = BIT(25),
3244 .mnd_en_mask = BIT(8),
3245 .mode_mask = BM(10, 9),
3246 },
3247 .bank1_mask = {
3248 .md_reg = GFX2D1_MD1_REG,
3249 .ns_mask = BM(19, 16) | BM(2, 0),
3250 .rst_mask = BIT(24),
3251 .mnd_en_mask = BIT(5),
3252 .mode_mask = BM(7, 6),
3253 },
3254};
3255
3256static struct rcg_clk gfx2d1_clk = {
3257 .b = {
3258 .ctl_reg = GFX2D1_CC_REG,
3259 .en_mask = BIT(0),
3260 .reset_reg = SW_RESET_CORE_REG,
3261 .reset_mask = BIT(13),
3262 .halt_reg = DBG_BUS_VEC_A_REG,
3263 .halt_bit = 14,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003264 .retain_reg = GFX2D1_CC_REG,
3265 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003266 },
3267 .ns_reg = GFX2D1_NS_REG,
3268 .root_en_mask = BIT(2),
3269 .set_rate = set_rate_mnd_banked,
3270 .freq_tbl = clk_tbl_gfx2d,
Stephen Boydc78d9a72011-07-20 00:46:24 -07003271 .bank_info = &bmnd_info_gfx2d1,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003272 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003273 .c = {
3274 .dbg_name = "gfx2d1_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003275 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003276 VDD_DIG_FMAX_MAP3(LOW, 100000000, NOMINAL, 200000000,
3277 HIGH, 228571000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003278 CLK_INIT(gfx2d1_clk.c),
3279 },
3280};
3281
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003282#define F_GFX3D(f, s, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003283 { \
3284 .freq_hz = f, \
3285 .src_clk = &s##_clk.c, \
3286 .md_val = MD4(4, m, 0, n), \
3287 .ns_val = NS_MND_BANKED4(18, 14, n, m, 3, 0, s##_to_mm_mux), \
3288 .ctl_val = CC_BANKED(9, 6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003289 }
Tianyi Gou41515e22011-09-01 19:37:43 -07003290
3291static struct clk_freq_tbl clk_tbl_gfx3d_8960[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003292 F_GFX3D( 0, gnd, 0, 0),
3293 F_GFX3D( 27000000, pxo, 0, 0),
3294 F_GFX3D( 48000000, pll8, 1, 8),
3295 F_GFX3D( 54857000, pll8, 1, 7),
3296 F_GFX3D( 64000000, pll8, 1, 6),
3297 F_GFX3D( 76800000, pll8, 1, 5),
3298 F_GFX3D( 96000000, pll8, 1, 4),
3299 F_GFX3D(128000000, pll8, 1, 3),
3300 F_GFX3D(145455000, pll2, 2, 11),
3301 F_GFX3D(160000000, pll2, 1, 5),
3302 F_GFX3D(177778000, pll2, 2, 9),
3303 F_GFX3D(200000000, pll2, 1, 4),
3304 F_GFX3D(228571000, pll2, 2, 7),
3305 F_GFX3D(266667000, pll2, 1, 3),
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003306 F_GFX3D(300000000, pll3, 1, 4),
3307 F_GFX3D(320000000, pll2, 2, 5),
3308 F_GFX3D(400000000, pll2, 1, 2),
Stephen Boyd94625ef2011-07-12 17:06:01 -07003309 F_END
3310};
3311
Tianyi Gou41515e22011-09-01 19:37:43 -07003312static struct clk_freq_tbl clk_tbl_gfx3d_8064[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003313 F_GFX3D( 0, gnd, 0, 0),
3314 F_GFX3D( 27000000, pxo, 0, 0),
3315 F_GFX3D( 48000000, pll8, 1, 8),
3316 F_GFX3D( 54857000, pll8, 1, 7),
3317 F_GFX3D( 64000000, pll8, 1, 6),
3318 F_GFX3D( 76800000, pll8, 1, 5),
3319 F_GFX3D( 96000000, pll8, 1, 4),
3320 F_GFX3D(128000000, pll8, 1, 3),
3321 F_GFX3D(145455000, pll2, 2, 11),
3322 F_GFX3D(160000000, pll2, 1, 5),
3323 F_GFX3D(177778000, pll2, 2, 9),
3324 F_GFX3D(200000000, pll2, 1, 4),
3325 F_GFX3D(228571000, pll2, 2, 7),
3326 F_GFX3D(266667000, pll2, 1, 3),
Tianyi Gou0c50fe32011-10-19 15:50:35 -07003327 F_GFX3D(325000000, pll15, 1, 3),
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003328 F_GFX3D(400000000, pll2, 1, 2),
Tianyi Gou41515e22011-09-01 19:37:43 -07003329 F_END
3330};
3331
Tianyi Goue3d4f542012-03-15 17:06:45 -07003332static struct clk_freq_tbl clk_tbl_gfx3d_8930[] = {
3333 F_GFX3D( 0, gnd, 0, 0),
3334 F_GFX3D( 27000000, pxo, 0, 0),
3335 F_GFX3D( 48000000, pll8, 1, 8),
3336 F_GFX3D( 54857000, pll8, 1, 7),
3337 F_GFX3D( 64000000, pll8, 1, 6),
3338 F_GFX3D( 76800000, pll8, 1, 5),
3339 F_GFX3D( 96000000, pll8, 1, 4),
3340 F_GFX3D(128000000, pll8, 1, 3),
3341 F_GFX3D(145455000, pll2, 2, 11),
3342 F_GFX3D(160000000, pll2, 1, 5),
3343 F_GFX3D(177778000, pll2, 2, 9),
Tianyi Gou4d33c9c2012-03-30 11:10:15 -07003344 F_GFX3D(192000000, pll8, 1, 2),
Tianyi Goue3d4f542012-03-15 17:06:45 -07003345 F_GFX3D(200000000, pll2, 1, 4),
3346 F_GFX3D(228571000, pll2, 2, 7),
3347 F_GFX3D(266667000, pll2, 1, 3),
3348 F_GFX3D(300000000, pll3, 1, 4),
3349 F_GFX3D(320000000, pll2, 2, 5),
3350 F_GFX3D(400000000, pll2, 1, 2),
3351 F_GFX3D(450000000, pll15, 1, 2),
3352 F_END
3353};
3354
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003355static unsigned long fmax_gfx3d_8064[MAX_VDD_LEVELS] __initdata = {
3356 [VDD_DIG_LOW] = 128000000,
3357 [VDD_DIG_NOMINAL] = 325000000,
3358 [VDD_DIG_HIGH] = 400000000
3359};
3360
Tianyi Goue3d4f542012-03-15 17:06:45 -07003361static unsigned long fmax_gfx3d_8930[MAX_VDD_LEVELS] __initdata = {
Tianyi Gou4d33c9c2012-03-30 11:10:15 -07003362 [VDD_DIG_LOW] = 192000000,
Tianyi Goue3d4f542012-03-15 17:06:45 -07003363 [VDD_DIG_NOMINAL] = 320000000,
3364 [VDD_DIG_HIGH] = 450000000
3365};
3366
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003367static struct bank_masks bmnd_info_gfx3d = {
3368 .bank_sel_mask = BIT(11),
3369 .bank0_mask = {
3370 .md_reg = GFX3D_MD0_REG,
3371 .ns_mask = BM(21, 18) | BM(5, 3),
3372 .rst_mask = BIT(23),
3373 .mnd_en_mask = BIT(8),
3374 .mode_mask = BM(10, 9),
3375 },
3376 .bank1_mask = {
3377 .md_reg = GFX3D_MD1_REG,
3378 .ns_mask = BM(17, 14) | BM(2, 0),
3379 .rst_mask = BIT(22),
3380 .mnd_en_mask = BIT(5),
3381 .mode_mask = BM(7, 6),
3382 },
3383};
3384
3385static struct rcg_clk gfx3d_clk = {
3386 .b = {
3387 .ctl_reg = GFX3D_CC_REG,
3388 .en_mask = BIT(0),
3389 .reset_reg = SW_RESET_CORE_REG,
3390 .reset_mask = BIT(12),
3391 .halt_reg = DBG_BUS_VEC_A_REG,
3392 .halt_bit = 4,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003393 .retain_reg = GFX3D_CC_REG,
3394 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003395 },
3396 .ns_reg = GFX3D_NS_REG,
3397 .root_en_mask = BIT(2),
3398 .set_rate = set_rate_mnd_banked,
Tianyi Gou41515e22011-09-01 19:37:43 -07003399 .freq_tbl = clk_tbl_gfx3d_8960,
Stephen Boydc78d9a72011-07-20 00:46:24 -07003400 .bank_info = &bmnd_info_gfx3d,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003401 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003402 .c = {
3403 .dbg_name = "gfx3d_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003404 .ops = &clk_ops_rcg_8960,
Tianyi Gou3022dfd2012-01-25 15:50:05 -08003405 VDD_DIG_FMAX_MAP3(LOW, 128000000, NOMINAL, 300000000,
3406 HIGH, 400000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003407 CLK_INIT(gfx3d_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07003408 .depends = &gmem_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003409 },
3410};
3411
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003412#define F_VCAP(f, s, m, n) \
Tianyi Gou621f8742011-09-01 21:45:01 -07003413 { \
3414 .freq_hz = f, \
3415 .src_clk = &s##_clk.c, \
3416 .md_val = MD4(4, m, 0, n), \
3417 .ns_val = NS_MND_BANKED4(18, 14, n, m, 3, 0, s##_to_mm_mux), \
3418 .ctl_val = CC_BANKED(9, 6, n), \
Tianyi Gou621f8742011-09-01 21:45:01 -07003419 }
3420
3421static struct clk_freq_tbl clk_tbl_vcap[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003422 F_VCAP( 0, gnd, 0, 0),
3423 F_VCAP( 27000000, pxo, 0, 0),
3424 F_VCAP( 54860000, pll8, 1, 7),
3425 F_VCAP( 64000000, pll8, 1, 6),
3426 F_VCAP( 76800000, pll8, 1, 5),
3427 F_VCAP(128000000, pll8, 1, 3),
3428 F_VCAP(160000000, pll2, 1, 5),
3429 F_VCAP(200000000, pll2, 1, 4),
Tianyi Gou621f8742011-09-01 21:45:01 -07003430 F_END
3431};
3432
3433static struct bank_masks bmnd_info_vcap = {
3434 .bank_sel_mask = BIT(11),
3435 .bank0_mask = {
3436 .md_reg = VCAP_MD0_REG,
3437 .ns_mask = BM(21, 18) | BM(5, 3),
3438 .rst_mask = BIT(23),
3439 .mnd_en_mask = BIT(8),
3440 .mode_mask = BM(10, 9),
3441 },
3442 .bank1_mask = {
3443 .md_reg = VCAP_MD1_REG,
3444 .ns_mask = BM(17, 14) | BM(2, 0),
3445 .rst_mask = BIT(22),
3446 .mnd_en_mask = BIT(5),
3447 .mode_mask = BM(7, 6),
3448 },
3449};
3450
3451static struct rcg_clk vcap_clk = {
3452 .b = {
3453 .ctl_reg = VCAP_CC_REG,
3454 .en_mask = BIT(0),
3455 .halt_reg = DBG_BUS_VEC_J_REG,
3456 .halt_bit = 15,
3457 },
3458 .ns_reg = VCAP_NS_REG,
3459 .root_en_mask = BIT(2),
3460 .set_rate = set_rate_mnd_banked,
3461 .freq_tbl = clk_tbl_vcap,
3462 .bank_info = &bmnd_info_vcap,
3463 .current_freq = &rcg_dummy_freq,
3464 .c = {
3465 .dbg_name = "vcap_clk",
3466 .ops = &clk_ops_rcg_8960,
3467 .depends = &vcap_axi_clk.c,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003468 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
Tianyi Gou621f8742011-09-01 21:45:01 -07003469 CLK_INIT(vcap_clk.c),
3470 },
3471};
3472
3473static struct branch_clk vcap_npl_clk = {
3474 .b = {
3475 .ctl_reg = VCAP_CC_REG,
3476 .en_mask = BIT(13),
3477 .halt_reg = DBG_BUS_VEC_J_REG,
3478 .halt_bit = 25,
3479 },
3480 .parent = &vcap_clk.c,
3481 .c = {
3482 .dbg_name = "vcap_npl_clk",
3483 .ops = &clk_ops_branch,
3484 CLK_INIT(vcap_npl_clk.c),
3485 },
3486};
3487
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003488#define F_IJPEG(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003489 { \
3490 .freq_hz = f, \
3491 .src_clk = &s##_clk.c, \
3492 .md_val = MD8(8, m, 0, n), \
3493 .ns_val = NS_MM(23, 16, n, m, 15, 12, d, 2, 0, s##_to_mm_mux), \
3494 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003495 }
Tianyi Gou41515e22011-09-01 19:37:43 -07003496
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003497static struct clk_freq_tbl clk_tbl_ijpeg[] = {
3498 F_IJPEG( 0, gnd, 1, 0, 0),
3499 F_IJPEG( 27000000, pxo, 1, 0, 0),
3500 F_IJPEG( 36570000, pll8, 1, 2, 21),
3501 F_IJPEG( 54860000, pll8, 7, 0, 0),
3502 F_IJPEG( 96000000, pll8, 4, 0, 0),
3503 F_IJPEG(109710000, pll8, 1, 2, 7),
3504 F_IJPEG(128000000, pll8, 3, 0, 0),
3505 F_IJPEG(153600000, pll8, 1, 2, 5),
3506 F_IJPEG(200000000, pll2, 4, 0, 0),
3507 F_IJPEG(228571000, pll2, 1, 2, 7),
3508 F_IJPEG(266667000, pll2, 1, 1, 3),
3509 F_IJPEG(320000000, pll2, 1, 2, 5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003510 F_END
3511};
3512
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003513static unsigned long fmax_ijpeg_8064[MAX_VDD_LEVELS] __initdata = {
3514 [VDD_DIG_LOW] = 128000000,
3515 [VDD_DIG_NOMINAL] = 266667000,
3516 [VDD_DIG_HIGH] = 320000000
Tianyi Gou41515e22011-09-01 19:37:43 -07003517};
3518
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003519static struct rcg_clk ijpeg_clk = {
3520 .b = {
3521 .ctl_reg = IJPEG_CC_REG,
3522 .en_mask = BIT(0),
3523 .reset_reg = SW_RESET_CORE_REG,
3524 .reset_mask = BIT(9),
3525 .halt_reg = DBG_BUS_VEC_A_REG,
3526 .halt_bit = 24,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003527 .retain_reg = IJPEG_CC_REG,
3528 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003529 },
3530 .ns_reg = IJPEG_NS_REG,
3531 .md_reg = IJPEG_MD_REG,
3532 .root_en_mask = BIT(2),
3533 .ns_mask = (BM(23, 16) | BM(15, 12) | BM(2, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08003534 .mnd_en_mask = BIT(5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003535 .ctl_mask = BM(7, 6),
3536 .set_rate = set_rate_mnd,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003537 .freq_tbl = clk_tbl_ijpeg,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003538 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003539 .c = {
3540 .dbg_name = "ijpeg_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003541 .ops = &clk_ops_rcg_8960,
Tianyi Gou3022dfd2012-01-25 15:50:05 -08003542 VDD_DIG_FMAX_MAP3(LOW, 110000000, NOMINAL, 266667000,
3543 HIGH, 320000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003544 CLK_INIT(ijpeg_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07003545 .depends = &ijpeg_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003546 },
3547};
3548
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003549#define F_JPEGD(f, s, d) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003550 { \
3551 .freq_hz = f, \
3552 .src_clk = &s##_clk.c, \
3553 .ns_val = NS_DIVSRC(15, 12, d, 2, 0, s##_to_mm_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003554 }
3555static struct clk_freq_tbl clk_tbl_jpegd[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003556 F_JPEGD( 0, gnd, 1),
3557 F_JPEGD( 64000000, pll8, 6),
3558 F_JPEGD( 76800000, pll8, 5),
3559 F_JPEGD( 96000000, pll8, 4),
3560 F_JPEGD(160000000, pll2, 5),
3561 F_JPEGD(200000000, pll2, 4),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003562 F_END
3563};
3564
3565static struct rcg_clk jpegd_clk = {
3566 .b = {
3567 .ctl_reg = JPEGD_CC_REG,
3568 .en_mask = BIT(0),
3569 .reset_reg = SW_RESET_CORE_REG,
3570 .reset_mask = BIT(19),
3571 .halt_reg = DBG_BUS_VEC_A_REG,
3572 .halt_bit = 19,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003573 .retain_reg = JPEGD_CC_REG,
3574 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003575 },
3576 .ns_reg = JPEGD_NS_REG,
3577 .root_en_mask = BIT(2),
3578 .ns_mask = (BM(15, 12) | BM(2, 0)),
3579 .set_rate = set_rate_nop,
3580 .freq_tbl = clk_tbl_jpegd,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003581 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003582 .c = {
3583 .dbg_name = "jpegd_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003584 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003585 VDD_DIG_FMAX_MAP2(LOW, 96000000, NOMINAL, 200000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003586 CLK_INIT(jpegd_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07003587 .depends = &jpegd_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003588 },
3589};
3590
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003591#define F_MDP(f, s, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003592 { \
3593 .freq_hz = f, \
3594 .src_clk = &s##_clk.c, \
3595 .md_val = MD8(8, m, 0, n), \
3596 .ns_val = NS_MND_BANKED8(22, 14, n, m, 3, 0, s##_to_mm_mux), \
3597 .ctl_val = CC_BANKED(9, 6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003598 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003599static struct clk_freq_tbl clk_tbl_mdp[] = {
3600 F_MDP( 0, gnd, 0, 0),
3601 F_MDP( 9600000, pll8, 1, 40),
3602 F_MDP( 13710000, pll8, 1, 28),
3603 F_MDP( 27000000, pxo, 0, 0),
3604 F_MDP( 29540000, pll8, 1, 13),
3605 F_MDP( 34910000, pll8, 1, 11),
3606 F_MDP( 38400000, pll8, 1, 10),
3607 F_MDP( 59080000, pll8, 2, 13),
3608 F_MDP( 76800000, pll8, 1, 5),
3609 F_MDP( 85330000, pll8, 2, 9),
3610 F_MDP( 96000000, pll8, 1, 4),
3611 F_MDP(128000000, pll8, 1, 3),
3612 F_MDP(160000000, pll2, 1, 5),
3613 F_MDP(177780000, pll2, 2, 9),
3614 F_MDP(200000000, pll2, 1, 4),
3615 F_MDP(266667000, pll2, 1, 3),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003616 F_END
3617};
3618
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003619static unsigned long fmax_mdp_8064[MAX_VDD_LEVELS] __initdata = {
3620 [VDD_DIG_LOW] = 128000000,
3621 [VDD_DIG_NOMINAL] = 266667000
Tianyi Gou621f8742011-09-01 21:45:01 -07003622};
3623
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003624static struct bank_masks bmnd_info_mdp = {
3625 .bank_sel_mask = BIT(11),
3626 .bank0_mask = {
3627 .md_reg = MDP_MD0_REG,
3628 .ns_mask = BM(29, 22) | BM(5, 3),
3629 .rst_mask = BIT(31),
3630 .mnd_en_mask = BIT(8),
3631 .mode_mask = BM(10, 9),
3632 },
3633 .bank1_mask = {
3634 .md_reg = MDP_MD1_REG,
3635 .ns_mask = BM(21, 14) | BM(2, 0),
3636 .rst_mask = BIT(30),
3637 .mnd_en_mask = BIT(5),
3638 .mode_mask = BM(7, 6),
3639 },
3640};
3641
3642static struct rcg_clk mdp_clk = {
3643 .b = {
3644 .ctl_reg = MDP_CC_REG,
3645 .en_mask = BIT(0),
3646 .reset_reg = SW_RESET_CORE_REG,
3647 .reset_mask = BIT(21),
3648 .halt_reg = DBG_BUS_VEC_C_REG,
3649 .halt_bit = 10,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003650 .retain_reg = MDP_CC_REG,
3651 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003652 },
3653 .ns_reg = MDP_NS_REG,
3654 .root_en_mask = BIT(2),
3655 .set_rate = set_rate_mnd_banked,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003656 .freq_tbl = clk_tbl_mdp,
Stephen Boydc78d9a72011-07-20 00:46:24 -07003657 .bank_info = &bmnd_info_mdp,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003658 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003659 .c = {
3660 .dbg_name = "mdp_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003661 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003662 VDD_DIG_FMAX_MAP2(LOW, 96000000, NOMINAL, 200000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003663 CLK_INIT(mdp_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07003664 .depends = &mdp_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003665 },
3666};
3667
3668static struct branch_clk lut_mdp_clk = {
3669 .b = {
3670 .ctl_reg = MDP_LUT_CC_REG,
3671 .en_mask = BIT(0),
3672 .halt_reg = DBG_BUS_VEC_I_REG,
3673 .halt_bit = 13,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003674 .retain_reg = MDP_LUT_CC_REG,
3675 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003676 },
3677 .parent = &mdp_clk.c,
3678 .c = {
3679 .dbg_name = "lut_mdp_clk",
3680 .ops = &clk_ops_branch,
3681 CLK_INIT(lut_mdp_clk.c),
3682 },
3683};
3684
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003685#define F_MDP_VSYNC(f, s) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003686 { \
3687 .freq_hz = f, \
3688 .src_clk = &s##_clk.c, \
3689 .ns_val = NS_SRC_SEL(13, 13, s##_to_bb_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003690 }
3691static struct clk_freq_tbl clk_tbl_mdp_vsync[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003692 F_MDP_VSYNC(27000000, pxo),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003693 F_END
3694};
3695
3696static struct rcg_clk mdp_vsync_clk = {
3697 .b = {
3698 .ctl_reg = MISC_CC_REG,
3699 .en_mask = BIT(6),
3700 .reset_reg = SW_RESET_CORE_REG,
3701 .reset_mask = BIT(3),
3702 .halt_reg = DBG_BUS_VEC_B_REG,
3703 .halt_bit = 22,
3704 },
3705 .ns_reg = MISC_CC2_REG,
3706 .ns_mask = BIT(13),
3707 .set_rate = set_rate_nop,
3708 .freq_tbl = clk_tbl_mdp_vsync,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003709 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003710 .c = {
3711 .dbg_name = "mdp_vsync_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003712 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003713 VDD_DIG_FMAX_MAP1(LOW, 27000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003714 CLK_INIT(mdp_vsync_clk.c),
3715 },
3716};
3717
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003718#define F_ROT(f, s, d) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003719 { \
3720 .freq_hz = f, \
3721 .src_clk = &s##_clk.c, \
3722 .ns_val = NS_DIVSRC_BANKED(29, 26, 25, 22, d, \
3723 21, 19, 18, 16, s##_to_mm_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003724 }
3725static struct clk_freq_tbl clk_tbl_rot[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003726 F_ROT( 0, gnd, 1),
3727 F_ROT( 27000000, pxo, 1),
3728 F_ROT( 29540000, pll8, 13),
3729 F_ROT( 32000000, pll8, 12),
3730 F_ROT( 38400000, pll8, 10),
3731 F_ROT( 48000000, pll8, 8),
3732 F_ROT( 54860000, pll8, 7),
3733 F_ROT( 64000000, pll8, 6),
3734 F_ROT( 76800000, pll8, 5),
3735 F_ROT( 96000000, pll8, 4),
3736 F_ROT(100000000, pll2, 8),
3737 F_ROT(114290000, pll2, 7),
3738 F_ROT(133330000, pll2, 6),
3739 F_ROT(160000000, pll2, 5),
3740 F_ROT(200000000, pll2, 4),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003741 F_END
3742};
3743
3744static struct bank_masks bdiv_info_rot = {
3745 .bank_sel_mask = BIT(30),
3746 .bank0_mask = {
3747 .ns_mask = BM(25, 22) | BM(18, 16),
3748 },
3749 .bank1_mask = {
3750 .ns_mask = BM(29, 26) | BM(21, 19),
3751 },
3752};
3753
3754static struct rcg_clk rot_clk = {
3755 .b = {
3756 .ctl_reg = ROT_CC_REG,
3757 .en_mask = BIT(0),
3758 .reset_reg = SW_RESET_CORE_REG,
3759 .reset_mask = BIT(2),
3760 .halt_reg = DBG_BUS_VEC_C_REG,
3761 .halt_bit = 15,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003762 .retain_reg = ROT_CC_REG,
3763 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003764 },
3765 .ns_reg = ROT_NS_REG,
3766 .root_en_mask = BIT(2),
3767 .set_rate = set_rate_div_banked,
3768 .freq_tbl = clk_tbl_rot,
Stephen Boydc78d9a72011-07-20 00:46:24 -07003769 .bank_info = &bdiv_info_rot,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003770 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003771 .c = {
3772 .dbg_name = "rot_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003773 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003774 VDD_DIG_FMAX_MAP2(LOW, 96000000, NOMINAL, 200000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003775 CLK_INIT(rot_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07003776 .depends = &rot_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003777 },
3778};
3779
3780static int hdmi_pll_clk_enable(struct clk *clk)
3781{
3782 int ret;
3783 unsigned long flags;
3784 spin_lock_irqsave(&local_clock_reg_lock, flags);
3785 ret = hdmi_pll_enable();
3786 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
3787 return ret;
3788}
3789
3790static void hdmi_pll_clk_disable(struct clk *clk)
3791{
3792 unsigned long flags;
3793 spin_lock_irqsave(&local_clock_reg_lock, flags);
3794 hdmi_pll_disable();
3795 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
3796}
3797
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07003798static unsigned long hdmi_pll_clk_get_rate(struct clk *clk)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003799{
3800 return hdmi_pll_get_rate();
3801}
3802
Stephen Boyd5b35dee2011-09-21 12:17:38 -07003803static struct clk *hdmi_pll_clk_get_parent(struct clk *clk)
3804{
3805 return &pxo_clk.c;
3806}
3807
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003808static struct clk_ops clk_ops_hdmi_pll = {
3809 .enable = hdmi_pll_clk_enable,
3810 .disable = hdmi_pll_clk_disable,
3811 .get_rate = hdmi_pll_clk_get_rate,
Stephen Boyd5b35dee2011-09-21 12:17:38 -07003812 .get_parent = hdmi_pll_clk_get_parent,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003813};
3814
3815static struct clk hdmi_pll_clk = {
3816 .dbg_name = "hdmi_pll_clk",
3817 .ops = &clk_ops_hdmi_pll,
3818 CLK_INIT(hdmi_pll_clk),
3819};
3820
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003821#define F_TV_GND(f, s, p_r, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003822 { \
3823 .freq_hz = f, \
3824 .src_clk = &s##_clk.c, \
3825 .md_val = MD8(8, m, 0, n), \
3826 .ns_val = NS_MM(23, 16, n, m, 15, 14, d, 2, 0, s##_to_mm_mux), \
3827 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003828 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003829#define F_TV(f, s, p_r, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003830 { \
3831 .freq_hz = f, \
3832 .src_clk = &s##_clk, \
3833 .md_val = MD8(8, m, 0, n), \
3834 .ns_val = NS_MM(23, 16, n, m, 15, 14, d, 2, 0, s##_to_mm_mux), \
3835 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003836 .extra_freq_data = (void *)p_r, \
3837 }
3838/* Switching TV freqs requires PLL reconfiguration. */
3839static struct clk_freq_tbl clk_tbl_tv[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003840 F_TV_GND( 0, gnd, 0, 1, 0, 0),
3841 F_TV( 25200000, hdmi_pll, 25200000, 1, 0, 0),
3842 F_TV( 27000000, hdmi_pll, 27000000, 1, 0, 0),
3843 F_TV( 27030000, hdmi_pll, 27030000, 1, 0, 0),
3844 F_TV( 74250000, hdmi_pll, 74250000, 1, 0, 0),
3845 F_TV(148500000, hdmi_pll, 148500000, 1, 0, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003846 F_END
3847};
3848
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003849static unsigned long fmax_tv_src_8064[MAX_VDD_LEVELS] __initdata = {
3850 [VDD_DIG_LOW] = 74250000,
3851 [VDD_DIG_NOMINAL] = 149000000
3852};
3853
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003854/*
3855 * Unlike other clocks, the TV rate is adjusted through PLL
3856 * re-programming. It is also routed through an MND divider.
3857 */
3858void set_rate_tv(struct rcg_clk *clk, struct clk_freq_tbl *nf)
3859{
3860 unsigned long pll_rate = (unsigned long)nf->extra_freq_data;
3861 if (pll_rate)
3862 hdmi_pll_set_rate(pll_rate);
3863 set_rate_mnd(clk, nf);
3864}
3865
3866static struct rcg_clk tv_src_clk = {
3867 .ns_reg = TV_NS_REG,
3868 .b = {
3869 .ctl_reg = TV_CC_REG,
3870 .halt_check = NOCHECK,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003871 .retain_reg = TV_CC_REG,
3872 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003873 },
3874 .md_reg = TV_MD_REG,
3875 .root_en_mask = BIT(2),
3876 .ns_mask = (BM(23, 16) | BM(15, 14) | BM(2, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08003877 .mnd_en_mask = BIT(5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003878 .ctl_mask = BM(7, 6),
3879 .set_rate = set_rate_tv,
3880 .freq_tbl = clk_tbl_tv,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003881 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003882 .c = {
3883 .dbg_name = "tv_src_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003884 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003885 VDD_DIG_FMAX_MAP2(LOW, 27030000, NOMINAL, 149000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003886 CLK_INIT(tv_src_clk.c),
3887 },
3888};
3889
Tianyi Gou51918802012-01-26 14:05:43 -08003890static struct cdiv_clk tv_src_div_clk = {
3891 .b = {
3892 .ctl_reg = TV_NS_REG,
3893 .halt_check = NOCHECK,
3894 },
3895 .ns_reg = TV_NS_REG,
3896 .div_offset = 6,
3897 .max_div = 2,
3898 .c = {
3899 .dbg_name = "tv_src_div_clk",
3900 .ops = &clk_ops_cdiv,
3901 CLK_INIT(tv_src_div_clk.c),
3902 },
3903};
3904
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003905static struct branch_clk tv_enc_clk = {
3906 .b = {
3907 .ctl_reg = TV_CC_REG,
3908 .en_mask = BIT(8),
3909 .reset_reg = SW_RESET_CORE_REG,
3910 .reset_mask = BIT(0),
3911 .halt_reg = DBG_BUS_VEC_D_REG,
3912 .halt_bit = 9,
3913 },
3914 .parent = &tv_src_clk.c,
3915 .c = {
3916 .dbg_name = "tv_enc_clk",
3917 .ops = &clk_ops_branch,
3918 CLK_INIT(tv_enc_clk.c),
3919 },
3920};
3921
3922static struct branch_clk tv_dac_clk = {
3923 .b = {
3924 .ctl_reg = TV_CC_REG,
3925 .en_mask = BIT(10),
3926 .halt_reg = DBG_BUS_VEC_D_REG,
3927 .halt_bit = 10,
3928 },
3929 .parent = &tv_src_clk.c,
3930 .c = {
3931 .dbg_name = "tv_dac_clk",
3932 .ops = &clk_ops_branch,
3933 CLK_INIT(tv_dac_clk.c),
3934 },
3935};
3936
3937static struct branch_clk mdp_tv_clk = {
3938 .b = {
3939 .ctl_reg = TV_CC_REG,
3940 .en_mask = BIT(0),
3941 .reset_reg = SW_RESET_CORE_REG,
3942 .reset_mask = BIT(4),
3943 .halt_reg = DBG_BUS_VEC_D_REG,
3944 .halt_bit = 12,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003945 .retain_reg = TV_CC2_REG,
3946 .retain_mask = BIT(10),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003947 },
3948 .parent = &tv_src_clk.c,
3949 .c = {
3950 .dbg_name = "mdp_tv_clk",
3951 .ops = &clk_ops_branch,
3952 CLK_INIT(mdp_tv_clk.c),
3953 },
3954};
3955
3956static struct branch_clk hdmi_tv_clk = {
3957 .b = {
3958 .ctl_reg = TV_CC_REG,
3959 .en_mask = BIT(12),
3960 .reset_reg = SW_RESET_CORE_REG,
3961 .reset_mask = BIT(1),
3962 .halt_reg = DBG_BUS_VEC_D_REG,
3963 .halt_bit = 11,
3964 },
3965 .parent = &tv_src_clk.c,
3966 .c = {
3967 .dbg_name = "hdmi_tv_clk",
3968 .ops = &clk_ops_branch,
3969 CLK_INIT(hdmi_tv_clk.c),
3970 },
3971};
3972
Tianyi Gou51918802012-01-26 14:05:43 -08003973static struct branch_clk rgb_tv_clk = {
3974 .b = {
3975 .ctl_reg = TV_CC2_REG,
3976 .en_mask = BIT(14),
3977 .halt_reg = DBG_BUS_VEC_J_REG,
3978 .halt_bit = 27,
3979 },
3980 .parent = &tv_src_clk.c,
3981 .c = {
3982 .dbg_name = "rgb_tv_clk",
3983 .ops = &clk_ops_branch,
3984 CLK_INIT(rgb_tv_clk.c),
3985 },
3986};
3987
3988static struct branch_clk npl_tv_clk = {
3989 .b = {
3990 .ctl_reg = TV_CC2_REG,
3991 .en_mask = BIT(16),
3992 .halt_reg = DBG_BUS_VEC_J_REG,
3993 .halt_bit = 26,
3994 },
3995 .parent = &tv_src_clk.c,
3996 .c = {
3997 .dbg_name = "npl_tv_clk",
3998 .ops = &clk_ops_branch,
3999 CLK_INIT(npl_tv_clk.c),
4000 },
4001};
4002
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004003static struct branch_clk hdmi_app_clk = {
4004 .b = {
4005 .ctl_reg = MISC_CC2_REG,
4006 .en_mask = BIT(11),
4007 .reset_reg = SW_RESET_CORE_REG,
4008 .reset_mask = BIT(11),
4009 .halt_reg = DBG_BUS_VEC_B_REG,
4010 .halt_bit = 25,
4011 },
4012 .c = {
4013 .dbg_name = "hdmi_app_clk",
4014 .ops = &clk_ops_branch,
4015 CLK_INIT(hdmi_app_clk.c),
4016 },
4017};
4018
4019static struct bank_masks bmnd_info_vcodec = {
4020 .bank_sel_mask = BIT(13),
4021 .bank0_mask = {
4022 .md_reg = VCODEC_MD0_REG,
4023 .ns_mask = BM(18, 11) | BM(2, 0),
4024 .rst_mask = BIT(31),
4025 .mnd_en_mask = BIT(5),
4026 .mode_mask = BM(7, 6),
4027 },
4028 .bank1_mask = {
4029 .md_reg = VCODEC_MD1_REG,
4030 .ns_mask = BM(26, 19) | BM(29, 27),
4031 .rst_mask = BIT(30),
4032 .mnd_en_mask = BIT(10),
4033 .mode_mask = BM(12, 11),
4034 },
4035};
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004036#define F_VCODEC(f, s, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004037 { \
4038 .freq_hz = f, \
4039 .src_clk = &s##_clk.c, \
4040 .md_val = MD8(8, m, 0, n), \
4041 .ns_val = NS_MND_BANKED8(11, 19, n, m, 0, 27, s##_to_mm_mux), \
4042 .ctl_val = CC_BANKED(6, 11, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004043 }
4044static struct clk_freq_tbl clk_tbl_vcodec[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004045 F_VCODEC( 0, gnd, 0, 0),
4046 F_VCODEC( 27000000, pxo, 0, 0),
4047 F_VCODEC( 32000000, pll8, 1, 12),
4048 F_VCODEC( 48000000, pll8, 1, 8),
4049 F_VCODEC( 54860000, pll8, 1, 7),
4050 F_VCODEC( 96000000, pll8, 1, 4),
4051 F_VCODEC(133330000, pll2, 1, 6),
4052 F_VCODEC(200000000, pll2, 1, 4),
4053 F_VCODEC(228570000, pll2, 2, 7),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004054 F_END
4055};
4056
4057static struct rcg_clk vcodec_clk = {
4058 .b = {
4059 .ctl_reg = VCODEC_CC_REG,
4060 .en_mask = BIT(0),
4061 .reset_reg = SW_RESET_CORE_REG,
4062 .reset_mask = BIT(6),
4063 .halt_reg = DBG_BUS_VEC_C_REG,
4064 .halt_bit = 29,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08004065 .retain_reg = VCODEC_CC_REG,
4066 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004067 },
4068 .ns_reg = VCODEC_NS_REG,
4069 .root_en_mask = BIT(2),
4070 .set_rate = set_rate_mnd_banked,
Stephen Boydc78d9a72011-07-20 00:46:24 -07004071 .bank_info = &bmnd_info_vcodec,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004072 .freq_tbl = clk_tbl_vcodec,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004073 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004074 .c = {
4075 .dbg_name = "vcodec_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004076 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004077 VDD_DIG_FMAX_MAP3(LOW, 100000000, NOMINAL, 200000000,
4078 HIGH, 228571000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004079 CLK_INIT(vcodec_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07004080 .depends = &vcodec_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004081 },
4082};
4083
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004084#define F_VPE(f, s, d) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004085 { \
4086 .freq_hz = f, \
4087 .src_clk = &s##_clk.c, \
4088 .ns_val = NS_DIVSRC(15, 12, d, 2, 0, s##_to_mm_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004089 }
4090static struct clk_freq_tbl clk_tbl_vpe[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004091 F_VPE( 0, gnd, 1),
4092 F_VPE( 27000000, pxo, 1),
4093 F_VPE( 34909000, pll8, 11),
4094 F_VPE( 38400000, pll8, 10),
4095 F_VPE( 64000000, pll8, 6),
4096 F_VPE( 76800000, pll8, 5),
4097 F_VPE( 96000000, pll8, 4),
4098 F_VPE(100000000, pll2, 8),
4099 F_VPE(160000000, pll2, 5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004100 F_END
4101};
4102
4103static struct rcg_clk vpe_clk = {
4104 .b = {
4105 .ctl_reg = VPE_CC_REG,
4106 .en_mask = BIT(0),
4107 .reset_reg = SW_RESET_CORE_REG,
4108 .reset_mask = BIT(17),
4109 .halt_reg = DBG_BUS_VEC_A_REG,
4110 .halt_bit = 28,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08004111 .retain_reg = VPE_CC_REG,
4112 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004113 },
4114 .ns_reg = VPE_NS_REG,
4115 .root_en_mask = BIT(2),
4116 .ns_mask = (BM(15, 12) | BM(2, 0)),
4117 .set_rate = set_rate_nop,
4118 .freq_tbl = clk_tbl_vpe,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004119 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004120 .c = {
4121 .dbg_name = "vpe_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004122 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004123 VDD_DIG_FMAX_MAP2(LOW, 76800000, NOMINAL, 160000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004124 CLK_INIT(vpe_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07004125 .depends = &vpe_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004126 },
4127};
4128
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004129#define F_VFE(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004130 { \
4131 .freq_hz = f, \
4132 .src_clk = &s##_clk.c, \
4133 .md_val = MD8(8, m, 0, n), \
4134 .ns_val = NS_MM(23, 16, n, m, 11, 10, d, 2, 0, s##_to_mm_mux), \
4135 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004136 }
Tianyi Gou41515e22011-09-01 19:37:43 -07004137
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004138static struct clk_freq_tbl clk_tbl_vfe[] = {
4139 F_VFE( 0, gnd, 1, 0, 0),
4140 F_VFE( 13960000, pll8, 1, 2, 55),
4141 F_VFE( 27000000, pxo, 1, 0, 0),
4142 F_VFE( 36570000, pll8, 1, 2, 21),
4143 F_VFE( 38400000, pll8, 2, 1, 5),
4144 F_VFE( 45180000, pll8, 1, 2, 17),
4145 F_VFE( 48000000, pll8, 2, 1, 4),
4146 F_VFE( 54860000, pll8, 1, 1, 7),
4147 F_VFE( 64000000, pll8, 2, 1, 3),
4148 F_VFE( 76800000, pll8, 1, 1, 5),
4149 F_VFE( 96000000, pll8, 2, 1, 2),
4150 F_VFE(109710000, pll8, 1, 2, 7),
4151 F_VFE(128000000, pll8, 1, 1, 3),
4152 F_VFE(153600000, pll8, 1, 2, 5),
4153 F_VFE(200000000, pll2, 2, 1, 2),
4154 F_VFE(228570000, pll2, 1, 2, 7),
4155 F_VFE(266667000, pll2, 1, 1, 3),
4156 F_VFE(320000000, pll2, 1, 2, 5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004157 F_END
4158};
4159
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004160static unsigned long fmax_vfe_8064[MAX_VDD_LEVELS] __initdata = {
4161 [VDD_DIG_LOW] = 128000000,
4162 [VDD_DIG_NOMINAL] = 266667000,
4163 [VDD_DIG_HIGH] = 320000000
Tianyi Gou41515e22011-09-01 19:37:43 -07004164};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004165
4166static struct rcg_clk vfe_clk = {
4167 .b = {
4168 .ctl_reg = VFE_CC_REG,
4169 .reset_reg = SW_RESET_CORE_REG,
4170 .reset_mask = BIT(15),
4171 .halt_reg = DBG_BUS_VEC_B_REG,
4172 .halt_bit = 6,
4173 .en_mask = BIT(0),
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08004174 .retain_reg = VFE_CC2_REG,
4175 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004176 },
4177 .ns_reg = VFE_NS_REG,
4178 .md_reg = VFE_MD_REG,
4179 .root_en_mask = BIT(2),
4180 .ns_mask = (BM(23, 16) | BM(11, 10) | BM(2, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08004181 .mnd_en_mask = BIT(5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004182 .ctl_mask = BM(7, 6),
4183 .set_rate = set_rate_mnd,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004184 .freq_tbl = clk_tbl_vfe,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004185 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004186 .c = {
4187 .dbg_name = "vfe_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004188 .ops = &clk_ops_rcg_8960,
Tianyi Gou3022dfd2012-01-25 15:50:05 -08004189 VDD_DIG_FMAX_MAP3(LOW, 110000000, NOMINAL, 266667000,
4190 HIGH, 320000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004191 CLK_INIT(vfe_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07004192 .depends = &vfe_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004193 },
4194};
4195
Matt Wagantallc23eee92011-08-16 23:06:52 -07004196static struct branch_clk csi_vfe_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004197 .b = {
4198 .ctl_reg = VFE_CC_REG,
4199 .en_mask = BIT(12),
4200 .reset_reg = SW_RESET_CORE_REG,
4201 .reset_mask = BIT(24),
4202 .halt_reg = DBG_BUS_VEC_B_REG,
4203 .halt_bit = 8,
4204 },
4205 .parent = &vfe_clk.c,
4206 .c = {
Matt Wagantallc23eee92011-08-16 23:06:52 -07004207 .dbg_name = "csi_vfe_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004208 .ops = &clk_ops_branch,
Matt Wagantallc23eee92011-08-16 23:06:52 -07004209 CLK_INIT(csi_vfe_clk.c),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004210 },
4211};
4212
4213/*
4214 * Low Power Audio Clocks
4215 */
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004216#define F_AIF_OSR(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004217 { \
4218 .freq_hz = f, \
4219 .src_clk = &s##_clk.c, \
4220 .md_val = MD8(8, m, 0, n), \
4221 .ns_val = NS(31, 24, n, m, 5, 4, 3, d, 2, 0, s##_to_lpa_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004222 }
4223static struct clk_freq_tbl clk_tbl_aif_osr[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004224 F_AIF_OSR( 0, gnd, 1, 0, 0),
4225 F_AIF_OSR( 512000, pll4, 4, 1, 192),
4226 F_AIF_OSR( 768000, pll4, 4, 1, 128),
4227 F_AIF_OSR( 1024000, pll4, 4, 1, 96),
4228 F_AIF_OSR( 1536000, pll4, 4, 1, 64),
4229 F_AIF_OSR( 2048000, pll4, 4, 1, 48),
4230 F_AIF_OSR( 3072000, pll4, 4, 1, 32),
4231 F_AIF_OSR( 4096000, pll4, 4, 1, 24),
4232 F_AIF_OSR( 6144000, pll4, 4, 1, 16),
4233 F_AIF_OSR( 8192000, pll4, 4, 1, 12),
4234 F_AIF_OSR(12288000, pll4, 4, 1, 8),
4235 F_AIF_OSR(24576000, pll4, 4, 1, 4),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004236 F_END
4237};
4238
4239#define CLK_AIF_OSR(i, ns, md, h_r) \
4240 struct rcg_clk i##_clk = { \
4241 .b = { \
4242 .ctl_reg = ns, \
4243 .en_mask = BIT(17), \
4244 .reset_reg = ns, \
4245 .reset_mask = BIT(19), \
4246 .halt_reg = h_r, \
4247 .halt_check = ENABLE, \
4248 .halt_bit = 1, \
4249 }, \
4250 .ns_reg = ns, \
4251 .md_reg = md, \
4252 .root_en_mask = BIT(9), \
4253 .ns_mask = (BM(31, 24) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08004254 .mnd_en_mask = BIT(8), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004255 .set_rate = set_rate_mnd, \
4256 .freq_tbl = clk_tbl_aif_osr, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004257 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004258 .c = { \
4259 .dbg_name = #i "_clk", \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004260 .ops = &clk_ops_rcg_8960, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004261 VDD_DIG_FMAX_MAP1(LOW, 24576000), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004262 CLK_INIT(i##_clk.c), \
4263 }, \
4264 }
4265#define CLK_AIF_OSR_DIV(i, ns, md, h_r) \
4266 struct rcg_clk i##_clk = { \
4267 .b = { \
4268 .ctl_reg = ns, \
4269 .en_mask = BIT(21), \
4270 .reset_reg = ns, \
4271 .reset_mask = BIT(23), \
4272 .halt_reg = h_r, \
4273 .halt_check = ENABLE, \
4274 .halt_bit = 1, \
4275 }, \
4276 .ns_reg = ns, \
4277 .md_reg = md, \
4278 .root_en_mask = BIT(9), \
4279 .ns_mask = (BM(31, 24) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08004280 .mnd_en_mask = BIT(8), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004281 .set_rate = set_rate_mnd, \
4282 .freq_tbl = clk_tbl_aif_osr, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004283 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004284 .c = { \
4285 .dbg_name = #i "_clk", \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004286 .ops = &clk_ops_rcg_8960, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004287 VDD_DIG_FMAX_MAP1(LOW, 24576000), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004288 CLK_INIT(i##_clk.c), \
4289 }, \
4290 }
4291
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004292#define CLK_AIF_BIT(i, ns, h_r) \
Stephen Boyd9fd19642011-11-16 11:11:09 -08004293 struct cdiv_clk i##_clk = { \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004294 .b = { \
4295 .ctl_reg = ns, \
4296 .en_mask = BIT(15), \
4297 .halt_reg = h_r, \
4298 .halt_check = DELAY, \
4299 }, \
4300 .ns_reg = ns, \
Stephen Boyd9fd19642011-11-16 11:11:09 -08004301 .ext_mask = BIT(14), \
4302 .div_offset = 10, \
4303 .max_div = 16, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004304 .c = { \
4305 .dbg_name = #i "_clk", \
Stephen Boyd9fd19642011-11-16 11:11:09 -08004306 .ops = &clk_ops_cdiv, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004307 CLK_INIT(i##_clk.c), \
4308 }, \
4309 }
4310
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004311#define CLK_AIF_BIT_DIV(i, ns, h_r) \
Stephen Boyd9fd19642011-11-16 11:11:09 -08004312 struct cdiv_clk i##_clk = { \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004313 .b = { \
4314 .ctl_reg = ns, \
4315 .en_mask = BIT(19), \
4316 .halt_reg = h_r, \
Stephen Boyd7bb9cf82012-01-25 18:09:01 -08004317 .halt_check = DELAY, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004318 }, \
4319 .ns_reg = ns, \
Stephen Boyd9fd19642011-11-16 11:11:09 -08004320 .ext_mask = BIT(18), \
4321 .div_offset = 10, \
4322 .max_div = 256, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004323 .c = { \
4324 .dbg_name = #i "_clk", \
Stephen Boyd9fd19642011-11-16 11:11:09 -08004325 .ops = &clk_ops_cdiv, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004326 CLK_INIT(i##_clk.c), \
4327 }, \
4328 }
4329
4330static CLK_AIF_OSR(mi2s_osr, LCC_MI2S_NS_REG, LCC_MI2S_MD_REG,
4331 LCC_MI2S_STATUS_REG);
4332static CLK_AIF_BIT(mi2s_bit, LCC_MI2S_NS_REG, LCC_MI2S_STATUS_REG);
4333
4334static CLK_AIF_OSR_DIV(codec_i2s_mic_osr, LCC_CODEC_I2S_MIC_NS_REG,
4335 LCC_CODEC_I2S_MIC_MD_REG, LCC_CODEC_I2S_MIC_STATUS_REG);
4336static CLK_AIF_BIT_DIV(codec_i2s_mic_bit, LCC_CODEC_I2S_MIC_NS_REG,
4337 LCC_CODEC_I2S_MIC_STATUS_REG);
4338
4339static CLK_AIF_OSR_DIV(spare_i2s_mic_osr, LCC_SPARE_I2S_MIC_NS_REG,
4340 LCC_SPARE_I2S_MIC_MD_REG, LCC_SPARE_I2S_MIC_STATUS_REG);
4341static CLK_AIF_BIT_DIV(spare_i2s_mic_bit, LCC_SPARE_I2S_MIC_NS_REG,
4342 LCC_SPARE_I2S_MIC_STATUS_REG);
4343
4344static CLK_AIF_OSR_DIV(codec_i2s_spkr_osr, LCC_CODEC_I2S_SPKR_NS_REG,
4345 LCC_CODEC_I2S_SPKR_MD_REG, LCC_CODEC_I2S_SPKR_STATUS_REG);
4346static CLK_AIF_BIT_DIV(codec_i2s_spkr_bit, LCC_CODEC_I2S_SPKR_NS_REG,
4347 LCC_CODEC_I2S_SPKR_STATUS_REG);
4348
4349static CLK_AIF_OSR_DIV(spare_i2s_spkr_osr, LCC_SPARE_I2S_SPKR_NS_REG,
4350 LCC_SPARE_I2S_SPKR_MD_REG, LCC_SPARE_I2S_SPKR_STATUS_REG);
4351static CLK_AIF_BIT_DIV(spare_i2s_spkr_bit, LCC_SPARE_I2S_SPKR_NS_REG,
4352 LCC_SPARE_I2S_SPKR_STATUS_REG);
4353
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004354#define F_PCM(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004355 { \
4356 .freq_hz = f, \
4357 .src_clk = &s##_clk.c, \
4358 .md_val = MD16(m, n), \
4359 .ns_val = NS(31, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_lpa_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004360 }
4361static struct clk_freq_tbl clk_tbl_pcm[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004362 F_PCM( 0, gnd, 1, 0, 0),
4363 F_PCM( 512000, pll4, 4, 1, 192),
4364 F_PCM( 768000, pll4, 4, 1, 128),
4365 F_PCM( 1024000, pll4, 4, 1, 96),
4366 F_PCM( 1536000, pll4, 4, 1, 64),
4367 F_PCM( 2048000, pll4, 4, 1, 48),
4368 F_PCM( 3072000, pll4, 4, 1, 32),
4369 F_PCM( 4096000, pll4, 4, 1, 24),
4370 F_PCM( 6144000, pll4, 4, 1, 16),
4371 F_PCM( 8192000, pll4, 4, 1, 12),
4372 F_PCM(12288000, pll4, 4, 1, 8),
4373 F_PCM(24576000, pll4, 4, 1, 4),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004374 F_END
4375};
4376
4377static struct rcg_clk pcm_clk = {
4378 .b = {
4379 .ctl_reg = LCC_PCM_NS_REG,
4380 .en_mask = BIT(11),
4381 .reset_reg = LCC_PCM_NS_REG,
4382 .reset_mask = BIT(13),
4383 .halt_reg = LCC_PCM_STATUS_REG,
4384 .halt_check = ENABLE,
4385 .halt_bit = 0,
4386 },
4387 .ns_reg = LCC_PCM_NS_REG,
4388 .md_reg = LCC_PCM_MD_REG,
4389 .root_en_mask = BIT(9),
4390 .ns_mask = (BM(31, 16) | BM(6, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08004391 .mnd_en_mask = BIT(8),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004392 .set_rate = set_rate_mnd,
4393 .freq_tbl = clk_tbl_pcm,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004394 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004395 .c = {
4396 .dbg_name = "pcm_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004397 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004398 VDD_DIG_FMAX_MAP1(LOW, 24576000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004399 CLK_INIT(pcm_clk.c),
4400 },
4401};
4402
4403static struct rcg_clk audio_slimbus_clk = {
4404 .b = {
4405 .ctl_reg = LCC_SLIMBUS_NS_REG,
4406 .en_mask = BIT(10),
4407 .reset_reg = LCC_AHBEX_BRANCH_CTL_REG,
4408 .reset_mask = BIT(5),
4409 .halt_reg = LCC_SLIMBUS_STATUS_REG,
4410 .halt_check = ENABLE,
4411 .halt_bit = 0,
4412 },
4413 .ns_reg = LCC_SLIMBUS_NS_REG,
4414 .md_reg = LCC_SLIMBUS_MD_REG,
4415 .root_en_mask = BIT(9),
4416 .ns_mask = (BM(31, 24) | BM(6, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08004417 .mnd_en_mask = BIT(8),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004418 .set_rate = set_rate_mnd,
4419 .freq_tbl = clk_tbl_aif_osr,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004420 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004421 .c = {
4422 .dbg_name = "audio_slimbus_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004423 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004424 VDD_DIG_FMAX_MAP1(LOW, 24576000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004425 CLK_INIT(audio_slimbus_clk.c),
4426 },
4427};
4428
4429static struct branch_clk sps_slimbus_clk = {
4430 .b = {
4431 .ctl_reg = LCC_SLIMBUS_NS_REG,
4432 .en_mask = BIT(12),
4433 .halt_reg = LCC_SLIMBUS_STATUS_REG,
4434 .halt_check = ENABLE,
4435 .halt_bit = 1,
4436 },
4437 .parent = &audio_slimbus_clk.c,
4438 .c = {
4439 .dbg_name = "sps_slimbus_clk",
4440 .ops = &clk_ops_branch,
4441 CLK_INIT(sps_slimbus_clk.c),
4442 },
4443};
4444
4445static struct branch_clk slimbus_xo_src_clk = {
4446 .b = {
4447 .ctl_reg = SLIMBUS_XO_SRC_CLK_CTL_REG,
4448 .en_mask = BIT(2),
4449 .halt_reg = CLK_HALT_DFAB_STATE_REG,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004450 .halt_bit = 28,
4451 },
4452 .parent = &sps_slimbus_clk.c,
4453 .c = {
4454 .dbg_name = "slimbus_xo_src_clk",
4455 .ops = &clk_ops_branch,
4456 CLK_INIT(slimbus_xo_src_clk.c),
4457 },
4458};
4459
Matt Wagantall735f01a2011-08-12 12:40:28 -07004460DEFINE_CLK_RPM(afab_clk, afab_a_clk, APPS_FABRIC, NULL);
4461DEFINE_CLK_RPM(cfpb_clk, cfpb_a_clk, CFPB, NULL);
4462DEFINE_CLK_RPM(dfab_clk, dfab_a_clk, DAYTONA_FABRIC, NULL);
4463DEFINE_CLK_RPM(ebi1_clk, ebi1_a_clk, EBI1, NULL);
4464DEFINE_CLK_RPM(mmfab_clk, mmfab_a_clk, MM_FABRIC, NULL);
4465DEFINE_CLK_RPM(mmfpb_clk, mmfpb_a_clk, MMFPB, NULL);
4466DEFINE_CLK_RPM(sfab_clk, sfab_a_clk, SYSTEM_FABRIC, NULL);
4467DEFINE_CLK_RPM(sfpb_clk, sfpb_a_clk, SFPB, NULL);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004468
Matt Wagantall35e78fc2012-04-05 14:18:44 -07004469static DEFINE_CLK_VOTER(sfab_msmbus_a_clk, &sfab_a_clk.c, 0);
4470static DEFINE_CLK_VOTER(sfab_tmr_a_clk, &sfab_a_clk.c, 0);
Stephen Boydd7a143a2012-02-16 17:59:26 -08004471
Matt Wagantall35e78fc2012-04-05 14:18:44 -07004472static DEFINE_CLK_VOTER(dfab_dsps_clk, &dfab_clk.c, 0);
4473static DEFINE_CLK_VOTER(dfab_usb_hs_clk, &dfab_clk.c, 0);
4474static DEFINE_CLK_VOTER(dfab_usb_hs3_clk, &dfab_clk.c, 0);
4475static DEFINE_CLK_VOTER(dfab_usb_hs4_clk, &dfab_clk.c, 0);
4476static DEFINE_CLK_VOTER(dfab_sdc1_clk, &dfab_clk.c, 0);
4477static DEFINE_CLK_VOTER(dfab_sdc2_clk, &dfab_clk.c, 0);
4478static DEFINE_CLK_VOTER(dfab_sdc3_clk, &dfab_clk.c, 0);
4479static DEFINE_CLK_VOTER(dfab_sdc4_clk, &dfab_clk.c, 0);
4480static DEFINE_CLK_VOTER(dfab_sdc5_clk, &dfab_clk.c, 0);
4481static DEFINE_CLK_VOTER(dfab_sps_clk, &dfab_clk.c, 0);
4482static DEFINE_CLK_VOTER(dfab_bam_dmux_clk, &dfab_clk.c, 0);
4483static DEFINE_CLK_VOTER(dfab_scm_clk, &dfab_clk.c, 0);
4484static DEFINE_CLK_VOTER(dfab_qseecom_clk, &dfab_clk.c, 0);
4485static DEFINE_CLK_VOTER(dfab_tzcom_clk, &dfab_clk.c, 0);
4486static DEFINE_CLK_VOTER(dfab_msmbus_clk, &dfab_clk.c, 0);
4487static DEFINE_CLK_VOTER(dfab_msmbus_a_clk, &dfab_a_clk.c, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004488
Matt Wagantall42cd12a2012-03-30 18:02:40 -07004489static DEFINE_CLK_VOTER(ebi1_msmbus_clk, &ebi1_clk.c, LONG_MAX);
Matt Wagantall35e78fc2012-04-05 14:18:44 -07004490static DEFINE_CLK_VOTER(ebi1_adm_clk, &ebi1_clk.c, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004491
4492#ifdef CONFIG_DEBUG_FS
4493struct measure_sel {
4494 u32 test_vector;
4495 struct clk *clk;
4496};
4497
Matt Wagantall8b38f942011-08-02 18:23:18 -07004498static DEFINE_CLK_MEASURE(l2_m_clk);
4499static DEFINE_CLK_MEASURE(krait0_m_clk);
4500static DEFINE_CLK_MEASURE(krait1_m_clk);
Tianyi Gou455c13c2012-02-02 16:33:24 -08004501static DEFINE_CLK_MEASURE(krait2_m_clk);
4502static DEFINE_CLK_MEASURE(krait3_m_clk);
Stephen Boyd3939c8d2011-08-29 17:36:22 -07004503static DEFINE_CLK_MEASURE(q6sw_clk);
4504static DEFINE_CLK_MEASURE(q6fw_clk);
4505static DEFINE_CLK_MEASURE(q6_func_clk);
Matt Wagantall8b38f942011-08-02 18:23:18 -07004506
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004507static struct measure_sel measure_mux[] = {
4508 { TEST_PER_LS(0x08), &slimbus_xo_src_clk.c },
4509 { TEST_PER_LS(0x12), &sdc1_p_clk.c },
4510 { TEST_PER_LS(0x13), &sdc1_clk.c },
4511 { TEST_PER_LS(0x14), &sdc2_p_clk.c },
4512 { TEST_PER_LS(0x15), &sdc2_clk.c },
4513 { TEST_PER_LS(0x16), &sdc3_p_clk.c },
4514 { TEST_PER_LS(0x17), &sdc3_clk.c },
4515 { TEST_PER_LS(0x18), &sdc4_p_clk.c },
4516 { TEST_PER_LS(0x19), &sdc4_clk.c },
4517 { TEST_PER_LS(0x1A), &sdc5_p_clk.c },
4518 { TEST_PER_LS(0x1B), &sdc5_clk.c },
Matt Wagantall7625a4c2011-11-01 16:17:53 -07004519 { TEST_PER_LS(0x1F), &gp0_clk.c },
4520 { TEST_PER_LS(0x20), &gp1_clk.c },
4521 { TEST_PER_LS(0x21), &gp2_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004522 { TEST_PER_LS(0x25), &dfab_clk.c },
4523 { TEST_PER_LS(0x25), &dfab_a_clk.c },
4524 { TEST_PER_LS(0x26), &pmem_clk.c },
4525 { TEST_PER_LS(0x32), &dma_bam_p_clk.c },
4526 { TEST_PER_LS(0x33), &cfpb_clk.c },
4527 { TEST_PER_LS(0x33), &cfpb_a_clk.c },
4528 { TEST_PER_LS(0x3D), &gsbi1_p_clk.c },
4529 { TEST_PER_LS(0x3E), &gsbi1_uart_clk.c },
4530 { TEST_PER_LS(0x3F), &gsbi1_qup_clk.c },
4531 { TEST_PER_LS(0x41), &gsbi2_p_clk.c },
4532 { TEST_PER_LS(0x42), &gsbi2_uart_clk.c },
4533 { TEST_PER_LS(0x44), &gsbi2_qup_clk.c },
4534 { TEST_PER_LS(0x45), &gsbi3_p_clk.c },
4535 { TEST_PER_LS(0x46), &gsbi3_uart_clk.c },
4536 { TEST_PER_LS(0x48), &gsbi3_qup_clk.c },
4537 { TEST_PER_LS(0x49), &gsbi4_p_clk.c },
4538 { TEST_PER_LS(0x4A), &gsbi4_uart_clk.c },
4539 { TEST_PER_LS(0x4C), &gsbi4_qup_clk.c },
4540 { TEST_PER_LS(0x4D), &gsbi5_p_clk.c },
4541 { TEST_PER_LS(0x4E), &gsbi5_uart_clk.c },
4542 { TEST_PER_LS(0x50), &gsbi5_qup_clk.c },
4543 { TEST_PER_LS(0x51), &gsbi6_p_clk.c },
4544 { TEST_PER_LS(0x52), &gsbi6_uart_clk.c },
4545 { TEST_PER_LS(0x54), &gsbi6_qup_clk.c },
4546 { TEST_PER_LS(0x55), &gsbi7_p_clk.c },
4547 { TEST_PER_LS(0x56), &gsbi7_uart_clk.c },
4548 { TEST_PER_LS(0x58), &gsbi7_qup_clk.c },
4549 { TEST_PER_LS(0x59), &gsbi8_p_clk.c },
4550 { TEST_PER_LS(0x5A), &gsbi8_uart_clk.c },
4551 { TEST_PER_LS(0x5C), &gsbi8_qup_clk.c },
4552 { TEST_PER_LS(0x5D), &gsbi9_p_clk.c },
4553 { TEST_PER_LS(0x5E), &gsbi9_uart_clk.c },
4554 { TEST_PER_LS(0x60), &gsbi9_qup_clk.c },
4555 { TEST_PER_LS(0x61), &gsbi10_p_clk.c },
4556 { TEST_PER_LS(0x62), &gsbi10_uart_clk.c },
4557 { TEST_PER_LS(0x64), &gsbi10_qup_clk.c },
4558 { TEST_PER_LS(0x65), &gsbi11_p_clk.c },
4559 { TEST_PER_LS(0x66), &gsbi11_uart_clk.c },
4560 { TEST_PER_LS(0x68), &gsbi11_qup_clk.c },
4561 { TEST_PER_LS(0x69), &gsbi12_p_clk.c },
4562 { TEST_PER_LS(0x6A), &gsbi12_uart_clk.c },
4563 { TEST_PER_LS(0x6C), &gsbi12_qup_clk.c },
Tianyi Gou41515e22011-09-01 19:37:43 -07004564 { TEST_PER_LS(0x5E), &pcie_p_clk.c },
4565 { TEST_PER_LS(0x5F), &ce3_p_clk.c },
4566 { TEST_PER_LS(0x60), &ce3_core_clk.c },
4567 { TEST_PER_LS(0x63), &usb_hs3_p_clk.c },
4568 { TEST_PER_LS(0x64), &usb_hs3_xcvr_clk.c },
4569 { TEST_PER_LS(0x65), &usb_hs4_p_clk.c },
4570 { TEST_PER_LS(0x66), &usb_hs4_xcvr_clk.c },
4571 { TEST_PER_LS(0x6B), &sata_phy_ref_clk.c },
4572 { TEST_PER_LS(0x6C), &sata_phy_cfg_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004573 { TEST_PER_LS(0x78), &sfpb_clk.c },
4574 { TEST_PER_LS(0x78), &sfpb_a_clk.c },
4575 { TEST_PER_LS(0x7A), &pmic_ssbi2_clk.c },
4576 { TEST_PER_LS(0x7B), &pmic_arb0_p_clk.c },
4577 { TEST_PER_LS(0x7C), &pmic_arb1_p_clk.c },
4578 { TEST_PER_LS(0x7D), &prng_clk.c },
4579 { TEST_PER_LS(0x7F), &rpm_msg_ram_p_clk.c },
4580 { TEST_PER_LS(0x80), &adm0_p_clk.c },
4581 { TEST_PER_LS(0x84), &usb_hs1_p_clk.c },
4582 { TEST_PER_LS(0x85), &usb_hs1_xcvr_clk.c },
Stephen Boyd94625ef2011-07-12 17:06:01 -07004583 { TEST_PER_LS(0x86), &usb_hsic_p_clk.c },
4584 { TEST_PER_LS(0x87), &usb_hsic_system_clk.c },
4585 { TEST_PER_LS(0x88), &usb_hsic_xcvr_fs_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004586 { TEST_PER_LS(0x89), &usb_fs1_p_clk.c },
4587 { TEST_PER_LS(0x8A), &usb_fs1_sys_clk.c },
4588 { TEST_PER_LS(0x8B), &usb_fs1_xcvr_clk.c },
4589 { TEST_PER_LS(0x8C), &usb_fs2_p_clk.c },
4590 { TEST_PER_LS(0x8D), &usb_fs2_sys_clk.c },
4591 { TEST_PER_LS(0x8E), &usb_fs2_xcvr_clk.c },
4592 { TEST_PER_LS(0x8F), &tsif_p_clk.c },
4593 { TEST_PER_LS(0x91), &tsif_ref_clk.c },
4594 { TEST_PER_LS(0x92), &ce1_p_clk.c },
4595 { TEST_PER_LS(0x94), &tssc_clk.c },
Stephen Boyd94625ef2011-07-12 17:06:01 -07004596 { TEST_PER_LS(0x9D), &usb_hsic_hsio_cal_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004597 { TEST_PER_LS(0xA4), &ce1_core_clk.c },
4598
4599 { TEST_PER_HS(0x07), &afab_clk.c },
4600 { TEST_PER_HS(0x07), &afab_a_clk.c },
4601 { TEST_PER_HS(0x18), &sfab_clk.c },
4602 { TEST_PER_HS(0x18), &sfab_a_clk.c },
Stephen Boyd3939c8d2011-08-29 17:36:22 -07004603 { TEST_PER_HS(0x26), &q6sw_clk },
4604 { TEST_PER_HS(0x27), &q6fw_clk },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004605 { TEST_PER_HS(0x2A), &adm0_clk.c },
4606 { TEST_PER_HS(0x34), &ebi1_clk.c },
4607 { TEST_PER_HS(0x34), &ebi1_a_clk.c },
Stephen Boyd94625ef2011-07-12 17:06:01 -07004608 { TEST_PER_HS(0x50), &usb_hsic_hsic_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004609
4610 { TEST_MM_LS(0x00), &dsi1_byte_clk.c },
4611 { TEST_MM_LS(0x01), &dsi2_byte_clk.c },
4612 { TEST_MM_LS(0x02), &cam1_clk.c },
4613 { TEST_MM_LS(0x06), &amp_p_clk.c },
Matt Wagantallc23eee92011-08-16 23:06:52 -07004614 { TEST_MM_LS(0x07), &csi_p_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004615 { TEST_MM_LS(0x08), &dsi2_s_p_clk.c },
4616 { TEST_MM_LS(0x09), &dsi1_m_p_clk.c },
4617 { TEST_MM_LS(0x0A), &dsi1_s_p_clk.c },
4618 { TEST_MM_LS(0x0C), &gfx2d0_p_clk.c },
4619 { TEST_MM_LS(0x0D), &gfx2d1_p_clk.c },
4620 { TEST_MM_LS(0x0E), &gfx3d_p_clk.c },
4621 { TEST_MM_LS(0x0F), &hdmi_m_p_clk.c },
4622 { TEST_MM_LS(0x10), &hdmi_s_p_clk.c },
4623 { TEST_MM_LS(0x11), &ijpeg_p_clk.c },
4624 { TEST_MM_LS(0x12), &imem_p_clk.c },
4625 { TEST_MM_LS(0x13), &jpegd_p_clk.c },
4626 { TEST_MM_LS(0x14), &mdp_p_clk.c },
4627 { TEST_MM_LS(0x16), &rot_p_clk.c },
4628 { TEST_MM_LS(0x17), &dsi1_esc_clk.c },
4629 { TEST_MM_LS(0x18), &smmu_p_clk.c },
4630 { TEST_MM_LS(0x19), &tv_enc_p_clk.c },
4631 { TEST_MM_LS(0x1A), &vcodec_p_clk.c },
4632 { TEST_MM_LS(0x1B), &vfe_p_clk.c },
4633 { TEST_MM_LS(0x1C), &vpe_p_clk.c },
4634 { TEST_MM_LS(0x1D), &cam0_clk.c },
4635 { TEST_MM_LS(0x1F), &hdmi_app_clk.c },
4636 { TEST_MM_LS(0x20), &mdp_vsync_clk.c },
4637 { TEST_MM_LS(0x21), &tv_dac_clk.c },
4638 { TEST_MM_LS(0x22), &tv_enc_clk.c },
4639 { TEST_MM_LS(0x23), &dsi2_esc_clk.c },
4640 { TEST_MM_LS(0x25), &mmfpb_clk.c },
4641 { TEST_MM_LS(0x25), &mmfpb_a_clk.c },
4642 { TEST_MM_LS(0x26), &dsi2_m_p_clk.c },
Stephen Boyd94625ef2011-07-12 17:06:01 -07004643 { TEST_MM_LS(0x27), &cam2_clk.c },
Tianyi Gou41515e22011-09-01 19:37:43 -07004644 { TEST_MM_LS(0x28), &vcap_p_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004645
4646 { TEST_MM_HS(0x00), &csi0_clk.c },
4647 { TEST_MM_HS(0x01), &csi1_clk.c },
Matt Wagantallc23eee92011-08-16 23:06:52 -07004648 { TEST_MM_HS(0x04), &csi_vfe_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004649 { TEST_MM_HS(0x05), &ijpeg_clk.c },
4650 { TEST_MM_HS(0x06), &vfe_clk.c },
4651 { TEST_MM_HS(0x07), &gfx2d0_clk.c },
4652 { TEST_MM_HS(0x08), &gfx2d1_clk.c },
4653 { TEST_MM_HS(0x09), &gfx3d_clk.c },
4654 { TEST_MM_HS(0x0A), &jpegd_clk.c },
4655 { TEST_MM_HS(0x0B), &vcodec_clk.c },
4656 { TEST_MM_HS(0x0F), &mmfab_clk.c },
4657 { TEST_MM_HS(0x0F), &mmfab_a_clk.c },
4658 { TEST_MM_HS(0x11), &gmem_axi_clk.c },
4659 { TEST_MM_HS(0x12), &ijpeg_axi_clk.c },
4660 { TEST_MM_HS(0x13), &imem_axi_clk.c },
4661 { TEST_MM_HS(0x14), &jpegd_axi_clk.c },
4662 { TEST_MM_HS(0x15), &mdp_axi_clk.c },
4663 { TEST_MM_HS(0x16), &rot_axi_clk.c },
4664 { TEST_MM_HS(0x17), &vcodec_axi_clk.c },
4665 { TEST_MM_HS(0x18), &vfe_axi_clk.c },
4666 { TEST_MM_HS(0x19), &vpe_axi_clk.c },
4667 { TEST_MM_HS(0x1A), &mdp_clk.c },
4668 { TEST_MM_HS(0x1B), &rot_clk.c },
4669 { TEST_MM_HS(0x1C), &vpe_clk.c },
4670 { TEST_MM_HS(0x1E), &hdmi_tv_clk.c },
4671 { TEST_MM_HS(0x1F), &mdp_tv_clk.c },
4672 { TEST_MM_HS(0x24), &csi0_phy_clk.c },
4673 { TEST_MM_HS(0x25), &csi1_phy_clk.c },
4674 { TEST_MM_HS(0x26), &csi_pix_clk.c },
4675 { TEST_MM_HS(0x27), &csi_rdi_clk.c },
4676 { TEST_MM_HS(0x28), &lut_mdp_clk.c },
4677 { TEST_MM_HS(0x29), &vcodec_axi_a_clk.c },
4678 { TEST_MM_HS(0x2A), &vcodec_axi_b_clk.c },
4679 { TEST_MM_HS(0x2B), &csi1phy_timer_clk.c },
4680 { TEST_MM_HS(0x2C), &csi0phy_timer_clk.c },
Stephen Boyd94625ef2011-07-12 17:06:01 -07004681 { TEST_MM_HS(0x2D), &csi2_clk.c },
4682 { TEST_MM_HS(0x2E), &csi2_phy_clk.c },
4683 { TEST_MM_HS(0x2F), &csi2phy_timer_clk.c },
4684 { TEST_MM_HS(0x30), &csi_pix1_clk.c },
4685 { TEST_MM_HS(0x31), &csi_rdi1_clk.c },
4686 { TEST_MM_HS(0x32), &csi_rdi2_clk.c },
Tianyi Gou621f8742011-09-01 21:45:01 -07004687 { TEST_MM_HS(0x33), &vcap_clk.c },
4688 { TEST_MM_HS(0x34), &vcap_npl_clk.c },
Tianyi Goue3d4f542012-03-15 17:06:45 -07004689 { TEST_MM_HS(0x34), &gfx3d_axi_clk_8930.c },
Tianyi Gou7747a962012-02-03 15:03:55 -08004690 { TEST_MM_HS(0x35), &vcap_axi_clk.c },
Tianyi Gou51918802012-01-26 14:05:43 -08004691 { TEST_MM_HS(0x36), &rgb_tv_clk.c },
4692 { TEST_MM_HS(0x37), &npl_tv_clk.c },
Tianyi Goue3d4f542012-03-15 17:06:45 -07004693 { TEST_MM_HS(0x38), &gfx3d_axi_clk_8064.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004694
4695 { TEST_LPA(0x0F), &mi2s_bit_clk.c },
4696 { TEST_LPA(0x10), &codec_i2s_mic_bit_clk.c },
4697 { TEST_LPA(0x11), &codec_i2s_spkr_bit_clk.c },
4698 { TEST_LPA(0x12), &spare_i2s_mic_bit_clk.c },
4699 { TEST_LPA(0x13), &spare_i2s_spkr_bit_clk.c },
4700 { TEST_LPA(0x14), &pcm_clk.c },
4701 { TEST_LPA(0x1D), &audio_slimbus_clk.c },
Matt Wagantall8b38f942011-08-02 18:23:18 -07004702
Stephen Boyd3939c8d2011-08-29 17:36:22 -07004703 { TEST_LPA_HS(0x00), &q6_func_clk },
4704
Stephen Boyd46fdf0d2011-11-22 12:25:09 -08004705 { TEST_CPUL2(0x2), &l2_m_clk },
4706 { TEST_CPUL2(0x0), &krait0_m_clk },
4707 { TEST_CPUL2(0x1), &krait1_m_clk },
Tianyi Gou455c13c2012-02-02 16:33:24 -08004708 { TEST_CPUL2(0x4), &krait2_m_clk },
4709 { TEST_CPUL2(0x5), &krait3_m_clk },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004710};
4711
4712static struct measure_sel *find_measure_sel(struct clk *clk)
4713{
4714 int i;
4715
4716 for (i = 0; i < ARRAY_SIZE(measure_mux); i++)
4717 if (measure_mux[i].clk == clk)
4718 return &measure_mux[i];
4719 return NULL;
4720}
4721
Matt Wagantall8b38f942011-08-02 18:23:18 -07004722static int measure_clk_set_parent(struct clk *c, struct clk *parent)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004723{
4724 int ret = 0;
4725 u32 clk_sel;
4726 struct measure_sel *p;
Matt Wagantall8b38f942011-08-02 18:23:18 -07004727 struct measure_clk *clk = to_measure_clk(c);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004728 unsigned long flags;
4729
4730 if (!parent)
4731 return -EINVAL;
4732
4733 p = find_measure_sel(parent);
4734 if (!p)
4735 return -EINVAL;
4736
4737 spin_lock_irqsave(&local_clock_reg_lock, flags);
4738
Matt Wagantall8b38f942011-08-02 18:23:18 -07004739 /*
4740 * Program the test vector, measurement period (sample_ticks)
4741 * and scaling multiplier.
4742 */
4743 clk->sample_ticks = 0x10000;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004744 clk_sel = p->test_vector & TEST_CLK_SEL_MASK;
Matt Wagantall8b38f942011-08-02 18:23:18 -07004745 clk->multiplier = 1;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004746 switch (p->test_vector >> TEST_TYPE_SHIFT) {
4747 case TEST_TYPE_PER_LS:
4748 writel_relaxed(0x4030D00|BVAL(7, 0, clk_sel), CLK_TEST_REG);
4749 break;
4750 case TEST_TYPE_PER_HS:
4751 writel_relaxed(0x4020000|BVAL(16, 10, clk_sel), CLK_TEST_REG);
4752 break;
4753 case TEST_TYPE_MM_LS:
4754 writel_relaxed(0x4030D97, CLK_TEST_REG);
4755 writel_relaxed(BVAL(6, 1, clk_sel)|BIT(0), DBG_CFG_REG_LS_REG);
4756 break;
4757 case TEST_TYPE_MM_HS:
4758 writel_relaxed(0x402B800, CLK_TEST_REG);
4759 writel_relaxed(BVAL(6, 1, clk_sel)|BIT(0), DBG_CFG_REG_HS_REG);
4760 break;
4761 case TEST_TYPE_LPA:
4762 writel_relaxed(0x4030D98, CLK_TEST_REG);
4763 writel_relaxed(BVAL(6, 1, clk_sel)|BIT(0),
4764 LCC_CLK_LS_DEBUG_CFG_REG);
4765 break;
Stephen Boyd3939c8d2011-08-29 17:36:22 -07004766 case TEST_TYPE_LPA_HS:
4767 writel_relaxed(0x402BC00, CLK_TEST_REG);
4768 writel_relaxed(BVAL(2, 1, clk_sel)|BIT(0),
4769 LCC_CLK_HS_DEBUG_CFG_REG);
4770 break;
Matt Wagantall8b38f942011-08-02 18:23:18 -07004771 case TEST_TYPE_CPUL2:
4772 writel_relaxed(0x4030400, CLK_TEST_REG);
4773 writel_relaxed(0x80|BVAL(5, 3, clk_sel), GCC_APCS_CLK_DIAG);
4774 clk->sample_ticks = 0x4000;
4775 clk->multiplier = 2;
4776 break;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004777 default:
4778 ret = -EPERM;
4779 }
4780 /* Make sure test vector is set before starting measurements. */
4781 mb();
4782
4783 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4784
4785 return ret;
4786}
4787
4788/* Sample clock for 'ticks' reference clock ticks. */
4789static u32 run_measurement(unsigned ticks)
4790{
4791 /* Stop counters and set the XO4 counter start value. */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004792 writel_relaxed(ticks, RINGOSC_TCXO_CTL_REG);
4793
4794 /* Wait for timer to become ready. */
4795 while ((readl_relaxed(RINGOSC_STATUS_REG) & BIT(25)) != 0)
4796 cpu_relax();
4797
4798 /* Run measurement and wait for completion. */
4799 writel_relaxed(BIT(20)|ticks, RINGOSC_TCXO_CTL_REG);
4800 while ((readl_relaxed(RINGOSC_STATUS_REG) & BIT(25)) == 0)
4801 cpu_relax();
4802
4803 /* Stop counters. */
4804 writel_relaxed(0x0, RINGOSC_TCXO_CTL_REG);
4805
4806 /* Return measured ticks. */
4807 return readl_relaxed(RINGOSC_STATUS_REG) & BM(24, 0);
4808}
4809
4810
4811/* Perform a hardware rate measurement for a given clock.
4812 FOR DEBUG USE ONLY: Measurements take ~15 ms! */
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07004813static unsigned long measure_clk_get_rate(struct clk *c)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004814{
4815 unsigned long flags;
4816 u32 pdm_reg_backup, ringosc_reg_backup;
4817 u64 raw_count_short, raw_count_full;
Matt Wagantall8b38f942011-08-02 18:23:18 -07004818 struct measure_clk *clk = to_measure_clk(c);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004819 unsigned ret;
4820
Stephen Boyde334aeb2012-01-24 12:17:29 -08004821 ret = clk_prepare_enable(&cxo_clk.c);
Stephen Boyd3a35f0b2012-01-11 16:18:26 -08004822 if (ret) {
4823 pr_warning("CXO clock failed to enable. Can't measure\n");
4824 return 0;
4825 }
4826
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004827 spin_lock_irqsave(&local_clock_reg_lock, flags);
4828
4829 /* Enable CXO/4 and RINGOSC branch and root. */
4830 pdm_reg_backup = readl_relaxed(PDM_CLK_NS_REG);
4831 ringosc_reg_backup = readl_relaxed(RINGOSC_NS_REG);
4832 writel_relaxed(0x2898, PDM_CLK_NS_REG);
4833 writel_relaxed(0xA00, RINGOSC_NS_REG);
4834
4835 /*
4836 * The ring oscillator counter will not reset if the measured clock
4837 * is not running. To detect this, run a short measurement before
4838 * the full measurement. If the raw results of the two are the same
4839 * then the clock must be off.
4840 */
4841
4842 /* Run a short measurement. (~1 ms) */
4843 raw_count_short = run_measurement(0x1000);
4844 /* Run a full measurement. (~14 ms) */
Matt Wagantall8b38f942011-08-02 18:23:18 -07004845 raw_count_full = run_measurement(clk->sample_ticks);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004846
4847 writel_relaxed(ringosc_reg_backup, RINGOSC_NS_REG);
4848 writel_relaxed(pdm_reg_backup, PDM_CLK_NS_REG);
4849
4850 /* Return 0 if the clock is off. */
4851 if (raw_count_full == raw_count_short)
4852 ret = 0;
4853 else {
4854 /* Compute rate in Hz. */
4855 raw_count_full = ((raw_count_full * 10) + 15) * 4800000;
Matt Wagantall8b38f942011-08-02 18:23:18 -07004856 do_div(raw_count_full, ((clk->sample_ticks * 10) + 35));
4857 ret = (raw_count_full * clk->multiplier);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004858 }
4859
4860 /* Route dbg_hs_clk to PLLTEST. 300mV single-ended amplitude. */
Stephen Boyd69da8402011-07-14 17:45:31 -07004861 writel_relaxed(0x38F8, PLLTEST_PAD_CFG_REG);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004862 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4863
Stephen Boyde334aeb2012-01-24 12:17:29 -08004864 clk_disable_unprepare(&cxo_clk.c);
Stephen Boyd3a35f0b2012-01-11 16:18:26 -08004865
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004866 return ret;
4867}
4868#else /* !CONFIG_DEBUG_FS */
4869static int measure_clk_set_parent(struct clk *clk, struct clk *parent)
4870{
4871 return -EINVAL;
4872}
4873
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07004874static unsigned long measure_clk_get_rate(struct clk *clk)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004875{
4876 return 0;
4877}
4878#endif /* CONFIG_DEBUG_FS */
4879
4880static struct clk_ops measure_clk_ops = {
4881 .set_parent = measure_clk_set_parent,
4882 .get_rate = measure_clk_get_rate,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004883};
4884
Matt Wagantall8b38f942011-08-02 18:23:18 -07004885static struct measure_clk measure_clk = {
4886 .c = {
4887 .dbg_name = "measure_clk",
4888 .ops = &measure_clk_ops,
4889 CLK_INIT(measure_clk.c),
4890 },
4891 .multiplier = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004892};
4893
Tianyi Goua8b3cce2011-11-08 14:37:26 -08004894static struct clk_lookup msm_clocks_8064[] = {
Stephen Boyd72a80352012-01-26 15:57:38 -08004895 CLK_LOOKUP("xo", cxo_a_clk.c, ""),
4896 CLK_LOOKUP("xo", pxo_a_clk.c, ""),
Stephen Boyded630b02012-01-26 15:26:47 -08004897 CLK_LOOKUP("cxo", cxo_clk.c, "wcnss_wlan.0"),
4898 CLK_LOOKUP("cxo", cxo_clk.c, "pil_riva"),
4899 CLK_LOOKUP("xo", pxo_clk.c, "pil_qdsp6v4.0"),
4900 CLK_LOOKUP("xo", cxo_clk.c, "pil_qdsp6v4.1"),
4901 CLK_LOOKUP("xo", cxo_clk.c, "pil_qdsp6v4.2"),
Matt Wagantall292aace2012-01-26 19:12:34 -08004902 CLK_LOOKUP("xo", cxo_clk.c, "pil_gss"),
Stephen Boyd69d35e32012-02-14 15:33:30 -08004903 CLK_LOOKUP("xo", cxo_clk.c, "BAM_RMNT"),
Stephen Boyd5a190a82012-03-01 14:45:15 -08004904 CLK_LOOKUP("xo", cxo_clk.c, "msm_xo"),
Stephen Boyded630b02012-01-26 15:26:47 -08004905 CLK_LOOKUP("pll2", pll2_clk.c, NULL),
4906 CLK_LOOKUP("pll8", pll8_clk.c, NULL),
4907 CLK_LOOKUP("pll4", pll4_clk.c, NULL),
4908 CLK_LOOKUP("measure", measure_clk.c, "debug"),
Tianyi Gou41515e22011-09-01 19:37:43 -07004909
Tianyi Gou21a0e802012-02-04 22:34:10 -08004910 CLK_LOOKUP("bus_clk", afab_clk.c, "msm_apps_fab"),
4911 CLK_LOOKUP("bus_a_clk", afab_a_clk.c, "msm_apps_fab"),
4912 CLK_LOOKUP("bus_clk", cfpb_clk.c, "msm_cpss_fpb"),
4913 CLK_LOOKUP("bus_a_clk", cfpb_a_clk.c, "msm_cpss_fpb"),
4914 CLK_LOOKUP("bus_clk", sfab_clk.c, "msm_sys_fab"),
Stephen Boydd7a143a2012-02-16 17:59:26 -08004915 CLK_LOOKUP("bus_a_clk", sfab_msmbus_a_clk.c, "msm_sys_fab"),
Tianyi Gou21a0e802012-02-04 22:34:10 -08004916 CLK_LOOKUP("bus_clk", sfpb_clk.c, "msm_sys_fpb"),
4917 CLK_LOOKUP("bus_a_clk", sfpb_a_clk.c, "msm_sys_fpb"),
4918 CLK_LOOKUP("bus_clk", mmfab_clk.c, "msm_mm_fab"),
4919 CLK_LOOKUP("bus_a_clk", mmfab_a_clk.c, "msm_mm_fab"),
4920 CLK_LOOKUP("mem_clk", ebi1_msmbus_clk.c, "msm_bus"),
4921 CLK_LOOKUP("mem_a_clk", ebi1_a_clk.c, "msm_bus"),
Gagan Macbc5f81d2012-04-04 15:03:12 -06004922 CLK_LOOKUP("dfab_clk", dfab_msmbus_clk.c, "msm_bus"),
4923 CLK_LOOKUP("dfab_a_clk", dfab_msmbus_a_clk.c, "msm_bus"),
Matt Wagantallb2710b82011-11-16 19:55:17 -08004924
Tianyi Gou21a0e802012-02-04 22:34:10 -08004925 CLK_LOOKUP("ebi1_clk", ebi1_clk.c, ""),
Tianyi Gou21a0e802012-02-04 22:34:10 -08004926 CLK_LOOKUP("mmfpb_clk", mmfpb_clk.c, ""),
4927 CLK_LOOKUP("mmfpb_a_clk", mmfpb_a_clk.c, "clock-8960"),
4928 CLK_LOOKUP("cfpb_a_clk", cfpb_a_clk.c, "clock-8960"),
Tianyi Gou41515e22011-09-01 19:37:43 -07004929
Matt Wagantallc00f95d2012-01-05 14:22:45 -08004930 CLK_LOOKUP("core_clk", gp0_clk.c, ""),
4931 CLK_LOOKUP("core_clk", gp1_clk.c, ""),
4932 CLK_LOOKUP("core_clk", gp2_clk.c, ""),
Jin Hong4bbbfba2012-02-02 21:48:07 -08004933 CLK_LOOKUP("core_clk", gsbi1_uart_clk.c, "msm_serial_hsl.1"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08004934 CLK_LOOKUP("core_clk", gsbi2_uart_clk.c, ""),
4935 CLK_LOOKUP("core_clk", gsbi3_uart_clk.c, ""),
4936 CLK_LOOKUP("core_clk", gsbi4_uart_clk.c, ""),
4937 CLK_LOOKUP("core_clk", gsbi5_uart_clk.c, ""),
4938 CLK_LOOKUP("core_clk", gsbi6_uart_clk.c, ""),
Jin Hong4bbbfba2012-02-02 21:48:07 -08004939 CLK_LOOKUP("core_clk", gsbi7_uart_clk.c, "msm_serial_hsl.0"),
David Keitel3c40fc52012-02-09 17:53:52 -08004940 CLK_LOOKUP("core_clk", gsbi1_qup_clk.c, "qup_i2c.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08004941 CLK_LOOKUP("core_clk", gsbi2_qup_clk.c, ""),
Jing Lin04601f92012-02-05 15:36:07 -08004942 CLK_LOOKUP("core_clk", gsbi3_qup_clk.c, "qup_i2c.3"),
Kevin Chand07220e2012-02-13 15:52:22 -08004943 CLK_LOOKUP("core_clk", gsbi4_qup_clk.c, "qup_i2c.4"),
Stepan Moskovchenko64999002012-01-31 15:52:59 -08004944 CLK_LOOKUP("core_clk", gsbi5_qup_clk.c, "spi_qsd.0"),
Joel King8f839b92012-04-01 14:37:46 -07004945 CLK_LOOKUP("core_clk", gsbi5_qup_clk.c, "qup_i2c.5"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08004946 CLK_LOOKUP("core_clk", gsbi6_qup_clk.c, ""),
4947 CLK_LOOKUP("core_clk", gsbi7_qup_clk.c, ""),
4948 CLK_LOOKUP("core_clk", pdm_clk.c, ""),
Tianyi Gou50f23812012-02-06 16:04:19 -08004949 CLK_LOOKUP("mem_clk", pmem_clk.c, "msm_sps"),
Tianyi Gou05e01102012-02-08 22:15:49 -08004950 CLK_LOOKUP("core_clk", prng_clk.c, "msm_rng.0"),
Tianyi Gou43208a02011-09-27 15:35:13 -07004951 CLK_LOOKUP("core_clk", sdc1_clk.c, "msm_sdcc.1"),
4952 CLK_LOOKUP("core_clk", sdc2_clk.c, "msm_sdcc.2"),
4953 CLK_LOOKUP("core_clk", sdc3_clk.c, "msm_sdcc.3"),
4954 CLK_LOOKUP("core_clk", sdc4_clk.c, "msm_sdcc.4"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08004955 CLK_LOOKUP("ref_clk", tsif_ref_clk.c, ""),
4956 CLK_LOOKUP("core_clk", tssc_clk.c, ""),
Manu Gautam5143b252012-01-05 19:25:23 -08004957 CLK_LOOKUP("alt_core_clk", usb_hs1_xcvr_clk.c, "msm_otg"),
4958 CLK_LOOKUP("alt_core_clk", usb_hs3_xcvr_clk.c, "msm_ehci_host.0"),
4959 CLK_LOOKUP("alt_core_clk", usb_hs4_xcvr_clk.c, "msm_ehci_host.1"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08004960 CLK_LOOKUP("src_clk", usb_fs1_src_clk.c, ""),
4961 CLK_LOOKUP("alt_core_clk", usb_fs1_xcvr_clk.c, ""),
4962 CLK_LOOKUP("sys_clk", usb_fs1_sys_clk.c, ""),
4963 CLK_LOOKUP("iface_clk", ce1_p_clk.c, ""),
4964 CLK_LOOKUP("core_clk", ce1_core_clk.c, ""),
4965 CLK_LOOKUP("ref_clk", sata_phy_ref_clk.c, ""),
4966 CLK_LOOKUP("cfg_clk", sata_phy_cfg_clk.c, ""),
Ramesh Masavarapu28311912011-10-27 11:04:12 -07004967 CLK_LOOKUP("iface_clk", ce3_p_clk.c, "qce.0"),
4968 CLK_LOOKUP("iface_clk", ce3_p_clk.c, "qcrypto.0"),
4969 CLK_LOOKUP("core_clk", ce3_core_clk.c, "qce.0"),
4970 CLK_LOOKUP("core_clk", ce3_core_clk.c, "qcrypto.0"),
4971 CLK_LOOKUP("ce3_core_src_clk", ce3_src_clk.c, "qce.0"),
4972 CLK_LOOKUP("ce3_core_src_clk", ce3_src_clk.c, "qcrypto.0"),
Tianyi Gou41515e22011-09-01 19:37:43 -07004973 CLK_LOOKUP("dma_bam_pclk", dma_bam_p_clk.c, NULL),
Jin Hong4bbbfba2012-02-02 21:48:07 -08004974 CLK_LOOKUP("iface_clk", gsbi1_p_clk.c, "msm_serial_hsl.1"),
David Keitel3c40fc52012-02-09 17:53:52 -08004975 CLK_LOOKUP("iface_clk", gsbi1_p_clk.c, "qup_i2c.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08004976 CLK_LOOKUP("iface_clk", gsbi2_p_clk.c, ""),
Jing Lin04601f92012-02-05 15:36:07 -08004977 CLK_LOOKUP("iface_clk", gsbi3_p_clk.c, "qup_i2c.3"),
Kevin Chand07220e2012-02-13 15:52:22 -08004978 CLK_LOOKUP("iface_clk", gsbi4_p_clk.c, "qup_i2c.4"),
Stepan Moskovchenko64999002012-01-31 15:52:59 -08004979 CLK_LOOKUP("iface_clk", gsbi5_p_clk.c, "spi_qsd.0"),
Joel King8f839b92012-04-01 14:37:46 -07004980 CLK_LOOKUP("iface_clk", gsbi5_p_clk.c, "qup_i2c.5"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08004981 CLK_LOOKUP("iface_clk", gsbi6_p_clk.c, ""),
Jin Hong4bbbfba2012-02-02 21:48:07 -08004982 CLK_LOOKUP("iface_clk", gsbi7_p_clk.c, "msm_serial_hsl.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08004983 CLK_LOOKUP("iface_clk", tsif_p_clk.c, ""),
4984 CLK_LOOKUP("iface_clk", usb_fs1_p_clk.c, ""),
Manu Gautam5143b252012-01-05 19:25:23 -08004985 CLK_LOOKUP("iface_clk", usb_hs1_p_clk.c, "msm_otg"),
Manu Gautam7483f172011-11-08 15:22:26 +05304986 CLK_LOOKUP("iface_clk", usb_hs3_p_clk.c, "msm_ehci_host.0"),
4987 CLK_LOOKUP("iface_clk", usb_hs4_p_clk.c, "msm_ehci_host.1"),
Tianyi Gou43208a02011-09-27 15:35:13 -07004988 CLK_LOOKUP("iface_clk", sdc1_p_clk.c, "msm_sdcc.1"),
4989 CLK_LOOKUP("iface_clk", sdc2_p_clk.c, "msm_sdcc.2"),
4990 CLK_LOOKUP("iface_clk", sdc3_p_clk.c, "msm_sdcc.3"),
4991 CLK_LOOKUP("iface_clk", sdc4_p_clk.c, "msm_sdcc.4"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08004992 CLK_LOOKUP("iface_clk", pcie_p_clk.c, ""),
Tianyi Gou41515e22011-09-01 19:37:43 -07004993 CLK_LOOKUP("core_clk", adm0_clk.c, "msm_dmov"),
4994 CLK_LOOKUP("iface_clk", adm0_p_clk.c, "msm_dmov"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08004995 CLK_LOOKUP("iface_clk", pmic_arb0_p_clk.c, ""),
4996 CLK_LOOKUP("iface_clk", pmic_arb1_p_clk.c, ""),
4997 CLK_LOOKUP("core_clk", pmic_ssbi2_clk.c, ""),
4998 CLK_LOOKUP("mem_clk", rpm_msg_ram_p_clk.c, ""),
Kevin Chand07220e2012-02-13 15:52:22 -08004999 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-001a"),
Sreesudhan Ramakrish Ramkumar3381da72012-01-27 08:08:32 -08005000 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-0034"),
Sreesudhan Ramakrish Ramkumar8002a792012-04-09 17:42:58 -07005001 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-0020"),
Sreesudhan Ramakrish Ramkumar6c6f57c2012-02-21 15:12:44 -08005002 CLK_LOOKUP("cam_clk", cam1_clk.c, "4-0048"),
Kevin Chand07220e2012-02-13 15:52:22 -08005003 CLK_LOOKUP("cam_clk", cam1_clk.c, "4-006c"),
5004 CLK_LOOKUP("csi_src_clk", csi0_src_clk.c, "msm_csid.0"),
5005 CLK_LOOKUP("csi_src_clk", csi1_src_clk.c, "msm_csid.1"),
5006 CLK_LOOKUP("csi_src_clk", csi2_src_clk.c, "msm_csid.2"),
5007 CLK_LOOKUP("csi_clk", csi0_clk.c, "msm_csid.0"),
5008 CLK_LOOKUP("csi_clk", csi1_clk.c, "msm_csid.1"),
5009 CLK_LOOKUP("csi_clk", csi2_clk.c, "msm_csid.2"),
5010 CLK_LOOKUP("csi_phy_clk", csi0_phy_clk.c, "msm_csid.0"),
5011 CLK_LOOKUP("csi_phy_clk", csi1_phy_clk.c, "msm_csid.1"),
5012 CLK_LOOKUP("csi_phy_clk", csi2_phy_clk.c, "msm_csid.2"),
5013 CLK_LOOKUP("csi_pix_clk", csi_pix_clk.c, "msm_ispif.0"),
5014 CLK_LOOKUP("csi_pix1_clk", csi_pix1_clk.c, "msm_ispif.0"),
5015 CLK_LOOKUP("csi_rdi_clk", csi_rdi_clk.c, "msm_ispif.0"),
5016 CLK_LOOKUP("csi_rdi1_clk", csi_rdi1_clk.c, "msm_ispif.0"),
5017 CLK_LOOKUP("csi_rdi2_clk", csi_rdi2_clk.c, "msm_ispif.0"),
5018 CLK_LOOKUP("csiphy_timer_src_clk",
5019 csiphy_timer_src_clk.c, "msm_csiphy.0"),
5020 CLK_LOOKUP("csiphy_timer_src_clk",
5021 csiphy_timer_src_clk.c, "msm_csiphy.1"),
5022 CLK_LOOKUP("csiphy_timer_src_clk",
5023 csiphy_timer_src_clk.c, "msm_csiphy.2"),
5024 CLK_LOOKUP("csiphy_timer_clk", csi0phy_timer_clk.c, "msm_csiphy.0"),
5025 CLK_LOOKUP("csiphy_timer_clk", csi1phy_timer_clk.c, "msm_csiphy.1"),
5026 CLK_LOOKUP("csiphy_timer_clk", csi2phy_timer_clk.c, "msm_csiphy.2"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005027 CLK_LOOKUP("byte_clk", dsi1_byte_clk.c, "mipi_dsi.1"),
5028 CLK_LOOKUP("byte_clk", dsi2_byte_clk.c, "mipi_dsi.2"),
5029 CLK_LOOKUP("esc_clk", dsi1_esc_clk.c, "mipi_dsi.1"),
5030 CLK_LOOKUP("esc_clk", dsi2_esc_clk.c, "mipi_dsi.2"),
Tianyi Gou51918802012-01-26 14:05:43 -08005031 CLK_LOOKUP("rgb_clk", rgb_tv_clk.c, ""),
5032 CLK_LOOKUP("npl_clk", npl_tv_clk.c, ""),
5033
Pu Chen86b4be92011-11-03 17:27:57 -07005034 CLK_LOOKUP("core_clk", gfx3d_clk.c, "kgsl-3d0.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005035 CLK_LOOKUP("core_clk", gfx3d_clk.c, "footswitch-8x60.2"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005036 CLK_LOOKUP("bus_clk",
5037 gfx3d_axi_clk_8064.c, "footswitch-8x60.2"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005038 CLK_LOOKUP("iface_clk", vcap_p_clk.c, ""),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005039 CLK_LOOKUP("iface_clk", vcap_p_clk.c, "footswitch-8x60.10"),
5040 CLK_LOOKUP("bus_clk", vcap_axi_clk.c, "footswitch-8x60.10"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005041 CLK_LOOKUP("core_clk", vcap_clk.c, ""),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005042 CLK_LOOKUP("core_clk", vcap_clk.c, "footswitch-8x60.10"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005043 CLK_LOOKUP("vcap_npl_clk", vcap_npl_clk.c, ""),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005044 CLK_LOOKUP("bus_clk", ijpeg_axi_clk.c, "footswitch-8x60.3"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005045 CLK_LOOKUP("mem_clk", imem_axi_clk.c, ""),
5046 CLK_LOOKUP("ijpeg_clk", ijpeg_clk.c, ""),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005047 CLK_LOOKUP("core_clk", ijpeg_clk.c, "footswitch-8x60.3"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005048 CLK_LOOKUP("core_clk", jpegd_clk.c, ""),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005049 CLK_LOOKUP("core_clk", mdp_clk.c, "mdp.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005050 CLK_LOOKUP("core_clk", mdp_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005051 CLK_LOOKUP("vsync_clk", mdp_vsync_clk.c, "mdp.0"),
Matt Wagantallb82a5132011-12-12 22:26:41 -08005052 CLK_LOOKUP("vsync_clk", mdp_vsync_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005053 CLK_LOOKUP("lut_clk", lut_mdp_clk.c, "mdp.0"),
Matt Wagantallb82a5132011-12-12 22:26:41 -08005054 CLK_LOOKUP("lut_clk", lut_mdp_clk.c, "footswitch-8x60.4"),
Matt Wagantallbb90da92011-10-25 15:07:52 -07005055 CLK_LOOKUP("core_clk", rot_clk.c, "msm_rotator.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005056 CLK_LOOKUP("core_clk", rot_clk.c, "footswitch-8x60.6"),
Matt Wagantall61286312012-02-22 15:55:09 -08005057 CLK_LOOKUP("tv_src_clk", tv_src_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005058 CLK_LOOKUP("src_clk", tv_src_clk.c, "dtv.0"),
5059 CLK_LOOKUP("div_clk", tv_src_div_clk.c, ""),
Greg Griscofa47b532011-11-11 10:32:06 -08005060 CLK_LOOKUP("core_clk", vcodec_clk.c, "msm_vidc.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005061 CLK_LOOKUP("core_clk", vcodec_clk.c, "footswitch-8x60.7"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005062 CLK_LOOKUP("mdp_clk", mdp_tv_clk.c, "dtv.0"),
Tianyi Gou51918802012-01-26 14:05:43 -08005063 CLK_LOOKUP("tv_clk", mdp_tv_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005064 CLK_LOOKUP("hdmi_clk", hdmi_tv_clk.c, "dtv.0"),
Aravind Venkateswaran0507c8c2012-02-16 17:16:05 -08005065 CLK_LOOKUP("core_clk", hdmi_app_clk.c, "hdmi_msm.1"),
Ujwal Pateld041f982012-03-27 19:51:44 -07005066 CLK_LOOKUP("vpe_clk", vpe_clk.c, "msm_vpe.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005067 CLK_LOOKUP("core_clk", vpe_clk.c, "footswitch-8x60.9"),
Kevin Chand07220e2012-02-13 15:52:22 -08005068 CLK_LOOKUP("vfe_clk", vfe_clk.c, "msm_vfe.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005069 CLK_LOOKUP("core_clk", vfe_clk.c, "footswitch-8x60.8"),
Kevin Chand07220e2012-02-13 15:52:22 -08005070 CLK_LOOKUP("csi_vfe_clk", csi_vfe_clk.c, "msm_vfe.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005071 CLK_LOOKUP("bus_clk", vfe_axi_clk.c, "footswitch-8x60.8"),
5072 CLK_LOOKUP("bus_clk", mdp_axi_clk.c, "footswitch-8x60.4"),
5073 CLK_LOOKUP("bus_clk", rot_axi_clk.c, "footswitch-8x60.6"),
5074 CLK_LOOKUP("bus_clk", vcodec_axi_clk.c, "footswitch-8x60.7"),
5075 CLK_LOOKUP("bus_a_clk", vcodec_axi_a_clk.c, "footswitch-8x60.7"),
5076 CLK_LOOKUP("bus_b_clk", vcodec_axi_b_clk.c, "footswitch-8x60.7"),
5077 CLK_LOOKUP("bus_clk", vpe_axi_clk.c, "footswitch-8x60.9"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005078 CLK_LOOKUP("arb_clk", amp_p_clk.c, "mipi_dsi.1"),
5079 CLK_LOOKUP("arb_clk", amp_p_clk.c, "mipi_dsi.2"),
Kevin Chand07220e2012-02-13 15:52:22 -08005080 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.0"),
5081 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.1"),
5082 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.2"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005083 CLK_LOOKUP("master_iface_clk", dsi1_m_p_clk.c, "mipi_dsi.1"),
5084 CLK_LOOKUP("slave_iface_clk", dsi1_s_p_clk.c, "mipi_dsi.1"),
5085 CLK_LOOKUP("master_iface_clk", dsi2_m_p_clk.c, "mipi_dsi.2"),
5086 CLK_LOOKUP("slave_iface_clk", dsi2_s_p_clk.c, "mipi_dsi.2"),
Pu Chen86b4be92011-11-03 17:27:57 -07005087 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "kgsl-3d0.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005088 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "footswitch-8x60.2"),
Aravind Venkateswaran0507c8c2012-02-16 17:16:05 -08005089 CLK_LOOKUP("master_iface_clk", hdmi_m_p_clk.c, "hdmi_msm.1"),
5090 CLK_LOOKUP("slave_iface_clk", hdmi_s_p_clk.c, "hdmi_msm.1"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005091 CLK_LOOKUP("ijpeg_pclk", ijpeg_p_clk.c, ""),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005092 CLK_LOOKUP("iface_clk", ijpeg_p_clk.c, "footswitch-8x60.3"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005093 CLK_LOOKUP("iface_clk", jpegd_p_clk.c, ""),
Matt Wagantall5d44ef22012-01-23 11:01:05 -08005094 CLK_LOOKUP("mem_iface_clk", imem_p_clk.c, "kgsl-3d0.0"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005095 CLK_LOOKUP("iface_clk", mdp_p_clk.c, "mdp.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005096 CLK_LOOKUP("iface_clk", mdp_p_clk.c, "footswitch-8x60.4"),
Stepan Moskovchenko279b7852012-01-31 20:42:46 -08005097 CLK_LOOKUP("iface_clk", smmu_p_clk.c, "msm_iommu"),
Matt Wagantallbb90da92011-10-25 15:07:52 -07005098 CLK_LOOKUP("iface_clk", rot_p_clk.c, "msm_rotator.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005099 CLK_LOOKUP("iface_clk", rot_p_clk.c, "footswitch-8x60.6"),
Greg Griscofa47b532011-11-11 10:32:06 -08005100 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "msm_vidc.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005101 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "footswitch-8x60.7"),
Kevin Chand07220e2012-02-13 15:52:22 -08005102 CLK_LOOKUP("vfe_pclk", vfe_p_clk.c, "msm_vfe.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005103 CLK_LOOKUP("iface_clk", vfe_p_clk.c, "footswitch-8x60.8"),
Kevin Chanb20742b2012-02-27 15:47:35 -08005104 CLK_LOOKUP("vpe_pclk", vpe_p_clk.c, "msm_vpe.0"),
Matt Wagantall61286312012-02-22 15:55:09 -08005105 CLK_LOOKUP("iface_clk", vpe_p_clk.c, "footswitch-8x60.9"),
Tianyi Gou21a0e802012-02-04 22:34:10 -08005106
Kuirong Wanga9c3acc2012-02-09 17:00:45 -08005107 CLK_LOOKUP("bit_clk", mi2s_bit_clk.c, "msm-dai-q6.6"),
5108 CLK_LOOKUP("osr_clk", mi2s_osr_clk.c, "msm-dai-q6.6"),
5109 CLK_LOOKUP("bit_clk", codec_i2s_mic_bit_clk.c,
5110 "msm-dai-q6.1"),
5111 CLK_LOOKUP("osr_clk", codec_i2s_mic_osr_clk.c,
5112 "msm-dai-q6.1"),
5113 CLK_LOOKUP("bit_clk", spare_i2s_mic_bit_clk.c,
5114 "msm-dai-q6.5"),
5115 CLK_LOOKUP("osr_clk", spare_i2s_mic_osr_clk.c,
5116 "msm-dai-q6.5"),
5117 CLK_LOOKUP("bit_clk", codec_i2s_spkr_bit_clk.c,
5118 "msm-dai-q6.16384"),
5119 CLK_LOOKUP("osr_clk", codec_i2s_spkr_osr_clk.c,
5120 "msm-dai-q6.16384"),
5121 CLK_LOOKUP("bit_clk", spare_i2s_spkr_bit_clk.c,
5122 "msm-dai-q6.4"),
5123 CLK_LOOKUP("osr_clk", spare_i2s_spkr_osr_clk.c,
5124 "msm-dai-q6.4"),
5125 CLK_LOOKUP("pcm_clk", pcm_clk.c, "msm-dai-q6.2"),
Kiran Kandi5f4ab692012-02-23 11:23:56 -08005126 CLK_LOOKUP("pcm_clk", pcm_clk.c, "msm-dai-q6.3"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005127 CLK_LOOKUP("sps_slimbus_clk", sps_slimbus_clk.c, ""),
Tianyi Gou44a81b02012-02-06 17:49:07 -08005128 CLK_LOOKUP("core_clk", audio_slimbus_clk.c, "msm_slim_ctrl.1"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005129 CLK_LOOKUP("core_clk", jpegd_axi_clk.c, ""),
5130 CLK_LOOKUP("core_clk", vpe_axi_clk.c, ""),
5131 CLK_LOOKUP("core_clk", mdp_axi_clk.c, ""),
5132 CLK_LOOKUP("core_clk", vcap_axi_clk.c, ""),
5133 CLK_LOOKUP("core_clk", rot_axi_clk.c, ""),
5134 CLK_LOOKUP("core_clk", ijpeg_axi_clk.c, ""),
5135 CLK_LOOKUP("core_clk", vfe_axi_clk.c, ""),
5136 CLK_LOOKUP("core_clk", vcodec_axi_a_clk.c, ""),
5137 CLK_LOOKUP("core_clk", vcodec_axi_b_clk.c, ""),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005138 CLK_LOOKUP("core_clk", gfx3d_axi_clk_8064.c, ""),
Tianyi Gou21a0e802012-02-04 22:34:10 -08005139
5140 CLK_LOOKUP("dfab_dsps_clk", dfab_dsps_clk.c, NULL),
5141 CLK_LOOKUP("core_clk", dfab_usb_hs_clk.c, "msm_otg"),
5142 CLK_LOOKUP("core_clk", dfab_usb_hs3_clk.c, "msm_ehci_host.0"),
5143 CLK_LOOKUP("core_clk", dfab_usb_hs3_clk.c, "msm_ehci_host.1"),
5144 CLK_LOOKUP("bus_clk", dfab_sdc1_clk.c, "msm_sdcc.1"),
5145 CLK_LOOKUP("bus_clk", dfab_sdc2_clk.c, "msm_sdcc.2"),
5146 CLK_LOOKUP("bus_clk", dfab_sdc3_clk.c, "msm_sdcc.3"),
5147 CLK_LOOKUP("bus_clk", dfab_sdc4_clk.c, "msm_sdcc.4"),
5148 CLK_LOOKUP("dfab_clk", dfab_sps_clk.c, "msm_sps"),
5149 CLK_LOOKUP("bus_clk", dfab_bam_dmux_clk.c, "BAM_RMNT"),
5150 CLK_LOOKUP("bus_clk", dfab_scm_clk.c, "scm"),
Ramesh Masavarapua1bc0e42012-03-05 07:42:48 -08005151 CLK_LOOKUP("bus_clk", dfab_qseecom_clk.c, "qseecom"),
Ramesh Masavarapueb6e9342012-02-13 19:59:50 -08005152 CLK_LOOKUP("bus_clk", dfab_tzcom_clk.c, "tzcom"),
Tianyi Gou21a0e802012-02-04 22:34:10 -08005153
Manu Gautam5143b252012-01-05 19:25:23 -08005154 CLK_LOOKUP("alt_core_clk", usb_hsic_xcvr_fs_clk.c, "msm_hsic_host"),
5155 CLK_LOOKUP("phy_clk", usb_hsic_hsic_clk.c, "msm_hsic_host"),
5156 CLK_LOOKUP("cal_clk", usb_hsic_hsio_cal_clk.c, "msm_hsic_host"),
5157 CLK_LOOKUP("core_clk", usb_hsic_system_clk.c, "msm_hsic_host"),
5158 CLK_LOOKUP("iface_clk", usb_hsic_p_clk.c, "msm_hsic_host"),
Tianyi Gou41515e22011-09-01 19:37:43 -07005159
Stepan Moskovchenko279b7852012-01-31 20:42:46 -08005160 CLK_LOOKUP("core_clk", jpegd_axi_clk.c, "msm_iommu.0"),
5161 CLK_LOOKUP("core_clk", vpe_axi_clk.c, "msm_iommu.1"),
5162 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.2"),
5163 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.3"),
5164 CLK_LOOKUP("core_clk", rot_axi_clk.c, "msm_iommu.4"),
5165 CLK_LOOKUP("core_clk", ijpeg_axi_clk.c, "msm_iommu.5"),
5166 CLK_LOOKUP("core_clk", vfe_axi_clk.c, "msm_iommu.6"),
5167 CLK_LOOKUP("core_clk", vcodec_axi_a_clk.c, "msm_iommu.7"),
5168 CLK_LOOKUP("core_clk", vcodec_axi_b_clk.c, "msm_iommu.8"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005169 CLK_LOOKUP("core_clk", gfx3d_axi_clk_8064.c, "msm_iommu.9"),
5170 CLK_LOOKUP("core_clk", gfx3d_axi_clk_8064.c, "msm_iommu.10"),
Stepan Moskovchenko279b7852012-01-31 20:42:46 -08005171 CLK_LOOKUP("core_clk", vcap_axi_clk.c, "msm_iommu.11"),
5172
Stephen Boyd7b973de2012-03-09 12:26:16 -08005173 CLK_LOOKUP("core_clk", vcodec_axi_clk.c, "pil_vidc"),
5174 CLK_LOOKUP("smmu_iface_clk", smmu_p_clk.c, "pil_vidc"),
5175
Jeff Ohlstein8c116c72011-10-27 17:34:48 -07005176 CLK_LOOKUP("mem_clk", ebi1_adm_clk.c, "msm_dmov"),
Tianyi Gou41515e22011-09-01 19:37:43 -07005177
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005178 CLK_LOOKUP("l2_mclk", l2_m_clk, ""),
5179 CLK_LOOKUP("krait0_mclk", krait0_m_clk, ""),
5180 CLK_LOOKUP("krait1_mclk", krait1_m_clk, ""),
Tianyi Gou455c13c2012-02-02 16:33:24 -08005181 CLK_LOOKUP("krait2_mclk", krait2_m_clk, ""),
5182 CLK_LOOKUP("krait3_mclk", krait3_m_clk, ""),
Tianyi Gou41515e22011-09-01 19:37:43 -07005183};
5184
Tianyi Gou3022dfd2012-01-25 15:50:05 -08005185static struct clk_lookup msm_clocks_8960[] = {
Stephen Boyd72a80352012-01-26 15:57:38 -08005186 CLK_LOOKUP("xo", cxo_a_clk.c, ""),
5187 CLK_LOOKUP("xo", pxo_a_clk.c, ""),
Stephen Boyded630b02012-01-26 15:26:47 -08005188 CLK_LOOKUP("cxo", cxo_clk.c, "wcnss_wlan.0"),
5189 CLK_LOOKUP("cxo", cxo_clk.c, "pil_riva"),
5190 CLK_LOOKUP("xo", pxo_clk.c, "pil_qdsp6v4.0"),
5191 CLK_LOOKUP("xo", cxo_clk.c, "pil_qdsp6v4.1"),
5192 CLK_LOOKUP("xo", cxo_clk.c, "pil_qdsp6v4.2"),
Stephen Boyd69d35e32012-02-14 15:33:30 -08005193 CLK_LOOKUP("xo", cxo_clk.c, "BAM_RMNT"),
Stephen Boyd5a190a82012-03-01 14:45:15 -08005194 CLK_LOOKUP("xo", cxo_clk.c, "msm_xo"),
Stephen Boyded630b02012-01-26 15:26:47 -08005195 CLK_LOOKUP("pll2", pll2_clk.c, NULL),
5196 CLK_LOOKUP("pll8", pll8_clk.c, NULL),
5197 CLK_LOOKUP("pll4", pll4_clk.c, NULL),
5198 CLK_LOOKUP("measure", measure_clk.c, "debug"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005199
Matt Wagantallb2710b82011-11-16 19:55:17 -08005200 CLK_LOOKUP("bus_clk", afab_clk.c, "msm_apps_fab"),
5201 CLK_LOOKUP("bus_a_clk", afab_a_clk.c, "msm_apps_fab"),
5202 CLK_LOOKUP("bus_clk", cfpb_clk.c, "msm_cpss_fpb"),
5203 CLK_LOOKUP("bus_a_clk", cfpb_a_clk.c, "msm_cpss_fpb"),
5204 CLK_LOOKUP("bus_clk", sfab_clk.c, "msm_sys_fab"),
Stephen Boydd7a143a2012-02-16 17:59:26 -08005205 CLK_LOOKUP("bus_a_clk", sfab_msmbus_a_clk.c, "msm_sys_fab"),
Matt Wagantallb2710b82011-11-16 19:55:17 -08005206 CLK_LOOKUP("bus_clk", sfpb_clk.c, "msm_sys_fpb"),
5207 CLK_LOOKUP("bus_a_clk", sfpb_a_clk.c, "msm_sys_fpb"),
5208 CLK_LOOKUP("bus_clk", mmfab_clk.c, "msm_mm_fab"),
5209 CLK_LOOKUP("bus_a_clk", mmfab_a_clk.c, "msm_mm_fab"),
5210 CLK_LOOKUP("mem_clk", ebi1_msmbus_clk.c, "msm_bus"),
5211 CLK_LOOKUP("mem_a_clk", ebi1_a_clk.c, "msm_bus"),
Gagan Macbc5f81d2012-04-04 15:03:12 -06005212 CLK_LOOKUP("dfab_clk", dfab_msmbus_clk.c, "msm_bus"),
5213 CLK_LOOKUP("dfab_a_clk", dfab_msmbus_a_clk.c, "msm_bus"),
Matt Wagantallb2710b82011-11-16 19:55:17 -08005214
5215 CLK_LOOKUP("ebi1_clk", ebi1_clk.c, NULL),
Matt Wagantallb2710b82011-11-16 19:55:17 -08005216 CLK_LOOKUP("mmfpb_clk", mmfpb_clk.c, NULL),
5217 CLK_LOOKUP("mmfpb_a_clk", mmfpb_a_clk.c, "clock-8960"),
5218 CLK_LOOKUP("cfpb_a_clk", cfpb_a_clk.c, "clock-8960"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005219
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005220 CLK_LOOKUP("core_clk", gp0_clk.c, ""),
5221 CLK_LOOKUP("core_clk", gp1_clk.c, ""),
5222 CLK_LOOKUP("core_clk", gp2_clk.c, ""),
5223 CLK_LOOKUP("core_clk", gsbi1_uart_clk.c, ""),
5224 CLK_LOOKUP("core_clk", gsbi2_uart_clk.c, ""),
5225 CLK_LOOKUP("core_clk", gsbi3_uart_clk.c, ""),
5226 CLK_LOOKUP("core_clk", gsbi4_uart_clk.c, ""),
Matt Wagantalle2522372011-08-17 14:52:21 -07005227 CLK_LOOKUP("core_clk", gsbi5_uart_clk.c, "msm_serial_hsl.0"),
5228 CLK_LOOKUP("core_clk", gsbi6_uart_clk.c, "msm_serial_hs.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005229 CLK_LOOKUP("core_clk", gsbi7_uart_clk.c, ""),
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -07005230 CLK_LOOKUP("core_clk", gsbi8_uart_clk.c, "msm_serial_hsl.1"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005231 CLK_LOOKUP("core_clk", gsbi9_uart_clk.c, ""),
5232 CLK_LOOKUP("core_clk", gsbi10_uart_clk.c, ""),
5233 CLK_LOOKUP("core_clk", gsbi11_uart_clk.c, ""),
5234 CLK_LOOKUP("core_clk", gsbi12_uart_clk.c, ""),
Matt Wagantallac294852011-08-17 15:44:58 -07005235 CLK_LOOKUP("core_clk", gsbi1_qup_clk.c, "spi_qsd.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005236 CLK_LOOKUP("core_clk", gsbi2_qup_clk.c, ""),
Matt Wagantallac294852011-08-17 15:44:58 -07005237 CLK_LOOKUP("core_clk", gsbi3_qup_clk.c, "qup_i2c.3"),
5238 CLK_LOOKUP("core_clk", gsbi4_qup_clk.c, "qup_i2c.4"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005239 CLK_LOOKUP("core_clk", gsbi5_qup_clk.c, ""),
5240 CLK_LOOKUP("core_clk", gsbi6_qup_clk.c, ""),
5241 CLK_LOOKUP("core_clk", gsbi7_qup_clk.c, ""),
5242 CLK_LOOKUP("core_clk", gsbi8_qup_clk.c, ""),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005243 CLK_LOOKUP("core_clk", gsbi9_qup_clk.c, ""),
Matt Wagantallac294852011-08-17 15:44:58 -07005244 CLK_LOOKUP("core_clk", gsbi10_qup_clk.c, "qup_i2c.10"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005245 CLK_LOOKUP("core_clk", gsbi11_qup_clk.c, ""),
Matt Wagantallac294852011-08-17 15:44:58 -07005246 CLK_LOOKUP("core_clk", gsbi12_qup_clk.c, "qup_i2c.12"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005247 CLK_LOOKUP("core_clk", pdm_clk.c, ""),
Vikram Mulukutladd0a2372011-09-19 15:58:21 -07005248 CLK_LOOKUP("mem_clk", pmem_clk.c, "msm_sps"),
Matt Wagantallc1205292011-08-11 17:19:31 -07005249 CLK_LOOKUP("core_clk", prng_clk.c, "msm_rng.0"),
Matt Wagantall37ce3842011-08-17 16:00:36 -07005250 CLK_LOOKUP("core_clk", sdc1_clk.c, "msm_sdcc.1"),
5251 CLK_LOOKUP("core_clk", sdc2_clk.c, "msm_sdcc.2"),
5252 CLK_LOOKUP("core_clk", sdc3_clk.c, "msm_sdcc.3"),
5253 CLK_LOOKUP("core_clk", sdc4_clk.c, "msm_sdcc.4"),
5254 CLK_LOOKUP("core_clk", sdc5_clk.c, "msm_sdcc.5"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005255 CLK_LOOKUP("slimbus_xo_src_clk", slimbus_xo_src_clk.c, NULL),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005256 CLK_LOOKUP("ref_clk", tsif_ref_clk.c, ""),
5257 CLK_LOOKUP("core_clk", tssc_clk.c, ""),
Manu Gautam5143b252012-01-05 19:25:23 -08005258 CLK_LOOKUP("alt_core_clk", usb_hs1_xcvr_clk.c, "msm_otg"),
5259 CLK_LOOKUP("phy_clk", usb_phy0_clk.c, "msm_otg"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005260 CLK_LOOKUP("alt_core_clk", usb_fs1_xcvr_clk.c, ""),
5261 CLK_LOOKUP("sys_clk", usb_fs1_sys_clk.c, ""),
5262 CLK_LOOKUP("src_clk", usb_fs1_src_clk.c, ""),
5263 CLK_LOOKUP("alt_core_clk", usb_fs2_xcvr_clk.c, ""),
5264 CLK_LOOKUP("sys_clk", usb_fs2_sys_clk.c, ""),
5265 CLK_LOOKUP("src_clk", usb_fs2_src_clk.c, ""),
Tianyi Gou3022dfd2012-01-25 15:50:05 -08005266 CLK_LOOKUP("alt_core_clk", usb_hsic_xcvr_fs_clk.c, "msm_hsic_host"),
5267 CLK_LOOKUP("phy_clk", usb_hsic_hsic_clk.c, "msm_hsic_host"),
5268 CLK_LOOKUP("cal_clk", usb_hsic_hsio_cal_clk.c, "msm_hsic_host"),
5269 CLK_LOOKUP("core_clk", usb_hsic_system_clk.c, "msm_hsic_host"),
5270 CLK_LOOKUP("iface_clk", usb_hsic_p_clk.c, "msm_hsic_host"),
Matt Wagantallc4b3a4d2011-08-17 16:58:39 -07005271 CLK_LOOKUP("iface_clk", ce1_p_clk.c, "qce.0"),
Matt Wagantalle0b11452011-09-13 17:25:33 -07005272 CLK_LOOKUP("iface_clk", ce1_p_clk.c, "qcrypto.0"),
Matt Wagantallc4b3a4d2011-08-17 16:58:39 -07005273 CLK_LOOKUP("core_clk", ce1_core_clk.c, "qce.0"),
Matt Wagantalle0b11452011-09-13 17:25:33 -07005274 CLK_LOOKUP("core_clk", ce1_core_clk.c, "qcrypto.0"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005275 CLK_LOOKUP("dma_bam_pclk", dma_bam_p_clk.c, NULL),
Matt Wagantallac294852011-08-17 15:44:58 -07005276 CLK_LOOKUP("iface_clk", gsbi1_p_clk.c, "spi_qsd.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005277 CLK_LOOKUP("iface_clk", gsbi2_p_clk.c, ""),
Matt Wagantallac294852011-08-17 15:44:58 -07005278 CLK_LOOKUP("iface_clk", gsbi3_p_clk.c, "qup_i2c.3"),
5279 CLK_LOOKUP("iface_clk", gsbi4_p_clk.c, "qup_i2c.4"),
Matt Wagantalle2522372011-08-17 14:52:21 -07005280 CLK_LOOKUP("iface_clk", gsbi5_p_clk.c, "msm_serial_hsl.0"),
5281 CLK_LOOKUP("iface_clk", gsbi6_p_clk.c, "msm_serial_hs.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005282 CLK_LOOKUP("iface_clk", gsbi7_p_clk.c, ""),
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -07005283 CLK_LOOKUP("iface_clk", gsbi8_p_clk.c, "msm_serial_hsl.1"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005284 CLK_LOOKUP("iface_clk", gsbi9_p_clk.c, ""),
Matt Wagantallac294852011-08-17 15:44:58 -07005285 CLK_LOOKUP("iface_clk", gsbi10_p_clk.c, "qup_i2c.10"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005286 CLK_LOOKUP("iface_clk", gsbi11_p_clk.c, ""),
Matt Wagantallac294852011-08-17 15:44:58 -07005287 CLK_LOOKUP("iface_clk", gsbi12_p_clk.c, "qup_i2c.12"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005288 CLK_LOOKUP("iface_clk", tsif_p_clk.c, ""),
5289 CLK_LOOKUP("iface_clk", usb_fs1_p_clk.c, ""),
5290 CLK_LOOKUP("iface_clk", usb_fs2_p_clk.c, ""),
Manu Gautam5143b252012-01-05 19:25:23 -08005291 CLK_LOOKUP("iface_clk", usb_hs1_p_clk.c, "msm_otg"),
Matt Wagantall37ce3842011-08-17 16:00:36 -07005292 CLK_LOOKUP("iface_clk", sdc1_p_clk.c, "msm_sdcc.1"),
5293 CLK_LOOKUP("iface_clk", sdc2_p_clk.c, "msm_sdcc.2"),
5294 CLK_LOOKUP("iface_clk", sdc3_p_clk.c, "msm_sdcc.3"),
5295 CLK_LOOKUP("iface_clk", sdc4_p_clk.c, "msm_sdcc.4"),
5296 CLK_LOOKUP("iface_clk", sdc5_p_clk.c, "msm_sdcc.5"),
Matt Wagantalle1a86062011-08-18 17:46:10 -07005297 CLK_LOOKUP("core_clk", adm0_clk.c, "msm_dmov"),
5298 CLK_LOOKUP("iface_clk", adm0_p_clk.c, "msm_dmov"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005299 CLK_LOOKUP("iface_clk", pmic_arb0_p_clk.c, ""),
5300 CLK_LOOKUP("iface_clk", pmic_arb1_p_clk.c, ""),
5301 CLK_LOOKUP("core_clk", pmic_ssbi2_clk.c, ""),
5302 CLK_LOOKUP("mem_clk", rpm_msg_ram_p_clk.c, ""),
Kevin Chan09f4e662011-12-16 08:17:02 -08005303 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-001a"),
5304 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-006c"),
5305 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-0048"),
Tianyi Gou3022dfd2012-01-25 15:50:05 -08005306 CLK_LOOKUP("cam_clk", cam2_clk.c, NULL),
Sreesudhan Ramakrish Ramkumar8f11b8b2012-01-04 17:09:05 -08005307 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-0020"),
Sreesudhan Ramakrish Ramkumar3381da72012-01-27 08:08:32 -08005308 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-0034"),
Kevin Chanc8b52e82011-10-25 23:20:21 -07005309 CLK_LOOKUP("csi_src_clk", csi0_src_clk.c, "msm_csid.0"),
5310 CLK_LOOKUP("csi_src_clk", csi1_src_clk.c, "msm_csid.1"),
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08005311 CLK_LOOKUP("csi_src_clk", csi2_src_clk.c, "msm_csid.2"),
Kevin Chanc8b52e82011-10-25 23:20:21 -07005312 CLK_LOOKUP("csi_clk", csi0_clk.c, "msm_csid.0"),
5313 CLK_LOOKUP("csi_clk", csi1_clk.c, "msm_csid.1"),
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08005314 CLK_LOOKUP("csi_clk", csi2_clk.c, "msm_csid.2"),
Kevin Chanc8b52e82011-10-25 23:20:21 -07005315 CLK_LOOKUP("csi_phy_clk", csi0_phy_clk.c, "msm_csid.0"),
5316 CLK_LOOKUP("csi_phy_clk", csi1_phy_clk.c, "msm_csid.1"),
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08005317 CLK_LOOKUP("csi_phy_clk", csi2_phy_clk.c, "msm_csid.2"),
Kevin Chane12c6672011-10-26 11:55:26 -07005318 CLK_LOOKUP("csi_pix_clk", csi_pix_clk.c, "msm_ispif.0"),
5319 CLK_LOOKUP("csi_rdi_clk", csi_rdi_clk.c, "msm_ispif.0"),
Tianyi Gou3022dfd2012-01-25 15:50:05 -08005320 CLK_LOOKUP("csi_src_clk", csi2_src_clk.c, NULL),
5321 CLK_LOOKUP("csi_clk", csi2_clk.c, NULL),
5322 CLK_LOOKUP("csi_pix1_clk", csi_pix1_clk.c, "msm_ispif.0"),
5323 CLK_LOOKUP("csi_rdi1_clk", csi_rdi1_clk.c, "msm_ispif.0"),
5324 CLK_LOOKUP("csi_rdi2_clk", csi_rdi2_clk.c, "msm_ispif.0"),
5325 CLK_LOOKUP("csi_phy_clk", csi2_phy_clk.c, NULL),
5326 CLK_LOOKUP("csi2phy_timer_clk", csi2phy_timer_clk.c, NULL),
Kevin Chanf6216f22011-10-25 18:40:11 -07005327 CLK_LOOKUP("csiphy_timer_src_clk",
5328 csiphy_timer_src_clk.c, "msm_csiphy.0"),
5329 CLK_LOOKUP("csiphy_timer_src_clk",
5330 csiphy_timer_src_clk.c, "msm_csiphy.1"),
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08005331 CLK_LOOKUP("csiphy_timer_src_clk",
5332 csiphy_timer_src_clk.c, "msm_csiphy.2"),
Kevin Chanf6216f22011-10-25 18:40:11 -07005333 CLK_LOOKUP("csiphy_timer_clk", csi0phy_timer_clk.c, "msm_csiphy.0"),
5334 CLK_LOOKUP("csiphy_timer_clk", csi1phy_timer_clk.c, "msm_csiphy.1"),
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08005335 CLK_LOOKUP("csiphy_timer_clk", csi2phy_timer_clk.c, "msm_csiphy.2"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005336 CLK_LOOKUP("byte_clk", dsi1_byte_clk.c, "mipi_dsi.1"),
5337 CLK_LOOKUP("byte_clk", dsi2_byte_clk.c, "mipi_dsi.2"),
5338 CLK_LOOKUP("esc_clk", dsi1_esc_clk.c, "mipi_dsi.1"),
5339 CLK_LOOKUP("esc_clk", dsi2_esc_clk.c, "mipi_dsi.2"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07005340 CLK_LOOKUP("core_clk", gfx2d0_clk.c, "kgsl-2d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005341 CLK_LOOKUP("core_clk", gfx2d0_clk.c, "footswitch-8x60.0"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07005342 CLK_LOOKUP("core_clk", gfx2d1_clk.c, "kgsl-2d1.1"),
Matt Wagantall49722712011-08-17 18:50:53 -07005343 CLK_LOOKUP("core_clk", gfx2d1_clk.c, "footswitch-8x60.1"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07005344 CLK_LOOKUP("core_clk", gfx3d_clk.c, "kgsl-3d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005345 CLK_LOOKUP("core_clk", gfx3d_clk.c, "footswitch-8x60.2"),
5346 CLK_LOOKUP("bus_clk", ijpeg_axi_clk.c, "footswitch-8x60.3"),
Jignesh Mehta95dd6e12011-11-18 17:21:16 -08005347 CLK_LOOKUP("imem_clk", imem_axi_clk.c, NULL),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005348 CLK_LOOKUP("ijpeg_clk", ijpeg_clk.c, NULL),
Matt Wagantall49722712011-08-17 18:50:53 -07005349 CLK_LOOKUP("core_clk", ijpeg_clk.c, "footswitch-8x60.3"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005350 CLK_LOOKUP("core_clk", jpegd_clk.c, ""),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005351 CLK_LOOKUP("core_clk", mdp_clk.c, "mdp.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005352 CLK_LOOKUP("core_clk", mdp_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005353 CLK_LOOKUP("vsync_clk", mdp_vsync_clk.c, "mdp.0"),
Matt Wagantallb82a5132011-12-12 22:26:41 -08005354 CLK_LOOKUP("vsync_clk", mdp_vsync_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005355 CLK_LOOKUP("lut_clk", lut_mdp_clk.c, "mdp.0"),
Matt Wagantallb82a5132011-12-12 22:26:41 -08005356 CLK_LOOKUP("lut_clk", lut_mdp_clk.c, "footswitch-8x60.4"),
Matt Wagantallbb90da92011-10-25 15:07:52 -07005357 CLK_LOOKUP("core_clk", rot_clk.c, "msm_rotator.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005358 CLK_LOOKUP("core_clk", rot_clk.c, "footswitch-8x60.6"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005359 CLK_LOOKUP("src_clk", tv_src_clk.c, "dtv.0"),
5360 CLK_LOOKUP("src_clk", tv_src_clk.c, "tvenc.0"),
Matt Wagantallb82a5132011-12-12 22:26:41 -08005361 CLK_LOOKUP("tv_src_clk", tv_src_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005362 CLK_LOOKUP("enc_clk", tv_enc_clk.c, "tvenc.0"),
5363 CLK_LOOKUP("dac_clk", tv_dac_clk.c, "tvenc.0"),
Matt Wagantall3f7660b2011-08-17 21:25:13 -07005364 CLK_LOOKUP("core_clk", vcodec_clk.c, "msm_vidc.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005365 CLK_LOOKUP("core_clk", vcodec_clk.c, "footswitch-8x60.7"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005366 CLK_LOOKUP("mdp_clk", mdp_tv_clk.c, "dtv.0"),
5367 CLK_LOOKUP("mdp_clk", mdp_tv_clk.c, "tvenc.0"),
Matt Wagantallb82a5132011-12-12 22:26:41 -08005368 CLK_LOOKUP("tv_clk", mdp_tv_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005369 CLK_LOOKUP("hdmi_clk", hdmi_tv_clk.c, "dtv.0"),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -07005370 CLK_LOOKUP("core_clk", hdmi_app_clk.c, "hdmi_msm.1"),
Kevin Chana0853122011-11-07 19:48:44 -08005371 CLK_LOOKUP("vpe_clk", vpe_clk.c, "msm_vpe.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005372 CLK_LOOKUP("core_clk", vpe_clk.c, "footswitch-8x60.9"),
Kevin Chan5827c552011-10-28 18:36:32 -07005373 CLK_LOOKUP("vfe_clk", vfe_clk.c, "msm_vfe.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005374 CLK_LOOKUP("core_clk", vfe_clk.c, "footswitch-8x60.8"),
Kevin Chan5827c552011-10-28 18:36:32 -07005375 CLK_LOOKUP("csi_vfe_clk", csi_vfe_clk.c, "msm_vfe.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005376 CLK_LOOKUP("bus_clk", vfe_axi_clk.c, "footswitch-8x60.8"),
5377 CLK_LOOKUP("bus_clk", mdp_axi_clk.c, "footswitch-8x60.4"),
5378 CLK_LOOKUP("bus_clk", rot_axi_clk.c, "footswitch-8x60.6"),
5379 CLK_LOOKUP("bus_clk", vcodec_axi_clk.c, "footswitch-8x60.7"),
5380 CLK_LOOKUP("bus_a_clk", vcodec_axi_a_clk.c, "footswitch-8x60.7"),
5381 CLK_LOOKUP("bus_b_clk", vcodec_axi_b_clk.c, "footswitch-8x60.7"),
5382 CLK_LOOKUP("bus_clk", vpe_axi_clk.c, "footswitch-8x60.9"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005383 CLK_LOOKUP("arb_clk", amp_p_clk.c, "mipi_dsi.1"),
5384 CLK_LOOKUP("arb_clk", amp_p_clk.c, "mipi_dsi.2"),
Kevin Chanc8b52e82011-10-25 23:20:21 -07005385 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.0"),
5386 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.1"),
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08005387 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.2"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005388 CLK_LOOKUP("master_iface_clk", dsi1_m_p_clk.c, "mipi_dsi.1"),
5389 CLK_LOOKUP("slave_iface_clk", dsi1_s_p_clk.c, "mipi_dsi.1"),
5390 CLK_LOOKUP("master_iface_clk", dsi2_m_p_clk.c, "mipi_dsi.2"),
5391 CLK_LOOKUP("slave_iface_clk", dsi2_s_p_clk.c, "mipi_dsi.2"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07005392 CLK_LOOKUP("iface_clk", gfx2d0_p_clk.c, "kgsl-2d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005393 CLK_LOOKUP("iface_clk", gfx2d0_p_clk.c, "footswitch-8x60.0"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07005394 CLK_LOOKUP("iface_clk", gfx2d1_p_clk.c, "kgsl-2d1.1"),
Matt Wagantall49722712011-08-17 18:50:53 -07005395 CLK_LOOKUP("iface_clk", gfx2d1_p_clk.c, "footswitch-8x60.1"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07005396 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "kgsl-3d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005397 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "footswitch-8x60.2"),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -07005398 CLK_LOOKUP("master_iface_clk", hdmi_m_p_clk.c, "hdmi_msm.1"),
5399 CLK_LOOKUP("slave_iface_clk", hdmi_s_p_clk.c, "hdmi_msm.1"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005400 CLK_LOOKUP("ijpeg_pclk", ijpeg_p_clk.c, NULL),
Matt Wagantall49722712011-08-17 18:50:53 -07005401 CLK_LOOKUP("iface_clk", ijpeg_p_clk.c, "footswitch-8x60.3"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005402 CLK_LOOKUP("iface_clk", jpegd_p_clk.c, ""),
Matt Wagantall5d44ef22012-01-23 11:01:05 -08005403 CLK_LOOKUP("mem_iface_clk", imem_p_clk.c, "kgsl-3d0.0"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005404 CLK_LOOKUP("iface_clk", mdp_p_clk.c, "mdp.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005405 CLK_LOOKUP("iface_clk", mdp_p_clk.c, "footswitch-8x60.4"),
Matt Wagantalle604d712011-10-21 15:38:18 -07005406 CLK_LOOKUP("iface_clk", smmu_p_clk.c, "msm_iommu"),
Matt Wagantallbb90da92011-10-25 15:07:52 -07005407 CLK_LOOKUP("iface_clk", rot_p_clk.c, "msm_rotator.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005408 CLK_LOOKUP("iface_clk", rot_p_clk.c, "footswitch-8x60.6"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005409 CLK_LOOKUP("iface_clk", tv_enc_p_clk.c, "tvenc.0"),
Matt Wagantall3f7660b2011-08-17 21:25:13 -07005410 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "msm_vidc.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005411 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "footswitch-8x60.7"),
Kevin Chan5827c552011-10-28 18:36:32 -07005412 CLK_LOOKUP("vfe_pclk", vfe_p_clk.c, "msm_vfe.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005413 CLK_LOOKUP("iface_clk", vfe_p_clk.c, "footswitch-8x60.8"),
Kevin Chana0853122011-11-07 19:48:44 -08005414 CLK_LOOKUP("vpe_pclk", vpe_p_clk.c, "msm_vpe.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005415 CLK_LOOKUP("iface_clk", vpe_p_clk.c, "footswitch-8x60.9"),
Kuirong Wanga9c3acc2012-02-09 17:00:45 -08005416 CLK_LOOKUP("bit_clk", mi2s_bit_clk.c, "msm-dai-q6.6"),
5417 CLK_LOOKUP("osr_clk", mi2s_osr_clk.c, "msm-dai-q6.6"),
5418 CLK_LOOKUP("bit_clk", codec_i2s_mic_bit_clk.c,
5419 "msm-dai-q6.1"),
5420 CLK_LOOKUP("osr_clk", codec_i2s_mic_osr_clk.c,
5421 "msm-dai-q6.1"),
5422 CLK_LOOKUP("bit_clk", spare_i2s_mic_bit_clk.c,
5423 "msm-dai-q6.5"),
5424 CLK_LOOKUP("osr_clk", spare_i2s_mic_osr_clk.c,
5425 "msm-dai-q6.5"),
5426 CLK_LOOKUP("bit_clk", codec_i2s_spkr_bit_clk.c,
5427 "msm-dai-q6.16384"),
5428 CLK_LOOKUP("osr_clk", codec_i2s_spkr_osr_clk.c,
5429 "msm-dai-q6.16384"),
5430 CLK_LOOKUP("bit_clk", spare_i2s_spkr_bit_clk.c,
5431 "msm-dai-q6.4"),
5432 CLK_LOOKUP("osr_clk", spare_i2s_spkr_osr_clk.c,
5433 "msm-dai-q6.4"),
5434 CLK_LOOKUP("pcm_clk", pcm_clk.c, "msm-dai-q6.2"),
Kiran Kandi5f4ab692012-02-23 11:23:56 -08005435 CLK_LOOKUP("pcm_clk", pcm_clk.c, "msm-dai-q6.3"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005436 CLK_LOOKUP("sps_slimbus_clk", sps_slimbus_clk.c, NULL),
Tianyi Gou44a81b02012-02-06 17:49:07 -08005437 CLK_LOOKUP("core_clk", audio_slimbus_clk.c, "msm_slim_ctrl.1"),
Matt Wagantalle604d712011-10-21 15:38:18 -07005438 CLK_LOOKUP("core_clk", jpegd_axi_clk.c, "msm_iommu.0"),
5439 CLK_LOOKUP("core_clk", vpe_axi_clk.c, "msm_iommu.1"),
5440 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.2"),
5441 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.3"),
5442 CLK_LOOKUP("core_clk", rot_axi_clk.c, "msm_iommu.4"),
5443 CLK_LOOKUP("core_clk", ijpeg_axi_clk.c, "msm_iommu.5"),
5444 CLK_LOOKUP("core_clk", vfe_axi_clk.c, "msm_iommu.6"),
5445 CLK_LOOKUP("core_clk", vcodec_axi_a_clk.c, "msm_iommu.7"),
5446 CLK_LOOKUP("core_clk", vcodec_axi_b_clk.c, "msm_iommu.8"),
5447 CLK_LOOKUP("core_clk", gfx3d_clk.c, "msm_iommu.9"),
5448 CLK_LOOKUP("core_clk", gfx2d0_clk.c, "msm_iommu.10"),
5449 CLK_LOOKUP("core_clk", gfx2d1_clk.c, "msm_iommu.11"),
Gopikrishnaiah Anandan4d05ed32012-01-13 11:08:44 -08005450
5451 CLK_LOOKUP("mdp_iommu_clk", mdp_axi_clk.c, "msm_vidc.0"),
5452 CLK_LOOKUP("rot_iommu_clk", rot_axi_clk.c, "msm_vidc.0"),
5453 CLK_LOOKUP("vcodec_iommu0_clk", vcodec_axi_a_clk.c, "msm_vidc.0"),
5454 CLK_LOOKUP("vcodec_iommu1_clk", vcodec_axi_b_clk.c, "msm_vidc.0"),
5455 CLK_LOOKUP("smmu_iface_clk", smmu_p_clk.c, "msm_vidc.0"),
Stephen Boyd7b973de2012-03-09 12:26:16 -08005456 CLK_LOOKUP("core_clk", vcodec_axi_clk.c, "pil_vidc"),
5457 CLK_LOOKUP("smmu_iface_clk", smmu_p_clk.c, "pil_vidc"),
Gopikrishnaiah Anandan4d05ed32012-01-13 11:08:44 -08005458
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005459 CLK_LOOKUP("dfab_dsps_clk", dfab_dsps_clk.c, NULL),
Manu Gautam5143b252012-01-05 19:25:23 -08005460 CLK_LOOKUP("core_clk", dfab_usb_hs_clk.c, "msm_otg"),
Matt Wagantall37ce3842011-08-17 16:00:36 -07005461 CLK_LOOKUP("bus_clk", dfab_sdc1_clk.c, "msm_sdcc.1"),
5462 CLK_LOOKUP("bus_clk", dfab_sdc2_clk.c, "msm_sdcc.2"),
5463 CLK_LOOKUP("bus_clk", dfab_sdc3_clk.c, "msm_sdcc.3"),
5464 CLK_LOOKUP("bus_clk", dfab_sdc4_clk.c, "msm_sdcc.4"),
5465 CLK_LOOKUP("bus_clk", dfab_sdc5_clk.c, "msm_sdcc.5"),
Yan He160633e2011-06-30 12:18:56 -07005466 CLK_LOOKUP("dfab_clk", dfab_sps_clk.c, "msm_sps"),
Stephen Boyd1c51a492011-10-26 12:11:47 -07005467 CLK_LOOKUP("bus_clk", dfab_bam_dmux_clk.c, "BAM_RMNT"),
Stephen Boydef5d1c42011-12-15 20:47:14 -08005468 CLK_LOOKUP("bus_clk", dfab_scm_clk.c, "scm"),
Ramesh Masavarapua1bc0e42012-03-05 07:42:48 -08005469 CLK_LOOKUP("bus_clk", dfab_qseecom_clk.c, "qseecom"),
Ramesh Masavarapueb6e9342012-02-13 19:59:50 -08005470 CLK_LOOKUP("bus_clk", dfab_tzcom_clk.c, "tzcom"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005471
Matt Wagantalle1a86062011-08-18 17:46:10 -07005472 CLK_LOOKUP("mem_clk", ebi1_adm_clk.c, "msm_dmov"),
Matt Wagantall8b38f942011-08-02 18:23:18 -07005473
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005474 CLK_LOOKUP("l2_mclk", l2_m_clk, ""),
5475 CLK_LOOKUP("krait0_mclk", krait0_m_clk, ""),
5476 CLK_LOOKUP("krait1_mclk", krait1_m_clk, ""),
5477 CLK_LOOKUP("q6sw_clk", q6sw_clk, ""),
5478 CLK_LOOKUP("q6fw_clk", q6fw_clk, ""),
5479 CLK_LOOKUP("q6_func_clk", q6_func_clk, ""),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005480};
5481
Tianyi Goue3d4f542012-03-15 17:06:45 -07005482static struct clk_lookup msm_clocks_8930[] = {
Stephen Boydbe1a7392012-04-02 20:17:11 -07005483 CLK_LOOKUP("xo", cxo_clk.c, "msm_xo"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005484 CLK_LOOKUP("cxo", cxo_clk.c, "wcnss_wlan.0"),
5485 CLK_LOOKUP("cxo", cxo_clk.c, "pil_riva"),
5486 CLK_LOOKUP("xo", pxo_clk.c, "pil_qdsp6v4.0"),
5487 CLK_LOOKUP("xo", cxo_clk.c, "pil_qdsp6v4.1"),
5488 CLK_LOOKUP("xo", cxo_clk.c, "pil_qdsp6v4.2"),
5489 CLK_LOOKUP("xo", cxo_clk.c, "BAM_RMNT"),
5490 CLK_LOOKUP("pll2", pll2_clk.c, NULL),
5491 CLK_LOOKUP("pll8", pll8_clk.c, NULL),
5492 CLK_LOOKUP("pll4", pll4_clk.c, NULL),
5493 CLK_LOOKUP("measure", measure_clk.c, "debug"),
5494
5495 CLK_LOOKUP("bus_clk", afab_clk.c, "msm_apps_fab"),
5496 CLK_LOOKUP("bus_a_clk", afab_a_clk.c, "msm_apps_fab"),
5497 CLK_LOOKUP("bus_clk", cfpb_clk.c, "msm_cpss_fpb"),
5498 CLK_LOOKUP("bus_a_clk", cfpb_a_clk.c, "msm_cpss_fpb"),
5499 CLK_LOOKUP("bus_clk", sfab_clk.c, "msm_sys_fab"),
5500 CLK_LOOKUP("bus_a_clk", sfab_msmbus_a_clk.c, "msm_sys_fab"),
5501 CLK_LOOKUP("bus_clk", sfpb_clk.c, "msm_sys_fpb"),
5502 CLK_LOOKUP("bus_a_clk", sfpb_a_clk.c, "msm_sys_fpb"),
5503 CLK_LOOKUP("bus_clk", mmfab_clk.c, "msm_mm_fab"),
5504 CLK_LOOKUP("bus_a_clk", mmfab_a_clk.c, "msm_mm_fab"),
5505 CLK_LOOKUP("mem_clk", ebi1_msmbus_clk.c, "msm_bus"),
5506 CLK_LOOKUP("mem_a_clk", ebi1_a_clk.c, "msm_bus"),
Gagan Macbc5f81d2012-04-04 15:03:12 -06005507 CLK_LOOKUP("dfab_clk", dfab_msmbus_clk.c, "msm_bus"),
5508 CLK_LOOKUP("dfab_a_clk", dfab_msmbus_a_clk.c, "msm_bus"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005509
5510 CLK_LOOKUP("ebi1_clk", ebi1_clk.c, NULL),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005511 CLK_LOOKUP("mmfpb_clk", mmfpb_clk.c, NULL),
5512 CLK_LOOKUP("mmfpb_a_clk", mmfpb_a_clk.c, "clock-8960"),
5513 CLK_LOOKUP("cfpb_a_clk", cfpb_a_clk.c, "clock-8960"),
5514
5515 CLK_LOOKUP("core_clk", gp0_clk.c, ""),
5516 CLK_LOOKUP("core_clk", gp1_clk.c, ""),
5517 CLK_LOOKUP("core_clk", gp2_clk.c, ""),
5518 CLK_LOOKUP("core_clk", gsbi1_uart_clk.c, ""),
5519 CLK_LOOKUP("core_clk", gsbi2_uart_clk.c, ""),
5520 CLK_LOOKUP("core_clk", gsbi3_uart_clk.c, ""),
5521 CLK_LOOKUP("core_clk", gsbi4_uart_clk.c, ""),
5522 CLK_LOOKUP("core_clk", gsbi5_uart_clk.c, "msm_serial_hsl.0"),
5523 CLK_LOOKUP("core_clk", gsbi6_uart_clk.c, "msm_serial_hs.0"),
5524 CLK_LOOKUP("core_clk", gsbi7_uart_clk.c, ""),
5525 CLK_LOOKUP("core_clk", gsbi8_uart_clk.c, ""),
5526 CLK_LOOKUP("core_clk", gsbi9_uart_clk.c, ""),
5527 CLK_LOOKUP("core_clk", gsbi10_uart_clk.c, ""),
5528 CLK_LOOKUP("core_clk", gsbi11_uart_clk.c, ""),
5529 CLK_LOOKUP("core_clk", gsbi12_uart_clk.c, ""),
5530 CLK_LOOKUP("core_clk", gsbi1_qup_clk.c, "spi_qsd.0"),
5531 CLK_LOOKUP("core_clk", gsbi2_qup_clk.c, ""),
5532 CLK_LOOKUP("core_clk", gsbi3_qup_clk.c, "qup_i2c.3"),
5533 CLK_LOOKUP("core_clk", gsbi4_qup_clk.c, "qup_i2c.4"),
5534 CLK_LOOKUP("core_clk", gsbi5_qup_clk.c, ""),
5535 CLK_LOOKUP("core_clk", gsbi6_qup_clk.c, ""),
5536 CLK_LOOKUP("core_clk", gsbi7_qup_clk.c, ""),
5537 CLK_LOOKUP("core_clk", gsbi8_qup_clk.c, ""),
5538 CLK_LOOKUP("core_clk", gsbi9_qup_clk.c, "qup_i2c.0"),
5539 CLK_LOOKUP("core_clk", gsbi10_qup_clk.c, "qup_i2c.10"),
5540 CLK_LOOKUP("core_clk", gsbi11_qup_clk.c, ""),
5541 CLK_LOOKUP("core_clk", gsbi12_qup_clk.c, "qup_i2c.12"),
5542 CLK_LOOKUP("core_clk", pdm_clk.c, ""),
5543 CLK_LOOKUP("mem_clk", pmem_clk.c, "msm_sps"),
5544 CLK_LOOKUP("core_clk", prng_clk.c, "msm_rng.0"),
5545 CLK_LOOKUP("core_clk", sdc1_clk.c, "msm_sdcc.1"),
5546 CLK_LOOKUP("core_clk", sdc2_clk.c, "msm_sdcc.2"),
5547 CLK_LOOKUP("core_clk", sdc3_clk.c, "msm_sdcc.3"),
5548 CLK_LOOKUP("core_clk", sdc4_clk.c, "msm_sdcc.4"),
5549 CLK_LOOKUP("core_clk", sdc5_clk.c, "msm_sdcc.5"),
5550 CLK_LOOKUP("ref_clk", tsif_ref_clk.c, ""),
5551 CLK_LOOKUP("core_clk", tssc_clk.c, ""),
5552 CLK_LOOKUP("alt_core_clk", usb_hs1_xcvr_clk.c, "msm_otg"),
5553 CLK_LOOKUP("phy_clk", usb_phy0_clk.c, "msm_otg"),
5554 CLK_LOOKUP("alt_core_clk", usb_fs1_xcvr_clk.c, ""),
5555 CLK_LOOKUP("sys_clk", usb_fs1_sys_clk.c, ""),
5556 CLK_LOOKUP("src_clk", usb_fs1_src_clk.c, ""),
5557 CLK_LOOKUP("alt_core_clk", usb_fs2_xcvr_clk.c, ""),
5558 CLK_LOOKUP("sys_clk", usb_fs2_sys_clk.c, ""),
5559 CLK_LOOKUP("src_clk", usb_fs2_src_clk.c, ""),
5560 CLK_LOOKUP("alt_core_clk", usb_hsic_xcvr_fs_clk.c, "msm_hsic_host"),
5561 CLK_LOOKUP("phy_clk", usb_hsic_hsic_clk.c, "msm_hsic_host"),
5562 CLK_LOOKUP("cal_clk", usb_hsic_hsio_cal_clk.c, "msm_hsic_host"),
5563 CLK_LOOKUP("core_clk", usb_hsic_system_clk.c, "msm_hsic_host"),
5564 CLK_LOOKUP("iface_clk", usb_hsic_p_clk.c, "msm_hsic_host"),
5565 CLK_LOOKUP("iface_clk", ce1_p_clk.c, "qce.0"),
5566 CLK_LOOKUP("iface_clk", ce1_p_clk.c, "qcrypto.0"),
5567 CLK_LOOKUP("core_clk", ce1_core_clk.c, "qce.0"),
5568 CLK_LOOKUP("core_clk", ce1_core_clk.c, "qcrypto.0"),
5569 CLK_LOOKUP("dma_bam_pclk", dma_bam_p_clk.c, NULL),
5570 CLK_LOOKUP("iface_clk", gsbi1_p_clk.c, "spi_qsd.0"),
5571 CLK_LOOKUP("iface_clk", gsbi2_p_clk.c, ""),
5572 CLK_LOOKUP("iface_clk", gsbi3_p_clk.c, "qup_i2c.3"),
5573 CLK_LOOKUP("iface_clk", gsbi4_p_clk.c, "qup_i2c.4"),
5574 CLK_LOOKUP("iface_clk", gsbi5_p_clk.c, "msm_serial_hsl.0"),
5575 CLK_LOOKUP("iface_clk", gsbi6_p_clk.c, "msm_serial_hs.0"),
5576 CLK_LOOKUP("iface_clk", gsbi7_p_clk.c, ""),
5577 CLK_LOOKUP("iface_clk", gsbi8_p_clk.c, ""),
5578 CLK_LOOKUP("iface_clk", gsbi9_p_clk.c, "qup_i2c.0"),
5579 CLK_LOOKUP("iface_clk", gsbi10_p_clk.c, "qup_i2c.10"),
5580 CLK_LOOKUP("iface_clk", gsbi11_p_clk.c, ""),
5581 CLK_LOOKUP("iface_clk", gsbi12_p_clk.c, "qup_i2c.12"),
5582 CLK_LOOKUP("iface_clk", tsif_p_clk.c, ""),
5583 CLK_LOOKUP("iface_clk", usb_fs1_p_clk.c, ""),
5584 CLK_LOOKUP("iface_clk", usb_fs2_p_clk.c, ""),
5585 CLK_LOOKUP("iface_clk", usb_hs1_p_clk.c, "msm_otg"),
5586 CLK_LOOKUP("iface_clk", sdc1_p_clk.c, "msm_sdcc.1"),
5587 CLK_LOOKUP("iface_clk", sdc2_p_clk.c, "msm_sdcc.2"),
5588 CLK_LOOKUP("iface_clk", sdc3_p_clk.c, "msm_sdcc.3"),
5589 CLK_LOOKUP("iface_clk", sdc4_p_clk.c, "msm_sdcc.4"),
5590 CLK_LOOKUP("iface_clk", sdc5_p_clk.c, "msm_sdcc.5"),
5591 CLK_LOOKUP("core_clk", adm0_clk.c, "msm_dmov"),
5592 CLK_LOOKUP("iface_clk", adm0_p_clk.c, "msm_dmov"),
5593 CLK_LOOKUP("iface_clk", pmic_arb0_p_clk.c, ""),
5594 CLK_LOOKUP("iface_clk", pmic_arb1_p_clk.c, ""),
5595 CLK_LOOKUP("core_clk", pmic_ssbi2_clk.c, ""),
5596 CLK_LOOKUP("mem_clk", rpm_msg_ram_p_clk.c, ""),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005597 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-001a"),
5598 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-006c"),
5599 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-0048"),
5600 CLK_LOOKUP("cam_clk", cam2_clk.c, NULL),
5601 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-0020"),
5602 CLK_LOOKUP("csi_src_clk", csi0_src_clk.c, "msm_csid.0"),
5603 CLK_LOOKUP("csi_src_clk", csi1_src_clk.c, "msm_csid.1"),
5604 CLK_LOOKUP("csi_src_clk", csi2_src_clk.c, "msm_csid.2"),
5605 CLK_LOOKUP("csi_clk", csi0_clk.c, "msm_csid.0"),
5606 CLK_LOOKUP("csi_clk", csi1_clk.c, "msm_csid.1"),
5607 CLK_LOOKUP("csi_clk", csi2_clk.c, "msm_csid.2"),
5608 CLK_LOOKUP("csi_phy_clk", csi0_phy_clk.c, "msm_csid.0"),
5609 CLK_LOOKUP("csi_phy_clk", csi1_phy_clk.c, "msm_csid.1"),
5610 CLK_LOOKUP("csi_phy_clk", csi2_phy_clk.c, "msm_csid.2"),
5611 CLK_LOOKUP("csi_pix_clk", csi_pix_clk.c, "msm_ispif.0"),
5612 CLK_LOOKUP("csi_rdi_clk", csi_rdi_clk.c, "msm_ispif.0"),
5613 CLK_LOOKUP("csi_src_clk", csi2_src_clk.c, NULL),
5614 CLK_LOOKUP("csi_clk", csi2_clk.c, NULL),
5615 CLK_LOOKUP("csi_pix1_clk", csi_pix1_clk.c, "msm_ispif.0"),
5616 CLK_LOOKUP("csi_rdi1_clk", csi_rdi1_clk.c, "msm_ispif.0"),
5617 CLK_LOOKUP("csi_rdi2_clk", csi_rdi2_clk.c, "msm_ispif.0"),
5618 CLK_LOOKUP("csi_phy_clk", csi2_phy_clk.c, NULL),
5619 CLK_LOOKUP("csi2phy_timer_clk", csi2phy_timer_clk.c, NULL),
5620 CLK_LOOKUP("csiphy_timer_src_clk",
5621 csiphy_timer_src_clk.c, "msm_csiphy.0"),
5622 CLK_LOOKUP("csiphy_timer_src_clk",
5623 csiphy_timer_src_clk.c, "msm_csiphy.1"),
5624 CLK_LOOKUP("csiphy_timer_src_clk",
5625 csiphy_timer_src_clk.c, "msm_csiphy.2"),
5626 CLK_LOOKUP("csiphy_timer_clk", csi0phy_timer_clk.c, "msm_csiphy.0"),
5627 CLK_LOOKUP("csiphy_timer_clk", csi1phy_timer_clk.c, "msm_csiphy.1"),
5628 CLK_LOOKUP("csiphy_timer_clk", csi2phy_timer_clk.c, "msm_csiphy.2"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005629 CLK_LOOKUP("byte_clk", dsi1_byte_clk.c, "mipi_dsi.1"),
5630 CLK_LOOKUP("esc_clk", dsi1_esc_clk.c, "mipi_dsi.1"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005631 CLK_LOOKUP("core_clk", gfx3d_clk.c, "kgsl-3d0.0"),
5632 CLK_LOOKUP("core_clk", gfx3d_clk.c, "footswitch-8x60.2"),
5633 CLK_LOOKUP("bus_clk",
5634 gfx3d_axi_clk_8930.c, "footswitch-8x60.2"),
5635 CLK_LOOKUP("bus_clk", ijpeg_axi_clk.c, "footswitch-8x60.3"),
5636 CLK_LOOKUP("imem_clk", imem_axi_clk.c, NULL),
5637 CLK_LOOKUP("ijpeg_clk", ijpeg_clk.c, NULL),
5638 CLK_LOOKUP("core_clk", ijpeg_clk.c, "footswitch-8x60.3"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005639 CLK_LOOKUP("core_clk", mdp_clk.c, "mdp.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005640 CLK_LOOKUP("core_clk", mdp_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005641 CLK_LOOKUP("vsync_clk", mdp_vsync_clk.c, "mdp.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005642 CLK_LOOKUP("vsync_clk", mdp_vsync_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005643 CLK_LOOKUP("lut_clk", lut_mdp_clk.c, "mdp.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005644 CLK_LOOKUP("lut_clk", lut_mdp_clk.c, "footswitch-8x60.4"),
5645 CLK_LOOKUP("core_clk", rot_clk.c, "msm_rotator.0"),
5646 CLK_LOOKUP("core_clk", rot_clk.c, "footswitch-8x60.6"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005647 CLK_LOOKUP("src_clk", tv_src_clk.c, "dtv.0"),
5648 CLK_LOOKUP("src_clk", tv_src_clk.c, "tvenc.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005649 CLK_LOOKUP("tv_src_clk", tv_src_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005650 CLK_LOOKUP("dac_clk", tv_dac_clk.c, "tvenc.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005651 CLK_LOOKUP("core_clk", vcodec_clk.c, "msm_vidc.0"),
5652 CLK_LOOKUP("core_clk", vcodec_clk.c, "footswitch-8x60.7"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005653 CLK_LOOKUP("mdp_clk", mdp_tv_clk.c, "dtv.0"),
5654 CLK_LOOKUP("mdp_clk", mdp_tv_clk.c, "tvenc.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005655 CLK_LOOKUP("tv_clk", mdp_tv_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005656 CLK_LOOKUP("hdmi_clk", hdmi_tv_clk.c, "dtv.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005657 CLK_LOOKUP("core_clk", hdmi_app_clk.c, "hdmi_msm.1"),
5658 CLK_LOOKUP("vpe_clk", vpe_clk.c, "msm_vpe.0"),
5659 CLK_LOOKUP("core_clk", vpe_clk.c, "footswitch-8x60.9"),
5660 CLK_LOOKUP("vfe_clk", vfe_clk.c, "msm_vfe.0"),
5661 CLK_LOOKUP("core_clk", vfe_clk.c, "footswitch-8x60.8"),
5662 CLK_LOOKUP("csi_vfe_clk", csi_vfe_clk.c, "msm_vfe.0"),
5663 CLK_LOOKUP("bus_clk", vfe_axi_clk.c, "footswitch-8x60.8"),
5664 CLK_LOOKUP("bus_clk", mdp_axi_clk.c, "footswitch-8x60.4"),
5665 CLK_LOOKUP("bus_clk", rot_axi_clk.c, "footswitch-8x60.6"),
5666 CLK_LOOKUP("bus_clk", vcodec_axi_clk.c, "footswitch-8x60.7"),
5667 CLK_LOOKUP("bus_a_clk", vcodec_axi_a_clk.c, "footswitch-8x60.7"),
5668 CLK_LOOKUP("bus_b_clk", vcodec_axi_b_clk.c, "footswitch-8x60.7"),
5669 CLK_LOOKUP("bus_clk", vpe_axi_clk.c, "footswitch-8x60.9"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005670 CLK_LOOKUP("arb_clk", amp_p_clk.c, "mipi_dsi.1"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005671 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.0"),
5672 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.1"),
5673 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.2"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005674 CLK_LOOKUP("master_iface_clk", dsi1_m_p_clk.c, "mipi_dsi.1"),
5675 CLK_LOOKUP("slave_iface_clk", dsi1_s_p_clk.c, "mipi_dsi.1"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005676 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "kgsl-3d0.0"),
5677 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "footswitch-8x60.2"),
5678 CLK_LOOKUP("master_iface_clk", hdmi_m_p_clk.c, "hdmi_msm.1"),
5679 CLK_LOOKUP("slave_iface_clk", hdmi_s_p_clk.c, "hdmi_msm.1"),
5680 CLK_LOOKUP("ijpeg_pclk", ijpeg_p_clk.c, NULL),
5681 CLK_LOOKUP("iface_clk", ijpeg_p_clk.c, "footswitch-8x60.3"),
5682 CLK_LOOKUP("mem_iface_clk", imem_p_clk.c, "kgsl-3d0.0"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005683 CLK_LOOKUP("iface_clk", mdp_p_clk.c, "mdp.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005684 CLK_LOOKUP("iface_clk", mdp_p_clk.c, "footswitch-8x60.4"),
5685 CLK_LOOKUP("iface_clk", smmu_p_clk.c, "msm_iommu"),
5686 CLK_LOOKUP("iface_clk", rot_p_clk.c, "msm_rotator.0"),
5687 CLK_LOOKUP("iface_clk", rot_p_clk.c, "footswitch-8x60.6"),
5688 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "msm_vidc.0"),
5689 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "footswitch-8x60.7"),
5690 CLK_LOOKUP("vfe_pclk", vfe_p_clk.c, "msm_vfe.0"),
5691 CLK_LOOKUP("iface_clk", vfe_p_clk.c, "footswitch-8x60.8"),
5692 CLK_LOOKUP("vpe_pclk", vpe_p_clk.c, "msm_vpe.0"),
5693 CLK_LOOKUP("iface_clk", vpe_p_clk.c, "footswitch-8x60.9"),
5694 CLK_LOOKUP("bit_clk", mi2s_bit_clk.c, "msm-dai-q6.6"),
5695 CLK_LOOKUP("osr_clk", mi2s_osr_clk.c, "msm-dai-q6.6"),
5696 CLK_LOOKUP("bit_clk", codec_i2s_mic_bit_clk.c,
5697 "msm-dai-q6.1"),
5698 CLK_LOOKUP("osr_clk", codec_i2s_mic_osr_clk.c,
5699 "msm-dai-q6.1"),
5700 CLK_LOOKUP("bit_clk", spare_i2s_mic_bit_clk.c,
5701 "msm-dai-q6.5"),
5702 CLK_LOOKUP("osr_clk", spare_i2s_mic_osr_clk.c,
5703 "msm-dai-q6.5"),
5704 CLK_LOOKUP("bit_clk", codec_i2s_spkr_bit_clk.c,
5705 "msm-dai-q6.16384"),
5706 CLK_LOOKUP("osr_clk", codec_i2s_spkr_osr_clk.c,
5707 "msm-dai-q6.16384"),
5708 CLK_LOOKUP("bit_clk", spare_i2s_spkr_bit_clk.c,
5709 "msm-dai-q6.4"),
5710 CLK_LOOKUP("osr_clk", spare_i2s_spkr_osr_clk.c,
5711 "msm-dai-q6.4"),
5712 CLK_LOOKUP("pcm_clk", pcm_clk.c, "msm-dai-q6.2"),
5713 CLK_LOOKUP("sps_slimbus_clk", sps_slimbus_clk.c, NULL),
5714 CLK_LOOKUP("core_clk", audio_slimbus_clk.c, "msm_slim_ctrl.1"),
5715 CLK_LOOKUP("core_clk", vpe_axi_clk.c, "msm_iommu.1"),
5716 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.2"),
5717 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.3"),
5718 CLK_LOOKUP("core_clk", rot_axi_clk.c, "msm_iommu.4"),
5719 CLK_LOOKUP("core_clk", ijpeg_axi_clk.c, "msm_iommu.5"),
5720 CLK_LOOKUP("core_clk", vfe_axi_clk.c, "msm_iommu.6"),
5721 CLK_LOOKUP("core_clk", vcodec_axi_a_clk.c, "msm_iommu.7"),
5722 CLK_LOOKUP("core_clk", vcodec_axi_b_clk.c, "msm_iommu.8"),
5723 CLK_LOOKUP("core_clk", gfx3d_axi_clk_8930.c, "msm_iommu.9"),
5724 CLK_LOOKUP("core_clk", gfx3d_axi_clk_8930.c, "msm_iommu.10"),
5725
5726 CLK_LOOKUP("mdp_iommu_clk", mdp_axi_clk.c, "msm_vidc.0"),
5727 CLK_LOOKUP("rot_iommu_clk", rot_axi_clk.c, "msm_vidc.0"),
5728 CLK_LOOKUP("vcodec_iommu0_clk", vcodec_axi_a_clk.c, "msm_vidc.0"),
5729 CLK_LOOKUP("vcodec_iommu1_clk", vcodec_axi_b_clk.c, "msm_vidc.0"),
5730 CLK_LOOKUP("smmu_iface_clk", smmu_p_clk.c, "msm_vidc.0"),
Stephen Boyd7b973de2012-03-09 12:26:16 -08005731 CLK_LOOKUP("core_clk", vcodec_axi_clk.c, "pil_vidc"),
5732 CLK_LOOKUP("smmu_iface_clk", smmu_p_clk.c, "pil_vidc"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005733
5734 CLK_LOOKUP("dfab_dsps_clk", dfab_dsps_clk.c, NULL),
5735 CLK_LOOKUP("core_clk", dfab_usb_hs_clk.c, "msm_otg"),
5736 CLK_LOOKUP("bus_clk", dfab_sdc1_clk.c, "msm_sdcc.1"),
5737 CLK_LOOKUP("bus_clk", dfab_sdc2_clk.c, "msm_sdcc.2"),
5738 CLK_LOOKUP("bus_clk", dfab_sdc3_clk.c, "msm_sdcc.3"),
5739 CLK_LOOKUP("bus_clk", dfab_sdc4_clk.c, "msm_sdcc.4"),
5740 CLK_LOOKUP("bus_clk", dfab_sdc5_clk.c, "msm_sdcc.5"),
5741 CLK_LOOKUP("dfab_clk", dfab_sps_clk.c, "msm_sps"),
5742 CLK_LOOKUP("bus_clk", dfab_bam_dmux_clk.c, "BAM_RMNT"),
5743 CLK_LOOKUP("bus_clk", dfab_scm_clk.c, "scm"),
5744 CLK_LOOKUP("bus_clk", dfab_qseecom_clk.c, "qseecom"),
5745
5746 CLK_LOOKUP("mem_clk", ebi1_adm_clk.c, "msm_dmov"),
5747
5748 CLK_LOOKUP("l2_mclk", l2_m_clk, ""),
5749 CLK_LOOKUP("krait0_mclk", krait0_m_clk, ""),
5750 CLK_LOOKUP("krait1_mclk", krait1_m_clk, ""),
5751 CLK_LOOKUP("q6sw_clk", q6sw_clk, ""),
5752 CLK_LOOKUP("q6fw_clk", q6fw_clk, ""),
5753 CLK_LOOKUP("q6_func_clk", q6_func_clk, ""),
5754};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005755/*
5756 * Miscellaneous clock register initializations
5757 */
5758
5759/* Read, modify, then write-back a register. */
5760static void __init rmwreg(uint32_t val, void *reg, uint32_t mask)
5761{
5762 uint32_t regval = readl_relaxed(reg);
5763 regval &= ~mask;
5764 regval |= val;
5765 writel_relaxed(regval, reg);
5766}
5767
Tianyi Gou41515e22011-09-01 19:37:43 -07005768static void __init set_fsm_mode(void __iomem *mode_reg)
5769{
5770 u32 regval = readl_relaxed(mode_reg);
5771
5772 /*De-assert reset to FSM */
5773 regval &= ~BIT(21);
5774 writel_relaxed(regval, mode_reg);
5775
5776 /* Program bias count */
Tianyi Gou358c3862011-10-18 17:03:41 -07005777 regval &= ~BM(19, 14);
5778 regval |= BVAL(19, 14, 0x1);
5779 writel_relaxed(regval, mode_reg);
5780
5781 /* Program lock count */
Tianyi Gou41515e22011-09-01 19:37:43 -07005782 regval &= ~BM(13, 8);
5783 regval |= BVAL(13, 8, 0x8);
5784 writel_relaxed(regval, mode_reg);
5785
5786 /*Enable PLL FSM voting */
5787 regval |= BIT(20);
5788 writel_relaxed(regval, mode_reg);
5789}
5790
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005791static void __init reg_init(void)
5792{
Stephen Boydd471e7a2011-11-19 01:37:39 -08005793 void __iomem *imem_reg;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005794 /* Deassert MM SW_RESET_ALL signal. */
5795 writel_relaxed(0, SW_RESET_ALL_REG);
5796
Tianyi Gou8c1a1182011-10-10 14:47:11 -07005797 /*
Tianyi Goue3d4f542012-03-15 17:06:45 -07005798 * Some bits are only used on 8960 or 8064 or 8930 and are marked as
5799 * reserved bits on the other SoCs. Writing to these reserved bits
Tianyi Gou8c1a1182011-10-10 14:47:11 -07005800 * should have no effect.
5801 */
Stephen Boydd471e7a2011-11-19 01:37:39 -08005802 /*
5803 * Initialize MM AHB registers: Enable the FPB clock and disable HW
Tianyi Gou3022dfd2012-01-25 15:50:05 -08005804 * gating on non-8960 for all clocks. Also set VFE_AHB's
Stephen Boydd471e7a2011-11-19 01:37:39 -08005805 * FORCE_CORE_ON bit to prevent its memory from being collapsed when
5806 * the clock is halted. The sleep and wake-up delays are set to safe
5807 * values.
5808 */
Tianyi Gou3022dfd2012-01-25 15:50:05 -08005809 if (cpu_is_msm8960()) {
Stephen Boydd471e7a2011-11-19 01:37:39 -08005810 rmwreg(0x44000000, AHB_EN_REG, 0x6C000103);
5811 writel_relaxed(0x3C7097F9, AHB_EN2_REG);
5812 } else {
5813 rmwreg(0x00000003, AHB_EN_REG, 0x6C000103);
5814 writel_relaxed(0x000007F9, AHB_EN2_REG);
5815 }
Tianyi Gou8c1a1182011-10-10 14:47:11 -07005816 if (cpu_is_apq8064())
5817 rmwreg(0x00000000, AHB_EN3_REG, 0x00000001);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005818
5819 /* Deassert all locally-owned MM AHB resets. */
5820 rmwreg(0, SW_RESET_AHB_REG, 0xFFF7DFFF);
Tianyi Gou41515e22011-09-01 19:37:43 -07005821 rmwreg(0, SW_RESET_AHB2_REG, 0x0000000F);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005822
5823 /* Initialize MM AXI registers: Enable HW gating for all clocks that
5824 * support it. Also set FORCE_CORE_ON bits, and any sleep and wake-up
5825 * delays to safe values. */
Stephen Boydd471e7a2011-11-19 01:37:39 -08005826 if (cpu_is_msm8960() &&
5827 SOCINFO_VERSION_MAJOR(socinfo_get_version()) >= 3) {
5828 rmwreg(0x0003AFF9, MAXI_EN_REG, 0x0803FFFF);
5829 rmwreg(0x3A27FCFF, MAXI_EN2_REG, 0x3A3FFFFF);
Gopikrishnaiah Anandan83b6e852012-01-05 17:47:02 -08005830 rmwreg(0x0027FCFF, MAXI_EN4_REG, 0x017FFFFF);
Stephen Boydd471e7a2011-11-19 01:37:39 -08005831 } else {
5832 rmwreg(0x000007F9, MAXI_EN_REG, 0x0803FFFF);
5833 rmwreg(0x3027FCFF, MAXI_EN2_REG, 0x3A3FFFFF);
5834 rmwreg(0x0027FCFF, MAXI_EN4_REG, 0x017FFFFF);
5835 }
Matt Wagantall53d968f2011-07-19 13:22:53 -07005836 rmwreg(0x0027FCFF, MAXI_EN3_REG, 0x003FFFFF);
Tianyi Gou8c1a1182011-10-10 14:47:11 -07005837 if (cpu_is_apq8064())
5838 rmwreg(0x009FE4FF, MAXI_EN5_REG, 0x01FFEFFF);
Tianyi Goue3d4f542012-03-15 17:06:45 -07005839 if (cpu_is_msm8930())
5840 rmwreg(0x000004FF, MAXI_EN5_REG, 0x00000FFF);
Tianyi Gou3022dfd2012-01-25 15:50:05 -08005841 if (cpu_is_msm8960())
Stephen Boydd471e7a2011-11-19 01:37:39 -08005842 rmwreg(0x00003C38, SAXI_EN_REG, 0x00003FFF);
5843 else
5844 rmwreg(0x000003C7, SAXI_EN_REG, 0x00003FFF);
5845
5846 /* Enable IMEM's clk_on signal */
5847 imem_reg = ioremap(0x04b00040, 4);
5848 if (imem_reg) {
5849 writel_relaxed(0x3, imem_reg);
5850 iounmap(imem_reg);
5851 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005852
5853 /* Initialize MM CC registers: Set MM FORCE_CORE_ON bits so that core
5854 * memories retain state even when not clocked. Also, set sleep and
5855 * wake-up delays to safe values. */
Matt Wagantall53d968f2011-07-19 13:22:53 -07005856 rmwreg(0x00000000, CSI0_CC_REG, 0x00000410);
5857 rmwreg(0x00000000, CSI1_CC_REG, 0x00000410);
5858 rmwreg(0x80FF0000, DSI1_BYTE_CC_REG, 0xE0FF0010);
Matt Wagantall53d968f2011-07-19 13:22:53 -07005859 rmwreg(0x80FF0000, DSI_PIXEL_CC_REG, 0xE0FF0010);
Tarun Karra6fbc00a2011-12-13 09:23:47 -07005860 rmwreg(0xC0FF0000, GFX3D_CC_REG, 0xE0FF0010);
Matt Wagantall53d968f2011-07-19 13:22:53 -07005861 rmwreg(0x80FF0000, IJPEG_CC_REG, 0xE0FF0010);
Matt Wagantall53d968f2011-07-19 13:22:53 -07005862 rmwreg(0x80FF0000, MDP_CC_REG, 0xE1FF0010);
5863 rmwreg(0x80FF0000, MDP_LUT_CC_REG, 0xE0FF0010);
5864 rmwreg(0x80FF0000, ROT_CC_REG, 0xE0FF0010);
Matt Wagantall53d968f2011-07-19 13:22:53 -07005865 rmwreg(0x000004FF, TV_CC2_REG, 0x000007FF);
5866 rmwreg(0xC0FF0000, VCODEC_CC_REG, 0xE0FF0010);
5867 rmwreg(0x80FF0000, VFE_CC_REG, 0xE0FF4010);
Stephen Boyd94625ef2011-07-12 17:06:01 -07005868 rmwreg(0x800000FF, VFE_CC2_REG, 0xE00000FF);
Matt Wagantall53d968f2011-07-19 13:22:53 -07005869 rmwreg(0x80FF0000, VPE_CC_REG, 0xE0FF0010);
Tianyi Goue3d4f542012-03-15 17:06:45 -07005870 if (cpu_is_msm8960() || cpu_is_apq8064()) {
5871 rmwreg(0x80FF0000, DSI2_BYTE_CC_REG, 0xE0FF0010);
5872 rmwreg(0x80FF0000, DSI2_PIXEL_CC_REG, 0xE0FF0010);
5873 rmwreg(0x80FF0000, JPEGD_CC_REG, 0xE0FF0010);
5874 }
5875 if (cpu_is_msm8960() || cpu_is_msm8930())
5876 rmwreg(0x80FF0000, TV_CC_REG, 0xE1FFC010);
5877
5878 if (cpu_is_msm8960()) {
Tianyi Gou8c1a1182011-10-10 14:47:11 -07005879 rmwreg(0x80FF0000, GFX2D0_CC_REG, 0xE0FF0010);
5880 rmwreg(0x80FF0000, GFX2D1_CC_REG, 0xE0FF0010);
Tianyi Gou8c1a1182011-10-10 14:47:11 -07005881 }
5882 if (cpu_is_apq8064()) {
5883 rmwreg(0x00000000, TV_CC_REG, 0x00004010);
Tianyi Gou621f8742011-09-01 21:45:01 -07005884 rmwreg(0x80FF0000, VCAP_CC_REG, 0xE0FF1010);
Tianyi Gou8c1a1182011-10-10 14:47:11 -07005885 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005886
Tianyi Gou41515e22011-09-01 19:37:43 -07005887 /*
5888 * Initialize USB_HS_HCLK_FS registers: Set FORCE_C_ON bits so that
5889 * core remain active during halt state of the clk. Also, set sleep
5890 * and wake-up value to max.
5891 */
5892 rmwreg(0x0000004F, USB_HS1_HCLK_FS_REG, 0x0000007F);
Tianyi Gou8c1a1182011-10-10 14:47:11 -07005893 if (cpu_is_apq8064()) {
5894 rmwreg(0x0000004F, USB_HS3_HCLK_FS_REG, 0x0000007F);
5895 rmwreg(0x0000004F, USB_HS4_HCLK_FS_REG, 0x0000007F);
5896 }
Tianyi Gou41515e22011-09-01 19:37:43 -07005897
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005898 /* De-assert MM AXI resets to all hardware blocks. */
5899 writel_relaxed(0, SW_RESET_AXI_REG);
5900
5901 /* Deassert all MM core resets. */
5902 writel_relaxed(0, SW_RESET_CORE_REG);
Tianyi Gou41515e22011-09-01 19:37:43 -07005903 writel_relaxed(0, SW_RESET_CORE2_REG);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005904
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005905 /* Enable TSSC and PDM PXO sources. */
5906 writel_relaxed(BIT(11), TSSC_CLK_CTL_REG);
5907 writel_relaxed(BIT(15), PDM_CLK_NS_REG);
5908
5909 /* Source SLIMBus xo src from slimbus reference clock */
Tianyi Goue3d4f542012-03-15 17:06:45 -07005910 if (cpu_is_msm8960())
Tianyi Gou8c1a1182011-10-10 14:47:11 -07005911 writel_relaxed(0x3, SLIMBUS_XO_SRC_CLK_CTL_REG);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005912
5913 /* Source the dsi_byte_clks from the DSI PHY PLLs */
5914 rmwreg(0x1, DSI1_BYTE_NS_REG, 0x7);
Tianyi Goue3d4f542012-03-15 17:06:45 -07005915 if (cpu_is_msm8960() || cpu_is_apq8064())
5916 rmwreg(0x2, DSI2_BYTE_NS_REG, 0x7);
Tianyi Gou41515e22011-09-01 19:37:43 -07005917
5918 /* Source the sata_phy_ref_clk from PXO */
5919 if (cpu_is_apq8064())
5920 rmwreg(0, SATA_PHY_REF_CLK_CTL_REG, 0x1);
5921
5922 /*
Tianyi Gou05e01102012-02-08 22:15:49 -08005923 * TODO: Programming below PLLs and prng_clk is temporary and
5924 * needs to be removed after bootloaders program them.
Tianyi Gou41515e22011-09-01 19:37:43 -07005925 */
5926 if (cpu_is_apq8064()) {
Tianyi Gou317aa862012-02-06 14:31:07 -08005927 u32 is_pll_enabled;
Tianyi Gou41515e22011-09-01 19:37:43 -07005928
5929 /* Program pxo_src_clk to source from PXO */
5930 rmwreg(0x1, PXO_SRC_CLK_CTL_REG, 0x7);
5931
Tianyi Gou41515e22011-09-01 19:37:43 -07005932 /* Check if PLL14 is active */
5933 is_pll_enabled = readl_relaxed(BB_PLL14_STATUS_REG) & BIT(16);
5934 if (!is_pll_enabled) {
Tianyi Goudf71f2e2011-10-24 22:25:04 -07005935 /* Ref clk = 27MHz and program pll14 to 480MHz */
Tianyi Gou317aa862012-02-06 14:31:07 -08005936 writel_relaxed(0x00031011, BB_PLL14_L_VAL_REG);
Tianyi Goudf71f2e2011-10-24 22:25:04 -07005937 writel_relaxed(0x7, BB_PLL14_M_VAL_REG);
5938 writel_relaxed(0x9, BB_PLL14_N_VAL_REG);
Tianyi Gou41515e22011-09-01 19:37:43 -07005939
Tianyi Gou317aa862012-02-06 14:31:07 -08005940 /*
5941 * Enable the main output and the MN accumulator
5942 * Set pre-divider and post-divider values to 1 and 1
5943 */
5944 writel_relaxed(0x00C00000, BB_PLL14_CONFIG_REG);
Tianyi Gou41515e22011-09-01 19:37:43 -07005945
Tianyi Gou41515e22011-09-01 19:37:43 -07005946 set_fsm_mode(BB_PLL14_MODE_REG);
5947 }
Tianyi Gou621f8742011-09-01 21:45:01 -07005948
Tianyi Gou621f8742011-09-01 21:45:01 -07005949 /* Program PLL15 to 975MHz with ref clk = 27MHz */
Tianyi Gou317aa862012-02-06 14:31:07 -08005950 writel_relaxed(0x31024, MM_PLL3_L_VAL_REG);
5951 writel_relaxed(0x1, MM_PLL3_M_VAL_REG);
5952 writel_relaxed(0x9, MM_PLL3_N_VAL_REG);
Tianyi Gou621f8742011-09-01 21:45:01 -07005953
Tianyi Gou317aa862012-02-06 14:31:07 -08005954 writel_relaxed(0xC20000, MM_PLL3_CONFIG_REG);
Tianyi Gouc29c3242011-10-12 21:02:15 -07005955
5956 /* Check if PLL4 is active */
5957 is_pll_enabled = readl_relaxed(LCC_PLL0_STATUS_REG) & BIT(16);
5958 if (!is_pll_enabled) {
Tianyi Goudf71f2e2011-10-24 22:25:04 -07005959 /* Ref clk = 27MHz and program pll4 to 393.2160MHz */
5960 writel_relaxed(0xE, LCC_PLL0_L_VAL_REG);
5961 writel_relaxed(0x27A, LCC_PLL0_M_VAL_REG);
5962 writel_relaxed(0x465, LCC_PLL0_N_VAL_REG);
Tianyi Gouc29c3242011-10-12 21:02:15 -07005963
Tianyi Gou317aa862012-02-06 14:31:07 -08005964 writel_relaxed(0xC00000, LCC_PLL0_CONFIG_REG);
Tianyi Gouc29c3242011-10-12 21:02:15 -07005965
5966 set_fsm_mode(LCC_PLL0_MODE_REG);
5967 }
5968
5969 /* Enable PLL4 source on the LPASS Primary PLL Mux */
5970 writel_relaxed(0x1, LCC_PRI_PLL_CLK_CTL_REG);
Tianyi Gou05e01102012-02-08 22:15:49 -08005971
5972 /* Program prng_clk to 64MHz if it isn't configured */
5973 if (!readl_relaxed(PRNG_CLK_NS_REG))
5974 writel_relaxed(0x2B, PRNG_CLK_NS_REG);
Tianyi Gou41515e22011-09-01 19:37:43 -07005975 }
Tianyi Gou65c536a2012-03-20 23:20:29 -07005976
5977 /*
5978 * Program PLL15 to 900MHz with ref clk = 27MHz and
5979 * only enable PLL main output.
5980 */
5981 if (cpu_is_msm8930()) {
5982 writel_relaxed(0x30021, MM_PLL3_L_VAL_REG);
5983 writel_relaxed(0x1, MM_PLL3_M_VAL_REG);
5984 writel_relaxed(0x3, MM_PLL3_N_VAL_REG);
5985
5986 writel_relaxed(0xC20000, MM_PLL3_CONFIG_REG);
5987 writel_relaxed(0, MM_PLL3_TEST_CTL_REG);
5988 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005989}
5990
Matt Wagantallb64888f2012-04-02 21:35:07 -07005991static void __init msm8960_clock_pre_init(void)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005992{
Saravana Kannan298ec392012-02-08 19:21:47 -08005993 if (cpu_is_apq8064()) {
5994 vdd_sr2_pll.set_vdd = set_vdd_sr2_pll_8064;
Tianyi Goue1faaf22012-01-24 16:07:19 -08005995 } else if (cpu_is_msm8930() || cpu_is_msm8627()) {
Saravana Kannan298ec392012-02-08 19:21:47 -08005996 vdd_dig.set_vdd = set_vdd_dig_8930;
5997 vdd_sr2_pll.set_vdd = set_vdd_sr2_pll_8930;
Tianyi Goue1faaf22012-01-24 16:07:19 -08005998 }
Tianyi Goubf3d0b12012-01-23 14:37:28 -08005999
Tianyi Gou41515e22011-09-01 19:37:43 -07006000 /*
Matt Wagantalle18bbc82011-10-06 10:07:28 -07006001 * Change the freq tables for and voltage requirements for
6002 * clocks which differ between 8960 and 8064.
Tianyi Gou41515e22011-09-01 19:37:43 -07006003 */
6004 if (cpu_is_apq8064()) {
6005 gfx3d_clk.freq_tbl = clk_tbl_gfx3d_8064;
Matt Wagantalle18bbc82011-10-06 10:07:28 -07006006
6007 memcpy(gfx3d_clk.c.fmax, fmax_gfx3d_8064,
6008 sizeof(gfx3d_clk.c.fmax));
6009 memcpy(ijpeg_clk.c.fmax, fmax_ijpeg_8064,
6010 sizeof(ijpeg_clk.c.fmax));
6011 memcpy(mdp_clk.c.fmax, fmax_mdp_8064,
6012 sizeof(ijpeg_clk.c.fmax));
6013 memcpy(tv_src_clk.c.fmax, fmax_tv_src_8064,
6014 sizeof(tv_src_clk.c.fmax));
6015 memcpy(vfe_clk.c.fmax, fmax_vfe_8064,
6016 sizeof(vfe_clk.c.fmax));
6017
Tianyi Goue3d4f542012-03-15 17:06:45 -07006018 gmem_axi_clk.c.depends = &gfx3d_axi_clk_8064.c;
6019 }
6020
6021 /*
6022 * Change the freq tables and voltage requirements for
6023 * clocks which differ between 8960 and 8930.
6024 */
6025 if (cpu_is_msm8930()) {
6026 gfx3d_clk.freq_tbl = clk_tbl_gfx3d_8930;
6027
6028 memcpy(gfx3d_clk.c.fmax, fmax_gfx3d_8930,
6029 sizeof(gfx3d_clk.c.fmax));
6030
6031 pll15_clk.c.rate = 900000000;
6032 gmem_axi_clk.c.depends = &gfx3d_axi_clk_8930.c;
Tianyi Gou41515e22011-09-01 19:37:43 -07006033 }
Stephen Boyd94625ef2011-07-12 17:06:01 -07006034
Matt Wagantalle18bbc82011-10-06 10:07:28 -07006035 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006036
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07006037 clk_ops_pll.enable = sr_pll_clk_enable;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006038
6039 /* Initialize clock registers. */
6040 reg_init();
Matt Wagantallb64888f2012-04-02 21:35:07 -07006041}
6042
6043static void __init msm8960_clock_post_init(void)
6044{
6045 /* Keep PXO on whenever APPS cpu is active */
6046 clk_prepare_enable(&pxo_a_clk.c);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006047
Matt Wagantalle655cd72012-04-09 10:15:03 -07006048 /* Reset 3D core while clocked to ensure it resets completely. */
6049 clk_set_rate(&gfx3d_clk.c, 27000000);
6050 clk_prepare_enable(&gfx3d_clk.c);
6051 clk_reset(&gfx3d_clk.c, CLK_RESET_ASSERT);
6052 udelay(5);
6053 clk_reset(&gfx3d_clk.c, CLK_RESET_DEASSERT);
6054 clk_disable_unprepare(&gfx3d_clk.c);
6055
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006056 /* Initialize rates for clocks that only support one. */
6057 clk_set_rate(&pdm_clk.c, 27000000);
6058 clk_set_rate(&prng_clk.c, 64000000);
6059 clk_set_rate(&mdp_vsync_clk.c, 27000000);
6060 clk_set_rate(&tsif_ref_clk.c, 105000);
6061 clk_set_rate(&tssc_clk.c, 27000000);
6062 clk_set_rate(&usb_hs1_xcvr_clk.c, 60000000);
Tianyi Gou41515e22011-09-01 19:37:43 -07006063 if (cpu_is_apq8064()) {
6064 clk_set_rate(&usb_hs3_xcvr_clk.c, 60000000);
6065 clk_set_rate(&usb_hs4_xcvr_clk.c, 60000000);
6066 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006067 clk_set_rate(&usb_fs1_src_clk.c, 60000000);
Stepan Moskovchenko2429f152011-10-25 14:42:35 -07006068 if (cpu_is_msm8960() || cpu_is_msm8930())
Tianyi Gou41515e22011-09-01 19:37:43 -07006069 clk_set_rate(&usb_fs2_src_clk.c, 60000000);
Stephen Boyd94625ef2011-07-12 17:06:01 -07006070 clk_set_rate(&usb_hsic_xcvr_fs_clk.c, 60000000);
6071 clk_set_rate(&usb_hsic_hsic_src_clk.c, 480000000);
6072 clk_set_rate(&usb_hsic_hsio_cal_clk.c, 9000000);
Lena Salman127823f2012-02-14 17:13:53 +02006073 clk_set_rate(&usb_hsic_system_clk.c, 60000000);
Stephen Boyd092fd182011-10-21 15:56:30 -07006074 /*
6075 * Set the CSI rates to a safe default to avoid warnings when
6076 * switching csi pix and rdi clocks.
6077 */
6078 clk_set_rate(&csi0_src_clk.c, 27000000);
6079 clk_set_rate(&csi1_src_clk.c, 27000000);
6080 clk_set_rate(&csi2_src_clk.c, 27000000);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006081
6082 /*
Stephen Boyd60496bb2011-10-17 13:51:37 -07006083 * The halt status bits for these clocks may be incorrect at boot.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006084 * Toggle these clocks on and off to refresh them.
6085 */
Matt Wagantall0625ea02011-07-13 18:51:56 -07006086 rcg_clk_enable(&pdm_clk.c);
6087 rcg_clk_disable(&pdm_clk.c);
6088 rcg_clk_enable(&tssc_clk.c);
6089 rcg_clk_disable(&tssc_clk.c);
Stephen Boyde334aeb2012-01-24 12:17:29 -08006090 clk_prepare_enable(&usb_hsic_hsic_clk.c);
6091 clk_disable_unprepare(&usb_hsic_hsic_clk.c);
Stephen Boydd7a143a2012-02-16 17:59:26 -08006092
6093 /*
6094 * Keep sfab floor @ 54MHz so that Krait AHB is at least 27MHz at all
6095 * times when Apps CPU is active. This ensures the timer's requirement
6096 * of Krait AHB running 4 times as fast as the timer itself.
6097 */
6098 clk_set_rate(&sfab_tmr_a_clk.c, 54000000);
Stephen Boyde334aeb2012-01-24 12:17:29 -08006099 clk_prepare_enable(&sfab_tmr_a_clk.c);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006100}
6101
Stephen Boydbb600ae2011-08-02 20:11:40 -07006102static int __init msm8960_clock_late_init(void)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006103{
Stephen Boyda3787f32011-09-16 18:55:13 -07006104 int rc;
6105 struct clk *mmfpb_a_clk = clk_get_sys("clock-8960", "mmfpb_a_clk");
Stephen Boyd85436132011-09-16 18:55:13 -07006106 struct clk *cfpb_a_clk = clk_get_sys("clock-8960", "cfpb_a_clk");
Stephen Boyda3787f32011-09-16 18:55:13 -07006107
6108 /* Vote for MMFPB to be at least 76.8MHz when an Apps CPU is active. */
6109 if (WARN(IS_ERR(mmfpb_a_clk), "mmfpb_a_clk not found (%ld)\n",
6110 PTR_ERR(mmfpb_a_clk)))
6111 return PTR_ERR(mmfpb_a_clk);
Matt Wagantallde555f562011-11-08 14:18:07 -08006112 rc = clk_set_rate(mmfpb_a_clk, 76800000);
Stephen Boyda3787f32011-09-16 18:55:13 -07006113 if (WARN(rc, "mmfpb_a_clk rate was not set (%d)\n", rc))
6114 return rc;
Stephen Boyde334aeb2012-01-24 12:17:29 -08006115 rc = clk_prepare_enable(mmfpb_a_clk);
Stephen Boyda3787f32011-09-16 18:55:13 -07006116 if (WARN(rc, "mmfpb_a_clk not enabled (%d)\n", rc))
6117 return rc;
6118
Stephen Boyd85436132011-09-16 18:55:13 -07006119 /* Vote for CFPB to be at least 64MHz when an Apps CPU is active. */
6120 if (WARN(IS_ERR(cfpb_a_clk), "cfpb_a_clk not found (%ld)\n",
6121 PTR_ERR(cfpb_a_clk)))
6122 return PTR_ERR(cfpb_a_clk);
Matt Wagantallde555f562011-11-08 14:18:07 -08006123 rc = clk_set_rate(cfpb_a_clk, 64000000);
Stephen Boyd85436132011-09-16 18:55:13 -07006124 if (WARN(rc, "cfpb_a_clk rate was not set (%d)\n", rc))
6125 return rc;
Stephen Boyde334aeb2012-01-24 12:17:29 -08006126 rc = clk_prepare_enable(cfpb_a_clk);
Stephen Boyd85436132011-09-16 18:55:13 -07006127 if (WARN(rc, "cfpb_a_clk not enabled (%d)\n", rc))
6128 return rc;
Matt Wagantalle18bbc82011-10-06 10:07:28 -07006129
6130 return unvote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006131}
Stephen Boydbb600ae2011-08-02 20:11:40 -07006132
6133struct clock_init_data msm8960_clock_init_data __initdata = {
6134 .table = msm_clocks_8960,
6135 .size = ARRAY_SIZE(msm_clocks_8960),
Matt Wagantallb64888f2012-04-02 21:35:07 -07006136 .pre_init = msm8960_clock_pre_init,
6137 .post_init = msm8960_clock_post_init,
Stephen Boydbb600ae2011-08-02 20:11:40 -07006138 .late_init = msm8960_clock_late_init,
6139};
Tianyi Gou41515e22011-09-01 19:37:43 -07006140
6141struct clock_init_data apq8064_clock_init_data __initdata = {
6142 .table = msm_clocks_8064,
6143 .size = ARRAY_SIZE(msm_clocks_8064),
Matt Wagantallb64888f2012-04-02 21:35:07 -07006144 .pre_init = msm8960_clock_pre_init,
6145 .post_init = msm8960_clock_post_init,
Tianyi Gou41515e22011-09-01 19:37:43 -07006146 .late_init = msm8960_clock_late_init,
6147};
Tianyi Goue3d4f542012-03-15 17:06:45 -07006148
6149struct clock_init_data msm8930_clock_init_data __initdata = {
6150 .table = msm_clocks_8930,
6151 .size = ARRAY_SIZE(msm_clocks_8930),
Matt Wagantallb64888f2012-04-02 21:35:07 -07006152 .pre_init = msm8960_clock_pre_init,
6153 .post_init = msm8960_clock_post_init,
Tianyi Goue3d4f542012-03-15 17:06:45 -07006154 .late_init = msm8960_clock_late_init,
6155};