blob: 68eaae324b6a874723c5ecddef35c8f64d0b1a1b [file] [log] [blame]
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001/*
2 * linux/arch/arm/plat-omap/dma.c
3 *
Tony Lindgren97b7f712008-07-03 12:24:37 +03004 * Copyright (C) 2003 - 2008 Nokia Corporation
Jan Engelhardt96de0e22007-10-19 23:21:04 +02005 * Author: Juha Yrjölä <juha.yrjola@nokia.com>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01006 * DMA channel linking for 1610 by Samuel Ortiz <samuel.ortiz@nokia.com>
7 * Graphics DMA and LCD DMA graphics tranformations
8 * by Imre Deak <imre.deak@nokia.com>
Anand Gadiyarf8151e52007-12-01 12:14:11 -08009 * OMAP2/3 support Copyright (C) 2004-2007 Texas Instruments, Inc.
Tony Lindgren1a8bfa12005-11-10 14:26:50 +000010 * Merged to support both OMAP1 and OMAP2 by Tony Lindgren <tony@atomide.com>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010011 * Some functions based on earlier dma-omap.c Copyright (C) 2001 RidgeRun, Inc.
12 *
Santosh Shilimkar44169072009-05-28 14:16:04 -070013 * Copyright (C) 2009 Texas Instruments
14 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
15 *
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010016 * Support functions for the OMAP internal DMA channels.
17 *
18 * This program is free software; you can redistribute it and/or modify
19 * it under the terms of the GNU General Public License version 2 as
20 * published by the Free Software Foundation.
21 *
22 */
23
24#include <linux/module.h>
25#include <linux/init.h>
26#include <linux/sched.h>
27#include <linux/spinlock.h>
28#include <linux/errno.h>
29#include <linux/interrupt.h>
Thomas Gleixner418ca1f2006-07-01 22:32:41 +010030#include <linux/irq.h>
Tony Lindgren97b7f712008-07-03 12:24:37 +030031#include <linux/io.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010032
33#include <asm/system.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010034#include <mach/hardware.h>
Russell Kingdcea83a2008-11-29 11:40:28 +000035#include <mach/dma.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010036
Russell Kinga09e64f2008-08-05 16:14:15 +010037#include <mach/tc.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010038
Anand Gadiyarf8151e52007-12-01 12:14:11 -080039#undef DEBUG
40
41#ifndef CONFIG_ARCH_OMAP1
42enum { DMA_CH_ALLOC_DONE, DMA_CH_PARAMS_SET_DONE, DMA_CH_STARTED,
43 DMA_CH_QUEUED, DMA_CH_NOTSTARTED, DMA_CH_PAUSED, DMA_CH_LINK_ENABLED
44};
45
46enum { DMA_CHAIN_STARTED, DMA_CHAIN_NOTSTARTED };
Tony Lindgren1a8bfa12005-11-10 14:26:50 +000047#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010048
Tony Lindgren97b7f712008-07-03 12:24:37 +030049#define OMAP_DMA_ACTIVE 0x01
50#define OMAP_DMA_CCR_EN (1 << 7)
Tony Lindgren7ff879d2006-06-26 16:16:15 -070051#define OMAP2_DMA_CSR_CLEAR_MASK 0xffe
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010052
Tony Lindgren97b7f712008-07-03 12:24:37 +030053#define OMAP_FUNC_MUX_ARM_BASE (0xfffe1000 + 0xec)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010054
Tony Lindgren97b7f712008-07-03 12:24:37 +030055static int enable_1510_mode;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010056
57struct omap_dma_lch {
58 int next_lch;
59 int dev_id;
60 u16 saved_csr;
61 u16 enabled_irqs;
62 const char *dev_name;
Tony Lindgren97b7f712008-07-03 12:24:37 +030063 void (*callback)(int lch, u16 ch_status, void *data);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010064 void *data;
Anand Gadiyarf8151e52007-12-01 12:14:11 -080065
66#ifndef CONFIG_ARCH_OMAP1
67 /* required for Dynamic chaining */
68 int prev_linked_ch;
69 int next_linked_ch;
70 int state;
71 int chain_id;
72
73 int status;
74#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010075 long flags;
76};
77
Anand Gadiyarf8151e52007-12-01 12:14:11 -080078struct dma_link_info {
79 int *linked_dmach_q;
80 int no_of_lchs_linked;
81
82 int q_count;
83 int q_tail;
84 int q_head;
85
86 int chain_state;
87 int chain_mode;
88
89};
90
Tony Lindgren4d963722008-07-03 12:24:31 +030091static struct dma_link_info *dma_linked_lch;
92
93#ifndef CONFIG_ARCH_OMAP1
Anand Gadiyarf8151e52007-12-01 12:14:11 -080094
95/* Chain handling macros */
96#define OMAP_DMA_CHAIN_QINIT(chain_id) \
97 do { \
98 dma_linked_lch[chain_id].q_head = \
99 dma_linked_lch[chain_id].q_tail = \
100 dma_linked_lch[chain_id].q_count = 0; \
101 } while (0)
102#define OMAP_DMA_CHAIN_QFULL(chain_id) \
103 (dma_linked_lch[chain_id].no_of_lchs_linked == \
104 dma_linked_lch[chain_id].q_count)
105#define OMAP_DMA_CHAIN_QLAST(chain_id) \
106 do { \
107 ((dma_linked_lch[chain_id].no_of_lchs_linked-1) == \
108 dma_linked_lch[chain_id].q_count) \
109 } while (0)
110#define OMAP_DMA_CHAIN_QEMPTY(chain_id) \
111 (0 == dma_linked_lch[chain_id].q_count)
112#define __OMAP_DMA_CHAIN_INCQ(end) \
113 ((end) = ((end)+1) % dma_linked_lch[chain_id].no_of_lchs_linked)
114#define OMAP_DMA_CHAIN_INCQHEAD(chain_id) \
115 do { \
116 __OMAP_DMA_CHAIN_INCQ(dma_linked_lch[chain_id].q_head); \
117 dma_linked_lch[chain_id].q_count--; \
118 } while (0)
119
120#define OMAP_DMA_CHAIN_INCQTAIL(chain_id) \
121 do { \
122 __OMAP_DMA_CHAIN_INCQ(dma_linked_lch[chain_id].q_tail); \
123 dma_linked_lch[chain_id].q_count++; \
124 } while (0)
125#endif
Tony Lindgren4d963722008-07-03 12:24:31 +0300126
127static int dma_lch_count;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100128static int dma_chan_count;
Santosh Shilimkar2263f022009-03-23 18:07:48 -0700129static int omap_dma_reserve_channels;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100130
131static spinlock_t dma_chan_lock;
Tony Lindgren4d963722008-07-03 12:24:31 +0300132static struct omap_dma_lch *dma_chan;
Tony Lindgren0499bde2008-07-03 12:24:36 +0300133static void __iomem *omap_dma_base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100134
Tony Lindgren4d963722008-07-03 12:24:31 +0300135static const u8 omap1_dma_irq[OMAP1_LOGICAL_DMA_CH_COUNT] = {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100136 INT_DMA_CH0_6, INT_DMA_CH1_7, INT_DMA_CH2_8, INT_DMA_CH3,
137 INT_DMA_CH4, INT_DMA_CH5, INT_1610_DMA_CH6, INT_1610_DMA_CH7,
138 INT_1610_DMA_CH8, INT_1610_DMA_CH9, INT_1610_DMA_CH10,
139 INT_1610_DMA_CH11, INT_1610_DMA_CH12, INT_1610_DMA_CH13,
140 INT_1610_DMA_CH14, INT_1610_DMA_CH15, INT_DMA_LCD
141};
142
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800143static inline void disable_lnk(int lch);
144static void omap_disable_channel_irq(int lch);
145static inline void omap_enable_channel_irq(int lch);
146
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000147#define REVISIT_24XX() printk(KERN_ERR "FIXME: no %s on 24xx\n", \
Harvey Harrison8e86f422008-03-04 15:08:02 -0800148 __func__);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000149
Tony Lindgren0499bde2008-07-03 12:24:36 +0300150#define dma_read(reg) \
151({ \
152 u32 __val; \
153 if (cpu_class_is_omap1()) \
154 __val = __raw_readw(omap_dma_base + OMAP1_DMA_##reg); \
155 else \
156 __val = __raw_readl(omap_dma_base + OMAP_DMA4_##reg); \
157 __val; \
158})
159
160#define dma_write(val, reg) \
161({ \
162 if (cpu_class_is_omap1()) \
163 __raw_writew((u16)(val), omap_dma_base + OMAP1_DMA_##reg); \
164 else \
165 __raw_writel((val), omap_dma_base + OMAP_DMA4_##reg); \
166})
167
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000168#ifdef CONFIG_ARCH_OMAP15XX
169/* Returns 1 if the DMA module is in OMAP1510-compatible mode, 0 otherwise */
170int omap_dma_in_1510_mode(void)
171{
172 return enable_1510_mode;
173}
174#else
175#define omap_dma_in_1510_mode() 0
176#endif
177
178#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100179static inline int get_gdma_dev(int req)
180{
181 u32 reg = OMAP_FUNC_MUX_ARM_BASE + ((req - 1) / 5) * 4;
182 int shift = ((req - 1) % 5) * 6;
183
184 return ((omap_readl(reg) >> shift) & 0x3f) + 1;
185}
186
187static inline void set_gdma_dev(int req, int dev)
188{
189 u32 reg = OMAP_FUNC_MUX_ARM_BASE + ((req - 1) / 5) * 4;
190 int shift = ((req - 1) % 5) * 6;
191 u32 l;
192
193 l = omap_readl(reg);
194 l &= ~(0x3f << shift);
195 l |= (dev - 1) << shift;
196 omap_writel(l, reg);
197}
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000198#else
199#define set_gdma_dev(req, dev) do {} while (0)
200#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100201
Tony Lindgren0499bde2008-07-03 12:24:36 +0300202/* Omap1 only */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100203static void clear_lch_regs(int lch)
204{
205 int i;
Tony Lindgren0499bde2008-07-03 12:24:36 +0300206 void __iomem *lch_base = omap_dma_base + OMAP1_DMA_CH_BASE(lch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100207
208 for (i = 0; i < 0x2c; i += 2)
Tony Lindgren0499bde2008-07-03 12:24:36 +0300209 __raw_writew(0, lch_base + i);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100210}
211
Tony Lindgren709eb3e2006-09-25 12:45:45 +0300212void omap_set_dma_priority(int lch, int dst_port, int priority)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100213{
214 unsigned long reg;
215 u32 l;
216
Tony Lindgren709eb3e2006-09-25 12:45:45 +0300217 if (cpu_class_is_omap1()) {
218 switch (dst_port) {
219 case OMAP_DMA_PORT_OCP_T1: /* FFFECC00 */
220 reg = OMAP_TC_OCPT1_PRIOR;
221 break;
222 case OMAP_DMA_PORT_OCP_T2: /* FFFECCD0 */
223 reg = OMAP_TC_OCPT2_PRIOR;
224 break;
225 case OMAP_DMA_PORT_EMIFF: /* FFFECC08 */
226 reg = OMAP_TC_EMIFF_PRIOR;
227 break;
228 case OMAP_DMA_PORT_EMIFS: /* FFFECC04 */
229 reg = OMAP_TC_EMIFS_PRIOR;
230 break;
231 default:
232 BUG();
233 return;
234 }
235 l = omap_readl(reg);
236 l &= ~(0xf << 8);
237 l |= (priority & 0xf) << 8;
238 omap_writel(l, reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100239 }
Tony Lindgren709eb3e2006-09-25 12:45:45 +0300240
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800241 if (cpu_class_is_omap2()) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300242 u32 ccr;
243
244 ccr = dma_read(CCR(lch));
Tony Lindgren709eb3e2006-09-25 12:45:45 +0300245 if (priority)
Tony Lindgren0499bde2008-07-03 12:24:36 +0300246 ccr |= (1 << 6);
Tony Lindgren709eb3e2006-09-25 12:45:45 +0300247 else
Tony Lindgren0499bde2008-07-03 12:24:36 +0300248 ccr &= ~(1 << 6);
249 dma_write(ccr, CCR(lch));
Tony Lindgren709eb3e2006-09-25 12:45:45 +0300250 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100251}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300252EXPORT_SYMBOL(omap_set_dma_priority);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100253
254void omap_set_dma_transfer_params(int lch, int data_type, int elem_count,
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000255 int frame_count, int sync_mode,
256 int dma_trigger, int src_or_dst_synch)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100257{
Tony Lindgren0499bde2008-07-03 12:24:36 +0300258 u32 l;
259
260 l = dma_read(CSDP(lch));
261 l &= ~0x03;
262 l |= data_type;
263 dma_write(l, CSDP(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100264
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000265 if (cpu_class_is_omap1()) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300266 u16 ccr;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100267
Tony Lindgren0499bde2008-07-03 12:24:36 +0300268 ccr = dma_read(CCR(lch));
269 ccr &= ~(1 << 5);
270 if (sync_mode == OMAP_DMA_SYNC_FRAME)
271 ccr |= 1 << 5;
272 dma_write(ccr, CCR(lch));
273
274 ccr = dma_read(CCR2(lch));
275 ccr &= ~(1 << 2);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000276 if (sync_mode == OMAP_DMA_SYNC_BLOCK)
Tony Lindgren0499bde2008-07-03 12:24:36 +0300277 ccr |= 1 << 2;
278 dma_write(ccr, CCR2(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000279 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100280
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800281 if (cpu_class_is_omap2() && dma_trigger) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300282 u32 val;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100283
Tony Lindgren0499bde2008-07-03 12:24:36 +0300284 val = dma_read(CCR(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100285
Anand Gadiyar4b3cf442009-01-15 13:09:53 +0200286 /* DMA_SYNCHRO_CONTROL_UPPER depends on the channel number */
287 val &= ~((3 << 19) | 0x1f);
288 val |= (dma_trigger & ~0x1f) << 14;
289 val |= dma_trigger & 0x1f;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000290
291 if (sync_mode & OMAP_DMA_SYNC_FRAME)
292 val |= 1 << 5;
Peter Ujfalusieca9e562006-06-26 16:16:06 -0700293 else
294 val &= ~(1 << 5);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000295
296 if (sync_mode & OMAP_DMA_SYNC_BLOCK)
297 val |= 1 << 18;
Peter Ujfalusieca9e562006-06-26 16:16:06 -0700298 else
299 val &= ~(1 << 18);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000300
301 if (src_or_dst_synch)
302 val |= 1 << 24; /* source synch */
303 else
304 val &= ~(1 << 24); /* dest synch */
305
Tony Lindgren0499bde2008-07-03 12:24:36 +0300306 dma_write(val, CCR(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000307 }
308
Tony Lindgren0499bde2008-07-03 12:24:36 +0300309 dma_write(elem_count, CEN(lch));
310 dma_write(frame_count, CFN(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100311}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300312EXPORT_SYMBOL(omap_set_dma_transfer_params);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000313
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100314void omap_set_dma_color_mode(int lch, enum omap_dma_color_mode mode, u32 color)
315{
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100316 BUG_ON(omap_dma_in_1510_mode());
317
Tomi Valkeinen0815f8e2009-05-28 13:23:51 -0700318 if (cpu_class_is_omap1()) {
319 u16 w;
320
321 w = dma_read(CCR2(lch));
322 w &= ~0x03;
323
324 switch (mode) {
325 case OMAP_DMA_CONSTANT_FILL:
326 w |= 0x01;
327 break;
328 case OMAP_DMA_TRANSPARENT_COPY:
329 w |= 0x02;
330 break;
331 case OMAP_DMA_COLOR_DIS:
332 break;
333 default:
334 BUG();
335 }
336 dma_write(w, CCR2(lch));
337
338 w = dma_read(LCH_CTRL(lch));
339 w &= ~0x0f;
340 /* Default is channel type 2D */
341 if (mode) {
342 dma_write((u16)color, COLOR_L(lch));
343 dma_write((u16)(color >> 16), COLOR_U(lch));
344 w |= 1; /* Channel type G */
345 }
346 dma_write(w, LCH_CTRL(lch));
347 }
348
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800349 if (cpu_class_is_omap2()) {
Tomi Valkeinen0815f8e2009-05-28 13:23:51 -0700350 u32 val;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000351
Tomi Valkeinen0815f8e2009-05-28 13:23:51 -0700352 val = dma_read(CCR(lch));
353 val &= ~((1 << 17) | (1 << 16));
Tony Lindgren0499bde2008-07-03 12:24:36 +0300354
Tomi Valkeinen0815f8e2009-05-28 13:23:51 -0700355 switch (mode) {
356 case OMAP_DMA_CONSTANT_FILL:
357 val |= 1 << 16;
358 break;
359 case OMAP_DMA_TRANSPARENT_COPY:
360 val |= 1 << 17;
361 break;
362 case OMAP_DMA_COLOR_DIS:
363 break;
364 default:
365 BUG();
366 }
367 dma_write(val, CCR(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100368
Tomi Valkeinen0815f8e2009-05-28 13:23:51 -0700369 color &= 0xffffff;
370 dma_write(color, COLOR(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100371 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100372}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300373EXPORT_SYMBOL(omap_set_dma_color_mode);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100374
Tony Lindgren709eb3e2006-09-25 12:45:45 +0300375void omap_set_dma_write_mode(int lch, enum omap_dma_write_mode mode)
376{
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800377 if (cpu_class_is_omap2()) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300378 u32 csdp;
379
380 csdp = dma_read(CSDP(lch));
381 csdp &= ~(0x3 << 16);
382 csdp |= (mode << 16);
383 dma_write(csdp, CSDP(lch));
Tony Lindgren709eb3e2006-09-25 12:45:45 +0300384 }
385}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300386EXPORT_SYMBOL(omap_set_dma_write_mode);
Tony Lindgren709eb3e2006-09-25 12:45:45 +0300387
Tony Lindgren0499bde2008-07-03 12:24:36 +0300388void omap_set_dma_channel_mode(int lch, enum omap_dma_channel_mode mode)
389{
390 if (cpu_class_is_omap1() && !cpu_is_omap15xx()) {
391 u32 l;
392
393 l = dma_read(LCH_CTRL(lch));
394 l &= ~0x7;
395 l |= mode;
396 dma_write(l, LCH_CTRL(lch));
397 }
398}
399EXPORT_SYMBOL(omap_set_dma_channel_mode);
400
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000401/* Note that src_port is only for omap1 */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100402void omap_set_dma_src_params(int lch, int src_port, int src_amode,
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000403 unsigned long src_start,
404 int src_ei, int src_fi)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100405{
Tony Lindgren97b7f712008-07-03 12:24:37 +0300406 u32 l;
407
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000408 if (cpu_class_is_omap1()) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300409 u16 w;
410
411 w = dma_read(CSDP(lch));
412 w &= ~(0x1f << 2);
413 w |= src_port << 2;
414 dma_write(w, CSDP(lch));
Tony Lindgren97b7f712008-07-03 12:24:37 +0300415 }
Tony Lindgren0499bde2008-07-03 12:24:36 +0300416
Tony Lindgren97b7f712008-07-03 12:24:37 +0300417 l = dma_read(CCR(lch));
418 l &= ~(0x03 << 12);
419 l |= src_amode << 12;
420 dma_write(l, CCR(lch));
Tony Lindgren0499bde2008-07-03 12:24:36 +0300421
Tony Lindgren97b7f712008-07-03 12:24:37 +0300422 if (cpu_class_is_omap1()) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300423 dma_write(src_start >> 16, CSSA_U(lch));
424 dma_write((u16)src_start, CSSA_L(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000425 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100426
Tony Lindgren97b7f712008-07-03 12:24:37 +0300427 if (cpu_class_is_omap2())
Tony Lindgren0499bde2008-07-03 12:24:36 +0300428 dma_write(src_start, CSSA(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000429
Tony Lindgren97b7f712008-07-03 12:24:37 +0300430 dma_write(src_ei, CSEI(lch));
431 dma_write(src_fi, CSFI(lch));
432}
433EXPORT_SYMBOL(omap_set_dma_src_params);
434
435void omap_set_dma_params(int lch, struct omap_dma_channel_params *params)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000436{
437 omap_set_dma_transfer_params(lch, params->data_type,
438 params->elem_count, params->frame_count,
439 params->sync_mode, params->trigger,
440 params->src_or_dst_synch);
441 omap_set_dma_src_params(lch, params->src_port,
442 params->src_amode, params->src_start,
443 params->src_ei, params->src_fi);
444
445 omap_set_dma_dest_params(lch, params->dst_port,
446 params->dst_amode, params->dst_start,
447 params->dst_ei, params->dst_fi);
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800448 if (params->read_prio || params->write_prio)
449 omap_dma_set_prio_lch(lch, params->read_prio,
450 params->write_prio);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100451}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300452EXPORT_SYMBOL(omap_set_dma_params);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100453
454void omap_set_dma_src_index(int lch, int eidx, int fidx)
455{
Tony Lindgren97b7f712008-07-03 12:24:37 +0300456 if (cpu_class_is_omap2())
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000457 return;
Tony Lindgren97b7f712008-07-03 12:24:37 +0300458
Tony Lindgren0499bde2008-07-03 12:24:36 +0300459 dma_write(eidx, CSEI(lch));
460 dma_write(fidx, CSFI(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100461}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300462EXPORT_SYMBOL(omap_set_dma_src_index);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100463
464void omap_set_dma_src_data_pack(int lch, int enable)
465{
Tony Lindgren0499bde2008-07-03 12:24:36 +0300466 u32 l;
467
468 l = dma_read(CSDP(lch));
469 l &= ~(1 << 6);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000470 if (enable)
Tony Lindgren0499bde2008-07-03 12:24:36 +0300471 l |= (1 << 6);
472 dma_write(l, CSDP(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100473}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300474EXPORT_SYMBOL(omap_set_dma_src_data_pack);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100475
476void omap_set_dma_src_burst_mode(int lch, enum omap_dma_burst_mode burst_mode)
477{
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700478 unsigned int burst = 0;
Tony Lindgren0499bde2008-07-03 12:24:36 +0300479 u32 l;
480
481 l = dma_read(CSDP(lch));
482 l &= ~(0x03 << 7);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100483
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100484 switch (burst_mode) {
485 case OMAP_DMA_DATA_BURST_DIS:
486 break;
487 case OMAP_DMA_DATA_BURST_4:
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800488 if (cpu_class_is_omap2())
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700489 burst = 0x1;
490 else
491 burst = 0x2;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100492 break;
493 case OMAP_DMA_DATA_BURST_8:
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800494 if (cpu_class_is_omap2()) {
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700495 burst = 0x2;
496 break;
497 }
498 /* not supported by current hardware on OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100499 * w |= (0x03 << 7);
500 * fall through
501 */
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700502 case OMAP_DMA_DATA_BURST_16:
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800503 if (cpu_class_is_omap2()) {
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700504 burst = 0x3;
505 break;
506 }
507 /* OMAP1 don't support burst 16
508 * fall through
509 */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100510 default:
511 BUG();
512 }
Tony Lindgren0499bde2008-07-03 12:24:36 +0300513
514 l |= (burst << 7);
515 dma_write(l, CSDP(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100516}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300517EXPORT_SYMBOL(omap_set_dma_src_burst_mode);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100518
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000519/* Note that dest_port is only for OMAP1 */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100520void omap_set_dma_dest_params(int lch, int dest_port, int dest_amode,
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000521 unsigned long dest_start,
522 int dst_ei, int dst_fi)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100523{
Tony Lindgren0499bde2008-07-03 12:24:36 +0300524 u32 l;
525
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000526 if (cpu_class_is_omap1()) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300527 l = dma_read(CSDP(lch));
528 l &= ~(0x1f << 9);
529 l |= dest_port << 9;
530 dma_write(l, CSDP(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000531 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100532
Tony Lindgren0499bde2008-07-03 12:24:36 +0300533 l = dma_read(CCR(lch));
534 l &= ~(0x03 << 14);
535 l |= dest_amode << 14;
536 dma_write(l, CCR(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100537
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000538 if (cpu_class_is_omap1()) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300539 dma_write(dest_start >> 16, CDSA_U(lch));
540 dma_write(dest_start, CDSA_L(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000541 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100542
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800543 if (cpu_class_is_omap2())
Tony Lindgren0499bde2008-07-03 12:24:36 +0300544 dma_write(dest_start, CDSA(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000545
Tony Lindgren0499bde2008-07-03 12:24:36 +0300546 dma_write(dst_ei, CDEI(lch));
547 dma_write(dst_fi, CDFI(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100548}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300549EXPORT_SYMBOL(omap_set_dma_dest_params);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100550
551void omap_set_dma_dest_index(int lch, int eidx, int fidx)
552{
Tony Lindgren97b7f712008-07-03 12:24:37 +0300553 if (cpu_class_is_omap2())
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000554 return;
Tony Lindgren97b7f712008-07-03 12:24:37 +0300555
Tony Lindgren0499bde2008-07-03 12:24:36 +0300556 dma_write(eidx, CDEI(lch));
557 dma_write(fidx, CDFI(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100558}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300559EXPORT_SYMBOL(omap_set_dma_dest_index);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100560
561void omap_set_dma_dest_data_pack(int lch, int enable)
562{
Tony Lindgren0499bde2008-07-03 12:24:36 +0300563 u32 l;
564
565 l = dma_read(CSDP(lch));
566 l &= ~(1 << 13);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000567 if (enable)
Tony Lindgren0499bde2008-07-03 12:24:36 +0300568 l |= 1 << 13;
569 dma_write(l, CSDP(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100570}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300571EXPORT_SYMBOL(omap_set_dma_dest_data_pack);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100572
573void omap_set_dma_dest_burst_mode(int lch, enum omap_dma_burst_mode burst_mode)
574{
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700575 unsigned int burst = 0;
Tony Lindgren0499bde2008-07-03 12:24:36 +0300576 u32 l;
577
578 l = dma_read(CSDP(lch));
579 l &= ~(0x03 << 14);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100580
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100581 switch (burst_mode) {
582 case OMAP_DMA_DATA_BURST_DIS:
583 break;
584 case OMAP_DMA_DATA_BURST_4:
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800585 if (cpu_class_is_omap2())
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700586 burst = 0x1;
587 else
588 burst = 0x2;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100589 break;
590 case OMAP_DMA_DATA_BURST_8:
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800591 if (cpu_class_is_omap2())
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700592 burst = 0x2;
593 else
594 burst = 0x3;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100595 break;
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700596 case OMAP_DMA_DATA_BURST_16:
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800597 if (cpu_class_is_omap2()) {
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700598 burst = 0x3;
599 break;
600 }
601 /* OMAP1 don't support burst 16
602 * fall through
603 */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100604 default:
605 printk(KERN_ERR "Invalid DMA burst mode\n");
606 BUG();
607 return;
608 }
Tony Lindgren0499bde2008-07-03 12:24:36 +0300609 l |= (burst << 14);
610 dma_write(l, CSDP(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100611}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300612EXPORT_SYMBOL(omap_set_dma_dest_burst_mode);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100613
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000614static inline void omap_enable_channel_irq(int lch)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100615{
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000616 u32 status;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100617
Tony Lindgren7ff879d2006-06-26 16:16:15 -0700618 /* Clear CSR */
619 if (cpu_class_is_omap1())
Tony Lindgren0499bde2008-07-03 12:24:36 +0300620 status = dma_read(CSR(lch));
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800621 else if (cpu_class_is_omap2())
Tony Lindgren0499bde2008-07-03 12:24:36 +0300622 dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000623
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100624 /* Enable some nice interrupts. */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300625 dma_write(dma_chan[lch].enabled_irqs, CICR(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100626}
627
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000628static void omap_disable_channel_irq(int lch)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100629{
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800630 if (cpu_class_is_omap2())
Tony Lindgren0499bde2008-07-03 12:24:36 +0300631 dma_write(0, CICR(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100632}
633
634void omap_enable_dma_irq(int lch, u16 bits)
635{
636 dma_chan[lch].enabled_irqs |= bits;
637}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300638EXPORT_SYMBOL(omap_enable_dma_irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100639
640void omap_disable_dma_irq(int lch, u16 bits)
641{
642 dma_chan[lch].enabled_irqs &= ~bits;
643}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300644EXPORT_SYMBOL(omap_disable_dma_irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100645
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000646static inline void enable_lnk(int lch)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100647{
Tony Lindgren0499bde2008-07-03 12:24:36 +0300648 u32 l;
649
650 l = dma_read(CLNK_CTRL(lch));
651
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000652 if (cpu_class_is_omap1())
Tony Lindgren0499bde2008-07-03 12:24:36 +0300653 l &= ~(1 << 14);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100654
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000655 /* Set the ENABLE_LNK bits */
656 if (dma_chan[lch].next_lch != -1)
Tony Lindgren0499bde2008-07-03 12:24:36 +0300657 l = dma_chan[lch].next_lch | (1 << 15);
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800658
659#ifndef CONFIG_ARCH_OMAP1
Tony Lindgren97b7f712008-07-03 12:24:37 +0300660 if (cpu_class_is_omap2())
661 if (dma_chan[lch].next_linked_ch != -1)
662 l = dma_chan[lch].next_linked_ch | (1 << 15);
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800663#endif
Tony Lindgren0499bde2008-07-03 12:24:36 +0300664
665 dma_write(l, CLNK_CTRL(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100666}
667
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000668static inline void disable_lnk(int lch)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100669{
Tony Lindgren0499bde2008-07-03 12:24:36 +0300670 u32 l;
671
672 l = dma_read(CLNK_CTRL(lch));
673
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000674 /* Disable interrupts */
675 if (cpu_class_is_omap1()) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300676 dma_write(0, CICR(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000677 /* Set the STOP_LNK bit */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300678 l |= 1 << 14;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100679 }
680
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800681 if (cpu_class_is_omap2()) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000682 omap_disable_channel_irq(lch);
683 /* Clear the ENABLE_LNK bit */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300684 l &= ~(1 << 15);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000685 }
686
Tony Lindgren0499bde2008-07-03 12:24:36 +0300687 dma_write(l, CLNK_CTRL(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000688 dma_chan[lch].flags &= ~OMAP_DMA_ACTIVE;
689}
690
691static inline void omap2_enable_irq_lch(int lch)
692{
693 u32 val;
Tao Huee907322009-11-10 18:55:17 -0800694 unsigned long flags;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000695
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800696 if (!cpu_class_is_omap2())
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000697 return;
698
Tao Huee907322009-11-10 18:55:17 -0800699 spin_lock_irqsave(&dma_chan_lock, flags);
Tony Lindgren0499bde2008-07-03 12:24:36 +0300700 val = dma_read(IRQENABLE_L0);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000701 val |= 1 << lch;
Tony Lindgren0499bde2008-07-03 12:24:36 +0300702 dma_write(val, IRQENABLE_L0);
Tao Huee907322009-11-10 18:55:17 -0800703 spin_unlock_irqrestore(&dma_chan_lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100704}
705
706int omap_request_dma(int dev_id, const char *dev_name,
Tony Lindgren97b7f712008-07-03 12:24:37 +0300707 void (*callback)(int lch, u16 ch_status, void *data),
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100708 void *data, int *dma_ch_out)
709{
710 int ch, free_ch = -1;
711 unsigned long flags;
712 struct omap_dma_lch *chan;
713
714 spin_lock_irqsave(&dma_chan_lock, flags);
715 for (ch = 0; ch < dma_chan_count; ch++) {
716 if (free_ch == -1 && dma_chan[ch].dev_id == -1) {
717 free_ch = ch;
718 if (dev_id == 0)
719 break;
720 }
721 }
722 if (free_ch == -1) {
723 spin_unlock_irqrestore(&dma_chan_lock, flags);
724 return -EBUSY;
725 }
726 chan = dma_chan + free_ch;
727 chan->dev_id = dev_id;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000728
729 if (cpu_class_is_omap1())
730 clear_lch_regs(free_ch);
731
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800732 if (cpu_class_is_omap2())
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000733 omap_clear_dma(free_ch);
734
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100735 spin_unlock_irqrestore(&dma_chan_lock, flags);
736
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100737 chan->dev_name = dev_name;
738 chan->callback = callback;
739 chan->data = data;
Jarkko Nikulaa92fda12009-01-29 08:57:12 -0800740 chan->flags = 0;
Tony Lindgren97b7f712008-07-03 12:24:37 +0300741
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800742#ifndef CONFIG_ARCH_OMAP1
Tony Lindgren97b7f712008-07-03 12:24:37 +0300743 if (cpu_class_is_omap2()) {
744 chan->chain_id = -1;
745 chan->next_linked_ch = -1;
746 }
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800747#endif
Tony Lindgren97b7f712008-07-03 12:24:37 +0300748
Tony Lindgren7ff879d2006-06-26 16:16:15 -0700749 chan->enabled_irqs = OMAP_DMA_DROP_IRQ | OMAP_DMA_BLOCK_IRQ;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000750
Tony Lindgren7ff879d2006-06-26 16:16:15 -0700751 if (cpu_class_is_omap1())
752 chan->enabled_irqs |= OMAP1_DMA_TOUT_IRQ;
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800753 else if (cpu_class_is_omap2())
Tony Lindgren7ff879d2006-06-26 16:16:15 -0700754 chan->enabled_irqs |= OMAP2_DMA_MISALIGNED_ERR_IRQ |
755 OMAP2_DMA_TRANS_ERR_IRQ;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100756
757 if (cpu_is_omap16xx()) {
758 /* If the sync device is set, configure it dynamically. */
759 if (dev_id != 0) {
760 set_gdma_dev(free_ch + 1, dev_id);
761 dev_id = free_ch + 1;
762 }
Tony Lindgren97b7f712008-07-03 12:24:37 +0300763 /*
764 * Disable the 1510 compatibility mode and set the sync device
765 * id.
766 */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300767 dma_write(dev_id | (1 << 10), CCR(free_ch));
Zebediah C. McClure557096f2009-03-23 18:07:44 -0700768 } else if (cpu_is_omap7xx() || cpu_is_omap15xx()) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300769 dma_write(dev_id, CCR(free_ch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100770 }
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000771
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800772 if (cpu_class_is_omap2()) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000773 omap2_enable_irq_lch(free_ch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000774 omap_enable_channel_irq(free_ch);
775 /* Clear the CSR register and IRQ status register */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300776 dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR(free_ch));
777 dma_write(1 << free_ch, IRQSTATUS_L0);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000778 }
779
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100780 *dma_ch_out = free_ch;
781
782 return 0;
783}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300784EXPORT_SYMBOL(omap_request_dma);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100785
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000786void omap_free_dma(int lch)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100787{
788 unsigned long flags;
789
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000790 if (dma_chan[lch].dev_id == -1) {
Tony Lindgren97b7f712008-07-03 12:24:37 +0300791 pr_err("omap_dma: trying to free unallocated DMA channel %d\n",
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000792 lch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100793 return;
794 }
Tony Lindgren97b7f712008-07-03 12:24:37 +0300795
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000796 if (cpu_class_is_omap1()) {
797 /* Disable all DMA interrupts for the channel. */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300798 dma_write(0, CICR(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000799 /* Make sure the DMA transfer is stopped. */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300800 dma_write(0, CCR(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000801 }
802
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800803 if (cpu_class_is_omap2()) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000804 u32 val;
Tao Huee907322009-11-10 18:55:17 -0800805
806 spin_lock_irqsave(&dma_chan_lock, flags);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000807 /* Disable interrupts */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300808 val = dma_read(IRQENABLE_L0);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000809 val &= ~(1 << lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +0300810 dma_write(val, IRQENABLE_L0);
Tao Huee907322009-11-10 18:55:17 -0800811 spin_unlock_irqrestore(&dma_chan_lock, flags);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000812
813 /* Clear the CSR register and IRQ status register */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300814 dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR(lch));
815 dma_write(1 << lch, IRQSTATUS_L0);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000816
817 /* Disable all DMA interrupts for the channel. */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300818 dma_write(0, CICR(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000819
820 /* Make sure the DMA transfer is stopped. */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300821 dma_write(0, CCR(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000822 omap_clear_dma(lch);
823 }
Santosh Shilimkarda1b94e2009-04-23 11:10:40 -0700824
825 spin_lock_irqsave(&dma_chan_lock, flags);
826 dma_chan[lch].dev_id = -1;
827 dma_chan[lch].next_lch = -1;
828 dma_chan[lch].callback = NULL;
829 spin_unlock_irqrestore(&dma_chan_lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100830}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300831EXPORT_SYMBOL(omap_free_dma);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100832
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800833/**
834 * @brief omap_dma_set_global_params : Set global priority settings for dma
835 *
836 * @param arb_rate
837 * @param max_fifo_depth
Anuj Aggarwal70cf6442009-10-14 09:56:34 -0700838 * @param tparams - Number of threads to reserve : DMA_THREAD_RESERVE_NORM
839 * DMA_THREAD_RESERVE_ONET
840 * DMA_THREAD_RESERVE_TWOT
841 * DMA_THREAD_RESERVE_THREET
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800842 */
843void
844omap_dma_set_global_params(int arb_rate, int max_fifo_depth, int tparams)
845{
846 u32 reg;
847
848 if (!cpu_class_is_omap2()) {
Harvey Harrison8e86f422008-03-04 15:08:02 -0800849 printk(KERN_ERR "FIXME: no %s on 15xx/16xx\n", __func__);
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800850 return;
851 }
852
Anuj Aggarwal70cf6442009-10-14 09:56:34 -0700853 if (max_fifo_depth == 0)
854 max_fifo_depth = 1;
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800855 if (arb_rate == 0)
856 arb_rate = 1;
857
Anuj Aggarwal70cf6442009-10-14 09:56:34 -0700858 reg = 0xff & max_fifo_depth;
859 reg |= (0x3 & tparams) << 12;
860 reg |= (arb_rate & 0xff) << 16;
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800861
Tony Lindgren0499bde2008-07-03 12:24:36 +0300862 dma_write(reg, GCR);
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800863}
864EXPORT_SYMBOL(omap_dma_set_global_params);
865
866/**
867 * @brief omap_dma_set_prio_lch : Set channel wise priority settings
868 *
869 * @param lch
870 * @param read_prio - Read priority
871 * @param write_prio - Write priority
872 * Both of the above can be set with one of the following values :
873 * DMA_CH_PRIO_HIGH/DMA_CH_PRIO_LOW
874 */
875int
876omap_dma_set_prio_lch(int lch, unsigned char read_prio,
877 unsigned char write_prio)
878{
Tony Lindgren0499bde2008-07-03 12:24:36 +0300879 u32 l;
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800880
Tony Lindgren4d963722008-07-03 12:24:31 +0300881 if (unlikely((lch < 0 || lch >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800882 printk(KERN_ERR "Invalid channel id\n");
883 return -EINVAL;
884 }
Tony Lindgren0499bde2008-07-03 12:24:36 +0300885 l = dma_read(CCR(lch));
886 l &= ~((1 << 6) | (1 << 26));
Santosh Shilimkar44169072009-05-28 14:16:04 -0700887 if (cpu_is_omap2430() || cpu_is_omap34xx() || cpu_is_omap44xx())
Tony Lindgren0499bde2008-07-03 12:24:36 +0300888 l |= ((read_prio & 0x1) << 6) | ((write_prio & 0x1) << 26);
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800889 else
Tony Lindgren0499bde2008-07-03 12:24:36 +0300890 l |= ((read_prio & 0x1) << 6);
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800891
Tony Lindgren0499bde2008-07-03 12:24:36 +0300892 dma_write(l, CCR(lch));
893
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800894 return 0;
895}
896EXPORT_SYMBOL(omap_dma_set_prio_lch);
897
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000898/*
899 * Clears any DMA state so the DMA engine is ready to restart with new buffers
900 * through omap_start_dma(). Any buffers in flight are discarded.
901 */
902void omap_clear_dma(int lch)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100903{
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000904 unsigned long flags;
905
906 local_irq_save(flags);
907
908 if (cpu_class_is_omap1()) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300909 u32 l;
910
911 l = dma_read(CCR(lch));
912 l &= ~OMAP_DMA_CCR_EN;
913 dma_write(l, CCR(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000914
915 /* Clear pending interrupts */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300916 l = dma_read(CSR(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000917 }
918
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800919 if (cpu_class_is_omap2()) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000920 int i;
Tony Lindgren0499bde2008-07-03 12:24:36 +0300921 void __iomem *lch_base = omap_dma_base + OMAP_DMA4_CH_BASE(lch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000922 for (i = 0; i < 0x44; i += 4)
Tony Lindgren0499bde2008-07-03 12:24:36 +0300923 __raw_writel(0, lch_base + i);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000924 }
925
926 local_irq_restore(flags);
927}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300928EXPORT_SYMBOL(omap_clear_dma);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000929
930void omap_start_dma(int lch)
931{
Tony Lindgren0499bde2008-07-03 12:24:36 +0300932 u32 l;
933
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000934 if (!omap_dma_in_1510_mode() && dma_chan[lch].next_lch != -1) {
935 int next_lch, cur_lch;
Tony Lindgren4d963722008-07-03 12:24:31 +0300936 char dma_chan_link_map[OMAP_DMA4_LOGICAL_DMA_CH_COUNT];
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000937
938 dma_chan_link_map[lch] = 1;
939 /* Set the link register of the first channel */
940 enable_lnk(lch);
941
942 memset(dma_chan_link_map, 0, sizeof(dma_chan_link_map));
943 cur_lch = dma_chan[lch].next_lch;
944 do {
945 next_lch = dma_chan[cur_lch].next_lch;
946
947 /* The loop case: we've been here already */
948 if (dma_chan_link_map[cur_lch])
949 break;
950 /* Mark the current channel */
951 dma_chan_link_map[cur_lch] = 1;
952
953 enable_lnk(cur_lch);
954 omap_enable_channel_irq(cur_lch);
955
956 cur_lch = next_lch;
957 } while (next_lch != -1);
Vikram Pandita284119c2009-08-10 14:49:50 +0300958 } else if (cpu_is_omap242x() ||
959 (cpu_is_omap243x() && omap_type() <= OMAP2430_REV_ES1_0)) {
960
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000961 /* Errata: Need to write lch even if not using chaining */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300962 dma_write(lch, CLNK_CTRL(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000963 }
964
965 omap_enable_channel_irq(lch);
966
Tony Lindgren0499bde2008-07-03 12:24:36 +0300967 l = dma_read(CCR(lch));
968
Tony Lindgren97b7f712008-07-03 12:24:37 +0300969 /*
970 * Errata: On ES2.0 BUFFERING disable must be set.
971 * This will always fail on ES1.0
972 */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300973 if (cpu_is_omap24xx())
974 l |= OMAP_DMA_CCR_EN;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000975
Tony Lindgren0499bde2008-07-03 12:24:36 +0300976 l |= OMAP_DMA_CCR_EN;
977 dma_write(l, CCR(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000978
979 dma_chan[lch].flags |= OMAP_DMA_ACTIVE;
980}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300981EXPORT_SYMBOL(omap_start_dma);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000982
983void omap_stop_dma(int lch)
984{
Tony Lindgren0499bde2008-07-03 12:24:36 +0300985 u32 l;
986
Santosh Shilimkar9da65a92009-10-22 14:46:31 -0700987 /* Disable all interrupts on the channel */
988 if (cpu_class_is_omap1())
989 dma_write(0, CICR(lch));
990
991 l = dma_read(CCR(lch));
992 l &= ~OMAP_DMA_CCR_EN;
993 dma_write(l, CCR(lch));
994
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000995 if (!omap_dma_in_1510_mode() && dma_chan[lch].next_lch != -1) {
996 int next_lch, cur_lch = lch;
Tony Lindgren4d963722008-07-03 12:24:31 +0300997 char dma_chan_link_map[OMAP_DMA4_LOGICAL_DMA_CH_COUNT];
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000998
999 memset(dma_chan_link_map, 0, sizeof(dma_chan_link_map));
1000 do {
1001 /* The loop case: we've been here already */
1002 if (dma_chan_link_map[cur_lch])
1003 break;
1004 /* Mark the current channel */
1005 dma_chan_link_map[cur_lch] = 1;
1006
1007 disable_lnk(cur_lch);
1008
1009 next_lch = dma_chan[cur_lch].next_lch;
1010 cur_lch = next_lch;
1011 } while (next_lch != -1);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001012 }
1013
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001014 dma_chan[lch].flags &= ~OMAP_DMA_ACTIVE;
1015}
Tony Lindgren97b7f712008-07-03 12:24:37 +03001016EXPORT_SYMBOL(omap_stop_dma);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001017
1018/*
Tony Lindgren709eb3e2006-09-25 12:45:45 +03001019 * Allows changing the DMA callback function or data. This may be needed if
1020 * the driver shares a single DMA channel for multiple dma triggers.
1021 */
1022int omap_set_dma_callback(int lch,
Tony Lindgren97b7f712008-07-03 12:24:37 +03001023 void (*callback)(int lch, u16 ch_status, void *data),
Tony Lindgren709eb3e2006-09-25 12:45:45 +03001024 void *data)
1025{
1026 unsigned long flags;
1027
1028 if (lch < 0)
1029 return -ENODEV;
1030
1031 spin_lock_irqsave(&dma_chan_lock, flags);
1032 if (dma_chan[lch].dev_id == -1) {
1033 printk(KERN_ERR "DMA callback for not set for free channel\n");
1034 spin_unlock_irqrestore(&dma_chan_lock, flags);
1035 return -EINVAL;
1036 }
1037 dma_chan[lch].callback = callback;
1038 dma_chan[lch].data = data;
1039 spin_unlock_irqrestore(&dma_chan_lock, flags);
1040
1041 return 0;
1042}
Tony Lindgren97b7f712008-07-03 12:24:37 +03001043EXPORT_SYMBOL(omap_set_dma_callback);
Tony Lindgren709eb3e2006-09-25 12:45:45 +03001044
1045/*
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001046 * Returns current physical source address for the given DMA channel.
1047 * If the channel is running the caller must disable interrupts prior calling
1048 * this function and process the returned value before re-enabling interrupt to
1049 * prevent races with the interrupt handler. Note that in continuous mode there
1050 * is a chance for CSSA_L register overflow inbetween the two reads resulting
1051 * in incorrect return value.
1052 */
1053dma_addr_t omap_get_dma_src_pos(int lch)
1054{
Tony Lindgren0695de32007-05-07 18:24:14 -07001055 dma_addr_t offset = 0;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001056
Tony Lindgren0499bde2008-07-03 12:24:36 +03001057 if (cpu_is_omap15xx())
1058 offset = dma_read(CPC(lch));
1059 else
1060 offset = dma_read(CSAC(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001061
Tony Lindgren0499bde2008-07-03 12:24:36 +03001062 /*
1063 * omap 3.2/3.3 erratum: sometimes 0 is returned if CSAC/CDAC is
1064 * read before the DMA controller finished disabling the channel.
1065 */
1066 if (!cpu_is_omap15xx() && offset == 0)
1067 offset = dma_read(CSAC(lch));
1068
1069 if (cpu_class_is_omap1())
1070 offset |= (dma_read(CSSA_U(lch)) << 16);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001071
1072 return offset;
1073}
Tony Lindgren97b7f712008-07-03 12:24:37 +03001074EXPORT_SYMBOL(omap_get_dma_src_pos);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001075
1076/*
1077 * Returns current physical destination address for the given DMA channel.
1078 * If the channel is running the caller must disable interrupts prior calling
1079 * this function and process the returned value before re-enabling interrupt to
1080 * prevent races with the interrupt handler. Note that in continuous mode there
1081 * is a chance for CDSA_L register overflow inbetween the two reads resulting
1082 * in incorrect return value.
1083 */
1084dma_addr_t omap_get_dma_dst_pos(int lch)
1085{
Tony Lindgren0695de32007-05-07 18:24:14 -07001086 dma_addr_t offset = 0;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001087
Tony Lindgren0499bde2008-07-03 12:24:36 +03001088 if (cpu_is_omap15xx())
1089 offset = dma_read(CPC(lch));
1090 else
1091 offset = dma_read(CDAC(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001092
Tony Lindgren0499bde2008-07-03 12:24:36 +03001093 /*
1094 * omap 3.2/3.3 erratum: sometimes 0 is returned if CSAC/CDAC is
1095 * read before the DMA controller finished disabling the channel.
1096 */
1097 if (!cpu_is_omap15xx() && offset == 0)
1098 offset = dma_read(CDAC(lch));
1099
1100 if (cpu_class_is_omap1())
1101 offset |= (dma_read(CDSA_U(lch)) << 16);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001102
1103 return offset;
1104}
Tony Lindgren97b7f712008-07-03 12:24:37 +03001105EXPORT_SYMBOL(omap_get_dma_dst_pos);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001106
Tony Lindgren0499bde2008-07-03 12:24:36 +03001107int omap_get_dma_active_status(int lch)
1108{
1109 return (dma_read(CCR(lch)) & OMAP_DMA_CCR_EN) != 0;
1110}
1111EXPORT_SYMBOL(omap_get_dma_active_status);
1112
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001113int omap_dma_running(void)
1114{
1115 int lch;
1116
Janusz Krzysztofik8561a842009-11-11 11:00:03 -08001117 /*
1118 * On OMAP1510, internal LCD controller will start the transfer
1119 * when it gets enabled, so assume DMA running if LCD enabled.
1120 */
1121 if (cpu_is_omap1510())
1122 if (omap_readw(0xfffec000 + 0x00) & (1 << 0))
1123 return 1;
1124
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001125 /* Check if LCD DMA is running */
1126 if (cpu_is_omap16xx())
1127 if (omap_readw(OMAP1610_DMA_LCD_CCR) & OMAP_DMA_CCR_EN)
1128 return 1;
1129
1130 for (lch = 0; lch < dma_chan_count; lch++)
Tony Lindgren0499bde2008-07-03 12:24:36 +03001131 if (dma_read(CCR(lch)) & OMAP_DMA_CCR_EN)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001132 return 1;
1133
1134 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001135}
1136
1137/*
1138 * lch_queue DMA will start right after lch_head one is finished.
1139 * For this DMA link to start, you still need to start (see omap_start_dma)
1140 * the first one. That will fire up the entire queue.
1141 */
Tony Lindgren97b7f712008-07-03 12:24:37 +03001142void omap_dma_link_lch(int lch_head, int lch_queue)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001143{
1144 if (omap_dma_in_1510_mode()) {
Janusz Krzysztofik9f0f4ae2009-08-23 17:56:12 +02001145 if (lch_head == lch_queue) {
1146 dma_write(dma_read(CCR(lch_head)) | (3 << 8),
1147 CCR(lch_head));
1148 return;
1149 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001150 printk(KERN_ERR "DMA linking is not supported in 1510 mode\n");
1151 BUG();
1152 return;
1153 }
1154
1155 if ((dma_chan[lch_head].dev_id == -1) ||
1156 (dma_chan[lch_queue].dev_id == -1)) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001157 printk(KERN_ERR "omap_dma: trying to link "
1158 "non requested channels\n");
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001159 dump_stack();
1160 }
1161
1162 dma_chan[lch_head].next_lch = lch_queue;
1163}
Tony Lindgren97b7f712008-07-03 12:24:37 +03001164EXPORT_SYMBOL(omap_dma_link_lch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001165
1166/*
1167 * Once the DMA queue is stopped, we can destroy it.
1168 */
Tony Lindgren97b7f712008-07-03 12:24:37 +03001169void omap_dma_unlink_lch(int lch_head, int lch_queue)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001170{
1171 if (omap_dma_in_1510_mode()) {
Janusz Krzysztofik9f0f4ae2009-08-23 17:56:12 +02001172 if (lch_head == lch_queue) {
1173 dma_write(dma_read(CCR(lch_head)) & ~(3 << 8),
1174 CCR(lch_head));
1175 return;
1176 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001177 printk(KERN_ERR "DMA linking is not supported in 1510 mode\n");
1178 BUG();
1179 return;
1180 }
1181
1182 if (dma_chan[lch_head].next_lch != lch_queue ||
1183 dma_chan[lch_head].next_lch == -1) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001184 printk(KERN_ERR "omap_dma: trying to unlink "
1185 "non linked channels\n");
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001186 dump_stack();
1187 }
1188
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001189 if ((dma_chan[lch_head].flags & OMAP_DMA_ACTIVE) ||
1190 (dma_chan[lch_head].flags & OMAP_DMA_ACTIVE)) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001191 printk(KERN_ERR "omap_dma: You need to stop the DMA channels "
1192 "before unlinking\n");
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001193 dump_stack();
1194 }
1195
1196 dma_chan[lch_head].next_lch = -1;
1197}
Tony Lindgren97b7f712008-07-03 12:24:37 +03001198EXPORT_SYMBOL(omap_dma_unlink_lch);
1199
1200/*----------------------------------------------------------------------------*/
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001201
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001202#ifndef CONFIG_ARCH_OMAP1
1203/* Create chain of DMA channesls */
1204static void create_dma_lch_chain(int lch_head, int lch_queue)
1205{
Tony Lindgren0499bde2008-07-03 12:24:36 +03001206 u32 l;
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001207
1208 /* Check if this is the first link in chain */
1209 if (dma_chan[lch_head].next_linked_ch == -1) {
1210 dma_chan[lch_head].next_linked_ch = lch_queue;
1211 dma_chan[lch_head].prev_linked_ch = lch_queue;
1212 dma_chan[lch_queue].next_linked_ch = lch_head;
1213 dma_chan[lch_queue].prev_linked_ch = lch_head;
1214 }
1215
1216 /* a link exists, link the new channel in circular chain */
1217 else {
1218 dma_chan[lch_queue].next_linked_ch =
1219 dma_chan[lch_head].next_linked_ch;
1220 dma_chan[lch_queue].prev_linked_ch = lch_head;
1221 dma_chan[lch_head].next_linked_ch = lch_queue;
1222 dma_chan[dma_chan[lch_queue].next_linked_ch].prev_linked_ch =
1223 lch_queue;
1224 }
1225
Tony Lindgren0499bde2008-07-03 12:24:36 +03001226 l = dma_read(CLNK_CTRL(lch_head));
1227 l &= ~(0x1f);
1228 l |= lch_queue;
1229 dma_write(l, CLNK_CTRL(lch_head));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001230
Tony Lindgren0499bde2008-07-03 12:24:36 +03001231 l = dma_read(CLNK_CTRL(lch_queue));
1232 l &= ~(0x1f);
1233 l |= (dma_chan[lch_queue].next_linked_ch);
1234 dma_write(l, CLNK_CTRL(lch_queue));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001235}
1236
1237/**
1238 * @brief omap_request_dma_chain : Request a chain of DMA channels
1239 *
1240 * @param dev_id - Device id using the dma channel
1241 * @param dev_name - Device name
1242 * @param callback - Call back function
1243 * @chain_id -
1244 * @no_of_chans - Number of channels requested
1245 * @chain_mode - Dynamic or static chaining : OMAP_DMA_STATIC_CHAIN
1246 * OMAP_DMA_DYNAMIC_CHAIN
1247 * @params - Channel parameters
1248 *
1249 * @return - Succes : 0
1250 * Failure: -EINVAL/-ENOMEM
1251 */
1252int omap_request_dma_chain(int dev_id, const char *dev_name,
Santosh Shilimkar279b9182009-05-28 13:23:52 -07001253 void (*callback) (int lch, u16 ch_status,
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001254 void *data),
1255 int *chain_id, int no_of_chans, int chain_mode,
1256 struct omap_dma_channel_params params)
1257{
1258 int *channels;
1259 int i, err;
1260
1261 /* Is the chain mode valid ? */
1262 if (chain_mode != OMAP_DMA_STATIC_CHAIN
1263 && chain_mode != OMAP_DMA_DYNAMIC_CHAIN) {
1264 printk(KERN_ERR "Invalid chain mode requested\n");
1265 return -EINVAL;
1266 }
1267
1268 if (unlikely((no_of_chans < 1
Tony Lindgren4d963722008-07-03 12:24:31 +03001269 || no_of_chans > dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001270 printk(KERN_ERR "Invalid Number of channels requested\n");
1271 return -EINVAL;
1272 }
1273
1274 /* Allocate a queue to maintain the status of the channels
1275 * in the chain */
1276 channels = kmalloc(sizeof(*channels) * no_of_chans, GFP_KERNEL);
1277 if (channels == NULL) {
1278 printk(KERN_ERR "omap_dma: No memory for channel queue\n");
1279 return -ENOMEM;
1280 }
1281
1282 /* request and reserve DMA channels for the chain */
1283 for (i = 0; i < no_of_chans; i++) {
1284 err = omap_request_dma(dev_id, dev_name,
Russell Kingc0fc18c2008-09-05 15:10:27 +01001285 callback, NULL, &channels[i]);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001286 if (err < 0) {
1287 int j;
1288 for (j = 0; j < i; j++)
1289 omap_free_dma(channels[j]);
1290 kfree(channels);
1291 printk(KERN_ERR "omap_dma: Request failed %d\n", err);
1292 return err;
1293 }
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001294 dma_chan[channels[i]].prev_linked_ch = -1;
1295 dma_chan[channels[i]].state = DMA_CH_NOTSTARTED;
1296
1297 /*
1298 * Allowing client drivers to set common parameters now,
1299 * so that later only relevant (src_start, dest_start
1300 * and element count) can be set
1301 */
1302 omap_set_dma_params(channels[i], &params);
1303 }
1304
1305 *chain_id = channels[0];
1306 dma_linked_lch[*chain_id].linked_dmach_q = channels;
1307 dma_linked_lch[*chain_id].chain_mode = chain_mode;
1308 dma_linked_lch[*chain_id].chain_state = DMA_CHAIN_NOTSTARTED;
1309 dma_linked_lch[*chain_id].no_of_lchs_linked = no_of_chans;
1310
1311 for (i = 0; i < no_of_chans; i++)
1312 dma_chan[channels[i]].chain_id = *chain_id;
1313
1314 /* Reset the Queue pointers */
1315 OMAP_DMA_CHAIN_QINIT(*chain_id);
1316
1317 /* Set up the chain */
1318 if (no_of_chans == 1)
1319 create_dma_lch_chain(channels[0], channels[0]);
1320 else {
1321 for (i = 0; i < (no_of_chans - 1); i++)
1322 create_dma_lch_chain(channels[i], channels[i + 1]);
1323 }
Tony Lindgren97b7f712008-07-03 12:24:37 +03001324
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001325 return 0;
1326}
1327EXPORT_SYMBOL(omap_request_dma_chain);
1328
1329/**
1330 * @brief omap_modify_dma_chain_param : Modify the chain's params - Modify the
1331 * params after setting it. Dont do this while dma is running!!
1332 *
1333 * @param chain_id - Chained logical channel id.
1334 * @param params
1335 *
1336 * @return - Success : 0
1337 * Failure : -EINVAL
1338 */
1339int omap_modify_dma_chain_params(int chain_id,
1340 struct omap_dma_channel_params params)
1341{
1342 int *channels;
1343 u32 i;
1344
1345 /* Check for input params */
1346 if (unlikely((chain_id < 0
Tony Lindgren4d963722008-07-03 12:24:31 +03001347 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001348 printk(KERN_ERR "Invalid chain id\n");
1349 return -EINVAL;
1350 }
1351
1352 /* Check if the chain exists */
1353 if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
1354 printk(KERN_ERR "Chain doesn't exists\n");
1355 return -EINVAL;
1356 }
1357 channels = dma_linked_lch[chain_id].linked_dmach_q;
1358
1359 for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked; i++) {
1360 /*
1361 * Allowing client drivers to set common parameters now,
1362 * so that later only relevant (src_start, dest_start
1363 * and element count) can be set
1364 */
1365 omap_set_dma_params(channels[i], &params);
1366 }
Tony Lindgren97b7f712008-07-03 12:24:37 +03001367
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001368 return 0;
1369}
1370EXPORT_SYMBOL(omap_modify_dma_chain_params);
1371
1372/**
1373 * @brief omap_free_dma_chain - Free all the logical channels in a chain.
1374 *
1375 * @param chain_id
1376 *
1377 * @return - Success : 0
1378 * Failure : -EINVAL
1379 */
1380int omap_free_dma_chain(int chain_id)
1381{
1382 int *channels;
1383 u32 i;
1384
1385 /* Check for input params */
Tony Lindgren4d963722008-07-03 12:24:31 +03001386 if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001387 printk(KERN_ERR "Invalid chain id\n");
1388 return -EINVAL;
1389 }
1390
1391 /* Check if the chain exists */
1392 if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
1393 printk(KERN_ERR "Chain doesn't exists\n");
1394 return -EINVAL;
1395 }
1396
1397 channels = dma_linked_lch[chain_id].linked_dmach_q;
1398 for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked; i++) {
1399 dma_chan[channels[i]].next_linked_ch = -1;
1400 dma_chan[channels[i]].prev_linked_ch = -1;
1401 dma_chan[channels[i]].chain_id = -1;
1402 dma_chan[channels[i]].state = DMA_CH_NOTSTARTED;
1403 omap_free_dma(channels[i]);
1404 }
1405
1406 kfree(channels);
1407
1408 dma_linked_lch[chain_id].linked_dmach_q = NULL;
1409 dma_linked_lch[chain_id].chain_mode = -1;
1410 dma_linked_lch[chain_id].chain_state = -1;
Tony Lindgren97b7f712008-07-03 12:24:37 +03001411
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001412 return (0);
1413}
1414EXPORT_SYMBOL(omap_free_dma_chain);
1415
1416/**
1417 * @brief omap_dma_chain_status - Check if the chain is in
1418 * active / inactive state.
1419 * @param chain_id
1420 *
1421 * @return - Success : OMAP_DMA_CHAIN_ACTIVE/OMAP_DMA_CHAIN_INACTIVE
1422 * Failure : -EINVAL
1423 */
1424int omap_dma_chain_status(int chain_id)
1425{
1426 /* Check for input params */
Tony Lindgren4d963722008-07-03 12:24:31 +03001427 if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001428 printk(KERN_ERR "Invalid chain id\n");
1429 return -EINVAL;
1430 }
1431
1432 /* Check if the chain exists */
1433 if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
1434 printk(KERN_ERR "Chain doesn't exists\n");
1435 return -EINVAL;
1436 }
1437 pr_debug("CHAINID=%d, qcnt=%d\n", chain_id,
1438 dma_linked_lch[chain_id].q_count);
1439
1440 if (OMAP_DMA_CHAIN_QEMPTY(chain_id))
1441 return OMAP_DMA_CHAIN_INACTIVE;
Tony Lindgren97b7f712008-07-03 12:24:37 +03001442
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001443 return OMAP_DMA_CHAIN_ACTIVE;
1444}
1445EXPORT_SYMBOL(omap_dma_chain_status);
1446
1447/**
1448 * @brief omap_dma_chain_a_transfer - Get a free channel from a chain,
1449 * set the params and start the transfer.
1450 *
1451 * @param chain_id
1452 * @param src_start - buffer start address
1453 * @param dest_start - Dest address
1454 * @param elem_count
1455 * @param frame_count
1456 * @param callbk_data - channel callback parameter data.
1457 *
Anand Gadiyarf4b6a7e2008-03-11 01:10:35 +05301458 * @return - Success : 0
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001459 * Failure: -EINVAL/-EBUSY
1460 */
1461int omap_dma_chain_a_transfer(int chain_id, int src_start, int dest_start,
1462 int elem_count, int frame_count, void *callbk_data)
1463{
1464 int *channels;
Tony Lindgren0499bde2008-07-03 12:24:36 +03001465 u32 l, lch;
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001466 int start_dma = 0;
1467
Tony Lindgren97b7f712008-07-03 12:24:37 +03001468 /*
1469 * if buffer size is less than 1 then there is
1470 * no use of starting the chain
1471 */
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001472 if (elem_count < 1) {
1473 printk(KERN_ERR "Invalid buffer size\n");
1474 return -EINVAL;
1475 }
1476
1477 /* Check for input params */
1478 if (unlikely((chain_id < 0
Tony Lindgren4d963722008-07-03 12:24:31 +03001479 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001480 printk(KERN_ERR "Invalid chain id\n");
1481 return -EINVAL;
1482 }
1483
1484 /* Check if the chain exists */
1485 if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
1486 printk(KERN_ERR "Chain doesn't exist\n");
1487 return -EINVAL;
1488 }
1489
1490 /* Check if all the channels in chain are in use */
1491 if (OMAP_DMA_CHAIN_QFULL(chain_id))
1492 return -EBUSY;
1493
1494 /* Frame count may be negative in case of indexed transfers */
1495 channels = dma_linked_lch[chain_id].linked_dmach_q;
1496
1497 /* Get a free channel */
1498 lch = channels[dma_linked_lch[chain_id].q_tail];
1499
1500 /* Store the callback data */
1501 dma_chan[lch].data = callbk_data;
1502
1503 /* Increment the q_tail */
1504 OMAP_DMA_CHAIN_INCQTAIL(chain_id);
1505
1506 /* Set the params to the free channel */
1507 if (src_start != 0)
Tony Lindgren0499bde2008-07-03 12:24:36 +03001508 dma_write(src_start, CSSA(lch));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001509 if (dest_start != 0)
Tony Lindgren0499bde2008-07-03 12:24:36 +03001510 dma_write(dest_start, CDSA(lch));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001511
1512 /* Write the buffer size */
Tony Lindgren0499bde2008-07-03 12:24:36 +03001513 dma_write(elem_count, CEN(lch));
1514 dma_write(frame_count, CFN(lch));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001515
Tony Lindgren97b7f712008-07-03 12:24:37 +03001516 /*
1517 * If the chain is dynamically linked,
1518 * then we may have to start the chain if its not active
1519 */
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001520 if (dma_linked_lch[chain_id].chain_mode == OMAP_DMA_DYNAMIC_CHAIN) {
1521
Tony Lindgren97b7f712008-07-03 12:24:37 +03001522 /*
1523 * In Dynamic chain, if the chain is not started,
1524 * queue the channel
1525 */
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001526 if (dma_linked_lch[chain_id].chain_state ==
1527 DMA_CHAIN_NOTSTARTED) {
1528 /* Enable the link in previous channel */
1529 if (dma_chan[dma_chan[lch].prev_linked_ch].state ==
1530 DMA_CH_QUEUED)
1531 enable_lnk(dma_chan[lch].prev_linked_ch);
1532 dma_chan[lch].state = DMA_CH_QUEUED;
1533 }
1534
Tony Lindgren97b7f712008-07-03 12:24:37 +03001535 /*
1536 * Chain is already started, make sure its active,
1537 * if not then start the chain
1538 */
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001539 else {
1540 start_dma = 1;
1541
1542 if (dma_chan[dma_chan[lch].prev_linked_ch].state ==
1543 DMA_CH_STARTED) {
1544 enable_lnk(dma_chan[lch].prev_linked_ch);
1545 dma_chan[lch].state = DMA_CH_QUEUED;
1546 start_dma = 0;
Tony Lindgren0499bde2008-07-03 12:24:36 +03001547 if (0 == ((1 << 7) & dma_read(
1548 CCR(dma_chan[lch].prev_linked_ch)))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001549 disable_lnk(dma_chan[lch].
1550 prev_linked_ch);
1551 pr_debug("\n prev ch is stopped\n");
1552 start_dma = 1;
1553 }
1554 }
1555
1556 else if (dma_chan[dma_chan[lch].prev_linked_ch].state
1557 == DMA_CH_QUEUED) {
1558 enable_lnk(dma_chan[lch].prev_linked_ch);
1559 dma_chan[lch].state = DMA_CH_QUEUED;
1560 start_dma = 0;
1561 }
1562 omap_enable_channel_irq(lch);
1563
Tony Lindgren0499bde2008-07-03 12:24:36 +03001564 l = dma_read(CCR(lch));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001565
Tony Lindgren0499bde2008-07-03 12:24:36 +03001566 if ((0 == (l & (1 << 24))))
1567 l &= ~(1 << 25);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001568 else
Tony Lindgren0499bde2008-07-03 12:24:36 +03001569 l |= (1 << 25);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001570 if (start_dma == 1) {
Tony Lindgren0499bde2008-07-03 12:24:36 +03001571 if (0 == (l & (1 << 7))) {
1572 l |= (1 << 7);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001573 dma_chan[lch].state = DMA_CH_STARTED;
1574 pr_debug("starting %d\n", lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +03001575 dma_write(l, CCR(lch));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001576 } else
1577 start_dma = 0;
1578 } else {
Tony Lindgren0499bde2008-07-03 12:24:36 +03001579 if (0 == (l & (1 << 7)))
1580 dma_write(l, CCR(lch));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001581 }
1582 dma_chan[lch].flags |= OMAP_DMA_ACTIVE;
1583 }
1584 }
Tony Lindgren97b7f712008-07-03 12:24:37 +03001585
Anand Gadiyarf4b6a7e2008-03-11 01:10:35 +05301586 return 0;
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001587}
1588EXPORT_SYMBOL(omap_dma_chain_a_transfer);
1589
1590/**
1591 * @brief omap_start_dma_chain_transfers - Start the chain
1592 *
1593 * @param chain_id
1594 *
1595 * @return - Success : 0
1596 * Failure : -EINVAL/-EBUSY
1597 */
1598int omap_start_dma_chain_transfers(int chain_id)
1599{
1600 int *channels;
Tony Lindgren0499bde2008-07-03 12:24:36 +03001601 u32 l, i;
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001602
Tony Lindgren4d963722008-07-03 12:24:31 +03001603 if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001604 printk(KERN_ERR "Invalid chain id\n");
1605 return -EINVAL;
1606 }
1607
1608 channels = dma_linked_lch[chain_id].linked_dmach_q;
1609
1610 if (dma_linked_lch[channels[0]].chain_state == DMA_CHAIN_STARTED) {
1611 printk(KERN_ERR "Chain is already started\n");
1612 return -EBUSY;
1613 }
1614
1615 if (dma_linked_lch[chain_id].chain_mode == OMAP_DMA_STATIC_CHAIN) {
1616 for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked;
1617 i++) {
1618 enable_lnk(channels[i]);
1619 omap_enable_channel_irq(channels[i]);
1620 }
1621 } else {
1622 omap_enable_channel_irq(channels[0]);
1623 }
1624
Tony Lindgren0499bde2008-07-03 12:24:36 +03001625 l = dma_read(CCR(channels[0]));
1626 l |= (1 << 7);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001627 dma_linked_lch[chain_id].chain_state = DMA_CHAIN_STARTED;
1628 dma_chan[channels[0]].state = DMA_CH_STARTED;
1629
Tony Lindgren0499bde2008-07-03 12:24:36 +03001630 if ((0 == (l & (1 << 24))))
1631 l &= ~(1 << 25);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001632 else
Tony Lindgren0499bde2008-07-03 12:24:36 +03001633 l |= (1 << 25);
1634 dma_write(l, CCR(channels[0]));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001635
1636 dma_chan[channels[0]].flags |= OMAP_DMA_ACTIVE;
Tony Lindgren97b7f712008-07-03 12:24:37 +03001637
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001638 return 0;
1639}
1640EXPORT_SYMBOL(omap_start_dma_chain_transfers);
1641
1642/**
1643 * @brief omap_stop_dma_chain_transfers - Stop the dma transfer of a chain.
1644 *
1645 * @param chain_id
1646 *
1647 * @return - Success : 0
1648 * Failure : EINVAL
1649 */
1650int omap_stop_dma_chain_transfers(int chain_id)
1651{
1652 int *channels;
Tony Lindgren0499bde2008-07-03 12:24:36 +03001653 u32 l, i;
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001654 u32 sys_cf;
1655
1656 /* Check for input params */
Tony Lindgren4d963722008-07-03 12:24:31 +03001657 if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001658 printk(KERN_ERR "Invalid chain id\n");
1659 return -EINVAL;
1660 }
1661
1662 /* Check if the chain exists */
1663 if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
1664 printk(KERN_ERR "Chain doesn't exists\n");
1665 return -EINVAL;
1666 }
1667 channels = dma_linked_lch[chain_id].linked_dmach_q;
1668
Tony Lindgren97b7f712008-07-03 12:24:37 +03001669 /*
1670 * DMA Errata:
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001671 * Special programming model needed to disable DMA before end of block
1672 */
Tony Lindgren0499bde2008-07-03 12:24:36 +03001673 sys_cf = dma_read(OCP_SYSCONFIG);
1674 l = sys_cf;
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001675 /* Middle mode reg set no Standby */
Tony Lindgren0499bde2008-07-03 12:24:36 +03001676 l &= ~((1 << 12)|(1 << 13));
1677 dma_write(l, OCP_SYSCONFIG);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001678
1679 for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked; i++) {
1680
1681 /* Stop the Channel transmission */
Tony Lindgren0499bde2008-07-03 12:24:36 +03001682 l = dma_read(CCR(channels[i]));
1683 l &= ~(1 << 7);
1684 dma_write(l, CCR(channels[i]));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001685
1686 /* Disable the link in all the channels */
1687 disable_lnk(channels[i]);
1688 dma_chan[channels[i]].state = DMA_CH_NOTSTARTED;
1689
1690 }
1691 dma_linked_lch[chain_id].chain_state = DMA_CHAIN_NOTSTARTED;
1692
1693 /* Reset the Queue pointers */
1694 OMAP_DMA_CHAIN_QINIT(chain_id);
1695
1696 /* Errata - put in the old value */
Tony Lindgren0499bde2008-07-03 12:24:36 +03001697 dma_write(sys_cf, OCP_SYSCONFIG);
Tony Lindgren97b7f712008-07-03 12:24:37 +03001698
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001699 return 0;
1700}
1701EXPORT_SYMBOL(omap_stop_dma_chain_transfers);
1702
1703/* Get the index of the ongoing DMA in chain */
1704/**
1705 * @brief omap_get_dma_chain_index - Get the element and frame index
1706 * of the ongoing DMA in chain
1707 *
1708 * @param chain_id
1709 * @param ei - Element index
1710 * @param fi - Frame index
1711 *
1712 * @return - Success : 0
1713 * Failure : -EINVAL
1714 */
1715int omap_get_dma_chain_index(int chain_id, int *ei, int *fi)
1716{
1717 int lch;
1718 int *channels;
1719
1720 /* Check for input params */
Tony Lindgren4d963722008-07-03 12:24:31 +03001721 if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001722 printk(KERN_ERR "Invalid chain id\n");
1723 return -EINVAL;
1724 }
1725
1726 /* Check if the chain exists */
1727 if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
1728 printk(KERN_ERR "Chain doesn't exists\n");
1729 return -EINVAL;
1730 }
1731 if ((!ei) || (!fi))
1732 return -EINVAL;
1733
1734 channels = dma_linked_lch[chain_id].linked_dmach_q;
1735
1736 /* Get the current channel */
1737 lch = channels[dma_linked_lch[chain_id].q_head];
1738
Tony Lindgren0499bde2008-07-03 12:24:36 +03001739 *ei = dma_read(CCEN(lch));
1740 *fi = dma_read(CCFN(lch));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001741
1742 return 0;
1743}
1744EXPORT_SYMBOL(omap_get_dma_chain_index);
1745
1746/**
1747 * @brief omap_get_dma_chain_dst_pos - Get the destination position of the
1748 * ongoing DMA in chain
1749 *
1750 * @param chain_id
1751 *
1752 * @return - Success : Destination position
1753 * Failure : -EINVAL
1754 */
1755int omap_get_dma_chain_dst_pos(int chain_id)
1756{
1757 int lch;
1758 int *channels;
1759
1760 /* Check for input params */
Tony Lindgren4d963722008-07-03 12:24:31 +03001761 if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001762 printk(KERN_ERR "Invalid chain id\n");
1763 return -EINVAL;
1764 }
1765
1766 /* Check if the chain exists */
1767 if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
1768 printk(KERN_ERR "Chain doesn't exists\n");
1769 return -EINVAL;
1770 }
1771
1772 channels = dma_linked_lch[chain_id].linked_dmach_q;
1773
1774 /* Get the current channel */
1775 lch = channels[dma_linked_lch[chain_id].q_head];
1776
Tony Lindgren0499bde2008-07-03 12:24:36 +03001777 return dma_read(CDAC(lch));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001778}
1779EXPORT_SYMBOL(omap_get_dma_chain_dst_pos);
1780
1781/**
1782 * @brief omap_get_dma_chain_src_pos - Get the source position
1783 * of the ongoing DMA in chain
1784 * @param chain_id
1785 *
1786 * @return - Success : Destination position
1787 * Failure : -EINVAL
1788 */
1789int omap_get_dma_chain_src_pos(int chain_id)
1790{
1791 int lch;
1792 int *channels;
1793
1794 /* Check for input params */
Tony Lindgren4d963722008-07-03 12:24:31 +03001795 if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001796 printk(KERN_ERR "Invalid chain id\n");
1797 return -EINVAL;
1798 }
1799
1800 /* Check if the chain exists */
1801 if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
1802 printk(KERN_ERR "Chain doesn't exists\n");
1803 return -EINVAL;
1804 }
1805
1806 channels = dma_linked_lch[chain_id].linked_dmach_q;
1807
1808 /* Get the current channel */
1809 lch = channels[dma_linked_lch[chain_id].q_head];
1810
Tony Lindgren0499bde2008-07-03 12:24:36 +03001811 return dma_read(CSAC(lch));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001812}
1813EXPORT_SYMBOL(omap_get_dma_chain_src_pos);
Tony Lindgren97b7f712008-07-03 12:24:37 +03001814#endif /* ifndef CONFIG_ARCH_OMAP1 */
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001815
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001816/*----------------------------------------------------------------------------*/
1817
1818#ifdef CONFIG_ARCH_OMAP1
1819
1820static int omap1_dma_handle_ch(int ch)
1821{
Tony Lindgren0499bde2008-07-03 12:24:36 +03001822 u32 csr;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001823
1824 if (enable_1510_mode && ch >= 6) {
1825 csr = dma_chan[ch].saved_csr;
1826 dma_chan[ch].saved_csr = 0;
1827 } else
Tony Lindgren0499bde2008-07-03 12:24:36 +03001828 csr = dma_read(CSR(ch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001829 if (enable_1510_mode && ch <= 2 && (csr >> 7) != 0) {
1830 dma_chan[ch + 6].saved_csr = csr >> 7;
1831 csr &= 0x7f;
1832 }
1833 if ((csr & 0x3f) == 0)
1834 return 0;
1835 if (unlikely(dma_chan[ch].dev_id == -1)) {
1836 printk(KERN_WARNING "Spurious interrupt from DMA channel "
1837 "%d (CSR %04x)\n", ch, csr);
1838 return 0;
1839 }
Tony Lindgren7ff879d2006-06-26 16:16:15 -07001840 if (unlikely(csr & OMAP1_DMA_TOUT_IRQ))
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001841 printk(KERN_WARNING "DMA timeout with device %d\n",
1842 dma_chan[ch].dev_id);
1843 if (unlikely(csr & OMAP_DMA_DROP_IRQ))
1844 printk(KERN_WARNING "DMA synchronization event drop occurred "
1845 "with device %d\n", dma_chan[ch].dev_id);
1846 if (likely(csr & OMAP_DMA_BLOCK_IRQ))
1847 dma_chan[ch].flags &= ~OMAP_DMA_ACTIVE;
1848 if (likely(dma_chan[ch].callback != NULL))
1849 dma_chan[ch].callback(ch, csr, dma_chan[ch].data);
Tony Lindgren97b7f712008-07-03 12:24:37 +03001850
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001851 return 1;
1852}
1853
Linus Torvalds0cd61b62006-10-06 10:53:39 -07001854static irqreturn_t omap1_dma_irq_handler(int irq, void *dev_id)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001855{
1856 int ch = ((int) dev_id) - 1;
1857 int handled = 0;
1858
1859 for (;;) {
1860 int handled_now = 0;
1861
1862 handled_now += omap1_dma_handle_ch(ch);
1863 if (enable_1510_mode && dma_chan[ch + 6].saved_csr)
1864 handled_now += omap1_dma_handle_ch(ch + 6);
1865 if (!handled_now)
1866 break;
1867 handled += handled_now;
1868 }
1869
1870 return handled ? IRQ_HANDLED : IRQ_NONE;
1871}
1872
1873#else
1874#define omap1_dma_irq_handler NULL
1875#endif
1876
Santosh Shilimkar44169072009-05-28 14:16:04 -07001877#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3) || \
1878 defined(CONFIG_ARCH_OMAP4)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001879
1880static int omap2_dma_handle_ch(int ch)
1881{
Tony Lindgren0499bde2008-07-03 12:24:36 +03001882 u32 status = dma_read(CSR(ch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001883
Juha Yrjola31513692006-12-06 17:13:47 -08001884 if (!status) {
1885 if (printk_ratelimit())
Tony Lindgren97b7f712008-07-03 12:24:37 +03001886 printk(KERN_WARNING "Spurious DMA IRQ for lch %d\n",
1887 ch);
Tony Lindgren0499bde2008-07-03 12:24:36 +03001888 dma_write(1 << ch, IRQSTATUS_L0);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001889 return 0;
Juha Yrjola31513692006-12-06 17:13:47 -08001890 }
1891 if (unlikely(dma_chan[ch].dev_id == -1)) {
1892 if (printk_ratelimit())
1893 printk(KERN_WARNING "IRQ %04x for non-allocated DMA"
1894 "channel %d\n", status, ch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001895 return 0;
Juha Yrjola31513692006-12-06 17:13:47 -08001896 }
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001897 if (unlikely(status & OMAP_DMA_DROP_IRQ))
1898 printk(KERN_INFO
1899 "DMA synchronization event drop occurred with device "
1900 "%d\n", dma_chan[ch].dev_id);
Santosh Shilimkara50f18c2008-12-10 17:36:53 -08001901 if (unlikely(status & OMAP2_DMA_TRANS_ERR_IRQ)) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001902 printk(KERN_INFO "DMA transaction error with device %d\n",
1903 dma_chan[ch].dev_id);
Santosh Shilimkara50f18c2008-12-10 17:36:53 -08001904 if (cpu_class_is_omap2()) {
1905 /* Errata: sDMA Channel is not disabled
1906 * after a transaction error. So we explicitely
1907 * disable the channel
1908 */
1909 u32 ccr;
1910
1911 ccr = dma_read(CCR(ch));
1912 ccr &= ~OMAP_DMA_CCR_EN;
1913 dma_write(ccr, CCR(ch));
1914 dma_chan[ch].flags &= ~OMAP_DMA_ACTIVE;
1915 }
1916 }
Tony Lindgren7ff879d2006-06-26 16:16:15 -07001917 if (unlikely(status & OMAP2_DMA_SECURE_ERR_IRQ))
1918 printk(KERN_INFO "DMA secure error with device %d\n",
1919 dma_chan[ch].dev_id);
1920 if (unlikely(status & OMAP2_DMA_MISALIGNED_ERR_IRQ))
1921 printk(KERN_INFO "DMA misaligned error with device %d\n",
1922 dma_chan[ch].dev_id);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001923
Tony Lindgren0499bde2008-07-03 12:24:36 +03001924 dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR(ch));
1925 dma_write(1 << ch, IRQSTATUS_L0);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001926
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001927 /* If the ch is not chained then chain_id will be -1 */
1928 if (dma_chan[ch].chain_id != -1) {
1929 int chain_id = dma_chan[ch].chain_id;
1930 dma_chan[ch].state = DMA_CH_NOTSTARTED;
Tony Lindgren0499bde2008-07-03 12:24:36 +03001931 if (dma_read(CLNK_CTRL(ch)) & (1 << 15))
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001932 dma_chan[dma_chan[ch].next_linked_ch].state =
1933 DMA_CH_STARTED;
1934 if (dma_linked_lch[chain_id].chain_mode ==
1935 OMAP_DMA_DYNAMIC_CHAIN)
1936 disable_lnk(ch);
1937
1938 if (!OMAP_DMA_CHAIN_QEMPTY(chain_id))
1939 OMAP_DMA_CHAIN_INCQHEAD(chain_id);
1940
Tony Lindgren0499bde2008-07-03 12:24:36 +03001941 status = dma_read(CSR(ch));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001942 }
1943
Juha Yrjola320ce6f2009-01-29 08:57:12 -08001944 dma_write(status, CSR(ch));
1945
Jarkko Nikula538528d2008-02-13 11:47:29 +02001946 if (likely(dma_chan[ch].callback != NULL))
1947 dma_chan[ch].callback(ch, status, dma_chan[ch].data);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001948
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001949 return 0;
1950}
1951
1952/* STATUS register count is from 1-32 while our is 0-31 */
Linus Torvalds0cd61b62006-10-06 10:53:39 -07001953static irqreturn_t omap2_dma_irq_handler(int irq, void *dev_id)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001954{
Santosh Shilimkar52176e72009-03-23 18:07:49 -07001955 u32 val, enable_reg;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001956 int i;
1957
Tony Lindgren0499bde2008-07-03 12:24:36 +03001958 val = dma_read(IRQSTATUS_L0);
Juha Yrjola31513692006-12-06 17:13:47 -08001959 if (val == 0) {
1960 if (printk_ratelimit())
1961 printk(KERN_WARNING "Spurious DMA IRQ\n");
1962 return IRQ_HANDLED;
1963 }
Santosh Shilimkar52176e72009-03-23 18:07:49 -07001964 enable_reg = dma_read(IRQENABLE_L0);
1965 val &= enable_reg; /* Dispatch only relevant interrupts */
Tony Lindgren4d963722008-07-03 12:24:31 +03001966 for (i = 0; i < dma_lch_count && val != 0; i++) {
Juha Yrjola31513692006-12-06 17:13:47 -08001967 if (val & 1)
1968 omap2_dma_handle_ch(i);
1969 val >>= 1;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001970 }
1971
1972 return IRQ_HANDLED;
1973}
1974
1975static struct irqaction omap24xx_dma_irq = {
1976 .name = "DMA",
1977 .handler = omap2_dma_irq_handler,
Thomas Gleixner52e405e2006-07-03 02:20:05 +02001978 .flags = IRQF_DISABLED
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001979};
1980
1981#else
1982static struct irqaction omap24xx_dma_irq;
1983#endif
1984
1985/*----------------------------------------------------------------------------*/
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001986
1987static struct lcd_dma_info {
1988 spinlock_t lock;
1989 int reserved;
Tony Lindgren97b7f712008-07-03 12:24:37 +03001990 void (*callback)(u16 status, void *data);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001991 void *cb_data;
1992
1993 int active;
1994 unsigned long addr, size;
1995 int rotate, data_type, xres, yres;
1996 int vxres;
1997 int mirror;
1998 int xscale, yscale;
1999 int ext_ctrl;
2000 int src_port;
2001 int single_transfer;
2002} lcd_dma;
2003
2004void omap_set_lcd_dma_b1(unsigned long addr, u16 fb_xres, u16 fb_yres,
2005 int data_type)
2006{
2007 lcd_dma.addr = addr;
2008 lcd_dma.data_type = data_type;
2009 lcd_dma.xres = fb_xres;
2010 lcd_dma.yres = fb_yres;
2011}
Tony Lindgren97b7f712008-07-03 12:24:37 +03002012EXPORT_SYMBOL(omap_set_lcd_dma_b1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002013
2014void omap_set_lcd_dma_src_port(int port)
2015{
2016 lcd_dma.src_port = port;
2017}
2018
2019void omap_set_lcd_dma_ext_controller(int external)
2020{
2021 lcd_dma.ext_ctrl = external;
2022}
Tony Lindgren97b7f712008-07-03 12:24:37 +03002023EXPORT_SYMBOL(omap_set_lcd_dma_ext_controller);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002024
2025void omap_set_lcd_dma_single_transfer(int single)
2026{
2027 lcd_dma.single_transfer = single;
2028}
Tony Lindgren97b7f712008-07-03 12:24:37 +03002029EXPORT_SYMBOL(omap_set_lcd_dma_single_transfer);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002030
2031void omap_set_lcd_dma_b1_rotation(int rotate)
2032{
2033 if (omap_dma_in_1510_mode()) {
2034 printk(KERN_ERR "DMA rotation is not supported in 1510 mode\n");
2035 BUG();
2036 return;
2037 }
2038 lcd_dma.rotate = rotate;
2039}
Tony Lindgren97b7f712008-07-03 12:24:37 +03002040EXPORT_SYMBOL(omap_set_lcd_dma_b1_rotation);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002041
2042void omap_set_lcd_dma_b1_mirror(int mirror)
2043{
2044 if (omap_dma_in_1510_mode()) {
2045 printk(KERN_ERR "DMA mirror is not supported in 1510 mode\n");
2046 BUG();
2047 }
2048 lcd_dma.mirror = mirror;
2049}
Tony Lindgren97b7f712008-07-03 12:24:37 +03002050EXPORT_SYMBOL(omap_set_lcd_dma_b1_mirror);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002051
2052void omap_set_lcd_dma_b1_vxres(unsigned long vxres)
2053{
2054 if (omap_dma_in_1510_mode()) {
2055 printk(KERN_ERR "DMA virtual resulotion is not supported "
2056 "in 1510 mode\n");
2057 BUG();
2058 }
2059 lcd_dma.vxres = vxres;
2060}
Tony Lindgren97b7f712008-07-03 12:24:37 +03002061EXPORT_SYMBOL(omap_set_lcd_dma_b1_vxres);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002062
2063void omap_set_lcd_dma_b1_scale(unsigned int xscale, unsigned int yscale)
2064{
2065 if (omap_dma_in_1510_mode()) {
2066 printk(KERN_ERR "DMA scale is not supported in 1510 mode\n");
2067 BUG();
2068 }
2069 lcd_dma.xscale = xscale;
2070 lcd_dma.yscale = yscale;
2071}
Tony Lindgren97b7f712008-07-03 12:24:37 +03002072EXPORT_SYMBOL(omap_set_lcd_dma_b1_scale);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002073
2074static void set_b1_regs(void)
2075{
2076 unsigned long top, bottom;
2077 int es;
2078 u16 w;
2079 unsigned long en, fn;
2080 long ei, fi;
2081 unsigned long vxres;
2082 unsigned int xscale, yscale;
2083
2084 switch (lcd_dma.data_type) {
2085 case OMAP_DMA_DATA_TYPE_S8:
2086 es = 1;
2087 break;
2088 case OMAP_DMA_DATA_TYPE_S16:
2089 es = 2;
2090 break;
2091 case OMAP_DMA_DATA_TYPE_S32:
2092 es = 4;
2093 break;
2094 default:
2095 BUG();
2096 return;
2097 }
2098
2099 vxres = lcd_dma.vxres ? lcd_dma.vxres : lcd_dma.xres;
2100 xscale = lcd_dma.xscale ? lcd_dma.xscale : 1;
2101 yscale = lcd_dma.yscale ? lcd_dma.yscale : 1;
2102 BUG_ON(vxres < lcd_dma.xres);
Tony Lindgren97b7f712008-07-03 12:24:37 +03002103
2104#define PIXADDR(x, y) (lcd_dma.addr + \
2105 ((y) * vxres * yscale + (x) * xscale) * es)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002106#define PIXSTEP(sx, sy, dx, dy) (PIXADDR(dx, dy) - PIXADDR(sx, sy) - es + 1)
Tony Lindgren97b7f712008-07-03 12:24:37 +03002107
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002108 switch (lcd_dma.rotate) {
2109 case 0:
2110 if (!lcd_dma.mirror) {
2111 top = PIXADDR(0, 0);
2112 bottom = PIXADDR(lcd_dma.xres - 1, lcd_dma.yres - 1);
2113 /* 1510 DMA requires the bottom address to be 2 more
2114 * than the actual last memory access location. */
2115 if (omap_dma_in_1510_mode() &&
Tony Lindgren97b7f712008-07-03 12:24:37 +03002116 lcd_dma.data_type == OMAP_DMA_DATA_TYPE_S32)
2117 bottom += 2;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002118 ei = PIXSTEP(0, 0, 1, 0);
2119 fi = PIXSTEP(lcd_dma.xres - 1, 0, 0, 1);
2120 } else {
2121 top = PIXADDR(lcd_dma.xres - 1, 0);
2122 bottom = PIXADDR(0, lcd_dma.yres - 1);
2123 ei = PIXSTEP(1, 0, 0, 0);
2124 fi = PIXSTEP(0, 0, lcd_dma.xres - 1, 1);
2125 }
2126 en = lcd_dma.xres;
2127 fn = lcd_dma.yres;
2128 break;
2129 case 90:
2130 if (!lcd_dma.mirror) {
2131 top = PIXADDR(0, lcd_dma.yres - 1);
2132 bottom = PIXADDR(lcd_dma.xres - 1, 0);
2133 ei = PIXSTEP(0, 1, 0, 0);
2134 fi = PIXSTEP(0, 0, 1, lcd_dma.yres - 1);
2135 } else {
2136 top = PIXADDR(lcd_dma.xres - 1, lcd_dma.yres - 1);
2137 bottom = PIXADDR(0, 0);
2138 ei = PIXSTEP(0, 1, 0, 0);
2139 fi = PIXSTEP(1, 0, 0, lcd_dma.yres - 1);
2140 }
2141 en = lcd_dma.yres;
2142 fn = lcd_dma.xres;
2143 break;
2144 case 180:
2145 if (!lcd_dma.mirror) {
2146 top = PIXADDR(lcd_dma.xres - 1, lcd_dma.yres - 1);
2147 bottom = PIXADDR(0, 0);
2148 ei = PIXSTEP(1, 0, 0, 0);
2149 fi = PIXSTEP(0, 1, lcd_dma.xres - 1, 0);
2150 } else {
2151 top = PIXADDR(0, lcd_dma.yres - 1);
2152 bottom = PIXADDR(lcd_dma.xres - 1, 0);
2153 ei = PIXSTEP(0, 0, 1, 0);
2154 fi = PIXSTEP(lcd_dma.xres - 1, 1, 0, 0);
2155 }
2156 en = lcd_dma.xres;
2157 fn = lcd_dma.yres;
2158 break;
2159 case 270:
2160 if (!lcd_dma.mirror) {
2161 top = PIXADDR(lcd_dma.xres - 1, 0);
2162 bottom = PIXADDR(0, lcd_dma.yres - 1);
2163 ei = PIXSTEP(0, 0, 0, 1);
2164 fi = PIXSTEP(1, lcd_dma.yres - 1, 0, 0);
2165 } else {
2166 top = PIXADDR(0, 0);
2167 bottom = PIXADDR(lcd_dma.xres - 1, lcd_dma.yres - 1);
2168 ei = PIXSTEP(0, 0, 0, 1);
2169 fi = PIXSTEP(0, lcd_dma.yres - 1, 1, 0);
2170 }
2171 en = lcd_dma.yres;
2172 fn = lcd_dma.xres;
2173 break;
2174 default:
2175 BUG();
Simon Arlott6cbdc8c2007-05-11 20:40:30 +01002176 return; /* Suppress warning about uninitialized vars */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002177 }
2178
2179 if (omap_dma_in_1510_mode()) {
2180 omap_writew(top >> 16, OMAP1510_DMA_LCD_TOP_F1_U);
2181 omap_writew(top, OMAP1510_DMA_LCD_TOP_F1_L);
2182 omap_writew(bottom >> 16, OMAP1510_DMA_LCD_BOT_F1_U);
2183 omap_writew(bottom, OMAP1510_DMA_LCD_BOT_F1_L);
2184
2185 return;
2186 }
2187
2188 /* 1610 regs */
2189 omap_writew(top >> 16, OMAP1610_DMA_LCD_TOP_B1_U);
2190 omap_writew(top, OMAP1610_DMA_LCD_TOP_B1_L);
2191 omap_writew(bottom >> 16, OMAP1610_DMA_LCD_BOT_B1_U);
2192 omap_writew(bottom, OMAP1610_DMA_LCD_BOT_B1_L);
2193
2194 omap_writew(en, OMAP1610_DMA_LCD_SRC_EN_B1);
2195 omap_writew(fn, OMAP1610_DMA_LCD_SRC_FN_B1);
2196
2197 w = omap_readw(OMAP1610_DMA_LCD_CSDP);
2198 w &= ~0x03;
2199 w |= lcd_dma.data_type;
2200 omap_writew(w, OMAP1610_DMA_LCD_CSDP);
2201
2202 w = omap_readw(OMAP1610_DMA_LCD_CTRL);
2203 /* Always set the source port as SDRAM for now*/
2204 w &= ~(0x03 << 6);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002205 if (lcd_dma.callback != NULL)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00002206 w |= 1 << 1; /* Block interrupt enable */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002207 else
2208 w &= ~(1 << 1);
2209 omap_writew(w, OMAP1610_DMA_LCD_CTRL);
2210
2211 if (!(lcd_dma.rotate || lcd_dma.mirror ||
2212 lcd_dma.vxres || lcd_dma.xscale || lcd_dma.yscale))
2213 return;
2214
2215 w = omap_readw(OMAP1610_DMA_LCD_CCR);
2216 /* Set the double-indexed addressing mode */
2217 w |= (0x03 << 12);
2218 omap_writew(w, OMAP1610_DMA_LCD_CCR);
2219
2220 omap_writew(ei, OMAP1610_DMA_LCD_SRC_EI_B1);
2221 omap_writew(fi >> 16, OMAP1610_DMA_LCD_SRC_FI_B1_U);
2222 omap_writew(fi, OMAP1610_DMA_LCD_SRC_FI_B1_L);
2223}
2224
Linus Torvalds0cd61b62006-10-06 10:53:39 -07002225static irqreturn_t lcd_dma_irq_handler(int irq, void *dev_id)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002226{
2227 u16 w;
2228
2229 w = omap_readw(OMAP1610_DMA_LCD_CTRL);
2230 if (unlikely(!(w & (1 << 3)))) {
2231 printk(KERN_WARNING "Spurious LCD DMA IRQ\n");
2232 return IRQ_NONE;
2233 }
2234 /* Ack the IRQ */
2235 w |= (1 << 3);
2236 omap_writew(w, OMAP1610_DMA_LCD_CTRL);
2237 lcd_dma.active = 0;
2238 if (lcd_dma.callback != NULL)
2239 lcd_dma.callback(w, lcd_dma.cb_data);
2240
2241 return IRQ_HANDLED;
2242}
2243
Tony Lindgren97b7f712008-07-03 12:24:37 +03002244int omap_request_lcd_dma(void (*callback)(u16 status, void *data),
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002245 void *data)
2246{
2247 spin_lock_irq(&lcd_dma.lock);
2248 if (lcd_dma.reserved) {
2249 spin_unlock_irq(&lcd_dma.lock);
2250 printk(KERN_ERR "LCD DMA channel already reserved\n");
2251 BUG();
2252 return -EBUSY;
2253 }
2254 lcd_dma.reserved = 1;
2255 spin_unlock_irq(&lcd_dma.lock);
2256 lcd_dma.callback = callback;
2257 lcd_dma.cb_data = data;
2258 lcd_dma.active = 0;
2259 lcd_dma.single_transfer = 0;
2260 lcd_dma.rotate = 0;
2261 lcd_dma.vxres = 0;
2262 lcd_dma.mirror = 0;
2263 lcd_dma.xscale = 0;
2264 lcd_dma.yscale = 0;
2265 lcd_dma.ext_ctrl = 0;
2266 lcd_dma.src_port = 0;
2267
2268 return 0;
2269}
Tony Lindgren97b7f712008-07-03 12:24:37 +03002270EXPORT_SYMBOL(omap_request_lcd_dma);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002271
2272void omap_free_lcd_dma(void)
2273{
2274 spin_lock(&lcd_dma.lock);
2275 if (!lcd_dma.reserved) {
2276 spin_unlock(&lcd_dma.lock);
2277 printk(KERN_ERR "LCD DMA is not reserved\n");
2278 BUG();
2279 return;
2280 }
2281 if (!enable_1510_mode)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00002282 omap_writew(omap_readw(OMAP1610_DMA_LCD_CCR) & ~1,
2283 OMAP1610_DMA_LCD_CCR);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002284 lcd_dma.reserved = 0;
2285 spin_unlock(&lcd_dma.lock);
2286}
Tony Lindgren97b7f712008-07-03 12:24:37 +03002287EXPORT_SYMBOL(omap_free_lcd_dma);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002288
2289void omap_enable_lcd_dma(void)
2290{
2291 u16 w;
2292
Tony Lindgren97b7f712008-07-03 12:24:37 +03002293 /*
2294 * Set the Enable bit only if an external controller is
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002295 * connected. Otherwise the OMAP internal controller will
2296 * start the transfer when it gets enabled.
2297 */
2298 if (enable_1510_mode || !lcd_dma.ext_ctrl)
2299 return;
Tony Lindgrenbb13b5f2005-07-10 19:58:18 +01002300
2301 w = omap_readw(OMAP1610_DMA_LCD_CTRL);
2302 w |= 1 << 8;
2303 omap_writew(w, OMAP1610_DMA_LCD_CTRL);
2304
Tony Lindgren92105bb2005-09-07 17:20:26 +01002305 lcd_dma.active = 1;
2306
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002307 w = omap_readw(OMAP1610_DMA_LCD_CCR);
2308 w |= 1 << 7;
2309 omap_writew(w, OMAP1610_DMA_LCD_CCR);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002310}
Tony Lindgren97b7f712008-07-03 12:24:37 +03002311EXPORT_SYMBOL(omap_enable_lcd_dma);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002312
2313void omap_setup_lcd_dma(void)
2314{
2315 BUG_ON(lcd_dma.active);
2316 if (!enable_1510_mode) {
2317 /* Set some reasonable defaults */
2318 omap_writew(0x5440, OMAP1610_DMA_LCD_CCR);
2319 omap_writew(0x9102, OMAP1610_DMA_LCD_CSDP);
2320 omap_writew(0x0004, OMAP1610_DMA_LCD_LCH_CTRL);
2321 }
2322 set_b1_regs();
2323 if (!enable_1510_mode) {
2324 u16 w;
2325
2326 w = omap_readw(OMAP1610_DMA_LCD_CCR);
Tony Lindgren97b7f712008-07-03 12:24:37 +03002327 /*
2328 * If DMA was already active set the end_prog bit to have
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002329 * the programmed register set loaded into the active
2330 * register set.
2331 */
2332 w |= 1 << 11; /* End_prog */
2333 if (!lcd_dma.single_transfer)
Tony Lindgren97b7f712008-07-03 12:24:37 +03002334 w |= (3 << 8); /* Auto_init, repeat */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002335 omap_writew(w, OMAP1610_DMA_LCD_CCR);
2336 }
2337}
Tony Lindgren97b7f712008-07-03 12:24:37 +03002338EXPORT_SYMBOL(omap_setup_lcd_dma);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002339
2340void omap_stop_lcd_dma(void)
2341{
Tony Lindgrenbb13b5f2005-07-10 19:58:18 +01002342 u16 w;
2343
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002344 lcd_dma.active = 0;
Tony Lindgrenbb13b5f2005-07-10 19:58:18 +01002345 if (enable_1510_mode || !lcd_dma.ext_ctrl)
2346 return;
2347
2348 w = omap_readw(OMAP1610_DMA_LCD_CCR);
2349 w &= ~(1 << 7);
2350 omap_writew(w, OMAP1610_DMA_LCD_CCR);
2351
2352 w = omap_readw(OMAP1610_DMA_LCD_CTRL);
2353 w &= ~(1 << 8);
2354 omap_writew(w, OMAP1610_DMA_LCD_CTRL);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002355}
Tony Lindgren97b7f712008-07-03 12:24:37 +03002356EXPORT_SYMBOL(omap_stop_lcd_dma);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002357
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00002358/*----------------------------------------------------------------------------*/
Tony Lindgrenbb13b5f2005-07-10 19:58:18 +01002359
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002360static int __init omap_init_dma(void)
2361{
2362 int ch, r;
2363
Tony Lindgren0499bde2008-07-03 12:24:36 +03002364 if (cpu_class_is_omap1()) {
Tony Lindgren94113262009-08-28 10:50:33 -07002365 omap_dma_base = OMAP1_IO_ADDRESS(OMAP1_DMA_BASE);
Tony Lindgren4d963722008-07-03 12:24:31 +03002366 dma_lch_count = OMAP1_LOGICAL_DMA_CH_COUNT;
Tony Lindgren0499bde2008-07-03 12:24:36 +03002367 } else if (cpu_is_omap24xx()) {
Tony Lindgren94113262009-08-28 10:50:33 -07002368 omap_dma_base = OMAP2_IO_ADDRESS(OMAP24XX_DMA4_BASE);
Tony Lindgren4d963722008-07-03 12:24:31 +03002369 dma_lch_count = OMAP_DMA4_LOGICAL_DMA_CH_COUNT;
Tony Lindgren0499bde2008-07-03 12:24:36 +03002370 } else if (cpu_is_omap34xx()) {
Tony Lindgren94113262009-08-28 10:50:33 -07002371 omap_dma_base = OMAP2_IO_ADDRESS(OMAP34XX_DMA4_BASE);
Tony Lindgren0499bde2008-07-03 12:24:36 +03002372 dma_lch_count = OMAP_DMA4_LOGICAL_DMA_CH_COUNT;
Santosh Shilimkar44169072009-05-28 14:16:04 -07002373 } else if (cpu_is_omap44xx()) {
Tony Lindgren94113262009-08-28 10:50:33 -07002374 omap_dma_base = OMAP2_IO_ADDRESS(OMAP44XX_DMA4_BASE);
Santosh Shilimkar44169072009-05-28 14:16:04 -07002375 dma_lch_count = OMAP_DMA4_LOGICAL_DMA_CH_COUNT;
Tony Lindgren0499bde2008-07-03 12:24:36 +03002376 } else {
2377 pr_err("DMA init failed for unsupported omap\n");
2378 return -ENODEV;
2379 }
Tony Lindgren4d963722008-07-03 12:24:31 +03002380
Santosh Shilimkar2263f022009-03-23 18:07:48 -07002381 if (cpu_class_is_omap2() && omap_dma_reserve_channels
2382 && (omap_dma_reserve_channels <= dma_lch_count))
2383 dma_lch_count = omap_dma_reserve_channels;
2384
Tony Lindgren4d963722008-07-03 12:24:31 +03002385 dma_chan = kzalloc(sizeof(struct omap_dma_lch) * dma_lch_count,
2386 GFP_KERNEL);
2387 if (!dma_chan)
2388 return -ENOMEM;
2389
2390 if (cpu_class_is_omap2()) {
2391 dma_linked_lch = kzalloc(sizeof(struct dma_link_info) *
2392 dma_lch_count, GFP_KERNEL);
2393 if (!dma_linked_lch) {
2394 kfree(dma_chan);
2395 return -ENOMEM;
2396 }
2397 }
2398
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00002399 if (cpu_is_omap15xx()) {
2400 printk(KERN_INFO "DMA support for OMAP15xx initialized\n");
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002401 dma_chan_count = 9;
2402 enable_1510_mode = 1;
Zebediah C. McClure557096f2009-03-23 18:07:44 -07002403 } else if (cpu_is_omap16xx() || cpu_is_omap7xx()) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002404 printk(KERN_INFO "OMAP DMA hardware version %d\n",
Tony Lindgren0499bde2008-07-03 12:24:36 +03002405 dma_read(HW_ID));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002406 printk(KERN_INFO "DMA capabilities: %08x:%08x:%04x:%04x:%04x\n",
Tony Lindgren0499bde2008-07-03 12:24:36 +03002407 (dma_read(CAPS_0_U) << 16) |
2408 dma_read(CAPS_0_L),
2409 (dma_read(CAPS_1_U) << 16) |
2410 dma_read(CAPS_1_L),
2411 dma_read(CAPS_2), dma_read(CAPS_3),
2412 dma_read(CAPS_4));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002413 if (!enable_1510_mode) {
2414 u16 w;
2415
2416 /* Disable OMAP 3.0/3.1 compatibility mode. */
Tony Lindgren0499bde2008-07-03 12:24:36 +03002417 w = dma_read(GSCR);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002418 w |= 1 << 3;
Tony Lindgren0499bde2008-07-03 12:24:36 +03002419 dma_write(w, GSCR);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002420 dma_chan_count = 16;
2421 } else
2422 dma_chan_count = 9;
Imre Deakb5beef52006-09-25 12:41:28 +03002423 if (cpu_is_omap16xx()) {
2424 u16 w;
2425
2426 /* this would prevent OMAP sleep */
2427 w = omap_readw(OMAP1610_DMA_LCD_CTRL);
2428 w &= ~(1 << 8);
2429 omap_writew(w, OMAP1610_DMA_LCD_CTRL);
2430 }
Anand Gadiyarf8151e52007-12-01 12:14:11 -08002431 } else if (cpu_class_is_omap2()) {
Tony Lindgren0499bde2008-07-03 12:24:36 +03002432 u8 revision = dma_read(REVISION) & 0xff;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00002433 printk(KERN_INFO "OMAP DMA hardware revision %d.%d\n",
2434 revision >> 4, revision & 0xf);
Santosh Shilimkar2263f022009-03-23 18:07:48 -07002435 dma_chan_count = dma_lch_count;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002436 } else {
2437 dma_chan_count = 0;
2438 return 0;
2439 }
2440
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002441 spin_lock_init(&lcd_dma.lock);
2442 spin_lock_init(&dma_chan_lock);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002443
2444 for (ch = 0; ch < dma_chan_count; ch++) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00002445 omap_clear_dma(ch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002446 dma_chan[ch].dev_id = -1;
2447 dma_chan[ch].next_lch = -1;
2448
2449 if (ch >= 6 && enable_1510_mode)
2450 continue;
2451
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00002452 if (cpu_class_is_omap1()) {
Tony Lindgren97b7f712008-07-03 12:24:37 +03002453 /*
2454 * request_irq() doesn't like dev_id (ie. ch) being
2455 * zero, so we have to kludge around this.
2456 */
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00002457 r = request_irq(omap1_dma_irq[ch],
2458 omap1_dma_irq_handler, 0, "DMA",
2459 (void *) (ch + 1));
2460 if (r != 0) {
2461 int i;
2462
2463 printk(KERN_ERR "unable to request IRQ %d "
2464 "for DMA (error %d)\n",
2465 omap1_dma_irq[ch], r);
2466 for (i = 0; i < ch; i++)
2467 free_irq(omap1_dma_irq[i],
2468 (void *) (i + 1));
2469 return r;
2470 }
2471 }
2472 }
2473
Santosh Shilimkar44169072009-05-28 14:16:04 -07002474 if (cpu_is_omap2430() || cpu_is_omap34xx() || cpu_is_omap44xx())
Anand Gadiyarf8151e52007-12-01 12:14:11 -08002475 omap_dma_set_global_params(DMA_DEFAULT_ARB_RATE,
2476 DMA_DEFAULT_FIFO_DEPTH, 0);
2477
Santosh Shilimkar44169072009-05-28 14:16:04 -07002478 if (cpu_class_is_omap2()) {
2479 int irq;
2480 if (cpu_is_omap44xx())
2481 irq = INT_44XX_SDMA_IRQ0;
2482 else
2483 irq = INT_24XX_SDMA_IRQ0;
2484 setup_irq(irq, &omap24xx_dma_irq);
2485 }
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00002486
Kalle Jokiniemiaecedb92009-06-23 13:30:24 +03002487 /* Enable smartidle idlemodes and autoidle */
2488 if (cpu_is_omap34xx()) {
2489 u32 v = dma_read(OCP_SYSCONFIG);
2490 v &= ~(DMA_SYSCONFIG_MIDLEMODE_MASK |
2491 DMA_SYSCONFIG_SIDLEMODE_MASK |
2492 DMA_SYSCONFIG_AUTOIDLE);
2493 v |= (DMA_SYSCONFIG_MIDLEMODE(DMA_IDLEMODE_SMARTIDLE) |
2494 DMA_SYSCONFIG_SIDLEMODE(DMA_IDLEMODE_SMARTIDLE) |
2495 DMA_SYSCONFIG_AUTOIDLE);
2496 dma_write(v , OCP_SYSCONFIG);
2497 }
2498
2499
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00002500 /* FIXME: Update LCD DMA to work on 24xx */
2501 if (cpu_class_is_omap1()) {
2502 r = request_irq(INT_DMA_LCD, lcd_dma_irq_handler, 0,
2503 "LCD DMA", NULL);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002504 if (r != 0) {
2505 int i;
2506
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00002507 printk(KERN_ERR "unable to request IRQ for LCD DMA "
2508 "(error %d)\n", r);
2509 for (i = 0; i < dma_chan_count; i++)
2510 free_irq(omap1_dma_irq[i], (void *) (i + 1));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002511 return r;
2512 }
2513 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002514
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002515 return 0;
2516}
2517
2518arch_initcall(omap_init_dma);
2519
Santosh Shilimkar2263f022009-03-23 18:07:48 -07002520/*
2521 * Reserve the omap SDMA channels using cmdline bootarg
2522 * "omap_dma_reserve_ch=". The valid range is 1 to 32
2523 */
2524static int __init omap_dma_cmdline_reserve_ch(char *str)
2525{
2526 if (get_option(&str, &omap_dma_reserve_channels) != 1)
2527 omap_dma_reserve_channels = 0;
2528 return 1;
2529}
2530
2531__setup("omap_dma_reserve_ch=", omap_dma_cmdline_reserve_ch);
2532
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002533