blob: 2ed02211f1608c281c31ac3f1747ecac1d669a00 [file] [log] [blame]
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001/* Copyright (c) 2012, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/err.h>
16#include <linux/ctype.h>
17#include <linux/io.h>
18#include <linux/spinlock.h>
19#include <linux/delay.h>
20#include <linux/clk.h>
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -070021#include <linux/iopoll.h>
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070022
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -070023#include <mach/rpm-regulator-smd.h>
Vikram Mulukutla19245e02012-07-23 15:58:04 -070024#include <mach/socinfo.h>
Vikram Mulukutla77140da2012-08-13 21:37:18 -070025#include <mach/rpm-smd.h>
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070026
27#include "clock-local2.h"
28#include "clock-pll.h"
Vikram Mulukutlad08a1522012-05-24 15:24:01 -070029#include "clock-rpm.h"
30#include "clock-voter.h"
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -070031#include "clock-mdss-8974.h"
Matt Wagantalld55b90f2012-02-23 23:27:44 -080032#include "clock.h"
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070033
34enum {
35 GCC_BASE,
36 MMSS_BASE,
37 LPASS_BASE,
38 MSS_BASE,
Matt Wagantalledf2fad2012-08-06 16:11:46 -070039 APCS_BASE,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070040 N_BASES,
41};
42
43static void __iomem *virt_bases[N_BASES];
44
45#define GCC_REG_BASE(x) (void __iomem *)(virt_bases[GCC_BASE] + (x))
46#define MMSS_REG_BASE(x) (void __iomem *)(virt_bases[MMSS_BASE] + (x))
47#define LPASS_REG_BASE(x) (void __iomem *)(virt_bases[LPASS_BASE] + (x))
48#define MSS_REG_BASE(x) (void __iomem *)(virt_bases[MSS_BASE] + (x))
Matt Wagantalledf2fad2012-08-06 16:11:46 -070049#define APCS_REG_BASE(x) (void __iomem *)(virt_bases[APCS_BASE] + (x))
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070050
51#define GPLL0_MODE_REG 0x0000
52#define GPLL0_L_REG 0x0004
53#define GPLL0_M_REG 0x0008
54#define GPLL0_N_REG 0x000C
55#define GPLL0_USER_CTL_REG 0x0010
56#define GPLL0_CONFIG_CTL_REG 0x0014
57#define GPLL0_TEST_CTL_REG 0x0018
58#define GPLL0_STATUS_REG 0x001C
59
60#define GPLL1_MODE_REG 0x0040
61#define GPLL1_L_REG 0x0044
62#define GPLL1_M_REG 0x0048
63#define GPLL1_N_REG 0x004C
64#define GPLL1_USER_CTL_REG 0x0050
65#define GPLL1_CONFIG_CTL_REG 0x0054
66#define GPLL1_TEST_CTL_REG 0x0058
67#define GPLL1_STATUS_REG 0x005C
68
69#define MMPLL0_MODE_REG 0x0000
70#define MMPLL0_L_REG 0x0004
71#define MMPLL0_M_REG 0x0008
72#define MMPLL0_N_REG 0x000C
73#define MMPLL0_USER_CTL_REG 0x0010
74#define MMPLL0_CONFIG_CTL_REG 0x0014
75#define MMPLL0_TEST_CTL_REG 0x0018
76#define MMPLL0_STATUS_REG 0x001C
77
78#define MMPLL1_MODE_REG 0x0040
79#define MMPLL1_L_REG 0x0044
80#define MMPLL1_M_REG 0x0048
81#define MMPLL1_N_REG 0x004C
82#define MMPLL1_USER_CTL_REG 0x0050
83#define MMPLL1_CONFIG_CTL_REG 0x0054
84#define MMPLL1_TEST_CTL_REG 0x0058
85#define MMPLL1_STATUS_REG 0x005C
86
87#define MMPLL3_MODE_REG 0x0080
88#define MMPLL3_L_REG 0x0084
89#define MMPLL3_M_REG 0x0088
90#define MMPLL3_N_REG 0x008C
91#define MMPLL3_USER_CTL_REG 0x0090
92#define MMPLL3_CONFIG_CTL_REG 0x0094
93#define MMPLL3_TEST_CTL_REG 0x0098
94#define MMPLL3_STATUS_REG 0x009C
95
96#define LPAPLL_MODE_REG 0x0000
97#define LPAPLL_L_REG 0x0004
98#define LPAPLL_M_REG 0x0008
99#define LPAPLL_N_REG 0x000C
100#define LPAPLL_USER_CTL_REG 0x0010
101#define LPAPLL_CONFIG_CTL_REG 0x0014
102#define LPAPLL_TEST_CTL_REG 0x0018
103#define LPAPLL_STATUS_REG 0x001C
104
105#define GCC_DEBUG_CLK_CTL_REG 0x1880
106#define CLOCK_FRQ_MEASURE_CTL_REG 0x1884
107#define CLOCK_FRQ_MEASURE_STATUS_REG 0x1888
108#define GCC_XO_DIV4_CBCR_REG 0x10C8
Matt Wagantall9a9b6f02012-08-07 23:12:26 -0700109#define GCC_PLLTEST_PAD_CFG_REG 0x188C
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700110#define APCS_GPLL_ENA_VOTE_REG 0x1480
111#define MMSS_PLL_VOTE_APCS_REG 0x0100
112#define MMSS_DEBUG_CLK_CTL_REG 0x0900
113#define LPASS_DEBUG_CLK_CTL_REG 0x29000
114#define LPASS_LPA_PLL_VOTE_APPS_REG 0x2000
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700115#define MSS_DEBUG_CLK_CTL_REG 0x0078
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700116
Matt Wagantalledf2fad2012-08-06 16:11:46 -0700117#define GLB_CLK_DIAG_REG 0x001C
118
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700119#define USB30_MASTER_CMD_RCGR 0x03D4
120#define USB30_MOCK_UTMI_CMD_RCGR 0x03E8
121#define USB_HSIC_SYSTEM_CMD_RCGR 0x041C
122#define USB_HSIC_CMD_RCGR 0x0440
123#define USB_HSIC_IO_CAL_CMD_RCGR 0x0458
124#define USB_HS_SYSTEM_CMD_RCGR 0x0490
125#define SDCC1_APPS_CMD_RCGR 0x04D0
126#define SDCC2_APPS_CMD_RCGR 0x0510
127#define SDCC3_APPS_CMD_RCGR 0x0550
128#define SDCC4_APPS_CMD_RCGR 0x0590
129#define BLSP1_QUP1_SPI_APPS_CMD_RCGR 0x064C
130#define BLSP1_UART1_APPS_CMD_RCGR 0x068C
131#define BLSP1_QUP2_SPI_APPS_CMD_RCGR 0x06CC
132#define BLSP1_UART2_APPS_CMD_RCGR 0x070C
133#define BLSP1_QUP3_SPI_APPS_CMD_RCGR 0x074C
134#define BLSP1_UART3_APPS_CMD_RCGR 0x078C
135#define BLSP1_QUP4_SPI_APPS_CMD_RCGR 0x07CC
136#define BLSP1_UART4_APPS_CMD_RCGR 0x080C
137#define BLSP1_QUP5_SPI_APPS_CMD_RCGR 0x084C
138#define BLSP1_UART5_APPS_CMD_RCGR 0x088C
139#define BLSP1_QUP6_SPI_APPS_CMD_RCGR 0x08CC
140#define BLSP1_UART6_APPS_CMD_RCGR 0x090C
141#define BLSP2_QUP1_SPI_APPS_CMD_RCGR 0x098C
142#define BLSP2_UART1_APPS_CMD_RCGR 0x09CC
143#define BLSP2_QUP2_SPI_APPS_CMD_RCGR 0x0A0C
144#define BLSP2_UART2_APPS_CMD_RCGR 0x0A4C
145#define BLSP2_QUP3_SPI_APPS_CMD_RCGR 0x0A8C
146#define BLSP2_UART3_APPS_CMD_RCGR 0x0ACC
147#define BLSP2_QUP4_SPI_APPS_CMD_RCGR 0x0B0C
148#define BLSP2_UART4_APPS_CMD_RCGR 0x0B4C
149#define BLSP2_QUP5_SPI_APPS_CMD_RCGR 0x0B8C
150#define BLSP2_UART5_APPS_CMD_RCGR 0x0BCC
151#define BLSP2_QUP6_SPI_APPS_CMD_RCGR 0x0C0C
152#define BLSP2_UART6_APPS_CMD_RCGR 0x0C4C
153#define PDM2_CMD_RCGR 0x0CD0
154#define TSIF_REF_CMD_RCGR 0x0D90
155#define CE1_CMD_RCGR 0x1050
156#define CE2_CMD_RCGR 0x1090
157#define GP1_CMD_RCGR 0x1904
158#define GP2_CMD_RCGR 0x1944
159#define GP3_CMD_RCGR 0x1984
160#define LPAIF_SPKR_CMD_RCGR 0xA000
161#define LPAIF_PRI_CMD_RCGR 0xB000
162#define LPAIF_SEC_CMD_RCGR 0xC000
163#define LPAIF_TER_CMD_RCGR 0xD000
164#define LPAIF_QUAD_CMD_RCGR 0xE000
165#define LPAIF_PCM0_CMD_RCGR 0xF000
166#define LPAIF_PCM1_CMD_RCGR 0x10000
167#define RESAMPLER_CMD_RCGR 0x11000
168#define SLIMBUS_CMD_RCGR 0x12000
169#define LPAIF_PCMOE_CMD_RCGR 0x13000
170#define AHBFABRIC_CMD_RCGR 0x18000
171#define VCODEC0_CMD_RCGR 0x1000
172#define PCLK0_CMD_RCGR 0x2000
173#define PCLK1_CMD_RCGR 0x2020
174#define MDP_CMD_RCGR 0x2040
175#define EXTPCLK_CMD_RCGR 0x2060
176#define VSYNC_CMD_RCGR 0x2080
177#define EDPPIXEL_CMD_RCGR 0x20A0
178#define EDPLINK_CMD_RCGR 0x20C0
179#define EDPAUX_CMD_RCGR 0x20E0
180#define HDMI_CMD_RCGR 0x2100
181#define BYTE0_CMD_RCGR 0x2120
182#define BYTE1_CMD_RCGR 0x2140
183#define ESC0_CMD_RCGR 0x2160
184#define ESC1_CMD_RCGR 0x2180
185#define CSI0PHYTIMER_CMD_RCGR 0x3000
186#define CSI1PHYTIMER_CMD_RCGR 0x3030
187#define CSI2PHYTIMER_CMD_RCGR 0x3060
188#define CSI0_CMD_RCGR 0x3090
189#define CSI1_CMD_RCGR 0x3100
190#define CSI2_CMD_RCGR 0x3160
191#define CSI3_CMD_RCGR 0x31C0
192#define CCI_CMD_RCGR 0x3300
193#define MCLK0_CMD_RCGR 0x3360
194#define MCLK1_CMD_RCGR 0x3390
195#define MCLK2_CMD_RCGR 0x33C0
196#define MCLK3_CMD_RCGR 0x33F0
197#define MMSS_GP0_CMD_RCGR 0x3420
198#define MMSS_GP1_CMD_RCGR 0x3450
199#define JPEG0_CMD_RCGR 0x3500
200#define JPEG1_CMD_RCGR 0x3520
201#define JPEG2_CMD_RCGR 0x3540
202#define VFE0_CMD_RCGR 0x3600
203#define VFE1_CMD_RCGR 0x3620
204#define CPP_CMD_RCGR 0x3640
205#define GFX3D_CMD_RCGR 0x4000
206#define RBCPR_CMD_RCGR 0x4060
207#define AHB_CMD_RCGR 0x5000
208#define AXI_CMD_RCGR 0x5040
209#define OCMEMNOC_CMD_RCGR 0x5090
Vikram Mulukutla274b2d92012-07-13 15:53:04 -0700210#define OCMEMCX_OCMEMNOC_CBCR 0x4058
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700211
212#define MMSS_BCR 0x0240
213#define USB_30_BCR 0x03C0
214#define USB3_PHY_BCR 0x03FC
215#define USB_HS_HSIC_BCR 0x0400
216#define USB_HS_BCR 0x0480
217#define SDCC1_BCR 0x04C0
218#define SDCC2_BCR 0x0500
219#define SDCC3_BCR 0x0540
220#define SDCC4_BCR 0x0580
221#define BLSP1_BCR 0x05C0
222#define BLSP1_QUP1_BCR 0x0640
223#define BLSP1_UART1_BCR 0x0680
224#define BLSP1_QUP2_BCR 0x06C0
225#define BLSP1_UART2_BCR 0x0700
226#define BLSP1_QUP3_BCR 0x0740
227#define BLSP1_UART3_BCR 0x0780
228#define BLSP1_QUP4_BCR 0x07C0
229#define BLSP1_UART4_BCR 0x0800
230#define BLSP1_QUP5_BCR 0x0840
231#define BLSP1_UART5_BCR 0x0880
232#define BLSP1_QUP6_BCR 0x08C0
233#define BLSP1_UART6_BCR 0x0900
234#define BLSP2_BCR 0x0940
235#define BLSP2_QUP1_BCR 0x0980
236#define BLSP2_UART1_BCR 0x09C0
237#define BLSP2_QUP2_BCR 0x0A00
238#define BLSP2_UART2_BCR 0x0A40
239#define BLSP2_QUP3_BCR 0x0A80
240#define BLSP2_UART3_BCR 0x0AC0
241#define BLSP2_QUP4_BCR 0x0B00
242#define BLSP2_UART4_BCR 0x0B40
243#define BLSP2_QUP5_BCR 0x0B80
244#define BLSP2_UART5_BCR 0x0BC0
245#define BLSP2_QUP6_BCR 0x0C00
246#define BLSP2_UART6_BCR 0x0C40
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700247#define BOOT_ROM_BCR 0x0E00
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700248#define PDM_BCR 0x0CC0
249#define PRNG_BCR 0x0D00
250#define BAM_DMA_BCR 0x0D40
251#define TSIF_BCR 0x0D80
252#define CE1_BCR 0x1040
253#define CE2_BCR 0x1080
254#define AUDIO_CORE_BCR 0x4000
255#define VENUS0_BCR 0x1020
256#define MDSS_BCR 0x2300
257#define CAMSS_PHY0_BCR 0x3020
258#define CAMSS_PHY1_BCR 0x3050
259#define CAMSS_PHY2_BCR 0x3080
260#define CAMSS_CSI0_BCR 0x30B0
261#define CAMSS_CSI0PHY_BCR 0x30C0
262#define CAMSS_CSI0RDI_BCR 0x30D0
263#define CAMSS_CSI0PIX_BCR 0x30E0
264#define CAMSS_CSI1_BCR 0x3120
265#define CAMSS_CSI1PHY_BCR 0x3130
266#define CAMSS_CSI1RDI_BCR 0x3140
267#define CAMSS_CSI1PIX_BCR 0x3150
268#define CAMSS_CSI2_BCR 0x3180
269#define CAMSS_CSI2PHY_BCR 0x3190
270#define CAMSS_CSI2RDI_BCR 0x31A0
271#define CAMSS_CSI2PIX_BCR 0x31B0
272#define CAMSS_CSI3_BCR 0x31E0
273#define CAMSS_CSI3PHY_BCR 0x31F0
274#define CAMSS_CSI3RDI_BCR 0x3200
275#define CAMSS_CSI3PIX_BCR 0x3210
276#define CAMSS_ISPIF_BCR 0x3220
277#define CAMSS_CCI_BCR 0x3340
278#define CAMSS_MCLK0_BCR 0x3380
279#define CAMSS_MCLK1_BCR 0x33B0
280#define CAMSS_MCLK2_BCR 0x33E0
281#define CAMSS_MCLK3_BCR 0x3410
282#define CAMSS_GP0_BCR 0x3440
283#define CAMSS_GP1_BCR 0x3470
284#define CAMSS_TOP_BCR 0x3480
285#define CAMSS_MICRO_BCR 0x3490
286#define CAMSS_JPEG_BCR 0x35A0
287#define CAMSS_VFE_BCR 0x36A0
288#define CAMSS_CSI_VFE0_BCR 0x3700
289#define CAMSS_CSI_VFE1_BCR 0x3710
290#define OCMEMNOC_BCR 0x50B0
291#define MMSSNOCAHB_BCR 0x5020
292#define MMSSNOCAXI_BCR 0x5060
293#define OXILI_GFX3D_CBCR 0x4028
294#define OXILICX_AHB_CBCR 0x403C
295#define OXILICX_AXI_CBCR 0x4038
296#define OXILI_BCR 0x4020
297#define OXILICX_BCR 0x4030
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700298#define LPASS_Q6SS_BCR 0x6000
299#define MSS_Q6SS_BCR 0x1068
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700300
301#define OCMEM_SYS_NOC_AXI_CBCR 0x0244
302#define OCMEM_NOC_CFG_AHB_CBCR 0x0248
303#define MMSS_NOC_CFG_AHB_CBCR 0x024C
304
305#define USB30_MASTER_CBCR 0x03C8
306#define USB30_MOCK_UTMI_CBCR 0x03D0
307#define USB_HSIC_AHB_CBCR 0x0408
308#define USB_HSIC_SYSTEM_CBCR 0x040C
309#define USB_HSIC_CBCR 0x0410
310#define USB_HSIC_IO_CAL_CBCR 0x0414
311#define USB_HS_SYSTEM_CBCR 0x0484
312#define USB_HS_AHB_CBCR 0x0488
313#define SDCC1_APPS_CBCR 0x04C4
314#define SDCC1_AHB_CBCR 0x04C8
315#define SDCC2_APPS_CBCR 0x0504
316#define SDCC2_AHB_CBCR 0x0508
317#define SDCC3_APPS_CBCR 0x0544
318#define SDCC3_AHB_CBCR 0x0548
319#define SDCC4_APPS_CBCR 0x0584
320#define SDCC4_AHB_CBCR 0x0588
321#define BLSP1_AHB_CBCR 0x05C4
322#define BLSP1_QUP1_SPI_APPS_CBCR 0x0644
323#define BLSP1_QUP1_I2C_APPS_CBCR 0x0648
324#define BLSP1_UART1_APPS_CBCR 0x0684
325#define BLSP1_UART1_SIM_CBCR 0x0688
326#define BLSP1_QUP2_SPI_APPS_CBCR 0x06C4
327#define BLSP1_QUP2_I2C_APPS_CBCR 0x06C8
328#define BLSP1_UART2_APPS_CBCR 0x0704
329#define BLSP1_UART2_SIM_CBCR 0x0708
330#define BLSP1_QUP3_SPI_APPS_CBCR 0x0744
331#define BLSP1_QUP3_I2C_APPS_CBCR 0x0748
332#define BLSP1_UART3_APPS_CBCR 0x0784
333#define BLSP1_UART3_SIM_CBCR 0x0788
334#define BLSP1_QUP4_SPI_APPS_CBCR 0x07C4
335#define BLSP1_QUP4_I2C_APPS_CBCR 0x07C8
336#define BLSP1_UART4_APPS_CBCR 0x0804
337#define BLSP1_UART4_SIM_CBCR 0x0808
338#define BLSP1_QUP5_SPI_APPS_CBCR 0x0844
339#define BLSP1_QUP5_I2C_APPS_CBCR 0x0848
340#define BLSP1_UART5_APPS_CBCR 0x0884
341#define BLSP1_UART5_SIM_CBCR 0x0888
342#define BLSP1_QUP6_SPI_APPS_CBCR 0x08C4
343#define BLSP1_QUP6_I2C_APPS_CBCR 0x08C8
344#define BLSP1_UART6_APPS_CBCR 0x0904
345#define BLSP1_UART6_SIM_CBCR 0x0908
346#define BLSP2_AHB_CBCR 0x0944
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700347#define BOOT_ROM_AHB_CBCR 0x0E04
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700348#define BLSP2_QUP1_SPI_APPS_CBCR 0x0984
349#define BLSP2_QUP1_I2C_APPS_CBCR 0x0988
350#define BLSP2_UART1_APPS_CBCR 0x09C4
351#define BLSP2_UART1_SIM_CBCR 0x09C8
352#define BLSP2_QUP2_SPI_APPS_CBCR 0x0A04
353#define BLSP2_QUP2_I2C_APPS_CBCR 0x0A08
354#define BLSP2_UART2_APPS_CBCR 0x0A44
355#define BLSP2_UART2_SIM_CBCR 0x0A48
356#define BLSP2_QUP3_SPI_APPS_CBCR 0x0A84
357#define BLSP2_QUP3_I2C_APPS_CBCR 0x0A88
358#define BLSP2_UART3_APPS_CBCR 0x0AC4
359#define BLSP2_UART3_SIM_CBCR 0x0AC8
360#define BLSP2_QUP4_SPI_APPS_CBCR 0x0B04
361#define BLSP2_QUP4_I2C_APPS_CBCR 0x0B08
362#define BLSP2_UART4_APPS_CBCR 0x0B44
363#define BLSP2_UART4_SIM_CBCR 0x0B48
364#define BLSP2_QUP5_SPI_APPS_CBCR 0x0B84
365#define BLSP2_QUP5_I2C_APPS_CBCR 0x0B88
366#define BLSP2_UART5_APPS_CBCR 0x0BC4
367#define BLSP2_UART5_SIM_CBCR 0x0BC8
368#define BLSP2_QUP6_SPI_APPS_CBCR 0x0C04
369#define BLSP2_QUP6_I2C_APPS_CBCR 0x0C08
370#define BLSP2_UART6_APPS_CBCR 0x0C44
371#define BLSP2_UART6_SIM_CBCR 0x0C48
372#define PDM_AHB_CBCR 0x0CC4
373#define PDM_XO4_CBCR 0x0CC8
374#define PDM2_CBCR 0x0CCC
375#define PRNG_AHB_CBCR 0x0D04
376#define BAM_DMA_AHB_CBCR 0x0D44
377#define TSIF_AHB_CBCR 0x0D84
378#define TSIF_REF_CBCR 0x0D88
379#define MSG_RAM_AHB_CBCR 0x0E44
380#define CE1_CBCR 0x1044
381#define CE1_AXI_CBCR 0x1048
382#define CE1_AHB_CBCR 0x104C
383#define CE2_CBCR 0x1084
384#define CE2_AXI_CBCR 0x1088
385#define CE2_AHB_CBCR 0x108C
386#define GCC_AHB_CBCR 0x10C0
387#define GP1_CBCR 0x1900
388#define GP2_CBCR 0x1940
389#define GP3_CBCR 0x1980
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -0700390#define AUDIO_CORE_GDSCR 0x7000
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -0700391#define AUDIO_CORE_IXFABRIC_CBCR 0x1B000
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700392#define AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR 0xA014
393#define AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR 0xA018
394#define AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR 0xA01C
395#define AUDIO_CORE_LPAIF_PRI_OSR_CBCR 0xB014
396#define AUDIO_CORE_LPAIF_PRI_IBIT_CBCR 0xB018
397#define AUDIO_CORE_LPAIF_PRI_EBIT_CBCR 0xB01C
398#define AUDIO_CORE_LPAIF_SEC_OSR_CBCR 0xC014
399#define AUDIO_CORE_LPAIF_SEC_IBIT_CBCR 0xC018
400#define AUDIO_CORE_LPAIF_SEC_EBIT_CBCR 0xC01C
401#define AUDIO_CORE_LPAIF_TER_OSR_CBCR 0xD014
402#define AUDIO_CORE_LPAIF_TER_IBIT_CBCR 0xD018
403#define AUDIO_CORE_LPAIF_TER_EBIT_CBCR 0xD01C
404#define AUDIO_CORE_LPAIF_QUAD_OSR_CBCR 0xE014
405#define AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR 0xE018
406#define AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR 0xE01C
407#define AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR 0xF014
408#define AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR 0xF018
409#define AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR 0x10014
410#define AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR 0x10018
411#define AUDIO_CORE_RESAMPLER_CORE_CBCR 0x11014
412#define AUDIO_CORE_RESAMPLER_LFABIF_CBCR 0x11018
413#define AUDIO_CORE_SLIMBUS_CORE_CBCR 0x12014
414#define AUDIO_CORE_SLIMBUS_LFABIF_CBCR 0x12018
415#define AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR 0x13014
416#define VENUS0_VCODEC0_CBCR 0x1028
417#define VENUS0_AHB_CBCR 0x1030
418#define VENUS0_AXI_CBCR 0x1034
419#define VENUS0_OCMEMNOC_CBCR 0x1038
420#define MDSS_AHB_CBCR 0x2308
421#define MDSS_HDMI_AHB_CBCR 0x230C
422#define MDSS_AXI_CBCR 0x2310
423#define MDSS_PCLK0_CBCR 0x2314
424#define MDSS_PCLK1_CBCR 0x2318
425#define MDSS_MDP_CBCR 0x231C
426#define MDSS_MDP_LUT_CBCR 0x2320
427#define MDSS_EXTPCLK_CBCR 0x2324
428#define MDSS_VSYNC_CBCR 0x2328
429#define MDSS_EDPPIXEL_CBCR 0x232C
430#define MDSS_EDPLINK_CBCR 0x2330
431#define MDSS_EDPAUX_CBCR 0x2334
432#define MDSS_HDMI_CBCR 0x2338
433#define MDSS_BYTE0_CBCR 0x233C
434#define MDSS_BYTE1_CBCR 0x2340
435#define MDSS_ESC0_CBCR 0x2344
436#define MDSS_ESC1_CBCR 0x2348
437#define CAMSS_PHY0_CSI0PHYTIMER_CBCR 0x3024
438#define CAMSS_PHY1_CSI1PHYTIMER_CBCR 0x3054
439#define CAMSS_PHY2_CSI2PHYTIMER_CBCR 0x3084
440#define CAMSS_CSI0_CBCR 0x30B4
441#define CAMSS_CSI0_AHB_CBCR 0x30BC
442#define CAMSS_CSI0PHY_CBCR 0x30C4
443#define CAMSS_CSI0RDI_CBCR 0x30D4
444#define CAMSS_CSI0PIX_CBCR 0x30E4
445#define CAMSS_CSI1_CBCR 0x3124
446#define CAMSS_CSI1_AHB_CBCR 0x3128
447#define CAMSS_CSI1PHY_CBCR 0x3134
448#define CAMSS_CSI1RDI_CBCR 0x3144
449#define CAMSS_CSI1PIX_CBCR 0x3154
450#define CAMSS_CSI2_CBCR 0x3184
451#define CAMSS_CSI2_AHB_CBCR 0x3188
452#define CAMSS_CSI2PHY_CBCR 0x3194
453#define CAMSS_CSI2RDI_CBCR 0x31A4
454#define CAMSS_CSI2PIX_CBCR 0x31B4
455#define CAMSS_CSI3_CBCR 0x31E4
456#define CAMSS_CSI3_AHB_CBCR 0x31E8
457#define CAMSS_CSI3PHY_CBCR 0x31F4
458#define CAMSS_CSI3RDI_CBCR 0x3204
459#define CAMSS_CSI3PIX_CBCR 0x3214
460#define CAMSS_ISPIF_AHB_CBCR 0x3224
461#define CAMSS_CCI_CCI_CBCR 0x3344
462#define CAMSS_CCI_CCI_AHB_CBCR 0x3348
463#define CAMSS_MCLK0_CBCR 0x3384
464#define CAMSS_MCLK1_CBCR 0x33B4
465#define CAMSS_MCLK2_CBCR 0x33E4
466#define CAMSS_MCLK3_CBCR 0x3414
467#define CAMSS_GP0_CBCR 0x3444
468#define CAMSS_GP1_CBCR 0x3474
469#define CAMSS_TOP_AHB_CBCR 0x3484
470#define CAMSS_MICRO_AHB_CBCR 0x3494
471#define CAMSS_JPEG_JPEG0_CBCR 0x35A8
472#define CAMSS_JPEG_JPEG1_CBCR 0x35AC
473#define CAMSS_JPEG_JPEG2_CBCR 0x35B0
474#define CAMSS_JPEG_JPEG_AHB_CBCR 0x35B4
475#define CAMSS_JPEG_JPEG_AXI_CBCR 0x35B8
476#define CAMSS_JPEG_JPEG_OCMEMNOC_CBCR 0x35BC
477#define CAMSS_VFE_VFE0_CBCR 0x36A8
478#define CAMSS_VFE_VFE1_CBCR 0x36AC
479#define CAMSS_VFE_CPP_CBCR 0x36B0
480#define CAMSS_VFE_CPP_AHB_CBCR 0x36B4
481#define CAMSS_VFE_VFE_AHB_CBCR 0x36B8
482#define CAMSS_VFE_VFE_AXI_CBCR 0x36BC
483#define CAMSS_VFE_VFE_OCMEMNOC_CBCR 0x36C0
484#define CAMSS_CSI_VFE0_CBCR 0x3704
485#define CAMSS_CSI_VFE1_CBCR 0x3714
486#define MMSS_MMSSNOC_AXI_CBCR 0x506C
487#define MMSS_MMSSNOC_AHB_CBCR 0x5024
488#define MMSS_MMSSNOC_BTO_AHB_CBCR 0x5028
489#define MMSS_MISC_AHB_CBCR 0x502C
490#define MMSS_S0_AXI_CBCR 0x5064
491#define OCMEMNOC_CBCR 0x50B4
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700492#define LPASS_Q6SS_AHB_LFABIF_CBCR 0x22000
493#define LPASS_Q6SS_XO_CBCR 0x26000
Vikram Mulukutla3454e9e2012-08-11 20:18:42 -0700494#define LPASS_Q6_AXI_CBCR 0x11C0
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -0700495#define Q6SS_AHBM_CBCR 0x22004
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700496#define MSS_XO_Q6_CBCR 0x108C
497#define MSS_BUS_Q6_CBCR 0x10A4
498#define MSS_CFG_AHB_CBCR 0x0280
Vikram Mulukutla31926eb2012-08-12 19:58:08 -0700499#define MSS_Q6_BIMC_AXI_CBCR 0x0284
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700500
501#define APCS_CLOCK_BRANCH_ENA_VOTE 0x1484
502#define APCS_CLOCK_SLEEP_ENA_VOTE 0x1488
503
504/* Mux source select values */
505#define cxo_source_val 0
506#define gpll0_source_val 1
507#define gpll1_source_val 2
508#define gnd_source_val 5
509#define mmpll0_mm_source_val 1
510#define mmpll1_mm_source_val 2
511#define mmpll3_mm_source_val 3
512#define gpll0_mm_source_val 5
513#define cxo_mm_source_val 0
514#define mm_gnd_source_val 6
515#define gpll1_hsic_source_val 4
516#define cxo_lpass_source_val 0
517#define lpapll0_lpass_source_val 1
518#define gpll0_lpass_source_val 5
519#define edppll_270_mm_source_val 4
520#define edppll_350_mm_source_val 4
521#define dsipll_750_mm_source_val 1
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -0700522#define dsipll0_byte_mm_source_val 1
523#define dsipll0_pixel_mm_source_val 1
Vikram Mulukutla83c5b552012-08-15 16:22:09 -0700524#define hdmipll_mm_source_val 3
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700525
526#define F(f, s, div, m, n) \
527 { \
528 .freq_hz = (f), \
529 .src_clk = &s##_clk_src.c, \
530 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700531 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700532 .d_val = ~(n),\
533 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
534 | BVAL(10, 8, s##_source_val), \
535 }
536
537#define F_MM(f, s, div, m, n) \
538 { \
539 .freq_hz = (f), \
540 .src_clk = &s##_clk_src.c, \
541 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700542 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700543 .d_val = ~(n),\
544 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
545 | BVAL(10, 8, s##_mm_source_val), \
546 }
547
Vikram Mulukutla83c5b552012-08-15 16:22:09 -0700548#define F_HDMI(f, s, div, m, n) \
549 { \
550 .freq_hz = (f), \
551 .src_clk = &s##_clk_src, \
552 .m_val = (m), \
553 .n_val = ~((n)-(m)) * !!(n), \
554 .d_val = ~(n),\
555 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
556 | BVAL(10, 8, s##_mm_source_val), \
557 }
558
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700559#define F_MDSS(f, s, div, m, n) \
560 { \
561 .freq_hz = (f), \
562 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700563 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700564 .d_val = ~(n),\
565 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
566 | BVAL(10, 8, s##_mm_source_val), \
567 }
568
569#define F_HSIC(f, s, div, m, n) \
570 { \
571 .freq_hz = (f), \
572 .src_clk = &s##_clk_src.c, \
573 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700574 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700575 .d_val = ~(n),\
576 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
577 | BVAL(10, 8, s##_hsic_source_val), \
578 }
579
580#define F_LPASS(f, s, div, m, n) \
581 { \
582 .freq_hz = (f), \
583 .src_clk = &s##_clk_src.c, \
584 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700585 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700586 .d_val = ~(n),\
587 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
588 | BVAL(10, 8, s##_lpass_source_val), \
589 }
590
591#define VDD_DIG_FMAX_MAP1(l1, f1) \
592 .vdd_class = &vdd_dig, \
593 .fmax[VDD_DIG_##l1] = (f1)
594#define VDD_DIG_FMAX_MAP2(l1, f1, l2, f2) \
595 .vdd_class = &vdd_dig, \
596 .fmax[VDD_DIG_##l1] = (f1), \
597 .fmax[VDD_DIG_##l2] = (f2)
598#define VDD_DIG_FMAX_MAP3(l1, f1, l2, f2, l3, f3) \
599 .vdd_class = &vdd_dig, \
600 .fmax[VDD_DIG_##l1] = (f1), \
601 .fmax[VDD_DIG_##l2] = (f2), \
602 .fmax[VDD_DIG_##l3] = (f3)
603
604enum vdd_dig_levels {
605 VDD_DIG_NONE,
606 VDD_DIG_LOW,
607 VDD_DIG_NOMINAL,
608 VDD_DIG_HIGH
609};
610
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -0700611static const int vdd_corner[] = {
612 [VDD_DIG_NONE] = RPM_REGULATOR_CORNER_NONE,
613 [VDD_DIG_LOW] = RPM_REGULATOR_CORNER_SVS_SOC,
614 [VDD_DIG_NOMINAL] = RPM_REGULATOR_CORNER_NORMAL,
615 [VDD_DIG_HIGH] = RPM_REGULATOR_CORNER_SUPER_TURBO,
616};
617
618static struct rpm_regulator *vdd_dig_reg;
619
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700620static int set_vdd_dig(struct clk_vdd_class *vdd_class, int level)
621{
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -0700622 return rpm_regulator_set_voltage(vdd_dig_reg, vdd_corner[level],
623 RPM_REGULATOR_CORNER_SUPER_TURBO);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700624}
625
626static DEFINE_VDD_CLASS(vdd_dig, set_vdd_dig);
627
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700628#define RPM_MISC_CLK_TYPE 0x306b6c63
629#define RPM_BUS_CLK_TYPE 0x316b6c63
630#define RPM_MEM_CLK_TYPE 0x326b6c63
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700631
Vikram Mulukutla77140da2012-08-13 21:37:18 -0700632#define RPM_SMD_KEY_ENABLE 0x62616E45
633
634#define CXO_ID 0x0
635#define QDSS_ID 0x1
636#define RPM_SCALING_ENABLE_ID 0x2
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700637
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700638#define PNOC_ID 0x0
639#define SNOC_ID 0x1
640#define CNOC_ID 0x2
Vikram Mulukutlac77922f2012-08-13 21:44:45 -0700641#define MMSSNOC_AHB_ID 0x3
Matt Wagantallc4388bf2012-05-14 23:03:00 -0700642
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700643#define BIMC_ID 0x0
644#define OCMEM_ID 0x1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700645
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700646enum {
647 D0_ID = 1,
648 D1_ID,
649 A0_ID,
650 A1_ID,
651 A2_ID,
652};
653
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700654DEFINE_CLK_RPM_SMD(pnoc_clk, pnoc_a_clk, RPM_BUS_CLK_TYPE, PNOC_ID, NULL);
655DEFINE_CLK_RPM_SMD(snoc_clk, snoc_a_clk, RPM_BUS_CLK_TYPE, SNOC_ID, NULL);
656DEFINE_CLK_RPM_SMD(cnoc_clk, cnoc_a_clk, RPM_BUS_CLK_TYPE, CNOC_ID, NULL);
Vikram Mulukutla09e20812012-07-12 11:32:42 -0700657DEFINE_CLK_RPM_SMD(mmssnoc_ahb_clk, mmssnoc_ahb_a_clk, RPM_BUS_CLK_TYPE,
658 MMSSNOC_AHB_ID, NULL);
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700659
660DEFINE_CLK_RPM_SMD(bimc_clk, bimc_a_clk, RPM_MEM_CLK_TYPE, BIMC_ID, NULL);
661DEFINE_CLK_RPM_SMD(ocmemgx_clk, ocmemgx_a_clk, RPM_MEM_CLK_TYPE, OCMEM_ID,
662 NULL);
663
664DEFINE_CLK_RPM_SMD_BRANCH(cxo_clk_src, cxo_a_clk_src,
665 RPM_MISC_CLK_TYPE, CXO_ID, 19200000);
Vikram Mulukutla0f63e002012-06-28 14:29:44 -0700666DEFINE_CLK_RPM_SMD_QDSS(qdss_clk, qdss_a_clk, RPM_MISC_CLK_TYPE, QDSS_ID);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700667
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700668DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_d0, cxo_d0_a, D0_ID);
669DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_d1, cxo_d1_a, D1_ID);
670DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a0, cxo_a0_a, A0_ID);
671DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a1, cxo_a1_a, A1_ID);
672DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a2, cxo_a2_a, A2_ID);
673
674DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_d0_pin, cxo_d0_a_pin, D0_ID);
675DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_d1_pin, cxo_d1_a_pin, D1_ID);
676DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a0_pin, cxo_a0_a_pin, A0_ID);
677DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a1_pin, cxo_a1_a_pin, A1_ID);
678DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a2_pin, cxo_a2_a_pin, A2_ID);
679
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700680static struct pll_vote_clk gpll0_clk_src = {
681 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700682 .status_reg = (void __iomem *)GPLL0_STATUS_REG,
683 .status_mask = BIT(17),
684 .parent = &cxo_clk_src.c,
685 .base = &virt_bases[GCC_BASE],
686 .c = {
687 .rate = 600000000,
688 .dbg_name = "gpll0_clk_src",
689 .ops = &clk_ops_pll_vote,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700690 CLK_INIT(gpll0_clk_src.c),
691 },
692};
693
694static struct pll_vote_clk gpll1_clk_src = {
695 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
696 .en_mask = BIT(1),
697 .status_reg = (void __iomem *)GPLL1_STATUS_REG,
698 .status_mask = BIT(17),
699 .parent = &cxo_clk_src.c,
700 .base = &virt_bases[GCC_BASE],
701 .c = {
702 .rate = 480000000,
703 .dbg_name = "gpll1_clk_src",
704 .ops = &clk_ops_pll_vote,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700705 CLK_INIT(gpll1_clk_src.c),
706 },
707};
708
709static struct pll_vote_clk lpapll0_clk_src = {
710 .en_reg = (void __iomem *)LPASS_LPA_PLL_VOTE_APPS_REG,
711 .en_mask = BIT(0),
712 .status_reg = (void __iomem *)LPAPLL_STATUS_REG,
713 .status_mask = BIT(17),
714 .parent = &cxo_clk_src.c,
715 .base = &virt_bases[LPASS_BASE],
716 .c = {
717 .rate = 491520000,
718 .dbg_name = "lpapll0_clk_src",
719 .ops = &clk_ops_pll_vote,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700720 CLK_INIT(lpapll0_clk_src.c),
721 },
722};
723
724static struct pll_vote_clk mmpll0_clk_src = {
725 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
726 .en_mask = BIT(0),
727 .status_reg = (void __iomem *)MMPLL0_STATUS_REG,
728 .status_mask = BIT(17),
729 .parent = &cxo_clk_src.c,
730 .base = &virt_bases[MMSS_BASE],
731 .c = {
732 .dbg_name = "mmpll0_clk_src",
733 .rate = 800000000,
734 .ops = &clk_ops_pll_vote,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700735 CLK_INIT(mmpll0_clk_src.c),
736 },
737};
738
739static struct pll_vote_clk mmpll1_clk_src = {
740 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
741 .en_mask = BIT(1),
742 .status_reg = (void __iomem *)MMPLL1_STATUS_REG,
743 .status_mask = BIT(17),
744 .parent = &cxo_clk_src.c,
745 .base = &virt_bases[MMSS_BASE],
746 .c = {
747 .dbg_name = "mmpll1_clk_src",
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -0700748 .rate = 846000000,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700749 .ops = &clk_ops_pll_vote,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700750 CLK_INIT(mmpll1_clk_src.c),
751 },
752};
753
754static struct pll_clk mmpll3_clk_src = {
755 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
756 .status_reg = (void __iomem *)MMPLL3_STATUS_REG,
757 .parent = &cxo_clk_src.c,
758 .base = &virt_bases[MMSS_BASE],
759 .c = {
760 .dbg_name = "mmpll3_clk_src",
761 .rate = 1000000000,
762 .ops = &clk_ops_local_pll,
763 CLK_INIT(mmpll3_clk_src.c),
764 },
765};
766
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700767static DEFINE_CLK_VOTER(pnoc_msmbus_clk, &pnoc_clk.c, LONG_MAX);
768static DEFINE_CLK_VOTER(snoc_msmbus_clk, &snoc_clk.c, LONG_MAX);
769static DEFINE_CLK_VOTER(cnoc_msmbus_clk, &cnoc_clk.c, LONG_MAX);
770static DEFINE_CLK_VOTER(pnoc_msmbus_a_clk, &pnoc_a_clk.c, LONG_MAX);
771static DEFINE_CLK_VOTER(snoc_msmbus_a_clk, &snoc_a_clk.c, LONG_MAX);
772static DEFINE_CLK_VOTER(cnoc_msmbus_a_clk, &cnoc_a_clk.c, LONG_MAX);
773
774static DEFINE_CLK_VOTER(bimc_msmbus_clk, &bimc_clk.c, LONG_MAX);
775static DEFINE_CLK_VOTER(bimc_msmbus_a_clk, &bimc_a_clk.c, LONG_MAX);
776static DEFINE_CLK_VOTER(bimc_acpu_a_clk, &bimc_a_clk.c, LONG_MAX);
Vikram Mulukutla73081142012-08-03 15:57:47 -0700777static DEFINE_CLK_VOTER(ocmemgx_gfx3d_clk, &ocmemgx_clk.c, LONG_MAX);
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700778static DEFINE_CLK_VOTER(ocmemgx_msmbus_clk, &ocmemgx_clk.c, LONG_MAX);
779static DEFINE_CLK_VOTER(ocmemgx_msmbus_a_clk, &ocmemgx_a_clk.c, LONG_MAX);
Naveen Ramaraj65396b92012-08-15 17:05:07 -0700780static DEFINE_CLK_VOTER(ocmemgx_core_clk, &ocmemgx_clk.c, LONG_MAX);
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700781
Sujit Reddy Thumma50247492012-06-18 09:39:36 +0530782static DEFINE_CLK_VOTER(pnoc_sdcc1_clk, &pnoc_clk.c, 0);
783static DEFINE_CLK_VOTER(pnoc_sdcc2_clk, &pnoc_clk.c, 0);
784static DEFINE_CLK_VOTER(pnoc_sdcc3_clk, &pnoc_clk.c, 0);
785static DEFINE_CLK_VOTER(pnoc_sdcc4_clk, &pnoc_clk.c, 0);
786
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -0700787static DEFINE_CLK_VOTER(pnoc_sps_clk, &pnoc_clk.c, 0);
788static DEFINE_CLK_VOTER(pnoc_qseecom_clk, &pnoc_clk.c, 0);
789
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700790static struct clk_freq_tbl ftbl_gcc_usb30_master_clk[] = {
791 F(125000000, gpll0, 1, 5, 24),
792 F_END
793};
794
795static struct rcg_clk usb30_master_clk_src = {
796 .cmd_rcgr_reg = USB30_MASTER_CMD_RCGR,
797 .set_rate = set_rate_mnd,
798 .freq_tbl = ftbl_gcc_usb30_master_clk,
799 .current_freq = &rcg_dummy_freq,
800 .base = &virt_bases[GCC_BASE],
801 .c = {
802 .dbg_name = "usb30_master_clk_src",
803 .ops = &clk_ops_rcg_mnd,
804 VDD_DIG_FMAX_MAP1(NOMINAL, 125000000),
805 CLK_INIT(usb30_master_clk_src.c),
806 },
807};
808
809static struct clk_freq_tbl ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk[] = {
810 F( 960000, cxo, 10, 1, 2),
811 F( 4800000, cxo, 4, 0, 0),
812 F( 9600000, cxo, 2, 0, 0),
813 F(15000000, gpll0, 10, 1, 4),
814 F(19200000, cxo, 1, 0, 0),
815 F(25000000, gpll0, 12, 1, 2),
816 F(50000000, gpll0, 12, 0, 0),
817 F_END
818};
819
820static struct rcg_clk blsp1_qup1_spi_apps_clk_src = {
821 .cmd_rcgr_reg = BLSP1_QUP1_SPI_APPS_CMD_RCGR,
822 .set_rate = set_rate_mnd,
823 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
824 .current_freq = &rcg_dummy_freq,
825 .base = &virt_bases[GCC_BASE],
826 .c = {
827 .dbg_name = "blsp1_qup1_spi_apps_clk_src",
828 .ops = &clk_ops_rcg_mnd,
829 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
830 CLK_INIT(blsp1_qup1_spi_apps_clk_src.c),
831 },
832};
833
834static struct rcg_clk blsp1_qup2_spi_apps_clk_src = {
835 .cmd_rcgr_reg = BLSP1_QUP2_SPI_APPS_CMD_RCGR,
836 .set_rate = set_rate_mnd,
837 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
838 .current_freq = &rcg_dummy_freq,
839 .base = &virt_bases[GCC_BASE],
840 .c = {
841 .dbg_name = "blsp1_qup2_spi_apps_clk_src",
842 .ops = &clk_ops_rcg_mnd,
843 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
844 CLK_INIT(blsp1_qup2_spi_apps_clk_src.c),
845 },
846};
847
848static struct rcg_clk blsp1_qup3_spi_apps_clk_src = {
849 .cmd_rcgr_reg = BLSP1_QUP3_SPI_APPS_CMD_RCGR,
850 .set_rate = set_rate_mnd,
851 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
852 .current_freq = &rcg_dummy_freq,
853 .base = &virt_bases[GCC_BASE],
854 .c = {
855 .dbg_name = "blsp1_qup3_spi_apps_clk_src",
856 .ops = &clk_ops_rcg_mnd,
857 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
858 CLK_INIT(blsp1_qup3_spi_apps_clk_src.c),
859 },
860};
861
862static struct rcg_clk blsp1_qup4_spi_apps_clk_src = {
863 .cmd_rcgr_reg = BLSP1_QUP4_SPI_APPS_CMD_RCGR,
864 .set_rate = set_rate_mnd,
865 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
866 .current_freq = &rcg_dummy_freq,
867 .base = &virt_bases[GCC_BASE],
868 .c = {
869 .dbg_name = "blsp1_qup4_spi_apps_clk_src",
870 .ops = &clk_ops_rcg_mnd,
871 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
872 CLK_INIT(blsp1_qup4_spi_apps_clk_src.c),
873 },
874};
875
876static struct rcg_clk blsp1_qup5_spi_apps_clk_src = {
877 .cmd_rcgr_reg = BLSP1_QUP5_SPI_APPS_CMD_RCGR,
878 .set_rate = set_rate_mnd,
879 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
880 .current_freq = &rcg_dummy_freq,
881 .base = &virt_bases[GCC_BASE],
882 .c = {
883 .dbg_name = "blsp1_qup5_spi_apps_clk_src",
884 .ops = &clk_ops_rcg_mnd,
885 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
886 CLK_INIT(blsp1_qup5_spi_apps_clk_src.c),
887 },
888};
889
890static struct rcg_clk blsp1_qup6_spi_apps_clk_src = {
891 .cmd_rcgr_reg = BLSP1_QUP6_SPI_APPS_CMD_RCGR,
892 .set_rate = set_rate_mnd,
893 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
894 .current_freq = &rcg_dummy_freq,
895 .base = &virt_bases[GCC_BASE],
896 .c = {
897 .dbg_name = "blsp1_qup6_spi_apps_clk_src",
898 .ops = &clk_ops_rcg_mnd,
899 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
900 CLK_INIT(blsp1_qup6_spi_apps_clk_src.c),
901 },
902};
903
904static struct clk_freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] = {
905 F( 3686400, gpll0, 1, 96, 15625),
906 F( 7372800, gpll0, 1, 192, 15625),
907 F(14745600, gpll0, 1, 384, 15625),
908 F(16000000, gpll0, 5, 2, 15),
909 F(19200000, cxo, 1, 0, 0),
910 F(24000000, gpll0, 5, 1, 5),
911 F(32000000, gpll0, 1, 4, 75),
912 F(40000000, gpll0, 15, 0, 0),
913 F(46400000, gpll0, 1, 29, 375),
914 F(48000000, gpll0, 12.5, 0, 0),
915 F(51200000, gpll0, 1, 32, 375),
916 F(56000000, gpll0, 1, 7, 75),
917 F(58982400, gpll0, 1, 1536, 15625),
918 F(60000000, gpll0, 10, 0, 0),
919 F_END
920};
921
922static struct rcg_clk blsp1_uart1_apps_clk_src = {
923 .cmd_rcgr_reg = BLSP1_UART1_APPS_CMD_RCGR,
924 .set_rate = set_rate_mnd,
925 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
926 .current_freq = &rcg_dummy_freq,
927 .base = &virt_bases[GCC_BASE],
928 .c = {
929 .dbg_name = "blsp1_uart1_apps_clk_src",
930 .ops = &clk_ops_rcg_mnd,
931 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
932 CLK_INIT(blsp1_uart1_apps_clk_src.c),
933 },
934};
935
936static struct rcg_clk blsp1_uart2_apps_clk_src = {
937 .cmd_rcgr_reg = BLSP1_UART2_APPS_CMD_RCGR,
938 .set_rate = set_rate_mnd,
939 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
940 .current_freq = &rcg_dummy_freq,
941 .base = &virt_bases[GCC_BASE],
942 .c = {
943 .dbg_name = "blsp1_uart2_apps_clk_src",
944 .ops = &clk_ops_rcg_mnd,
945 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
946 CLK_INIT(blsp1_uart2_apps_clk_src.c),
947 },
948};
949
950static struct rcg_clk blsp1_uart3_apps_clk_src = {
951 .cmd_rcgr_reg = BLSP1_UART3_APPS_CMD_RCGR,
952 .set_rate = set_rate_mnd,
953 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
954 .current_freq = &rcg_dummy_freq,
955 .base = &virt_bases[GCC_BASE],
956 .c = {
957 .dbg_name = "blsp1_uart3_apps_clk_src",
958 .ops = &clk_ops_rcg_mnd,
959 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
960 CLK_INIT(blsp1_uart3_apps_clk_src.c),
961 },
962};
963
964static struct rcg_clk blsp1_uart4_apps_clk_src = {
965 .cmd_rcgr_reg = BLSP1_UART4_APPS_CMD_RCGR,
966 .set_rate = set_rate_mnd,
967 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
968 .current_freq = &rcg_dummy_freq,
969 .base = &virt_bases[GCC_BASE],
970 .c = {
971 .dbg_name = "blsp1_uart4_apps_clk_src",
972 .ops = &clk_ops_rcg_mnd,
973 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
974 CLK_INIT(blsp1_uart4_apps_clk_src.c),
975 },
976};
977
978static struct rcg_clk blsp1_uart5_apps_clk_src = {
979 .cmd_rcgr_reg = BLSP1_UART5_APPS_CMD_RCGR,
980 .set_rate = set_rate_mnd,
981 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
982 .current_freq = &rcg_dummy_freq,
983 .base = &virt_bases[GCC_BASE],
984 .c = {
985 .dbg_name = "blsp1_uart5_apps_clk_src",
986 .ops = &clk_ops_rcg_mnd,
987 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
988 CLK_INIT(blsp1_uart5_apps_clk_src.c),
989 },
990};
991
992static struct rcg_clk blsp1_uart6_apps_clk_src = {
993 .cmd_rcgr_reg = BLSP1_UART6_APPS_CMD_RCGR,
994 .set_rate = set_rate_mnd,
995 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
996 .current_freq = &rcg_dummy_freq,
997 .base = &virt_bases[GCC_BASE],
998 .c = {
999 .dbg_name = "blsp1_uart6_apps_clk_src",
1000 .ops = &clk_ops_rcg_mnd,
1001 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1002 CLK_INIT(blsp1_uart6_apps_clk_src.c),
1003 },
1004};
1005
1006static struct rcg_clk blsp2_qup1_spi_apps_clk_src = {
1007 .cmd_rcgr_reg = BLSP2_QUP1_SPI_APPS_CMD_RCGR,
1008 .set_rate = set_rate_mnd,
1009 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1010 .current_freq = &rcg_dummy_freq,
1011 .base = &virt_bases[GCC_BASE],
1012 .c = {
1013 .dbg_name = "blsp2_qup1_spi_apps_clk_src",
1014 .ops = &clk_ops_rcg_mnd,
1015 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1016 CLK_INIT(blsp2_qup1_spi_apps_clk_src.c),
1017 },
1018};
1019
1020static struct rcg_clk blsp2_qup2_spi_apps_clk_src = {
1021 .cmd_rcgr_reg = BLSP2_QUP2_SPI_APPS_CMD_RCGR,
1022 .set_rate = set_rate_mnd,
1023 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1024 .current_freq = &rcg_dummy_freq,
1025 .base = &virt_bases[GCC_BASE],
1026 .c = {
1027 .dbg_name = "blsp2_qup2_spi_apps_clk_src",
1028 .ops = &clk_ops_rcg_mnd,
1029 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1030 CLK_INIT(blsp2_qup2_spi_apps_clk_src.c),
1031 },
1032};
1033
1034static struct rcg_clk blsp2_qup3_spi_apps_clk_src = {
1035 .cmd_rcgr_reg = BLSP2_QUP3_SPI_APPS_CMD_RCGR,
1036 .set_rate = set_rate_mnd,
1037 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1038 .current_freq = &rcg_dummy_freq,
1039 .base = &virt_bases[GCC_BASE],
1040 .c = {
1041 .dbg_name = "blsp2_qup3_spi_apps_clk_src",
1042 .ops = &clk_ops_rcg_mnd,
1043 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1044 CLK_INIT(blsp2_qup3_spi_apps_clk_src.c),
1045 },
1046};
1047
1048static struct rcg_clk blsp2_qup4_spi_apps_clk_src = {
1049 .cmd_rcgr_reg = BLSP2_QUP4_SPI_APPS_CMD_RCGR,
1050 .set_rate = set_rate_mnd,
1051 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1052 .current_freq = &rcg_dummy_freq,
1053 .base = &virt_bases[GCC_BASE],
1054 .c = {
1055 .dbg_name = "blsp2_qup4_spi_apps_clk_src",
1056 .ops = &clk_ops_rcg_mnd,
1057 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1058 CLK_INIT(blsp2_qup4_spi_apps_clk_src.c),
1059 },
1060};
1061
1062static struct rcg_clk blsp2_qup5_spi_apps_clk_src = {
1063 .cmd_rcgr_reg = BLSP2_QUP5_SPI_APPS_CMD_RCGR,
1064 .set_rate = set_rate_mnd,
1065 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1066 .current_freq = &rcg_dummy_freq,
1067 .base = &virt_bases[GCC_BASE],
1068 .c = {
1069 .dbg_name = "blsp2_qup5_spi_apps_clk_src",
1070 .ops = &clk_ops_rcg_mnd,
1071 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1072 CLK_INIT(blsp2_qup5_spi_apps_clk_src.c),
1073 },
1074};
1075
1076static struct rcg_clk blsp2_qup6_spi_apps_clk_src = {
1077 .cmd_rcgr_reg = BLSP2_QUP6_SPI_APPS_CMD_RCGR,
1078 .set_rate = set_rate_mnd,
1079 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1080 .current_freq = &rcg_dummy_freq,
1081 .base = &virt_bases[GCC_BASE],
1082 .c = {
1083 .dbg_name = "blsp2_qup6_spi_apps_clk_src",
1084 .ops = &clk_ops_rcg_mnd,
1085 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1086 CLK_INIT(blsp2_qup6_spi_apps_clk_src.c),
1087 },
1088};
1089
1090static struct rcg_clk blsp2_uart1_apps_clk_src = {
1091 .cmd_rcgr_reg = BLSP2_UART1_APPS_CMD_RCGR,
1092 .set_rate = set_rate_mnd,
1093 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1094 .current_freq = &rcg_dummy_freq,
1095 .base = &virt_bases[GCC_BASE],
1096 .c = {
1097 .dbg_name = "blsp2_uart1_apps_clk_src",
1098 .ops = &clk_ops_rcg_mnd,
1099 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1100 CLK_INIT(blsp2_uart1_apps_clk_src.c),
1101 },
1102};
1103
1104static struct rcg_clk blsp2_uart2_apps_clk_src = {
1105 .cmd_rcgr_reg = BLSP2_UART2_APPS_CMD_RCGR,
1106 .set_rate = set_rate_mnd,
1107 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1108 .current_freq = &rcg_dummy_freq,
1109 .base = &virt_bases[GCC_BASE],
1110 .c = {
1111 .dbg_name = "blsp2_uart2_apps_clk_src",
1112 .ops = &clk_ops_rcg_mnd,
1113 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1114 CLK_INIT(blsp2_uart2_apps_clk_src.c),
1115 },
1116};
1117
1118static struct rcg_clk blsp2_uart3_apps_clk_src = {
1119 .cmd_rcgr_reg = BLSP2_UART3_APPS_CMD_RCGR,
1120 .set_rate = set_rate_mnd,
1121 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1122 .current_freq = &rcg_dummy_freq,
1123 .base = &virt_bases[GCC_BASE],
1124 .c = {
1125 .dbg_name = "blsp2_uart3_apps_clk_src",
1126 .ops = &clk_ops_rcg_mnd,
1127 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1128 CLK_INIT(blsp2_uart3_apps_clk_src.c),
1129 },
1130};
1131
1132static struct rcg_clk blsp2_uart4_apps_clk_src = {
1133 .cmd_rcgr_reg = BLSP2_UART4_APPS_CMD_RCGR,
1134 .set_rate = set_rate_mnd,
1135 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1136 .current_freq = &rcg_dummy_freq,
1137 .base = &virt_bases[GCC_BASE],
1138 .c = {
1139 .dbg_name = "blsp2_uart4_apps_clk_src",
1140 .ops = &clk_ops_rcg_mnd,
1141 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1142 CLK_INIT(blsp2_uart4_apps_clk_src.c),
1143 },
1144};
1145
1146static struct rcg_clk blsp2_uart5_apps_clk_src = {
1147 .cmd_rcgr_reg = BLSP2_UART5_APPS_CMD_RCGR,
1148 .set_rate = set_rate_mnd,
1149 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1150 .current_freq = &rcg_dummy_freq,
1151 .base = &virt_bases[GCC_BASE],
1152 .c = {
1153 .dbg_name = "blsp2_uart5_apps_clk_src",
1154 .ops = &clk_ops_rcg_mnd,
1155 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1156 CLK_INIT(blsp2_uart5_apps_clk_src.c),
1157 },
1158};
1159
1160static struct rcg_clk blsp2_uart6_apps_clk_src = {
1161 .cmd_rcgr_reg = BLSP2_UART6_APPS_CMD_RCGR,
1162 .set_rate = set_rate_mnd,
1163 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1164 .current_freq = &rcg_dummy_freq,
1165 .base = &virt_bases[GCC_BASE],
1166 .c = {
1167 .dbg_name = "blsp2_uart6_apps_clk_src",
1168 .ops = &clk_ops_rcg_mnd,
1169 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1170 CLK_INIT(blsp2_uart6_apps_clk_src.c),
1171 },
1172};
1173
1174static struct clk_freq_tbl ftbl_gcc_ce1_clk[] = {
1175 F( 50000000, gpll0, 12, 0, 0),
1176 F(100000000, gpll0, 6, 0, 0),
1177 F_END
1178};
1179
1180static struct rcg_clk ce1_clk_src = {
1181 .cmd_rcgr_reg = CE1_CMD_RCGR,
1182 .set_rate = set_rate_hid,
1183 .freq_tbl = ftbl_gcc_ce1_clk,
1184 .current_freq = &rcg_dummy_freq,
1185 .base = &virt_bases[GCC_BASE],
1186 .c = {
1187 .dbg_name = "ce1_clk_src",
1188 .ops = &clk_ops_rcg,
1189 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1190 CLK_INIT(ce1_clk_src.c),
1191 },
1192};
1193
1194static struct clk_freq_tbl ftbl_gcc_ce2_clk[] = {
1195 F( 50000000, gpll0, 12, 0, 0),
1196 F(100000000, gpll0, 6, 0, 0),
1197 F_END
1198};
1199
1200static struct rcg_clk ce2_clk_src = {
1201 .cmd_rcgr_reg = CE2_CMD_RCGR,
1202 .set_rate = set_rate_hid,
1203 .freq_tbl = ftbl_gcc_ce2_clk,
1204 .current_freq = &rcg_dummy_freq,
1205 .base = &virt_bases[GCC_BASE],
1206 .c = {
1207 .dbg_name = "ce2_clk_src",
1208 .ops = &clk_ops_rcg,
1209 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1210 CLK_INIT(ce2_clk_src.c),
1211 },
1212};
1213
1214static struct clk_freq_tbl ftbl_gcc_gp_clk[] = {
1215 F(19200000, cxo, 1, 0, 0),
1216 F_END
1217};
1218
1219static struct rcg_clk gp1_clk_src = {
1220 .cmd_rcgr_reg = GP1_CMD_RCGR,
1221 .set_rate = set_rate_mnd,
1222 .freq_tbl = ftbl_gcc_gp_clk,
1223 .current_freq = &rcg_dummy_freq,
1224 .base = &virt_bases[GCC_BASE],
1225 .c = {
1226 .dbg_name = "gp1_clk_src",
1227 .ops = &clk_ops_rcg_mnd,
1228 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1229 CLK_INIT(gp1_clk_src.c),
1230 },
1231};
1232
1233static struct rcg_clk gp2_clk_src = {
1234 .cmd_rcgr_reg = GP2_CMD_RCGR,
1235 .set_rate = set_rate_mnd,
1236 .freq_tbl = ftbl_gcc_gp_clk,
1237 .current_freq = &rcg_dummy_freq,
1238 .base = &virt_bases[GCC_BASE],
1239 .c = {
1240 .dbg_name = "gp2_clk_src",
1241 .ops = &clk_ops_rcg_mnd,
1242 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1243 CLK_INIT(gp2_clk_src.c),
1244 },
1245};
1246
1247static struct rcg_clk gp3_clk_src = {
1248 .cmd_rcgr_reg = GP3_CMD_RCGR,
1249 .set_rate = set_rate_mnd,
1250 .freq_tbl = ftbl_gcc_gp_clk,
1251 .current_freq = &rcg_dummy_freq,
1252 .base = &virt_bases[GCC_BASE],
1253 .c = {
1254 .dbg_name = "gp3_clk_src",
1255 .ops = &clk_ops_rcg_mnd,
1256 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1257 CLK_INIT(gp3_clk_src.c),
1258 },
1259};
1260
1261static struct clk_freq_tbl ftbl_gcc_pdm2_clk[] = {
1262 F(60000000, gpll0, 10, 0, 0),
1263 F_END
1264};
1265
1266static struct rcg_clk pdm2_clk_src = {
1267 .cmd_rcgr_reg = PDM2_CMD_RCGR,
1268 .set_rate = set_rate_hid,
1269 .freq_tbl = ftbl_gcc_pdm2_clk,
1270 .current_freq = &rcg_dummy_freq,
1271 .base = &virt_bases[GCC_BASE],
1272 .c = {
1273 .dbg_name = "pdm2_clk_src",
1274 .ops = &clk_ops_rcg,
1275 VDD_DIG_FMAX_MAP1(LOW, 60000000),
1276 CLK_INIT(pdm2_clk_src.c),
1277 },
1278};
1279
1280static struct clk_freq_tbl ftbl_gcc_sdcc1_2_apps_clk[] = {
1281 F( 144000, cxo, 16, 3, 25),
1282 F( 400000, cxo, 12, 1, 4),
1283 F( 20000000, gpll0, 15, 1, 2),
1284 F( 25000000, gpll0, 12, 1, 2),
1285 F( 50000000, gpll0, 12, 0, 0),
1286 F(100000000, gpll0, 6, 0, 0),
1287 F(200000000, gpll0, 3, 0, 0),
1288 F_END
1289};
1290
1291static struct clk_freq_tbl ftbl_gcc_sdcc3_4_apps_clk[] = {
1292 F( 144000, cxo, 16, 3, 25),
1293 F( 400000, cxo, 12, 1, 4),
1294 F( 20000000, gpll0, 15, 1, 2),
1295 F( 25000000, gpll0, 12, 1, 2),
1296 F( 50000000, gpll0, 12, 0, 0),
1297 F(100000000, gpll0, 6, 0, 0),
1298 F_END
1299};
1300
Vikram Mulukutla19245e02012-07-23 15:58:04 -07001301static struct clk_freq_tbl ftbl_gcc_sdcc_apps_rumi_clk[] = {
1302 F( 400000, cxo, 12, 1, 4),
1303 F( 19200000, cxo, 1, 0, 0),
1304 F_END
1305};
1306
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001307static struct rcg_clk sdcc1_apps_clk_src = {
1308 .cmd_rcgr_reg = SDCC1_APPS_CMD_RCGR,
1309 .set_rate = set_rate_mnd,
1310 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1311 .current_freq = &rcg_dummy_freq,
1312 .base = &virt_bases[GCC_BASE],
1313 .c = {
1314 .dbg_name = "sdcc1_apps_clk_src",
1315 .ops = &clk_ops_rcg_mnd,
1316 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1317 CLK_INIT(sdcc1_apps_clk_src.c),
1318 },
1319};
1320
1321static struct rcg_clk sdcc2_apps_clk_src = {
1322 .cmd_rcgr_reg = SDCC2_APPS_CMD_RCGR,
1323 .set_rate = set_rate_mnd,
1324 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1325 .current_freq = &rcg_dummy_freq,
1326 .base = &virt_bases[GCC_BASE],
1327 .c = {
1328 .dbg_name = "sdcc2_apps_clk_src",
1329 .ops = &clk_ops_rcg_mnd,
1330 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1331 CLK_INIT(sdcc2_apps_clk_src.c),
1332 },
1333};
1334
1335static struct rcg_clk sdcc3_apps_clk_src = {
1336 .cmd_rcgr_reg = SDCC3_APPS_CMD_RCGR,
1337 .set_rate = set_rate_mnd,
1338 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1339 .current_freq = &rcg_dummy_freq,
1340 .base = &virt_bases[GCC_BASE],
1341 .c = {
1342 .dbg_name = "sdcc3_apps_clk_src",
1343 .ops = &clk_ops_rcg_mnd,
1344 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1345 CLK_INIT(sdcc3_apps_clk_src.c),
1346 },
1347};
1348
1349static struct rcg_clk sdcc4_apps_clk_src = {
1350 .cmd_rcgr_reg = SDCC4_APPS_CMD_RCGR,
1351 .set_rate = set_rate_mnd,
1352 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1353 .current_freq = &rcg_dummy_freq,
1354 .base = &virt_bases[GCC_BASE],
1355 .c = {
1356 .dbg_name = "sdcc4_apps_clk_src",
1357 .ops = &clk_ops_rcg_mnd,
1358 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1359 CLK_INIT(sdcc4_apps_clk_src.c),
1360 },
1361};
1362
1363static struct clk_freq_tbl ftbl_gcc_tsif_ref_clk[] = {
1364 F(105000, cxo, 2, 1, 91),
1365 F_END
1366};
1367
1368static struct rcg_clk tsif_ref_clk_src = {
1369 .cmd_rcgr_reg = TSIF_REF_CMD_RCGR,
1370 .set_rate = set_rate_mnd,
1371 .freq_tbl = ftbl_gcc_tsif_ref_clk,
1372 .current_freq = &rcg_dummy_freq,
1373 .base = &virt_bases[GCC_BASE],
1374 .c = {
1375 .dbg_name = "tsif_ref_clk_src",
1376 .ops = &clk_ops_rcg_mnd,
1377 VDD_DIG_FMAX_MAP1(LOW, 105500),
1378 CLK_INIT(tsif_ref_clk_src.c),
1379 },
1380};
1381
1382static struct clk_freq_tbl ftbl_gcc_usb30_mock_utmi_clk[] = {
1383 F(60000000, gpll0, 10, 0, 0),
1384 F_END
1385};
1386
1387static struct rcg_clk usb30_mock_utmi_clk_src = {
1388 .cmd_rcgr_reg = USB30_MOCK_UTMI_CMD_RCGR,
1389 .set_rate = set_rate_hid,
1390 .freq_tbl = ftbl_gcc_usb30_mock_utmi_clk,
1391 .current_freq = &rcg_dummy_freq,
1392 .base = &virt_bases[GCC_BASE],
1393 .c = {
1394 .dbg_name = "usb30_mock_utmi_clk_src",
1395 .ops = &clk_ops_rcg,
1396 VDD_DIG_FMAX_MAP1(NOMINAL, 60000000),
1397 CLK_INIT(usb30_mock_utmi_clk_src.c),
1398 },
1399};
1400
1401static struct clk_freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
1402 F(75000000, gpll0, 8, 0, 0),
1403 F_END
1404};
1405
1406static struct rcg_clk usb_hs_system_clk_src = {
1407 .cmd_rcgr_reg = USB_HS_SYSTEM_CMD_RCGR,
1408 .set_rate = set_rate_hid,
1409 .freq_tbl = ftbl_gcc_usb_hs_system_clk,
1410 .current_freq = &rcg_dummy_freq,
1411 .base = &virt_bases[GCC_BASE],
1412 .c = {
1413 .dbg_name = "usb_hs_system_clk_src",
1414 .ops = &clk_ops_rcg,
1415 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1416 CLK_INIT(usb_hs_system_clk_src.c),
1417 },
1418};
1419
1420static struct clk_freq_tbl ftbl_gcc_usb_hsic_clk[] = {
1421 F_HSIC(480000000, gpll1, 1, 0, 0),
1422 F_END
1423};
1424
1425static struct rcg_clk usb_hsic_clk_src = {
1426 .cmd_rcgr_reg = USB_HSIC_CMD_RCGR,
1427 .set_rate = set_rate_hid,
1428 .freq_tbl = ftbl_gcc_usb_hsic_clk,
1429 .current_freq = &rcg_dummy_freq,
1430 .base = &virt_bases[GCC_BASE],
1431 .c = {
1432 .dbg_name = "usb_hsic_clk_src",
1433 .ops = &clk_ops_rcg,
1434 VDD_DIG_FMAX_MAP1(LOW, 480000000),
1435 CLK_INIT(usb_hsic_clk_src.c),
1436 },
1437};
1438
1439static struct clk_freq_tbl ftbl_gcc_usb_hsic_io_cal_clk[] = {
1440 F(9600000, cxo, 2, 0, 0),
1441 F_END
1442};
1443
1444static struct rcg_clk usb_hsic_io_cal_clk_src = {
1445 .cmd_rcgr_reg = USB_HSIC_IO_CAL_CMD_RCGR,
1446 .set_rate = set_rate_hid,
1447 .freq_tbl = ftbl_gcc_usb_hsic_io_cal_clk,
1448 .current_freq = &rcg_dummy_freq,
1449 .base = &virt_bases[GCC_BASE],
1450 .c = {
1451 .dbg_name = "usb_hsic_io_cal_clk_src",
1452 .ops = &clk_ops_rcg,
1453 VDD_DIG_FMAX_MAP1(LOW, 9600000),
1454 CLK_INIT(usb_hsic_io_cal_clk_src.c),
1455 },
1456};
1457
1458static struct clk_freq_tbl ftbl_gcc_usb_hsic_system_clk[] = {
1459 F(75000000, gpll0, 8, 0, 0),
1460 F_END
1461};
1462
1463static struct rcg_clk usb_hsic_system_clk_src = {
1464 .cmd_rcgr_reg = USB_HSIC_SYSTEM_CMD_RCGR,
1465 .set_rate = set_rate_hid,
1466 .freq_tbl = ftbl_gcc_usb_hsic_system_clk,
1467 .current_freq = &rcg_dummy_freq,
1468 .base = &virt_bases[GCC_BASE],
1469 .c = {
1470 .dbg_name = "usb_hsic_system_clk_src",
1471 .ops = &clk_ops_rcg,
1472 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1473 CLK_INIT(usb_hsic_system_clk_src.c),
1474 },
1475};
1476
1477static struct local_vote_clk gcc_bam_dma_ahb_clk = {
1478 .cbcr_reg = BAM_DMA_AHB_CBCR,
1479 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1480 .en_mask = BIT(12),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001481 .base = &virt_bases[GCC_BASE],
1482 .c = {
1483 .dbg_name = "gcc_bam_dma_ahb_clk",
1484 .ops = &clk_ops_vote,
1485 CLK_INIT(gcc_bam_dma_ahb_clk.c),
1486 },
1487};
1488
1489static struct local_vote_clk gcc_blsp1_ahb_clk = {
1490 .cbcr_reg = BLSP1_AHB_CBCR,
1491 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1492 .en_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001493 .base = &virt_bases[GCC_BASE],
1494 .c = {
1495 .dbg_name = "gcc_blsp1_ahb_clk",
1496 .ops = &clk_ops_vote,
1497 CLK_INIT(gcc_blsp1_ahb_clk.c),
1498 },
1499};
1500
1501static struct branch_clk gcc_blsp1_qup1_i2c_apps_clk = {
1502 .cbcr_reg = BLSP1_QUP1_I2C_APPS_CBCR,
1503 .parent = &cxo_clk_src.c,
1504 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001505 .base = &virt_bases[GCC_BASE],
1506 .c = {
1507 .dbg_name = "gcc_blsp1_qup1_i2c_apps_clk",
1508 .ops = &clk_ops_branch,
1509 CLK_INIT(gcc_blsp1_qup1_i2c_apps_clk.c),
1510 },
1511};
1512
1513static struct branch_clk gcc_blsp1_qup1_spi_apps_clk = {
1514 .cbcr_reg = BLSP1_QUP1_SPI_APPS_CBCR,
1515 .parent = &blsp1_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001516 .base = &virt_bases[GCC_BASE],
1517 .c = {
1518 .dbg_name = "gcc_blsp1_qup1_spi_apps_clk",
1519 .ops = &clk_ops_branch,
1520 CLK_INIT(gcc_blsp1_qup1_spi_apps_clk.c),
1521 },
1522};
1523
1524static struct branch_clk gcc_blsp1_qup2_i2c_apps_clk = {
1525 .cbcr_reg = BLSP1_QUP2_I2C_APPS_CBCR,
1526 .parent = &cxo_clk_src.c,
1527 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001528 .base = &virt_bases[GCC_BASE],
1529 .c = {
1530 .dbg_name = "gcc_blsp1_qup2_i2c_apps_clk",
1531 .ops = &clk_ops_branch,
1532 CLK_INIT(gcc_blsp1_qup2_i2c_apps_clk.c),
1533 },
1534};
1535
1536static struct branch_clk gcc_blsp1_qup2_spi_apps_clk = {
1537 .cbcr_reg = BLSP1_QUP2_SPI_APPS_CBCR,
1538 .parent = &blsp1_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001539 .base = &virt_bases[GCC_BASE],
1540 .c = {
1541 .dbg_name = "gcc_blsp1_qup2_spi_apps_clk",
1542 .ops = &clk_ops_branch,
1543 CLK_INIT(gcc_blsp1_qup2_spi_apps_clk.c),
1544 },
1545};
1546
1547static struct branch_clk gcc_blsp1_qup3_i2c_apps_clk = {
1548 .cbcr_reg = BLSP1_QUP3_I2C_APPS_CBCR,
1549 .parent = &cxo_clk_src.c,
1550 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001551 .base = &virt_bases[GCC_BASE],
1552 .c = {
1553 .dbg_name = "gcc_blsp1_qup3_i2c_apps_clk",
1554 .ops = &clk_ops_branch,
1555 CLK_INIT(gcc_blsp1_qup3_i2c_apps_clk.c),
1556 },
1557};
1558
1559static struct branch_clk gcc_blsp1_qup3_spi_apps_clk = {
1560 .cbcr_reg = BLSP1_QUP3_SPI_APPS_CBCR,
1561 .parent = &blsp1_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001562 .base = &virt_bases[GCC_BASE],
1563 .c = {
1564 .dbg_name = "gcc_blsp1_qup3_spi_apps_clk",
1565 .ops = &clk_ops_branch,
1566 CLK_INIT(gcc_blsp1_qup3_spi_apps_clk.c),
1567 },
1568};
1569
1570static struct branch_clk gcc_blsp1_qup4_i2c_apps_clk = {
1571 .cbcr_reg = BLSP1_QUP4_I2C_APPS_CBCR,
1572 .parent = &cxo_clk_src.c,
1573 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001574 .base = &virt_bases[GCC_BASE],
1575 .c = {
1576 .dbg_name = "gcc_blsp1_qup4_i2c_apps_clk",
1577 .ops = &clk_ops_branch,
1578 CLK_INIT(gcc_blsp1_qup4_i2c_apps_clk.c),
1579 },
1580};
1581
1582static struct branch_clk gcc_blsp1_qup4_spi_apps_clk = {
1583 .cbcr_reg = BLSP1_QUP4_SPI_APPS_CBCR,
1584 .parent = &blsp1_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001585 .base = &virt_bases[GCC_BASE],
1586 .c = {
1587 .dbg_name = "gcc_blsp1_qup4_spi_apps_clk",
1588 .ops = &clk_ops_branch,
1589 CLK_INIT(gcc_blsp1_qup4_spi_apps_clk.c),
1590 },
1591};
1592
1593static struct branch_clk gcc_blsp1_qup5_i2c_apps_clk = {
1594 .cbcr_reg = BLSP1_QUP5_I2C_APPS_CBCR,
1595 .parent = &cxo_clk_src.c,
1596 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001597 .base = &virt_bases[GCC_BASE],
1598 .c = {
1599 .dbg_name = "gcc_blsp1_qup5_i2c_apps_clk",
1600 .ops = &clk_ops_branch,
1601 CLK_INIT(gcc_blsp1_qup5_i2c_apps_clk.c),
1602 },
1603};
1604
1605static struct branch_clk gcc_blsp1_qup5_spi_apps_clk = {
1606 .cbcr_reg = BLSP1_QUP5_SPI_APPS_CBCR,
1607 .parent = &blsp1_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001608 .base = &virt_bases[GCC_BASE],
1609 .c = {
1610 .dbg_name = "gcc_blsp1_qup5_spi_apps_clk",
1611 .ops = &clk_ops_branch,
1612 CLK_INIT(gcc_blsp1_qup5_spi_apps_clk.c),
1613 },
1614};
1615
1616static struct branch_clk gcc_blsp1_qup6_i2c_apps_clk = {
1617 .cbcr_reg = BLSP1_QUP6_I2C_APPS_CBCR,
1618 .parent = &cxo_clk_src.c,
1619 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001620 .base = &virt_bases[GCC_BASE],
1621 .c = {
1622 .dbg_name = "gcc_blsp1_qup6_i2c_apps_clk",
1623 .ops = &clk_ops_branch,
1624 CLK_INIT(gcc_blsp1_qup6_i2c_apps_clk.c),
1625 },
1626};
1627
1628static struct branch_clk gcc_blsp1_qup6_spi_apps_clk = {
1629 .cbcr_reg = BLSP1_QUP6_SPI_APPS_CBCR,
1630 .parent = &blsp1_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001631 .base = &virt_bases[GCC_BASE],
1632 .c = {
1633 .dbg_name = "gcc_blsp1_qup6_spi_apps_clk",
1634 .ops = &clk_ops_branch,
1635 CLK_INIT(gcc_blsp1_qup6_spi_apps_clk.c),
1636 },
1637};
1638
1639static struct branch_clk gcc_blsp1_uart1_apps_clk = {
1640 .cbcr_reg = BLSP1_UART1_APPS_CBCR,
1641 .parent = &blsp1_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001642 .base = &virt_bases[GCC_BASE],
1643 .c = {
1644 .dbg_name = "gcc_blsp1_uart1_apps_clk",
1645 .ops = &clk_ops_branch,
1646 CLK_INIT(gcc_blsp1_uart1_apps_clk.c),
1647 },
1648};
1649
1650static struct branch_clk gcc_blsp1_uart2_apps_clk = {
1651 .cbcr_reg = BLSP1_UART2_APPS_CBCR,
1652 .parent = &blsp1_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001653 .base = &virt_bases[GCC_BASE],
1654 .c = {
1655 .dbg_name = "gcc_blsp1_uart2_apps_clk",
1656 .ops = &clk_ops_branch,
1657 CLK_INIT(gcc_blsp1_uart2_apps_clk.c),
1658 },
1659};
1660
1661static struct branch_clk gcc_blsp1_uart3_apps_clk = {
1662 .cbcr_reg = BLSP1_UART3_APPS_CBCR,
1663 .parent = &blsp1_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001664 .base = &virt_bases[GCC_BASE],
1665 .c = {
1666 .dbg_name = "gcc_blsp1_uart3_apps_clk",
1667 .ops = &clk_ops_branch,
1668 CLK_INIT(gcc_blsp1_uart3_apps_clk.c),
1669 },
1670};
1671
1672static struct branch_clk gcc_blsp1_uart4_apps_clk = {
1673 .cbcr_reg = BLSP1_UART4_APPS_CBCR,
1674 .parent = &blsp1_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001675 .base = &virt_bases[GCC_BASE],
1676 .c = {
1677 .dbg_name = "gcc_blsp1_uart4_apps_clk",
1678 .ops = &clk_ops_branch,
1679 CLK_INIT(gcc_blsp1_uart4_apps_clk.c),
1680 },
1681};
1682
1683static struct branch_clk gcc_blsp1_uart5_apps_clk = {
1684 .cbcr_reg = BLSP1_UART5_APPS_CBCR,
1685 .parent = &blsp1_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001686 .base = &virt_bases[GCC_BASE],
1687 .c = {
1688 .dbg_name = "gcc_blsp1_uart5_apps_clk",
1689 .ops = &clk_ops_branch,
1690 CLK_INIT(gcc_blsp1_uart5_apps_clk.c),
1691 },
1692};
1693
1694static struct branch_clk gcc_blsp1_uart6_apps_clk = {
1695 .cbcr_reg = BLSP1_UART6_APPS_CBCR,
1696 .parent = &blsp1_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001697 .base = &virt_bases[GCC_BASE],
1698 .c = {
1699 .dbg_name = "gcc_blsp1_uart6_apps_clk",
1700 .ops = &clk_ops_branch,
1701 CLK_INIT(gcc_blsp1_uart6_apps_clk.c),
1702 },
1703};
1704
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001705static struct local_vote_clk gcc_boot_rom_ahb_clk = {
1706 .cbcr_reg = BOOT_ROM_AHB_CBCR,
1707 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1708 .en_mask = BIT(10),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001709 .base = &virt_bases[GCC_BASE],
1710 .c = {
1711 .dbg_name = "gcc_boot_rom_ahb_clk",
1712 .ops = &clk_ops_vote,
1713 CLK_INIT(gcc_boot_rom_ahb_clk.c),
1714 },
1715};
1716
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001717static struct local_vote_clk gcc_blsp2_ahb_clk = {
1718 .cbcr_reg = BLSP2_AHB_CBCR,
1719 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1720 .en_mask = BIT(15),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001721 .base = &virt_bases[GCC_BASE],
1722 .c = {
1723 .dbg_name = "gcc_blsp2_ahb_clk",
1724 .ops = &clk_ops_vote,
1725 CLK_INIT(gcc_blsp2_ahb_clk.c),
1726 },
1727};
1728
1729static struct branch_clk gcc_blsp2_qup1_i2c_apps_clk = {
1730 .cbcr_reg = BLSP2_QUP1_I2C_APPS_CBCR,
1731 .parent = &cxo_clk_src.c,
1732 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001733 .base = &virt_bases[GCC_BASE],
1734 .c = {
1735 .dbg_name = "gcc_blsp2_qup1_i2c_apps_clk",
1736 .ops = &clk_ops_branch,
1737 CLK_INIT(gcc_blsp2_qup1_i2c_apps_clk.c),
1738 },
1739};
1740
1741static struct branch_clk gcc_blsp2_qup1_spi_apps_clk = {
1742 .cbcr_reg = BLSP2_QUP1_SPI_APPS_CBCR,
1743 .parent = &blsp2_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001744 .base = &virt_bases[GCC_BASE],
1745 .c = {
1746 .dbg_name = "gcc_blsp2_qup1_spi_apps_clk",
1747 .ops = &clk_ops_branch,
1748 CLK_INIT(gcc_blsp2_qup1_spi_apps_clk.c),
1749 },
1750};
1751
1752static struct branch_clk gcc_blsp2_qup2_i2c_apps_clk = {
1753 .cbcr_reg = BLSP2_QUP2_I2C_APPS_CBCR,
1754 .parent = &cxo_clk_src.c,
1755 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001756 .base = &virt_bases[GCC_BASE],
1757 .c = {
1758 .dbg_name = "gcc_blsp2_qup2_i2c_apps_clk",
1759 .ops = &clk_ops_branch,
1760 CLK_INIT(gcc_blsp2_qup2_i2c_apps_clk.c),
1761 },
1762};
1763
1764static struct branch_clk gcc_blsp2_qup2_spi_apps_clk = {
1765 .cbcr_reg = BLSP2_QUP2_SPI_APPS_CBCR,
1766 .parent = &blsp2_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001767 .base = &virt_bases[GCC_BASE],
1768 .c = {
1769 .dbg_name = "gcc_blsp2_qup2_spi_apps_clk",
1770 .ops = &clk_ops_branch,
1771 CLK_INIT(gcc_blsp2_qup2_spi_apps_clk.c),
1772 },
1773};
1774
1775static struct branch_clk gcc_blsp2_qup3_i2c_apps_clk = {
1776 .cbcr_reg = BLSP2_QUP3_I2C_APPS_CBCR,
1777 .parent = &cxo_clk_src.c,
1778 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001779 .base = &virt_bases[GCC_BASE],
1780 .c = {
1781 .dbg_name = "gcc_blsp2_qup3_i2c_apps_clk",
1782 .ops = &clk_ops_branch,
1783 CLK_INIT(gcc_blsp2_qup3_i2c_apps_clk.c),
1784 },
1785};
1786
1787static struct branch_clk gcc_blsp2_qup3_spi_apps_clk = {
1788 .cbcr_reg = BLSP2_QUP3_SPI_APPS_CBCR,
1789 .parent = &blsp2_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001790 .base = &virt_bases[GCC_BASE],
1791 .c = {
1792 .dbg_name = "gcc_blsp2_qup3_spi_apps_clk",
1793 .ops = &clk_ops_branch,
1794 CLK_INIT(gcc_blsp2_qup3_spi_apps_clk.c),
1795 },
1796};
1797
1798static struct branch_clk gcc_blsp2_qup4_i2c_apps_clk = {
1799 .cbcr_reg = BLSP2_QUP4_I2C_APPS_CBCR,
1800 .parent = &cxo_clk_src.c,
1801 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001802 .base = &virt_bases[GCC_BASE],
1803 .c = {
1804 .dbg_name = "gcc_blsp2_qup4_i2c_apps_clk",
1805 .ops = &clk_ops_branch,
1806 CLK_INIT(gcc_blsp2_qup4_i2c_apps_clk.c),
1807 },
1808};
1809
1810static struct branch_clk gcc_blsp2_qup4_spi_apps_clk = {
1811 .cbcr_reg = BLSP2_QUP4_SPI_APPS_CBCR,
1812 .parent = &blsp2_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001813 .base = &virt_bases[GCC_BASE],
1814 .c = {
1815 .dbg_name = "gcc_blsp2_qup4_spi_apps_clk",
1816 .ops = &clk_ops_branch,
1817 CLK_INIT(gcc_blsp2_qup4_spi_apps_clk.c),
1818 },
1819};
1820
1821static struct branch_clk gcc_blsp2_qup5_i2c_apps_clk = {
1822 .cbcr_reg = BLSP2_QUP5_I2C_APPS_CBCR,
1823 .parent = &cxo_clk_src.c,
1824 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001825 .base = &virt_bases[GCC_BASE],
1826 .c = {
1827 .dbg_name = "gcc_blsp2_qup5_i2c_apps_clk",
1828 .ops = &clk_ops_branch,
1829 CLK_INIT(gcc_blsp2_qup5_i2c_apps_clk.c),
1830 },
1831};
1832
1833static struct branch_clk gcc_blsp2_qup5_spi_apps_clk = {
1834 .cbcr_reg = BLSP2_QUP5_SPI_APPS_CBCR,
1835 .parent = &blsp2_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001836 .base = &virt_bases[GCC_BASE],
1837 .c = {
1838 .dbg_name = "gcc_blsp2_qup5_spi_apps_clk",
1839 .ops = &clk_ops_branch,
1840 CLK_INIT(gcc_blsp2_qup5_spi_apps_clk.c),
1841 },
1842};
1843
1844static struct branch_clk gcc_blsp2_qup6_i2c_apps_clk = {
1845 .cbcr_reg = BLSP2_QUP6_I2C_APPS_CBCR,
1846 .parent = &cxo_clk_src.c,
1847 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001848 .base = &virt_bases[GCC_BASE],
1849 .c = {
1850 .dbg_name = "gcc_blsp2_qup6_i2c_apps_clk",
1851 .ops = &clk_ops_branch,
1852 CLK_INIT(gcc_blsp2_qup6_i2c_apps_clk.c),
1853 },
1854};
1855
1856static struct branch_clk gcc_blsp2_qup6_spi_apps_clk = {
1857 .cbcr_reg = BLSP2_QUP6_SPI_APPS_CBCR,
1858 .parent = &blsp2_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001859 .base = &virt_bases[GCC_BASE],
1860 .c = {
1861 .dbg_name = "gcc_blsp2_qup6_spi_apps_clk",
1862 .ops = &clk_ops_branch,
1863 CLK_INIT(gcc_blsp2_qup6_spi_apps_clk.c),
1864 },
1865};
1866
1867static struct branch_clk gcc_blsp2_uart1_apps_clk = {
1868 .cbcr_reg = BLSP2_UART1_APPS_CBCR,
1869 .parent = &blsp2_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001870 .base = &virt_bases[GCC_BASE],
1871 .c = {
1872 .dbg_name = "gcc_blsp2_uart1_apps_clk",
1873 .ops = &clk_ops_branch,
1874 CLK_INIT(gcc_blsp2_uart1_apps_clk.c),
1875 },
1876};
1877
1878static struct branch_clk gcc_blsp2_uart2_apps_clk = {
1879 .cbcr_reg = BLSP2_UART2_APPS_CBCR,
1880 .parent = &blsp2_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001881 .base = &virt_bases[GCC_BASE],
1882 .c = {
1883 .dbg_name = "gcc_blsp2_uart2_apps_clk",
1884 .ops = &clk_ops_branch,
1885 CLK_INIT(gcc_blsp2_uart2_apps_clk.c),
1886 },
1887};
1888
1889static struct branch_clk gcc_blsp2_uart3_apps_clk = {
1890 .cbcr_reg = BLSP2_UART3_APPS_CBCR,
1891 .parent = &blsp2_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001892 .base = &virt_bases[GCC_BASE],
1893 .c = {
1894 .dbg_name = "gcc_blsp2_uart3_apps_clk",
1895 .ops = &clk_ops_branch,
1896 CLK_INIT(gcc_blsp2_uart3_apps_clk.c),
1897 },
1898};
1899
1900static struct branch_clk gcc_blsp2_uart4_apps_clk = {
1901 .cbcr_reg = BLSP2_UART4_APPS_CBCR,
1902 .parent = &blsp2_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001903 .base = &virt_bases[GCC_BASE],
1904 .c = {
1905 .dbg_name = "gcc_blsp2_uart4_apps_clk",
1906 .ops = &clk_ops_branch,
1907 CLK_INIT(gcc_blsp2_uart4_apps_clk.c),
1908 },
1909};
1910
1911static struct branch_clk gcc_blsp2_uart5_apps_clk = {
1912 .cbcr_reg = BLSP2_UART5_APPS_CBCR,
1913 .parent = &blsp2_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001914 .base = &virt_bases[GCC_BASE],
1915 .c = {
1916 .dbg_name = "gcc_blsp2_uart5_apps_clk",
1917 .ops = &clk_ops_branch,
1918 CLK_INIT(gcc_blsp2_uart5_apps_clk.c),
1919 },
1920};
1921
1922static struct branch_clk gcc_blsp2_uart6_apps_clk = {
1923 .cbcr_reg = BLSP2_UART6_APPS_CBCR,
1924 .parent = &blsp2_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001925 .base = &virt_bases[GCC_BASE],
1926 .c = {
1927 .dbg_name = "gcc_blsp2_uart6_apps_clk",
1928 .ops = &clk_ops_branch,
1929 CLK_INIT(gcc_blsp2_uart6_apps_clk.c),
1930 },
1931};
1932
1933static struct local_vote_clk gcc_ce1_clk = {
1934 .cbcr_reg = CE1_CBCR,
1935 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1936 .en_mask = BIT(5),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001937 .base = &virt_bases[GCC_BASE],
1938 .c = {
1939 .dbg_name = "gcc_ce1_clk",
1940 .ops = &clk_ops_vote,
1941 CLK_INIT(gcc_ce1_clk.c),
1942 },
1943};
1944
1945static struct local_vote_clk gcc_ce1_ahb_clk = {
1946 .cbcr_reg = CE1_AHB_CBCR,
1947 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1948 .en_mask = BIT(3),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001949 .base = &virt_bases[GCC_BASE],
1950 .c = {
1951 .dbg_name = "gcc_ce1_ahb_clk",
1952 .ops = &clk_ops_vote,
1953 CLK_INIT(gcc_ce1_ahb_clk.c),
1954 },
1955};
1956
1957static struct local_vote_clk gcc_ce1_axi_clk = {
1958 .cbcr_reg = CE1_AXI_CBCR,
1959 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1960 .en_mask = BIT(4),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001961 .base = &virt_bases[GCC_BASE],
1962 .c = {
1963 .dbg_name = "gcc_ce1_axi_clk",
1964 .ops = &clk_ops_vote,
1965 CLK_INIT(gcc_ce1_axi_clk.c),
1966 },
1967};
1968
1969static struct local_vote_clk gcc_ce2_clk = {
1970 .cbcr_reg = CE2_CBCR,
1971 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1972 .en_mask = BIT(2),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001973 .base = &virt_bases[GCC_BASE],
1974 .c = {
1975 .dbg_name = "gcc_ce2_clk",
1976 .ops = &clk_ops_vote,
1977 CLK_INIT(gcc_ce2_clk.c),
1978 },
1979};
1980
1981static struct local_vote_clk gcc_ce2_ahb_clk = {
1982 .cbcr_reg = CE2_AHB_CBCR,
1983 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1984 .en_mask = BIT(0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001985 .base = &virt_bases[GCC_BASE],
1986 .c = {
1987 .dbg_name = "gcc_ce1_ahb_clk",
1988 .ops = &clk_ops_vote,
1989 CLK_INIT(gcc_ce1_ahb_clk.c),
1990 },
1991};
1992
1993static struct local_vote_clk gcc_ce2_axi_clk = {
1994 .cbcr_reg = CE2_AXI_CBCR,
1995 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1996 .en_mask = BIT(1),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001997 .base = &virt_bases[GCC_BASE],
1998 .c = {
1999 .dbg_name = "gcc_ce1_axi_clk",
2000 .ops = &clk_ops_vote,
2001 CLK_INIT(gcc_ce2_axi_clk.c),
2002 },
2003};
2004
2005static struct branch_clk gcc_gp1_clk = {
2006 .cbcr_reg = GP1_CBCR,
2007 .parent = &gp1_clk_src.c,
2008 .base = &virt_bases[GCC_BASE],
2009 .c = {
2010 .dbg_name = "gcc_gp1_clk",
2011 .ops = &clk_ops_branch,
2012 CLK_INIT(gcc_gp1_clk.c),
2013 },
2014};
2015
2016static struct branch_clk gcc_gp2_clk = {
2017 .cbcr_reg = GP2_CBCR,
2018 .parent = &gp2_clk_src.c,
2019 .base = &virt_bases[GCC_BASE],
2020 .c = {
2021 .dbg_name = "gcc_gp2_clk",
2022 .ops = &clk_ops_branch,
2023 CLK_INIT(gcc_gp2_clk.c),
2024 },
2025};
2026
2027static struct branch_clk gcc_gp3_clk = {
2028 .cbcr_reg = GP3_CBCR,
2029 .parent = &gp3_clk_src.c,
2030 .base = &virt_bases[GCC_BASE],
2031 .c = {
2032 .dbg_name = "gcc_gp3_clk",
2033 .ops = &clk_ops_branch,
2034 CLK_INIT(gcc_gp3_clk.c),
2035 },
2036};
2037
2038static struct branch_clk gcc_pdm2_clk = {
2039 .cbcr_reg = PDM2_CBCR,
2040 .parent = &pdm2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002041 .base = &virt_bases[GCC_BASE],
2042 .c = {
2043 .dbg_name = "gcc_pdm2_clk",
2044 .ops = &clk_ops_branch,
2045 CLK_INIT(gcc_pdm2_clk.c),
2046 },
2047};
2048
2049static struct branch_clk gcc_pdm_ahb_clk = {
2050 .cbcr_reg = PDM_AHB_CBCR,
2051 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002052 .base = &virt_bases[GCC_BASE],
2053 .c = {
2054 .dbg_name = "gcc_pdm_ahb_clk",
2055 .ops = &clk_ops_branch,
2056 CLK_INIT(gcc_pdm_ahb_clk.c),
2057 },
2058};
2059
2060static struct local_vote_clk gcc_prng_ahb_clk = {
2061 .cbcr_reg = PRNG_AHB_CBCR,
2062 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2063 .en_mask = BIT(13),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002064 .base = &virt_bases[GCC_BASE],
2065 .c = {
2066 .dbg_name = "gcc_prng_ahb_clk",
2067 .ops = &clk_ops_vote,
2068 CLK_INIT(gcc_prng_ahb_clk.c),
2069 },
2070};
2071
2072static struct branch_clk gcc_sdcc1_ahb_clk = {
2073 .cbcr_reg = SDCC1_AHB_CBCR,
2074 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002075 .base = &virt_bases[GCC_BASE],
2076 .c = {
2077 .dbg_name = "gcc_sdcc1_ahb_clk",
2078 .ops = &clk_ops_branch,
2079 CLK_INIT(gcc_sdcc1_ahb_clk.c),
2080 },
2081};
2082
2083static struct branch_clk gcc_sdcc1_apps_clk = {
2084 .cbcr_reg = SDCC1_APPS_CBCR,
2085 .parent = &sdcc1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002086 .base = &virt_bases[GCC_BASE],
2087 .c = {
2088 .dbg_name = "gcc_sdcc1_apps_clk",
2089 .ops = &clk_ops_branch,
2090 CLK_INIT(gcc_sdcc1_apps_clk.c),
2091 },
2092};
2093
2094static struct branch_clk gcc_sdcc2_ahb_clk = {
2095 .cbcr_reg = SDCC2_AHB_CBCR,
2096 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002097 .base = &virt_bases[GCC_BASE],
2098 .c = {
2099 .dbg_name = "gcc_sdcc2_ahb_clk",
2100 .ops = &clk_ops_branch,
2101 CLK_INIT(gcc_sdcc2_ahb_clk.c),
2102 },
2103};
2104
2105static struct branch_clk gcc_sdcc2_apps_clk = {
2106 .cbcr_reg = SDCC2_APPS_CBCR,
2107 .parent = &sdcc2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002108 .base = &virt_bases[GCC_BASE],
2109 .c = {
2110 .dbg_name = "gcc_sdcc2_apps_clk",
2111 .ops = &clk_ops_branch,
2112 CLK_INIT(gcc_sdcc2_apps_clk.c),
2113 },
2114};
2115
2116static struct branch_clk gcc_sdcc3_ahb_clk = {
2117 .cbcr_reg = SDCC3_AHB_CBCR,
2118 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002119 .base = &virt_bases[GCC_BASE],
2120 .c = {
2121 .dbg_name = "gcc_sdcc3_ahb_clk",
2122 .ops = &clk_ops_branch,
2123 CLK_INIT(gcc_sdcc3_ahb_clk.c),
2124 },
2125};
2126
2127static struct branch_clk gcc_sdcc3_apps_clk = {
2128 .cbcr_reg = SDCC3_APPS_CBCR,
2129 .parent = &sdcc3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002130 .base = &virt_bases[GCC_BASE],
2131 .c = {
2132 .dbg_name = "gcc_sdcc3_apps_clk",
2133 .ops = &clk_ops_branch,
2134 CLK_INIT(gcc_sdcc3_apps_clk.c),
2135 },
2136};
2137
2138static struct branch_clk gcc_sdcc4_ahb_clk = {
2139 .cbcr_reg = SDCC4_AHB_CBCR,
2140 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002141 .base = &virt_bases[GCC_BASE],
2142 .c = {
2143 .dbg_name = "gcc_sdcc4_ahb_clk",
2144 .ops = &clk_ops_branch,
2145 CLK_INIT(gcc_sdcc4_ahb_clk.c),
2146 },
2147};
2148
2149static struct branch_clk gcc_sdcc4_apps_clk = {
2150 .cbcr_reg = SDCC4_APPS_CBCR,
2151 .parent = &sdcc4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002152 .base = &virt_bases[GCC_BASE],
2153 .c = {
2154 .dbg_name = "gcc_sdcc4_apps_clk",
2155 .ops = &clk_ops_branch,
2156 CLK_INIT(gcc_sdcc4_apps_clk.c),
2157 },
2158};
2159
2160static struct branch_clk gcc_tsif_ahb_clk = {
2161 .cbcr_reg = TSIF_AHB_CBCR,
2162 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002163 .base = &virt_bases[GCC_BASE],
2164 .c = {
2165 .dbg_name = "gcc_tsif_ahb_clk",
2166 .ops = &clk_ops_branch,
2167 CLK_INIT(gcc_tsif_ahb_clk.c),
2168 },
2169};
2170
2171static struct branch_clk gcc_tsif_ref_clk = {
2172 .cbcr_reg = TSIF_REF_CBCR,
2173 .parent = &tsif_ref_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002174 .base = &virt_bases[GCC_BASE],
2175 .c = {
2176 .dbg_name = "gcc_tsif_ref_clk",
2177 .ops = &clk_ops_branch,
2178 CLK_INIT(gcc_tsif_ref_clk.c),
2179 },
2180};
2181
2182static struct branch_clk gcc_usb30_master_clk = {
2183 .cbcr_reg = USB30_MASTER_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002184 .bcr_reg = USB_30_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002185 .parent = &usb30_master_clk_src.c,
2186 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002187 .base = &virt_bases[GCC_BASE],
2188 .c = {
2189 .dbg_name = "gcc_usb30_master_clk",
2190 .ops = &clk_ops_branch,
2191 CLK_INIT(gcc_usb30_master_clk.c),
2192 },
2193};
2194
2195static struct branch_clk gcc_usb30_mock_utmi_clk = {
2196 .cbcr_reg = USB30_MOCK_UTMI_CBCR,
2197 .parent = &usb30_mock_utmi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002198 .base = &virt_bases[GCC_BASE],
2199 .c = {
2200 .dbg_name = "gcc_usb30_mock_utmi_clk",
2201 .ops = &clk_ops_branch,
2202 CLK_INIT(gcc_usb30_mock_utmi_clk.c),
2203 },
2204};
2205
2206static struct branch_clk gcc_usb_hs_ahb_clk = {
2207 .cbcr_reg = USB_HS_AHB_CBCR,
2208 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002209 .base = &virt_bases[GCC_BASE],
2210 .c = {
2211 .dbg_name = "gcc_usb_hs_ahb_clk",
2212 .ops = &clk_ops_branch,
2213 CLK_INIT(gcc_usb_hs_ahb_clk.c),
2214 },
2215};
2216
2217static struct branch_clk gcc_usb_hs_system_clk = {
2218 .cbcr_reg = USB_HS_SYSTEM_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002219 .bcr_reg = USB_HS_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002220 .parent = &usb_hs_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002221 .base = &virt_bases[GCC_BASE],
2222 .c = {
2223 .dbg_name = "gcc_usb_hs_system_clk",
2224 .ops = &clk_ops_branch,
2225 CLK_INIT(gcc_usb_hs_system_clk.c),
2226 },
2227};
2228
2229static struct branch_clk gcc_usb_hsic_ahb_clk = {
2230 .cbcr_reg = USB_HSIC_AHB_CBCR,
2231 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002232 .base = &virt_bases[GCC_BASE],
2233 .c = {
2234 .dbg_name = "gcc_usb_hsic_ahb_clk",
2235 .ops = &clk_ops_branch,
2236 CLK_INIT(gcc_usb_hsic_ahb_clk.c),
2237 },
2238};
2239
2240static struct branch_clk gcc_usb_hsic_clk = {
2241 .cbcr_reg = USB_HSIC_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002242 .bcr_reg = USB_HS_HSIC_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002243 .parent = &usb_hsic_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002244 .base = &virt_bases[GCC_BASE],
2245 .c = {
2246 .dbg_name = "gcc_usb_hsic_clk",
2247 .ops = &clk_ops_branch,
2248 CLK_INIT(gcc_usb_hsic_clk.c),
2249 },
2250};
2251
2252static struct branch_clk gcc_usb_hsic_io_cal_clk = {
2253 .cbcr_reg = USB_HSIC_IO_CAL_CBCR,
2254 .parent = &usb_hsic_io_cal_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002255 .base = &virt_bases[GCC_BASE],
2256 .c = {
2257 .dbg_name = "gcc_usb_hsic_io_cal_clk",
2258 .ops = &clk_ops_branch,
2259 CLK_INIT(gcc_usb_hsic_io_cal_clk.c),
2260 },
2261};
2262
2263static struct branch_clk gcc_usb_hsic_system_clk = {
2264 .cbcr_reg = USB_HSIC_SYSTEM_CBCR,
2265 .parent = &usb_hsic_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002266 .base = &virt_bases[GCC_BASE],
2267 .c = {
2268 .dbg_name = "gcc_usb_hsic_system_clk",
2269 .ops = &clk_ops_branch,
2270 CLK_INIT(gcc_usb_hsic_system_clk.c),
2271 },
2272};
2273
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07002274struct branch_clk gcc_mmss_noc_cfg_ahb_clk = {
2275 .cbcr_reg = MMSS_NOC_CFG_AHB_CBCR,
2276 .has_sibling = 1,
2277 .base = &virt_bases[GCC_BASE],
2278 .c = {
2279 .dbg_name = "gcc_mmss_noc_cfg_ahb_clk",
2280 .ops = &clk_ops_branch,
2281 CLK_INIT(gcc_mmss_noc_cfg_ahb_clk.c),
2282 },
2283};
2284
2285struct branch_clk gcc_ocmem_noc_cfg_ahb_clk = {
2286 .cbcr_reg = OCMEM_NOC_CFG_AHB_CBCR,
2287 .has_sibling = 1,
2288 .base = &virt_bases[GCC_BASE],
2289 .c = {
2290 .dbg_name = "gcc_ocmem_noc_cfg_ahb_clk",
2291 .ops = &clk_ops_branch,
2292 CLK_INIT(gcc_ocmem_noc_cfg_ahb_clk.c),
2293 },
2294};
2295
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07002296static struct branch_clk gcc_mss_cfg_ahb_clk = {
2297 .cbcr_reg = MSS_CFG_AHB_CBCR,
2298 .has_sibling = 1,
2299 .base = &virt_bases[GCC_BASE],
2300 .c = {
2301 .dbg_name = "gcc_mss_cfg_ahb_clk",
2302 .ops = &clk_ops_branch,
2303 CLK_INIT(gcc_mss_cfg_ahb_clk.c),
2304 },
2305};
2306
Vikram Mulukutla31926eb2012-08-12 19:58:08 -07002307static struct branch_clk gcc_mss_q6_bimc_axi_clk = {
2308 .cbcr_reg = MSS_Q6_BIMC_AXI_CBCR,
2309 .has_sibling = 1,
2310 .base = &virt_bases[GCC_BASE],
2311 .c = {
2312 .dbg_name = "gcc_mss_q6_bimc_axi_clk",
2313 .ops = &clk_ops_branch,
2314 CLK_INIT(gcc_mss_q6_bimc_axi_clk.c),
2315 },
2316};
2317
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002318static struct clk_freq_tbl ftbl_mmss_axi_clk[] = {
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002319 F_MM( 19200000, cxo, 1, 0, 0),
2320 F_MM(150000000, gpll0, 4, 0, 0),
2321 F_MM(282000000, mmpll1, 3, 0, 0),
Vikram Mulukutla20078652012-07-31 11:22:40 -07002322 F_MM(320000000, mmpll0, 2.5, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002323 F_MM(400000000, mmpll0, 2, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002324 F_END
2325};
2326
2327static struct rcg_clk axi_clk_src = {
2328 .cmd_rcgr_reg = 0x5040,
2329 .set_rate = set_rate_hid,
2330 .freq_tbl = ftbl_mmss_axi_clk,
2331 .current_freq = &rcg_dummy_freq,
2332 .base = &virt_bases[MMSS_BASE],
2333 .c = {
2334 .dbg_name = "axi_clk_src",
2335 .ops = &clk_ops_rcg,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002336 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 282000000,
2337 HIGH, 320000000),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002338 CLK_INIT(axi_clk_src.c),
2339 },
2340};
2341
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002342static struct clk_freq_tbl ftbl_ocmemnoc_clk[] = {
2343 F_MM( 19200000, cxo, 1, 0, 0),
2344 F_MM(150000000, gpll0, 4, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002345 F_MM(282000000, mmpll1, 3, 0, 0),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002346 F_MM(400000000, mmpll0, 2, 0, 0),
2347 F_END
2348};
2349
2350struct rcg_clk ocmemnoc_clk_src = {
2351 .cmd_rcgr_reg = OCMEMNOC_CMD_RCGR,
2352 .set_rate = set_rate_hid,
2353 .freq_tbl = ftbl_ocmemnoc_clk,
2354 .current_freq = &rcg_dummy_freq,
2355 .base = &virt_bases[MMSS_BASE],
2356 .c = {
2357 .dbg_name = "ocmemnoc_clk_src",
2358 .ops = &clk_ops_rcg,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002359 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 282000000,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002360 HIGH, 400000000),
2361 CLK_INIT(ocmemnoc_clk_src.c),
2362 },
2363};
2364
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002365static struct clk_freq_tbl ftbl_camss_csi0_3_clk[] = {
2366 F_MM(100000000, gpll0, 6, 0, 0),
2367 F_MM(200000000, mmpll0, 4, 0, 0),
2368 F_END
2369};
2370
2371static struct rcg_clk csi0_clk_src = {
2372 .cmd_rcgr_reg = CSI0_CMD_RCGR,
2373 .set_rate = set_rate_hid,
2374 .freq_tbl = ftbl_camss_csi0_3_clk,
2375 .current_freq = &rcg_dummy_freq,
2376 .base = &virt_bases[MMSS_BASE],
2377 .c = {
2378 .dbg_name = "csi0_clk_src",
2379 .ops = &clk_ops_rcg,
2380 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2381 CLK_INIT(csi0_clk_src.c),
2382 },
2383};
2384
2385static struct rcg_clk csi1_clk_src = {
2386 .cmd_rcgr_reg = CSI1_CMD_RCGR,
2387 .set_rate = set_rate_hid,
2388 .freq_tbl = ftbl_camss_csi0_3_clk,
2389 .current_freq = &rcg_dummy_freq,
2390 .base = &virt_bases[MMSS_BASE],
2391 .c = {
2392 .dbg_name = "csi1_clk_src",
2393 .ops = &clk_ops_rcg,
2394 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2395 CLK_INIT(csi1_clk_src.c),
2396 },
2397};
2398
2399static struct rcg_clk csi2_clk_src = {
2400 .cmd_rcgr_reg = CSI2_CMD_RCGR,
2401 .set_rate = set_rate_hid,
2402 .freq_tbl = ftbl_camss_csi0_3_clk,
2403 .current_freq = &rcg_dummy_freq,
2404 .base = &virt_bases[MMSS_BASE],
2405 .c = {
2406 .dbg_name = "csi2_clk_src",
2407 .ops = &clk_ops_rcg,
2408 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2409 CLK_INIT(csi2_clk_src.c),
2410 },
2411};
2412
2413static struct rcg_clk csi3_clk_src = {
2414 .cmd_rcgr_reg = CSI3_CMD_RCGR,
2415 .set_rate = set_rate_hid,
2416 .freq_tbl = ftbl_camss_csi0_3_clk,
2417 .current_freq = &rcg_dummy_freq,
2418 .base = &virt_bases[MMSS_BASE],
2419 .c = {
2420 .dbg_name = "csi3_clk_src",
2421 .ops = &clk_ops_rcg,
2422 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2423 CLK_INIT(csi3_clk_src.c),
2424 },
2425};
2426
2427static struct clk_freq_tbl ftbl_camss_vfe_vfe0_1_clk[] = {
2428 F_MM( 37500000, gpll0, 16, 0, 0),
2429 F_MM( 50000000, gpll0, 12, 0, 0),
2430 F_MM( 60000000, gpll0, 10, 0, 0),
2431 F_MM( 80000000, gpll0, 7.5, 0, 0),
2432 F_MM(100000000, gpll0, 6, 0, 0),
2433 F_MM(109090000, gpll0, 5.5, 0, 0),
2434 F_MM(150000000, gpll0, 4, 0, 0),
2435 F_MM(200000000, gpll0, 3, 0, 0),
2436 F_MM(228570000, mmpll0, 3.5, 0, 0),
2437 F_MM(266670000, mmpll0, 3, 0, 0),
2438 F_MM(320000000, mmpll0, 2.5, 0, 0),
2439 F_END
2440};
2441
2442static struct rcg_clk vfe0_clk_src = {
2443 .cmd_rcgr_reg = VFE0_CMD_RCGR,
2444 .set_rate = set_rate_hid,
2445 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2446 .current_freq = &rcg_dummy_freq,
2447 .base = &virt_bases[MMSS_BASE],
2448 .c = {
2449 .dbg_name = "vfe0_clk_src",
2450 .ops = &clk_ops_rcg,
2451 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2452 HIGH, 320000000),
2453 CLK_INIT(vfe0_clk_src.c),
2454 },
2455};
2456
2457static struct rcg_clk vfe1_clk_src = {
2458 .cmd_rcgr_reg = VFE1_CMD_RCGR,
2459 .set_rate = set_rate_hid,
2460 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2461 .current_freq = &rcg_dummy_freq,
2462 .base = &virt_bases[MMSS_BASE],
2463 .c = {
2464 .dbg_name = "vfe1_clk_src",
2465 .ops = &clk_ops_rcg,
2466 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2467 HIGH, 320000000),
2468 CLK_INIT(vfe1_clk_src.c),
2469 },
2470};
2471
2472static struct clk_freq_tbl ftbl_mdss_mdp_clk[] = {
2473 F_MM( 37500000, gpll0, 16, 0, 0),
2474 F_MM( 60000000, gpll0, 10, 0, 0),
2475 F_MM( 75000000, gpll0, 8, 0, 0),
2476 F_MM( 85710000, gpll0, 7, 0, 0),
2477 F_MM(100000000, gpll0, 6, 0, 0),
2478 F_MM(133330000, mmpll0, 6, 0, 0),
2479 F_MM(160000000, mmpll0, 5, 0, 0),
2480 F_MM(200000000, mmpll0, 4, 0, 0),
2481 F_MM(266670000, mmpll0, 3, 0, 0),
2482 F_MM(320000000, mmpll0, 2.5, 0, 0),
2483 F_END
2484};
2485
2486static struct rcg_clk mdp_clk_src = {
2487 .cmd_rcgr_reg = MDP_CMD_RCGR,
2488 .set_rate = set_rate_hid,
2489 .freq_tbl = ftbl_mdss_mdp_clk,
2490 .current_freq = &rcg_dummy_freq,
2491 .base = &virt_bases[MMSS_BASE],
2492 .c = {
2493 .dbg_name = "mdp_clk_src",
2494 .ops = &clk_ops_rcg,
2495 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2496 HIGH, 320000000),
2497 CLK_INIT(mdp_clk_src.c),
2498 },
2499};
2500
2501static struct clk_freq_tbl ftbl_camss_cci_cci_clk[] = {
2502 F_MM(19200000, cxo, 1, 0, 0),
2503 F_END
2504};
2505
2506static struct rcg_clk cci_clk_src = {
2507 .cmd_rcgr_reg = CCI_CMD_RCGR,
2508 .set_rate = set_rate_hid,
2509 .freq_tbl = ftbl_camss_cci_cci_clk,
2510 .current_freq = &rcg_dummy_freq,
2511 .base = &virt_bases[MMSS_BASE],
2512 .c = {
2513 .dbg_name = "cci_clk_src",
2514 .ops = &clk_ops_rcg,
2515 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2516 CLK_INIT(cci_clk_src.c),
2517 },
2518};
2519
2520static struct clk_freq_tbl ftbl_camss_gp0_1_clk[] = {
2521 F_MM( 10000, cxo, 16, 1, 120),
2522 F_MM( 20000, cxo, 16, 1, 50),
2523 F_MM( 6000000, gpll0, 10, 1, 10),
2524 F_MM(12000000, gpll0, 10, 1, 5),
2525 F_MM(13000000, gpll0, 10, 13, 60),
2526 F_MM(24000000, gpll0, 5, 1, 5),
2527 F_END
2528};
2529
2530static struct rcg_clk mmss_gp0_clk_src = {
2531 .cmd_rcgr_reg = MMSS_GP0_CMD_RCGR,
2532 .set_rate = set_rate_mnd,
2533 .freq_tbl = ftbl_camss_gp0_1_clk,
2534 .current_freq = &rcg_dummy_freq,
2535 .base = &virt_bases[MMSS_BASE],
2536 .c = {
2537 .dbg_name = "mmss_gp0_clk_src",
2538 .ops = &clk_ops_rcg_mnd,
2539 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2540 CLK_INIT(mmss_gp0_clk_src.c),
2541 },
2542};
2543
2544static struct rcg_clk mmss_gp1_clk_src = {
2545 .cmd_rcgr_reg = MMSS_GP1_CMD_RCGR,
2546 .set_rate = set_rate_mnd,
2547 .freq_tbl = ftbl_camss_gp0_1_clk,
2548 .current_freq = &rcg_dummy_freq,
2549 .base = &virt_bases[MMSS_BASE],
2550 .c = {
2551 .dbg_name = "mmss_gp1_clk_src",
2552 .ops = &clk_ops_rcg_mnd,
2553 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2554 CLK_INIT(mmss_gp1_clk_src.c),
2555 },
2556};
2557
2558static struct clk_freq_tbl ftbl_camss_jpeg_jpeg0_2_clk[] = {
2559 F_MM( 75000000, gpll0, 8, 0, 0),
2560 F_MM(150000000, gpll0, 4, 0, 0),
2561 F_MM(200000000, gpll0, 3, 0, 0),
2562 F_MM(228570000, mmpll0, 3.5, 0, 0),
2563 F_MM(266670000, mmpll0, 3, 0, 0),
2564 F_MM(320000000, mmpll0, 2.5, 0, 0),
2565 F_END
2566};
2567
2568static struct rcg_clk jpeg0_clk_src = {
2569 .cmd_rcgr_reg = JPEG0_CMD_RCGR,
2570 .set_rate = set_rate_hid,
2571 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2572 .current_freq = &rcg_dummy_freq,
2573 .base = &virt_bases[MMSS_BASE],
2574 .c = {
2575 .dbg_name = "jpeg0_clk_src",
2576 .ops = &clk_ops_rcg,
2577 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2578 HIGH, 320000000),
2579 CLK_INIT(jpeg0_clk_src.c),
2580 },
2581};
2582
2583static struct rcg_clk jpeg1_clk_src = {
2584 .cmd_rcgr_reg = JPEG1_CMD_RCGR,
2585 .set_rate = set_rate_hid,
2586 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2587 .current_freq = &rcg_dummy_freq,
2588 .base = &virt_bases[MMSS_BASE],
2589 .c = {
2590 .dbg_name = "jpeg1_clk_src",
2591 .ops = &clk_ops_rcg,
2592 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2593 HIGH, 320000000),
2594 CLK_INIT(jpeg1_clk_src.c),
2595 },
2596};
2597
2598static struct rcg_clk jpeg2_clk_src = {
2599 .cmd_rcgr_reg = JPEG2_CMD_RCGR,
2600 .set_rate = set_rate_hid,
2601 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2602 .current_freq = &rcg_dummy_freq,
2603 .base = &virt_bases[MMSS_BASE],
2604 .c = {
2605 .dbg_name = "jpeg2_clk_src",
2606 .ops = &clk_ops_rcg,
2607 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2608 HIGH, 320000000),
2609 CLK_INIT(jpeg2_clk_src.c),
2610 },
2611};
2612
2613static struct clk_freq_tbl ftbl_camss_mclk0_3_clk[] = {
2614 F_MM(66670000, gpll0, 9, 0, 0),
2615 F_END
2616};
2617
2618static struct rcg_clk mclk0_clk_src = {
2619 .cmd_rcgr_reg = MCLK0_CMD_RCGR,
2620 .set_rate = set_rate_hid,
2621 .freq_tbl = ftbl_camss_mclk0_3_clk,
2622 .current_freq = &rcg_dummy_freq,
2623 .base = &virt_bases[MMSS_BASE],
2624 .c = {
2625 .dbg_name = "mclk0_clk_src",
2626 .ops = &clk_ops_rcg,
2627 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2628 CLK_INIT(mclk0_clk_src.c),
2629 },
2630};
2631
2632static struct rcg_clk mclk1_clk_src = {
2633 .cmd_rcgr_reg = MCLK1_CMD_RCGR,
2634 .set_rate = set_rate_hid,
2635 .freq_tbl = ftbl_camss_mclk0_3_clk,
2636 .current_freq = &rcg_dummy_freq,
2637 .base = &virt_bases[MMSS_BASE],
2638 .c = {
2639 .dbg_name = "mclk1_clk_src",
2640 .ops = &clk_ops_rcg,
2641 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2642 CLK_INIT(mclk1_clk_src.c),
2643 },
2644};
2645
2646static struct rcg_clk mclk2_clk_src = {
2647 .cmd_rcgr_reg = MCLK2_CMD_RCGR,
2648 .set_rate = set_rate_hid,
2649 .freq_tbl = ftbl_camss_mclk0_3_clk,
2650 .current_freq = &rcg_dummy_freq,
2651 .base = &virt_bases[MMSS_BASE],
2652 .c = {
2653 .dbg_name = "mclk2_clk_src",
2654 .ops = &clk_ops_rcg,
2655 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2656 CLK_INIT(mclk2_clk_src.c),
2657 },
2658};
2659
2660static struct rcg_clk mclk3_clk_src = {
2661 .cmd_rcgr_reg = MCLK3_CMD_RCGR,
2662 .set_rate = set_rate_hid,
2663 .freq_tbl = ftbl_camss_mclk0_3_clk,
2664 .current_freq = &rcg_dummy_freq,
2665 .base = &virt_bases[MMSS_BASE],
2666 .c = {
2667 .dbg_name = "mclk3_clk_src",
2668 .ops = &clk_ops_rcg,
2669 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2670 CLK_INIT(mclk3_clk_src.c),
2671 },
2672};
2673
2674static struct clk_freq_tbl ftbl_camss_phy0_2_csi0_2phytimer_clk[] = {
2675 F_MM(100000000, gpll0, 6, 0, 0),
2676 F_MM(200000000, mmpll0, 4, 0, 0),
2677 F_END
2678};
2679
2680static struct rcg_clk csi0phytimer_clk_src = {
2681 .cmd_rcgr_reg = CSI0PHYTIMER_CMD_RCGR,
2682 .set_rate = set_rate_hid,
2683 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2684 .current_freq = &rcg_dummy_freq,
2685 .base = &virt_bases[MMSS_BASE],
2686 .c = {
2687 .dbg_name = "csi0phytimer_clk_src",
2688 .ops = &clk_ops_rcg,
2689 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2690 CLK_INIT(csi0phytimer_clk_src.c),
2691 },
2692};
2693
2694static struct rcg_clk csi1phytimer_clk_src = {
2695 .cmd_rcgr_reg = CSI1PHYTIMER_CMD_RCGR,
2696 .set_rate = set_rate_hid,
2697 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2698 .current_freq = &rcg_dummy_freq,
2699 .base = &virt_bases[MMSS_BASE],
2700 .c = {
2701 .dbg_name = "csi1phytimer_clk_src",
2702 .ops = &clk_ops_rcg,
2703 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2704 CLK_INIT(csi1phytimer_clk_src.c),
2705 },
2706};
2707
2708static struct rcg_clk csi2phytimer_clk_src = {
2709 .cmd_rcgr_reg = CSI2PHYTIMER_CMD_RCGR,
2710 .set_rate = set_rate_hid,
2711 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2712 .current_freq = &rcg_dummy_freq,
2713 .base = &virt_bases[MMSS_BASE],
2714 .c = {
2715 .dbg_name = "csi2phytimer_clk_src",
2716 .ops = &clk_ops_rcg,
2717 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2718 CLK_INIT(csi2phytimer_clk_src.c),
2719 },
2720};
2721
2722static struct clk_freq_tbl ftbl_camss_vfe_cpp_clk[] = {
2723 F_MM(150000000, gpll0, 4, 0, 0),
2724 F_MM(266670000, mmpll0, 3, 0, 0),
2725 F_MM(320000000, mmpll0, 2.5, 0, 0),
2726 F_END
2727};
2728
2729static struct rcg_clk cpp_clk_src = {
2730 .cmd_rcgr_reg = CPP_CMD_RCGR,
2731 .set_rate = set_rate_hid,
2732 .freq_tbl = ftbl_camss_vfe_cpp_clk,
2733 .current_freq = &rcg_dummy_freq,
2734 .base = &virt_bases[MMSS_BASE],
2735 .c = {
2736 .dbg_name = "cpp_clk_src",
2737 .ops = &clk_ops_rcg,
2738 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2739 HIGH, 320000000),
2740 CLK_INIT(cpp_clk_src.c),
2741 },
2742};
2743
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -07002744static struct clk *dsi_pll_clk_get_parent(struct clk *c)
2745{
2746 return &cxo_clk_src.c;
2747}
2748
2749static struct clk dsipll0_byte_clk_src = {
2750 .dbg_name = "dsipll0_byte_clk_src",
2751 .ops = &clk_ops_dsi_byte_pll,
2752 CLK_INIT(dsipll0_byte_clk_src),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002753};
2754
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -07002755static struct clk dsipll0_pixel_clk_src = {
2756 .dbg_name = "dsipll0_pixel_clk_src",
2757 .ops = &clk_ops_dsi_pixel_pll,
2758 CLK_INIT(dsipll0_pixel_clk_src),
2759};
2760
2761static struct clk_freq_tbl byte_freq = {
2762 .src_clk = &dsipll0_byte_clk_src,
2763 .div_src_val = BVAL(10, 8, dsipll0_byte_mm_source_val),
2764};
2765static struct clk_freq_tbl pixel_freq = {
2766 .src_clk = &dsipll0_byte_clk_src,
2767 .div_src_val = BVAL(10, 8, dsipll0_byte_mm_source_val),
2768};
2769static struct clk_ops clk_ops_byte;
2770static struct clk_ops clk_ops_pixel;
2771
2772#define CFG_RCGR_DIV_MASK BM(4, 0)
2773
2774static int set_rate_byte(struct clk *clk, unsigned long rate)
2775{
2776 struct rcg_clk *rcg = to_rcg_clk(clk);
2777 struct clk *pll = &dsipll0_byte_clk_src;
2778 unsigned long source_rate, div;
2779 int rc;
2780
2781 if (rate == 0)
2782 return -EINVAL;
2783
2784 rc = clk_set_rate(pll, rate);
2785 if (rc)
2786 return rc;
2787
2788 source_rate = clk_round_rate(pll, rate);
2789 if ((2 * source_rate) % rate)
2790 return -EINVAL;
2791
2792 div = ((2 * source_rate)/rate) - 1;
2793 if (div > CFG_RCGR_DIV_MASK)
2794 return -EINVAL;
2795
2796 byte_freq.div_src_val &= ~CFG_RCGR_DIV_MASK;
2797 byte_freq.div_src_val |= BVAL(4, 0, div);
2798 set_rate_mnd(rcg, &byte_freq);
2799
2800 return 0;
2801}
2802
2803static int set_rate_pixel(struct clk *clk, unsigned long rate)
2804{
2805 struct rcg_clk *rcg = to_rcg_clk(clk);
2806 struct clk *pll = &dsipll0_pixel_clk_src;
2807 unsigned long source_rate, div;
2808 int rc;
2809
2810 if (rate == 0)
2811 return -EINVAL;
2812
2813 rc = clk_set_rate(pll, rate);
2814 if (rc)
2815 return rc;
2816
2817 source_rate = clk_round_rate(pll, rate);
2818 if ((2 * source_rate) % rate)
2819 return -EINVAL;
2820
2821 div = ((2 * source_rate)/rate) - 1;
2822 if (div > CFG_RCGR_DIV_MASK)
2823 return -EINVAL;
2824
2825 pixel_freq.div_src_val &= ~CFG_RCGR_DIV_MASK;
2826 pixel_freq.div_src_val |= BVAL(4, 0, div);
2827 set_rate_hid(rcg, &pixel_freq);
2828
2829 return 0;
2830}
2831
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002832static struct rcg_clk byte0_clk_src = {
2833 .cmd_rcgr_reg = BYTE0_CMD_RCGR,
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -07002834 .current_freq = &byte_freq,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002835 .base = &virt_bases[MMSS_BASE],
2836 .c = {
2837 .dbg_name = "byte0_clk_src",
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -07002838 .ops = &clk_ops_byte,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002839 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2840 HIGH, 188000000),
2841 CLK_INIT(byte0_clk_src.c),
2842 },
2843};
2844
2845static struct rcg_clk byte1_clk_src = {
2846 .cmd_rcgr_reg = BYTE1_CMD_RCGR,
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -07002847 .current_freq = &byte_freq,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002848 .base = &virt_bases[MMSS_BASE],
2849 .c = {
2850 .dbg_name = "byte1_clk_src",
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -07002851 .ops = &clk_ops_byte,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002852 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2853 HIGH, 188000000),
2854 CLK_INIT(byte1_clk_src.c),
2855 },
2856};
2857
2858static struct clk_freq_tbl ftbl_mdss_edpaux_clk[] = {
2859 F_MM(19200000, cxo, 1, 0, 0),
2860 F_END
2861};
2862
2863static struct rcg_clk edpaux_clk_src = {
2864 .cmd_rcgr_reg = EDPAUX_CMD_RCGR,
2865 .set_rate = set_rate_hid,
2866 .freq_tbl = ftbl_mdss_edpaux_clk,
2867 .current_freq = &rcg_dummy_freq,
2868 .base = &virt_bases[MMSS_BASE],
2869 .c = {
2870 .dbg_name = "edpaux_clk_src",
2871 .ops = &clk_ops_rcg,
2872 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2873 CLK_INIT(edpaux_clk_src.c),
2874 },
2875};
2876
2877static struct clk_freq_tbl ftbl_mdss_edplink_clk[] = {
2878 F_MDSS(135000000, edppll_270, 2, 0, 0),
2879 F_MDSS(270000000, edppll_270, 11, 0, 0),
2880 F_END
2881};
2882
2883static struct rcg_clk edplink_clk_src = {
2884 .cmd_rcgr_reg = EDPLINK_CMD_RCGR,
2885 .set_rate = set_rate_hid,
2886 .freq_tbl = ftbl_mdss_edplink_clk,
2887 .current_freq = &rcg_dummy_freq,
2888 .base = &virt_bases[MMSS_BASE],
2889 .c = {
2890 .dbg_name = "edplink_clk_src",
2891 .ops = &clk_ops_rcg,
2892 VDD_DIG_FMAX_MAP2(LOW, 135000000, NOMINAL, 270000000),
2893 CLK_INIT(edplink_clk_src.c),
2894 },
2895};
2896
2897static struct clk_freq_tbl ftbl_mdss_edppixel_clk[] = {
2898 F_MDSS(175000000, edppll_350, 2, 0, 0),
2899 F_MDSS(350000000, edppll_350, 11, 0, 0),
2900 F_END
2901};
2902
2903static struct rcg_clk edppixel_clk_src = {
2904 .cmd_rcgr_reg = EDPPIXEL_CMD_RCGR,
2905 .set_rate = set_rate_mnd,
2906 .freq_tbl = ftbl_mdss_edppixel_clk,
2907 .current_freq = &rcg_dummy_freq,
2908 .base = &virt_bases[MMSS_BASE],
2909 .c = {
2910 .dbg_name = "edppixel_clk_src",
2911 .ops = &clk_ops_rcg_mnd,
2912 VDD_DIG_FMAX_MAP2(LOW, 175000000, NOMINAL, 350000000),
2913 CLK_INIT(edppixel_clk_src.c),
2914 },
2915};
2916
2917static struct clk_freq_tbl ftbl_mdss_esc0_1_clk[] = {
2918 F_MM(19200000, cxo, 1, 0, 0),
2919 F_END
2920};
2921
2922static struct rcg_clk esc0_clk_src = {
2923 .cmd_rcgr_reg = ESC0_CMD_RCGR,
2924 .set_rate = set_rate_hid,
2925 .freq_tbl = ftbl_mdss_esc0_1_clk,
2926 .current_freq = &rcg_dummy_freq,
2927 .base = &virt_bases[MMSS_BASE],
2928 .c = {
2929 .dbg_name = "esc0_clk_src",
2930 .ops = &clk_ops_rcg,
2931 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2932 CLK_INIT(esc0_clk_src.c),
2933 },
2934};
2935
2936static struct rcg_clk esc1_clk_src = {
2937 .cmd_rcgr_reg = ESC1_CMD_RCGR,
2938 .set_rate = set_rate_hid,
2939 .freq_tbl = ftbl_mdss_esc0_1_clk,
2940 .current_freq = &rcg_dummy_freq,
2941 .base = &virt_bases[MMSS_BASE],
2942 .c = {
2943 .dbg_name = "esc1_clk_src",
2944 .ops = &clk_ops_rcg,
2945 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2946 CLK_INIT(esc1_clk_src.c),
2947 },
2948};
2949
Vikram Mulukutla83c5b552012-08-15 16:22:09 -07002950static int hdmi_pll_clk_enable(struct clk *c)
2951{
2952 int ret;
2953 unsigned long flags;
2954
2955 spin_lock_irqsave(&local_clock_reg_lock, flags);
2956 ret = hdmi_pll_enable();
2957 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
2958 return ret;
2959}
2960
2961static void hdmi_pll_clk_disable(struct clk *c)
2962{
2963 unsigned long flags;
2964
2965 spin_lock_irqsave(&local_clock_reg_lock, flags);
2966 hdmi_pll_disable();
2967 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
2968}
2969
2970static int hdmi_pll_clk_set_rate(struct clk *c, unsigned long rate)
2971{
2972 unsigned long flags;
2973 int rc;
2974
2975 spin_lock_irqsave(&local_clock_reg_lock, flags);
2976 rc = hdmi_pll_set_rate(rate);
2977 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
2978
2979 return rc;
2980}
2981
2982static struct clk *hdmi_pll_clk_get_parent(struct clk *c)
2983{
2984 return &cxo_clk_src.c;
2985}
2986
2987static struct clk_ops clk_ops_hdmi_pll = {
2988 .enable = hdmi_pll_clk_enable,
2989 .disable = hdmi_pll_clk_disable,
2990 .set_rate = hdmi_pll_clk_set_rate,
2991 .get_parent = hdmi_pll_clk_get_parent,
2992};
2993
2994static struct clk hdmipll_clk_src = {
2995 .dbg_name = "hdmipll_clk_src",
2996 .ops = &clk_ops_hdmi_pll,
2997 CLK_INIT(hdmipll_clk_src),
Vikram Mulukutla83c5b552012-08-15 16:22:09 -07002998};
2999
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003000static struct clk_freq_tbl ftbl_mdss_extpclk_clk[] = {
Vikram Mulukutla83c5b552012-08-15 16:22:09 -07003001 /*
3002 * The zero rate is required since suspend/resume wipes out the HDMI PHY
3003 * registers. This entry allows the HDMI driver to switch the cached
3004 * rate to zero before suspend and back to the real rate after resume.
3005 */
3006 F_HDMI( 0, hdmipll, 1, 0, 0),
3007 F_HDMI( 25200000, hdmipll, 1, 0, 0),
3008 F_HDMI( 27030000, hdmipll, 1, 0, 0),
3009 F_HDMI( 74250000, hdmipll, 1, 0, 0),
3010 F_HDMI(148500000, hdmipll, 1, 0, 0),
3011 F_HDMI(297000000, hdmipll, 1, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003012 F_END
3013};
3014
Vikram Mulukutla83c5b552012-08-15 16:22:09 -07003015/*
3016 * Unlike other clocks, the HDMI rate is adjusted through PLL
3017 * re-programming. It is also routed through an HID divider.
3018 */
3019static void set_rate_hdmi(struct rcg_clk *rcg, struct clk_freq_tbl *nf)
3020{
3021 clk_set_rate(nf->src_clk, nf->freq_hz);
3022 set_rate_hid(rcg, nf);
3023}
3024
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003025static struct rcg_clk extpclk_clk_src = {
3026 .cmd_rcgr_reg = EXTPCLK_CMD_RCGR,
Vikram Mulukutla83c5b552012-08-15 16:22:09 -07003027 .set_rate = set_rate_hdmi,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003028 .freq_tbl = ftbl_mdss_extpclk_clk,
3029 .current_freq = &rcg_dummy_freq,
3030 .base = &virt_bases[MMSS_BASE],
3031 .c = {
3032 .dbg_name = "extpclk_clk_src",
3033 .ops = &clk_ops_rcg,
3034 VDD_DIG_FMAX_MAP2(LOW, 148500000, NOMINAL, 297000000),
3035 CLK_INIT(extpclk_clk_src.c),
3036 },
3037};
3038
3039static struct clk_freq_tbl ftbl_mdss_hdmi_clk[] = {
3040 F_MDSS(19200000, cxo, 1, 0, 0),
3041 F_END
3042};
3043
3044static struct rcg_clk hdmi_clk_src = {
3045 .cmd_rcgr_reg = HDMI_CMD_RCGR,
3046 .set_rate = set_rate_hid,
3047 .freq_tbl = ftbl_mdss_hdmi_clk,
3048 .current_freq = &rcg_dummy_freq,
3049 .base = &virt_bases[MMSS_BASE],
3050 .c = {
3051 .dbg_name = "hdmi_clk_src",
3052 .ops = &clk_ops_rcg,
3053 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
3054 CLK_INIT(hdmi_clk_src.c),
3055 },
3056};
3057
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003058
3059static struct rcg_clk pclk0_clk_src = {
3060 .cmd_rcgr_reg = PCLK0_CMD_RCGR,
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -07003061 .current_freq = &pixel_freq,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003062 .base = &virt_bases[MMSS_BASE],
3063 .c = {
3064 .dbg_name = "pclk0_clk_src",
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -07003065 .ops = &clk_ops_pixel,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003066 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
3067 CLK_INIT(pclk0_clk_src.c),
3068 },
3069};
3070
3071static struct rcg_clk pclk1_clk_src = {
3072 .cmd_rcgr_reg = PCLK1_CMD_RCGR,
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -07003073 .current_freq = &pixel_freq,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003074 .base = &virt_bases[MMSS_BASE],
3075 .c = {
3076 .dbg_name = "pclk1_clk_src",
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -07003077 .ops = &clk_ops_pixel,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003078 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
3079 CLK_INIT(pclk1_clk_src.c),
3080 },
3081};
3082
3083static struct clk_freq_tbl ftbl_mdss_vsync_clk[] = {
3084 F_MDSS(19200000, cxo, 1, 0, 0),
3085 F_END
3086};
3087
3088static struct rcg_clk vsync_clk_src = {
3089 .cmd_rcgr_reg = VSYNC_CMD_RCGR,
3090 .set_rate = set_rate_hid,
3091 .freq_tbl = ftbl_mdss_vsync_clk,
3092 .current_freq = &rcg_dummy_freq,
3093 .base = &virt_bases[MMSS_BASE],
3094 .c = {
3095 .dbg_name = "vsync_clk_src",
3096 .ops = &clk_ops_rcg,
3097 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
3098 CLK_INIT(vsync_clk_src.c),
3099 },
3100};
3101
3102static struct clk_freq_tbl ftbl_venus0_vcodec0_clk[] = {
3103 F_MM( 50000000, gpll0, 12, 0, 0),
3104 F_MM(100000000, gpll0, 6, 0, 0),
3105 F_MM(133330000, mmpll0, 6, 0, 0),
3106 F_MM(200000000, mmpll0, 4, 0, 0),
3107 F_MM(266670000, mmpll0, 3, 0, 0),
3108 F_MM(410000000, mmpll3, 2, 0, 0),
3109 F_END
3110};
3111
3112static struct rcg_clk vcodec0_clk_src = {
3113 .cmd_rcgr_reg = VCODEC0_CMD_RCGR,
3114 .set_rate = set_rate_mnd,
3115 .freq_tbl = ftbl_venus0_vcodec0_clk,
3116 .current_freq = &rcg_dummy_freq,
3117 .base = &virt_bases[MMSS_BASE],
3118 .c = {
3119 .dbg_name = "vcodec0_clk_src",
3120 .ops = &clk_ops_rcg_mnd,
3121 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
3122 HIGH, 410000000),
3123 CLK_INIT(vcodec0_clk_src.c),
3124 },
3125};
3126
3127static struct branch_clk camss_cci_cci_ahb_clk = {
3128 .cbcr_reg = CAMSS_CCI_CCI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003129 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003130 .base = &virt_bases[MMSS_BASE],
3131 .c = {
3132 .dbg_name = "camss_cci_cci_ahb_clk",
3133 .ops = &clk_ops_branch,
3134 CLK_INIT(camss_cci_cci_ahb_clk.c),
3135 },
3136};
3137
3138static struct branch_clk camss_cci_cci_clk = {
3139 .cbcr_reg = CAMSS_CCI_CCI_CBCR,
3140 .parent = &cci_clk_src.c,
3141 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003142 .base = &virt_bases[MMSS_BASE],
3143 .c = {
3144 .dbg_name = "camss_cci_cci_clk",
3145 .ops = &clk_ops_branch,
3146 CLK_INIT(camss_cci_cci_clk.c),
3147 },
3148};
3149
3150static struct branch_clk camss_csi0_ahb_clk = {
3151 .cbcr_reg = CAMSS_CSI0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003152 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003153 .base = &virt_bases[MMSS_BASE],
3154 .c = {
3155 .dbg_name = "camss_csi0_ahb_clk",
3156 .ops = &clk_ops_branch,
3157 CLK_INIT(camss_csi0_ahb_clk.c),
3158 },
3159};
3160
3161static struct branch_clk camss_csi0_clk = {
3162 .cbcr_reg = CAMSS_CSI0_CBCR,
3163 .parent = &csi0_clk_src.c,
3164 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003165 .base = &virt_bases[MMSS_BASE],
3166 .c = {
3167 .dbg_name = "camss_csi0_clk",
3168 .ops = &clk_ops_branch,
3169 CLK_INIT(camss_csi0_clk.c),
3170 },
3171};
3172
3173static struct branch_clk camss_csi0phy_clk = {
3174 .cbcr_reg = CAMSS_CSI0PHY_CBCR,
3175 .parent = &csi0_clk_src.c,
3176 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003177 .base = &virt_bases[MMSS_BASE],
3178 .c = {
3179 .dbg_name = "camss_csi0phy_clk",
3180 .ops = &clk_ops_branch,
3181 CLK_INIT(camss_csi0phy_clk.c),
3182 },
3183};
3184
3185static struct branch_clk camss_csi0pix_clk = {
3186 .cbcr_reg = CAMSS_CSI0PIX_CBCR,
3187 .parent = &csi0_clk_src.c,
3188 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003189 .base = &virt_bases[MMSS_BASE],
3190 .c = {
3191 .dbg_name = "camss_csi0pix_clk",
3192 .ops = &clk_ops_branch,
3193 CLK_INIT(camss_csi0pix_clk.c),
3194 },
3195};
3196
3197static struct branch_clk camss_csi0rdi_clk = {
3198 .cbcr_reg = CAMSS_CSI0RDI_CBCR,
3199 .parent = &csi0_clk_src.c,
3200 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003201 .base = &virt_bases[MMSS_BASE],
3202 .c = {
3203 .dbg_name = "camss_csi0rdi_clk",
3204 .ops = &clk_ops_branch,
3205 CLK_INIT(camss_csi0rdi_clk.c),
3206 },
3207};
3208
3209static struct branch_clk camss_csi1_ahb_clk = {
3210 .cbcr_reg = CAMSS_CSI1_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003211 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003212 .base = &virt_bases[MMSS_BASE],
3213 .c = {
3214 .dbg_name = "camss_csi1_ahb_clk",
3215 .ops = &clk_ops_branch,
3216 CLK_INIT(camss_csi1_ahb_clk.c),
3217 },
3218};
3219
3220static struct branch_clk camss_csi1_clk = {
3221 .cbcr_reg = CAMSS_CSI1_CBCR,
3222 .parent = &csi1_clk_src.c,
3223 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003224 .base = &virt_bases[MMSS_BASE],
3225 .c = {
3226 .dbg_name = "camss_csi1_clk",
3227 .ops = &clk_ops_branch,
3228 CLK_INIT(camss_csi1_clk.c),
3229 },
3230};
3231
3232static struct branch_clk camss_csi1phy_clk = {
3233 .cbcr_reg = CAMSS_CSI1PHY_CBCR,
3234 .parent = &csi1_clk_src.c,
3235 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003236 .base = &virt_bases[MMSS_BASE],
3237 .c = {
3238 .dbg_name = "camss_csi1phy_clk",
3239 .ops = &clk_ops_branch,
3240 CLK_INIT(camss_csi1phy_clk.c),
3241 },
3242};
3243
3244static struct branch_clk camss_csi1pix_clk = {
3245 .cbcr_reg = CAMSS_CSI1PIX_CBCR,
3246 .parent = &csi1_clk_src.c,
3247 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003248 .base = &virt_bases[MMSS_BASE],
3249 .c = {
3250 .dbg_name = "camss_csi1pix_clk",
3251 .ops = &clk_ops_branch,
3252 CLK_INIT(camss_csi1pix_clk.c),
3253 },
3254};
3255
3256static struct branch_clk camss_csi1rdi_clk = {
3257 .cbcr_reg = CAMSS_CSI1RDI_CBCR,
3258 .parent = &csi1_clk_src.c,
3259 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003260 .base = &virt_bases[MMSS_BASE],
3261 .c = {
3262 .dbg_name = "camss_csi1rdi_clk",
3263 .ops = &clk_ops_branch,
3264 CLK_INIT(camss_csi1rdi_clk.c),
3265 },
3266};
3267
3268static struct branch_clk camss_csi2_ahb_clk = {
3269 .cbcr_reg = CAMSS_CSI2_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003270 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003271 .base = &virt_bases[MMSS_BASE],
3272 .c = {
3273 .dbg_name = "camss_csi2_ahb_clk",
3274 .ops = &clk_ops_branch,
3275 CLK_INIT(camss_csi2_ahb_clk.c),
3276 },
3277};
3278
3279static struct branch_clk camss_csi2_clk = {
3280 .cbcr_reg = CAMSS_CSI2_CBCR,
3281 .parent = &csi2_clk_src.c,
3282 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003283 .base = &virt_bases[MMSS_BASE],
3284 .c = {
3285 .dbg_name = "camss_csi2_clk",
3286 .ops = &clk_ops_branch,
3287 CLK_INIT(camss_csi2_clk.c),
3288 },
3289};
3290
3291static struct branch_clk camss_csi2phy_clk = {
3292 .cbcr_reg = CAMSS_CSI2PHY_CBCR,
3293 .parent = &csi2_clk_src.c,
3294 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003295 .base = &virt_bases[MMSS_BASE],
3296 .c = {
3297 .dbg_name = "camss_csi2phy_clk",
3298 .ops = &clk_ops_branch,
3299 CLK_INIT(camss_csi2phy_clk.c),
3300 },
3301};
3302
3303static struct branch_clk camss_csi2pix_clk = {
3304 .cbcr_reg = CAMSS_CSI2PIX_CBCR,
3305 .parent = &csi2_clk_src.c,
3306 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003307 .base = &virt_bases[MMSS_BASE],
3308 .c = {
3309 .dbg_name = "camss_csi2pix_clk",
3310 .ops = &clk_ops_branch,
3311 CLK_INIT(camss_csi2pix_clk.c),
3312 },
3313};
3314
3315static struct branch_clk camss_csi2rdi_clk = {
3316 .cbcr_reg = CAMSS_CSI2RDI_CBCR,
3317 .parent = &csi2_clk_src.c,
3318 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003319 .base = &virt_bases[MMSS_BASE],
3320 .c = {
3321 .dbg_name = "camss_csi2rdi_clk",
3322 .ops = &clk_ops_branch,
3323 CLK_INIT(camss_csi2rdi_clk.c),
3324 },
3325};
3326
3327static struct branch_clk camss_csi3_ahb_clk = {
3328 .cbcr_reg = CAMSS_CSI3_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003329 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003330 .base = &virt_bases[MMSS_BASE],
3331 .c = {
3332 .dbg_name = "camss_csi3_ahb_clk",
3333 .ops = &clk_ops_branch,
3334 CLK_INIT(camss_csi3_ahb_clk.c),
3335 },
3336};
3337
3338static struct branch_clk camss_csi3_clk = {
3339 .cbcr_reg = CAMSS_CSI3_CBCR,
3340 .parent = &csi3_clk_src.c,
3341 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003342 .base = &virt_bases[MMSS_BASE],
3343 .c = {
3344 .dbg_name = "camss_csi3_clk",
3345 .ops = &clk_ops_branch,
3346 CLK_INIT(camss_csi3_clk.c),
3347 },
3348};
3349
3350static struct branch_clk camss_csi3phy_clk = {
3351 .cbcr_reg = CAMSS_CSI3PHY_CBCR,
3352 .parent = &csi3_clk_src.c,
3353 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003354 .base = &virt_bases[MMSS_BASE],
3355 .c = {
3356 .dbg_name = "camss_csi3phy_clk",
3357 .ops = &clk_ops_branch,
3358 CLK_INIT(camss_csi3phy_clk.c),
3359 },
3360};
3361
3362static struct branch_clk camss_csi3pix_clk = {
3363 .cbcr_reg = CAMSS_CSI3PIX_CBCR,
3364 .parent = &csi3_clk_src.c,
3365 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003366 .base = &virt_bases[MMSS_BASE],
3367 .c = {
3368 .dbg_name = "camss_csi3pix_clk",
3369 .ops = &clk_ops_branch,
3370 CLK_INIT(camss_csi3pix_clk.c),
3371 },
3372};
3373
3374static struct branch_clk camss_csi3rdi_clk = {
3375 .cbcr_reg = CAMSS_CSI3RDI_CBCR,
3376 .parent = &csi3_clk_src.c,
3377 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003378 .base = &virt_bases[MMSS_BASE],
3379 .c = {
3380 .dbg_name = "camss_csi3rdi_clk",
3381 .ops = &clk_ops_branch,
3382 CLK_INIT(camss_csi3rdi_clk.c),
3383 },
3384};
3385
3386static struct branch_clk camss_csi_vfe0_clk = {
3387 .cbcr_reg = CAMSS_CSI_VFE0_CBCR,
3388 .parent = &vfe0_clk_src.c,
3389 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003390 .base = &virt_bases[MMSS_BASE],
3391 .c = {
3392 .dbg_name = "camss_csi_vfe0_clk",
3393 .ops = &clk_ops_branch,
3394 CLK_INIT(camss_csi_vfe0_clk.c),
3395 },
3396};
3397
3398static struct branch_clk camss_csi_vfe1_clk = {
3399 .cbcr_reg = CAMSS_CSI_VFE1_CBCR,
3400 .parent = &vfe1_clk_src.c,
3401 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003402 .base = &virt_bases[MMSS_BASE],
3403 .c = {
3404 .dbg_name = "camss_csi_vfe1_clk",
3405 .ops = &clk_ops_branch,
3406 CLK_INIT(camss_csi_vfe1_clk.c),
3407 },
3408};
3409
3410static struct branch_clk camss_gp0_clk = {
3411 .cbcr_reg = CAMSS_GP0_CBCR,
3412 .parent = &mmss_gp0_clk_src.c,
3413 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003414 .base = &virt_bases[MMSS_BASE],
3415 .c = {
3416 .dbg_name = "camss_gp0_clk",
3417 .ops = &clk_ops_branch,
3418 CLK_INIT(camss_gp0_clk.c),
3419 },
3420};
3421
3422static struct branch_clk camss_gp1_clk = {
3423 .cbcr_reg = CAMSS_GP1_CBCR,
3424 .parent = &mmss_gp1_clk_src.c,
3425 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003426 .base = &virt_bases[MMSS_BASE],
3427 .c = {
3428 .dbg_name = "camss_gp1_clk",
3429 .ops = &clk_ops_branch,
3430 CLK_INIT(camss_gp1_clk.c),
3431 },
3432};
3433
3434static struct branch_clk camss_ispif_ahb_clk = {
3435 .cbcr_reg = CAMSS_ISPIF_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003436 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003437 .base = &virt_bases[MMSS_BASE],
3438 .c = {
3439 .dbg_name = "camss_ispif_ahb_clk",
3440 .ops = &clk_ops_branch,
3441 CLK_INIT(camss_ispif_ahb_clk.c),
3442 },
3443};
3444
3445static struct branch_clk camss_jpeg_jpeg0_clk = {
3446 .cbcr_reg = CAMSS_JPEG_JPEG0_CBCR,
3447 .parent = &jpeg0_clk_src.c,
3448 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003449 .base = &virt_bases[MMSS_BASE],
3450 .c = {
3451 .dbg_name = "camss_jpeg_jpeg0_clk",
3452 .ops = &clk_ops_branch,
3453 CLK_INIT(camss_jpeg_jpeg0_clk.c),
3454 },
3455};
3456
3457static struct branch_clk camss_jpeg_jpeg1_clk = {
3458 .cbcr_reg = CAMSS_JPEG_JPEG1_CBCR,
3459 .parent = &jpeg1_clk_src.c,
3460 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003461 .base = &virt_bases[MMSS_BASE],
3462 .c = {
3463 .dbg_name = "camss_jpeg_jpeg1_clk",
3464 .ops = &clk_ops_branch,
3465 CLK_INIT(camss_jpeg_jpeg1_clk.c),
3466 },
3467};
3468
3469static struct branch_clk camss_jpeg_jpeg2_clk = {
3470 .cbcr_reg = CAMSS_JPEG_JPEG2_CBCR,
3471 .parent = &jpeg2_clk_src.c,
3472 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003473 .base = &virt_bases[MMSS_BASE],
3474 .c = {
3475 .dbg_name = "camss_jpeg_jpeg2_clk",
3476 .ops = &clk_ops_branch,
3477 CLK_INIT(camss_jpeg_jpeg2_clk.c),
3478 },
3479};
3480
3481static struct branch_clk camss_jpeg_jpeg_ahb_clk = {
3482 .cbcr_reg = CAMSS_JPEG_JPEG_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003483 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003484 .base = &virt_bases[MMSS_BASE],
3485 .c = {
3486 .dbg_name = "camss_jpeg_jpeg_ahb_clk",
3487 .ops = &clk_ops_branch,
3488 CLK_INIT(camss_jpeg_jpeg_ahb_clk.c),
3489 },
3490};
3491
3492static struct branch_clk camss_jpeg_jpeg_axi_clk = {
3493 .cbcr_reg = CAMSS_JPEG_JPEG_AXI_CBCR,
3494 .parent = &axi_clk_src.c,
3495 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003496 .base = &virt_bases[MMSS_BASE],
3497 .c = {
3498 .dbg_name = "camss_jpeg_jpeg_axi_clk",
3499 .ops = &clk_ops_branch,
3500 CLK_INIT(camss_jpeg_jpeg_axi_clk.c),
3501 },
3502};
3503
3504static struct branch_clk camss_jpeg_jpeg_ocmemnoc_clk = {
3505 .cbcr_reg = CAMSS_JPEG_JPEG_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003506 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003507 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003508 .base = &virt_bases[MMSS_BASE],
3509 .c = {
3510 .dbg_name = "camss_jpeg_jpeg_ocmemnoc_clk",
3511 .ops = &clk_ops_branch,
3512 CLK_INIT(camss_jpeg_jpeg_ocmemnoc_clk.c),
3513 },
3514};
3515
3516static struct branch_clk camss_mclk0_clk = {
3517 .cbcr_reg = CAMSS_MCLK0_CBCR,
3518 .parent = &mclk0_clk_src.c,
3519 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003520 .base = &virt_bases[MMSS_BASE],
3521 .c = {
3522 .dbg_name = "camss_mclk0_clk",
3523 .ops = &clk_ops_branch,
3524 CLK_INIT(camss_mclk0_clk.c),
3525 },
3526};
3527
3528static struct branch_clk camss_mclk1_clk = {
3529 .cbcr_reg = CAMSS_MCLK1_CBCR,
3530 .parent = &mclk1_clk_src.c,
3531 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003532 .base = &virt_bases[MMSS_BASE],
3533 .c = {
3534 .dbg_name = "camss_mclk1_clk",
3535 .ops = &clk_ops_branch,
3536 CLK_INIT(camss_mclk1_clk.c),
3537 },
3538};
3539
3540static struct branch_clk camss_mclk2_clk = {
3541 .cbcr_reg = CAMSS_MCLK2_CBCR,
3542 .parent = &mclk2_clk_src.c,
3543 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003544 .base = &virt_bases[MMSS_BASE],
3545 .c = {
3546 .dbg_name = "camss_mclk2_clk",
3547 .ops = &clk_ops_branch,
3548 CLK_INIT(camss_mclk2_clk.c),
3549 },
3550};
3551
3552static struct branch_clk camss_mclk3_clk = {
3553 .cbcr_reg = CAMSS_MCLK3_CBCR,
3554 .parent = &mclk3_clk_src.c,
3555 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003556 .base = &virt_bases[MMSS_BASE],
3557 .c = {
3558 .dbg_name = "camss_mclk3_clk",
3559 .ops = &clk_ops_branch,
3560 CLK_INIT(camss_mclk3_clk.c),
3561 },
3562};
3563
3564static struct branch_clk camss_micro_ahb_clk = {
3565 .cbcr_reg = CAMSS_MICRO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003566 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003567 .base = &virt_bases[MMSS_BASE],
3568 .c = {
3569 .dbg_name = "camss_micro_ahb_clk",
3570 .ops = &clk_ops_branch,
3571 CLK_INIT(camss_micro_ahb_clk.c),
3572 },
3573};
3574
3575static struct branch_clk camss_phy0_csi0phytimer_clk = {
3576 .cbcr_reg = CAMSS_PHY0_CSI0PHYTIMER_CBCR,
3577 .parent = &csi0phytimer_clk_src.c,
3578 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003579 .base = &virt_bases[MMSS_BASE],
3580 .c = {
3581 .dbg_name = "camss_phy0_csi0phytimer_clk",
3582 .ops = &clk_ops_branch,
3583 CLK_INIT(camss_phy0_csi0phytimer_clk.c),
3584 },
3585};
3586
3587static struct branch_clk camss_phy1_csi1phytimer_clk = {
3588 .cbcr_reg = CAMSS_PHY1_CSI1PHYTIMER_CBCR,
3589 .parent = &csi1phytimer_clk_src.c,
3590 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003591 .base = &virt_bases[MMSS_BASE],
3592 .c = {
3593 .dbg_name = "camss_phy1_csi1phytimer_clk",
3594 .ops = &clk_ops_branch,
3595 CLK_INIT(camss_phy1_csi1phytimer_clk.c),
3596 },
3597};
3598
3599static struct branch_clk camss_phy2_csi2phytimer_clk = {
3600 .cbcr_reg = CAMSS_PHY2_CSI2PHYTIMER_CBCR,
3601 .parent = &csi2phytimer_clk_src.c,
3602 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003603 .base = &virt_bases[MMSS_BASE],
3604 .c = {
3605 .dbg_name = "camss_phy2_csi2phytimer_clk",
3606 .ops = &clk_ops_branch,
3607 CLK_INIT(camss_phy2_csi2phytimer_clk.c),
3608 },
3609};
3610
3611static struct branch_clk camss_top_ahb_clk = {
3612 .cbcr_reg = CAMSS_TOP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003613 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003614 .base = &virt_bases[MMSS_BASE],
3615 .c = {
3616 .dbg_name = "camss_top_ahb_clk",
3617 .ops = &clk_ops_branch,
3618 CLK_INIT(camss_top_ahb_clk.c),
3619 },
3620};
3621
3622static struct branch_clk camss_vfe_cpp_ahb_clk = {
3623 .cbcr_reg = CAMSS_VFE_CPP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003624 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003625 .base = &virt_bases[MMSS_BASE],
3626 .c = {
3627 .dbg_name = "camss_vfe_cpp_ahb_clk",
3628 .ops = &clk_ops_branch,
3629 CLK_INIT(camss_vfe_cpp_ahb_clk.c),
3630 },
3631};
3632
3633static struct branch_clk camss_vfe_cpp_clk = {
3634 .cbcr_reg = CAMSS_VFE_CPP_CBCR,
3635 .parent = &cpp_clk_src.c,
3636 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003637 .base = &virt_bases[MMSS_BASE],
3638 .c = {
3639 .dbg_name = "camss_vfe_cpp_clk",
3640 .ops = &clk_ops_branch,
3641 CLK_INIT(camss_vfe_cpp_clk.c),
3642 },
3643};
3644
3645static struct branch_clk camss_vfe_vfe0_clk = {
3646 .cbcr_reg = CAMSS_VFE_VFE0_CBCR,
3647 .parent = &vfe0_clk_src.c,
3648 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003649 .base = &virt_bases[MMSS_BASE],
3650 .c = {
3651 .dbg_name = "camss_vfe_vfe0_clk",
3652 .ops = &clk_ops_branch,
3653 CLK_INIT(camss_vfe_vfe0_clk.c),
3654 },
3655};
3656
3657static struct branch_clk camss_vfe_vfe1_clk = {
3658 .cbcr_reg = CAMSS_VFE_VFE1_CBCR,
3659 .parent = &vfe1_clk_src.c,
3660 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003661 .base = &virt_bases[MMSS_BASE],
3662 .c = {
3663 .dbg_name = "camss_vfe_vfe1_clk",
3664 .ops = &clk_ops_branch,
3665 CLK_INIT(camss_vfe_vfe1_clk.c),
3666 },
3667};
3668
3669static struct branch_clk camss_vfe_vfe_ahb_clk = {
3670 .cbcr_reg = CAMSS_VFE_VFE_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003671 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003672 .base = &virt_bases[MMSS_BASE],
3673 .c = {
3674 .dbg_name = "camss_vfe_vfe_ahb_clk",
3675 .ops = &clk_ops_branch,
3676 CLK_INIT(camss_vfe_vfe_ahb_clk.c),
3677 },
3678};
3679
3680static struct branch_clk camss_vfe_vfe_axi_clk = {
3681 .cbcr_reg = CAMSS_VFE_VFE_AXI_CBCR,
3682 .parent = &axi_clk_src.c,
3683 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003684 .base = &virt_bases[MMSS_BASE],
3685 .c = {
3686 .dbg_name = "camss_vfe_vfe_axi_clk",
3687 .ops = &clk_ops_branch,
3688 CLK_INIT(camss_vfe_vfe_axi_clk.c),
3689 },
3690};
3691
3692static struct branch_clk camss_vfe_vfe_ocmemnoc_clk = {
3693 .cbcr_reg = CAMSS_VFE_VFE_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003694 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003695 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003696 .base = &virt_bases[MMSS_BASE],
3697 .c = {
3698 .dbg_name = "camss_vfe_vfe_ocmemnoc_clk",
3699 .ops = &clk_ops_branch,
3700 CLK_INIT(camss_vfe_vfe_ocmemnoc_clk.c),
3701 },
3702};
3703
3704static struct branch_clk mdss_ahb_clk = {
3705 .cbcr_reg = MDSS_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003706 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003707 .base = &virt_bases[MMSS_BASE],
3708 .c = {
3709 .dbg_name = "mdss_ahb_clk",
3710 .ops = &clk_ops_branch,
3711 CLK_INIT(mdss_ahb_clk.c),
3712 },
3713};
3714
3715static struct branch_clk mdss_axi_clk = {
3716 .cbcr_reg = MDSS_AXI_CBCR,
3717 .parent = &axi_clk_src.c,
3718 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003719 .base = &virt_bases[MMSS_BASE],
3720 .c = {
3721 .dbg_name = "mdss_axi_clk",
3722 .ops = &clk_ops_branch,
3723 CLK_INIT(mdss_axi_clk.c),
3724 },
3725};
3726
3727static struct branch_clk mdss_byte0_clk = {
3728 .cbcr_reg = MDSS_BYTE0_CBCR,
3729 .parent = &byte0_clk_src.c,
3730 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003731 .base = &virt_bases[MMSS_BASE],
3732 .c = {
3733 .dbg_name = "mdss_byte0_clk",
3734 .ops = &clk_ops_branch,
3735 CLK_INIT(mdss_byte0_clk.c),
3736 },
3737};
3738
3739static struct branch_clk mdss_byte1_clk = {
3740 .cbcr_reg = MDSS_BYTE1_CBCR,
3741 .parent = &byte1_clk_src.c,
3742 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003743 .base = &virt_bases[MMSS_BASE],
3744 .c = {
3745 .dbg_name = "mdss_byte1_clk",
3746 .ops = &clk_ops_branch,
3747 CLK_INIT(mdss_byte1_clk.c),
3748 },
3749};
3750
3751static struct branch_clk mdss_edpaux_clk = {
3752 .cbcr_reg = MDSS_EDPAUX_CBCR,
3753 .parent = &edpaux_clk_src.c,
3754 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003755 .base = &virt_bases[MMSS_BASE],
3756 .c = {
3757 .dbg_name = "mdss_edpaux_clk",
3758 .ops = &clk_ops_branch,
3759 CLK_INIT(mdss_edpaux_clk.c),
3760 },
3761};
3762
3763static struct branch_clk mdss_edplink_clk = {
3764 .cbcr_reg = MDSS_EDPLINK_CBCR,
3765 .parent = &edplink_clk_src.c,
3766 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003767 .base = &virt_bases[MMSS_BASE],
3768 .c = {
3769 .dbg_name = "mdss_edplink_clk",
3770 .ops = &clk_ops_branch,
3771 CLK_INIT(mdss_edplink_clk.c),
3772 },
3773};
3774
3775static struct branch_clk mdss_edppixel_clk = {
3776 .cbcr_reg = MDSS_EDPPIXEL_CBCR,
3777 .parent = &edppixel_clk_src.c,
3778 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003779 .base = &virt_bases[MMSS_BASE],
3780 .c = {
3781 .dbg_name = "mdss_edppixel_clk",
3782 .ops = &clk_ops_branch,
3783 CLK_INIT(mdss_edppixel_clk.c),
3784 },
3785};
3786
3787static struct branch_clk mdss_esc0_clk = {
3788 .cbcr_reg = MDSS_ESC0_CBCR,
3789 .parent = &esc0_clk_src.c,
3790 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003791 .base = &virt_bases[MMSS_BASE],
3792 .c = {
3793 .dbg_name = "mdss_esc0_clk",
3794 .ops = &clk_ops_branch,
3795 CLK_INIT(mdss_esc0_clk.c),
3796 },
3797};
3798
3799static struct branch_clk mdss_esc1_clk = {
3800 .cbcr_reg = MDSS_ESC1_CBCR,
3801 .parent = &esc1_clk_src.c,
3802 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003803 .base = &virt_bases[MMSS_BASE],
3804 .c = {
3805 .dbg_name = "mdss_esc1_clk",
3806 .ops = &clk_ops_branch,
3807 CLK_INIT(mdss_esc1_clk.c),
3808 },
3809};
3810
3811static struct branch_clk mdss_extpclk_clk = {
3812 .cbcr_reg = MDSS_EXTPCLK_CBCR,
3813 .parent = &extpclk_clk_src.c,
3814 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003815 .base = &virt_bases[MMSS_BASE],
3816 .c = {
3817 .dbg_name = "mdss_extpclk_clk",
3818 .ops = &clk_ops_branch,
3819 CLK_INIT(mdss_extpclk_clk.c),
3820 },
3821};
3822
3823static struct branch_clk mdss_hdmi_ahb_clk = {
3824 .cbcr_reg = MDSS_HDMI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003825 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003826 .base = &virt_bases[MMSS_BASE],
3827 .c = {
3828 .dbg_name = "mdss_hdmi_ahb_clk",
3829 .ops = &clk_ops_branch,
3830 CLK_INIT(mdss_hdmi_ahb_clk.c),
3831 },
3832};
3833
3834static struct branch_clk mdss_hdmi_clk = {
3835 .cbcr_reg = MDSS_HDMI_CBCR,
3836 .parent = &hdmi_clk_src.c,
3837 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003838 .base = &virt_bases[MMSS_BASE],
3839 .c = {
3840 .dbg_name = "mdss_hdmi_clk",
3841 .ops = &clk_ops_branch,
3842 CLK_INIT(mdss_hdmi_clk.c),
3843 },
3844};
3845
3846static struct branch_clk mdss_mdp_clk = {
3847 .cbcr_reg = MDSS_MDP_CBCR,
3848 .parent = &mdp_clk_src.c,
3849 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003850 .base = &virt_bases[MMSS_BASE],
3851 .c = {
3852 .dbg_name = "mdss_mdp_clk",
3853 .ops = &clk_ops_branch,
3854 CLK_INIT(mdss_mdp_clk.c),
3855 },
3856};
3857
3858static struct branch_clk mdss_mdp_lut_clk = {
3859 .cbcr_reg = MDSS_MDP_LUT_CBCR,
3860 .parent = &mdp_clk_src.c,
3861 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003862 .base = &virt_bases[MMSS_BASE],
3863 .c = {
3864 .dbg_name = "mdss_mdp_lut_clk",
3865 .ops = &clk_ops_branch,
3866 CLK_INIT(mdss_mdp_lut_clk.c),
3867 },
3868};
3869
3870static struct branch_clk mdss_pclk0_clk = {
3871 .cbcr_reg = MDSS_PCLK0_CBCR,
3872 .parent = &pclk0_clk_src.c,
3873 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003874 .base = &virt_bases[MMSS_BASE],
3875 .c = {
3876 .dbg_name = "mdss_pclk0_clk",
3877 .ops = &clk_ops_branch,
3878 CLK_INIT(mdss_pclk0_clk.c),
3879 },
3880};
3881
3882static struct branch_clk mdss_pclk1_clk = {
3883 .cbcr_reg = MDSS_PCLK1_CBCR,
3884 .parent = &pclk1_clk_src.c,
3885 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003886 .base = &virt_bases[MMSS_BASE],
3887 .c = {
3888 .dbg_name = "mdss_pclk1_clk",
3889 .ops = &clk_ops_branch,
3890 CLK_INIT(mdss_pclk1_clk.c),
3891 },
3892};
3893
3894static struct branch_clk mdss_vsync_clk = {
3895 .cbcr_reg = MDSS_VSYNC_CBCR,
3896 .parent = &vsync_clk_src.c,
3897 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003898 .base = &virt_bases[MMSS_BASE],
3899 .c = {
3900 .dbg_name = "mdss_vsync_clk",
3901 .ops = &clk_ops_branch,
3902 CLK_INIT(mdss_vsync_clk.c),
3903 },
3904};
3905
3906static struct branch_clk mmss_misc_ahb_clk = {
3907 .cbcr_reg = MMSS_MISC_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003908 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003909 .base = &virt_bases[MMSS_BASE],
3910 .c = {
3911 .dbg_name = "mmss_misc_ahb_clk",
3912 .ops = &clk_ops_branch,
3913 CLK_INIT(mmss_misc_ahb_clk.c),
3914 },
3915};
3916
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003917static struct branch_clk mmss_mmssnoc_bto_ahb_clk = {
3918 .cbcr_reg = MMSS_MMSSNOC_BTO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003919 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003920 .base = &virt_bases[MMSS_BASE],
3921 .c = {
3922 .dbg_name = "mmss_mmssnoc_bto_ahb_clk",
3923 .ops = &clk_ops_branch,
3924 CLK_INIT(mmss_mmssnoc_bto_ahb_clk.c),
3925 },
3926};
3927
3928static struct branch_clk mmss_mmssnoc_axi_clk = {
3929 .cbcr_reg = MMSS_MMSSNOC_AXI_CBCR,
3930 .parent = &axi_clk_src.c,
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07003931 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003932 .base = &virt_bases[MMSS_BASE],
3933 .c = {
3934 .dbg_name = "mmss_mmssnoc_axi_clk",
3935 .ops = &clk_ops_branch,
3936 CLK_INIT(mmss_mmssnoc_axi_clk.c),
3937 },
3938};
3939
3940static struct branch_clk mmss_s0_axi_clk = {
3941 .cbcr_reg = MMSS_S0_AXI_CBCR,
3942 .parent = &axi_clk_src.c,
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07003943 /* The bus driver needs set_rate to go through to the parent */
3944 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003945 .base = &virt_bases[MMSS_BASE],
3946 .c = {
3947 .dbg_name = "mmss_s0_axi_clk",
3948 .ops = &clk_ops_branch,
3949 CLK_INIT(mmss_s0_axi_clk.c),
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07003950 .depends = &mmss_mmssnoc_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003951 },
3952};
3953
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003954struct branch_clk ocmemnoc_clk = {
3955 .cbcr_reg = OCMEMNOC_CBCR,
3956 .parent = &ocmemnoc_clk_src.c,
3957 .has_sibling = 0,
3958 .bcr_reg = 0x50b0,
3959 .base = &virt_bases[MMSS_BASE],
3960 .c = {
3961 .dbg_name = "ocmemnoc_clk",
3962 .ops = &clk_ops_branch,
3963 CLK_INIT(ocmemnoc_clk.c),
3964 },
3965};
3966
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07003967struct branch_clk ocmemcx_ocmemnoc_clk = {
3968 .cbcr_reg = OCMEMCX_OCMEMNOC_CBCR,
3969 .parent = &ocmemnoc_clk_src.c,
3970 .has_sibling = 1,
3971 .base = &virt_bases[MMSS_BASE],
3972 .c = {
3973 .dbg_name = "ocmemcx_ocmemnoc_clk",
3974 .ops = &clk_ops_branch,
3975 CLK_INIT(ocmemcx_ocmemnoc_clk.c),
3976 },
3977};
3978
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003979static struct branch_clk venus0_ahb_clk = {
3980 .cbcr_reg = VENUS0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003981 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003982 .base = &virt_bases[MMSS_BASE],
3983 .c = {
3984 .dbg_name = "venus0_ahb_clk",
3985 .ops = &clk_ops_branch,
3986 CLK_INIT(venus0_ahb_clk.c),
3987 },
3988};
3989
3990static struct branch_clk venus0_axi_clk = {
3991 .cbcr_reg = VENUS0_AXI_CBCR,
3992 .parent = &axi_clk_src.c,
3993 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003994 .base = &virt_bases[MMSS_BASE],
3995 .c = {
3996 .dbg_name = "venus0_axi_clk",
3997 .ops = &clk_ops_branch,
3998 CLK_INIT(venus0_axi_clk.c),
3999 },
4000};
4001
4002static struct branch_clk venus0_ocmemnoc_clk = {
4003 .cbcr_reg = VENUS0_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004004 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004005 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004006 .base = &virt_bases[MMSS_BASE],
4007 .c = {
4008 .dbg_name = "venus0_ocmemnoc_clk",
4009 .ops = &clk_ops_branch,
4010 CLK_INIT(venus0_ocmemnoc_clk.c),
4011 },
4012};
4013
4014static struct branch_clk venus0_vcodec0_clk = {
4015 .cbcr_reg = VENUS0_VCODEC0_CBCR,
4016 .parent = &vcodec0_clk_src.c,
4017 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004018 .base = &virt_bases[MMSS_BASE],
4019 .c = {
4020 .dbg_name = "venus0_vcodec0_clk",
4021 .ops = &clk_ops_branch,
4022 CLK_INIT(venus0_vcodec0_clk.c),
4023 },
4024};
4025
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004026static struct branch_clk oxilicx_axi_clk = {
4027 .cbcr_reg = OXILICX_AXI_CBCR,
4028 .parent = &axi_clk_src.c,
4029 .has_sibling = 1,
4030 .base = &virt_bases[MMSS_BASE],
4031 .c = {
4032 .dbg_name = "oxilicx_axi_clk",
4033 .ops = &clk_ops_branch,
4034 CLK_INIT(oxilicx_axi_clk.c),
4035 },
4036};
4037
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004038static struct branch_clk oxili_gfx3d_clk = {
4039 .cbcr_reg = OXILI_GFX3D_CBCR,
Vikram Mulukutla73081142012-08-03 15:57:47 -07004040 .parent = &ocmemgx_gfx3d_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004041 .base = &virt_bases[MMSS_BASE],
4042 .c = {
4043 .dbg_name = "oxili_gfx3d_clk",
4044 .ops = &clk_ops_branch,
4045 CLK_INIT(oxili_gfx3d_clk.c),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004046 .depends = &oxilicx_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004047 },
4048};
4049
4050static struct branch_clk oxilicx_ahb_clk = {
4051 .cbcr_reg = OXILICX_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004052 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004053 .base = &virt_bases[MMSS_BASE],
4054 .c = {
4055 .dbg_name = "oxilicx_ahb_clk",
4056 .ops = &clk_ops_branch,
4057 CLK_INIT(oxilicx_ahb_clk.c),
4058 },
4059};
4060
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004061static struct clk_freq_tbl ftbl_audio_core_slimbus_core_clock[] = {
Vikram Mulukutla94d531c2012-08-11 18:50:27 -07004062 F_LPASS(24576000, lpapll0, 4, 1, 5),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004063 F_END
4064};
4065
4066static struct rcg_clk audio_core_slimbus_core_clk_src = {
4067 .cmd_rcgr_reg = SLIMBUS_CMD_RCGR,
4068 .set_rate = set_rate_mnd,
4069 .freq_tbl = ftbl_audio_core_slimbus_core_clock,
4070 .current_freq = &rcg_dummy_freq,
4071 .base = &virt_bases[LPASS_BASE],
4072 .c = {
4073 .dbg_name = "audio_core_slimbus_core_clk_src",
4074 .ops = &clk_ops_rcg_mnd,
4075 VDD_DIG_FMAX_MAP2(LOW, 70000000, NOMINAL, 140000000),
4076 CLK_INIT(audio_core_slimbus_core_clk_src.c),
4077 },
4078};
4079
4080static struct branch_clk audio_core_slimbus_core_clk = {
4081 .cbcr_reg = AUDIO_CORE_SLIMBUS_CORE_CBCR,
4082 .parent = &audio_core_slimbus_core_clk_src.c,
4083 .base = &virt_bases[LPASS_BASE],
4084 .c = {
4085 .dbg_name = "audio_core_slimbus_core_clk",
4086 .ops = &clk_ops_branch,
4087 CLK_INIT(audio_core_slimbus_core_clk.c),
4088 },
4089};
4090
4091static struct branch_clk audio_core_slimbus_lfabif_clk = {
4092 .cbcr_reg = AUDIO_CORE_SLIMBUS_LFABIF_CBCR,
4093 .has_sibling = 1,
4094 .base = &virt_bases[LPASS_BASE],
4095 .c = {
4096 .dbg_name = "audio_core_slimbus_lfabif_clk",
4097 .ops = &clk_ops_branch,
4098 CLK_INIT(audio_core_slimbus_lfabif_clk.c),
4099 },
4100};
4101
4102static struct clk_freq_tbl ftbl_audio_core_lpaif_clock[] = {
4103 F_LPASS( 512000, lpapll0, 16, 1, 60),
4104 F_LPASS( 768000, lpapll0, 16, 1, 40),
4105 F_LPASS( 1024000, lpapll0, 16, 1, 30),
Vikram Mulukutla27da8de2012-08-09 19:28:51 -07004106 F_LPASS( 1536000, lpapll0, 16, 1, 20),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004107 F_LPASS( 2048000, lpapll0, 16, 1, 15),
4108 F_LPASS( 3072000, lpapll0, 16, 1, 10),
4109 F_LPASS( 4096000, lpapll0, 15, 1, 8),
4110 F_LPASS( 6144000, lpapll0, 10, 1, 8),
4111 F_LPASS( 8192000, lpapll0, 15, 1, 4),
4112 F_LPASS(12288000, lpapll0, 10, 1, 4),
4113 F_END
4114};
4115
4116static struct rcg_clk audio_core_lpaif_codec_spkr_clk_src = {
4117 .cmd_rcgr_reg = LPAIF_SPKR_CMD_RCGR,
4118 .set_rate = set_rate_mnd,
4119 .freq_tbl = ftbl_audio_core_lpaif_clock,
4120 .current_freq = &rcg_dummy_freq,
4121 .base = &virt_bases[LPASS_BASE],
4122 .c = {
4123 .dbg_name = "audio_core_lpaif_codec_spkr_clk_src",
4124 .ops = &clk_ops_rcg_mnd,
4125 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4126 CLK_INIT(audio_core_lpaif_codec_spkr_clk_src.c),
4127 },
4128};
4129
4130static struct rcg_clk audio_core_lpaif_pri_clk_src = {
4131 .cmd_rcgr_reg = LPAIF_PRI_CMD_RCGR,
4132 .set_rate = set_rate_mnd,
4133 .freq_tbl = ftbl_audio_core_lpaif_clock,
4134 .current_freq = &rcg_dummy_freq,
4135 .base = &virt_bases[LPASS_BASE],
4136 .c = {
4137 .dbg_name = "audio_core_lpaif_pri_clk_src",
4138 .ops = &clk_ops_rcg_mnd,
4139 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4140 CLK_INIT(audio_core_lpaif_pri_clk_src.c),
4141 },
4142};
4143
4144static struct rcg_clk audio_core_lpaif_sec_clk_src = {
4145 .cmd_rcgr_reg = LPAIF_SEC_CMD_RCGR,
4146 .set_rate = set_rate_mnd,
4147 .freq_tbl = ftbl_audio_core_lpaif_clock,
4148 .current_freq = &rcg_dummy_freq,
4149 .base = &virt_bases[LPASS_BASE],
4150 .c = {
4151 .dbg_name = "audio_core_lpaif_sec_clk_src",
4152 .ops = &clk_ops_rcg_mnd,
4153 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4154 CLK_INIT(audio_core_lpaif_sec_clk_src.c),
4155 },
4156};
4157
4158static struct rcg_clk audio_core_lpaif_ter_clk_src = {
4159 .cmd_rcgr_reg = LPAIF_TER_CMD_RCGR,
4160 .set_rate = set_rate_mnd,
4161 .freq_tbl = ftbl_audio_core_lpaif_clock,
4162 .current_freq = &rcg_dummy_freq,
4163 .base = &virt_bases[LPASS_BASE],
4164 .c = {
4165 .dbg_name = "audio_core_lpaif_ter_clk_src",
4166 .ops = &clk_ops_rcg_mnd,
4167 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4168 CLK_INIT(audio_core_lpaif_ter_clk_src.c),
4169 },
4170};
4171
4172static struct rcg_clk audio_core_lpaif_quad_clk_src = {
4173 .cmd_rcgr_reg = LPAIF_QUAD_CMD_RCGR,
4174 .set_rate = set_rate_mnd,
4175 .freq_tbl = ftbl_audio_core_lpaif_clock,
4176 .current_freq = &rcg_dummy_freq,
4177 .base = &virt_bases[LPASS_BASE],
4178 .c = {
4179 .dbg_name = "audio_core_lpaif_quad_clk_src",
4180 .ops = &clk_ops_rcg_mnd,
4181 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4182 CLK_INIT(audio_core_lpaif_quad_clk_src.c),
4183 },
4184};
4185
4186static struct rcg_clk audio_core_lpaif_pcm0_clk_src = {
4187 .cmd_rcgr_reg = LPAIF_PCM0_CMD_RCGR,
4188 .set_rate = set_rate_mnd,
4189 .freq_tbl = ftbl_audio_core_lpaif_clock,
4190 .current_freq = &rcg_dummy_freq,
4191 .base = &virt_bases[LPASS_BASE],
4192 .c = {
4193 .dbg_name = "audio_core_lpaif_pcm0_clk_src",
4194 .ops = &clk_ops_rcg_mnd,
4195 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4196 CLK_INIT(audio_core_lpaif_pcm0_clk_src.c),
4197 },
4198};
4199
4200static struct rcg_clk audio_core_lpaif_pcm1_clk_src = {
4201 .cmd_rcgr_reg = LPAIF_PCM1_CMD_RCGR,
4202 .set_rate = set_rate_mnd,
4203 .freq_tbl = ftbl_audio_core_lpaif_clock,
4204 .current_freq = &rcg_dummy_freq,
4205 .base = &virt_bases[LPASS_BASE],
4206 .c = {
4207 .dbg_name = "audio_core_lpaif_pcm1_clk_src",
4208 .ops = &clk_ops_rcg_mnd,
4209 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4210 CLK_INIT(audio_core_lpaif_pcm1_clk_src.c),
4211 },
4212};
4213
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004214struct rcg_clk audio_core_lpaif_pcmoe_clk_src = {
4215 .cmd_rcgr_reg = LPAIF_PCMOE_CMD_RCGR,
4216 .set_rate = set_rate_mnd,
4217 .freq_tbl = ftbl_audio_core_lpaif_clock,
4218 .current_freq = &rcg_dummy_freq,
4219 .base = &virt_bases[LPASS_BASE],
4220 .c = {
4221 .dbg_name = "audio_core_lpaif_pcmoe_clk_src",
4222 .ops = &clk_ops_rcg_mnd,
4223 VDD_DIG_FMAX_MAP1(LOW, 12290000),
4224 CLK_INIT(audio_core_lpaif_pcmoe_clk_src.c),
4225 },
4226};
4227
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004228static struct branch_clk audio_core_lpaif_codec_spkr_osr_clk = {
4229 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR,
4230 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
4231 .has_sibling = 1,
4232 .base = &virt_bases[LPASS_BASE],
4233 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004234 .dbg_name = "audio_core_lpaif_codec_spkr_osr_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004235 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004236 CLK_INIT(audio_core_lpaif_codec_spkr_osr_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004237 },
4238};
4239
4240static struct branch_clk audio_core_lpaif_codec_spkr_ebit_clk = {
4241 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004242 .has_sibling = 1,
4243 .base = &virt_bases[LPASS_BASE],
4244 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004245 .dbg_name = "audio_core_lpaif_codec_spkr_ebit_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004246 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004247 CLK_INIT(audio_core_lpaif_codec_spkr_ebit_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004248 },
4249};
4250
4251static struct branch_clk audio_core_lpaif_codec_spkr_ibit_clk = {
4252 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR,
4253 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
4254 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004255 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004256 .base = &virt_bases[LPASS_BASE],
4257 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004258 .dbg_name = "audio_core_lpaif_codec_spkr_ibit_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004259 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004260 CLK_INIT(audio_core_lpaif_codec_spkr_ibit_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004261 },
4262};
4263
4264static struct branch_clk audio_core_lpaif_pri_osr_clk = {
4265 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_OSR_CBCR,
4266 .parent = &audio_core_lpaif_pri_clk_src.c,
4267 .has_sibling = 1,
4268 .base = &virt_bases[LPASS_BASE],
4269 .c = {
4270 .dbg_name = "audio_core_lpaif_pri_osr_clk",
4271 .ops = &clk_ops_branch,
4272 CLK_INIT(audio_core_lpaif_pri_osr_clk.c),
4273 },
4274};
4275
4276static struct branch_clk audio_core_lpaif_pri_ebit_clk = {
4277 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004278 .has_sibling = 1,
4279 .base = &virt_bases[LPASS_BASE],
4280 .c = {
4281 .dbg_name = "audio_core_lpaif_pri_ebit_clk",
4282 .ops = &clk_ops_branch,
4283 CLK_INIT(audio_core_lpaif_pri_ebit_clk.c),
4284 },
4285};
4286
4287static struct branch_clk audio_core_lpaif_pri_ibit_clk = {
4288 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_IBIT_CBCR,
4289 .parent = &audio_core_lpaif_pri_clk_src.c,
4290 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004291 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004292 .base = &virt_bases[LPASS_BASE],
4293 .c = {
4294 .dbg_name = "audio_core_lpaif_pri_ibit_clk",
4295 .ops = &clk_ops_branch,
4296 CLK_INIT(audio_core_lpaif_pri_ibit_clk.c),
4297 },
4298};
4299
4300static struct branch_clk audio_core_lpaif_sec_osr_clk = {
4301 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_OSR_CBCR,
4302 .parent = &audio_core_lpaif_sec_clk_src.c,
4303 .has_sibling = 1,
4304 .base = &virt_bases[LPASS_BASE],
4305 .c = {
4306 .dbg_name = "audio_core_lpaif_sec_osr_clk",
4307 .ops = &clk_ops_branch,
4308 CLK_INIT(audio_core_lpaif_sec_osr_clk.c),
4309 },
4310};
4311
4312static struct branch_clk audio_core_lpaif_sec_ebit_clk = {
4313 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004314 .has_sibling = 1,
4315 .base = &virt_bases[LPASS_BASE],
4316 .c = {
4317 .dbg_name = "audio_core_lpaif_sec_ebit_clk",
4318 .ops = &clk_ops_branch,
4319 CLK_INIT(audio_core_lpaif_sec_ebit_clk.c),
4320 },
4321};
4322
4323static struct branch_clk audio_core_lpaif_sec_ibit_clk = {
4324 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_IBIT_CBCR,
4325 .parent = &audio_core_lpaif_sec_clk_src.c,
4326 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004327 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004328 .base = &virt_bases[LPASS_BASE],
4329 .c = {
4330 .dbg_name = "audio_core_lpaif_sec_ibit_clk",
4331 .ops = &clk_ops_branch,
4332 CLK_INIT(audio_core_lpaif_sec_ibit_clk.c),
4333 },
4334};
4335
4336static struct branch_clk audio_core_lpaif_ter_osr_clk = {
4337 .cbcr_reg = AUDIO_CORE_LPAIF_TER_OSR_CBCR,
4338 .parent = &audio_core_lpaif_ter_clk_src.c,
4339 .has_sibling = 1,
4340 .base = &virt_bases[LPASS_BASE],
4341 .c = {
4342 .dbg_name = "audio_core_lpaif_ter_osr_clk",
4343 .ops = &clk_ops_branch,
4344 CLK_INIT(audio_core_lpaif_ter_osr_clk.c),
4345 },
4346};
4347
4348static struct branch_clk audio_core_lpaif_ter_ebit_clk = {
4349 .cbcr_reg = AUDIO_CORE_LPAIF_TER_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004350 .has_sibling = 1,
4351 .base = &virt_bases[LPASS_BASE],
4352 .c = {
4353 .dbg_name = "audio_core_lpaif_ter_ebit_clk",
4354 .ops = &clk_ops_branch,
4355 CLK_INIT(audio_core_lpaif_ter_ebit_clk.c),
4356 },
4357};
4358
4359static struct branch_clk audio_core_lpaif_ter_ibit_clk = {
4360 .cbcr_reg = AUDIO_CORE_LPAIF_TER_IBIT_CBCR,
4361 .parent = &audio_core_lpaif_ter_clk_src.c,
4362 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004363 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004364 .base = &virt_bases[LPASS_BASE],
4365 .c = {
4366 .dbg_name = "audio_core_lpaif_ter_ibit_clk",
4367 .ops = &clk_ops_branch,
4368 CLK_INIT(audio_core_lpaif_ter_ibit_clk.c),
4369 },
4370};
4371
4372static struct branch_clk audio_core_lpaif_quad_osr_clk = {
4373 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_OSR_CBCR,
4374 .parent = &audio_core_lpaif_quad_clk_src.c,
4375 .has_sibling = 1,
4376 .base = &virt_bases[LPASS_BASE],
4377 .c = {
4378 .dbg_name = "audio_core_lpaif_quad_osr_clk",
4379 .ops = &clk_ops_branch,
4380 CLK_INIT(audio_core_lpaif_quad_osr_clk.c),
4381 },
4382};
4383
4384static struct branch_clk audio_core_lpaif_quad_ebit_clk = {
4385 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004386 .has_sibling = 1,
4387 .base = &virt_bases[LPASS_BASE],
4388 .c = {
4389 .dbg_name = "audio_core_lpaif_quad_ebit_clk",
4390 .ops = &clk_ops_branch,
4391 CLK_INIT(audio_core_lpaif_quad_ebit_clk.c),
4392 },
4393};
4394
4395static struct branch_clk audio_core_lpaif_quad_ibit_clk = {
4396 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR,
4397 .parent = &audio_core_lpaif_quad_clk_src.c,
4398 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004399 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004400 .base = &virt_bases[LPASS_BASE],
4401 .c = {
4402 .dbg_name = "audio_core_lpaif_quad_ibit_clk",
4403 .ops = &clk_ops_branch,
4404 CLK_INIT(audio_core_lpaif_quad_ibit_clk.c),
4405 },
4406};
4407
4408static struct branch_clk audio_core_lpaif_pcm0_ebit_clk = {
4409 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004410 .has_sibling = 1,
4411 .base = &virt_bases[LPASS_BASE],
4412 .c = {
4413 .dbg_name = "audio_core_lpaif_pcm0_ebit_clk",
4414 .ops = &clk_ops_branch,
4415 CLK_INIT(audio_core_lpaif_pcm0_ebit_clk.c),
4416 },
4417};
4418
4419static struct branch_clk audio_core_lpaif_pcm0_ibit_clk = {
4420 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR,
4421 .parent = &audio_core_lpaif_pcm0_clk_src.c,
4422 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004423 .base = &virt_bases[LPASS_BASE],
4424 .c = {
4425 .dbg_name = "audio_core_lpaif_pcm0_ibit_clk",
4426 .ops = &clk_ops_branch,
4427 CLK_INIT(audio_core_lpaif_pcm0_ibit_clk.c),
4428 },
4429};
4430
4431static struct branch_clk audio_core_lpaif_pcm1_ebit_clk = {
4432 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR,
4433 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4434 .has_sibling = 1,
4435 .base = &virt_bases[LPASS_BASE],
4436 .c = {
4437 .dbg_name = "audio_core_lpaif_pcm1_ebit_clk",
4438 .ops = &clk_ops_branch,
4439 CLK_INIT(audio_core_lpaif_pcm1_ebit_clk.c),
4440 },
4441};
4442
4443static struct branch_clk audio_core_lpaif_pcm1_ibit_clk = {
4444 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR,
4445 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4446 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004447 .base = &virt_bases[LPASS_BASE],
4448 .c = {
4449 .dbg_name = "audio_core_lpaif_pcm1_ibit_clk",
4450 .ops = &clk_ops_branch,
4451 CLK_INIT(audio_core_lpaif_pcm1_ibit_clk.c),
4452 },
4453};
4454
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004455struct branch_clk audio_core_lpaif_pcmoe_clk = {
4456 .cbcr_reg = AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR,
4457 .parent = &audio_core_lpaif_pcmoe_clk_src.c,
4458 .base = &virt_bases[LPASS_BASE],
4459 .c = {
4460 .dbg_name = "audio_core_lpaif_pcmoe_clk",
4461 .ops = &clk_ops_branch,
4462 CLK_INIT(audio_core_lpaif_pcmoe_clk.c),
4463 },
4464};
4465
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004466static struct branch_clk q6ss_ahb_lfabif_clk = {
4467 .cbcr_reg = LPASS_Q6SS_AHB_LFABIF_CBCR,
4468 .has_sibling = 1,
4469 .base = &virt_bases[LPASS_BASE],
4470 .c = {
4471 .dbg_name = "q6ss_ahb_lfabif_clk",
4472 .ops = &clk_ops_branch,
4473 CLK_INIT(q6ss_ahb_lfabif_clk.c),
4474 },
4475};
4476
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -07004477static struct branch_clk audio_core_ixfabric_clk = {
4478 .cbcr_reg = AUDIO_CORE_IXFABRIC_CBCR,
4479 .has_sibling = 1,
4480 .base = &virt_bases[LPASS_BASE],
4481 .c = {
4482 .dbg_name = "audio_core_ixfabric_clk",
4483 .ops = &clk_ops_branch,
4484 CLK_INIT(audio_core_ixfabric_clk.c),
4485 },
4486};
4487
Vikram Mulukutla3454e9e2012-08-11 20:18:42 -07004488static struct branch_clk gcc_lpass_q6_axi_clk = {
4489 .cbcr_reg = LPASS_Q6_AXI_CBCR,
4490 .has_sibling = 1,
4491 .base = &virt_bases[GCC_BASE],
4492 .c = {
4493 .dbg_name = "gcc_lpass_q6_axi_clk",
4494 .ops = &clk_ops_branch,
4495 CLK_INIT(gcc_lpass_q6_axi_clk.c),
4496 },
4497};
4498
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004499static struct branch_clk q6ss_xo_clk = {
4500 .cbcr_reg = LPASS_Q6SS_XO_CBCR,
4501 .bcr_reg = LPASS_Q6SS_BCR,
4502 .has_sibling = 1,
4503 .base = &virt_bases[LPASS_BASE],
4504 .c = {
4505 .dbg_name = "q6ss_xo_clk",
4506 .ops = &clk_ops_branch,
4507 CLK_INIT(q6ss_xo_clk.c),
4508 },
4509};
4510
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -07004511static struct branch_clk q6ss_ahbm_clk = {
4512 .cbcr_reg = Q6SS_AHBM_CBCR,
4513 .has_sibling = 1,
4514 .base = &virt_bases[LPASS_BASE],
4515 .c = {
4516 .dbg_name = "q6ss_ahbm_clk",
4517 .ops = &clk_ops_branch,
4518 CLK_INIT(q6ss_ahbm_clk.c),
4519 },
4520};
4521
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004522static struct branch_clk mss_xo_q6_clk = {
4523 .cbcr_reg = MSS_XO_Q6_CBCR,
4524 .bcr_reg = MSS_Q6SS_BCR,
4525 .has_sibling = 1,
4526 .base = &virt_bases[MSS_BASE],
4527 .c = {
4528 .dbg_name = "mss_xo_q6_clk",
4529 .ops = &clk_ops_branch,
4530 CLK_INIT(mss_xo_q6_clk.c),
4531 .depends = &gcc_mss_cfg_ahb_clk.c,
4532 },
4533};
4534
4535static struct branch_clk mss_bus_q6_clk = {
4536 .cbcr_reg = MSS_BUS_Q6_CBCR,
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004537 .has_sibling = 1,
4538 .base = &virt_bases[MSS_BASE],
4539 .c = {
4540 .dbg_name = "mss_bus_q6_clk",
4541 .ops = &clk_ops_branch,
4542 CLK_INIT(mss_bus_q6_clk.c),
4543 .depends = &gcc_mss_cfg_ahb_clk.c,
4544 },
4545};
4546
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004547static DEFINE_CLK_MEASURE(l2_m_clk);
4548static DEFINE_CLK_MEASURE(krait0_m_clk);
4549static DEFINE_CLK_MEASURE(krait1_m_clk);
4550static DEFINE_CLK_MEASURE(krait2_m_clk);
4551static DEFINE_CLK_MEASURE(krait3_m_clk);
4552
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004553#ifdef CONFIG_DEBUG_FS
4554
4555struct measure_mux_entry {
4556 struct clk *c;
4557 int base;
4558 u32 debug_mux;
4559};
4560
4561struct measure_mux_entry measure_mux[] = {
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004562 {&gcc_pdm_ahb_clk.c, GCC_BASE, 0x00d0},
4563 {&gcc_blsp2_qup1_i2c_apps_clk.c, GCC_BASE, 0x00ab},
4564 {&gcc_blsp2_qup3_spi_apps_clk.c, GCC_BASE, 0x00b3},
4565 {&gcc_blsp2_uart5_apps_clk.c, GCC_BASE, 0x00be},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004566 {&gcc_usb30_master_clk.c, GCC_BASE, 0x0050},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004567 {&gcc_blsp2_qup3_i2c_apps_clk.c, GCC_BASE, 0x00b4},
4568 {&gcc_usb_hsic_system_clk.c, GCC_BASE, 0x0059},
4569 {&gcc_blsp2_uart3_apps_clk.c, GCC_BASE, 0x00b5},
4570 {&gcc_usb_hsic_io_cal_clk.c, GCC_BASE, 0x005b},
4571 {&gcc_ce2_axi_clk.c, GCC_BASE, 0x0141},
4572 {&gcc_sdcc3_ahb_clk.c, GCC_BASE, 0x0079},
4573 {&gcc_blsp1_qup5_i2c_apps_clk.c, GCC_BASE, 0x009d},
4574 {&gcc_blsp1_qup1_spi_apps_clk.c, GCC_BASE, 0x008a},
4575 {&gcc_blsp2_uart4_apps_clk.c, GCC_BASE, 0x00ba},
4576 {&gcc_ce2_clk.c, GCC_BASE, 0x0140},
4577 {&gcc_blsp1_uart2_apps_clk.c, GCC_BASE, 0x0091},
4578 {&gcc_sdcc1_ahb_clk.c, GCC_BASE, 0x0069},
4579 {&gcc_mss_cfg_ahb_clk.c, GCC_BASE, 0x0030},
4580 {&gcc_tsif_ahb_clk.c, GCC_BASE, 0x00e8},
4581 {&gcc_sdcc4_ahb_clk.c, GCC_BASE, 0x0081},
4582 {&gcc_blsp1_qup4_spi_apps_clk.c, GCC_BASE, 0x0098},
4583 {&gcc_blsp2_qup4_spi_apps_clk.c, GCC_BASE, 0x00b8},
4584 {&gcc_blsp1_qup3_spi_apps_clk.c, GCC_BASE, 0x0093},
4585 {&gcc_blsp1_qup6_i2c_apps_clk.c, GCC_BASE, 0x00a2},
4586 {&gcc_blsp2_qup6_i2c_apps_clk.c, GCC_BASE, 0x00c2},
4587 {&gcc_bam_dma_ahb_clk.c, GCC_BASE, 0x00e0},
4588 {&gcc_sdcc3_apps_clk.c, GCC_BASE, 0x0078},
4589 {&gcc_usb_hs_system_clk.c, GCC_BASE, 0x0060},
4590 {&gcc_blsp1_ahb_clk.c, GCC_BASE, 0x0088},
4591 {&gcc_sdcc1_apps_clk.c, GCC_BASE, 0x0068},
4592 {&gcc_blsp2_qup5_i2c_apps_clk.c, GCC_BASE, 0x00bd},
4593 {&gcc_blsp1_uart4_apps_clk.c, GCC_BASE, 0x009a},
4594 {&gcc_blsp2_qup2_spi_apps_clk.c, GCC_BASE, 0x00ae},
4595 {&gcc_blsp2_qup6_spi_apps_clk.c, GCC_BASE, 0x00c1},
4596 {&gcc_blsp2_uart2_apps_clk.c, GCC_BASE, 0x00b1},
4597 {&gcc_blsp1_qup2_spi_apps_clk.c, GCC_BASE, 0x008e},
4598 {&gcc_usb_hsic_ahb_clk.c, GCC_BASE, 0x0058},
4599 {&gcc_blsp1_uart3_apps_clk.c, GCC_BASE, 0x0095},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004600 {&gcc_usb30_mock_utmi_clk.c, GCC_BASE, 0x0052},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004601 {&gcc_ce1_axi_clk.c, GCC_BASE, 0x0139},
4602 {&gcc_sdcc4_apps_clk.c, GCC_BASE, 0x0080},
4603 {&gcc_blsp1_qup5_spi_apps_clk.c, GCC_BASE, 0x009c},
4604 {&gcc_usb_hs_ahb_clk.c, GCC_BASE, 0x0061},
4605 {&gcc_blsp1_qup6_spi_apps_clk.c, GCC_BASE, 0x00a1},
4606 {&gcc_blsp2_qup2_i2c_apps_clk.c, GCC_BASE, 0x00b0},
4607 {&gcc_prng_ahb_clk.c, GCC_BASE, 0x00d8},
4608 {&gcc_blsp1_qup3_i2c_apps_clk.c, GCC_BASE, 0x0094},
4609 {&gcc_usb_hsic_clk.c, GCC_BASE, 0x005a},
4610 {&gcc_blsp1_uart6_apps_clk.c, GCC_BASE, 0x00a3},
4611 {&gcc_sdcc2_apps_clk.c, GCC_BASE, 0x0070},
4612 {&gcc_tsif_ref_clk.c, GCC_BASE, 0x00e9},
4613 {&gcc_blsp1_uart1_apps_clk.c, GCC_BASE, 0x008c},
4614 {&gcc_blsp2_qup5_spi_apps_clk.c, GCC_BASE, 0x00bc},
4615 {&gcc_blsp1_qup4_i2c_apps_clk.c, GCC_BASE, 0x0099},
4616 {&gcc_mmss_noc_cfg_ahb_clk.c, GCC_BASE, 0x002a},
4617 {&gcc_blsp2_ahb_clk.c, GCC_BASE, 0x00a8},
4618 {&gcc_boot_rom_ahb_clk.c, GCC_BASE, 0x00f8},
4619 {&gcc_ce1_ahb_clk.c, GCC_BASE, 0x013a},
4620 {&gcc_pdm2_clk.c, GCC_BASE, 0x00d2},
4621 {&gcc_blsp2_qup4_i2c_apps_clk.c, GCC_BASE, 0x00b9},
4622 {&gcc_ce2_ahb_clk.c, GCC_BASE, 0x0142},
4623 {&gcc_blsp1_uart5_apps_clk.c, GCC_BASE, 0x009e},
4624 {&gcc_blsp2_qup1_spi_apps_clk.c, GCC_BASE, 0x00aa},
4625 {&gcc_blsp1_qup2_i2c_apps_clk.c, GCC_BASE, 0x0090},
4626 {&gcc_blsp2_uart1_apps_clk.c, GCC_BASE, 0x00ac},
4627 {&gcc_blsp1_qup1_i2c_apps_clk.c, GCC_BASE, 0x008b},
4628 {&gcc_blsp2_uart6_apps_clk.c, GCC_BASE, 0x00c3},
4629 {&gcc_sdcc2_ahb_clk.c, GCC_BASE, 0x0071},
4630 {&gcc_ocmem_noc_cfg_ahb_clk.c, GCC_BASE, 0x0029},
4631 {&gcc_ce1_clk.c, GCC_BASE, 0x0138},
Vikram Mulukutla3454e9e2012-08-11 20:18:42 -07004632 {&gcc_lpass_q6_axi_clk.c, GCC_BASE, 0x0160},
Vikram Mulukutla31926eb2012-08-12 19:58:08 -07004633 {&gcc_mss_q6_bimc_axi_clk.c, GCC_BASE, 0x0031},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004634 {&mmss_mmssnoc_axi_clk.c, MMSS_BASE, 0x0004},
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004635 {&ocmemnoc_clk.c, MMSS_BASE, 0x0007},
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004636 {&ocmemcx_ocmemnoc_clk.c, MMSS_BASE, 0x0009},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004637 {&camss_cci_cci_ahb_clk.c, MMSS_BASE, 0x002e},
4638 {&camss_cci_cci_clk.c, MMSS_BASE, 0x002d},
4639 {&camss_csi0_ahb_clk.c, MMSS_BASE, 0x0042},
4640 {&camss_csi0_clk.c, MMSS_BASE, 0x0041},
4641 {&camss_csi0phy_clk.c, MMSS_BASE, 0x0043},
4642 {&camss_csi0pix_clk.c, MMSS_BASE, 0x0045},
4643 {&camss_csi0rdi_clk.c, MMSS_BASE, 0x0044},
4644 {&camss_csi1_ahb_clk.c, MMSS_BASE, 0x0047},
4645 {&camss_csi1_clk.c, MMSS_BASE, 0x0046},
4646 {&camss_csi1phy_clk.c, MMSS_BASE, 0x0048},
4647 {&camss_csi1pix_clk.c, MMSS_BASE, 0x004a},
4648 {&camss_csi1rdi_clk.c, MMSS_BASE, 0x0049},
4649 {&camss_csi2_ahb_clk.c, MMSS_BASE, 0x004c},
4650 {&camss_csi2_clk.c, MMSS_BASE, 0x004b},
4651 {&camss_csi2phy_clk.c, MMSS_BASE, 0x004d},
4652 {&camss_csi2pix_clk.c, MMSS_BASE, 0x004f},
4653 {&camss_csi2rdi_clk.c, MMSS_BASE, 0x004e},
4654 {&camss_csi3_ahb_clk.c, MMSS_BASE, 0x0051},
4655 {&camss_csi3_clk.c, MMSS_BASE, 0x0050},
4656 {&camss_csi3phy_clk.c, MMSS_BASE, 0x0052},
4657 {&camss_csi3pix_clk.c, MMSS_BASE, 0x0054},
4658 {&camss_csi3rdi_clk.c, MMSS_BASE, 0x0053},
4659 {&camss_csi_vfe0_clk.c, MMSS_BASE, 0x003f},
4660 {&camss_csi_vfe1_clk.c, MMSS_BASE, 0x0040},
4661 {&camss_gp0_clk.c, MMSS_BASE, 0x0027},
4662 {&camss_gp1_clk.c, MMSS_BASE, 0x0028},
4663 {&camss_ispif_ahb_clk.c, MMSS_BASE, 0x0055},
4664 {&camss_jpeg_jpeg0_clk.c, MMSS_BASE, 0x0032},
4665 {&camss_jpeg_jpeg1_clk.c, MMSS_BASE, 0x0033},
4666 {&camss_jpeg_jpeg2_clk.c, MMSS_BASE, 0x0034},
4667 {&camss_jpeg_jpeg_ahb_clk.c, MMSS_BASE, 0x0035},
4668 {&camss_jpeg_jpeg_axi_clk.c, MMSS_BASE, 0x0036},
4669 {&camss_jpeg_jpeg_ocmemnoc_clk.c, MMSS_BASE, 0x0037},
4670 {&camss_mclk0_clk.c, MMSS_BASE, 0x0029},
4671 {&camss_mclk1_clk.c, MMSS_BASE, 0x002a},
4672 {&camss_mclk2_clk.c, MMSS_BASE, 0x002b},
4673 {&camss_mclk3_clk.c, MMSS_BASE, 0x002c},
4674 {&camss_micro_ahb_clk.c, MMSS_BASE, 0x0026},
4675 {&camss_phy0_csi0phytimer_clk.c, MMSS_BASE, 0x002f},
4676 {&camss_phy1_csi1phytimer_clk.c, MMSS_BASE, 0x0030},
4677 {&camss_phy2_csi2phytimer_clk.c, MMSS_BASE, 0x0031},
4678 {&camss_top_ahb_clk.c, MMSS_BASE, 0x0025},
4679 {&camss_vfe_cpp_ahb_clk.c, MMSS_BASE, 0x003b},
4680 {&camss_vfe_cpp_clk.c, MMSS_BASE, 0x003a},
4681 {&camss_vfe_vfe0_clk.c, MMSS_BASE, 0x0038},
4682 {&camss_vfe_vfe1_clk.c, MMSS_BASE, 0x0039},
4683 {&camss_vfe_vfe_ahb_clk.c, MMSS_BASE, 0x003c},
4684 {&camss_vfe_vfe_axi_clk.c, MMSS_BASE, 0x003d},
4685 {&camss_vfe_vfe_ocmemnoc_clk.c, MMSS_BASE, 0x003e},
Vikram Mulukutladf04d532012-08-10 21:01:00 -07004686 {&oxilicx_axi_clk.c, MMSS_BASE, 0x000b},
4687 {&oxilicx_ahb_clk.c, MMSS_BASE, 0x000c},
4688 {&ocmemcx_ocmemnoc_clk.c, MMSS_BASE, 0x0009},
4689 {&oxili_gfx3d_clk.c, MMSS_BASE, 0x000d},
4690 {&venus0_axi_clk.c, MMSS_BASE, 0x000f},
4691 {&venus0_ocmemnoc_clk.c, MMSS_BASE, 0x0010},
4692 {&venus0_ahb_clk.c, MMSS_BASE, 0x0011},
4693 {&venus0_vcodec0_clk.c, MMSS_BASE, 0x000e},
4694 {&mmss_s0_axi_clk.c, MMSS_BASE, 0x0005},
4695 {&mmssnoc_ahb_clk.c, MMSS_BASE, 0x0001},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004696 {&mdss_ahb_clk.c, MMSS_BASE, 0x0022},
4697 {&mdss_hdmi_clk.c, MMSS_BASE, 0x001d},
4698 {&mdss_mdp_clk.c, MMSS_BASE, 0x0014},
4699 {&mdss_mdp_lut_clk.c, MMSS_BASE, 0x0015},
4700 {&mdss_axi_clk.c, MMSS_BASE, 0x0024},
4701 {&mdss_vsync_clk.c, MMSS_BASE, 0x001c},
4702 {&mdss_esc0_clk.c, MMSS_BASE, 0x0020},
4703 {&mdss_esc1_clk.c, MMSS_BASE, 0x0021},
4704 {&mdss_edpaux_clk.c, MMSS_BASE, 0x001b},
4705 {&mdss_byte0_clk.c, MMSS_BASE, 0x001e},
4706 {&mdss_byte1_clk.c, MMSS_BASE, 0x001f},
4707 {&mdss_edplink_clk.c, MMSS_BASE, 0x001a},
4708 {&mdss_edppixel_clk.c, MMSS_BASE, 0x0019},
4709 {&mdss_extpclk_clk.c, MMSS_BASE, 0x0018},
4710 {&mdss_hdmi_ahb_clk.c, MMSS_BASE, 0x0023},
4711 {&mdss_pclk0_clk.c, MMSS_BASE, 0x0016},
4712 {&mdss_pclk1_clk.c, MMSS_BASE, 0x0017},
4713 {&audio_core_lpaif_pri_clk_src.c, LPASS_BASE, 0x0017},
4714 {&audio_core_lpaif_sec_clk_src.c, LPASS_BASE, 0x0016},
4715 {&audio_core_lpaif_ter_clk_src.c, LPASS_BASE, 0x0015},
4716 {&audio_core_lpaif_quad_clk_src.c, LPASS_BASE, 0x0014},
4717 {&audio_core_lpaif_pcm0_clk_src.c, LPASS_BASE, 0x0013},
4718 {&audio_core_lpaif_pcm1_clk_src.c, LPASS_BASE, 0x0012},
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004719 {&audio_core_lpaif_pcmoe_clk_src.c, LPASS_BASE, 0x000f},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004720 {&audio_core_slimbus_core_clk.c, LPASS_BASE, 0x003d},
4721 {&audio_core_slimbus_lfabif_clk.c, LPASS_BASE, 0x003e},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004722 {&q6ss_xo_clk.c, LPASS_BASE, 0x002b},
4723 {&q6ss_ahb_lfabif_clk.c, LPASS_BASE, 0x001e},
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -07004724 {&q6ss_ahbm_clk.c, LPASS_BASE, 0x001d},
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -07004725 {&audio_core_ixfabric_clk.c, LPASS_BASE, 0x0059},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004726 {&mss_bus_q6_clk.c, MSS_BASE, 0x003c},
4727 {&mss_xo_q6_clk.c, MSS_BASE, 0x0007},
4728
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004729 {&l2_m_clk, APCS_BASE, 0x0081},
4730 {&krait0_m_clk, APCS_BASE, 0x0080},
4731 {&krait1_m_clk, APCS_BASE, 0x0088},
4732 {&krait2_m_clk, APCS_BASE, 0x0090},
4733 {&krait3_m_clk, APCS_BASE, 0x0098},
4734
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004735 {&dummy_clk, N_BASES, 0x0000},
4736};
4737
4738static int measure_clk_set_parent(struct clk *c, struct clk *parent)
4739{
4740 struct measure_clk *clk = to_measure_clk(c);
4741 unsigned long flags;
4742 u32 regval, clk_sel, i;
4743
4744 if (!parent)
4745 return -EINVAL;
4746
4747 for (i = 0; i < (ARRAY_SIZE(measure_mux) - 1); i++)
4748 if (measure_mux[i].c == parent)
4749 break;
4750
4751 if (measure_mux[i].c == &dummy_clk)
4752 return -EINVAL;
4753
4754 spin_lock_irqsave(&local_clock_reg_lock, flags);
4755 /*
4756 * Program the test vector, measurement period (sample_ticks)
4757 * and scaling multiplier.
4758 */
4759 clk->sample_ticks = 0x10000;
4760 clk->multiplier = 1;
4761
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004762 writel_relaxed(0, MSS_REG_BASE(MSS_DEBUG_CLK_CTL_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004763 writel_relaxed(0, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4764 writel_relaxed(0, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4765 writel_relaxed(0, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4766
4767 switch (measure_mux[i].base) {
4768
4769 case GCC_BASE:
4770 clk_sel = measure_mux[i].debug_mux;
4771 break;
4772
4773 case MMSS_BASE:
4774 clk_sel = 0x02C;
4775 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4776 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4777
4778 /* Activate debug clock output */
4779 regval |= BIT(16);
4780 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4781 break;
4782
4783 case LPASS_BASE:
Vikram Mulukutla93537012012-08-08 14:44:33 -07004784 clk_sel = 0x161;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004785 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4786 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4787
4788 /* Activate debug clock output */
Vikram Mulukutla93537012012-08-08 14:44:33 -07004789 regval |= BIT(20);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004790 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4791 break;
4792
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004793 case MSS_BASE:
4794 clk_sel = 0x32;
4795 regval = BVAL(5, 0, measure_mux[i].debug_mux);
4796 writel_relaxed(regval, MSS_REG_BASE(MSS_DEBUG_CLK_CTL_REG));
4797 break;
4798
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004799 case APCS_BASE:
4800 clk->multiplier = 4;
4801 clk_sel = 0x16A;
4802 regval = measure_mux[i].debug_mux;
4803 writel_relaxed(regval, APCS_REG_BASE(GLB_CLK_DIAG_REG));
4804 break;
4805
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004806 default:
4807 return -EINVAL;
4808 }
4809
4810 /* Set debug mux clock index */
4811 regval = BVAL(8, 0, clk_sel);
4812 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4813
4814 /* Activate debug clock output */
4815 regval |= BIT(16);
4816 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4817
4818 /* Make sure test vector is set before starting measurements. */
4819 mb();
4820 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4821
4822 return 0;
4823}
4824
4825/* Sample clock for 'ticks' reference clock ticks. */
4826static u32 run_measurement(unsigned ticks)
4827{
4828 /* Stop counters and set the XO4 counter start value. */
4829 writel_relaxed(ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4830
4831 /* Wait for timer to become ready. */
4832 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4833 BIT(25)) != 0)
4834 cpu_relax();
4835
4836 /* Run measurement and wait for completion. */
4837 writel_relaxed(BIT(20)|ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4838 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4839 BIT(25)) == 0)
4840 cpu_relax();
4841
4842 /* Return measured ticks. */
4843 return readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4844 BM(24, 0);
4845}
4846
4847/*
4848 * Perform a hardware rate measurement for a given clock.
4849 * FOR DEBUG USE ONLY: Measurements take ~15 ms!
4850 */
4851static unsigned long measure_clk_get_rate(struct clk *c)
4852{
4853 unsigned long flags;
4854 u32 gcc_xo4_reg_backup;
4855 u64 raw_count_short, raw_count_full;
4856 struct measure_clk *clk = to_measure_clk(c);
4857 unsigned ret;
4858
4859 ret = clk_prepare_enable(&cxo_clk_src.c);
4860 if (ret) {
4861 pr_warning("CXO clock failed to enable. Can't measure\n");
4862 return 0;
4863 }
4864
4865 spin_lock_irqsave(&local_clock_reg_lock, flags);
4866
4867 /* Enable CXO/4 and RINGOSC branch. */
4868 gcc_xo4_reg_backup = readl_relaxed(GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4869 writel_relaxed(0x1, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4870
4871 /*
4872 * The ring oscillator counter will not reset if the measured clock
4873 * is not running. To detect this, run a short measurement before
4874 * the full measurement. If the raw results of the two are the same
4875 * then the clock must be off.
4876 */
4877
4878 /* Run a short measurement. (~1 ms) */
4879 raw_count_short = run_measurement(0x1000);
4880 /* Run a full measurement. (~14 ms) */
4881 raw_count_full = run_measurement(clk->sample_ticks);
4882
4883 writel_relaxed(gcc_xo4_reg_backup, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4884
4885 /* Return 0 if the clock is off. */
4886 if (raw_count_full == raw_count_short) {
4887 ret = 0;
4888 } else {
4889 /* Compute rate in Hz. */
4890 raw_count_full = ((raw_count_full * 10) + 15) * 4800000;
4891 do_div(raw_count_full, ((clk->sample_ticks * 10) + 35));
4892 ret = (raw_count_full * clk->multiplier);
4893 }
4894
Matt Wagantall9a9b6f02012-08-07 23:12:26 -07004895 writel_relaxed(0x51A00, GCC_REG_BASE(GCC_PLLTEST_PAD_CFG_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004896 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4897
4898 clk_disable_unprepare(&cxo_clk_src.c);
4899
4900 return ret;
4901}
4902#else /* !CONFIG_DEBUG_FS */
4903static int measure_clk_set_parent(struct clk *clk, struct clk *parent)
4904{
4905 return -EINVAL;
4906}
4907
4908static unsigned long measure_clk_get_rate(struct clk *clk)
4909{
4910 return 0;
4911}
4912#endif /* CONFIG_DEBUG_FS */
4913
Matt Wagantallae053222012-05-14 19:42:07 -07004914static struct clk_ops clk_ops_measure = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004915 .set_parent = measure_clk_set_parent,
4916 .get_rate = measure_clk_get_rate,
4917};
4918
4919static struct measure_clk measure_clk = {
4920 .c = {
4921 .dbg_name = "measure_clk",
Matt Wagantallae053222012-05-14 19:42:07 -07004922 .ops = &clk_ops_measure,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004923 CLK_INIT(measure_clk.c),
4924 },
4925 .multiplier = 1,
4926};
4927
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004928
4929static struct clk_lookup msm_clocks_8974_rumi[] = {
4930 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
4931 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
4932 CLK_LOOKUP("bus_clk", pnoc_sdcc1_clk.c, "msm_sdcc.1"),
4933 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
4934 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
4935 CLK_LOOKUP("bus_clk", pnoc_sdcc2_clk.c, "msm_sdcc.2"),
4936 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
4937 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
4938 CLK_LOOKUP("bus_clk", pnoc_sdcc3_clk.c, "msm_sdcc.3"),
4939 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
4940 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
4941 CLK_LOOKUP("bus_clk", pnoc_sdcc4_clk.c, "msm_sdcc.4"),
4942 CLK_DUMMY("xo", XO_CLK, NULL, OFF),
4943 CLK_DUMMY("xo", XO_CLK, "pil_pronto", OFF),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004944 CLK_DUMMY("core_clk", BLSP2_UART_CLK, "f991f000.serial", OFF),
4945 CLK_DUMMY("iface_clk", BLSP2_UART_CLK, "f991f000.serial", OFF),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004946 CLK_DUMMY("core_clk", SDC1_CLK, NULL, OFF),
4947 CLK_DUMMY("iface_clk", SDC1_P_CLK, NULL, OFF),
4948 CLK_DUMMY("core_clk", SDC3_CLK, NULL, OFF),
4949 CLK_DUMMY("iface_clk", SDC3_P_CLK, NULL, OFF),
4950 CLK_DUMMY("phy_clk", NULL, "msm_otg", OFF),
4951 CLK_DUMMY("core_clk", NULL, "msm_otg", OFF),
4952 CLK_DUMMY("iface_clk", NULL, "msm_otg", OFF),
4953 CLK_DUMMY("xo", NULL, "msm_otg", OFF),
4954 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
4955 CLK_DUMMY("dma_bam_pclk", DMA_BAM_P_CLK, NULL, 0),
4956 CLK_DUMMY("mem_clk", NULL, NULL, 0),
4957 CLK_DUMMY("core_clk", SPI_CLK, "spi_qsd.1", OFF),
4958 CLK_DUMMY("iface_clk", SPI_P_CLK, "spi_qsd.1", OFF),
4959 CLK_DUMMY("core_clk", NULL, "f9966000.i2c", 0),
4960 CLK_DUMMY("iface_clk", NULL, "f9966000.i2c", 0),
4961 CLK_DUMMY("core_clk", NULL, "fe12f000.slim", OFF),
4962 CLK_DUMMY("core_clk", "mdp.0", NULL, 0),
4963 CLK_DUMMY("core_clk_src", "mdp.0", NULL, 0),
4964 CLK_DUMMY("lut_clk", "mdp.0", NULL, 0),
4965 CLK_DUMMY("vsync_clk", "mdp.0", NULL, 0),
4966 CLK_DUMMY("iface_clk", "mdp.0", NULL, 0),
4967 CLK_DUMMY("bus_clk", "mdp.0", NULL, 0),
4968};
4969
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07004970static struct clk_lookup msm_clocks_8974[] = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004971 CLK_LOOKUP("xo", cxo_clk_src.c, "msm_otg"),
4972 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-lpass"),
Matt Wagantall4e2599e2012-03-21 22:31:35 -07004973 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-mss"),
Matt Wagantalle6e00d52012-03-08 17:39:07 -08004974 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-mba"),
Tianyi Gou4307d6c2012-05-31 18:36:07 -07004975 CLK_LOOKUP("xo", cxo_clk_src.c, "pil_pronto"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004976 CLK_LOOKUP("measure", measure_clk.c, "debug"),
4977
4978 CLK_LOOKUP("dma_bam_pclk", gcc_bam_dma_ahb_clk.c, "msm_sps"),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004979 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f991f000.serial"),
Stepan Moskovchenko5269b602012-08-08 17:57:09 -07004980 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f991e000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004981 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "spi_qsd.1"),
4982 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_i2c_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004983 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_spi_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004984 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_i2c_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004985 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_spi_apps_clk.c, "spi_qsd.1"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004986 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_i2c_apps_clk.c, ""),
4987 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_spi_apps_clk.c, ""),
4988 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_i2c_apps_clk.c, ""),
4989 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_spi_apps_clk.c, ""),
4990 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_i2c_apps_clk.c, ""),
4991 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_spi_apps_clk.c, ""),
4992 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_i2c_apps_clk.c, ""),
4993 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_spi_apps_clk.c, ""),
4994 CLK_LOOKUP("core_clk", gcc_blsp1_uart1_apps_clk.c, ""),
Stepan Moskovchenko5269b602012-08-08 17:57:09 -07004995 CLK_LOOKUP("core_clk", gcc_blsp1_uart2_apps_clk.c, "f991e000.serial"),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004996 CLK_LOOKUP("core_clk", gcc_blsp1_uart3_apps_clk.c, "f991f000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004997 CLK_LOOKUP("core_clk", gcc_blsp1_uart4_apps_clk.c, ""),
4998 CLK_LOOKUP("core_clk", gcc_blsp1_uart5_apps_clk.c, ""),
4999 CLK_LOOKUP("core_clk", gcc_blsp1_uart6_apps_clk.c, ""),
5000
5001 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f9966000.i2c"),
5002 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f995e000.serial"),
5003 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_i2c_apps_clk.c, ""),
5004 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_spi_apps_clk.c, ""),
5005 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_i2c_apps_clk.c, ""),
5006 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07005007 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_i2c_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005008 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07005009 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_i2c_apps_clk.c, "f9966000.i2c"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005010 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_spi_apps_clk.c, ""),
5011 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_i2c_apps_clk.c, ""),
5012 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_spi_apps_clk.c, ""),
5013 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_i2c_apps_clk.c, ""),
5014 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07005015 CLK_LOOKUP("core_clk", gcc_blsp2_uart1_apps_clk.c, ""),
5016 CLK_LOOKUP("core_clk", gcc_blsp2_uart2_apps_clk.c, "f995e000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005017 CLK_LOOKUP("core_clk", gcc_blsp2_uart3_apps_clk.c, ""),
5018 CLK_LOOKUP("core_clk", gcc_blsp2_uart4_apps_clk.c, ""),
5019 CLK_LOOKUP("core_clk", gcc_blsp2_uart5_apps_clk.c, ""),
5020 CLK_LOOKUP("core_clk", gcc_blsp2_uart6_apps_clk.c, ""),
5021
5022 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, ""),
5023 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, ""),
5024 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, ""),
5025 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, ""),
5026 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, ""),
5027 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, ""),
5028
Mona Hossainb43e94b2012-05-07 08:52:06 -07005029 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, "qcedev.0"),
5030 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, "qcedev.0"),
5031 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, "qcedev.0"),
5032 CLK_LOOKUP("core_clk_src", ce2_clk_src.c, "qcedev.0"),
5033
5034 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, "qcrypto.0"),
5035 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, "qcrypto.0"),
5036 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, "qcrypto.0"),
5037 CLK_LOOKUP("core_clk_src", ce2_clk_src.c, "qcrypto.0"),
5038
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005039 CLK_LOOKUP("core_clk", gcc_gp1_clk.c, ""),
5040 CLK_LOOKUP("core_clk", gcc_gp2_clk.c, ""),
5041 CLK_LOOKUP("core_clk", gcc_gp3_clk.c, ""),
5042
5043 CLK_LOOKUP("core_clk", gcc_pdm2_clk.c, ""),
5044 CLK_LOOKUP("iface_clk", gcc_pdm_ahb_clk.c, ""),
5045 CLK_LOOKUP("iface_clk", gcc_prng_ahb_clk.c, ""),
5046
5047 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
5048 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05305049 CLK_LOOKUP("bus_clk", pnoc_sdcc1_clk.c, "msm_sdcc.1"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005050 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
5051 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05305052 CLK_LOOKUP("bus_clk", pnoc_sdcc2_clk.c, "msm_sdcc.2"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005053 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
5054 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05305055 CLK_LOOKUP("bus_clk", pnoc_sdcc3_clk.c, "msm_sdcc.3"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005056 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
5057 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05305058 CLK_LOOKUP("bus_clk", pnoc_sdcc4_clk.c, "msm_sdcc.4"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005059
5060 CLK_LOOKUP("iface_clk", gcc_tsif_ahb_clk.c, ""),
5061 CLK_LOOKUP("ref_clk", gcc_tsif_ref_clk.c, ""),
5062
Manu Gautam51be9712012-06-06 14:54:52 +05305063 CLK_LOOKUP("core_clk", gcc_usb30_master_clk.c, "msm_dwc3"),
5064 CLK_LOOKUP("utmi_clk", gcc_usb30_mock_utmi_clk.c, "msm_dwc3"),
5065 CLK_LOOKUP("iface_clk", gcc_usb_hs_ahb_clk.c, "msm_otg"),
5066 CLK_LOOKUP("core_clk", gcc_usb_hs_system_clk.c, "msm_otg"),
5067 CLK_LOOKUP("iface_clk", gcc_usb_hsic_ahb_clk.c, "msm_hsic_host"),
5068 CLK_LOOKUP("phy_clk", gcc_usb_hsic_clk.c, "msm_hsic_host"),
5069 CLK_LOOKUP("cal_clk", gcc_usb_hsic_io_cal_clk.c, "msm_hsic_host"),
5070 CLK_LOOKUP("core_clk", gcc_usb_hsic_system_clk.c, "msm_hsic_host"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005071
5072 /* Multimedia clocks */
5073 CLK_LOOKUP("bus_clk_src", axi_clk_src.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005074 CLK_LOOKUP("bus_clk", mmss_mmssnoc_axi_clk.c, ""),
5075 CLK_LOOKUP("core_clk", mdss_edpaux_clk.c, ""),
5076 CLK_LOOKUP("core_clk", mdss_edppixel_clk.c, ""),
Chandan Uddaraju19203fa2012-07-31 00:28:02 -07005077 CLK_LOOKUP("byte_clk", mdss_byte0_clk.c, "fd922800.qcom,mdss_dsi"),
5078 CLK_LOOKUP("byte_clk", mdss_byte1_clk.c, ""),
5079 CLK_LOOKUP("core_clk", mdss_esc0_clk.c, "fd922800.qcom,mdss_dsi"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005080 CLK_LOOKUP("core_clk", mdss_esc1_clk.c, ""),
5081 CLK_LOOKUP("iface_clk", mdss_hdmi_ahb_clk.c, ""),
5082 CLK_LOOKUP("core_clk", mdss_hdmi_clk.c, ""),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07005083 CLK_LOOKUP("core_clk", mdss_mdp_clk.c, "mdp.0"),
5084 CLK_LOOKUP("lut_clk", mdss_mdp_lut_clk.c, "mdp.0"),
5085 CLK_LOOKUP("core_clk_src", mdp_clk_src.c, "mdp.0"),
5086 CLK_LOOKUP("vsync_clk", mdss_vsync_clk.c, "mdp.0"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005087 CLK_LOOKUP("iface_clk", camss_cci_cci_ahb_clk.c, ""),
5088 CLK_LOOKUP("core_clk", camss_cci_cci_clk.c, ""),
5089 CLK_LOOKUP("iface_clk", camss_csi0_ahb_clk.c, ""),
5090 CLK_LOOKUP("camss_csi0_clk", camss_csi0_clk.c, ""),
5091 CLK_LOOKUP("camss_csi0phy_clk", camss_csi0phy_clk.c, ""),
5092 CLK_LOOKUP("camss_csi0pix_clk", camss_csi0pix_clk.c, ""),
5093 CLK_LOOKUP("camss_csi0rdi_clk", camss_csi0rdi_clk.c, ""),
5094 CLK_LOOKUP("iface_clk", camss_csi1_ahb_clk.c, ""),
5095 CLK_LOOKUP("camss_csi1_clk", camss_csi1_clk.c, ""),
5096 CLK_LOOKUP("camss_csi1phy_clk", camss_csi1phy_clk.c, ""),
5097 CLK_LOOKUP("camss_csi1pix_clk", camss_csi1pix_clk.c, ""),
5098 CLK_LOOKUP("camss_csi1rdi_clk", camss_csi1rdi_clk.c, ""),
5099 CLK_LOOKUP("iface_clk", camss_csi2_ahb_clk.c, ""),
5100 CLK_LOOKUP("camss_csi2_clk", camss_csi2_clk.c, ""),
5101 CLK_LOOKUP("camss_csi2phy_clk", camss_csi2phy_clk.c, ""),
5102 CLK_LOOKUP("camss_csi2pix_clk", camss_csi2pix_clk.c, ""),
5103 CLK_LOOKUP("camss_csi2rdi_clk", camss_csi2rdi_clk.c, ""),
5104 CLK_LOOKUP("iface_clk", camss_csi3_ahb_clk.c, ""),
5105 CLK_LOOKUP("camss_csi3_clk", camss_csi3_clk.c, ""),
5106 CLK_LOOKUP("camss_csi3phy_clk", camss_csi3phy_clk.c, ""),
5107 CLK_LOOKUP("camss_csi3pix_clk", camss_csi3pix_clk.c, ""),
5108 CLK_LOOKUP("camss_csi3rdi_clk", camss_csi3rdi_clk.c, ""),
5109 CLK_LOOKUP("camss_csi0_clk_src", csi0_clk_src.c, ""),
5110 CLK_LOOKUP("camss_csi1_clk_src", csi1_clk_src.c, ""),
5111 CLK_LOOKUP("camss_csi2_clk_src", csi2_clk_src.c, ""),
5112 CLK_LOOKUP("camss_csi3_clk_src", csi3_clk_src.c, ""),
5113 CLK_LOOKUP("camss_csi_vfe0_clk", camss_csi_vfe0_clk.c, ""),
5114 CLK_LOOKUP("camss_csi_vfe1_clk", camss_csi_vfe1_clk.c, ""),
5115 CLK_LOOKUP("core_clk", camss_gp0_clk.c, ""),
5116 CLK_LOOKUP("core_clk", camss_gp1_clk.c, ""),
5117 CLK_LOOKUP("iface_clk", camss_ispif_ahb_clk.c, ""),
5118 CLK_LOOKUP("core_clk", camss_jpeg_jpeg0_clk.c, ""),
5119 CLK_LOOKUP("core_clk", camss_jpeg_jpeg1_clk.c, ""),
5120 CLK_LOOKUP("core_clk", camss_jpeg_jpeg2_clk.c, ""),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005121 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
5122 "fda64000.qcom,iommu"),
5123 CLK_LOOKUP("core_clk", camss_jpeg_jpeg_axi_clk.c,
5124 "fda64000.qcom,iommu"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005125 CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_axi_clk.c, ""),
5126 CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c, ""),
5127 CLK_LOOKUP("core_clk", camss_mclk0_clk.c, ""),
5128 CLK_LOOKUP("core_clk", camss_mclk1_clk.c, ""),
5129 CLK_LOOKUP("core_clk", camss_mclk2_clk.c, ""),
5130 CLK_LOOKUP("core_clk", camss_mclk3_clk.c, ""),
5131 CLK_LOOKUP("iface_clk", camss_micro_ahb_clk.c, ""),
5132 CLK_LOOKUP("core_clk", camss_phy0_csi0phytimer_clk.c, ""),
5133 CLK_LOOKUP("core_clk", camss_phy1_csi1phytimer_clk.c, ""),
5134 CLK_LOOKUP("core_clk", camss_phy2_csi2phytimer_clk.c, ""),
5135 CLK_LOOKUP("iface_clk", camss_top_ahb_clk.c, ""),
Stepan Moskovchenko372cfb42012-07-10 20:19:11 -07005136 CLK_LOOKUP("iface_clk", camss_vfe_cpp_ahb_clk.c, "fda44000.qcom,iommu"),
5137 CLK_LOOKUP("core_clk", camss_vfe_cpp_clk.c, "fda44000.qcom,iommu"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005138 CLK_LOOKUP("camss_vfe_vfe0_clk", camss_vfe_vfe0_clk.c, ""),
5139 CLK_LOOKUP("camss_vfe_vfe1_clk", camss_vfe_vfe1_clk.c, ""),
5140 CLK_LOOKUP("vfe0_clk_src", vfe0_clk_src.c, ""),
5141 CLK_LOOKUP("vfe1_clk_src", vfe1_clk_src.c, ""),
5142 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, ""),
5143 CLK_LOOKUP("bus_clk", camss_vfe_vfe_axi_clk.c, ""),
5144 CLK_LOOKUP("bus_clk", camss_vfe_vfe_ocmemnoc_clk.c, ""),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07005145 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "mdp.0"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005146 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd928000.qcom,iommu"),
5147 CLK_LOOKUP("core_clk", mdss_axi_clk.c, "fd928000.qcom,iommu"),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07005148 CLK_LOOKUP("bus_clk", mdss_axi_clk.c, "mdp.0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07005149 CLK_LOOKUP("core_clk", oxili_gfx3d_clk.c, "fdb00000.qcom,kgsl-3d0"),
5150 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005151 CLK_LOOKUP("mem_iface_clk", ocmemcx_ocmemnoc_clk.c,
5152 "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07005153 CLK_LOOKUP("core_clk", oxilicx_axi_clk.c, "fdb10000.qcom,iommu"),
5154 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb10000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07005155 CLK_LOOKUP("alt_core_clk", oxili_gfx3d_clk.c, "fdb10000.qcom,iommu"),
Naveen Ramarajbea2d5d2012-08-15 17:26:43 -07005156 CLK_LOOKUP("core_clk", ocmemgx_core_clk.c, "fdd00000.qcom,ocmem"),
5157 CLK_LOOKUP("iface_clk", ocmemcx_ocmemnoc_clk.c, "fdd00000.qcom,ocmem"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005158 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc84000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07005159 CLK_LOOKUP("alt_core_clk", venus0_vcodec0_clk.c, "fdc84000.qcom,iommu"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005160 CLK_LOOKUP("core_clk", venus0_axi_clk.c, "fdc84000.qcom,iommu"),
5161 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, ""),
Tianyi Gou828798d2012-05-02 21:12:38 -07005162 CLK_LOOKUP("src_clk", vcodec0_clk_src.c, "fdce0000.qcom,venus"),
5163 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdce0000.qcom,venus"),
5164 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdce0000.qcom,venus"),
5165 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdce0000.qcom,venus"),
5166 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdce0000.qcom,venus"),
Vinay Kalia40680aa2012-07-23 12:45:39 -07005167 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdc00000.qcom,vidc"),
5168 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc00000.qcom,vidc"),
5169 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdc00000.qcom,vidc"),
5170 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdc00000.qcom,vidc"),
Tianyi Gou828798d2012-05-02 21:12:38 -07005171
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005172
5173 /* LPASS clocks */
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -07005174 CLK_LOOKUP("bus_clk", audio_core_ixfabric_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005175 CLK_LOOKUP("core_clk", audio_core_slimbus_core_clk.c, "fe12f000.slim"),
5176 CLK_LOOKUP("iface_clk", audio_core_slimbus_lfabif_clk.c,
5177 "fe12f000.slim"),
5178 CLK_LOOKUP("core_clk", audio_core_lpaif_codec_spkr_clk_src.c, ""),
5179 CLK_LOOKUP("osr_clk", audio_core_lpaif_codec_spkr_osr_clk.c, ""),
5180 CLK_LOOKUP("ebit_clk", audio_core_lpaif_codec_spkr_ebit_clk.c, ""),
5181 CLK_LOOKUP("ibit_clk", audio_core_lpaif_codec_spkr_ibit_clk.c, ""),
5182 CLK_LOOKUP("core_clk", audio_core_lpaif_pri_clk_src.c, ""),
5183 CLK_LOOKUP("osr_clk", audio_core_lpaif_pri_osr_clk.c, ""),
5184 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pri_ebit_clk.c, ""),
5185 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pri_ibit_clk.c, ""),
5186 CLK_LOOKUP("core_clk", audio_core_lpaif_sec_clk_src.c, ""),
5187 CLK_LOOKUP("osr_clk", audio_core_lpaif_sec_osr_clk.c, ""),
5188 CLK_LOOKUP("ebit_clk", audio_core_lpaif_sec_ebit_clk.c, ""),
5189 CLK_LOOKUP("ibit_clk", audio_core_lpaif_sec_ibit_clk.c, ""),
5190 CLK_LOOKUP("core_clk", audio_core_lpaif_ter_clk_src.c, ""),
5191 CLK_LOOKUP("osr_clk", audio_core_lpaif_ter_osr_clk.c, ""),
5192 CLK_LOOKUP("ebit_clk", audio_core_lpaif_ter_ebit_clk.c, ""),
5193 CLK_LOOKUP("ibit_clk", audio_core_lpaif_ter_ibit_clk.c, ""),
5194 CLK_LOOKUP("core_clk", audio_core_lpaif_quad_clk_src.c, ""),
5195 CLK_LOOKUP("osr_clk", audio_core_lpaif_quad_osr_clk.c, ""),
5196 CLK_LOOKUP("ebit_clk", audio_core_lpaif_quad_ebit_clk.c, ""),
5197 CLK_LOOKUP("ibit_clk", audio_core_lpaif_quad_ibit_clk.c, ""),
Phani Kumar Uppalapati978f18d2012-08-08 15:49:39 -07005198 CLK_LOOKUP("pcm_clk", audio_core_lpaif_pcm0_clk_src.c,
Phani Kumar Uppalapati7474f3d2012-07-19 18:54:53 -07005199 "msm-dai-q6.4106"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005200 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm0_ebit_clk.c, ""),
Phani Kumar Uppalapati7474f3d2012-07-19 18:54:53 -07005201 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm0_ibit_clk.c,
5202 "msm-dai-q6.4106"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005203 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm0_ibit_clk.c, ""),
5204 CLK_LOOKUP("core_clk", audio_core_lpaif_pcm1_clk_src.c, ""),
5205 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm1_ebit_clk.c, ""),
5206 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm1_ibit_clk.c, ""),
Phani Kumar Uppalapati7474f3d2012-07-19 18:54:53 -07005207 CLK_LOOKUP("core_oe_src_clk", audio_core_lpaif_pcmoe_clk_src.c,
5208 "msm-dai-q6.4106"),
5209 CLK_LOOKUP("core_oe_clk", audio_core_lpaif_pcmoe_clk.c,
5210 "msm-dai-q6.4106"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005211
Matt Wagantallb2c78be2012-08-11 18:55:45 -07005212 CLK_LOOKUP("core_clk", mss_xo_q6_clk.c, "pil-q6v5-mss"),
Matt Wagantall8c2246d2012-08-12 17:08:04 -07005213 CLK_LOOKUP("bus_clk", gcc_mss_q6_bimc_axi_clk.c, "pil-q6v5-mss"),
Matt Wagantallb2c78be2012-08-11 18:55:45 -07005214 CLK_LOOKUP("iface_clk", gcc_mss_cfg_ahb_clk.c, "pil-q6v5-mss"),
Matt Wagantall8c2246d2012-08-12 17:08:04 -07005215 CLK_LOOKUP("reg_clk", mss_bus_q6_clk.c, "pil-q6v5-mss"),
Matt Wagantallb2c78be2012-08-11 18:55:45 -07005216 CLK_LOOKUP("mem_clk", gcc_boot_rom_ahb_clk.c, "pil-q6v5-mss"),
Vikram Mulukutla31926eb2012-08-12 19:58:08 -07005217
Matt Wagantallb2c78be2012-08-11 18:55:45 -07005218 CLK_LOOKUP("core_clk", q6ss_xo_clk.c, "pil-q6v5-lpass"),
5219 CLK_LOOKUP("bus_clk", gcc_lpass_q6_axi_clk.c, "pil-q6v5-lpass"),
5220 CLK_LOOKUP("iface_clk", q6ss_ahb_lfabif_clk.c, "pil-q6v5-lpass"),
5221 CLK_LOOKUP("reg_clk", q6ss_ahbm_clk.c, "pil-q6v5-lpass"),
Hariprasad Dhalinarasimhade991f02012-05-31 13:15:51 -07005222 CLK_LOOKUP("core_clk", gcc_prng_ahb_clk.c, "msm_rng"),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005223
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -07005224 CLK_LOOKUP("dfab_clk", pnoc_sps_clk.c, "msm_sps"),
5225 CLK_LOOKUP("bus_clk", pnoc_qseecom_clk.c, "qseecom"),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07005226
5227 CLK_LOOKUP("bus_clk", snoc_clk.c, ""),
5228 CLK_LOOKUP("bus_clk", pnoc_clk.c, ""),
5229 CLK_LOOKUP("bus_clk", cnoc_clk.c, ""),
5230 CLK_LOOKUP("mem_clk", bimc_clk.c, ""),
5231 CLK_LOOKUP("mem_clk", ocmemgx_clk.c, ""),
5232 CLK_LOOKUP("bus_clk", snoc_a_clk.c, ""),
5233 CLK_LOOKUP("bus_clk", pnoc_a_clk.c, ""),
5234 CLK_LOOKUP("bus_clk", cnoc_a_clk.c, ""),
5235 CLK_LOOKUP("mem_clk", bimc_a_clk.c, ""),
5236 CLK_LOOKUP("mem_clk", ocmemgx_a_clk.c, ""),
5237
5238 CLK_LOOKUP("bus_clk", cnoc_msmbus_clk.c, "msm_config_noc"),
5239 CLK_LOOKUP("bus_a_clk", cnoc_msmbus_a_clk.c, "msm_config_noc"),
5240 CLK_LOOKUP("bus_clk", snoc_msmbus_clk.c, "msm_sys_noc"),
5241 CLK_LOOKUP("bus_a_clk", snoc_msmbus_a_clk.c, "msm_sys_noc"),
5242 CLK_LOOKUP("bus_clk", pnoc_msmbus_clk.c, "msm_periph_noc"),
5243 CLK_LOOKUP("bus_a_clk", pnoc_msmbus_a_clk.c, "msm_periph_noc"),
5244 CLK_LOOKUP("mem_clk", bimc_msmbus_clk.c, "msm_bimc"),
5245 CLK_LOOKUP("mem_a_clk", bimc_msmbus_a_clk.c, "msm_bimc"),
5246 CLK_LOOKUP("mem_clk", bimc_acpu_a_clk.c, ""),
5247 CLK_LOOKUP("ocmem_clk", ocmemgx_msmbus_clk.c, "msm_bus"),
5248 CLK_LOOKUP("ocmem_a_clk", ocmemgx_msmbus_a_clk.c, "msm_bus"),
5249 CLK_LOOKUP("bus_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
5250 CLK_LOOKUP("bus_a_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07005251 CLK_LOOKUP("bus_clk", mmss_s0_axi_clk.c, "msm_mmss_noc"),
5252 CLK_LOOKUP("bus_a_clk", mmss_s0_axi_clk.c, "msm_mmss_noc"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005253 CLK_LOOKUP("iface_clk", gcc_mmss_noc_cfg_ahb_clk.c, ""),
5254 CLK_LOOKUP("iface_clk", gcc_ocmem_noc_cfg_ahb_clk.c, ""),
Vikram Mulukutla0f63e002012-06-28 14:29:44 -07005255
5256 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tmc-etr"),
5257 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tpiu"),
5258 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-replicator"),
5259 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tmc-etf"),
5260 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-merg"),
5261 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-in0"),
5262 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-in1"),
5263 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-kpss"),
5264 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-mmss"),
5265 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-stm"),
5266 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm0"),
5267 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm1"),
5268 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm2"),
5269 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm3"),
5270
5271 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tmc-etr"),
5272 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tpiu"),
5273 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-replicator"),
5274 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tmc-etf"),
5275 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-merg"),
5276 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-in0"),
5277 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-in1"),
5278 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-kpss"),
5279 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-mmss"),
5280 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-stm"),
5281 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm0"),
5282 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm1"),
5283 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm2"),
5284 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm3"),
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005285
5286 CLK_LOOKUP("l2_m_clk", l2_m_clk, ""),
5287 CLK_LOOKUP("krait0_m_clk", krait0_m_clk, ""),
5288 CLK_LOOKUP("krait1_m_clk", krait1_m_clk, ""),
5289 CLK_LOOKUP("krait2_m_clk", krait2_m_clk, ""),
5290 CLK_LOOKUP("krait3_m_clk", krait3_m_clk, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005291};
5292
5293static struct pll_config_regs gpll0_regs __initdata = {
5294 .l_reg = (void __iomem *)GPLL0_L_REG,
5295 .m_reg = (void __iomem *)GPLL0_M_REG,
5296 .n_reg = (void __iomem *)GPLL0_N_REG,
5297 .config_reg = (void __iomem *)GPLL0_USER_CTL_REG,
5298 .mode_reg = (void __iomem *)GPLL0_MODE_REG,
5299 .base = &virt_bases[GCC_BASE],
5300};
5301
5302/* GPLL0 at 600 MHz, main output enabled. */
5303static struct pll_config gpll0_config __initdata = {
5304 .l = 0x1f,
5305 .m = 0x1,
5306 .n = 0x4,
5307 .vco_val = 0x0,
5308 .vco_mask = BM(21, 20),
5309 .pre_div_val = 0x0,
5310 .pre_div_mask = BM(14, 12),
5311 .post_div_val = 0x0,
5312 .post_div_mask = BM(9, 8),
5313 .mn_ena_val = BIT(24),
5314 .mn_ena_mask = BIT(24),
5315 .main_output_val = BIT(0),
5316 .main_output_mask = BIT(0),
5317};
5318
5319static struct pll_config_regs gpll1_regs __initdata = {
5320 .l_reg = (void __iomem *)GPLL1_L_REG,
5321 .m_reg = (void __iomem *)GPLL1_M_REG,
5322 .n_reg = (void __iomem *)GPLL1_N_REG,
5323 .config_reg = (void __iomem *)GPLL1_USER_CTL_REG,
5324 .mode_reg = (void __iomem *)GPLL1_MODE_REG,
5325 .base = &virt_bases[GCC_BASE],
5326};
5327
5328/* GPLL1 at 480 MHz, main output enabled. */
5329static struct pll_config gpll1_config __initdata = {
5330 .l = 0x19,
5331 .m = 0x0,
5332 .n = 0x1,
5333 .vco_val = 0x0,
5334 .vco_mask = BM(21, 20),
5335 .pre_div_val = 0x0,
5336 .pre_div_mask = BM(14, 12),
5337 .post_div_val = 0x0,
5338 .post_div_mask = BM(9, 8),
5339 .main_output_val = BIT(0),
5340 .main_output_mask = BIT(0),
5341};
5342
5343static struct pll_config_regs mmpll0_regs __initdata = {
5344 .l_reg = (void __iomem *)MMPLL0_L_REG,
5345 .m_reg = (void __iomem *)MMPLL0_M_REG,
5346 .n_reg = (void __iomem *)MMPLL0_N_REG,
5347 .config_reg = (void __iomem *)MMPLL0_USER_CTL_REG,
5348 .mode_reg = (void __iomem *)MMPLL0_MODE_REG,
5349 .base = &virt_bases[MMSS_BASE],
5350};
5351
5352/* MMPLL0 at 800 MHz, main output enabled. */
5353static struct pll_config mmpll0_config __initdata = {
5354 .l = 0x29,
5355 .m = 0x2,
5356 .n = 0x3,
5357 .vco_val = 0x0,
5358 .vco_mask = BM(21, 20),
5359 .pre_div_val = 0x0,
5360 .pre_div_mask = BM(14, 12),
5361 .post_div_val = 0x0,
5362 .post_div_mask = BM(9, 8),
5363 .mn_ena_val = BIT(24),
5364 .mn_ena_mask = BIT(24),
5365 .main_output_val = BIT(0),
5366 .main_output_mask = BIT(0),
5367};
5368
5369static struct pll_config_regs mmpll1_regs __initdata = {
5370 .l_reg = (void __iomem *)MMPLL1_L_REG,
5371 .m_reg = (void __iomem *)MMPLL1_M_REG,
5372 .n_reg = (void __iomem *)MMPLL1_N_REG,
5373 .config_reg = (void __iomem *)MMPLL1_USER_CTL_REG,
5374 .mode_reg = (void __iomem *)MMPLL1_MODE_REG,
5375 .base = &virt_bases[MMSS_BASE],
5376};
5377
5378/* MMPLL1 at 1000 MHz, main output enabled. */
5379static struct pll_config mmpll1_config __initdata = {
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005380 .l = 0x2C,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005381 .m = 0x1,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005382 .n = 0x10,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005383 .vco_val = 0x0,
5384 .vco_mask = BM(21, 20),
5385 .pre_div_val = 0x0,
5386 .pre_div_mask = BM(14, 12),
5387 .post_div_val = 0x0,
5388 .post_div_mask = BM(9, 8),
5389 .mn_ena_val = BIT(24),
5390 .mn_ena_mask = BIT(24),
5391 .main_output_val = BIT(0),
5392 .main_output_mask = BIT(0),
5393};
5394
5395static struct pll_config_regs mmpll3_regs __initdata = {
5396 .l_reg = (void __iomem *)MMPLL3_L_REG,
5397 .m_reg = (void __iomem *)MMPLL3_M_REG,
5398 .n_reg = (void __iomem *)MMPLL3_N_REG,
5399 .config_reg = (void __iomem *)MMPLL3_USER_CTL_REG,
5400 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
5401 .base = &virt_bases[MMSS_BASE],
5402};
5403
5404/* MMPLL3 at 820 MHz, main output enabled. */
5405static struct pll_config mmpll3_config __initdata = {
5406 .l = 0x2A,
5407 .m = 0x11,
5408 .n = 0x18,
5409 .vco_val = 0x0,
5410 .vco_mask = BM(21, 20),
5411 .pre_div_val = 0x0,
5412 .pre_div_mask = BM(14, 12),
5413 .post_div_val = 0x0,
5414 .post_div_mask = BM(9, 8),
5415 .mn_ena_val = BIT(24),
5416 .mn_ena_mask = BIT(24),
5417 .main_output_val = BIT(0),
5418 .main_output_mask = BIT(0),
5419};
5420
5421static struct pll_config_regs lpapll0_regs __initdata = {
5422 .l_reg = (void __iomem *)LPAPLL_L_REG,
5423 .m_reg = (void __iomem *)LPAPLL_M_REG,
5424 .n_reg = (void __iomem *)LPAPLL_N_REG,
5425 .config_reg = (void __iomem *)LPAPLL_USER_CTL_REG,
5426 .mode_reg = (void __iomem *)LPAPLL_MODE_REG,
5427 .base = &virt_bases[LPASS_BASE],
5428};
5429
5430/* LPAPLL0 at 491.52 MHz, main output enabled. */
5431static struct pll_config lpapll0_config __initdata = {
5432 .l = 0x33,
5433 .m = 0x1,
5434 .n = 0x5,
5435 .vco_val = 0x0,
5436 .vco_mask = BM(21, 20),
5437 .pre_div_val = BVAL(14, 12, 0x1),
5438 .pre_div_mask = BM(14, 12),
5439 .post_div_val = 0x0,
5440 .post_div_mask = BM(9, 8),
5441 .mn_ena_val = BIT(24),
5442 .mn_ena_mask = BIT(24),
5443 .main_output_val = BIT(0),
5444 .main_output_mask = BIT(0),
5445};
5446
Matt Wagantall8c55d7e2012-07-17 19:46:32 -07005447#define PLL_AUX_OUTPUT_BIT 1
Matt Wagantalle7502372012-08-08 00:10:10 -07005448#define PLL_AUX2_OUTPUT_BIT 2
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005449
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -07005450#define PWR_ON_MASK BIT(31)
5451#define EN_REST_WAIT_MASK (0xF << 20)
5452#define EN_FEW_WAIT_MASK (0xF << 16)
5453#define CLK_DIS_WAIT_MASK (0xF << 12)
5454#define SW_OVERRIDE_MASK BIT(2)
5455#define HW_CONTROL_MASK BIT(1)
5456#define SW_COLLAPSE_MASK BIT(0)
5457
5458/* Wait 2^n CXO cycles between all states. Here, n=2 (4 cycles). */
5459#define EN_REST_WAIT_VAL (0x2 << 20)
5460#define EN_FEW_WAIT_VAL (0x2 << 16)
5461#define CLK_DIS_WAIT_VAL (0x2 << 12)
5462#define GDSC_TIMEOUT_US 50000
5463
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005464static void __init reg_init(void)
5465{
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -07005466 u32 regval, status;
5467 int ret;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005468
5469 if (!(readl_relaxed(GCC_REG_BASE(GPLL0_STATUS_REG))
5470 & gpll0_clk_src.status_mask))
Vikram Mulukutlae12adf62012-07-18 13:55:31 -07005471 configure_sr_hpm_lp_pll(&gpll0_config, &gpll0_regs, 1);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005472
5473 if (!(readl_relaxed(GCC_REG_BASE(GPLL1_STATUS_REG))
5474 & gpll1_clk_src.status_mask))
Vikram Mulukutlae12adf62012-07-18 13:55:31 -07005475 configure_sr_hpm_lp_pll(&gpll1_config, &gpll1_regs, 1);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005476
Vikram Mulukutlae12adf62012-07-18 13:55:31 -07005477 configure_sr_hpm_lp_pll(&mmpll0_config, &mmpll0_regs, 1);
5478 configure_sr_hpm_lp_pll(&mmpll1_config, &mmpll1_regs, 1);
5479 configure_sr_hpm_lp_pll(&mmpll3_config, &mmpll3_regs, 0);
5480 configure_sr_hpm_lp_pll(&lpapll0_config, &lpapll0_regs, 1);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005481
Matt Wagantalle7502372012-08-08 00:10:10 -07005482 /* Enable GPLL0's aux outputs. */
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005483 regval = readl_relaxed(GCC_REG_BASE(GPLL0_USER_CTL_REG));
Matt Wagantalle7502372012-08-08 00:10:10 -07005484 regval |= BIT(PLL_AUX_OUTPUT_BIT) | BIT(PLL_AUX2_OUTPUT_BIT);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005485 writel_relaxed(regval, GCC_REG_BASE(GPLL0_USER_CTL_REG));
5486
5487 /* Vote for GPLL0 to turn on. Needed by acpuclock. */
5488 regval = readl_relaxed(GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5489 regval |= BIT(0);
5490 writel_relaxed(regval, GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5491
5492 /*
5493 * TODO: Confirm that no clocks need to be voted on in this sleep vote
5494 * register.
5495 */
5496 writel_relaxed(0x0, GCC_REG_BASE(APCS_CLOCK_SLEEP_ENA_VOTE));
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -07005497
5498 /*
5499 * TODO: The following sequence enables the LPASS audio core GDSC.
5500 * Remove when this becomes unnecessary.
5501 */
5502
5503 /*
5504 * Disable HW trigger: collapse/restore occur based on registers writes.
5505 * Disable SW override: Use hardware state-machine for sequencing.
5506 */
5507 regval = readl_relaxed(LPASS_REG_BASE(AUDIO_CORE_GDSCR));
5508 regval &= ~(HW_CONTROL_MASK | SW_OVERRIDE_MASK);
5509
5510 /* Configure wait time between states. */
5511 regval &= ~(EN_REST_WAIT_MASK | EN_FEW_WAIT_MASK | CLK_DIS_WAIT_MASK);
5512 regval |= EN_REST_WAIT_VAL | EN_FEW_WAIT_VAL | CLK_DIS_WAIT_VAL;
5513 writel_relaxed(regval, LPASS_REG_BASE(AUDIO_CORE_GDSCR));
5514
5515 regval = readl_relaxed(LPASS_REG_BASE(AUDIO_CORE_GDSCR));
5516 regval &= ~BIT(0);
5517 writel_relaxed(regval, LPASS_REG_BASE(AUDIO_CORE_GDSCR));
5518
5519 ret = readl_poll_timeout(LPASS_REG_BASE(AUDIO_CORE_GDSCR), status,
5520 status & PWR_ON_MASK, 50, GDSC_TIMEOUT_US);
5521 WARN(ret, "LPASS Audio Core GDSC did not power on.\n");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005522}
5523
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -07005524static void __init mdss_clock_setup(void)
5525{
5526 clk_ops_byte = clk_ops_rcg_mnd;
5527 clk_ops_byte.set_rate = set_rate_byte;
5528 clk_ops_dsi_byte_pll.get_parent = dsi_pll_clk_get_parent;
5529
5530 clk_ops_pixel = clk_ops_rcg;
5531 clk_ops_pixel.set_rate = set_rate_pixel;
5532 clk_ops_dsi_pixel_pll.get_parent = dsi_pll_clk_get_parent;
5533
5534 mdss_clk_ctrl_init();
5535}
5536
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005537static void __init msm8974_clock_post_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005538{
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005539 clk_set_rate(&axi_clk_src.c, 282000000);
5540 clk_set_rate(&ocmemnoc_clk_src.c, 282000000);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005541
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005542 /*
Vikram Mulukutla09e20812012-07-12 11:32:42 -07005543 * Hold an active set vote at a rate of 40MHz for the MMSS NOC AHB
5544 * source. Sleep set vote is 0.
5545 */
5546 clk_set_rate(&mmssnoc_ahb_a_clk.c, 40000000);
5547 clk_prepare_enable(&mmssnoc_ahb_a_clk.c);
5548
5549 /*
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005550 * Hold an active set vote for CXO; this is because CXO is expected
5551 * to remain on whenever CPUs aren't power collapsed.
5552 */
5553 clk_prepare_enable(&cxo_a_clk_src.c);
5554
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -07005555 /* TODO: Temporarily enable a clock to allow access to LPASS core
5556 * registers.
5557 */
5558 clk_prepare_enable(&audio_core_ixfabric_clk.c);
5559
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005560 /*
5561 * TODO: Temporarily enable NOC configuration AHB clocks. Remove when
5562 * the bus driver is ready.
5563 */
5564 clk_prepare_enable(&gcc_mmss_noc_cfg_ahb_clk.c);
5565 clk_prepare_enable(&gcc_ocmem_noc_cfg_ahb_clk.c);
5566
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -07005567 mdss_clock_setup();
5568
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005569 /* Set rates for single-rate clocks. */
5570 clk_set_rate(&usb30_master_clk_src.c,
5571 usb30_master_clk_src.freq_tbl[0].freq_hz);
5572 clk_set_rate(&tsif_ref_clk_src.c,
5573 tsif_ref_clk_src.freq_tbl[0].freq_hz);
5574 clk_set_rate(&usb_hs_system_clk_src.c,
5575 usb_hs_system_clk_src.freq_tbl[0].freq_hz);
5576 clk_set_rate(&usb_hsic_clk_src.c,
5577 usb_hsic_clk_src.freq_tbl[0].freq_hz);
5578 clk_set_rate(&usb_hsic_io_cal_clk_src.c,
5579 usb_hsic_io_cal_clk_src.freq_tbl[0].freq_hz);
5580 clk_set_rate(&usb_hsic_system_clk_src.c,
5581 usb_hsic_system_clk_src.freq_tbl[0].freq_hz);
5582 clk_set_rate(&usb30_mock_utmi_clk_src.c,
5583 usb30_mock_utmi_clk_src.freq_tbl[0].freq_hz);
5584 clk_set_rate(&pdm2_clk_src.c, pdm2_clk_src.freq_tbl[0].freq_hz);
5585 clk_set_rate(&cci_clk_src.c, cci_clk_src.freq_tbl[0].freq_hz);
5586 clk_set_rate(&mclk0_clk_src.c, mclk0_clk_src.freq_tbl[0].freq_hz);
5587 clk_set_rate(&mclk1_clk_src.c, mclk1_clk_src.freq_tbl[0].freq_hz);
5588 clk_set_rate(&mclk2_clk_src.c, mclk2_clk_src.freq_tbl[0].freq_hz);
5589 clk_set_rate(&edpaux_clk_src.c, edpaux_clk_src.freq_tbl[0].freq_hz);
5590 clk_set_rate(&esc0_clk_src.c, esc0_clk_src.freq_tbl[0].freq_hz);
5591 clk_set_rate(&esc1_clk_src.c, esc1_clk_src.freq_tbl[0].freq_hz);
5592 clk_set_rate(&hdmi_clk_src.c, hdmi_clk_src.freq_tbl[0].freq_hz);
5593 clk_set_rate(&vsync_clk_src.c, vsync_clk_src.freq_tbl[0].freq_hz);
5594 clk_set_rate(&audio_core_slimbus_core_clk_src.c,
5595 audio_core_slimbus_core_clk_src.freq_tbl[0].freq_hz);
5596}
5597
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005598#define GCC_CC_PHYS 0xFC400000
5599#define GCC_CC_SIZE SZ_16K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005600
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005601#define MMSS_CC_PHYS 0xFD8C0000
5602#define MMSS_CC_SIZE SZ_256K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005603
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005604#define LPASS_CC_PHYS 0xFE000000
5605#define LPASS_CC_SIZE SZ_256K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005606
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005607#define MSS_CC_PHYS 0xFC980000
5608#define MSS_CC_SIZE SZ_16K
5609
5610#define APCS_GCC_CC_PHYS 0xF9011000
5611#define APCS_GCC_CC_SIZE SZ_4K
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005612
Vikram Mulukutla77140da2012-08-13 21:37:18 -07005613static void __init enable_rpm_scaling(void)
5614{
5615 int rc, value = 0x1;
5616 struct msm_rpm_kvp kvp = {
5617 .key = RPM_SMD_KEY_ENABLE,
5618 .data = (void *)&value,
5619 .length = sizeof(value),
5620 };
5621
5622 rc = msm_rpm_send_message_noirq(MSM_RPM_CTX_SLEEP_SET,
5623 RPM_MISC_CLK_TYPE, RPM_SCALING_ENABLE_ID, &kvp, 1);
5624 WARN(rc < 0, "RPM clock scaling (sleep set) did not enable!\n");
5625
5626 rc = msm_rpm_send_message_noirq(MSM_RPM_CTX_ACTIVE_SET,
5627 RPM_MISC_CLK_TYPE, RPM_SCALING_ENABLE_ID, &kvp, 1);
5628 WARN(rc < 0, "RPM clock scaling (active set) did not enable!\n");
5629}
5630
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005631static void __init msm8974_clock_pre_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005632{
5633 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5634 if (!virt_bases[GCC_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005635 panic("clock-8974: Unable to ioremap GCC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005636
5637 virt_bases[MMSS_BASE] = ioremap(MMSS_CC_PHYS, MMSS_CC_SIZE);
5638 if (!virt_bases[MMSS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005639 panic("clock-8974: Unable to ioremap MMSS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005640
5641 virt_bases[LPASS_BASE] = ioremap(LPASS_CC_PHYS, LPASS_CC_SIZE);
5642 if (!virt_bases[LPASS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005643 panic("clock-8974: Unable to ioremap LPASS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005644
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005645 virt_bases[MSS_BASE] = ioremap(MSS_CC_PHYS, MSS_CC_SIZE);
5646 if (!virt_bases[MSS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005647 panic("clock-8974: Unable to ioremap MSS_CC memory!");
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005648
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005649 virt_bases[APCS_BASE] = ioremap(APCS_GCC_CC_PHYS, APCS_GCC_CC_SIZE);
5650 if (!virt_bases[APCS_BASE])
5651 panic("clock-8974: Unable to ioremap APCS_GCC_CC memory!");
5652
Vikram Mulukutlae12adf62012-07-18 13:55:31 -07005653 clk_ops_local_pll.enable = sr_hpm_lp_pll_clk_enable;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005654
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005655 vdd_dig_reg = rpm_regulator_get(NULL, "vdd_dig");
5656 if (IS_ERR(vdd_dig_reg))
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005657 panic("clock-8974: Unable to get the vdd_dig regulator!");
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005658
5659 /*
5660 * TODO: Set a voltage and enable vdd_dig, leaving the voltage high
5661 * until late_init. This may not be necessary with clock handoff;
5662 * Investigate this code on a real non-simulator target to determine
5663 * its necessity.
5664 */
5665 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5666 rpm_regulator_enable(vdd_dig_reg);
5667
Vikram Mulukutla77140da2012-08-13 21:37:18 -07005668 enable_rpm_scaling();
5669
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005670 reg_init();
5671}
5672
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005673static int __init msm8974_clock_late_init(void)
5674{
5675 return unvote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5676}
5677
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005678static void __init msm8974_rumi_clock_pre_init(void)
5679{
5680 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5681 if (!virt_bases[GCC_BASE])
5682 panic("clock-8974: Unable to ioremap GCC memory!");
5683
5684 /* SDCC clocks are partially emulated in the RUMI */
5685 sdcc1_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5686 sdcc2_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5687 sdcc3_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5688 sdcc4_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5689
5690 vdd_dig_reg = rpm_regulator_get(NULL, "vdd_dig");
5691 if (IS_ERR(vdd_dig_reg))
5692 panic("clock-8974: Unable to get the vdd_dig regulator!");
5693
5694 /*
5695 * TODO: Set a voltage and enable vdd_dig, leaving the voltage high
5696 * until late_init. This may not be necessary with clock handoff;
5697 * Investigate this code on a real non-simulator target to determine
5698 * its necessity.
5699 */
5700 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5701 rpm_regulator_enable(vdd_dig_reg);
5702}
5703
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005704struct clock_init_data msm8974_clock_init_data __initdata = {
5705 .table = msm_clocks_8974,
5706 .size = ARRAY_SIZE(msm_clocks_8974),
5707 .pre_init = msm8974_clock_pre_init,
5708 .post_init = msm8974_clock_post_init,
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005709 .late_init = msm8974_clock_late_init,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005710};
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005711
5712struct clock_init_data msm8974_rumi_clock_init_data __initdata = {
5713 .table = msm_clocks_8974_rumi,
5714 .size = ARRAY_SIZE(msm_clocks_8974_rumi),
5715 .pre_init = msm8974_rumi_clock_pre_init,
5716};