blob: fee8445463fa3c02be2082bb965b19a950e7396b [file] [log] [blame]
Manu Gautam5143b252012-01-05 19:25:23 -08001/* Copyright (c) 2009-2012, Code Aurora Forum. All rights reserved.
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/err.h>
16#include <linux/ctype.h>
17#include <linux/bitops.h>
18#include <linux/io.h>
19#include <linux/spinlock.h>
20#include <linux/delay.h>
21#include <linux/clk.h>
22#include <linux/clkdev.h>
23
24#include <asm/mach-types.h>
25
26#include <mach/msm_iomap.h>
Vikram Mulukutla73d42112011-09-19 16:32:54 -070027#include <mach/rpm-9615.h>
Vikram Mulukutlab5e1cda2011-10-04 16:17:22 -070028#include <mach/rpm-regulator.h>
Vikram Mulukutla489e39e2011-08-31 18:04:05 -070029
Matt Wagantalld55b90f2012-02-23 23:27:44 -080030#include "clock.h"
Vikram Mulukutla489e39e2011-08-31 18:04:05 -070031#include "clock-local.h"
32#include "clock-voter.h"
Vikram Mulukutla73d42112011-09-19 16:32:54 -070033#include "clock-rpm.h"
Vikram Mulukutla489e39e2011-08-31 18:04:05 -070034#include "devices.h"
Vikram Mulukutla681d8682012-03-09 23:56:20 -080035#include "clock-pll.h"
Vikram Mulukutla489e39e2011-08-31 18:04:05 -070036
37#define REG(off) (MSM_CLK_CTL_BASE + (off))
38#define REG_LPA(off) (MSM_LPASS_CLK_CTL_BASE + (off))
39#define REG_GCC(off) (MSM_APCS_GCC_BASE + (off))
40
41/* Peripheral clock registers. */
42#define CE1_HCLK_CTL_REG REG(0x2720)
43#define CE1_CORE_CLK_CTL_REG REG(0x2724)
44#define DMA_BAM_HCLK_CTL REG(0x25C0)
45#define CLK_HALT_CFPB_STATEA_REG REG(0x2FCC)
46#define CLK_HALT_CFPB_STATEB_REG REG(0x2FD0)
47#define CLK_HALT_CFPB_STATEC_REG REG(0x2FD4)
48#define CLK_HALT_DFAB_STATE_REG REG(0x2FC8)
49
50#define CLK_HALT_MSS_KPSS_MISC_STATE_REG REG(0x2FDC)
51#define CLK_HALT_SFPB_MISC_STATE_REG REG(0x2FD8)
52#define CLK_TEST_REG REG(0x2FA0)
Matt Wagantall7625a4c2011-11-01 16:17:53 -070053#define GPn_MD_REG(n) REG(0x2D00+(0x20*(n)))
54#define GPn_NS_REG(n) REG(0x2D24+(0x20*(n)))
Vikram Mulukutla489e39e2011-08-31 18:04:05 -070055#define GSBIn_HCLK_CTL_REG(n) REG(0x29C0+(0x20*((n)-1)))
56#define GSBIn_QUP_APPS_MD_REG(n) REG(0x29C8+(0x20*((n)-1)))
57#define GSBIn_QUP_APPS_NS_REG(n) REG(0x29CC+(0x20*((n)-1)))
58#define GSBIn_RESET_REG(n) REG(0x29DC+(0x20*((n)-1)))
59#define GSBIn_UART_APPS_MD_REG(n) REG(0x29D0+(0x20*((n)-1)))
60#define GSBIn_UART_APPS_NS_REG(n) REG(0x29D4+(0x20*((n)-1)))
61#define PDM_CLK_NS_REG REG(0x2CC0)
62#define BB_PLL_ENA_SC0_REG REG(0x34C0)
63
64#define BB_PLL0_L_VAL_REG REG(0x30C4)
65#define BB_PLL0_M_VAL_REG REG(0x30C8)
66#define BB_PLL0_MODE_REG REG(0x30C0)
67#define BB_PLL0_N_VAL_REG REG(0x30CC)
68#define BB_PLL0_STATUS_REG REG(0x30D8)
69#define BB_PLL0_CONFIG_REG REG(0x30D4)
70#define BB_PLL0_TEST_CTL_REG REG(0x30D0)
71
72#define BB_PLL8_L_VAL_REG REG(0x3144)
73#define BB_PLL8_M_VAL_REG REG(0x3148)
74#define BB_PLL8_MODE_REG REG(0x3140)
75#define BB_PLL8_N_VAL_REG REG(0x314C)
76#define BB_PLL8_STATUS_REG REG(0x3158)
77#define BB_PLL8_CONFIG_REG REG(0x3154)
78#define BB_PLL8_TEST_CTL_REG REG(0x3150)
79
80#define BB_PLL14_L_VAL_REG REG(0x31C4)
81#define BB_PLL14_M_VAL_REG REG(0x31C8)
82#define BB_PLL14_MODE_REG REG(0x31C0)
83#define BB_PLL14_N_VAL_REG REG(0x31CC)
84#define BB_PLL14_STATUS_REG REG(0x31D8)
85#define BB_PLL14_CONFIG_REG REG(0x31D4)
86#define BB_PLL14_TEST_CTL_REG REG(0x31D0)
87
88#define SC_PLL0_L_VAL_REG REG(0x3208)
89#define SC_PLL0_M_VAL_REG REG(0x320C)
90#define SC_PLL0_MODE_REG REG(0x3200)
91#define SC_PLL0_N_VAL_REG REG(0x3210)
92#define SC_PLL0_STATUS_REG REG(0x321C)
93#define SC_PLL0_CONFIG_REG REG(0x3204)
94#define SC_PLL0_TEST_CTL_REG REG(0x3218)
95
96#define PLLTEST_PAD_CFG_REG REG(0x2FA4)
97#define PMEM_ACLK_CTL_REG REG(0x25A0)
98#define RINGOSC_NS_REG REG(0x2DC0)
99#define RINGOSC_STATUS_REG REG(0x2DCC)
100#define RINGOSC_TCXO_CTL_REG REG(0x2DC4)
101#define SC0_U_CLK_BRANCH_ENA_VOTE_REG REG(0x3080)
102#define SDCn_APPS_CLK_MD_REG(n) REG(0x2828+(0x20*((n)-1)))
103#define SDCn_APPS_CLK_NS_REG(n) REG(0x282C+(0x20*((n)-1)))
104#define SDCn_HCLK_CTL_REG(n) REG(0x2820+(0x20*((n)-1)))
105#define SDCn_RESET_REG(n) REG(0x2830+(0x20*((n)-1)))
106#define USB_HS1_HCLK_CTL_REG REG(0x2900)
107#define USB_HS1_RESET_REG REG(0x2910)
108#define USB_HS1_XCVR_FS_CLK_MD_REG REG(0x2908)
109#define USB_HS1_XCVR_FS_CLK_NS_REG REG(0x290C)
110#define USB_HS1_SYS_CLK_MD_REG REG(0x36A0)
111#define USB_HS1_SYS_CLK_NS_REG REG(0x36A4)
112#define USB_HSIC_HCLK_CTL_REG REG(0x2920)
113#define USB_HSIC_XCVR_FS_CLK_MD_REG REG(0x2924)
114#define USB_HSIC_XCVR_FS_CLK_NS_REG REG(0x2928)
115#define USB_HSIC_RESET_REG REG(0x2934)
116#define USB_HSIC_HSIO_CAL_CLK_CTL_REG REG(0x2B48)
117#define USB_HSIC_CLK_MD_REG REG(0x2B4C)
118#define USB_HSIC_CLK_NS_REG REG(0x2B50)
119#define USB_HSIC_SYSTEM_CLK_MD_REG REG(0x2B54)
120#define USB_HSIC_SYSTEM_CLK_NS_REG REG(0x2B58)
121#define SLIMBUS_XO_SRC_CLK_CTL_REG REG(0x2628)
122
123/* Low-power Audio clock registers. */
Vikram Mulukutlaefd64f52012-01-09 17:41:09 -0800124#define LCC_CLK_HS_DEBUG_CFG_REG REG_LPA(0x00A4)
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700125#define LCC_CLK_LS_DEBUG_CFG_REG REG_LPA(0x00A8)
126#define LCC_CODEC_I2S_MIC_MD_REG REG_LPA(0x0064)
127#define LCC_CODEC_I2S_MIC_NS_REG REG_LPA(0x0060)
128#define LCC_CODEC_I2S_MIC_STATUS_REG REG_LPA(0x0068)
129#define LCC_CODEC_I2S_SPKR_MD_REG REG_LPA(0x0070)
130#define LCC_CODEC_I2S_SPKR_NS_REG REG_LPA(0x006C)
131#define LCC_CODEC_I2S_SPKR_STATUS_REG REG_LPA(0x0074)
132#define LCC_MI2S_MD_REG REG_LPA(0x004C)
133#define LCC_MI2S_NS_REG REG_LPA(0x0048)
134#define LCC_MI2S_STATUS_REG REG_LPA(0x0050)
135#define LCC_PCM_MD_REG REG_LPA(0x0058)
136#define LCC_PCM_NS_REG REG_LPA(0x0054)
137#define LCC_PCM_STATUS_REG REG_LPA(0x005C)
Stephen Boyde04f0f72012-05-23 18:34:32 -0700138#define LCC_SEC_PCM_MD_REG REG_LPA(0x00F4)
139#define LCC_SEC_PCM_NS_REG REG_LPA(0x00F0)
140#define LCC_SEC_PCM_STATUS_REG REG_LPA(0x00F8)
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700141#define LCC_PLL0_STATUS_REG REG_LPA(0x0018)
142#define LCC_SPARE_I2S_MIC_MD_REG REG_LPA(0x007C)
143#define LCC_SPARE_I2S_MIC_NS_REG REG_LPA(0x0078)
144#define LCC_SPARE_I2S_MIC_STATUS_REG REG_LPA(0x0080)
145#define LCC_SPARE_I2S_SPKR_MD_REG REG_LPA(0x0088)
146#define LCC_SPARE_I2S_SPKR_NS_REG REG_LPA(0x0084)
147#define LCC_SPARE_I2S_SPKR_STATUS_REG REG_LPA(0x008C)
148#define LCC_SLIMBUS_NS_REG REG_LPA(0x00CC)
149#define LCC_SLIMBUS_MD_REG REG_LPA(0x00D0)
150#define LCC_SLIMBUS_STATUS_REG REG_LPA(0x00D4)
151#define LCC_AHBEX_BRANCH_CTL_REG REG_LPA(0x00E4)
152#define LCC_PRI_PLL_CLK_CTL_REG REG_LPA(0x00C4)
153
154#define GCC_APCS_CLK_DIAG REG_GCC(0x001C)
155
156/* MUX source input identifiers. */
Vikram Mulukutla128986a2012-07-10 13:32:08 -0700157#define cxo_to_bb_mux 0
158#define pll8_to_bb_mux 3
159#define pll8_activeonly_to_bb_mux 3
160#define pll14_to_bb_mux 4
161#define gnd_to_bb_mux 6
162#define cxo_to_xo_mux 0
163#define gnd_to_xo_mux 3
164#define cxo_to_lpa_mux 1
165#define pll4_to_lpa_mux 2
166#define gnd_to_lpa_mux 6
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700167
168/* Test Vector Macros */
169#define TEST_TYPE_PER_LS 1
170#define TEST_TYPE_PER_HS 2
171#define TEST_TYPE_LPA 5
Vikram Mulukutlaefd64f52012-01-09 17:41:09 -0800172#define TEST_TYPE_LPA_HS 6
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700173#define TEST_TYPE_SHIFT 24
174#define TEST_CLK_SEL_MASK BM(23, 0)
175#define TEST_VECTOR(s, t) (((t) << TEST_TYPE_SHIFT) | BVAL(23, 0, (s)))
176#define TEST_PER_LS(s) TEST_VECTOR((s), TEST_TYPE_PER_LS)
177#define TEST_PER_HS(s) TEST_VECTOR((s), TEST_TYPE_PER_HS)
178#define TEST_LPA(s) TEST_VECTOR((s), TEST_TYPE_LPA)
Vikram Mulukutlaefd64f52012-01-09 17:41:09 -0800179#define TEST_LPA_HS(s) TEST_VECTOR((s), TEST_TYPE_LPA_HS)
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700180
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700181enum vdd_dig_levels {
182 VDD_DIG_NONE,
183 VDD_DIG_LOW,
184 VDD_DIG_NOMINAL,
185 VDD_DIG_HIGH
186};
187
188static int set_vdd_dig(struct clk_vdd_class *vdd_class, int level)
189{
Vikram Mulukutla8c648eb2012-06-01 11:49:35 -0700190 static const int vdd_corner[] = {
191 [VDD_DIG_NONE] = RPM_VREG_CORNER_NONE,
192 [VDD_DIG_LOW] = RPM_VREG_CORNER_LOW,
193 [VDD_DIG_NOMINAL] = RPM_VREG_CORNER_NOMINAL,
194 [VDD_DIG_HIGH] = RPM_VREG_CORNER_HIGH,
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700195 };
196
Vikram Mulukutla8c648eb2012-06-01 11:49:35 -0700197 return rpm_vreg_set_voltage(RPM_VREG_ID_PM8018_VDD_DIG_CORNER,
198 RPM_VREG_VOTER3, vdd_corner[level], RPM_VREG_CORNER_HIGH, 1);
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700199}
200
201static DEFINE_VDD_CLASS(vdd_dig, set_vdd_dig);
202
203#define VDD_DIG_FMAX_MAP1(l1, f1) \
204 .vdd_class = &vdd_dig, \
205 .fmax[VDD_DIG_##l1] = (f1)
206#define VDD_DIG_FMAX_MAP2(l1, f1, l2, f2) \
207 .vdd_class = &vdd_dig, \
208 .fmax[VDD_DIG_##l1] = (f1), \
209 .fmax[VDD_DIG_##l2] = (f2)
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700210
211/*
212 * Clock Descriptions
213 */
214
Stephen Boyd72a80352012-01-26 15:57:38 -0800215DEFINE_CLK_RPM_BRANCH(cxo_clk, cxo_a_clk, CXO, 19200000);
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700216
Vikram Mulukutla31680ae2011-11-04 14:23:55 -0700217static DEFINE_SPINLOCK(soft_vote_lock);
218
Matt Wagantallf82f2942012-01-27 13:56:13 -0800219static int pll_acpu_vote_clk_enable(struct clk *c)
Vikram Mulukutla31680ae2011-11-04 14:23:55 -0700220{
221 int ret = 0;
222 unsigned long flags;
Matt Wagantallf82f2942012-01-27 13:56:13 -0800223 struct pll_vote_clk *pllv = to_pll_vote_clk(c);
Vikram Mulukutla31680ae2011-11-04 14:23:55 -0700224
225 spin_lock_irqsave(&soft_vote_lock, flags);
226
Matt Wagantallf82f2942012-01-27 13:56:13 -0800227 if (!*pllv->soft_vote)
228 ret = pll_vote_clk_enable(c);
Vikram Mulukutla31680ae2011-11-04 14:23:55 -0700229 if (ret == 0)
Matt Wagantallf82f2942012-01-27 13:56:13 -0800230 *pllv->soft_vote |= (pllv->soft_vote_mask);
Vikram Mulukutla31680ae2011-11-04 14:23:55 -0700231
232 spin_unlock_irqrestore(&soft_vote_lock, flags);
233 return ret;
234}
235
Matt Wagantallf82f2942012-01-27 13:56:13 -0800236static void pll_acpu_vote_clk_disable(struct clk *c)
Vikram Mulukutla31680ae2011-11-04 14:23:55 -0700237{
238 unsigned long flags;
Matt Wagantallf82f2942012-01-27 13:56:13 -0800239 struct pll_vote_clk *pllv = to_pll_vote_clk(c);
Vikram Mulukutla31680ae2011-11-04 14:23:55 -0700240
241 spin_lock_irqsave(&soft_vote_lock, flags);
242
Matt Wagantallf82f2942012-01-27 13:56:13 -0800243 *pllv->soft_vote &= ~(pllv->soft_vote_mask);
244 if (!*pllv->soft_vote)
245 pll_vote_clk_disable(c);
Vikram Mulukutla31680ae2011-11-04 14:23:55 -0700246
247 spin_unlock_irqrestore(&soft_vote_lock, flags);
248}
249
250static struct clk_ops clk_ops_pll_acpu_vote = {
251 .enable = pll_acpu_vote_clk_enable,
252 .disable = pll_acpu_vote_clk_disable,
Vikram Mulukutla31680ae2011-11-04 14:23:55 -0700253 .is_enabled = pll_vote_clk_is_enabled,
Vikram Mulukutla31680ae2011-11-04 14:23:55 -0700254 .get_parent = pll_vote_clk_get_parent,
Vikram Mulukutla31680ae2011-11-04 14:23:55 -0700255};
256
257#define PLL_SOFT_VOTE_PRIMARY BIT(0)
258#define PLL_SOFT_VOTE_ACPU BIT(1)
259
260static unsigned int soft_vote_pll0;
261
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700262static struct pll_vote_clk pll0_clk = {
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700263 .en_reg = BB_PLL_ENA_SC0_REG,
264 .en_mask = BIT(0),
265 .status_reg = BB_PLL0_STATUS_REG,
Vikram Mulukutla681d8682012-03-09 23:56:20 -0800266 .status_mask = BIT(16),
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700267 .parent = &cxo_clk.c,
Vikram Mulukutla31680ae2011-11-04 14:23:55 -0700268 .soft_vote = &soft_vote_pll0,
269 .soft_vote_mask = PLL_SOFT_VOTE_PRIMARY,
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700270 .c = {
271 .dbg_name = "pll0_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800272 .rate = 276000000,
Vikram Mulukutla31680ae2011-11-04 14:23:55 -0700273 .ops = &clk_ops_pll_acpu_vote,
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700274 CLK_INIT(pll0_clk.c),
275 },
276};
277
Vikram Mulukutla128986a2012-07-10 13:32:08 -0700278static struct pll_vote_clk pll0_activeonly_clk = {
Vikram Mulukutla31680ae2011-11-04 14:23:55 -0700279 .en_reg = BB_PLL_ENA_SC0_REG,
280 .en_mask = BIT(0),
281 .status_reg = BB_PLL0_STATUS_REG,
Vikram Mulukutla681d8682012-03-09 23:56:20 -0800282 .status_mask = BIT(16),
Vikram Mulukutla31680ae2011-11-04 14:23:55 -0700283 .soft_vote = &soft_vote_pll0,
284 .soft_vote_mask = PLL_SOFT_VOTE_ACPU,
285 .c = {
Vikram Mulukutla128986a2012-07-10 13:32:08 -0700286 .dbg_name = "pll0_activeonly_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800287 .rate = 276000000,
Vikram Mulukutla31680ae2011-11-04 14:23:55 -0700288 .ops = &clk_ops_pll_acpu_vote,
Vikram Mulukutla128986a2012-07-10 13:32:08 -0700289 CLK_INIT(pll0_activeonly_clk.c),
Vikram Mulukutla31680ae2011-11-04 14:23:55 -0700290 },
291};
292
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700293static struct pll_vote_clk pll4_clk = {
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700294 .en_reg = BB_PLL_ENA_SC0_REG,
295 .en_mask = BIT(4),
296 .status_reg = LCC_PLL0_STATUS_REG,
Vikram Mulukutla681d8682012-03-09 23:56:20 -0800297 .status_mask = BIT(16),
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700298 .parent = &cxo_clk.c,
299 .c = {
300 .dbg_name = "pll4_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800301 .rate = 393216000,
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700302 .ops = &clk_ops_pll_vote,
303 CLK_INIT(pll4_clk.c),
304 },
305};
306
Vikram Mulukutla31680ae2011-11-04 14:23:55 -0700307static unsigned int soft_vote_pll8;
308
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700309static struct pll_vote_clk pll8_clk = {
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700310 .en_reg = BB_PLL_ENA_SC0_REG,
311 .en_mask = BIT(8),
312 .status_reg = BB_PLL8_STATUS_REG,
Vikram Mulukutla681d8682012-03-09 23:56:20 -0800313 .status_mask = BIT(16),
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700314 .parent = &cxo_clk.c,
Vikram Mulukutla31680ae2011-11-04 14:23:55 -0700315 .soft_vote = &soft_vote_pll8,
316 .soft_vote_mask = PLL_SOFT_VOTE_PRIMARY,
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700317 .c = {
318 .dbg_name = "pll8_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800319 .rate = 384000000,
Vikram Mulukutla31680ae2011-11-04 14:23:55 -0700320 .ops = &clk_ops_pll_acpu_vote,
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700321 CLK_INIT(pll8_clk.c),
322 },
323};
324
Vikram Mulukutla128986a2012-07-10 13:32:08 -0700325static struct pll_vote_clk pll8_activeonly_clk = {
Vikram Mulukutla31680ae2011-11-04 14:23:55 -0700326 .en_reg = BB_PLL_ENA_SC0_REG,
327 .en_mask = BIT(8),
328 .status_reg = BB_PLL8_STATUS_REG,
Vikram Mulukutla681d8682012-03-09 23:56:20 -0800329 .status_mask = BIT(16),
Vikram Mulukutla31680ae2011-11-04 14:23:55 -0700330 .soft_vote = &soft_vote_pll8,
331 .soft_vote_mask = PLL_SOFT_VOTE_ACPU,
332 .c = {
Vikram Mulukutla128986a2012-07-10 13:32:08 -0700333 .dbg_name = "pll8_activeonly_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800334 .rate = 384000000,
Vikram Mulukutla31680ae2011-11-04 14:23:55 -0700335 .ops = &clk_ops_pll_acpu_vote,
Vikram Mulukutla128986a2012-07-10 13:32:08 -0700336 CLK_INIT(pll8_activeonly_clk.c),
Vikram Mulukutla31680ae2011-11-04 14:23:55 -0700337 },
338};
339
Vikram Mulukutla128986a2012-07-10 13:32:08 -0700340static struct pll_clk pll9_activeonly_clk = {
Vikram Mulukutla266551f2012-01-11 12:32:58 -0800341 .mode_reg = SC_PLL0_MODE_REG,
Vikram Mulukutla31680ae2011-11-04 14:23:55 -0700342 .c = {
Vikram Mulukutla128986a2012-07-10 13:32:08 -0700343 .dbg_name = "pll9_activeonly_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800344 .rate = 440000000,
Vikram Mulukutla681d8682012-03-09 23:56:20 -0800345 .ops = &clk_ops_local_pll,
Vikram Mulukutla128986a2012-07-10 13:32:08 -0700346 CLK_INIT(pll9_activeonly_clk.c),
Vikram Mulukutla31680ae2011-11-04 14:23:55 -0700347 },
348};
349
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700350static struct pll_vote_clk pll14_clk = {
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700351 .en_reg = BB_PLL_ENA_SC0_REG,
352 .en_mask = BIT(11),
353 .status_reg = BB_PLL14_STATUS_REG,
Vikram Mulukutla681d8682012-03-09 23:56:20 -0800354 .status_mask = BIT(16),
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700355 .parent = &cxo_clk.c,
356 .c = {
357 .dbg_name = "pll14_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800358 .rate = 480000000,
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700359 .ops = &clk_ops_pll_vote,
360 CLK_INIT(pll14_clk.c),
361 },
362};
363
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700364/*
365 * Peripheral Clocks
366 */
Matt Wagantall7625a4c2011-11-01 16:17:53 -0700367#define CLK_GP(i, n, h_r, h_b) \
368 struct rcg_clk i##_clk = { \
369 .b = { \
370 .ctl_reg = GPn_NS_REG(n), \
371 .en_mask = BIT(9), \
372 .halt_reg = h_r, \
373 .halt_bit = h_b, \
374 }, \
375 .ns_reg = GPn_NS_REG(n), \
376 .md_reg = GPn_MD_REG(n), \
377 .root_en_mask = BIT(11), \
378 .ns_mask = (BM(23, 16) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -0800379 .mnd_en_mask = BIT(8), \
Matt Wagantall7625a4c2011-11-01 16:17:53 -0700380 .set_rate = set_rate_mnd, \
381 .freq_tbl = clk_tbl_gp, \
382 .current_freq = &rcg_dummy_freq, \
383 .c = { \
384 .dbg_name = #i "_clk", \
Stephen Boyd409b8b42012-04-10 12:12:56 -0700385 .ops = &clk_ops_rcg, \
Matt Wagantall7625a4c2011-11-01 16:17:53 -0700386 VDD_DIG_FMAX_MAP1(LOW, 27000000), \
387 CLK_INIT(i##_clk.c), \
388 }, \
389 }
390#define F_GP(f, s, d, m, n) \
391 { \
392 .freq_hz = f, \
393 .src_clk = &s##_clk.c, \
394 .md_val = MD8(16, m, 0, n), \
395 .ns_val = NS(23, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
Matt Wagantall7625a4c2011-11-01 16:17:53 -0700396 }
397static struct clk_freq_tbl clk_tbl_gp[] = {
398 F_GP( 0, gnd, 1, 0, 0),
399 F_GP( 9600000, cxo, 2, 0, 0),
400 F_GP( 19200000, cxo, 1, 0, 0),
401 F_END
402};
403
404static CLK_GP(gp0, 0, CLK_HALT_SFPB_MISC_STATE_REG, 7);
405static CLK_GP(gp1, 1, CLK_HALT_SFPB_MISC_STATE_REG, 6);
406static CLK_GP(gp2, 2, CLK_HALT_SFPB_MISC_STATE_REG, 5);
407
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700408#define CLK_GSBI_UART(i, n, h_r, h_b) \
409 struct rcg_clk i##_clk = { \
410 .b = { \
411 .ctl_reg = GSBIn_UART_APPS_NS_REG(n), \
412 .en_mask = BIT(9), \
413 .reset_reg = GSBIn_RESET_REG(n), \
414 .reset_mask = BIT(0), \
415 .halt_reg = h_r, \
416 .halt_bit = h_b, \
417 }, \
418 .ns_reg = GSBIn_UART_APPS_NS_REG(n), \
419 .md_reg = GSBIn_UART_APPS_MD_REG(n), \
420 .root_en_mask = BIT(11), \
421 .ns_mask = (BM(31, 16) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -0800422 .mnd_en_mask = BIT(8), \
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700423 .set_rate = set_rate_mnd, \
424 .freq_tbl = clk_tbl_gsbi_uart, \
425 .current_freq = &rcg_dummy_freq, \
426 .c = { \
427 .dbg_name = #i "_clk", \
Stephen Boyd409b8b42012-04-10 12:12:56 -0700428 .ops = &clk_ops_rcg, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700429 VDD_DIG_FMAX_MAP2(LOW, 32000000, NOMINAL, 64000000), \
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700430 CLK_INIT(i##_clk.c), \
431 }, \
432 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700433#define F_GSBI_UART(f, s, d, m, n) \
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700434 { \
435 .freq_hz = f, \
436 .src_clk = &s##_clk.c, \
437 .md_val = MD16(m, n), \
438 .ns_val = NS(31, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700439 }
440static struct clk_freq_tbl clk_tbl_gsbi_uart[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700441 F_GSBI_UART( 0, gnd, 1, 0, 0),
Matt Wagantall9a561f72012-01-19 16:13:12 -0800442 F_GSBI_UART( 3686400, pll8, 2, 12, 625),
443 F_GSBI_UART( 7372800, pll8, 2, 24, 625),
444 F_GSBI_UART(14745600, pll8, 2, 48, 625),
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700445 F_GSBI_UART(16000000, pll8, 4, 1, 6),
446 F_GSBI_UART(24000000, pll8, 4, 1, 4),
447 F_GSBI_UART(32000000, pll8, 4, 1, 3),
448 F_GSBI_UART(40000000, pll8, 1, 5, 48),
449 F_GSBI_UART(46400000, pll8, 1, 29, 240),
450 F_GSBI_UART(48000000, pll8, 4, 1, 2),
451 F_GSBI_UART(51200000, pll8, 1, 2, 15),
452 F_GSBI_UART(56000000, pll8, 1, 7, 48),
453 F_GSBI_UART(58982400, pll8, 1, 96, 625),
454 F_GSBI_UART(64000000, pll8, 2, 1, 3),
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700455 F_END
456};
457
458static CLK_GSBI_UART(gsbi1_uart, 1, CLK_HALT_CFPB_STATEA_REG, 10);
459static CLK_GSBI_UART(gsbi2_uart, 2, CLK_HALT_CFPB_STATEA_REG, 6);
460static CLK_GSBI_UART(gsbi3_uart, 3, CLK_HALT_CFPB_STATEA_REG, 2);
461static CLK_GSBI_UART(gsbi4_uart, 4, CLK_HALT_CFPB_STATEB_REG, 26);
462static CLK_GSBI_UART(gsbi5_uart, 5, CLK_HALT_CFPB_STATEB_REG, 22);
463
464#define CLK_GSBI_QUP(i, n, h_r, h_b) \
465 struct rcg_clk i##_clk = { \
466 .b = { \
467 .ctl_reg = GSBIn_QUP_APPS_NS_REG(n), \
468 .en_mask = BIT(9), \
469 .reset_reg = GSBIn_RESET_REG(n), \
470 .reset_mask = BIT(0), \
471 .halt_reg = h_r, \
472 .halt_bit = h_b, \
473 }, \
474 .ns_reg = GSBIn_QUP_APPS_NS_REG(n), \
475 .md_reg = GSBIn_QUP_APPS_MD_REG(n), \
476 .root_en_mask = BIT(11), \
477 .ns_mask = (BM(23, 16) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -0800478 .mnd_en_mask = BIT(8), \
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700479 .set_rate = set_rate_mnd, \
480 .freq_tbl = clk_tbl_gsbi_qup, \
481 .current_freq = &rcg_dummy_freq, \
482 .c = { \
483 .dbg_name = #i "_clk", \
Stephen Boyd409b8b42012-04-10 12:12:56 -0700484 .ops = &clk_ops_rcg, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700485 VDD_DIG_FMAX_MAP2(LOW, 24000000, NOMINAL, 52000000), \
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700486 CLK_INIT(i##_clk.c), \
487 }, \
488 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700489#define F_GSBI_QUP(f, s, d, m, n) \
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700490 { \
491 .freq_hz = f, \
492 .src_clk = &s##_clk.c, \
493 .md_val = MD8(16, m, 0, n), \
494 .ns_val = NS(23, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700495 }
496static struct clk_freq_tbl clk_tbl_gsbi_qup[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700497 F_GSBI_QUP( 0, gnd, 1, 0, 0),
498 F_GSBI_QUP( 960000, cxo, 4, 1, 5),
499 F_GSBI_QUP( 4800000, cxo, 4, 0, 1),
500 F_GSBI_QUP( 9600000, cxo, 2, 0, 1),
501 F_GSBI_QUP(15058800, pll8, 1, 2, 51),
502 F_GSBI_QUP(24000000, pll8, 4, 1, 4),
503 F_GSBI_QUP(25600000, pll8, 1, 1, 15),
504 F_GSBI_QUP(48000000, pll8, 4, 1, 2),
505 F_GSBI_QUP(51200000, pll8, 1, 2, 15),
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700506 F_END
507};
508
509static CLK_GSBI_QUP(gsbi1_qup, 1, CLK_HALT_CFPB_STATEA_REG, 9);
510static CLK_GSBI_QUP(gsbi2_qup, 2, CLK_HALT_CFPB_STATEA_REG, 4);
511static CLK_GSBI_QUP(gsbi3_qup, 3, CLK_HALT_CFPB_STATEA_REG, 0);
512static CLK_GSBI_QUP(gsbi4_qup, 4, CLK_HALT_CFPB_STATEB_REG, 24);
513static CLK_GSBI_QUP(gsbi5_qup, 5, CLK_HALT_CFPB_STATEB_REG, 20);
514
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700515#define F_PDM(f, s, d) \
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700516 { \
517 .freq_hz = f, \
518 .src_clk = &s##_clk.c, \
519 .ns_val = NS_SRC_SEL(1, 0, s##_to_xo_mux), \
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700520 }
521static struct clk_freq_tbl clk_tbl_pdm[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700522 F_PDM( 0, gnd, 1),
523 F_PDM(19200000, cxo, 1),
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700524 F_END
525};
526
527static struct rcg_clk pdm_clk = {
528 .b = {
529 .ctl_reg = PDM_CLK_NS_REG,
530 .en_mask = BIT(9),
531 .reset_reg = PDM_CLK_NS_REG,
532 .reset_mask = BIT(12),
533 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
534 .halt_bit = 3,
535 },
536 .ns_reg = PDM_CLK_NS_REG,
537 .root_en_mask = BIT(11),
538 .ns_mask = BM(1, 0),
539 .set_rate = set_rate_nop,
540 .freq_tbl = clk_tbl_pdm,
541 .current_freq = &rcg_dummy_freq,
542 .c = {
543 .dbg_name = "pdm_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -0700544 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700545 VDD_DIG_FMAX_MAP1(LOW, 19200000),
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700546 CLK_INIT(pdm_clk.c),
547 },
548};
549
550static struct branch_clk pmem_clk = {
551 .b = {
552 .ctl_reg = PMEM_ACLK_CTL_REG,
553 .en_mask = BIT(4),
Matt Wagantallbc8c9062012-02-07 12:33:06 -0800554 .hwcg_reg = PMEM_ACLK_CTL_REG,
555 .hwcg_mask = BIT(6),
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700556 .halt_reg = CLK_HALT_DFAB_STATE_REG,
557 .halt_bit = 20,
558 },
559 .c = {
560 .dbg_name = "pmem_clk",
561 .ops = &clk_ops_branch,
562 CLK_INIT(pmem_clk.c),
563 },
564};
565
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700566#define F_PRNG(f, s) \
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700567 { \
568 .freq_hz = f, \
569 .src_clk = &s##_clk.c, \
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700570 }
571static struct clk_freq_tbl clk_tbl_prng[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700572 F_PRNG(32000000, pll8),
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700573 F_END
574};
575
576static struct rcg_clk prng_clk = {
577 .b = {
578 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
579 .en_mask = BIT(10),
580 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
581 .halt_check = HALT_VOTED,
582 .halt_bit = 10,
583 },
584 .set_rate = set_rate_nop,
585 .freq_tbl = clk_tbl_prng,
586 .current_freq = &rcg_dummy_freq,
587 .c = {
588 .dbg_name = "prng_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -0700589 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700590 VDD_DIG_FMAX_MAP2(LOW, 32000000, NOMINAL, 65000000),
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700591 CLK_INIT(prng_clk.c),
592 },
593};
594
595#define CLK_SDC(name, n, h_b, f_table) \
596 struct rcg_clk name = { \
597 .b = { \
598 .ctl_reg = SDCn_APPS_CLK_NS_REG(n), \
599 .en_mask = BIT(9), \
600 .reset_reg = SDCn_RESET_REG(n), \
601 .reset_mask = BIT(0), \
602 .halt_reg = CLK_HALT_DFAB_STATE_REG, \
603 .halt_bit = h_b, \
604 }, \
605 .ns_reg = SDCn_APPS_CLK_NS_REG(n), \
606 .md_reg = SDCn_APPS_CLK_MD_REG(n), \
607 .root_en_mask = BIT(11), \
608 .ns_mask = (BM(23, 16) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -0800609 .mnd_en_mask = BIT(8), \
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700610 .set_rate = set_rate_mnd, \
611 .freq_tbl = f_table, \
612 .current_freq = &rcg_dummy_freq, \
613 .c = { \
614 .dbg_name = #name, \
Stephen Boyd409b8b42012-04-10 12:12:56 -0700615 .ops = &clk_ops_rcg, \
Vikram Mulukutla2d0f6432011-11-07 20:22:08 -0800616 VDD_DIG_FMAX_MAP2(LOW, 26000000, NOMINAL, 52000000), \
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700617 CLK_INIT(name.c), \
618 }, \
619 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700620#define F_SDC(f, s, d, m, n) \
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700621 { \
622 .freq_hz = f, \
623 .src_clk = &s##_clk.c, \
624 .md_val = MD8(16, m, 0, n), \
625 .ns_val = NS(23, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700626 }
627static struct clk_freq_tbl clk_tbl_sdc1_2[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700628 F_SDC( 0, gnd, 1, 0, 0),
629 F_SDC( 144300, cxo, 1, 1, 133),
630 F_SDC( 400000, pll8, 4, 1, 240),
631 F_SDC( 16000000, pll8, 4, 1, 6),
632 F_SDC( 17070000, pll8, 1, 2, 45),
633 F_SDC( 20210000, pll8, 1, 1, 19),
634 F_SDC( 24000000, pll8, 4, 1, 4),
Vikram Mulukutla2d0f6432011-11-07 20:22:08 -0800635 F_SDC( 38400000, pll8, 2, 1, 5),
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700636 F_SDC( 48000000, pll8, 4, 1, 2),
Vikram Mulukutla2d0f6432011-11-07 20:22:08 -0800637 F_SDC( 64000000, pll8, 3, 1, 2),
638 F_SDC( 76800000, pll8, 1, 1, 5),
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700639 F_END
640};
641
642static CLK_SDC(sdc1_clk, 1, 6, clk_tbl_sdc1_2);
643static CLK_SDC(sdc2_clk, 2, 5, clk_tbl_sdc1_2);
644
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700645#define F_USB(f, s, d, m, n) \
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700646 { \
647 .freq_hz = f, \
648 .src_clk = &s##_clk.c, \
649 .md_val = MD8(16, m, 0, n), \
650 .ns_val = NS(23, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700651 }
652static struct clk_freq_tbl clk_tbl_usb[] = {
Vikram Mulukutla35425992012-07-09 11:32:53 -0700653 F_USB( 0, gnd, 1, 0, 0),
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700654 F_USB(60000000, pll8, 1, 5, 32),
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700655 F_END
656};
657
Vikram Mulukutla35425992012-07-09 11:32:53 -0700658static struct clk_freq_tbl clk_tbl_usb_hs1_sys[] = {
659 F_USB( 0, gnd, 1, 0, 0),
660 F_USB(60000000, pll8_activeonly, 1, 5, 32),
661 F_END
662};
663
Vikram Mulukutla6c9158f2011-12-08 12:41:20 -0800664static struct clk_freq_tbl clk_tbl_usb_hsic_sys[] = {
Vikram Mulukutla128986a2012-07-10 13:32:08 -0700665 F_USB( 0, gnd, 1, 0, 0),
666 F_USB(64000000, pll8_activeonly, 1, 1, 6),
Vikram Mulukutla6c9158f2011-12-08 12:41:20 -0800667 F_END
668};
669
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700670static struct rcg_clk usb_hs1_xcvr_clk = {
671 .b = {
672 .ctl_reg = USB_HS1_XCVR_FS_CLK_NS_REG,
673 .en_mask = BIT(9),
674 .reset_reg = USB_HS1_RESET_REG,
675 .reset_mask = BIT(0),
676 .halt_reg = CLK_HALT_DFAB_STATE_REG,
677 .halt_bit = 0,
678 },
679 .ns_reg = USB_HS1_XCVR_FS_CLK_NS_REG,
680 .md_reg = USB_HS1_XCVR_FS_CLK_MD_REG,
681 .root_en_mask = BIT(11),
682 .ns_mask = (BM(23, 16) | BM(6, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -0800683 .mnd_en_mask = BIT(8),
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700684 .set_rate = set_rate_mnd,
685 .freq_tbl = clk_tbl_usb,
686 .current_freq = &rcg_dummy_freq,
687 .c = {
688 .dbg_name = "usb_hs1_xcvr_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -0700689 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700690 VDD_DIG_FMAX_MAP1(NOMINAL, 60000000),
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700691 CLK_INIT(usb_hs1_xcvr_clk.c),
692 },
693};
694
695static struct rcg_clk usb_hs1_sys_clk = {
696 .b = {
697 .ctl_reg = USB_HS1_SYS_CLK_NS_REG,
698 .en_mask = BIT(9),
699 .reset_reg = USB_HS1_RESET_REG,
700 .reset_mask = BIT(0),
701 .halt_reg = CLK_HALT_DFAB_STATE_REG,
702 .halt_bit = 4,
703 },
704 .ns_reg = USB_HS1_SYS_CLK_NS_REG,
705 .md_reg = USB_HS1_SYS_CLK_MD_REG,
706 .root_en_mask = BIT(11),
707 .ns_mask = (BM(23, 16) | BM(6, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -0800708 .mnd_en_mask = BIT(8),
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700709 .set_rate = set_rate_mnd,
Vikram Mulukutla35425992012-07-09 11:32:53 -0700710 .freq_tbl = clk_tbl_usb_hs1_sys,
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700711 .current_freq = &rcg_dummy_freq,
712 .c = {
713 .dbg_name = "usb_hs1_sys_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -0700714 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700715 VDD_DIG_FMAX_MAP1(NOMINAL, 60000000),
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700716 CLK_INIT(usb_hs1_sys_clk.c),
717 },
718};
719
720static struct rcg_clk usb_hsic_xcvr_clk = {
721 .b = {
722 .ctl_reg = USB_HSIC_XCVR_FS_CLK_NS_REG,
723 .en_mask = BIT(9),
724 .reset_reg = USB_HSIC_RESET_REG,
725 .reset_mask = BIT(0),
726 .halt_reg = CLK_HALT_DFAB_STATE_REG,
727 .halt_bit = 9,
728 },
729 .ns_reg = USB_HSIC_XCVR_FS_CLK_NS_REG,
730 .md_reg = USB_HSIC_XCVR_FS_CLK_MD_REG,
731 .root_en_mask = BIT(11),
732 .ns_mask = (BM(23, 16) | BM(6, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -0800733 .mnd_en_mask = BIT(8),
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700734 .set_rate = set_rate_mnd,
735 .freq_tbl = clk_tbl_usb,
736 .current_freq = &rcg_dummy_freq,
737 .c = {
738 .dbg_name = "usb_hsic_xcvr_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -0700739 .ops = &clk_ops_rcg,
Vikram Mulukutla6c9158f2011-12-08 12:41:20 -0800740 VDD_DIG_FMAX_MAP1(LOW, 60000000),
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700741 CLK_INIT(usb_hsic_xcvr_clk.c),
742 },
743};
744
745static struct rcg_clk usb_hsic_sys_clk = {
746 .b = {
747 .ctl_reg = USB_HSIC_SYSTEM_CLK_NS_REG,
748 .en_mask = BIT(9),
749 .reset_reg = USB_HSIC_RESET_REG,
750 .reset_mask = BIT(0),
751 .halt_reg = CLK_HALT_DFAB_STATE_REG,
752 .halt_bit = 7,
753 },
754 .ns_reg = USB_HSIC_SYSTEM_CLK_NS_REG,
755 .md_reg = USB_HSIC_SYSTEM_CLK_MD_REG,
756 .root_en_mask = BIT(11),
757 .ns_mask = (BM(23, 16) | BM(6, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -0800758 .mnd_en_mask = BIT(8),
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700759 .set_rate = set_rate_mnd,
Vikram Mulukutla6c9158f2011-12-08 12:41:20 -0800760 .freq_tbl = clk_tbl_usb_hsic_sys,
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700761 .current_freq = &rcg_dummy_freq,
762 .c = {
763 .dbg_name = "usb_hsic_sys_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -0700764 .ops = &clk_ops_rcg,
Vikram Mulukutla6c9158f2011-12-08 12:41:20 -0800765 VDD_DIG_FMAX_MAP1(LOW, 64000000),
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700766 CLK_INIT(usb_hsic_sys_clk.c),
767 },
768};
769
770static struct clk_freq_tbl clk_tbl_usb_hsic[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700771 F_USB( 0, gnd, 1, 0, 0),
Vikram Mulukutla6c9158f2011-12-08 12:41:20 -0800772 F_USB(480000000, pll14, 1, 0, 0),
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700773 F_END
774};
775
776static struct rcg_clk usb_hsic_clk = {
777 .b = {
778 .ctl_reg = USB_HSIC_CLK_NS_REG,
779 .en_mask = BIT(9),
780 .reset_reg = USB_HSIC_RESET_REG,
781 .reset_mask = BIT(0),
Vikram Mulukutla6c9158f2011-12-08 12:41:20 -0800782 .halt_check = DELAY,
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700783 },
784 .ns_reg = USB_HSIC_CLK_NS_REG,
785 .md_reg = USB_HSIC_CLK_MD_REG,
786 .root_en_mask = BIT(11),
787 .ns_mask = (BM(23, 16) | BM(6, 0)),
788 .set_rate = set_rate_mnd,
789 .freq_tbl = clk_tbl_usb_hsic,
790 .current_freq = &rcg_dummy_freq,
791 .c = {
792 .dbg_name = "usb_hsic_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -0700793 .ops = &clk_ops_rcg,
Vikram Mulukutla6c9158f2011-12-08 12:41:20 -0800794 VDD_DIG_FMAX_MAP1(LOW, 480000000),
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700795 CLK_INIT(usb_hsic_clk.c),
796 },
797};
798
799static struct branch_clk usb_hsic_hsio_cal_clk = {
800 .b = {
801 .ctl_reg = USB_HSIC_HSIO_CAL_CLK_CTL_REG,
802 .en_mask = BIT(0),
803 .halt_reg = CLK_HALT_DFAB_STATE_REG,
804 .halt_bit = 8,
805 },
806 .parent = &cxo_clk.c,
807 .c = {
808 .dbg_name = "usb_hsic_hsio_cal_clk",
809 .ops = &clk_ops_branch,
810 CLK_INIT(usb_hsic_hsio_cal_clk.c),
811 },
812};
813
814/* Fast Peripheral Bus Clocks */
815static struct branch_clk ce1_core_clk = {
816 .b = {
817 .ctl_reg = CE1_CORE_CLK_CTL_REG,
818 .en_mask = BIT(4),
Matt Wagantallbc8c9062012-02-07 12:33:06 -0800819 .hwcg_reg = CE1_CORE_CLK_CTL_REG,
820 .hwcg_mask = BIT(6),
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700821 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
822 .halt_bit = 27,
823 },
824 .c = {
825 .dbg_name = "ce1_core_clk",
826 .ops = &clk_ops_branch,
827 CLK_INIT(ce1_core_clk.c),
828 },
829};
830static struct branch_clk ce1_p_clk = {
831 .b = {
832 .ctl_reg = CE1_HCLK_CTL_REG,
833 .en_mask = BIT(4),
834 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
835 .halt_bit = 1,
836 },
837 .c = {
838 .dbg_name = "ce1_p_clk",
839 .ops = &clk_ops_branch,
840 CLK_INIT(ce1_p_clk.c),
841 },
842};
843
844static struct branch_clk dma_bam_p_clk = {
845 .b = {
846 .ctl_reg = DMA_BAM_HCLK_CTL,
847 .en_mask = BIT(4),
848 .halt_reg = CLK_HALT_DFAB_STATE_REG,
849 .halt_bit = 12,
850 },
851 .c = {
852 .dbg_name = "dma_bam_p_clk",
853 .ops = &clk_ops_branch,
854 CLK_INIT(dma_bam_p_clk.c),
855 },
856};
857
858static struct branch_clk gsbi1_p_clk = {
859 .b = {
860 .ctl_reg = GSBIn_HCLK_CTL_REG(1),
861 .en_mask = BIT(4),
862 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
863 .halt_bit = 11,
864 },
865 .c = {
866 .dbg_name = "gsbi1_p_clk",
867 .ops = &clk_ops_branch,
868 CLK_INIT(gsbi1_p_clk.c),
869 },
870};
871
872static struct branch_clk gsbi2_p_clk = {
873 .b = {
874 .ctl_reg = GSBIn_HCLK_CTL_REG(2),
875 .en_mask = BIT(4),
876 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
877 .halt_bit = 7,
878 },
879 .c = {
880 .dbg_name = "gsbi2_p_clk",
881 .ops = &clk_ops_branch,
882 CLK_INIT(gsbi2_p_clk.c),
883 },
884};
885
886static struct branch_clk gsbi3_p_clk = {
887 .b = {
888 .ctl_reg = GSBIn_HCLK_CTL_REG(3),
889 .en_mask = BIT(4),
890 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
891 .halt_bit = 3,
892 },
893 .c = {
894 .dbg_name = "gsbi3_p_clk",
895 .ops = &clk_ops_branch,
896 CLK_INIT(gsbi3_p_clk.c),
897 },
898};
899
900static struct branch_clk gsbi4_p_clk = {
901 .b = {
902 .ctl_reg = GSBIn_HCLK_CTL_REG(4),
903 .en_mask = BIT(4),
904 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
905 .halt_bit = 27,
906 },
907 .c = {
908 .dbg_name = "gsbi4_p_clk",
909 .ops = &clk_ops_branch,
910 CLK_INIT(gsbi4_p_clk.c),
911 },
912};
913
914static struct branch_clk gsbi5_p_clk = {
915 .b = {
916 .ctl_reg = GSBIn_HCLK_CTL_REG(5),
917 .en_mask = BIT(4),
918 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
919 .halt_bit = 23,
920 },
921 .c = {
922 .dbg_name = "gsbi5_p_clk",
923 .ops = &clk_ops_branch,
924 CLK_INIT(gsbi5_p_clk.c),
925 },
926};
927
928static struct branch_clk usb_hs1_p_clk = {
929 .b = {
930 .ctl_reg = USB_HS1_HCLK_CTL_REG,
931 .en_mask = BIT(4),
Matt Wagantallbc8c9062012-02-07 12:33:06 -0800932 .hwcg_reg = USB_HS1_HCLK_CTL_REG,
933 .hwcg_mask = BIT(6),
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700934 .halt_reg = CLK_HALT_DFAB_STATE_REG,
935 .halt_bit = 1,
936 },
937 .c = {
938 .dbg_name = "usb_hs1_p_clk",
939 .ops = &clk_ops_branch,
940 CLK_INIT(usb_hs1_p_clk.c),
941 },
942};
943
944static struct branch_clk usb_hsic_p_clk = {
945 .b = {
946 .ctl_reg = USB_HSIC_HCLK_CTL_REG,
947 .en_mask = BIT(4),
Matt Wagantallbc8c9062012-02-07 12:33:06 -0800948 .hwcg_reg = USB_HSIC_HCLK_CTL_REG,
949 .hwcg_mask = BIT(6),
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700950 .halt_reg = CLK_HALT_DFAB_STATE_REG,
951 .halt_bit = 3,
952 },
953 .c = {
954 .dbg_name = "usb_hsic_p_clk",
955 .ops = &clk_ops_branch,
956 CLK_INIT(usb_hsic_p_clk.c),
957 },
958};
959
960static struct branch_clk sdc1_p_clk = {
961 .b = {
962 .ctl_reg = SDCn_HCLK_CTL_REG(1),
963 .en_mask = BIT(4),
Matt Wagantallbc8c9062012-02-07 12:33:06 -0800964 .hwcg_reg = SDCn_HCLK_CTL_REG(1),
965 .hwcg_mask = BIT(6),
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700966 .halt_reg = CLK_HALT_DFAB_STATE_REG,
967 .halt_bit = 11,
968 },
969 .c = {
970 .dbg_name = "sdc1_p_clk",
971 .ops = &clk_ops_branch,
972 CLK_INIT(sdc1_p_clk.c),
973 },
974};
975
976static struct branch_clk sdc2_p_clk = {
977 .b = {
978 .ctl_reg = SDCn_HCLK_CTL_REG(2),
979 .en_mask = BIT(4),
Matt Wagantallbc8c9062012-02-07 12:33:06 -0800980 .hwcg_reg = SDCn_HCLK_CTL_REG(2),
981 .hwcg_mask = BIT(6),
Vikram Mulukutla489e39e2011-08-31 18:04:05 -0700982 .halt_reg = CLK_HALT_DFAB_STATE_REG,
983 .halt_bit = 10,
984 },
985 .c = {
986 .dbg_name = "sdc2_p_clk",
987 .ops = &clk_ops_branch,
988 CLK_INIT(sdc2_p_clk.c),
989 },
990};
991
992/* HW-Voteable Clocks */
993static struct branch_clk adm0_clk = {
994 .b = {
995 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
996 .en_mask = BIT(2),
997 .halt_reg = CLK_HALT_MSS_KPSS_MISC_STATE_REG,
998 .halt_check = HALT_VOTED,
999 .halt_bit = 14,
1000 },
1001 .c = {
1002 .dbg_name = "adm0_clk",
1003 .ops = &clk_ops_branch,
1004 CLK_INIT(adm0_clk.c),
1005 },
1006};
1007
1008static struct branch_clk adm0_p_clk = {
1009 .b = {
1010 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
1011 .en_mask = BIT(3),
1012 .halt_reg = CLK_HALT_MSS_KPSS_MISC_STATE_REG,
1013 .halt_check = HALT_VOTED,
1014 .halt_bit = 13,
1015 },
1016 .c = {
1017 .dbg_name = "adm0_p_clk",
1018 .ops = &clk_ops_branch,
1019 CLK_INIT(adm0_p_clk.c),
1020 },
1021};
1022
1023static struct branch_clk pmic_arb0_p_clk = {
1024 .b = {
1025 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
1026 .en_mask = BIT(8),
1027 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
1028 .halt_check = HALT_VOTED,
1029 .halt_bit = 22,
1030 },
1031 .c = {
1032 .dbg_name = "pmic_arb0_p_clk",
1033 .ops = &clk_ops_branch,
1034 CLK_INIT(pmic_arb0_p_clk.c),
1035 },
1036};
1037
1038static struct branch_clk pmic_arb1_p_clk = {
1039 .b = {
1040 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
1041 .en_mask = BIT(9),
1042 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
1043 .halt_check = HALT_VOTED,
1044 .halt_bit = 21,
1045 },
1046 .c = {
1047 .dbg_name = "pmic_arb1_p_clk",
1048 .ops = &clk_ops_branch,
1049 CLK_INIT(pmic_arb1_p_clk.c),
1050 },
1051};
1052
1053static struct branch_clk pmic_ssbi2_clk = {
1054 .b = {
1055 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
1056 .en_mask = BIT(7),
1057 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
1058 .halt_check = HALT_VOTED,
1059 .halt_bit = 23,
1060 },
1061 .c = {
1062 .dbg_name = "pmic_ssbi2_clk",
1063 .ops = &clk_ops_branch,
1064 CLK_INIT(pmic_ssbi2_clk.c),
1065 },
1066};
1067
1068static struct branch_clk rpm_msg_ram_p_clk = {
1069 .b = {
1070 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
1071 .en_mask = BIT(6),
1072 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
1073 .halt_check = HALT_VOTED,
1074 .halt_bit = 12,
1075 },
1076 .c = {
1077 .dbg_name = "rpm_msg_ram_p_clk",
1078 .ops = &clk_ops_branch,
1079 CLK_INIT(rpm_msg_ram_p_clk.c),
1080 },
1081};
1082
1083/*
1084 * Low Power Audio Clocks
1085 */
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001086#define F_AIF_OSR(f, s, d, m, n) \
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001087 { \
1088 .freq_hz = f, \
1089 .src_clk = &s##_clk.c, \
1090 .md_val = MD8(8, m, 0, n), \
1091 .ns_val = NS(31, 24, n, m, 5, 4, 3, d, 2, 0, s##_to_lpa_mux), \
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001092 }
1093static struct clk_freq_tbl clk_tbl_aif_osr[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001094 F_AIF_OSR( 0, gnd, 1, 0, 0),
1095 F_AIF_OSR( 512000, pll4, 4, 1, 192),
1096 F_AIF_OSR( 768000, pll4, 4, 1, 128),
1097 F_AIF_OSR( 1024000, pll4, 4, 1, 96),
1098 F_AIF_OSR( 1536000, pll4, 4, 1, 64),
1099 F_AIF_OSR( 2048000, pll4, 4, 1, 48),
1100 F_AIF_OSR( 3072000, pll4, 4, 1, 32),
1101 F_AIF_OSR( 4096000, pll4, 4, 1, 24),
1102 F_AIF_OSR( 6144000, pll4, 4, 1, 16),
1103 F_AIF_OSR( 8192000, pll4, 4, 1, 12),
1104 F_AIF_OSR(12288000, pll4, 4, 1, 8),
1105 F_AIF_OSR(24576000, pll4, 4, 1, 4),
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001106 F_END
1107};
1108
1109#define CLK_AIF_OSR(i, ns, md, h_r) \
1110 struct rcg_clk i##_clk = { \
1111 .b = { \
1112 .ctl_reg = ns, \
1113 .en_mask = BIT(17), \
1114 .reset_reg = ns, \
1115 .reset_mask = BIT(19), \
1116 .halt_reg = h_r, \
1117 .halt_check = ENABLE, \
1118 .halt_bit = 1, \
1119 }, \
1120 .ns_reg = ns, \
1121 .md_reg = md, \
1122 .root_en_mask = BIT(9), \
1123 .ns_mask = (BM(31, 24) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08001124 .mnd_en_mask = BIT(8), \
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001125 .set_rate = set_rate_mnd, \
1126 .freq_tbl = clk_tbl_aif_osr, \
1127 .current_freq = &rcg_dummy_freq, \
1128 .c = { \
1129 .dbg_name = #i "_clk", \
Stephen Boyd409b8b42012-04-10 12:12:56 -07001130 .ops = &clk_ops_rcg, \
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001131 CLK_INIT(i##_clk.c), \
1132 }, \
1133 }
1134#define CLK_AIF_OSR_DIV(i, ns, md, h_r) \
1135 struct rcg_clk i##_clk = { \
1136 .b = { \
1137 .ctl_reg = ns, \
1138 .en_mask = BIT(21), \
1139 .reset_reg = ns, \
1140 .reset_mask = BIT(23), \
1141 .halt_reg = h_r, \
1142 .halt_check = ENABLE, \
1143 .halt_bit = 1, \
1144 }, \
1145 .ns_reg = ns, \
1146 .md_reg = md, \
1147 .root_en_mask = BIT(9), \
1148 .ns_mask = (BM(31, 24) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08001149 .mnd_en_mask = BIT(8), \
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001150 .set_rate = set_rate_mnd, \
1151 .freq_tbl = clk_tbl_aif_osr, \
1152 .current_freq = &rcg_dummy_freq, \
1153 .c = { \
1154 .dbg_name = #i "_clk", \
Stephen Boyd409b8b42012-04-10 12:12:56 -07001155 .ops = &clk_ops_rcg, \
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001156 CLK_INIT(i##_clk.c), \
1157 }, \
1158 }
1159
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001160#define CLK_AIF_BIT(i, ns, h_r) \
Stephen Boyd9fd19642011-11-16 11:11:09 -08001161 struct cdiv_clk i##_clk = { \
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001162 .b = { \
1163 .ctl_reg = ns, \
1164 .en_mask = BIT(15), \
1165 .halt_reg = h_r, \
1166 .halt_check = DELAY, \
1167 }, \
1168 .ns_reg = ns, \
Stephen Boyd9fd19642011-11-16 11:11:09 -08001169 .ext_mask = BIT(14), \
1170 .div_offset = 10, \
1171 .max_div = 16, \
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001172 .c = { \
1173 .dbg_name = #i "_clk", \
Stephen Boyd9fd19642011-11-16 11:11:09 -08001174 .ops = &clk_ops_cdiv, \
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001175 CLK_INIT(i##_clk.c), \
Stephen Boydd51d5e82012-06-18 18:09:50 -07001176 .rate = ULONG_MAX, \
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001177 }, \
1178 }
1179
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001180#define CLK_AIF_BIT_DIV(i, ns, h_r) \
Stephen Boyd9fd19642011-11-16 11:11:09 -08001181 struct cdiv_clk i##_clk = { \
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001182 .b = { \
1183 .ctl_reg = ns, \
1184 .en_mask = BIT(19), \
1185 .halt_reg = h_r, \
Stephen Boyd7bb9cf82012-01-25 18:09:01 -08001186 .halt_check = DELAY, \
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001187 }, \
1188 .ns_reg = ns, \
Stephen Boyd9fd19642011-11-16 11:11:09 -08001189 .ext_mask = BIT(18), \
1190 .div_offset = 10, \
1191 .max_div = 256, \
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001192 .c = { \
1193 .dbg_name = #i "_clk", \
Stephen Boyd9fd19642011-11-16 11:11:09 -08001194 .ops = &clk_ops_cdiv, \
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001195 CLK_INIT(i##_clk.c), \
Stephen Boydd51d5e82012-06-18 18:09:50 -07001196 .rate = ULONG_MAX, \
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001197 }, \
1198 }
1199
1200static CLK_AIF_OSR(mi2s_osr, LCC_MI2S_NS_REG, LCC_MI2S_MD_REG,
1201 LCC_MI2S_STATUS_REG);
1202static CLK_AIF_BIT(mi2s_bit, LCC_MI2S_NS_REG, LCC_MI2S_STATUS_REG);
1203
1204static CLK_AIF_OSR_DIV(codec_i2s_mic_osr, LCC_CODEC_I2S_MIC_NS_REG,
1205 LCC_CODEC_I2S_MIC_MD_REG, LCC_CODEC_I2S_MIC_STATUS_REG);
1206static CLK_AIF_BIT_DIV(codec_i2s_mic_bit, LCC_CODEC_I2S_MIC_NS_REG,
1207 LCC_CODEC_I2S_MIC_STATUS_REG);
1208
1209static CLK_AIF_OSR_DIV(spare_i2s_mic_osr, LCC_SPARE_I2S_MIC_NS_REG,
1210 LCC_SPARE_I2S_MIC_MD_REG, LCC_SPARE_I2S_MIC_STATUS_REG);
1211static CLK_AIF_BIT_DIV(spare_i2s_mic_bit, LCC_SPARE_I2S_MIC_NS_REG,
1212 LCC_SPARE_I2S_MIC_STATUS_REG);
1213
1214static CLK_AIF_OSR_DIV(codec_i2s_spkr_osr, LCC_CODEC_I2S_SPKR_NS_REG,
1215 LCC_CODEC_I2S_SPKR_MD_REG, LCC_CODEC_I2S_SPKR_STATUS_REG);
1216static CLK_AIF_BIT_DIV(codec_i2s_spkr_bit, LCC_CODEC_I2S_SPKR_NS_REG,
1217 LCC_CODEC_I2S_SPKR_STATUS_REG);
1218
1219static CLK_AIF_OSR_DIV(spare_i2s_spkr_osr, LCC_SPARE_I2S_SPKR_NS_REG,
1220 LCC_SPARE_I2S_SPKR_MD_REG, LCC_SPARE_I2S_SPKR_STATUS_REG);
1221static CLK_AIF_BIT_DIV(spare_i2s_spkr_bit, LCC_SPARE_I2S_SPKR_NS_REG,
1222 LCC_SPARE_I2S_SPKR_STATUS_REG);
1223
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001224#define F_PCM(f, s, d, m, n) \
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001225 { \
1226 .freq_hz = f, \
1227 .src_clk = &s##_clk.c, \
1228 .md_val = MD16(m, n), \
1229 .ns_val = NS(31, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_lpa_mux), \
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001230 }
1231static struct clk_freq_tbl clk_tbl_pcm[] = {
Stephen Boyd630f3252012-01-31 00:10:08 -08001232 { .ns_val = BIT(10) /* external input */ },
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001233 F_PCM( 512000, pll4, 4, 1, 192),
1234 F_PCM( 768000, pll4, 4, 1, 128),
1235 F_PCM( 1024000, pll4, 4, 1, 96),
1236 F_PCM( 1536000, pll4, 4, 1, 64),
1237 F_PCM( 2048000, pll4, 4, 1, 48),
1238 F_PCM( 3072000, pll4, 4, 1, 32),
1239 F_PCM( 4096000, pll4, 4, 1, 24),
1240 F_PCM( 6144000, pll4, 4, 1, 16),
1241 F_PCM( 8192000, pll4, 4, 1, 12),
1242 F_PCM(12288000, pll4, 4, 1, 8),
1243 F_PCM(24576000, pll4, 4, 1, 4),
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001244 F_END
1245};
1246
1247static struct rcg_clk pcm_clk = {
1248 .b = {
1249 .ctl_reg = LCC_PCM_NS_REG,
1250 .en_mask = BIT(11),
1251 .reset_reg = LCC_PCM_NS_REG,
1252 .reset_mask = BIT(13),
1253 .halt_reg = LCC_PCM_STATUS_REG,
1254 .halt_check = ENABLE,
1255 .halt_bit = 0,
1256 },
1257 .ns_reg = LCC_PCM_NS_REG,
1258 .md_reg = LCC_PCM_MD_REG,
1259 .root_en_mask = BIT(9),
Stephen Boyd630f3252012-01-31 00:10:08 -08001260 .ns_mask = BM(31, 16) | BIT(10) | BM(6, 0),
Matt Wagantall07c45472012-02-10 23:27:24 -08001261 .mnd_en_mask = BIT(8),
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001262 .set_rate = set_rate_mnd,
1263 .freq_tbl = clk_tbl_pcm,
1264 .current_freq = &rcg_dummy_freq,
1265 .c = {
1266 .dbg_name = "pcm_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07001267 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001268 VDD_DIG_FMAX_MAP1(LOW, 24576000),
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001269 CLK_INIT(pcm_clk.c),
Stephen Boydc5492fc2012-06-18 18:47:03 -07001270 .rate = ULONG_MAX,
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001271 },
1272};
1273
Stephen Boyde04f0f72012-05-23 18:34:32 -07001274static struct rcg_clk sec_pcm_clk = {
1275 .b = {
1276 .ctl_reg = LCC_SEC_PCM_NS_REG,
1277 .en_mask = BIT(11),
1278 .reset_reg = LCC_SEC_PCM_NS_REG,
1279 .reset_mask = BIT(13),
1280 .halt_reg = LCC_SEC_PCM_STATUS_REG,
1281 .halt_check = ENABLE,
1282 .halt_bit = 0,
1283 },
1284 .ns_reg = LCC_SEC_PCM_NS_REG,
1285 .md_reg = LCC_SEC_PCM_MD_REG,
1286 .root_en_mask = BIT(9),
1287 .ns_mask = BM(31, 16) | BIT(10) | BM(6, 0),
1288 .mnd_en_mask = BIT(8),
1289 .set_rate = set_rate_mnd,
1290 .freq_tbl = clk_tbl_pcm,
1291 .current_freq = &rcg_dummy_freq,
1292 .c = {
1293 .dbg_name = "sec_pcm_clk",
1294 .ops = &clk_ops_rcg,
1295 VDD_DIG_FMAX_MAP1(LOW, 24576000),
1296 CLK_INIT(sec_pcm_clk.c),
1297 },
1298};
1299
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001300static struct rcg_clk audio_slimbus_clk = {
1301 .b = {
1302 .ctl_reg = LCC_SLIMBUS_NS_REG,
1303 .en_mask = BIT(10),
1304 .reset_reg = LCC_AHBEX_BRANCH_CTL_REG,
1305 .reset_mask = BIT(5),
1306 .halt_reg = LCC_SLIMBUS_STATUS_REG,
1307 .halt_check = ENABLE,
1308 .halt_bit = 0,
1309 },
1310 .ns_reg = LCC_SLIMBUS_NS_REG,
1311 .md_reg = LCC_SLIMBUS_MD_REG,
1312 .root_en_mask = BIT(9),
1313 .ns_mask = (BM(31, 24) | BM(6, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08001314 .mnd_en_mask = BIT(8),
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001315 .set_rate = set_rate_mnd,
1316 .freq_tbl = clk_tbl_aif_osr,
1317 .current_freq = &rcg_dummy_freq,
1318 .c = {
1319 .dbg_name = "audio_slimbus_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07001320 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001321 VDD_DIG_FMAX_MAP1(LOW, 24576000),
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001322 CLK_INIT(audio_slimbus_clk.c),
1323 },
1324};
1325
1326static struct branch_clk sps_slimbus_clk = {
1327 .b = {
1328 .ctl_reg = LCC_SLIMBUS_NS_REG,
1329 .en_mask = BIT(12),
1330 .halt_reg = LCC_SLIMBUS_STATUS_REG,
1331 .halt_check = ENABLE,
1332 .halt_bit = 1,
1333 },
1334 .parent = &audio_slimbus_clk.c,
1335 .c = {
1336 .dbg_name = "sps_slimbus_clk",
1337 .ops = &clk_ops_branch,
1338 CLK_INIT(sps_slimbus_clk.c),
1339 },
1340};
1341
1342static struct branch_clk slimbus_xo_src_clk = {
1343 .b = {
1344 .ctl_reg = SLIMBUS_XO_SRC_CLK_CTL_REG,
1345 .en_mask = BIT(2),
1346 .halt_reg = CLK_HALT_DFAB_STATE_REG,
1347 .halt_bit = 28,
1348 },
1349 .parent = &sps_slimbus_clk.c,
1350 .c = {
1351 .dbg_name = "slimbus_xo_src_clk",
1352 .ops = &clk_ops_branch,
1353 CLK_INIT(slimbus_xo_src_clk.c),
1354 },
1355};
1356
Vikram Mulukutla73d42112011-09-19 16:32:54 -07001357DEFINE_CLK_RPM(cfpb_clk, cfpb_a_clk, CFPB, NULL);
1358DEFINE_CLK_RPM(dfab_clk, dfab_a_clk, DAYTONA_FABRIC, NULL);
1359DEFINE_CLK_RPM(ebi1_clk, ebi1_a_clk, EBI1, NULL);
1360DEFINE_CLK_RPM(sfab_clk, sfab_a_clk, SYSTEM_FABRIC, NULL);
1361DEFINE_CLK_RPM(sfpb_clk, sfpb_a_clk, SFPB, NULL);
1362
Matt Wagantall35e78fc2012-04-05 14:18:44 -07001363static DEFINE_CLK_VOTER(dfab_usb_hs_clk, &dfab_clk.c, 0);
1364static DEFINE_CLK_VOTER(dfab_sdc1_clk, &dfab_clk.c, 0);
1365static DEFINE_CLK_VOTER(dfab_sdc2_clk, &dfab_clk.c, 0);
1366static DEFINE_CLK_VOTER(dfab_sps_clk, &dfab_clk.c, 0);
1367static DEFINE_CLK_VOTER(dfab_bam_dmux_clk, &dfab_clk.c, 0);
1368static DEFINE_CLK_VOTER(dfab_msmbus_clk, &dfab_clk.c, 0);
1369static DEFINE_CLK_VOTER(dfab_msmbus_a_clk, &dfab_a_clk.c, 0);
Matt Wagantall42cd12a2012-03-30 18:02:40 -07001370static DEFINE_CLK_VOTER(ebi1_msmbus_clk, &ebi1_clk.c, LONG_MAX);
Matt Wagantall33bac7e2012-05-22 14:59:05 -07001371static DEFINE_CLK_VOTER(ebi1_msmbus_a_clk, &ebi1_a_clk.c, LONG_MAX);
1372static DEFINE_CLK_VOTER(ebi1_acpu_a_clk, &ebi1_a_clk.c, LONG_MAX);
Matt Wagantall35e78fc2012-04-05 14:18:44 -07001373static DEFINE_CLK_VOTER(ebi1_adm_clk, &ebi1_clk.c, 0);
Matt Wagantall33bac7e2012-05-22 14:59:05 -07001374static DEFINE_CLK_VOTER(sfab_msmbus_a_clk, &sfab_a_clk.c, LONG_MAX);
1375static DEFINE_CLK_VOTER(sfab_acpu_a_clk, &sfab_a_clk.c, LONG_MAX);
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001376
1377#ifdef CONFIG_DEBUG_FS
1378struct measure_sel {
1379 u32 test_vector;
Matt Wagantallf82f2942012-01-27 13:56:13 -08001380 struct clk *c;
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001381};
1382
Vikram Mulukutlaefd64f52012-01-09 17:41:09 -08001383static DEFINE_CLK_MEASURE(q6sw_clk);
1384static DEFINE_CLK_MEASURE(q6fw_clk);
1385static DEFINE_CLK_MEASURE(q6_func_clk);
1386
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001387static struct measure_sel measure_mux[] = {
1388 { TEST_PER_LS(0x08), &slimbus_xo_src_clk.c },
1389 { TEST_PER_LS(0x12), &sdc1_p_clk.c },
1390 { TEST_PER_LS(0x13), &sdc1_clk.c },
1391 { TEST_PER_LS(0x14), &sdc2_p_clk.c },
1392 { TEST_PER_LS(0x15), &sdc2_clk.c },
Matt Wagantall7625a4c2011-11-01 16:17:53 -07001393 { TEST_PER_LS(0x1F), &gp0_clk.c },
1394 { TEST_PER_LS(0x20), &gp1_clk.c },
1395 { TEST_PER_LS(0x21), &gp2_clk.c },
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001396 { TEST_PER_LS(0x26), &pmem_clk.c },
Vikram Mulukutla73d42112011-09-19 16:32:54 -07001397 { TEST_PER_LS(0x25), &dfab_clk.c },
1398 { TEST_PER_LS(0x25), &dfab_a_clk.c },
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001399 { TEST_PER_LS(0x32), &dma_bam_p_clk.c },
Vikram Mulukutla73d42112011-09-19 16:32:54 -07001400 { TEST_PER_LS(0x33), &cfpb_clk.c },
1401 { TEST_PER_LS(0x33), &cfpb_a_clk.c },
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001402 { TEST_PER_LS(0x3E), &gsbi1_uart_clk.c },
1403 { TEST_PER_LS(0x3F), &gsbi1_qup_clk.c },
1404 { TEST_PER_LS(0x41), &gsbi2_p_clk.c },
1405 { TEST_PER_LS(0x42), &gsbi2_uart_clk.c },
1406 { TEST_PER_LS(0x44), &gsbi2_qup_clk.c },
1407 { TEST_PER_LS(0x45), &gsbi3_p_clk.c },
1408 { TEST_PER_LS(0x46), &gsbi3_uart_clk.c },
1409 { TEST_PER_LS(0x48), &gsbi3_qup_clk.c },
1410 { TEST_PER_LS(0x49), &gsbi4_p_clk.c },
1411 { TEST_PER_LS(0x4A), &gsbi4_uart_clk.c },
1412 { TEST_PER_LS(0x4C), &gsbi4_qup_clk.c },
1413 { TEST_PER_LS(0x4D), &gsbi5_p_clk.c },
1414 { TEST_PER_LS(0x4E), &gsbi5_uart_clk.c },
1415 { TEST_PER_LS(0x50), &gsbi5_qup_clk.c },
Vikram Mulukutla73d42112011-09-19 16:32:54 -07001416 { TEST_PER_LS(0x78), &sfpb_clk.c },
1417 { TEST_PER_LS(0x78), &sfpb_a_clk.c },
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001418 { TEST_PER_LS(0x7A), &pmic_ssbi2_clk.c },
1419 { TEST_PER_LS(0x7B), &pmic_arb0_p_clk.c },
1420 { TEST_PER_LS(0x7C), &pmic_arb1_p_clk.c },
1421 { TEST_PER_LS(0x7D), &prng_clk.c },
1422 { TEST_PER_LS(0x7F), &rpm_msg_ram_p_clk.c },
1423 { TEST_PER_LS(0x80), &adm0_p_clk.c },
1424 { TEST_PER_LS(0x84), &usb_hs1_p_clk.c },
1425 { TEST_PER_LS(0x85), &usb_hs1_xcvr_clk.c },
1426 { TEST_PER_LS(0x86), &usb_hsic_sys_clk.c },
1427 { TEST_PER_LS(0x87), &usb_hsic_p_clk.c },
1428 { TEST_PER_LS(0x88), &usb_hsic_xcvr_clk.c },
1429 { TEST_PER_LS(0x8B), &usb_hsic_hsio_cal_clk.c },
1430 { TEST_PER_LS(0x8D), &usb_hs1_sys_clk.c },
1431 { TEST_PER_LS(0x92), &ce1_p_clk.c },
Vikram Mulukutla73d42112011-09-19 16:32:54 -07001432 { TEST_PER_HS(0x18), &sfab_clk.c },
1433 { TEST_PER_HS(0x18), &sfab_a_clk.c },
Vikram Mulukutlaefd64f52012-01-09 17:41:09 -08001434 { TEST_PER_HS(0x26), &q6sw_clk },
1435 { TEST_PER_HS(0x27), &q6fw_clk },
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001436 { TEST_PER_LS(0xA4), &ce1_core_clk.c },
1437 { TEST_PER_HS(0x2A), &adm0_clk.c },
Vikram Mulukutla73d42112011-09-19 16:32:54 -07001438 { TEST_PER_HS(0x34), &ebi1_clk.c },
1439 { TEST_PER_HS(0x34), &ebi1_a_clk.c },
Vikram Mulukutla6c9158f2011-12-08 12:41:20 -08001440 { TEST_PER_HS(0x3E), &usb_hsic_clk.c },
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001441 { TEST_LPA(0x0F), &mi2s_bit_clk.c },
1442 { TEST_LPA(0x10), &codec_i2s_mic_bit_clk.c },
1443 { TEST_LPA(0x11), &codec_i2s_spkr_bit_clk.c },
1444 { TEST_LPA(0x12), &spare_i2s_mic_bit_clk.c },
1445 { TEST_LPA(0x13), &spare_i2s_spkr_bit_clk.c },
1446 { TEST_LPA(0x14), &pcm_clk.c },
1447 { TEST_LPA(0x1D), &audio_slimbus_clk.c },
Vikram Mulukutlaefd64f52012-01-09 17:41:09 -08001448 { TEST_LPA_HS(0x00), &q6_func_clk },
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001449};
1450
Matt Wagantallf82f2942012-01-27 13:56:13 -08001451static struct measure_sel *find_measure_sel(struct clk *c)
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001452{
1453 int i;
1454
1455 for (i = 0; i < ARRAY_SIZE(measure_mux); i++)
Matt Wagantallf82f2942012-01-27 13:56:13 -08001456 if (measure_mux[i].c == c)
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001457 return &measure_mux[i];
1458 return NULL;
1459}
1460
1461static int measure_clk_set_parent(struct clk *c, struct clk *parent)
1462{
1463 int ret = 0;
1464 u32 clk_sel;
1465 struct measure_sel *p;
Matt Wagantallf82f2942012-01-27 13:56:13 -08001466 struct measure_clk *measure = to_measure_clk(c);
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001467 unsigned long flags;
1468
1469 if (!parent)
1470 return -EINVAL;
1471
1472 p = find_measure_sel(parent);
1473 if (!p)
1474 return -EINVAL;
1475
1476 spin_lock_irqsave(&local_clock_reg_lock, flags);
1477
1478 /*
1479 * Program the test vector, measurement period (sample_ticks)
1480 * and scaling multiplier.
1481 */
Matt Wagantallf82f2942012-01-27 13:56:13 -08001482 measure->sample_ticks = 0x10000;
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001483 clk_sel = p->test_vector & TEST_CLK_SEL_MASK;
Matt Wagantallf82f2942012-01-27 13:56:13 -08001484 measure->multiplier = 1;
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001485 switch (p->test_vector >> TEST_TYPE_SHIFT) {
1486 case TEST_TYPE_PER_LS:
1487 writel_relaxed(0x4030D00|BVAL(7, 0, clk_sel), CLK_TEST_REG);
1488 break;
1489 case TEST_TYPE_PER_HS:
1490 writel_relaxed(0x4020000|BVAL(16, 10, clk_sel), CLK_TEST_REG);
1491 break;
1492 case TEST_TYPE_LPA:
1493 writel_relaxed(0x4030D98, CLK_TEST_REG);
1494 writel_relaxed(BVAL(6, 1, clk_sel)|BIT(0),
1495 LCC_CLK_LS_DEBUG_CFG_REG);
1496 break;
Vikram Mulukutlaefd64f52012-01-09 17:41:09 -08001497 case TEST_TYPE_LPA_HS:
1498 writel_relaxed(0x402BC00, CLK_TEST_REG);
1499 writel_relaxed(BVAL(2, 1, clk_sel)|BIT(0),
1500 LCC_CLK_HS_DEBUG_CFG_REG);
1501 break;
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001502 default:
1503 ret = -EPERM;
1504 }
1505 /* Make sure test vector is set before starting measurements. */
1506 mb();
1507
1508 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
1509
1510 return ret;
1511}
1512
1513/* Sample clock for 'ticks' reference clock ticks. */
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07001514static unsigned long run_measurement(unsigned ticks)
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001515{
1516 /* Stop counters and set the XO4 counter start value. */
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001517 writel_relaxed(ticks, RINGOSC_TCXO_CTL_REG);
1518
1519 /* Wait for timer to become ready. */
1520 while ((readl_relaxed(RINGOSC_STATUS_REG) & BIT(25)) != 0)
1521 cpu_relax();
1522
1523 /* Run measurement and wait for completion. */
1524 writel_relaxed(BIT(28)|ticks, RINGOSC_TCXO_CTL_REG);
1525 while ((readl_relaxed(RINGOSC_STATUS_REG) & BIT(25)) == 0)
1526 cpu_relax();
1527
1528 /* Stop counters. */
1529 writel_relaxed(0x0, RINGOSC_TCXO_CTL_REG);
1530
1531 /* Return measured ticks. */
1532 return readl_relaxed(RINGOSC_STATUS_REG) & BM(24, 0);
1533}
1534
1535
1536/* Perform a hardware rate measurement for a given clock.
1537 FOR DEBUG USE ONLY: Measurements take ~15 ms! */
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07001538static unsigned long measure_clk_get_rate(struct clk *c)
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001539{
1540 unsigned long flags;
1541 u32 pdm_reg_backup, ringosc_reg_backup;
1542 u64 raw_count_short, raw_count_full;
Matt Wagantallf82f2942012-01-27 13:56:13 -08001543 struct measure_clk *measure = to_measure_clk(c);
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001544 unsigned ret;
1545
1546 spin_lock_irqsave(&local_clock_reg_lock, flags);
1547
1548 /* Enable CXO/4 and RINGOSC branch and root. */
1549 pdm_reg_backup = readl_relaxed(PDM_CLK_NS_REG);
1550 ringosc_reg_backup = readl_relaxed(RINGOSC_NS_REG);
1551 writel_relaxed(0x2898, PDM_CLK_NS_REG);
1552 writel_relaxed(0xA00, RINGOSC_NS_REG);
1553
1554 /*
1555 * The ring oscillator counter will not reset if the measured clock
1556 * is not running. To detect this, run a short measurement before
1557 * the full measurement. If the raw results of the two are the same
1558 * then the clock must be off.
1559 */
1560
1561 /* Run a short measurement. (~1 ms) */
1562 raw_count_short = run_measurement(0x1000);
1563 /* Run a full measurement. (~14 ms) */
Matt Wagantallf82f2942012-01-27 13:56:13 -08001564 raw_count_full = run_measurement(measure->sample_ticks);
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001565
1566 writel_relaxed(ringosc_reg_backup, RINGOSC_NS_REG);
1567 writel_relaxed(pdm_reg_backup, PDM_CLK_NS_REG);
1568
1569 /* Return 0 if the clock is off. */
1570 if (raw_count_full == raw_count_short)
1571 ret = 0;
1572 else {
1573 /* Compute rate in Hz. */
1574 raw_count_full = ((raw_count_full * 10) + 15) * 4800000;
Matt Wagantallf82f2942012-01-27 13:56:13 -08001575 do_div(raw_count_full, ((measure->sample_ticks * 10) + 35));
1576 ret = (raw_count_full * measure->multiplier);
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001577 }
1578
1579 /* Route dbg_hs_clk to PLLTEST. 300mV single-ended amplitude. */
1580 writel_relaxed(0x38F8, PLLTEST_PAD_CFG_REG);
1581 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
1582
1583 return ret;
1584}
1585#else /* !CONFIG_DEBUG_FS */
Matt Wagantallf82f2942012-01-27 13:56:13 -08001586static int measure_clk_set_parent(struct clk *c, struct clk *parent)
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001587{
1588 return -EINVAL;
1589}
1590
Matt Wagantallf82f2942012-01-27 13:56:13 -08001591static unsigned long measure_clk_get_rate(struct clk *c)
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001592{
1593 return 0;
1594}
1595#endif /* CONFIG_DEBUG_FS */
1596
Matt Wagantallae053222012-05-14 19:42:07 -07001597static struct clk_ops clk_ops_measure = {
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001598 .set_parent = measure_clk_set_parent,
1599 .get_rate = measure_clk_get_rate,
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001600};
1601
1602static struct measure_clk measure_clk = {
1603 .c = {
1604 .dbg_name = "measure_clk",
Matt Wagantallae053222012-05-14 19:42:07 -07001605 .ops = &clk_ops_measure,
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001606 CLK_INIT(measure_clk.c),
1607 },
1608 .multiplier = 1,
1609};
1610
1611static struct clk_lookup msm_clocks_9615[] = {
Stephen Boyd72a80352012-01-26 15:57:38 -08001612 CLK_LOOKUP("xo", cxo_a_clk.c, ""),
Stephen Boyd69d35e32012-02-14 15:33:30 -08001613 CLK_LOOKUP("xo", cxo_clk.c, "BAM_RMNT"),
Stephen Boyd5a190a82012-03-01 14:45:15 -08001614 CLK_LOOKUP("xo", cxo_clk.c, "msm_xo"),
David Collinsa7d23532012-08-02 10:48:16 -07001615 CLK_LOOKUP("vref_buff", cxo_clk.c, "rpm-regulator"),
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001616 CLK_LOOKUP("pll0", pll0_clk.c, NULL),
1617 CLK_LOOKUP("pll8", pll8_clk.c, NULL),
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001618 CLK_LOOKUP("pll14", pll14_clk.c, NULL),
Vikram Mulukutla31680ae2011-11-04 14:23:55 -07001619
Vikram Mulukutla128986a2012-07-10 13:32:08 -07001620 CLK_LOOKUP("pll0", pll0_activeonly_clk.c, "acpu"),
1621 CLK_LOOKUP("pll8", pll8_activeonly_clk.c, "acpu"),
1622 CLK_LOOKUP("pll9", pll9_activeonly_clk.c, "acpu"),
Vikram Mulukutla31680ae2011-11-04 14:23:55 -07001623
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001624 CLK_LOOKUP("measure", measure_clk.c, "debug"),
1625
Matt Wagantalld75f1312012-05-23 16:17:35 -07001626 CLK_LOOKUP("bus_clk", cfpb_clk.c, ""),
1627 CLK_LOOKUP("bus_clk", cfpb_a_clk.c, ""),
1628 CLK_LOOKUP("bus_clk", dfab_clk.c, ""),
1629 CLK_LOOKUP("bus_clk", dfab_a_clk.c, ""),
1630 CLK_LOOKUP("mem_clk", ebi1_clk.c, ""),
1631 CLK_LOOKUP("mem_clk", ebi1_a_clk.c, ""),
1632 CLK_LOOKUP("bus_clk", sfab_clk.c, ""),
1633 CLK_LOOKUP("bus_clk", sfab_a_clk.c, ""),
1634 CLK_LOOKUP("bus_clk", sfpb_clk.c, ""),
1635 CLK_LOOKUP("bus_clk", sfpb_a_clk.c, ""),
1636
Matt Wagantallb2710b82011-11-16 19:55:17 -08001637 CLK_LOOKUP("bus_clk", sfab_clk.c, "msm_sys_fab"),
Matt Wagantall33bac7e2012-05-22 14:59:05 -07001638 CLK_LOOKUP("bus_a_clk", sfab_msmbus_a_clk.c, "msm_sys_fab"),
Matt Wagantallb2710b82011-11-16 19:55:17 -08001639 CLK_LOOKUP("mem_clk", ebi1_msmbus_clk.c, "msm_bus"),
Matt Wagantall33bac7e2012-05-22 14:59:05 -07001640 CLK_LOOKUP("mem_a_clk", ebi1_msmbus_a_clk.c, "msm_bus"),
Gagan Macbc5f81d2012-04-04 15:03:12 -06001641 CLK_LOOKUP("dfab_clk", dfab_msmbus_clk.c, "msm_bus"),
1642 CLK_LOOKUP("dfab_a_clk", dfab_msmbus_a_clk.c, "msm_bus"),
Matt Wagantallb2710b82011-11-16 19:55:17 -08001643
Matt Wagantallc00f95d2012-01-05 14:22:45 -08001644 CLK_LOOKUP("core_clk", gp0_clk.c, ""),
1645 CLK_LOOKUP("core_clk", gp1_clk.c, ""),
1646 CLK_LOOKUP("core_clk", gp2_clk.c, ""),
Matt Wagantall7625a4c2011-11-01 16:17:53 -07001647
Matt Wagantallc00f95d2012-01-05 14:22:45 -08001648 CLK_LOOKUP("core_clk", gsbi3_uart_clk.c, ""),
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001649 CLK_LOOKUP("core_clk", gsbi4_uart_clk.c, "msm_serial_hsl.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08001650 CLK_LOOKUP("core_clk", gsbi5_uart_clk.c, ""),
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001651
Harini Jayaraman738c9312011-09-08 15:22:38 -06001652 CLK_LOOKUP("core_clk", gsbi3_qup_clk.c, "spi_qsd.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08001653 CLK_LOOKUP("core_clk", gsbi4_qup_clk.c, ""),
Harini Jayaramaneba52672011-09-08 15:13:00 -06001654 CLK_LOOKUP("core_clk", gsbi5_qup_clk.c, "qup_i2c.0"),
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001655
Matt Wagantallc00f95d2012-01-05 14:22:45 -08001656 CLK_LOOKUP("core_clk", pdm_clk.c, ""),
Vikram Mulukutladd0a2372011-09-19 15:58:21 -07001657 CLK_LOOKUP("mem_clk", pmem_clk.c, "msm_sps"),
Ramesh Masavarapu5ad37392011-10-10 10:44:10 -07001658 CLK_LOOKUP("core_clk", prng_clk.c, "msm_rng.0"),
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001659 CLK_LOOKUP("core_clk", sdc1_clk.c, "msm_sdcc.1"),
1660 CLK_LOOKUP("core_clk", sdc2_clk.c, "msm_sdcc.2"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08001661 CLK_LOOKUP("iface_clk", ce1_p_clk.c, ""),
1662 CLK_LOOKUP("core_clk", ce1_core_clk.c, ""),
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001663 CLK_LOOKUP("dma_bam_pclk", dma_bam_p_clk.c, NULL),
1664
Harini Jayaraman738c9312011-09-08 15:22:38 -06001665 CLK_LOOKUP("iface_clk", gsbi3_p_clk.c, "spi_qsd.0"),
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001666 CLK_LOOKUP("iface_clk", gsbi4_p_clk.c, "msm_serial_hsl.0"),
Harini Jayaramaneba52672011-09-08 15:13:00 -06001667 CLK_LOOKUP("iface_clk", gsbi5_p_clk.c, "qup_i2c.0"),
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001668
Manu Gautam5143b252012-01-05 19:25:23 -08001669 CLK_LOOKUP("iface_clk", usb_hs1_p_clk.c, "msm_otg"),
1670 CLK_LOOKUP("core_clk", usb_hs1_sys_clk.c, "msm_otg"),
1671 CLK_LOOKUP("alt_core_clk", usb_hs1_xcvr_clk.c, "msm_otg"),
1672 CLK_LOOKUP("alt_core_clk", usb_hsic_xcvr_clk.c, "msm_hsic_host"),
1673 CLK_LOOKUP("cal_clk", usb_hsic_hsio_cal_clk.c, "msm_hsic_host"),
1674 CLK_LOOKUP("core_clk", usb_hsic_sys_clk.c, "msm_hsic_host"),
1675 CLK_LOOKUP("iface_clk", usb_hsic_p_clk.c, "msm_hsic_host"),
1676 CLK_LOOKUP("phy_clk", usb_hsic_clk.c, "msm_hsic_host"),
Ofir Cohendf314b42012-01-15 11:59:34 +02001677 CLK_LOOKUP("alt_core_clk", usb_hsic_xcvr_clk.c, "msm_hsic_peripheral"),
1678 CLK_LOOKUP("cal_clk", usb_hsic_hsio_cal_clk.c, "msm_hsic_peripheral"),
1679 CLK_LOOKUP("core_clk", usb_hsic_sys_clk.c, "msm_hsic_peripheral"),
1680 CLK_LOOKUP("iface_clk", usb_hsic_p_clk.c, "msm_hsic_peripheral"),
1681 CLK_LOOKUP("phy_clk", usb_hsic_clk.c, "msm_hsic_peripheral"),
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001682
1683 CLK_LOOKUP("iface_clk", sdc1_p_clk.c, "msm_sdcc.1"),
1684 CLK_LOOKUP("iface_clk", sdc2_p_clk.c, "msm_sdcc.2"),
1685 CLK_LOOKUP("core_clk", adm0_clk.c, "msm_dmov"),
1686 CLK_LOOKUP("iface_clk", adm0_p_clk.c, "msm_dmov"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08001687 CLK_LOOKUP("iface_clk", pmic_arb0_p_clk.c, ""),
1688 CLK_LOOKUP("iface_clk", pmic_arb1_p_clk.c, ""),
1689 CLK_LOOKUP("core_clk", pmic_ssbi2_clk.c, ""),
1690 CLK_LOOKUP("mem_clk", rpm_msg_ram_p_clk.c, ""),
Kuirong Wanga9c3acc2012-02-09 17:00:45 -08001691 CLK_LOOKUP("bit_clk", mi2s_bit_clk.c, "msm-dai-q6.6"),
1692 CLK_LOOKUP("osr_clk", mi2s_osr_clk.c, "msm-dai-q6.6"),
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001693
Kuirong Wanga9c3acc2012-02-09 17:00:45 -08001694 CLK_LOOKUP("bit_clk", codec_i2s_mic_bit_clk.c,
1695 "msm-dai-q6.1"),
1696 CLK_LOOKUP("osr_clk", codec_i2s_mic_osr_clk.c,
1697 "msm-dai-q6.1"),
Venkat Sudhir5efc4912012-05-15 17:10:35 -07001698 CLK_LOOKUP("bit_clk", codec_i2s_spkr_bit_clk.c,
1699 "msm-dai-q6.0"),
1700 CLK_LOOKUP("osr_clk", codec_i2s_spkr_osr_clk.c,
1701 "msm-dai-q6.0"),
Kuirong Wanga9c3acc2012-02-09 17:00:45 -08001702 CLK_LOOKUP("bit_clk", spare_i2s_mic_bit_clk.c,
1703 "msm-dai-q6.5"),
1704 CLK_LOOKUP("osr_clk", spare_i2s_mic_osr_clk.c,
1705 "msm-dai-q6.5"),
1706 CLK_LOOKUP("bit_clk", codec_i2s_spkr_bit_clk.c,
1707 "msm-dai-q6.16384"),
1708 CLK_LOOKUP("osr_clk", codec_i2s_spkr_osr_clk.c,
1709 "msm-dai-q6.16384"),
1710 CLK_LOOKUP("bit_clk", spare_i2s_spkr_bit_clk.c,
1711 "msm-dai-q6.4"),
1712 CLK_LOOKUP("osr_clk", spare_i2s_spkr_osr_clk.c,
1713 "msm-dai-q6.4"),
1714 CLK_LOOKUP("pcm_clk", pcm_clk.c, "msm-dai-q6.2"),
Kiran Kandi5f4ab692012-02-23 11:23:56 -08001715 CLK_LOOKUP("pcm_clk", pcm_clk.c, "msm-dai-q6.3"),
Shiv Maliyappanahalli7f4dec52012-06-01 16:06:08 -07001716 CLK_LOOKUP("sec_pcm_clk", sec_pcm_clk.c, "msm-dai-q6.12"),
1717 CLK_LOOKUP("sec_pcm_clk", sec_pcm_clk.c, "msm-dai-q6.13"),
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001718
1719 CLK_LOOKUP("sps_slimbus_clk", sps_slimbus_clk.c, NULL),
Tianyi Gou44a81b02012-02-06 17:49:07 -08001720 CLK_LOOKUP("core_clk", audio_slimbus_clk.c, "msm_slim_ctrl.1"),
Manu Gautam5143b252012-01-05 19:25:23 -08001721 CLK_LOOKUP("core_clk", dfab_usb_hs_clk.c, "msm_otg"),
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001722 CLK_LOOKUP("bus_clk", dfab_sdc1_clk.c, "msm_sdcc.1"),
1723 CLK_LOOKUP("bus_clk", dfab_sdc2_clk.c, "msm_sdcc.2"),
1724 CLK_LOOKUP("dfab_clk", dfab_sps_clk.c, "msm_sps"),
Vikram Mulukutlacfd73ad2011-11-09 11:39:34 -08001725 CLK_LOOKUP("bus_clk", dfab_bam_dmux_clk.c, "BAM_RMNT"),
Vikram Mulukutla73d42112011-09-19 16:32:54 -07001726 CLK_LOOKUP("mem_clk", ebi1_adm_clk.c, "msm_dmov"),
Matt Wagantall33bac7e2012-05-22 14:59:05 -07001727 CLK_LOOKUP("mem_clk", ebi1_acpu_a_clk.c, ""),
1728 CLK_LOOKUP("bus_clk", sfab_acpu_a_clk.c, ""),
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001729
Ramesh Masavarapufa679d92011-10-13 23:42:59 -07001730 CLK_LOOKUP("iface_clk", ce1_p_clk.c, "qce.0"),
1731 CLK_LOOKUP("iface_clk", ce1_p_clk.c, "qcrypto.0"),
1732 CLK_LOOKUP("core_clk", ce1_core_clk.c, "qce.0"),
1733 CLK_LOOKUP("core_clk", ce1_core_clk.c, "qcrypto.0"),
1734
Vikram Mulukutlaefd64f52012-01-09 17:41:09 -08001735 CLK_LOOKUP("q6sw_clk", q6sw_clk, NULL),
1736 CLK_LOOKUP("q6fw_clk", q6fw_clk, NULL),
1737 CLK_LOOKUP("q6_func_clk", q6_func_clk, NULL),
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001738};
1739
Vikram Mulukutla5b146722012-04-23 18:17:50 -07001740static struct pll_config_regs pll0_regs __initdata = {
1741 .l_reg = BB_PLL0_L_VAL_REG,
1742 .m_reg = BB_PLL0_M_VAL_REG,
1743 .n_reg = BB_PLL0_N_VAL_REG,
1744 .config_reg = BB_PLL0_CONFIG_REG,
1745 .mode_reg = BB_PLL0_MODE_REG,
1746};
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001747
Vikram Mulukutla5b146722012-04-23 18:17:50 -07001748static struct pll_config pll0_config __initdata = {
1749 .l = 0xE,
1750 .m = 0x3,
1751 .n = 0x8,
1752 .vco_val = 0x0,
1753 .vco_mask = BM(17, 16),
1754 .pre_div_val = 0x0,
1755 .pre_div_mask = BIT(19),
1756 .post_div_val = 0x0,
1757 .post_div_mask = BM(21, 20),
1758 .mn_ena_val = BIT(22),
1759 .mn_ena_mask = BIT(22),
1760 .main_output_val = BIT(23),
1761 .main_output_mask = BIT(23),
1762};
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001763
Vikram Mulukutla5b146722012-04-23 18:17:50 -07001764static struct pll_config_regs pll14_regs __initdata = {
1765 .l_reg = BB_PLL14_L_VAL_REG,
1766 .m_reg = BB_PLL14_M_VAL_REG,
1767 .n_reg = BB_PLL14_N_VAL_REG,
1768 .config_reg = BB_PLL14_CONFIG_REG,
1769 .mode_reg = BB_PLL14_MODE_REG,
1770};
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001771
Vikram Mulukutla5b146722012-04-23 18:17:50 -07001772static struct pll_config pll14_config __initdata = {
1773 .l = 0x19,
1774 .m = 0x0,
1775 .n = 0x1,
1776 .vco_val = 0x0,
1777 .vco_mask = BM(17, 16),
1778 .pre_div_val = 0x0,
1779 .pre_div_mask = BIT(19),
1780 .post_div_val = 0x0,
1781 .post_div_mask = BM(21, 20),
1782 .main_output_val = BIT(23),
1783 .main_output_mask = BIT(23),
1784};
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001785
1786/*
1787 * Miscellaneous clock register initializations
1788 */
Matt Wagantallb64888f2012-04-02 21:35:07 -07001789static void __init msm9615_clock_pre_init(void)
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001790{
Vikram Mulukutla01d06b82012-01-10 14:19:44 -08001791 u32 regval, is_pll_enabled, pll9_lval;
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001792
Matt Wagantallb64888f2012-04-02 21:35:07 -07001793 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
1794
Vikram Mulukutla681d8682012-03-09 23:56:20 -08001795 clk_ops_local_pll.enable = sr_pll_clk_enable;
Matt Wagantallb64888f2012-04-02 21:35:07 -07001796
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001797 /* Enable PDM CXO source. */
1798 regval = readl_relaxed(PDM_CLK_NS_REG);
1799 writel_relaxed(BIT(13) | regval, PDM_CLK_NS_REG);
1800
1801 /* Check if PLL0 is active */
1802 is_pll_enabled = readl_relaxed(BB_PLL0_STATUS_REG) & BIT(16);
1803
1804 if (!is_pll_enabled) {
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001805 /* Enable AUX output */
1806 regval = readl_relaxed(BB_PLL0_TEST_CTL_REG);
1807 regval |= BIT(12);
1808 writel_relaxed(regval, BB_PLL0_TEST_CTL_REG);
1809
Vikram Mulukutlae12adf62012-07-18 13:55:31 -07001810 configure_sr_pll(&pll0_config, &pll0_regs, 1);
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001811 }
1812
Vikram Mulukutla3349d932011-10-12 20:00:34 -07001813 /* Check if PLL14 is enabled in FSM mode */
1814 is_pll_enabled = readl_relaxed(BB_PLL14_STATUS_REG) & BIT(16);
1815
Vikram Mulukutla5b146722012-04-23 18:17:50 -07001816 if (!is_pll_enabled)
Vikram Mulukutlae12adf62012-07-18 13:55:31 -07001817 configure_sr_pll(&pll14_config, &pll14_regs, 1);
Vikram Mulukutla5b146722012-04-23 18:17:50 -07001818 else if (!(readl_relaxed(BB_PLL14_MODE_REG) & BIT(20)))
Vikram Mulukutla3349d932011-10-12 20:00:34 -07001819 WARN(1, "PLL14 enabled in non-FSM mode!\n");
1820
Vikram Mulukutla01d06b82012-01-10 14:19:44 -08001821 /* Detect PLL9 rate and fixup structure accordingly */
1822 pll9_lval = readl_relaxed(SC_PLL0_L_VAL_REG);
1823
1824 if (pll9_lval == 0x1C)
Vikram Mulukutla128986a2012-07-10 13:32:08 -07001825 pll9_activeonly_clk.c.rate = 550000000;
Vikram Mulukutla01d06b82012-01-10 14:19:44 -08001826
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001827 /* Enable PLL4 source on the LPASS Primary PLL Mux */
1828 regval = readl_relaxed(LCC_PRI_PLL_CLK_CTL_REG);
1829 writel_relaxed(regval | BIT(0), LCC_PRI_PLL_CLK_CTL_REG);
Vikram Mulukutla0ee27882011-11-15 18:25:04 -08001830
Matt Wagantallbc8c9062012-02-07 12:33:06 -08001831 /*
1832 * Disable hardware clock gating for pmem_clk. Leaving it enabled
1833 * results in the clock staying on.
1834 */
1835 regval = readl_relaxed(PMEM_ACLK_CTL_REG);
Vikram Mulukutla0ee27882011-11-15 18:25:04 -08001836 regval &= ~BIT(6);
Matt Wagantallbc8c9062012-02-07 12:33:06 -08001837 writel_relaxed(regval, PMEM_ACLK_CTL_REG);
Matt Wagantallebbb29f2012-02-13 14:45:46 -08001838
1839 /*
1840 * Disable hardware clock gating for dma_bam_p_clk, which does
1841 * not have working support for the feature.
1842 */
1843 regval = readl_relaxed(DMA_BAM_HCLK_CTL);
1844 regval &= ~BIT(6);
1845 writel_relaxed(regval, DMA_BAM_HCLK_CTL);
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001846}
1847
Matt Wagantallb64888f2012-04-02 21:35:07 -07001848static void __init msm9615_clock_post_init(void)
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001849{
Stephen Boyd72a80352012-01-26 15:57:38 -08001850 /* Keep CXO on whenever APPS cpu is active */
1851 clk_prepare_enable(&cxo_a_clk.c);
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001852
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001853 /* Initialize rates for clocks that only support one. */
1854 clk_set_rate(&pdm_clk.c, 19200000);
1855 clk_set_rate(&prng_clk.c, 32000000);
1856 clk_set_rate(&usb_hs1_xcvr_clk.c, 60000000);
1857 clk_set_rate(&usb_hs1_sys_clk.c, 60000000);
1858 clk_set_rate(&usb_hsic_xcvr_clk.c, 60000000);
Vikram Mulukutla6c9158f2011-12-08 12:41:20 -08001859 clk_set_rate(&usb_hsic_sys_clk.c, 64000000);
1860 clk_set_rate(&usb_hsic_clk.c, 480000000);
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001861
1862 /*
1863 * The halt status bits for PDM may be incorrect at boot.
1864 * Toggle these clocks on and off to refresh them.
1865 */
Stephen Boyd409b8b42012-04-10 12:12:56 -07001866 clk_prepare_enable(&pdm_clk.c);
1867 clk_disable_unprepare(&pdm_clk.c);
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001868}
1869
1870static int __init msm9615_clock_late_init(void)
1871{
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001872 return unvote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001873}
1874
1875struct clock_init_data msm9615_clock_init_data __initdata = {
1876 .table = msm_clocks_9615,
1877 .size = ARRAY_SIZE(msm_clocks_9615),
Matt Wagantallb64888f2012-04-02 21:35:07 -07001878 .pre_init = msm9615_clock_pre_init,
1879 .post_init = msm9615_clock_post_init,
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07001880 .late_init = msm9615_clock_late_init,
1881};