blob: 5395499e696ed600b86551ad8cda89e17e9c1c22 [file] [log] [blame]
Abhijeet Dharmapurikarde91d2c2012-08-23 14:36:59 -07001/* Copyright (c) 2011-2012, The Linux Foundation. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
Joel Nidere5de00e2012-07-03 10:58:10 +030018#include <linux/gpio.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070019#include <linux/clkdev.h>
Hemant Kumard86c4882012-01-24 19:39:37 -080020#include <linux/dma-mapping.h>
Pratik Patel1746b8f2012-06-02 21:11:41 -070021#include <linux/coresight.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070022#include <mach/irqs-8064.h>
23#include <mach/board.h>
24#include <mach/msm_iomap.h>
Yan He06913ce2011-08-26 16:33:46 -070025#include <mach/usbdiag.h>
26#include <mach/msm_sps.h>
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070027#include <mach/dma.h>
Jin Hongd3024e62012-02-09 16:13:32 -080028#include <mach/msm_dsps.h>
Matt Wagantalld55b90f2012-02-23 23:27:44 -080029#include <mach/clk-provider.h>
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -080030#include <sound/msm-dai-q6.h>
31#include <sound/apr_audio.h>
Joel Nidere5de00e2012-07-03 10:58:10 +030032#include <mach/msm_tsif.h>
Joel Nider50b50fa2012-08-05 14:17:29 +030033#include <mach/msm_tspp.h>
Gagan Mac8a7a5d32011-11-11 16:43:06 -070034#include <mach/msm_bus_board.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060035#include <mach/rpm.h>
Joel Kingdacbc822012-01-25 13:30:57 -080036#include <mach/mdm2.h>
Eric Holmberg023d25c2012-03-01 12:27:55 -070037#include <mach/msm_smd.h>
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -070038#include <mach/msm_dcvs.h>
Laura Abbott532b2df2012-04-12 10:53:48 -070039#include <mach/msm_rtb.h>
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -080040#include <linux/ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070041#include "clock.h"
42#include "devices.h"
Matt Wagantall1875d322012-02-22 16:11:33 -080043#include "footswitch.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070044#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060045#include "rpm_stats.h"
46#include "rpm_log.h"
Subhash Jadavani909e04f2012-04-12 10:52:50 +053047#include <mach/mpm.h>
Laura Abbott0577d7b2012-04-17 11:14:30 -070048#include <mach/iommu_domains.h>
Laura Abbott93a4a352012-05-25 09:26:35 -070049#include <mach/msm_cache_dump.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070050
51/* Address of GSBI blocks */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070052#define MSM_GSBI1_PHYS 0x12440000
Devin Kima3085422012-06-14 18:23:41 -070053#define MSM_GSBI2_PHYS 0x13440000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070054#define MSM_GSBI3_PHYS 0x16200000
Harini Jayaramanc4c58692011-07-19 14:50:10 -060055#define MSM_GSBI4_PHYS 0x16300000
56#define MSM_GSBI5_PHYS 0x1A200000
57#define MSM_GSBI6_PHYS 0x16500000
58#define MSM_GSBI7_PHYS 0x16600000
59
Kenneth Heitke748593a2011-07-15 15:45:11 -060060/* GSBI UART devices */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070061#define MSM_UART1DM_PHYS (MSM_GSBI1_PHYS + 0x10000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070062#define MSM_UART3DM_PHYS (MSM_GSBI3_PHYS + 0x40000)
Devin Kima3085422012-06-14 18:23:41 -070063#define MSM_UART4DM_PHYS (MSM_GSBI4_PHYS + 0x40000)
64#define MSM_UART6DM_PHYS (MSM_GSBI6_PHYS + 0x40000)
Jin Hong4bbbfba2012-02-02 21:48:07 -080065#define MSM_UART7DM_PHYS (MSM_GSBI7_PHYS + 0x40000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070066
Harini Jayaramanc4c58692011-07-19 14:50:10 -060067/* GSBI QUP devices */
David Keitel3c40fc52012-02-09 17:53:52 -080068#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x20000)
Devin Kima3085422012-06-14 18:23:41 -070069#define MSM_GSBI2_QUP_PHYS (MSM_GSBI2_PHYS + 0x20000)
Harini Jayaramanc4c58692011-07-19 14:50:10 -060070#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
71#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
72#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
73#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
74#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
75#define MSM_QUP_SIZE SZ_4K
76
Kenneth Heitke36920d32011-07-20 16:44:30 -060077/* Address of SSBI CMD */
78#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
79#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
80#define MSM_PMIC_SSBI_SIZE SZ_4K
Harini Jayaramanc4c58692011-07-19 14:50:10 -060081
Hemant Kumarcaa09092011-07-30 00:26:33 -070082/* Address of HS USBOTG1 */
Hemant Kumard86c4882012-01-24 19:39:37 -080083#define MSM_HSUSB1_PHYS 0x12500000
84#define MSM_HSUSB1_SIZE SZ_4K
Hemant Kumarcaa09092011-07-30 00:26:33 -070085
Manu Gautam91223e02011-11-08 15:27:22 +053086/* Address of HS USB3 */
87#define MSM_HSUSB3_PHYS 0x12520000
88#define MSM_HSUSB3_SIZE SZ_4K
89
Hemant Kumar1d66e1c2012-02-13 15:24:59 -080090/* Address of HS USB4 */
91#define MSM_HSUSB4_PHYS 0x12530000
92#define MSM_HSUSB4_SIZE SZ_4K
93
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -060094/* Address of PCIE20 PARF */
95#define PCIE20_PARF_PHYS 0x1b600000
96#define PCIE20_PARF_SIZE SZ_128
97
98/* Address of PCIE20 ELBI */
99#define PCIE20_ELBI_PHYS 0x1b502000
100#define PCIE20_ELBI_SIZE SZ_256
101
102/* Address of PCIE20 */
103#define PCIE20_PHYS 0x1b500000
104#define PCIE20_SIZE SZ_4K
Anji Jonnala2a8bd312012-11-01 13:11:42 +0530105#define MSM8064_RPM_MASTER_STATS_BASE 0x10BB00
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -0600106
Jeff Ohlstein7e668552011-10-06 16:17:25 -0700107static struct msm_watchdog_pdata msm_watchdog_pdata = {
108 .pet_time = 10000,
109 .bark_time = 11000,
110 .has_secure = true,
Joel Kinge7ca6f72012-02-09 20:51:25 -0800111 .needs_expired_enable = true,
Rohit Vaswanic77e4a62012-08-09 18:10:28 -0700112 .base = MSM_TMR0_BASE + WDT0_OFFSET,
113};
114
115static struct resource msm_watchdog_resources[] = {
116 {
117 .start = WDT0_ACCSCSSNBARK_INT,
118 .end = WDT0_ACCSCSSNBARK_INT,
119 .flags = IORESOURCE_IRQ,
120 },
Jeff Ohlstein7e668552011-10-06 16:17:25 -0700121};
122
123struct platform_device msm8064_device_watchdog = {
124 .name = "msm_watchdog",
125 .id = -1,
126 .dev = {
127 .platform_data = &msm_watchdog_pdata,
128 },
Rohit Vaswanic77e4a62012-08-09 18:10:28 -0700129 .num_resources = ARRAY_SIZE(msm_watchdog_resources),
130 .resource = msm_watchdog_resources,
Jeff Ohlstein7e668552011-10-06 16:17:25 -0700131};
132
Joel King0581896d2011-07-19 16:43:28 -0700133static struct resource msm_dmov_resource[] = {
134 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800135 .start = ADM_0_SCSS_1_IRQ,
Joel King0581896d2011-07-19 16:43:28 -0700136 .flags = IORESOURCE_IRQ,
137 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700138 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800139 .start = 0x18320000,
140 .end = 0x18320000 + SZ_1M - 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700141 .flags = IORESOURCE_MEM,
142 },
143};
144
145static struct msm_dmov_pdata msm_dmov_pdata = {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800146 .sd = 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700147 .sd_size = 0x800,
Joel King0581896d2011-07-19 16:43:28 -0700148};
149
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -0700150struct platform_device apq8064_device_dmov = {
Joel King0581896d2011-07-19 16:43:28 -0700151 .name = "msm_dmov",
152 .id = -1,
153 .resource = msm_dmov_resource,
154 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700155 .dev = {
156 .platform_data = &msm_dmov_pdata,
157 },
Joel King0581896d2011-07-19 16:43:28 -0700158};
159
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700160static struct resource resources_uart_gsbi1[] = {
161 {
162 .start = APQ8064_GSBI1_UARTDM_IRQ,
163 .end = APQ8064_GSBI1_UARTDM_IRQ,
164 .flags = IORESOURCE_IRQ,
165 },
166 {
167 .start = MSM_UART1DM_PHYS,
168 .end = MSM_UART1DM_PHYS + PAGE_SIZE - 1,
169 .name = "uartdm_resource",
170 .flags = IORESOURCE_MEM,
171 },
172 {
173 .start = MSM_GSBI1_PHYS,
174 .end = MSM_GSBI1_PHYS + PAGE_SIZE - 1,
175 .name = "gsbi_resource",
176 .flags = IORESOURCE_MEM,
177 },
178};
179
180struct platform_device apq8064_device_uart_gsbi1 = {
181 .name = "msm_serial_hsl",
Jin Hong4bbbfba2012-02-02 21:48:07 -0800182 .id = 1,
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700183 .num_resources = ARRAY_SIZE(resources_uart_gsbi1),
184 .resource = resources_uart_gsbi1,
185};
186
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700187static struct resource resources_uart_gsbi3[] = {
188 {
189 .start = GSBI3_UARTDM_IRQ,
190 .end = GSBI3_UARTDM_IRQ,
191 .flags = IORESOURCE_IRQ,
192 },
193 {
194 .start = MSM_UART3DM_PHYS,
195 .end = MSM_UART3DM_PHYS + PAGE_SIZE - 1,
196 .name = "uartdm_resource",
197 .flags = IORESOURCE_MEM,
198 },
199 {
200 .start = MSM_GSBI3_PHYS,
201 .end = MSM_GSBI3_PHYS + PAGE_SIZE - 1,
202 .name = "gsbi_resource",
203 .flags = IORESOURCE_MEM,
204 },
205};
206
207struct platform_device apq8064_device_uart_gsbi3 = {
208 .name = "msm_serial_hsl",
209 .id = 0,
210 .num_resources = ARRAY_SIZE(resources_uart_gsbi3),
211 .resource = resources_uart_gsbi3,
212};
213
Jing Lin04601f92012-02-05 15:36:07 -0800214static struct resource resources_qup_i2c_gsbi3[] = {
215 {
216 .name = "gsbi_qup_i2c_addr",
217 .start = MSM_GSBI3_PHYS,
218 .end = MSM_GSBI3_PHYS + 4 - 1,
219 .flags = IORESOURCE_MEM,
220 },
221 {
222 .name = "qup_phys_addr",
223 .start = MSM_GSBI3_QUP_PHYS,
224 .end = MSM_GSBI3_QUP_PHYS + MSM_QUP_SIZE - 1,
225 .flags = IORESOURCE_MEM,
226 },
227 {
228 .name = "qup_err_intr",
229 .start = GSBI3_QUP_IRQ,
230 .end = GSBI3_QUP_IRQ,
231 .flags = IORESOURCE_IRQ,
232 },
233 {
234 .name = "i2c_clk",
235 .start = 9,
236 .end = 9,
237 .flags = IORESOURCE_IO,
238 },
239 {
240 .name = "i2c_sda",
241 .start = 8,
242 .end = 8,
243 .flags = IORESOURCE_IO,
244 },
245};
246
David Keitel3c40fc52012-02-09 17:53:52 -0800247static struct resource resources_qup_i2c_gsbi1[] = {
248 {
249 .name = "gsbi_qup_i2c_addr",
250 .start = MSM_GSBI1_PHYS,
251 .end = MSM_GSBI1_PHYS + 4 - 1,
252 .flags = IORESOURCE_MEM,
253 },
254 {
255 .name = "qup_phys_addr",
256 .start = MSM_GSBI1_QUP_PHYS,
257 .end = MSM_GSBI1_QUP_PHYS + MSM_QUP_SIZE - 1,
258 .flags = IORESOURCE_MEM,
259 },
260 {
261 .name = "qup_err_intr",
262 .start = APQ8064_GSBI1_QUP_IRQ,
263 .end = APQ8064_GSBI1_QUP_IRQ,
264 .flags = IORESOURCE_IRQ,
265 },
266 {
267 .name = "i2c_clk",
268 .start = 21,
269 .end = 21,
270 .flags = IORESOURCE_IO,
271 },
272 {
273 .name = "i2c_sda",
274 .start = 20,
275 .end = 20,
276 .flags = IORESOURCE_IO,
277 },
278};
279
280struct platform_device apq8064_device_qup_i2c_gsbi1 = {
281 .name = "qup_i2c",
282 .id = 0,
283 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi1),
284 .resource = resources_qup_i2c_gsbi1,
285};
286
Jing Lin04601f92012-02-05 15:36:07 -0800287struct platform_device apq8064_device_qup_i2c_gsbi3 = {
288 .name = "qup_i2c",
289 .id = 3,
290 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi3),
291 .resource = resources_qup_i2c_gsbi3,
292};
293
Devin Kima3085422012-06-14 18:23:41 -0700294static struct resource resources_uart_gsbi4[] = {
295 {
296 .start = GSBI4_UARTDM_IRQ,
297 .end = GSBI4_UARTDM_IRQ,
298 .flags = IORESOURCE_IRQ,
299 },
300 {
301 .start = MSM_UART4DM_PHYS,
302 .end = MSM_UART4DM_PHYS + PAGE_SIZE - 1,
303 .name = "uartdm_resource",
304 .flags = IORESOURCE_MEM,
305 },
306 {
307 .start = MSM_GSBI4_PHYS,
308 .end = MSM_GSBI4_PHYS + PAGE_SIZE - 1,
309 .name = "gsbi_resource",
310 .flags = IORESOURCE_MEM,
311 },
312};
313
314struct platform_device apq8064_device_uart_gsbi4 = {
315 .name = "msm_serial_hsl",
316 .id = 0,
317 .num_resources = ARRAY_SIZE(resources_uart_gsbi4),
318 .resource = resources_uart_gsbi4,
319};
320
Kenneth Heitke748593a2011-07-15 15:45:11 -0600321static struct resource resources_qup_i2c_gsbi4[] = {
322 {
323 .name = "gsbi_qup_i2c_addr",
324 .start = MSM_GSBI4_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600325 .end = MSM_GSBI4_PHYS + 4 - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600326 .flags = IORESOURCE_MEM,
327 },
328 {
329 .name = "qup_phys_addr",
330 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600331 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600332 .flags = IORESOURCE_MEM,
333 },
334 {
335 .name = "qup_err_intr",
336 .start = GSBI4_QUP_IRQ,
337 .end = GSBI4_QUP_IRQ,
338 .flags = IORESOURCE_IRQ,
339 },
Kevin Chand07220e2012-02-13 15:52:22 -0800340 {
341 .name = "i2c_clk",
342 .start = 11,
343 .end = 11,
344 .flags = IORESOURCE_IO,
345 },
346 {
347 .name = "i2c_sda",
348 .start = 10,
349 .end = 10,
350 .flags = IORESOURCE_IO,
351 },
Kenneth Heitke748593a2011-07-15 15:45:11 -0600352};
353
354struct platform_device apq8064_device_qup_i2c_gsbi4 = {
355 .name = "qup_i2c",
356 .id = 4,
357 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
358 .resource = resources_qup_i2c_gsbi4,
359};
360
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700361static struct resource resources_qup_spi_gsbi5[] = {
362 {
363 .name = "spi_base",
364 .start = MSM_GSBI5_QUP_PHYS,
365 .end = MSM_GSBI5_QUP_PHYS + SZ_4K - 1,
366 .flags = IORESOURCE_MEM,
367 },
368 {
369 .name = "gsbi_base",
370 .start = MSM_GSBI5_PHYS,
371 .end = MSM_GSBI5_PHYS + 4 - 1,
372 .flags = IORESOURCE_MEM,
373 },
374 {
375 .name = "spi_irq_in",
376 .start = GSBI5_QUP_IRQ,
377 .end = GSBI5_QUP_IRQ,
378 .flags = IORESOURCE_IRQ,
379 },
380};
381
382struct platform_device apq8064_device_qup_spi_gsbi5 = {
383 .name = "spi_qsd",
384 .id = 0,
385 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi5),
386 .resource = resources_qup_spi_gsbi5,
387};
388
Joel King8f839b92012-04-01 14:37:46 -0700389static struct resource resources_qup_i2c_gsbi5[] = {
390 {
391 .name = "gsbi_qup_i2c_addr",
392 .start = MSM_GSBI5_PHYS,
393 .end = MSM_GSBI5_PHYS + 4 - 1,
394 .flags = IORESOURCE_MEM,
395 },
396 {
397 .name = "qup_phys_addr",
398 .start = MSM_GSBI5_QUP_PHYS,
399 .end = MSM_GSBI5_QUP_PHYS + MSM_QUP_SIZE - 1,
400 .flags = IORESOURCE_MEM,
401 },
402 {
403 .name = "qup_err_intr",
404 .start = GSBI5_QUP_IRQ,
405 .end = GSBI5_QUP_IRQ,
406 .flags = IORESOURCE_IRQ,
407 },
408 {
409 .name = "i2c_clk",
410 .start = 54,
411 .end = 54,
412 .flags = IORESOURCE_IO,
413 },
414 {
415 .name = "i2c_sda",
416 .start = 53,
417 .end = 53,
418 .flags = IORESOURCE_IO,
419 },
420};
421
422struct platform_device mpq8064_device_qup_i2c_gsbi5 = {
423 .name = "qup_i2c",
424 .id = 5,
425 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi5),
426 .resource = resources_qup_i2c_gsbi5,
427};
428
Jin Hong4bbbfba2012-02-02 21:48:07 -0800429static struct resource resources_uart_gsbi7[] = {
430 {
431 .start = GSBI7_UARTDM_IRQ,
432 .end = GSBI7_UARTDM_IRQ,
433 .flags = IORESOURCE_IRQ,
434 },
435 {
436 .start = MSM_UART7DM_PHYS,
437 .end = MSM_UART7DM_PHYS + PAGE_SIZE - 1,
438 .name = "uartdm_resource",
439 .flags = IORESOURCE_MEM,
440 },
441 {
442 .start = MSM_GSBI7_PHYS,
443 .end = MSM_GSBI7_PHYS + PAGE_SIZE - 1,
444 .name = "gsbi_resource",
445 .flags = IORESOURCE_MEM,
446 },
447};
448
449struct platform_device apq8064_device_uart_gsbi7 = {
450 .name = "msm_serial_hsl",
451 .id = 0,
452 .num_resources = ARRAY_SIZE(resources_uart_gsbi7),
453 .resource = resources_uart_gsbi7,
454};
455
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800456struct platform_device apq_pcm = {
457 .name = "msm-pcm-dsp",
458 .id = -1,
459};
460
461struct platform_device apq_pcm_routing = {
462 .name = "msm-pcm-routing",
463 .id = -1,
464};
465
466struct platform_device apq_cpudai0 = {
467 .name = "msm-dai-q6",
468 .id = 0x4000,
469};
470
471struct platform_device apq_cpudai1 = {
472 .name = "msm-dai-q6",
473 .id = 0x4001,
474};
Santosh Mardieff9a742012-04-09 23:23:39 +0530475struct platform_device mpq_cpudai_sec_i2s_rx = {
476 .name = "msm-dai-q6",
477 .id = 4,
478};
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800479struct platform_device apq_cpudai_hdmi_rx = {
Swaminathan Sathappanfd9dbad2012-02-15 16:56:44 -0800480 .name = "msm-dai-q6-hdmi",
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800481 .id = 8,
482};
483
484struct platform_device apq_cpudai_bt_rx = {
485 .name = "msm-dai-q6",
486 .id = 0x3000,
487};
488
489struct platform_device apq_cpudai_bt_tx = {
490 .name = "msm-dai-q6",
491 .id = 0x3001,
492};
493
494struct platform_device apq_cpudai_fm_rx = {
495 .name = "msm-dai-q6",
496 .id = 0x3004,
497};
498
499struct platform_device apq_cpudai_fm_tx = {
500 .name = "msm-dai-q6",
501 .id = 0x3005,
502};
503
Helen Zeng8f925502012-03-05 16:50:17 -0800504struct platform_device apq_cpudai_slim_4_rx = {
505 .name = "msm-dai-q6",
506 .id = 0x4008,
507};
508
509struct platform_device apq_cpudai_slim_4_tx = {
510 .name = "msm-dai-q6",
511 .id = 0x4009,
512};
513
Joel Nidere5de00e2012-07-03 10:58:10 +0300514#define MSM_TSIF0_PHYS (0x18200000)
515#define MSM_TSIF1_PHYS (0x18201000)
516#define MSM_TSIF_SIZE (0x200)
517
518#define TSIF_0_CLK GPIO_CFG(55, 1, GPIO_CFG_INPUT, \
519 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
520#define TSIF_0_EN GPIO_CFG(56, 1, GPIO_CFG_INPUT, \
521 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
522#define TSIF_0_DATA GPIO_CFG(57, 1, GPIO_CFG_INPUT, \
523 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
524#define TSIF_0_SYNC GPIO_CFG(62, 1, GPIO_CFG_INPUT, \
525 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
526#define TSIF_1_CLK GPIO_CFG(59, 1, GPIO_CFG_INPUT, \
527 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
528#define TSIF_1_EN GPIO_CFG(60, 1, GPIO_CFG_INPUT, \
529 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
530#define TSIF_1_DATA GPIO_CFG(61, 1, GPIO_CFG_INPUT, \
531 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
532#define TSIF_1_SYNC GPIO_CFG(58, 1, GPIO_CFG_INPUT, \
533 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
534
535static const struct msm_gpio tsif0_gpios[] = {
536 { .gpio_cfg = TSIF_0_CLK, .label = "tsif_clk", },
537 { .gpio_cfg = TSIF_0_EN, .label = "tsif_en", },
538 { .gpio_cfg = TSIF_0_DATA, .label = "tsif_data", },
539 { .gpio_cfg = TSIF_0_SYNC, .label = "tsif_sync", },
540};
541
542static const struct msm_gpio tsif1_gpios[] = {
543 { .gpio_cfg = TSIF_1_CLK, .label = "tsif_clk", },
544 { .gpio_cfg = TSIF_1_EN, .label = "tsif_en", },
545 { .gpio_cfg = TSIF_1_DATA, .label = "tsif_data", },
546 { .gpio_cfg = TSIF_1_SYNC, .label = "tsif_sync", },
547};
548
549struct msm_tsif_platform_data tsif1_8064_platform_data = {
550 .num_gpios = ARRAY_SIZE(tsif1_gpios),
551 .gpios = tsif1_gpios,
552 .tsif_pclk = "iface_clk",
553 .tsif_ref_clk = "ref_clk",
554};
555
556struct resource tsif1_8064_resources[] = {
557 [0] = {
558 .flags = IORESOURCE_IRQ,
559 .start = TSIF2_IRQ,
560 .end = TSIF2_IRQ,
561 },
562 [1] = {
563 .flags = IORESOURCE_MEM,
564 .start = MSM_TSIF1_PHYS,
565 .end = MSM_TSIF1_PHYS + MSM_TSIF_SIZE - 1,
566 },
567 [2] = {
568 .flags = IORESOURCE_DMA,
569 .start = DMOV8064_TSIF_CHAN,
570 .end = DMOV8064_TSIF_CRCI,
571 },
572};
573
574struct msm_tsif_platform_data tsif0_8064_platform_data = {
575 .num_gpios = ARRAY_SIZE(tsif0_gpios),
576 .gpios = tsif0_gpios,
577 .tsif_pclk = "iface_clk",
578 .tsif_ref_clk = "ref_clk",
579};
580
581struct resource tsif0_8064_resources[] = {
582 [0] = {
583 .flags = IORESOURCE_IRQ,
584 .start = TSIF1_IRQ,
585 .end = TSIF1_IRQ,
586 },
587 [1] = {
588 .flags = IORESOURCE_MEM,
589 .start = MSM_TSIF0_PHYS,
590 .end = MSM_TSIF0_PHYS + MSM_TSIF_SIZE - 1,
591 },
592 [2] = {
593 .flags = IORESOURCE_DMA,
594 .start = DMOV_TSIF_CHAN,
595 .end = DMOV_TSIF_CRCI,
596 },
597};
598
599struct platform_device msm_8064_device_tsif[2] = {
600 {
601 .name = "msm_tsif",
602 .id = 0,
603 .num_resources = ARRAY_SIZE(tsif0_8064_resources),
604 .resource = tsif0_8064_resources,
605 .dev = {
606 .platform_data = &tsif0_8064_platform_data
607 },
608 },
609 {
610 .name = "msm_tsif",
611 .id = 1,
612 .num_resources = ARRAY_SIZE(tsif1_8064_resources),
613 .resource = tsif1_8064_resources,
614 .dev = {
615 .platform_data = &tsif1_8064_platform_data
616 },
617 }
618};
619
Joel Nider50b50fa2012-08-05 14:17:29 +0300620#define MSM_TSPP_PHYS (0x18202000)
621#define MSM_TSPP_SIZE (0x1000)
622#define MSM_TSPP_BAM_PHYS (0x18204000)
623#define MSM_TSPP_BAM_SIZE (0x2000)
624
625static const struct msm_gpio tspp_gpios[] = {
626 { .gpio_cfg = TSIF_0_CLK, .label = "tsif_clk", },
627 { .gpio_cfg = TSIF_0_EN, .label = "tsif_en", },
628 { .gpio_cfg = TSIF_0_DATA, .label = "tsif_data", },
629 { .gpio_cfg = TSIF_0_SYNC, .label = "tsif_sync", },
630 { .gpio_cfg = TSIF_1_CLK, .label = "tsif_clk", },
631 { .gpio_cfg = TSIF_1_EN, .label = "tsif_en", },
632 { .gpio_cfg = TSIF_1_DATA, .label = "tsif_data", },
633 { .gpio_cfg = TSIF_1_SYNC, .label = "tsif_sync", },
634};
635
636static struct resource tspp_resources[] = {
637 [0] = {
638 .flags = IORESOURCE_IRQ,
639 .start = TSIF_TSPP_IRQ,
640 .end = TSIF1_IRQ,
641 },
642 [1] = {
643 .flags = IORESOURCE_MEM,
644 .start = MSM_TSIF0_PHYS,
645 .end = MSM_TSIF0_PHYS + MSM_TSIF_SIZE - 1,
646 },
647 [2] = {
648 .flags = IORESOURCE_MEM,
649 .start = MSM_TSIF1_PHYS,
650 .end = MSM_TSIF1_PHYS + MSM_TSIF_SIZE - 1,
651 },
652 [3] = {
653 .flags = IORESOURCE_MEM,
654 .start = MSM_TSPP_PHYS,
655 .end = MSM_TSPP_PHYS + MSM_TSPP_SIZE - 1,
656 },
657 [4] = {
658 .flags = IORESOURCE_MEM,
659 .start = MSM_TSPP_BAM_PHYS,
660 .end = MSM_TSPP_BAM_PHYS + MSM_TSPP_BAM_SIZE - 1,
661 },
662};
663
664static struct msm_tspp_platform_data tspp_platform_data = {
665 .num_gpios = ARRAY_SIZE(tspp_gpios),
666 .gpios = tspp_gpios,
667 .tsif_pclk = "iface_clk",
668 .tsif_ref_clk = "ref_clk",
669};
670
671struct platform_device msm_8064_device_tspp = {
672 .name = "msm_tspp",
673 .id = 0,
674 .num_resources = ARRAY_SIZE(tspp_resources),
675 .resource = tspp_resources,
676 .dev = {
677 .platform_data = &tspp_platform_data
678 },
679};
680
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800681/*
682 * Machine specific data for AUX PCM Interface
683 * which the driver will be unware of.
684 */
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800685struct msm_dai_auxpcm_pdata apq_auxpcm_pdata = {
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800686 .clk = "pcm_clk",
Kuirong Wang547a9982012-05-04 18:29:11 -0700687 .mode_8k = {
688 .mode = AFE_PCM_CFG_MODE_PCM,
689 .sync = AFE_PCM_CFG_SYNC_INT,
690 .frame = AFE_PCM_CFG_FRM_256BPF,
691 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
692 .slot = 0,
693 .data = AFE_PCM_CFG_CDATAOE_MASTER,
694 .pcm_clk_rate = 2048000,
695 },
696 .mode_16k = {
697 .mode = AFE_PCM_CFG_MODE_PCM,
698 .sync = AFE_PCM_CFG_SYNC_INT,
699 .frame = AFE_PCM_CFG_FRM_256BPF,
700 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
701 .slot = 0,
702 .data = AFE_PCM_CFG_CDATAOE_MASTER,
703 .pcm_clk_rate = 4096000,
704 }
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800705};
706
707struct platform_device apq_cpudai_auxpcm_rx = {
708 .name = "msm-dai-q6",
709 .id = 2,
710 .dev = {
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800711 .platform_data = &apq_auxpcm_pdata,
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800712 },
713};
714
715struct platform_device apq_cpudai_auxpcm_tx = {
716 .name = "msm-dai-q6",
717 .id = 3,
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800718 .dev = {
719 .platform_data = &apq_auxpcm_pdata,
720 },
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800721};
722
Patrick Lai04baee942012-05-01 14:38:47 -0700723struct msm_mi2s_pdata mpq_mi2s_tx_data = {
724 .rx_sd_lines = 0,
725 .tx_sd_lines = MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2 |
726 MSM_MI2S_SD3,
Kuirong Wangf23f8c52012-03-31 12:34:51 -0700727};
728
729struct platform_device mpq_cpudai_mi2s_tx = {
Patrick Lai04baee942012-05-01 14:38:47 -0700730 .name = "msm-dai-q6-mi2s",
731 .id = -1, /*MI2S_TX */
Kuirong Wangf23f8c52012-03-31 12:34:51 -0700732 .dev = {
733 .platform_data = &mpq_mi2s_tx_data,
734 },
735};
736
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800737struct platform_device apq_cpu_fe = {
738 .name = "msm-dai-fe",
739 .id = -1,
740};
741
742struct platform_device apq_stub_codec = {
743 .name = "msm-stub-codec",
744 .id = 1,
745};
746
747struct platform_device apq_voice = {
748 .name = "msm-pcm-voice",
749 .id = -1,
750};
751
752struct platform_device apq_voip = {
753 .name = "msm-voip-dsp",
754 .id = -1,
755};
756
757struct platform_device apq_lpa_pcm = {
758 .name = "msm-pcm-lpa",
759 .id = -1,
760};
761
Krishnankutty Kolathappilly4374e332012-03-18 22:27:30 -0700762struct platform_device apq_compr_dsp = {
763 .name = "msm-compr-dsp",
764 .id = -1,
765};
766
767struct platform_device apq_multi_ch_pcm = {
768 .name = "msm-multi-ch-pcm-dsp",
769 .id = -1,
770};
771
Jayasena Sangaraboina99bf09c2012-07-17 12:03:08 -0700772struct platform_device apq_lowlatency_pcm = {
773 .name = "msm-lowlatency-pcm-dsp",
774 .id = -1,
775};
776
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800777struct platform_device apq_pcm_hostless = {
778 .name = "msm-pcm-hostless",
779 .id = -1,
780};
781
782struct platform_device apq_cpudai_afe_01_rx = {
783 .name = "msm-dai-q6",
784 .id = 0xE0,
785};
786
787struct platform_device apq_cpudai_afe_01_tx = {
788 .name = "msm-dai-q6",
789 .id = 0xF0,
790};
791
792struct platform_device apq_cpudai_afe_02_rx = {
793 .name = "msm-dai-q6",
794 .id = 0xF1,
795};
796
797struct platform_device apq_cpudai_afe_02_tx = {
798 .name = "msm-dai-q6",
799 .id = 0xE1,
800};
801
802struct platform_device apq_pcm_afe = {
803 .name = "msm-pcm-afe",
804 .id = -1,
805};
806
Neema Shetty8427c262012-02-16 11:23:43 -0800807struct platform_device apq_cpudai_stub = {
808 .name = "msm-dai-stub",
809 .id = -1,
810};
811
Neema Shetty3c9d2862012-03-11 01:25:32 -0800812struct platform_device apq_cpudai_slimbus_1_rx = {
813 .name = "msm-dai-q6",
814 .id = 0x4002,
815};
816
817struct platform_device apq_cpudai_slimbus_1_tx = {
818 .name = "msm-dai-q6",
819 .id = 0x4003,
820};
821
Kiran Kandi97fe19d2012-05-20 22:34:04 -0700822struct platform_device apq_cpudai_slimbus_2_rx = {
823 .name = "msm-dai-q6",
824 .id = 0x4004,
825};
826
Kiran Kandi1e6371d2012-03-29 11:48:57 -0700827struct platform_device apq_cpudai_slimbus_2_tx = {
828 .name = "msm-dai-q6",
829 .id = 0x4005,
830};
831
Neema Shettyc9d86c32012-05-09 12:01:39 -0700832struct platform_device apq_cpudai_slimbus_3_rx = {
833 .name = "msm-dai-q6",
834 .id = 0x4006,
835};
836
ehgrace.kim9b771372012-08-13 15:08:56 -0700837struct platform_device apq_cpudai_slimbus_3_tx = {
838 .name = "msm-dai-q6",
839 .id = 0x4007,
840};
841
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700842static struct resource resources_ssbi_pmic1[] = {
843 {
844 .start = MSM_PMIC1_SSBI_CMD_PHYS,
845 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
846 .flags = IORESOURCE_MEM,
847 },
848};
849
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600850#define LPASS_SLIMBUS_PHYS 0x28080000
851#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
Swaminathan Sathappan2316e082012-02-03 14:07:17 -0800852#define LPASS_SLIMBUS_SLEW (MSM8960_TLMM_PHYS + 0x207C)
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600853/* Board info for the slimbus slave device */
854static struct resource slimbus_res[] = {
855 {
856 .start = LPASS_SLIMBUS_PHYS,
857 .end = LPASS_SLIMBUS_PHYS + 8191,
858 .flags = IORESOURCE_MEM,
859 .name = "slimbus_physical",
860 },
861 {
862 .start = LPASS_SLIMBUS_BAM_PHYS,
863 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
864 .flags = IORESOURCE_MEM,
865 .name = "slimbus_bam_physical",
866 },
867 {
Swaminathan Sathappan2316e082012-02-03 14:07:17 -0800868 .start = LPASS_SLIMBUS_SLEW,
869 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
870 .flags = IORESOURCE_MEM,
871 .name = "slimbus_slew_reg",
872 },
873 {
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600874 .start = SLIMBUS0_CORE_EE1_IRQ,
875 .end = SLIMBUS0_CORE_EE1_IRQ,
876 .flags = IORESOURCE_IRQ,
877 .name = "slimbus_irq",
878 },
879 {
880 .start = SLIMBUS0_BAM_EE1_IRQ,
881 .end = SLIMBUS0_BAM_EE1_IRQ,
882 .flags = IORESOURCE_IRQ,
883 .name = "slimbus_bam_irq",
884 },
885};
886
887struct platform_device apq8064_slim_ctrl = {
888 .name = "msm_slim_ctrl",
889 .id = 1,
890 .num_resources = ARRAY_SIZE(slimbus_res),
891 .resource = slimbus_res,
892 .dev = {
893 .coherent_dma_mask = 0xffffffffULL,
894 },
895};
896
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700897struct platform_device apq8064_device_ssbi_pmic1 = {
898 .name = "msm_ssbi",
899 .id = 0,
900 .resource = resources_ssbi_pmic1,
901 .num_resources = ARRAY_SIZE(resources_ssbi_pmic1),
902};
903
904static struct resource resources_ssbi_pmic2[] = {
905 {
906 .start = MSM_PMIC2_SSBI_CMD_PHYS,
907 .end = MSM_PMIC2_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
908 .flags = IORESOURCE_MEM,
909 },
910};
911
912struct platform_device apq8064_device_ssbi_pmic2 = {
913 .name = "msm_ssbi",
914 .id = 1,
915 .resource = resources_ssbi_pmic2,
916 .num_resources = ARRAY_SIZE(resources_ssbi_pmic2),
917};
918
919static struct resource resources_otg[] = {
920 {
Hemant Kumard86c4882012-01-24 19:39:37 -0800921 .start = MSM_HSUSB1_PHYS,
922 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700923 .flags = IORESOURCE_MEM,
924 },
925 {
926 .start = USB1_HS_IRQ,
927 .end = USB1_HS_IRQ,
928 .flags = IORESOURCE_IRQ,
929 },
930};
931
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700932struct platform_device apq8064_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700933 .name = "msm_otg",
934 .id = -1,
935 .num_resources = ARRAY_SIZE(resources_otg),
936 .resource = resources_otg,
937 .dev = {
938 .coherent_dma_mask = 0xffffffff,
939 },
940};
941
942static struct resource resources_hsusb[] = {
943 {
Hemant Kumard86c4882012-01-24 19:39:37 -0800944 .start = MSM_HSUSB1_PHYS,
945 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700946 .flags = IORESOURCE_MEM,
947 },
948 {
949 .start = USB1_HS_IRQ,
950 .end = USB1_HS_IRQ,
951 .flags = IORESOURCE_IRQ,
952 },
953};
954
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700955struct platform_device apq8064_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700956 .name = "msm_hsusb",
957 .id = -1,
958 .num_resources = ARRAY_SIZE(resources_hsusb),
959 .resource = resources_hsusb,
960 .dev = {
961 .coherent_dma_mask = 0xffffffff,
962 },
963};
964
Hemant Kumard86c4882012-01-24 19:39:37 -0800965static struct resource resources_hsusb_host[] = {
966 {
967 .start = MSM_HSUSB1_PHYS,
968 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
969 .flags = IORESOURCE_MEM,
970 },
971 {
972 .start = USB1_HS_IRQ,
973 .end = USB1_HS_IRQ,
974 .flags = IORESOURCE_IRQ,
975 },
976};
977
Hemant Kumara945b472012-01-25 15:08:06 -0800978static struct resource resources_hsic_host[] = {
979 {
980 .start = 0x12510000,
981 .end = 0x12510000 + SZ_4K - 1,
982 .flags = IORESOURCE_MEM,
983 },
984 {
985 .start = USB2_HSIC_IRQ,
986 .end = USB2_HSIC_IRQ,
987 .flags = IORESOURCE_IRQ,
988 },
989 {
990 .start = MSM_GPIO_TO_INT(49),
991 .end = MSM_GPIO_TO_INT(49),
992 .name = "peripheral_status_irq",
993 .flags = IORESOURCE_IRQ,
994 },
Vamsi Krishna6921cbe2012-02-21 18:34:43 -0800995 {
Hemant Kumar6fd65032012-05-23 13:02:24 -0700996 .start = 47,
997 .end = 47,
998 .name = "wakeup",
999 .flags = IORESOURCE_IO,
Vamsi Krishna6921cbe2012-02-21 18:34:43 -08001000 },
Hemant Kumara945b472012-01-25 15:08:06 -08001001};
1002
Hemant Kumard86c4882012-01-24 19:39:37 -08001003static u64 dma_mask = DMA_BIT_MASK(32);
1004struct platform_device apq8064_device_hsusb_host = {
1005 .name = "msm_hsusb_host",
1006 .id = -1,
1007 .num_resources = ARRAY_SIZE(resources_hsusb_host),
1008 .resource = resources_hsusb_host,
1009 .dev = {
1010 .dma_mask = &dma_mask,
1011 .coherent_dma_mask = 0xffffffff,
1012 },
1013};
1014
Hemant Kumara945b472012-01-25 15:08:06 -08001015struct platform_device apq8064_device_hsic_host = {
1016 .name = "msm_hsic_host",
1017 .id = -1,
1018 .num_resources = ARRAY_SIZE(resources_hsic_host),
1019 .resource = resources_hsic_host,
1020 .dev = {
1021 .dma_mask = &dma_mask,
1022 .coherent_dma_mask = DMA_BIT_MASK(32),
1023 },
1024};
1025
Manu Gautam91223e02011-11-08 15:27:22 +05301026static struct resource resources_ehci_host3[] = {
1027{
1028 .start = MSM_HSUSB3_PHYS,
1029 .end = MSM_HSUSB3_PHYS + MSM_HSUSB3_SIZE - 1,
1030 .flags = IORESOURCE_MEM,
1031 },
1032 {
1033 .start = USB3_HS_IRQ,
1034 .end = USB3_HS_IRQ,
1035 .flags = IORESOURCE_IRQ,
1036 },
1037};
1038
1039struct platform_device apq8064_device_ehci_host3 = {
1040 .name = "msm_ehci_host",
1041 .id = 0,
1042 .num_resources = ARRAY_SIZE(resources_ehci_host3),
1043 .resource = resources_ehci_host3,
1044 .dev = {
1045 .dma_mask = &dma_mask,
1046 .coherent_dma_mask = 0xffffffff,
1047 },
1048};
1049
Hemant Kumar1d66e1c2012-02-13 15:24:59 -08001050static struct resource resources_ehci_host4[] = {
1051{
1052 .start = MSM_HSUSB4_PHYS,
1053 .end = MSM_HSUSB4_PHYS + MSM_HSUSB4_SIZE - 1,
1054 .flags = IORESOURCE_MEM,
1055 },
1056 {
1057 .start = USB4_HS_IRQ,
1058 .end = USB4_HS_IRQ,
1059 .flags = IORESOURCE_IRQ,
1060 },
1061};
1062
1063struct platform_device apq8064_device_ehci_host4 = {
1064 .name = "msm_ehci_host",
1065 .id = 1,
1066 .num_resources = ARRAY_SIZE(resources_ehci_host4),
1067 .resource = resources_ehci_host4,
1068 .dev = {
1069 .dma_mask = &dma_mask,
1070 .coherent_dma_mask = 0xffffffff,
1071 },
1072};
1073
Matt Wagantallf5cc3892012-06-07 19:47:02 -07001074struct platform_device apq8064_device_acpuclk = {
1075 .name = "acpuclk-8064",
1076 .id = -1,
1077};
1078
Ramesh Masavarapuf31ff242012-05-10 18:55:21 -07001079#define SHARED_IMEM_TZ_BASE 0x2a03f720
1080static struct resource tzlog_resources[] = {
1081 {
1082 .start = SHARED_IMEM_TZ_BASE,
1083 .end = SHARED_IMEM_TZ_BASE + SZ_4K - 1,
1084 .flags = IORESOURCE_MEM,
1085 },
1086};
1087
1088struct platform_device apq_device_tz_log = {
1089 .name = "tz_log",
1090 .id = 0,
1091 .num_resources = ARRAY_SIZE(tzlog_resources),
1092 .resource = tzlog_resources,
1093};
1094
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001095/* MSM Video core device */
1096#ifdef CONFIG_MSM_BUS_SCALING
1097static struct msm_bus_vectors vidc_init_vectors[] = {
1098 {
1099 .src = MSM_BUS_MASTER_VIDEO_ENC,
1100 .dst = MSM_BUS_SLAVE_EBI_CH0,
1101 .ab = 0,
1102 .ib = 0,
1103 },
1104 {
1105 .src = MSM_BUS_MASTER_VIDEO_DEC,
1106 .dst = MSM_BUS_SLAVE_EBI_CH0,
1107 .ab = 0,
1108 .ib = 0,
1109 },
1110 {
1111 .src = MSM_BUS_MASTER_AMPSS_M0,
1112 .dst = MSM_BUS_SLAVE_EBI_CH0,
1113 .ab = 0,
1114 .ib = 0,
1115 },
1116 {
1117 .src = MSM_BUS_MASTER_AMPSS_M0,
1118 .dst = MSM_BUS_SLAVE_EBI_CH0,
1119 .ab = 0,
1120 .ib = 0,
1121 },
1122};
1123static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
1124 {
1125 .src = MSM_BUS_MASTER_VIDEO_ENC,
1126 .dst = MSM_BUS_SLAVE_EBI_CH0,
1127 .ab = 54525952,
1128 .ib = 436207616,
1129 },
1130 {
1131 .src = MSM_BUS_MASTER_VIDEO_DEC,
1132 .dst = MSM_BUS_SLAVE_EBI_CH0,
1133 .ab = 72351744,
1134 .ib = 289406976,
1135 },
1136 {
1137 .src = MSM_BUS_MASTER_AMPSS_M0,
1138 .dst = MSM_BUS_SLAVE_EBI_CH0,
1139 .ab = 500000,
1140 .ib = 1000000,
1141 },
1142 {
1143 .src = MSM_BUS_MASTER_AMPSS_M0,
1144 .dst = MSM_BUS_SLAVE_EBI_CH0,
1145 .ab = 500000,
1146 .ib = 1000000,
1147 },
1148};
1149static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
1150 {
1151 .src = MSM_BUS_MASTER_VIDEO_ENC,
1152 .dst = MSM_BUS_SLAVE_EBI_CH0,
1153 .ab = 40894464,
1154 .ib = 327155712,
1155 },
1156 {
1157 .src = MSM_BUS_MASTER_VIDEO_DEC,
1158 .dst = MSM_BUS_SLAVE_EBI_CH0,
1159 .ab = 48234496,
1160 .ib = 192937984,
1161 },
1162 {
1163 .src = MSM_BUS_MASTER_AMPSS_M0,
1164 .dst = MSM_BUS_SLAVE_EBI_CH0,
1165 .ab = 500000,
1166 .ib = 2000000,
1167 },
1168 {
1169 .src = MSM_BUS_MASTER_AMPSS_M0,
1170 .dst = MSM_BUS_SLAVE_EBI_CH0,
1171 .ab = 500000,
1172 .ib = 2000000,
1173 },
1174};
1175static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
1176 {
1177 .src = MSM_BUS_MASTER_VIDEO_ENC,
1178 .dst = MSM_BUS_SLAVE_EBI_CH0,
1179 .ab = 163577856,
1180 .ib = 1308622848,
1181 },
1182 {
1183 .src = MSM_BUS_MASTER_VIDEO_DEC,
1184 .dst = MSM_BUS_SLAVE_EBI_CH0,
1185 .ab = 219152384,
1186 .ib = 876609536,
1187 },
1188 {
1189 .src = MSM_BUS_MASTER_AMPSS_M0,
1190 .dst = MSM_BUS_SLAVE_EBI_CH0,
1191 .ab = 1750000,
1192 .ib = 3500000,
1193 },
1194 {
1195 .src = MSM_BUS_MASTER_AMPSS_M0,
1196 .dst = MSM_BUS_SLAVE_EBI_CH0,
1197 .ab = 1750000,
1198 .ib = 3500000,
1199 },
1200};
1201static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
1202 {
1203 .src = MSM_BUS_MASTER_VIDEO_ENC,
1204 .dst = MSM_BUS_SLAVE_EBI_CH0,
1205 .ab = 121634816,
1206 .ib = 973078528,
1207 },
1208 {
1209 .src = MSM_BUS_MASTER_VIDEO_DEC,
1210 .dst = MSM_BUS_SLAVE_EBI_CH0,
1211 .ab = 155189248,
1212 .ib = 620756992,
1213 },
1214 {
1215 .src = MSM_BUS_MASTER_AMPSS_M0,
1216 .dst = MSM_BUS_SLAVE_EBI_CH0,
1217 .ab = 1750000,
1218 .ib = 7000000,
1219 },
1220 {
1221 .src = MSM_BUS_MASTER_AMPSS_M0,
1222 .dst = MSM_BUS_SLAVE_EBI_CH0,
1223 .ab = 1750000,
1224 .ib = 7000000,
1225 },
1226};
1227static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
1228 {
1229 .src = MSM_BUS_MASTER_VIDEO_ENC,
1230 .dst = MSM_BUS_SLAVE_EBI_CH0,
1231 .ab = 372244480,
1232 .ib = 2560000000U,
1233 },
1234 {
1235 .src = MSM_BUS_MASTER_VIDEO_DEC,
1236 .dst = MSM_BUS_SLAVE_EBI_CH0,
1237 .ab = 501219328,
1238 .ib = 2560000000U,
1239 },
1240 {
1241 .src = MSM_BUS_MASTER_AMPSS_M0,
1242 .dst = MSM_BUS_SLAVE_EBI_CH0,
1243 .ab = 2500000,
1244 .ib = 5000000,
1245 },
1246 {
1247 .src = MSM_BUS_MASTER_AMPSS_M0,
1248 .dst = MSM_BUS_SLAVE_EBI_CH0,
1249 .ab = 2500000,
1250 .ib = 5000000,
1251 },
1252};
1253static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
1254 {
1255 .src = MSM_BUS_MASTER_VIDEO_ENC,
1256 .dst = MSM_BUS_SLAVE_EBI_CH0,
1257 .ab = 222298112,
1258 .ib = 2560000000U,
1259 },
1260 {
1261 .src = MSM_BUS_MASTER_VIDEO_DEC,
1262 .dst = MSM_BUS_SLAVE_EBI_CH0,
1263 .ab = 330301440,
1264 .ib = 2560000000U,
1265 },
1266 {
1267 .src = MSM_BUS_MASTER_AMPSS_M0,
1268 .dst = MSM_BUS_SLAVE_EBI_CH0,
1269 .ab = 2500000,
1270 .ib = 700000000,
1271 },
1272 {
1273 .src = MSM_BUS_MASTER_AMPSS_M0,
1274 .dst = MSM_BUS_SLAVE_EBI_CH0,
1275 .ab = 2500000,
1276 .ib = 10000000,
1277 },
1278};
1279
Arun Menon152c3c72012-06-20 11:50:08 -07001280static struct msm_bus_vectors vidc_venc_1080p_turbo_vectors[] = {
1281 {
1282 .src = MSM_BUS_MASTER_VIDEO_ENC,
1283 .dst = MSM_BUS_SLAVE_EBI_CH0,
1284 .ab = 222298112,
1285 .ib = 3522000000U,
1286 },
1287 {
1288 .src = MSM_BUS_MASTER_VIDEO_DEC,
1289 .dst = MSM_BUS_SLAVE_EBI_CH0,
1290 .ab = 330301440,
1291 .ib = 3522000000U,
1292 },
1293 {
1294 .src = MSM_BUS_MASTER_AMPSS_M0,
1295 .dst = MSM_BUS_SLAVE_EBI_CH0,
1296 .ab = 2500000,
1297 .ib = 700000000,
1298 },
1299 {
1300 .src = MSM_BUS_MASTER_AMPSS_M0,
1301 .dst = MSM_BUS_SLAVE_EBI_CH0,
1302 .ab = 2500000,
1303 .ib = 10000000,
1304 },
1305};
1306static struct msm_bus_vectors vidc_vdec_1080p_turbo_vectors[] = {
1307 {
1308 .src = MSM_BUS_MASTER_VIDEO_ENC,
1309 .dst = MSM_BUS_SLAVE_EBI_CH0,
1310 .ab = 222298112,
1311 .ib = 3522000000U,
1312 },
1313 {
1314 .src = MSM_BUS_MASTER_VIDEO_DEC,
1315 .dst = MSM_BUS_SLAVE_EBI_CH0,
1316 .ab = 330301440,
1317 .ib = 3522000000U,
1318 },
1319 {
1320 .src = MSM_BUS_MASTER_AMPSS_M0,
1321 .dst = MSM_BUS_SLAVE_EBI_CH0,
1322 .ab = 2500000,
1323 .ib = 700000000,
1324 },
1325 {
1326 .src = MSM_BUS_MASTER_AMPSS_M0,
1327 .dst = MSM_BUS_SLAVE_EBI_CH0,
1328 .ab = 2500000,
1329 .ib = 10000000,
1330 },
1331};
1332
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001333static struct msm_bus_paths vidc_bus_client_config[] = {
1334 {
1335 ARRAY_SIZE(vidc_init_vectors),
1336 vidc_init_vectors,
1337 },
1338 {
1339 ARRAY_SIZE(vidc_venc_vga_vectors),
1340 vidc_venc_vga_vectors,
1341 },
1342 {
1343 ARRAY_SIZE(vidc_vdec_vga_vectors),
1344 vidc_vdec_vga_vectors,
1345 },
1346 {
1347 ARRAY_SIZE(vidc_venc_720p_vectors),
1348 vidc_venc_720p_vectors,
1349 },
1350 {
1351 ARRAY_SIZE(vidc_vdec_720p_vectors),
1352 vidc_vdec_720p_vectors,
1353 },
1354 {
1355 ARRAY_SIZE(vidc_venc_1080p_vectors),
1356 vidc_venc_1080p_vectors,
1357 },
1358 {
1359 ARRAY_SIZE(vidc_vdec_1080p_vectors),
1360 vidc_vdec_1080p_vectors,
1361 },
Arun Menon152c3c72012-06-20 11:50:08 -07001362 {
1363 ARRAY_SIZE(vidc_venc_1080p_turbo_vectors),
1364 vidc_venc_1080p_turbo_vectors,
1365 },
1366 {
1367 ARRAY_SIZE(vidc_vdec_1080p_turbo_vectors),
1368 vidc_vdec_1080p_turbo_vectors,
1369 },
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001370};
1371
1372static struct msm_bus_scale_pdata vidc_bus_client_data = {
1373 vidc_bus_client_config,
1374 ARRAY_SIZE(vidc_bus_client_config),
1375 .name = "vidc",
1376};
1377#endif
1378
1379
1380#define APQ8064_VIDC_BASE_PHYS 0x04400000
1381#define APQ8064_VIDC_BASE_SIZE 0x00100000
1382
1383static struct resource apq8064_device_vidc_resources[] = {
1384 {
1385 .start = APQ8064_VIDC_BASE_PHYS,
1386 .end = APQ8064_VIDC_BASE_PHYS + APQ8064_VIDC_BASE_SIZE - 1,
1387 .flags = IORESOURCE_MEM,
1388 },
1389 {
1390 .start = VCODEC_IRQ,
1391 .end = VCODEC_IRQ,
1392 .flags = IORESOURCE_IRQ,
1393 },
1394};
1395
1396struct msm_vidc_platform_data apq8064_vidc_platform_data = {
1397#ifdef CONFIG_MSM_BUS_SCALING
1398 .vidc_bus_client_pdata = &vidc_bus_client_data,
1399#endif
1400#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
1401 .memtype = ION_CP_MM_HEAP_ID,
1402 .enable_ion = 1,
Deepak kotureda295a2012-05-10 19:49:46 -07001403 .cp_enabled = 1,
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001404#else
1405 .memtype = MEMTYPE_EBI1,
1406 .enable_ion = 0,
1407#endif
1408 .disable_dmx = 0,
1409 .disable_fullhd = 0,
Mohan Kumar Gubbihalli Lachma Naiked9dc912012-03-01 19:11:14 -08001410 .cont_mode_dpb_count = 18,
Riaz Rahaman84f8c682012-05-30 13:32:10 +05301411 .fw_addr = 0x9fe00000,
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001412};
1413
1414struct platform_device apq8064_msm_device_vidc = {
1415 .name = "msm_vidc",
1416 .id = 0,
1417 .num_resources = ARRAY_SIZE(apq8064_device_vidc_resources),
1418 .resource = apq8064_device_vidc_resources,
1419 .dev = {
1420 .platform_data = &apq8064_vidc_platform_data,
1421 },
1422};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001423#define MSM_SDC1_BASE 0x12400000
1424#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
1425#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
1426#define MSM_SDC2_BASE 0x12140000
1427#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
1428#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
1429#define MSM_SDC3_BASE 0x12180000
1430#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
1431#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
1432#define MSM_SDC4_BASE 0x121C0000
1433#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
1434#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
1435
1436static struct resource resources_sdc1[] = {
1437 {
1438 .name = "core_mem",
1439 .flags = IORESOURCE_MEM,
1440 .start = MSM_SDC1_BASE,
1441 .end = MSM_SDC1_DML_BASE - 1,
1442 },
1443 {
1444 .name = "core_irq",
1445 .flags = IORESOURCE_IRQ,
1446 .start = SDC1_IRQ_0,
1447 .end = SDC1_IRQ_0
1448 },
1449#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1450 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301451 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001452 .start = MSM_SDC1_DML_BASE,
1453 .end = MSM_SDC1_BAM_BASE - 1,
1454 .flags = IORESOURCE_MEM,
1455 },
1456 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301457 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001458 .start = MSM_SDC1_BAM_BASE,
1459 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
1460 .flags = IORESOURCE_MEM,
1461 },
1462 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301463 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001464 .start = SDC1_BAM_IRQ,
1465 .end = SDC1_BAM_IRQ,
1466 .flags = IORESOURCE_IRQ,
1467 },
1468#endif
1469};
1470
1471static struct resource resources_sdc2[] = {
1472 {
1473 .name = "core_mem",
1474 .flags = IORESOURCE_MEM,
1475 .start = MSM_SDC2_BASE,
1476 .end = MSM_SDC2_DML_BASE - 1,
1477 },
1478 {
1479 .name = "core_irq",
1480 .flags = IORESOURCE_IRQ,
1481 .start = SDC2_IRQ_0,
1482 .end = SDC2_IRQ_0
1483 },
1484#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1485 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301486 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001487 .start = MSM_SDC2_DML_BASE,
1488 .end = MSM_SDC2_BAM_BASE - 1,
1489 .flags = IORESOURCE_MEM,
1490 },
1491 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301492 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001493 .start = MSM_SDC2_BAM_BASE,
1494 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
1495 .flags = IORESOURCE_MEM,
1496 },
1497 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301498 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001499 .start = SDC2_BAM_IRQ,
1500 .end = SDC2_BAM_IRQ,
1501 .flags = IORESOURCE_IRQ,
1502 },
1503#endif
1504};
1505
1506static struct resource resources_sdc3[] = {
1507 {
1508 .name = "core_mem",
1509 .flags = IORESOURCE_MEM,
1510 .start = MSM_SDC3_BASE,
1511 .end = MSM_SDC3_DML_BASE - 1,
1512 },
1513 {
1514 .name = "core_irq",
1515 .flags = IORESOURCE_IRQ,
1516 .start = SDC3_IRQ_0,
1517 .end = SDC3_IRQ_0
1518 },
1519#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1520 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301521 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001522 .start = MSM_SDC3_DML_BASE,
1523 .end = MSM_SDC3_BAM_BASE - 1,
1524 .flags = IORESOURCE_MEM,
1525 },
1526 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301527 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001528 .start = MSM_SDC3_BAM_BASE,
1529 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
1530 .flags = IORESOURCE_MEM,
1531 },
1532 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301533 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001534 .start = SDC3_BAM_IRQ,
1535 .end = SDC3_BAM_IRQ,
1536 .flags = IORESOURCE_IRQ,
1537 },
1538#endif
1539};
1540
1541static struct resource resources_sdc4[] = {
1542 {
1543 .name = "core_mem",
1544 .flags = IORESOURCE_MEM,
1545 .start = MSM_SDC4_BASE,
1546 .end = MSM_SDC4_DML_BASE - 1,
1547 },
1548 {
1549 .name = "core_irq",
1550 .flags = IORESOURCE_IRQ,
1551 .start = SDC4_IRQ_0,
1552 .end = SDC4_IRQ_0
1553 },
1554#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1555 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301556 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001557 .start = MSM_SDC4_DML_BASE,
1558 .end = MSM_SDC4_BAM_BASE - 1,
1559 .flags = IORESOURCE_MEM,
1560 },
1561 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301562 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001563 .start = MSM_SDC4_BAM_BASE,
1564 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
1565 .flags = IORESOURCE_MEM,
1566 },
1567 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301568 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001569 .start = SDC4_BAM_IRQ,
1570 .end = SDC4_BAM_IRQ,
1571 .flags = IORESOURCE_IRQ,
1572 },
1573#endif
1574};
1575
1576struct platform_device apq8064_device_sdc1 = {
1577 .name = "msm_sdcc",
1578 .id = 1,
1579 .num_resources = ARRAY_SIZE(resources_sdc1),
1580 .resource = resources_sdc1,
1581 .dev = {
1582 .coherent_dma_mask = 0xffffffff,
1583 },
1584};
1585
1586struct platform_device apq8064_device_sdc2 = {
1587 .name = "msm_sdcc",
1588 .id = 2,
1589 .num_resources = ARRAY_SIZE(resources_sdc2),
1590 .resource = resources_sdc2,
1591 .dev = {
1592 .coherent_dma_mask = 0xffffffff,
1593 },
1594};
1595
1596struct platform_device apq8064_device_sdc3 = {
1597 .name = "msm_sdcc",
1598 .id = 3,
1599 .num_resources = ARRAY_SIZE(resources_sdc3),
1600 .resource = resources_sdc3,
1601 .dev = {
1602 .coherent_dma_mask = 0xffffffff,
1603 },
1604};
1605
1606struct platform_device apq8064_device_sdc4 = {
1607 .name = "msm_sdcc",
1608 .id = 4,
1609 .num_resources = ARRAY_SIZE(resources_sdc4),
1610 .resource = resources_sdc4,
1611 .dev = {
1612 .coherent_dma_mask = 0xffffffff,
1613 },
1614};
1615
1616static struct platform_device *apq8064_sdcc_devices[] __initdata = {
1617 &apq8064_device_sdc1,
1618 &apq8064_device_sdc2,
1619 &apq8064_device_sdc3,
1620 &apq8064_device_sdc4,
1621};
1622
1623int __init apq8064_add_sdcc(unsigned int controller,
1624 struct mmc_platform_data *plat)
1625{
1626 struct platform_device *pdev;
1627
1628 if (!plat)
1629 return 0;
1630 if (controller < 1 || controller > 4)
1631 return -EINVAL;
1632
1633 pdev = apq8064_sdcc_devices[controller-1];
1634 pdev->dev.platform_data = plat;
1635 return platform_device_register(pdev);
1636}
1637
Yan He06913ce2011-08-26 16:33:46 -07001638static struct resource resources_sps[] = {
1639 {
1640 .name = "pipe_mem",
1641 .start = 0x12800000,
1642 .end = 0x12800000 + 0x4000 - 1,
1643 .flags = IORESOURCE_MEM,
1644 },
1645 {
1646 .name = "bamdma_dma",
1647 .start = 0x12240000,
1648 .end = 0x12240000 + 0x1000 - 1,
1649 .flags = IORESOURCE_MEM,
1650 },
1651 {
1652 .name = "bamdma_bam",
1653 .start = 0x12244000,
1654 .end = 0x12244000 + 0x4000 - 1,
1655 .flags = IORESOURCE_MEM,
1656 },
1657 {
1658 .name = "bamdma_irq",
1659 .start = SPS_BAM_DMA_IRQ,
1660 .end = SPS_BAM_DMA_IRQ,
1661 .flags = IORESOURCE_IRQ,
1662 },
1663};
1664
Gagan Mac8a7a5d32011-11-11 16:43:06 -07001665struct platform_device msm_bus_8064_sys_fabric = {
1666 .name = "msm_bus_fabric",
1667 .id = MSM_BUS_FAB_SYSTEM,
1668};
1669struct platform_device msm_bus_8064_apps_fabric = {
1670 .name = "msm_bus_fabric",
1671 .id = MSM_BUS_FAB_APPSS,
1672};
1673struct platform_device msm_bus_8064_mm_fabric = {
1674 .name = "msm_bus_fabric",
1675 .id = MSM_BUS_FAB_MMSS,
1676};
1677struct platform_device msm_bus_8064_sys_fpb = {
1678 .name = "msm_bus_fabric",
1679 .id = MSM_BUS_FAB_SYSTEM_FPB,
1680};
1681struct platform_device msm_bus_8064_cpss_fpb = {
1682 .name = "msm_bus_fabric",
1683 .id = MSM_BUS_FAB_CPSS_FPB,
1684};
1685
Yan He06913ce2011-08-26 16:33:46 -07001686static struct msm_sps_platform_data msm_sps_pdata = {
1687 .bamdma_restricted_pipes = 0x06,
1688};
1689
1690struct platform_device msm_device_sps_apq8064 = {
1691 .name = "msm_sps",
1692 .id = -1,
1693 .num_resources = ARRAY_SIZE(resources_sps),
1694 .resource = resources_sps,
1695 .dev.platform_data = &msm_sps_pdata,
1696};
1697
Eric Holmberg023d25c2012-03-01 12:27:55 -07001698static struct resource smd_resource[] = {
1699 {
1700 .name = "a9_m2a_0",
1701 .start = INT_A9_M2A_0,
1702 .flags = IORESOURCE_IRQ,
1703 },
1704 {
1705 .name = "a9_m2a_5",
1706 .start = INT_A9_M2A_5,
1707 .flags = IORESOURCE_IRQ,
1708 },
1709 {
1710 .name = "adsp_a11",
1711 .start = INT_ADSP_A11,
1712 .flags = IORESOURCE_IRQ,
1713 },
1714 {
1715 .name = "adsp_a11_smsm",
1716 .start = INT_ADSP_A11_SMSM,
1717 .flags = IORESOURCE_IRQ,
1718 },
1719 {
1720 .name = "dsps_a11",
1721 .start = INT_DSPS_A11,
1722 .flags = IORESOURCE_IRQ,
1723 },
1724 {
1725 .name = "dsps_a11_smsm",
1726 .start = INT_DSPS_A11_SMSM,
1727 .flags = IORESOURCE_IRQ,
1728 },
1729 {
1730 .name = "wcnss_a11",
1731 .start = INT_WCNSS_A11,
1732 .flags = IORESOURCE_IRQ,
1733 },
1734 {
1735 .name = "wcnss_a11_smsm",
1736 .start = INT_WCNSS_A11_SMSM,
1737 .flags = IORESOURCE_IRQ,
1738 },
1739};
1740
1741static struct smd_subsystem_config smd_config_list[] = {
1742 {
1743 .irq_config_id = SMD_MODEM,
1744 .subsys_name = "gss",
1745 .edge = SMD_APPS_MODEM,
1746
1747 .smd_int.irq_name = "a9_m2a_0",
1748 .smd_int.flags = IRQF_TRIGGER_RISING,
1749 .smd_int.irq_id = -1,
1750 .smd_int.device_name = "smd_dev",
1751 .smd_int.dev_id = 0,
1752 .smd_int.out_bit_pos = 1 << 3,
1753 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1754 .smd_int.out_offset = 0x8,
1755
1756 .smsm_int.irq_name = "a9_m2a_5",
1757 .smsm_int.flags = IRQF_TRIGGER_RISING,
1758 .smsm_int.irq_id = -1,
1759 .smsm_int.device_name = "smd_smsm",
1760 .smsm_int.dev_id = 0,
1761 .smsm_int.out_bit_pos = 1 << 4,
1762 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1763 .smsm_int.out_offset = 0x8,
1764 },
1765 {
1766 .irq_config_id = SMD_Q6,
1767 .subsys_name = "q6",
1768 .edge = SMD_APPS_QDSP,
1769
1770 .smd_int.irq_name = "adsp_a11",
1771 .smd_int.flags = IRQF_TRIGGER_RISING,
1772 .smd_int.irq_id = -1,
1773 .smd_int.device_name = "smd_dev",
1774 .smd_int.dev_id = 0,
1775 .smd_int.out_bit_pos = 1 << 15,
1776 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1777 .smd_int.out_offset = 0x8,
1778
1779 .smsm_int.irq_name = "adsp_a11_smsm",
1780 .smsm_int.flags = IRQF_TRIGGER_RISING,
1781 .smsm_int.irq_id = -1,
1782 .smsm_int.device_name = "smd_smsm",
1783 .smsm_int.dev_id = 0,
1784 .smsm_int.out_bit_pos = 1 << 14,
1785 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1786 .smsm_int.out_offset = 0x8,
1787 },
1788 {
1789 .irq_config_id = SMD_DSPS,
1790 .subsys_name = "dsps",
1791 .edge = SMD_APPS_DSPS,
1792
1793 .smd_int.irq_name = "dsps_a11",
1794 .smd_int.flags = IRQF_TRIGGER_RISING,
1795 .smd_int.irq_id = -1,
1796 .smd_int.device_name = "smd_dev",
1797 .smd_int.dev_id = 0,
1798 .smd_int.out_bit_pos = 1,
1799 .smd_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1800 .smd_int.out_offset = 0x4080,
1801
1802 .smsm_int.irq_name = "dsps_a11_smsm",
1803 .smsm_int.flags = IRQF_TRIGGER_RISING,
1804 .smsm_int.irq_id = -1,
1805 .smsm_int.device_name = "smd_smsm",
1806 .smsm_int.dev_id = 0,
1807 .smsm_int.out_bit_pos = 1,
1808 .smsm_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1809 .smsm_int.out_offset = 0x4094,
1810 },
1811 {
1812 .irq_config_id = SMD_WCNSS,
1813 .subsys_name = "wcnss",
1814 .edge = SMD_APPS_WCNSS,
1815
1816 .smd_int.irq_name = "wcnss_a11",
1817 .smd_int.flags = IRQF_TRIGGER_RISING,
1818 .smd_int.irq_id = -1,
1819 .smd_int.device_name = "smd_dev",
1820 .smd_int.dev_id = 0,
1821 .smd_int.out_bit_pos = 1 << 25,
1822 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1823 .smd_int.out_offset = 0x8,
1824
1825 .smsm_int.irq_name = "wcnss_a11_smsm",
1826 .smsm_int.flags = IRQF_TRIGGER_RISING,
1827 .smsm_int.irq_id = -1,
1828 .smsm_int.device_name = "smd_smsm",
1829 .smsm_int.dev_id = 0,
1830 .smsm_int.out_bit_pos = 1 << 23,
1831 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1832 .smsm_int.out_offset = 0x8,
1833 },
1834};
1835
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001836static struct smd_subsystem_restart_config smd_ssr_config = {
1837 .disable_smsm_reset_handshake = 1,
1838};
1839
Eric Holmberg023d25c2012-03-01 12:27:55 -07001840static struct smd_platform smd_platform_data = {
1841 .num_ss_configs = ARRAY_SIZE(smd_config_list),
1842 .smd_ss_configs = smd_config_list,
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001843 .smd_ssr_config = &smd_ssr_config,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001844};
1845
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001846struct platform_device msm_device_smd_apq8064 = {
1847 .name = "msm_smd",
1848 .id = -1,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001849 .resource = smd_resource,
1850 .num_resources = ARRAY_SIZE(smd_resource),
1851 .dev = {
1852 .platform_data = &smd_platform_data,
1853 },
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001854};
1855
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06001856static struct resource resources_msm_pcie[] = {
1857 {
Niranjana Vishwanathapura68210ff2012-06-24 18:03:49 -06001858 .name = "pcie_parf",
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06001859 .start = PCIE20_PARF_PHYS,
1860 .end = PCIE20_PARF_PHYS + PCIE20_PARF_SIZE - 1,
1861 .flags = IORESOURCE_MEM,
1862 },
1863 {
Niranjana Vishwanathapura68210ff2012-06-24 18:03:49 -06001864 .name = "pcie_elbi",
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06001865 .start = PCIE20_ELBI_PHYS,
1866 .end = PCIE20_ELBI_PHYS + PCIE20_ELBI_SIZE - 1,
1867 .flags = IORESOURCE_MEM,
1868 },
1869 {
1870 .name = "pcie20",
1871 .start = PCIE20_PHYS,
1872 .end = PCIE20_PHYS + PCIE20_SIZE - 1,
1873 .flags = IORESOURCE_MEM,
1874 },
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06001875};
1876
1877struct platform_device msm_device_pcie = {
1878 .name = "msm_pcie",
1879 .id = -1,
1880 .num_resources = ARRAY_SIZE(resources_msm_pcie),
1881 .resource = resources_msm_pcie,
1882};
1883
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -07001884#ifdef CONFIG_HW_RANDOM_MSM
1885/* PRNG device */
1886#define MSM_PRNG_PHYS 0x1A500000
1887static struct resource rng_resources = {
1888 .flags = IORESOURCE_MEM,
1889 .start = MSM_PRNG_PHYS,
1890 .end = MSM_PRNG_PHYS + SZ_512 - 1,
1891};
1892
1893struct platform_device apq8064_device_rng = {
1894 .name = "msm_rng",
1895 .id = 0,
1896 .num_resources = 1,
1897 .resource = &rng_resources,
1898};
1899#endif
1900
Matt Wagantall292aace2012-01-26 19:12:34 -08001901static struct resource msm_gss_resources[] = {
1902 {
1903 .start = 0x10000000,
1904 .end = 0x10000000 + SZ_256 - 1,
1905 .flags = IORESOURCE_MEM,
1906 },
Matt Wagantall19ac4fd2012-02-03 20:18:23 -08001907 {
1908 .start = 0x10008000,
1909 .end = 0x10008000 + SZ_256 - 1,
1910 .flags = IORESOURCE_MEM,
1911 },
Matt Wagantall292aace2012-01-26 19:12:34 -08001912};
1913
1914struct platform_device msm_gss = {
1915 .name = "pil_gss",
1916 .id = -1,
1917 .num_resources = ARRAY_SIZE(msm_gss_resources),
1918 .resource = msm_gss_resources,
1919};
1920
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07001921static struct fs_driver_data gfx3d_fs_data = {
1922 .clks = (struct fs_clk_data[]){
1923 { .name = "core_clk", .reset_rate = 27000000 },
1924 { .name = "iface_clk" },
1925 { .name = "bus_clk" },
1926 { 0 }
1927 },
1928 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_3D,
1929 .bus_port1 = MSM_BUS_MASTER_GRAPHICS_3D_PORT1,
Matt Wagantall1875d322012-02-22 16:11:33 -08001930};
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07001931
1932static struct fs_driver_data ijpeg_fs_data = {
1933 .clks = (struct fs_clk_data[]){
1934 { .name = "core_clk" },
1935 { .name = "iface_clk" },
1936 { .name = "bus_clk" },
1937 { 0 }
1938 },
1939 .bus_port0 = MSM_BUS_MASTER_JPEG_ENC,
1940};
1941
Nagamalleswararao Ganji6db8c512012-05-24 20:26:23 -07001942static struct fs_driver_data mdp_fs_data = {
1943 .clks = (struct fs_clk_data[]){
1944 { .name = "core_clk" },
1945 { .name = "iface_clk" },
1946 { .name = "bus_clk" },
1947 { .name = "vsync_clk" },
1948 { .name = "lut_clk" },
1949 { .name = "tv_src_clk" },
1950 { .name = "tv_clk" },
Matt Wagantallc33c1ed2012-07-23 17:19:08 -07001951 { .name = "reset1_clk" },
1952 { .name = "reset2_clk" },
Nagamalleswararao Ganji6db8c512012-05-24 20:26:23 -07001953 { 0 }
1954 },
1955 .bus_port0 = MSM_BUS_MASTER_MDP_PORT0,
1956 .bus_port1 = MSM_BUS_MASTER_MDP_PORT1,
1957};
1958
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07001959static struct fs_driver_data rot_fs_data = {
1960 .clks = (struct fs_clk_data[]){
1961 { .name = "core_clk" },
1962 { .name = "iface_clk" },
1963 { .name = "bus_clk" },
1964 { 0 }
1965 },
1966 .bus_port0 = MSM_BUS_MASTER_ROTATOR,
1967};
1968
1969static struct fs_driver_data ved_fs_data = {
1970 .clks = (struct fs_clk_data[]){
1971 { .name = "core_clk" },
1972 { .name = "iface_clk" },
1973 { .name = "bus_clk" },
1974 { 0 }
1975 },
1976 .bus_port0 = MSM_BUS_MASTER_VIDEO_ENC,
1977 .bus_port1 = MSM_BUS_MASTER_VIDEO_DEC,
1978};
1979
1980static struct fs_driver_data vfe_fs_data = {
1981 .clks = (struct fs_clk_data[]){
1982 { .name = "core_clk" },
1983 { .name = "iface_clk" },
1984 { .name = "bus_clk" },
1985 { 0 }
1986 },
1987 .bus_port0 = MSM_BUS_MASTER_VFE,
1988};
1989
1990static struct fs_driver_data vpe_fs_data = {
1991 .clks = (struct fs_clk_data[]){
1992 { .name = "core_clk" },
1993 { .name = "iface_clk" },
1994 { .name = "bus_clk" },
1995 { 0 }
1996 },
1997 .bus_port0 = MSM_BUS_MASTER_VPE,
1998};
1999
2000static struct fs_driver_data vcap_fs_data = {
2001 .clks = (struct fs_clk_data[]){
2002 { .name = "core_clk" },
2003 { .name = "iface_clk" },
2004 { .name = "bus_clk" },
2005 { 0 },
2006 },
2007 .bus_port0 = MSM_BUS_MASTER_VIDEO_CAP,
2008};
2009
2010struct platform_device *apq8064_footswitch[] __initdata = {
Nagamalleswararao Ganji6db8c512012-05-24 20:26:23 -07002011 FS_8X60(FS_MDP, "vdd", "mdp.0", &mdp_fs_data),
Matt Wagantall316f2fc2012-05-03 20:41:42 -07002012 FS_8X60(FS_ROT, "vdd", "msm_rotator.0", &rot_fs_data),
Matt Wagantalle4454b82012-05-03 20:48:01 -07002013 FS_8X60(FS_IJPEG, "vdd", "msm_gemini.0", &ijpeg_fs_data),
Kiran Kumar H Nfa18a032012-06-25 14:34:18 -07002014 FS_8X60(FS_VFE, "vdd", "msm_vfe.0", &vfe_fs_data),
2015 FS_8X60(FS_VPE, "vdd", "msm_vpe.0", &vpe_fs_data),
Matt Wagantalld6fbf232012-05-03 20:09:28 -07002016 FS_8X60(FS_GFX3D, "vdd", "kgsl-3d0.0", &gfx3d_fs_data),
Matt Wagantall5e46aac2012-05-03 20:20:18 -07002017 FS_8X60(FS_VED, "vdd", "msm_vidc.0", &ved_fs_data),
Matt Wagantall3cd5b3d2012-05-03 20:35:20 -07002018 FS_8X60(FS_VCAP, "vdd", "msm_vcap.0", &vcap_fs_data),
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002019};
2020unsigned apq8064_num_footswitch __initdata = ARRAY_SIZE(apq8064_footswitch);
Matt Wagantall1875d322012-02-22 16:11:33 -08002021
Praveen Chidambaram78499012011-11-01 17:15:17 -06002022struct msm_rpm_platform_data apq8064_rpm_data __initdata = {
2023 .reg_base_addrs = {
2024 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
2025 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
2026 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
2027 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
2028 },
2029 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
Stephen Boydf61255e2012-02-24 14:31:09 -08002030 .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ,
Praveen Chidambarame396ce62012-03-30 11:15:57 -06002031 .irq_wakeup = RPM_APCC_CPU0_WAKE_UP_IRQ,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002032 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
2033 .ipc_rpm_val = 4,
2034 .target_id = {
2035 MSM_RPM_MAP(8064, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
2036 MSM_RPM_MAP(8064, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
2037 MSM_RPM_MAP(8064, INVALIDATE_0, INVALIDATE, 8),
2038 MSM_RPM_MAP(8064, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
2039 MSM_RPM_MAP(8064, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
2040 MSM_RPM_MAP(8064, RPM_CTL, RPM_CTL, 1),
2041 MSM_RPM_MAP(8064, CXO_CLK, CXO_CLK, 1),
2042 MSM_RPM_MAP(8064, PXO_CLK, PXO_CLK, 1),
2043 MSM_RPM_MAP(8064, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
2044 MSM_RPM_MAP(8064, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
2045 MSM_RPM_MAP(8064, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
2046 MSM_RPM_MAP(8064, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
2047 MSM_RPM_MAP(8064, SFPB_CLK, SFPB_CLK, 1),
2048 MSM_RPM_MAP(8064, CFPB_CLK, CFPB_CLK, 1),
2049 MSM_RPM_MAP(8064, MMFPB_CLK, MMFPB_CLK, 1),
2050 MSM_RPM_MAP(8064, EBI1_CLK, EBI1_CLK, 1),
2051 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_HALT_0,
2052 APPS_FABRIC_CFG_HALT, 2),
2053 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_CLKMOD_0,
2054 APPS_FABRIC_CFG_CLKMOD, 3),
2055 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_IOCTL,
2056 APPS_FABRIC_CFG_IOCTL, 1),
2057 MSM_RPM_MAP(8064, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
2058 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_HALT_0,
2059 SYS_FABRIC_CFG_HALT, 2),
2060 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_CLKMOD_0,
2061 SYS_FABRIC_CFG_CLKMOD, 3),
2062 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_IOCTL,
2063 SYS_FABRIC_CFG_IOCTL, 1),
2064 MSM_RPM_MAP(8064, SYSTEM_FABRIC_ARB_0, SYSTEM_FABRIC_ARB, 30),
2065 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_HALT_0,
2066 MMSS_FABRIC_CFG_HALT, 2),
2067 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_CLKMOD_0,
2068 MMSS_FABRIC_CFG_CLKMOD, 3),
2069 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_IOCTL,
2070 MMSS_FABRIC_CFG_IOCTL, 1),
2071 MSM_RPM_MAP(8064, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 21),
2072 MSM_RPM_MAP(8064, PM8921_S1_0, PM8921_S1, 2),
2073 MSM_RPM_MAP(8064, PM8921_S2_0, PM8921_S2, 2),
2074 MSM_RPM_MAP(8064, PM8921_S3_0, PM8921_S3, 2),
2075 MSM_RPM_MAP(8064, PM8921_S4_0, PM8921_S4, 2),
2076 MSM_RPM_MAP(8064, PM8921_S5_0, PM8921_S5, 2),
2077 MSM_RPM_MAP(8064, PM8921_S6_0, PM8921_S6, 2),
2078 MSM_RPM_MAP(8064, PM8921_S7_0, PM8921_S7, 2),
2079 MSM_RPM_MAP(8064, PM8921_S8_0, PM8921_S8, 2),
2080 MSM_RPM_MAP(8064, PM8921_L1_0, PM8921_L1, 2),
2081 MSM_RPM_MAP(8064, PM8921_L2_0, PM8921_L2, 2),
2082 MSM_RPM_MAP(8064, PM8921_L3_0, PM8921_L3, 2),
2083 MSM_RPM_MAP(8064, PM8921_L4_0, PM8921_L4, 2),
2084 MSM_RPM_MAP(8064, PM8921_L5_0, PM8921_L5, 2),
2085 MSM_RPM_MAP(8064, PM8921_L6_0, PM8921_L6, 2),
2086 MSM_RPM_MAP(8064, PM8921_L7_0, PM8921_L7, 2),
2087 MSM_RPM_MAP(8064, PM8921_L8_0, PM8921_L8, 2),
2088 MSM_RPM_MAP(8064, PM8921_L9_0, PM8921_L9, 2),
2089 MSM_RPM_MAP(8064, PM8921_L10_0, PM8921_L10, 2),
2090 MSM_RPM_MAP(8064, PM8921_L11_0, PM8921_L11, 2),
2091 MSM_RPM_MAP(8064, PM8921_L12_0, PM8921_L12, 2),
2092 MSM_RPM_MAP(8064, PM8921_L13_0, PM8921_L13, 2),
2093 MSM_RPM_MAP(8064, PM8921_L14_0, PM8921_L14, 2),
2094 MSM_RPM_MAP(8064, PM8921_L15_0, PM8921_L15, 2),
2095 MSM_RPM_MAP(8064, PM8921_L16_0, PM8921_L16, 2),
2096 MSM_RPM_MAP(8064, PM8921_L17_0, PM8921_L17, 2),
2097 MSM_RPM_MAP(8064, PM8921_L18_0, PM8921_L18, 2),
2098 MSM_RPM_MAP(8064, PM8921_L19_0, PM8921_L19, 2),
2099 MSM_RPM_MAP(8064, PM8921_L20_0, PM8921_L20, 2),
2100 MSM_RPM_MAP(8064, PM8921_L21_0, PM8921_L21, 2),
2101 MSM_RPM_MAP(8064, PM8921_L22_0, PM8921_L22, 2),
2102 MSM_RPM_MAP(8064, PM8921_L23_0, PM8921_L23, 2),
2103 MSM_RPM_MAP(8064, PM8921_L24_0, PM8921_L24, 2),
2104 MSM_RPM_MAP(8064, PM8921_L25_0, PM8921_L25, 2),
2105 MSM_RPM_MAP(8064, PM8921_L26_0, PM8921_L26, 2),
2106 MSM_RPM_MAP(8064, PM8921_L27_0, PM8921_L27, 2),
2107 MSM_RPM_MAP(8064, PM8921_L28_0, PM8921_L28, 2),
2108 MSM_RPM_MAP(8064, PM8921_L29_0, PM8921_L29, 2),
2109 MSM_RPM_MAP(8064, PM8921_CLK1_0, PM8921_CLK1, 2),
2110 MSM_RPM_MAP(8064, PM8921_CLK2_0, PM8921_CLK2, 2),
2111 MSM_RPM_MAP(8064, PM8921_LVS1, PM8921_LVS1, 1),
2112 MSM_RPM_MAP(8064, PM8921_LVS2, PM8921_LVS2, 1),
2113 MSM_RPM_MAP(8064, PM8921_LVS3, PM8921_LVS3, 1),
2114 MSM_RPM_MAP(8064, PM8921_LVS4, PM8921_LVS4, 1),
2115 MSM_RPM_MAP(8064, PM8921_LVS5, PM8921_LVS5, 1),
2116 MSM_RPM_MAP(8064, PM8921_LVS6, PM8921_LVS6, 1),
2117 MSM_RPM_MAP(8064, PM8921_LVS7, PM8921_LVS7, 1),
2118 MSM_RPM_MAP(8064, PM8821_S1_0, PM8821_S1, 2),
2119 MSM_RPM_MAP(8064, PM8821_S2_0, PM8821_S2, 2),
2120 MSM_RPM_MAP(8064, PM8821_L1_0, PM8821_L1, 2),
2121 MSM_RPM_MAP(8064, NCP_0, NCP, 2),
2122 MSM_RPM_MAP(8064, CXO_BUFFERS, CXO_BUFFERS, 1),
2123 MSM_RPM_MAP(8064, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
2124 MSM_RPM_MAP(8064, HDMI_SWITCH, HDMI_SWITCH, 1),
2125 MSM_RPM_MAP(8064, DDR_DMM_0, DDR_DMM, 2),
2126 MSM_RPM_MAP(8064, QDSS_CLK, QDSS_CLK, 1),
Joel Kingef390842012-05-23 16:42:48 -07002127 MSM_RPM_MAP(8064, VDDMIN_GPIO, VDDMIN_GPIO, 1),
Praveen Chidambaram78499012011-11-01 17:15:17 -06002128 },
2129 .target_status = {
2130 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MAJOR),
2131 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MINOR),
2132 MSM_RPM_STATUS_ID_MAP(8064, VERSION_BUILD),
2133 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_0),
2134 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_1),
2135 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_2),
2136 MSM_RPM_STATUS_ID_MAP(8064, RESERVED_SUPPORTED_RESOURCES_0),
2137 MSM_RPM_STATUS_ID_MAP(8064, SEQUENCE),
2138 MSM_RPM_STATUS_ID_MAP(8064, RPM_CTL),
2139 MSM_RPM_STATUS_ID_MAP(8064, CXO_CLK),
2140 MSM_RPM_STATUS_ID_MAP(8064, PXO_CLK),
2141 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CLK),
2142 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_CLK),
2143 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_CLK),
2144 MSM_RPM_STATUS_ID_MAP(8064, DAYTONA_FABRIC_CLK),
2145 MSM_RPM_STATUS_ID_MAP(8064, SFPB_CLK),
2146 MSM_RPM_STATUS_ID_MAP(8064, CFPB_CLK),
2147 MSM_RPM_STATUS_ID_MAP(8064, MMFPB_CLK),
2148 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CLK),
2149 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_HALT),
2150 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_CLKMOD),
2151 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_IOCTL),
2152 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_ARB),
2153 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_HALT),
2154 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_CLKMOD),
2155 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_IOCTL),
2156 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_ARB),
2157 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_HALT),
2158 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_CLKMOD),
2159 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_IOCTL),
2160 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_ARB),
2161 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_0),
2162 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_1),
2163 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_0),
2164 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_1),
2165 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_0),
2166 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_1),
2167 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_0),
2168 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_1),
2169 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_0),
2170 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_1),
2171 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_0),
2172 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_1),
2173 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_0),
2174 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_1),
2175 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_0),
2176 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_1),
2177 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_0),
2178 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_1),
2179 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_0),
2180 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_1),
2181 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_0),
2182 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_1),
2183 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_0),
2184 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_1),
2185 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_0),
2186 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_1),
2187 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_0),
2188 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_1),
2189 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_0),
2190 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_1),
2191 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_0),
2192 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_1),
2193 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_0),
2194 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_1),
2195 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_0),
2196 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_1),
2197 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_0),
2198 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_1),
2199 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_0),
2200 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_1),
2201 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_0),
2202 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_1),
2203 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_0),
2204 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_1),
2205 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_0),
2206 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_1),
2207 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_0),
2208 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_1),
2209 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_0),
2210 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_1),
2211 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_0),
2212 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_1),
2213 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_0),
2214 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_1),
2215 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_0),
2216 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_1),
2217 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_0),
2218 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_1),
2219 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_0),
2220 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_1),
2221 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_0),
2222 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_1),
2223 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_0),
2224 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_1),
2225 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_0),
2226 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_1),
2227 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_0),
2228 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_1),
2229 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_0),
2230 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_1),
2231 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_0),
2232 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_1),
2233 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_0),
2234 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_1),
2235 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_0),
2236 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_1),
2237 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_0),
2238 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_1),
2239 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS1),
2240 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS2),
2241 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS3),
2242 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS4),
2243 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS5),
2244 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS6),
2245 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS7),
2246 MSM_RPM_STATUS_ID_MAP(8064, NCP_0),
2247 MSM_RPM_STATUS_ID_MAP(8064, NCP_1),
2248 MSM_RPM_STATUS_ID_MAP(8064, CXO_BUFFERS),
2249 MSM_RPM_STATUS_ID_MAP(8064, USB_OTG_SWITCH),
2250 MSM_RPM_STATUS_ID_MAP(8064, HDMI_SWITCH),
2251 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_0),
2252 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_1),
2253 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH0_RANGE),
2254 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH1_RANGE),
2255 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_0),
2256 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_1),
2257 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_0),
2258 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_1),
2259 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_0),
2260 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_1),
Joel Kingef390842012-05-23 16:42:48 -07002261 MSM_RPM_STATUS_ID_MAP(8064, VDDMIN_GPIO),
Praveen Chidambaram78499012011-11-01 17:15:17 -06002262 },
2263 .target_ctrl_id = {
2264 MSM_RPM_CTRL_MAP(8064, VERSION_MAJOR),
2265 MSM_RPM_CTRL_MAP(8064, VERSION_MINOR),
2266 MSM_RPM_CTRL_MAP(8064, VERSION_BUILD),
2267 MSM_RPM_CTRL_MAP(8064, REQ_CTX_0),
2268 MSM_RPM_CTRL_MAP(8064, REQ_SEL_0),
2269 MSM_RPM_CTRL_MAP(8064, ACK_CTX_0),
2270 MSM_RPM_CTRL_MAP(8064, ACK_SEL_0),
2271 },
2272 .sel_invalidate = MSM_RPM_8064_SEL_INVALIDATE,
2273 .sel_notification = MSM_RPM_8064_SEL_NOTIFICATION,
2274 .sel_last = MSM_RPM_8064_SEL_LAST,
2275 .ver = {3, 0, 0},
2276};
2277
2278struct platform_device apq8064_rpm_device = {
2279 .name = "msm_rpm",
2280 .id = -1,
2281};
2282
2283static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
Anji Jonnalaa1a1c3b2012-09-18 19:20:21 +05302284 .phys_addr_base = 0x0010DD04,
2285 .phys_size = SZ_256,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002286};
2287
2288struct platform_device apq8064_rpm_stat_device = {
2289 .name = "msm_rpm_stat",
2290 .id = -1,
2291 .dev = {
2292 .platform_data = &msm_rpm_stat_pdata,
2293 },
2294};
2295
Anji Jonnala2a8bd312012-11-01 13:11:42 +05302296static struct resource resources_rpm_master_stats[] = {
2297 {
2298 .start = MSM8064_RPM_MASTER_STATS_BASE,
2299 .end = MSM8064_RPM_MASTER_STATS_BASE + SZ_256,
2300 .flags = IORESOURCE_MEM,
2301 },
2302};
2303
2304static char *master_names[] = {
2305 "KPSS",
2306 "MPSS",
2307 "LPASS",
2308 "RIVA",
2309 "DSPS",
2310};
2311
2312static struct msm_rpm_master_stats_platform_data msm_rpm_master_stat_pdata = {
2313 .masters = master_names,
2314 .nomasters = ARRAY_SIZE(master_names),
2315};
2316
2317struct platform_device apq8064_rpm_master_stat_device = {
2318 .name = "msm_rpm_master_stat",
2319 .id = -1,
2320 .num_resources = ARRAY_SIZE(resources_rpm_master_stats),
2321 .resource = resources_rpm_master_stats,
2322 .dev = {
2323 .platform_data = &msm_rpm_master_stat_pdata,
2324 },
2325};
2326
Praveen Chidambaram78499012011-11-01 17:15:17 -06002327static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
2328 .phys_addr_base = 0x0010C000,
2329 .reg_offsets = {
2330 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
2331 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
2332 },
2333 .phys_size = SZ_8K,
2334 .log_len = 4096, /* log's buffer length in bytes */
2335 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
2336};
2337
2338struct platform_device apq8064_rpm_log_device = {
2339 .name = "msm_rpm_log",
2340 .id = -1,
2341 .dev = {
2342 .platform_data = &msm_rpm_log_pdata,
2343 },
2344};
2345
Jin Hongd3024e62012-02-09 16:13:32 -08002346/* Sensors DSPS platform data */
2347
Vikram Mulukutlaac682bb2012-09-20 14:06:23 -07002348#define PPSS_DSPS_TCM_CODE_BASE 0x12000000
2349#define PPSS_DSPS_TCM_CODE_SIZE 0x28000
2350#define PPSS_DSPS_TCM_BUF_BASE 0x12040000
2351#define PPSS_DSPS_TCM_BUF_SIZE 0x4000
2352#define PPSS_DSPS_PIPE_BASE 0x12800000
2353#define PPSS_DSPS_PIPE_SIZE 0x4000
2354#define PPSS_DSPS_DDR_BASE 0x8fe00000
2355#define PPSS_DSPS_DDR_SIZE 0x100000
2356#define PPSS_SMEM_BASE 0x80000000
2357#define PPSS_SMEM_SIZE 0x200000
2358#define PPSS_REG_PHYS_BASE 0x12080000
2359#define PPSS_WDOG_UNMASKED_INT_EN 0x1808
Jin Hongd3024e62012-02-09 16:13:32 -08002360
2361static struct dsps_clk_info dsps_clks[] = {};
2362static struct dsps_regulator_info dsps_regs[] = {};
2363
2364/*
2365 * Note: GPIOs field is intialized in run-time at the function
2366 * apq8064_init_dsps().
2367 */
2368
2369struct msm_dsps_platform_data msm_dsps_pdata_8064 = {
2370 .clks = dsps_clks,
2371 .clks_num = ARRAY_SIZE(dsps_clks),
2372 .gpios = NULL,
2373 .gpios_num = 0,
2374 .regs = dsps_regs,
2375 .regs_num = ARRAY_SIZE(dsps_regs),
2376 .dsps_pwr_ctl_en = 1,
karthik karuppasamy1a1c6b02012-05-29 15:16:32 -07002377 .tcm_code_start = PPSS_DSPS_TCM_CODE_BASE,
2378 .tcm_code_size = PPSS_DSPS_TCM_CODE_SIZE,
2379 .tcm_buf_start = PPSS_DSPS_TCM_BUF_BASE,
2380 .tcm_buf_size = PPSS_DSPS_TCM_BUF_SIZE,
2381 .pipe_start = PPSS_DSPS_PIPE_BASE,
2382 .pipe_size = PPSS_DSPS_PIPE_SIZE,
2383 .ddr_start = PPSS_DSPS_DDR_BASE,
2384 .ddr_size = PPSS_DSPS_DDR_SIZE,
2385 .smem_start = PPSS_SMEM_BASE,
2386 .smem_size = PPSS_SMEM_SIZE,
Vikram Mulukutlaac682bb2012-09-20 14:06:23 -07002387 .ppss_wdog_unmasked_int_en_reg = PPSS_WDOG_UNMASKED_INT_EN,
Jin Hongd3024e62012-02-09 16:13:32 -08002388 .signature = DSPS_SIGNATURE,
2389};
2390
2391static struct resource msm_dsps_resources[] = {
2392 {
2393 .start = PPSS_REG_PHYS_BASE,
2394 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
2395 .name = "ppss_reg",
2396 .flags = IORESOURCE_MEM,
2397 },
2398
2399 {
2400 .start = PPSS_WDOG_TIMER_IRQ,
2401 .end = PPSS_WDOG_TIMER_IRQ,
2402 .name = "ppss_wdog",
2403 .flags = IORESOURCE_IRQ,
2404 },
2405};
2406
2407struct platform_device msm_dsps_device_8064 = {
2408 .name = "msm_dsps",
2409 .id = 0,
2410 .num_resources = ARRAY_SIZE(msm_dsps_resources),
2411 .resource = msm_dsps_resources,
2412 .dev.platform_data = &msm_dsps_pdata_8064,
2413};
2414
Praveen Chidambaram78499012011-11-01 17:15:17 -06002415#ifdef CONFIG_MSM_MPM
2416static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
2417 [1] = MSM_GPIO_TO_INT(26),
2418 [2] = MSM_GPIO_TO_INT(88),
2419 [4] = MSM_GPIO_TO_INT(73),
2420 [5] = MSM_GPIO_TO_INT(74),
2421 [6] = MSM_GPIO_TO_INT(75),
2422 [7] = MSM_GPIO_TO_INT(76),
2423 [8] = MSM_GPIO_TO_INT(77),
2424 [9] = MSM_GPIO_TO_INT(36),
2425 [10] = MSM_GPIO_TO_INT(84),
2426 [11] = MSM_GPIO_TO_INT(7),
2427 [12] = MSM_GPIO_TO_INT(11),
2428 [13] = MSM_GPIO_TO_INT(52),
2429 [14] = MSM_GPIO_TO_INT(15),
2430 [15] = MSM_GPIO_TO_INT(83),
2431 [16] = USB3_HS_IRQ,
2432 [19] = MSM_GPIO_TO_INT(61),
2433 [20] = MSM_GPIO_TO_INT(58),
2434 [23] = MSM_GPIO_TO_INT(65),
2435 [24] = MSM_GPIO_TO_INT(63),
2436 [25] = USB1_HS_IRQ,
2437 [27] = HDMI_IRQ,
2438 [29] = MSM_GPIO_TO_INT(22),
2439 [30] = MSM_GPIO_TO_INT(72),
2440 [31] = USB4_HS_IRQ,
2441 [33] = MSM_GPIO_TO_INT(44),
2442 [34] = MSM_GPIO_TO_INT(39),
2443 [35] = MSM_GPIO_TO_INT(19),
2444 [36] = MSM_GPIO_TO_INT(23),
2445 [37] = MSM_GPIO_TO_INT(41),
2446 [38] = MSM_GPIO_TO_INT(30),
2447 [41] = MSM_GPIO_TO_INT(42),
2448 [42] = MSM_GPIO_TO_INT(56),
2449 [43] = MSM_GPIO_TO_INT(55),
2450 [44] = MSM_GPIO_TO_INT(50),
2451 [45] = MSM_GPIO_TO_INT(49),
2452 [46] = MSM_GPIO_TO_INT(47),
2453 [47] = MSM_GPIO_TO_INT(45),
2454 [48] = MSM_GPIO_TO_INT(38),
2455 [49] = MSM_GPIO_TO_INT(34),
2456 [50] = MSM_GPIO_TO_INT(32),
2457 [51] = MSM_GPIO_TO_INT(29),
2458 [52] = MSM_GPIO_TO_INT(18),
2459 [53] = MSM_GPIO_TO_INT(10),
2460 [54] = MSM_GPIO_TO_INT(81),
2461 [55] = MSM_GPIO_TO_INT(6),
Jaeseong GIMe630a592012-07-09 18:28:39 -07002462 [56] = MSM_GPIO_TO_INT(82),
Praveen Chidambaram78499012011-11-01 17:15:17 -06002463};
2464
2465static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
2466 TLMM_MSM_SUMMARY_IRQ,
2467 RPM_APCC_CPU0_GP_HIGH_IRQ,
2468 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2469 RPM_APCC_CPU0_GP_LOW_IRQ,
2470 RPM_APCC_CPU0_WAKE_UP_IRQ,
2471 RPM_APCC_CPU1_GP_HIGH_IRQ,
2472 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
2473 RPM_APCC_CPU1_GP_LOW_IRQ,
2474 RPM_APCC_CPU1_WAKE_UP_IRQ,
2475 MSS_TO_APPS_IRQ_0,
2476 MSS_TO_APPS_IRQ_1,
2477 MSS_TO_APPS_IRQ_2,
2478 MSS_TO_APPS_IRQ_3,
2479 MSS_TO_APPS_IRQ_4,
2480 MSS_TO_APPS_IRQ_5,
2481 MSS_TO_APPS_IRQ_6,
2482 MSS_TO_APPS_IRQ_7,
2483 MSS_TO_APPS_IRQ_8,
2484 MSS_TO_APPS_IRQ_9,
2485 LPASS_SCSS_GP_LOW_IRQ,
2486 LPASS_SCSS_GP_MEDIUM_IRQ,
2487 LPASS_SCSS_GP_HIGH_IRQ,
2488 SPS_MTI_30,
2489 SPS_MTI_31,
2490 RIVA_APSS_SPARE_IRQ,
2491 RIVA_APPS_WLAN_SMSM_IRQ,
2492 RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
2493 RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
Chandra Ramachandran59851722012-07-23 11:19:48 -07002494 PM8821_SEC_IRQ_N,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002495};
2496
2497struct msm_mpm_device_data apq8064_mpm_dev_data __initdata = {
2498 .irqs_m2a = msm_mpm_irqs_m2a,
2499 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
2500 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
2501 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
2502 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
2503 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
2504 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
2505 .mpm_apps_ipc_val = BIT(1),
2506 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2507
2508};
2509#endif
Joel Kingdacbc822012-01-25 13:30:57 -08002510
Joel King14fe7fa2012-05-27 14:26:11 -07002511/* AP2MDM_SOFT_RESET is implemented by the PON_RESET_N gpio */
Joel Kingdacbc822012-01-25 13:30:57 -08002512#define MDM2AP_ERRFATAL 19
2513#define AP2MDM_ERRFATAL 18
2514#define MDM2AP_STATUS 49
2515#define AP2MDM_STATUS 48
Joel King14fe7fa2012-05-27 14:26:11 -07002516#define AP2MDM_SOFT_RESET 27
Ameya Thakure155ece2012-07-09 12:08:37 -07002517#define I2S_AP2MDM_SOFT_RESET 0
Vamsi Krishna9e307cd2012-04-11 13:15:36 -07002518#define AP2MDM_WAKEUP 35
Ameya Thakure155ece2012-07-09 12:08:37 -07002519#define I2S_AP2MDM_WAKEUP 44
Vamsi Krishnac6dcd5e2012-05-09 15:38:01 -07002520#define MDM2AP_PBLRDY 46
Ameya Thakure155ece2012-07-09 12:08:37 -07002521#define I2S_MDM2AP_PBLRDY 81
Joel Kingdacbc822012-01-25 13:30:57 -08002522
2523static struct resource mdm_resources[] = {
2524 {
2525 .start = MDM2AP_ERRFATAL,
2526 .end = MDM2AP_ERRFATAL,
2527 .name = "MDM2AP_ERRFATAL",
2528 .flags = IORESOURCE_IO,
2529 },
2530 {
2531 .start = AP2MDM_ERRFATAL,
2532 .end = AP2MDM_ERRFATAL,
2533 .name = "AP2MDM_ERRFATAL",
2534 .flags = IORESOURCE_IO,
2535 },
2536 {
2537 .start = MDM2AP_STATUS,
2538 .end = MDM2AP_STATUS,
2539 .name = "MDM2AP_STATUS",
2540 .flags = IORESOURCE_IO,
2541 },
2542 {
2543 .start = AP2MDM_STATUS,
2544 .end = AP2MDM_STATUS,
2545 .name = "AP2MDM_STATUS",
2546 .flags = IORESOURCE_IO,
2547 },
2548 {
Joel King14fe7fa2012-05-27 14:26:11 -07002549 .start = AP2MDM_SOFT_RESET,
2550 .end = AP2MDM_SOFT_RESET,
2551 .name = "AP2MDM_SOFT_RESET",
Joel Kingdacbc822012-01-25 13:30:57 -08002552 .flags = IORESOURCE_IO,
2553 },
Vamsi Krishna9e307cd2012-04-11 13:15:36 -07002554 {
2555 .start = AP2MDM_WAKEUP,
2556 .end = AP2MDM_WAKEUP,
2557 .name = "AP2MDM_WAKEUP",
2558 .flags = IORESOURCE_IO,
2559 },
Vamsi Krishnac6dcd5e2012-05-09 15:38:01 -07002560 {
2561 .start = MDM2AP_PBLRDY,
2562 .end = MDM2AP_PBLRDY,
2563 .name = "MDM2AP_PBLRDY",
2564 .flags = IORESOURCE_IO,
2565 },
Joel Kingdacbc822012-01-25 13:30:57 -08002566};
2567
Ameya Thakure155ece2012-07-09 12:08:37 -07002568static struct resource i2s_mdm_resources[] = {
2569 {
2570 .start = MDM2AP_ERRFATAL,
2571 .end = MDM2AP_ERRFATAL,
2572 .name = "MDM2AP_ERRFATAL",
2573 .flags = IORESOURCE_IO,
2574 },
2575 {
2576 .start = AP2MDM_ERRFATAL,
2577 .end = AP2MDM_ERRFATAL,
2578 .name = "AP2MDM_ERRFATAL",
2579 .flags = IORESOURCE_IO,
2580 },
2581 {
2582 .start = MDM2AP_STATUS,
2583 .end = MDM2AP_STATUS,
2584 .name = "MDM2AP_STATUS",
2585 .flags = IORESOURCE_IO,
2586 },
2587 {
2588 .start = AP2MDM_STATUS,
2589 .end = AP2MDM_STATUS,
2590 .name = "AP2MDM_STATUS",
2591 .flags = IORESOURCE_IO,
2592 },
2593 {
2594 .start = I2S_AP2MDM_SOFT_RESET,
2595 .end = I2S_AP2MDM_SOFT_RESET,
2596 .name = "AP2MDM_SOFT_RESET",
2597 .flags = IORESOURCE_IO,
2598 },
2599 {
2600 .start = I2S_AP2MDM_WAKEUP,
2601 .end = I2S_AP2MDM_WAKEUP,
2602 .name = "AP2MDM_WAKEUP",
2603 .flags = IORESOURCE_IO,
2604 },
2605 {
2606 .start = I2S_MDM2AP_PBLRDY,
2607 .end = I2S_MDM2AP_PBLRDY,
2608 .name = "MDM2AP_PBLRDY",
2609 .flags = IORESOURCE_IO,
2610 },
2611};
2612
Joel Kingdacbc822012-01-25 13:30:57 -08002613struct platform_device mdm_8064_device = {
2614 .name = "mdm2_modem",
2615 .id = -1,
2616 .num_resources = ARRAY_SIZE(mdm_resources),
2617 .resource = mdm_resources,
2618};
Praveen Chidambaram8ea3dcd2011-12-07 14:46:31 -07002619
Ameya Thakure155ece2012-07-09 12:08:37 -07002620struct platform_device i2s_mdm_8064_device = {
2621 .name = "mdm2_modem",
2622 .id = -1,
2623 .num_resources = ARRAY_SIZE(i2s_mdm_resources),
2624 .resource = i2s_mdm_resources,
2625};
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002626
Steve Mucklea9aac292012-11-02 15:41:00 -07002627static struct msm_dcvs_sync_rule apq8064_dcvs_sync_rules[] = {
2628 {1026000, 400000},
2629 {384000, 200000},
Steve Muckle93bb4252012-11-12 14:20:39 -08002630 {0, 128000},
Steve Mucklea9aac292012-11-02 15:41:00 -07002631};
2632
2633static struct msm_dcvs_platform_data apq8064_dcvs_data = {
2634 .sync_rules = apq8064_dcvs_sync_rules,
2635 .num_sync_rules = ARRAY_SIZE(apq8064_dcvs_sync_rules),
Steve Muckle28ddcdd2012-11-21 10:12:39 -08002636 .gpu_max_nom_khz = 320000,
Steve Mucklea9aac292012-11-02 15:41:00 -07002637};
2638
2639struct platform_device apq8064_dcvs_device = {
2640 .name = "dcvs",
2641 .id = -1,
2642 .dev = {
2643 .platform_data = &apq8064_dcvs_data,
2644 },
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002645};
2646
2647static struct msm_dcvs_core_info apq8064_core_info = {
Abhijeet Dharmapurikar19cf4742012-09-13 11:11:54 -07002648 .num_cores = 4,
2649 .sensors = (int[]){7, 8, 9, 10},
2650 .thermal_poll_ms = 60000,
2651 .core_param = {
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07002652 .core_type = MSM_DCVS_CORE_TYPE_CPU,
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002653 },
Abhijeet Dharmapurikar19cf4742012-09-13 11:11:54 -07002654 .algo_param = {
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07002655 .disable_pc_threshold = 1458000,
2656 .em_win_size_min_us = 100000,
2657 .em_win_size_max_us = 300000,
2658 .em_max_util_pct = 97,
2659 .group_id = 1,
2660 .max_freq_chg_time_us = 100000,
2661 .slack_mode_dynamic = 0,
2662 .slack_weight_thresh_pct = 3,
2663 .slack_time_min_us = 45000,
2664 .slack_time_max_us = 45000,
2665 .ss_iobusy_conv = 100,
2666 .ss_win_size_min_us = 1000000,
2667 .ss_win_size_max_us = 1000000,
2668 .ss_util_pct = 95,
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002669 },
Abhijeet Dharmapurikar19cf4742012-09-13 11:11:54 -07002670 .energy_coeffs = {
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07002671 .active_coeff_a = 336,
2672 .active_coeff_b = 0,
2673 .active_coeff_c = 0,
2674
2675 .leakage_coeff_a = -17720,
2676 .leakage_coeff_b = 37,
2677 .leakage_coeff_c = 3329,
2678 .leakage_coeff_d = -277,
2679 },
Abhijeet Dharmapurikar19cf4742012-09-13 11:11:54 -07002680 .power_param = {
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07002681 .current_temp = 25,
Steve Mucklea9aac292012-11-02 15:41:00 -07002682 .num_freq = 0, /* set at runtime */
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07002683 }
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002684};
2685
Abhijeet Dharmapurikar6e9b34f2012-09-10 16:03:39 -07002686#define APQ8064_LPM_LATENCY 1000 /* >100 usec for WFI */
2687
2688static struct msm_gov_platform_data gov_platform_data = {
2689 .info = &apq8064_core_info,
2690 .latency = APQ8064_LPM_LATENCY,
2691};
2692
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002693struct platform_device apq8064_msm_gov_device = {
2694 .name = "msm_dcvs_gov",
2695 .id = -1,
2696 .dev = {
Abhijeet Dharmapurikar6e9b34f2012-09-10 16:03:39 -07002697 .platform_data = &gov_platform_data,
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002698 },
2699};
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08002700
Abhijeet Dharmapurikarde91d2c2012-08-23 14:36:59 -07002701static struct msm_mpd_algo_param apq8064_mpd_algo_param = {
2702 .em_win_size_min_us = 10000,
2703 .em_win_size_max_us = 100000,
2704 .em_max_util_pct = 90,
2705 .online_util_pct_min = 60,
2706 .slack_time_min_us = 50000,
2707 .slack_time_max_us = 100000,
2708};
2709
2710struct platform_device apq8064_msm_mpd_device = {
2711 .name = "msm_mpdecision",
2712 .id = -1,
2713 .dev = {
2714 .platform_data = &apq8064_mpd_algo_param,
2715 },
2716};
2717
Terence Hampson2e1705f2012-04-11 19:55:29 -04002718#ifdef CONFIG_MSM_VCAP
2719#define VCAP_HW_BASE 0x05900000
2720
2721static struct msm_bus_vectors vcap_init_vectors[] = {
2722 {
2723 .src = MSM_BUS_MASTER_VIDEO_CAP,
2724 .dst = MSM_BUS_SLAVE_EBI_CH0,
2725 .ab = 0,
2726 .ib = 0,
2727 },
2728};
2729
Terence Hampson2e1705f2012-04-11 19:55:29 -04002730static struct msm_bus_vectors vcap_480_vectors[] = {
2731 {
2732 .src = MSM_BUS_MASTER_VIDEO_CAP,
2733 .dst = MSM_BUS_SLAVE_EBI_CH0,
Terence Hampson779dc762012-06-07 15:59:27 -04002734 .ab = 480 * 720 * 3 * 60,
2735 .ib = 480 * 720 * 3 * 60 * 1.5,
2736 },
2737};
2738
2739static struct msm_bus_vectors vcap_576_vectors[] = {
2740 {
2741 .src = MSM_BUS_MASTER_VIDEO_CAP,
2742 .dst = MSM_BUS_SLAVE_EBI_CH0,
2743 .ab = 576 * 720 * 3 * 60,
2744 .ib = 576 * 720 * 3 * 60 * 1.5,
Terence Hampson2e1705f2012-04-11 19:55:29 -04002745 },
2746};
2747
2748static struct msm_bus_vectors vcap_720_vectors[] = {
2749 {
2750 .src = MSM_BUS_MASTER_VIDEO_CAP,
2751 .dst = MSM_BUS_SLAVE_EBI_CH0,
Terence Hampson35a1ff02012-04-25 17:07:18 -04002752 .ab = 1280 * 720 * 3 * 60,
2753 .ib = 1280 * 720 * 3 * 60 * 1.5,
Terence Hampson2e1705f2012-04-11 19:55:29 -04002754 },
2755};
2756
2757static struct msm_bus_vectors vcap_1080_vectors[] = {
2758 {
2759 .src = MSM_BUS_MASTER_VIDEO_CAP,
2760 .dst = MSM_BUS_SLAVE_EBI_CH0,
Terence Hampson35a1ff02012-04-25 17:07:18 -04002761 .ab = 1920 * 1080 * 3 * 60,
2762 .ib = 1920 * 1080 * 3 * 60 * 1.5,
Terence Hampson2e1705f2012-04-11 19:55:29 -04002763 },
2764};
2765
2766static struct msm_bus_paths vcap_bus_usecases[] = {
2767 {
2768 ARRAY_SIZE(vcap_init_vectors),
2769 vcap_init_vectors,
2770 },
2771 {
2772 ARRAY_SIZE(vcap_480_vectors),
2773 vcap_480_vectors,
2774 },
2775 {
Terence Hampson779dc762012-06-07 15:59:27 -04002776 ARRAY_SIZE(vcap_576_vectors),
2777 vcap_576_vectors,
2778 },
2779 {
Terence Hampson2e1705f2012-04-11 19:55:29 -04002780 ARRAY_SIZE(vcap_720_vectors),
2781 vcap_720_vectors,
2782 },
2783 {
2784 ARRAY_SIZE(vcap_1080_vectors),
2785 vcap_1080_vectors,
2786 },
2787};
2788
2789static struct msm_bus_scale_pdata vcap_axi_client_pdata = {
2790 vcap_bus_usecases,
2791 ARRAY_SIZE(vcap_bus_usecases),
2792};
2793
2794static struct resource msm_vcap_resources[] = {
2795 {
2796 .name = "vcap",
2797 .start = VCAP_HW_BASE,
2798 .end = VCAP_HW_BASE + SZ_1M - 1,
2799 .flags = IORESOURCE_MEM,
2800 },
2801 {
Terence Hampsonaeb793e2012-05-11 11:41:16 -04002802 .name = "vc_irq",
Terence Hampson2e1705f2012-04-11 19:55:29 -04002803 .start = VCAP_VC,
2804 .end = VCAP_VC,
2805 .flags = IORESOURCE_IRQ,
2806 },
Terence Hampsonaeb793e2012-05-11 11:41:16 -04002807 {
2808 .name = "vp_irq",
2809 .start = VCAP_VP,
2810 .end = VCAP_VP,
2811 .flags = IORESOURCE_IRQ,
2812 },
Terence Hampson2e1705f2012-04-11 19:55:29 -04002813};
2814
2815static unsigned vcap_gpios[] = {
2816 2, 3, 4, 5, 6, 7, 8, 9, 10,
2817 11, 12, 13, 18, 19, 20, 21,
2818 22, 23, 24, 25, 26, 80, 82,
2819 83, 84, 85, 86, 87,
2820};
2821
2822static struct vcap_platform_data vcap_pdata = {
2823 .gpios = vcap_gpios,
2824 .num_gpios = ARRAY_SIZE(vcap_gpios),
2825 .bus_client_pdata = &vcap_axi_client_pdata
2826};
2827
2828struct platform_device msm8064_device_vcap = {
2829 .name = "msm_vcap",
2830 .id = 0,
2831 .resource = msm_vcap_resources,
2832 .num_resources = ARRAY_SIZE(msm_vcap_resources),
2833 .dev = {
2834 .platform_data = &vcap_pdata,
2835 },
2836};
2837#endif
2838
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08002839static struct resource msm_cache_erp_resources[] = {
2840 {
2841 .name = "l1_irq",
2842 .start = SC_SICCPUXEXTFAULTIRPTREQ,
2843 .flags = IORESOURCE_IRQ,
2844 },
2845 {
2846 .name = "l2_irq",
2847 .start = APCC_QGICL2IRPTREQ,
2848 .flags = IORESOURCE_IRQ,
2849 }
2850};
2851
2852struct platform_device apq8064_device_cache_erp = {
2853 .name = "msm_cache_erp",
2854 .id = -1,
2855 .num_resources = ARRAY_SIZE(msm_cache_erp_resources),
2856 .resource = msm_cache_erp_resources,
2857};
Pratik Patel212ab362012-03-16 12:30:07 -07002858
Pratik Patel3b0ca882012-06-01 16:54:14 -07002859#define CORESIGHT_PHYS_BASE 0x01A00000
2860#define CORESIGHT_FUNNEL_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x4000)
2861#define CORESIGHT_ETM2_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x1E000)
2862#define CORESIGHT_ETM3_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x1F000)
Pratik Patel212ab362012-03-16 12:30:07 -07002863
Pratik Patel3b0ca882012-06-01 16:54:14 -07002864static struct resource coresight_funnel_resources[] = {
Pratik Patel212ab362012-03-16 12:30:07 -07002865 {
Pratik Patel3b0ca882012-06-01 16:54:14 -07002866 .start = CORESIGHT_FUNNEL_PHYS_BASE,
2867 .end = CORESIGHT_FUNNEL_PHYS_BASE + SZ_4K - 1,
Pratik Patel212ab362012-03-16 12:30:07 -07002868 .flags = IORESOURCE_MEM,
2869 },
2870};
2871
Pratik Patel3b0ca882012-06-01 16:54:14 -07002872static const int coresight_funnel_outports[] = { 0, 1 };
2873static const int coresight_funnel_child_ids[] = { 0, 1 };
2874static const int coresight_funnel_child_ports[] = { 0, 0 };
2875
2876static struct coresight_platform_data coresight_funnel_pdata = {
2877 .id = 2,
2878 .name = "coresight-funnel",
2879 .nr_inports = 4,
2880 .outports = coresight_funnel_outports,
2881 .child_ids = coresight_funnel_child_ids,
2882 .child_ports = coresight_funnel_child_ports,
2883 .nr_outports = ARRAY_SIZE(coresight_funnel_outports),
2884};
2885
2886struct platform_device apq8064_coresight_funnel_device = {
2887 .name = "coresight-funnel",
Pratik Patel212ab362012-03-16 12:30:07 -07002888 .id = 0,
Pratik Patel3b0ca882012-06-01 16:54:14 -07002889 .num_resources = ARRAY_SIZE(coresight_funnel_resources),
2890 .resource = coresight_funnel_resources,
2891 .dev = {
2892 .platform_data = &coresight_funnel_pdata,
2893 },
2894};
2895
2896static struct resource coresight_etm2_resources[] = {
2897 {
2898 .start = CORESIGHT_ETM2_PHYS_BASE,
2899 .end = CORESIGHT_ETM2_PHYS_BASE + SZ_4K - 1,
2900 .flags = IORESOURCE_MEM,
2901 },
2902};
2903
2904static const int coresight_etm2_outports[] = { 0 };
2905static const int coresight_etm2_child_ids[] = { 2 };
2906static const int coresight_etm2_child_ports[] = { 4 };
2907
2908static struct coresight_platform_data coresight_etm2_pdata = {
2909 .id = 6,
2910 .name = "coresight-etm2",
2911 .nr_inports = 1,
2912 .outports = coresight_etm2_outports,
2913 .child_ids = coresight_etm2_child_ids,
2914 .child_ports = coresight_etm2_child_ports,
2915 .nr_outports = ARRAY_SIZE(coresight_etm2_outports),
2916};
2917
2918struct platform_device coresight_etm2_device = {
2919 .name = "coresight-etm",
2920 .id = 2,
2921 .num_resources = ARRAY_SIZE(coresight_etm2_resources),
2922 .resource = coresight_etm2_resources,
2923 .dev = {
2924 .platform_data = &coresight_etm2_pdata,
2925 },
2926};
2927
2928static struct resource coresight_etm3_resources[] = {
2929 {
2930 .start = CORESIGHT_ETM3_PHYS_BASE,
2931 .end = CORESIGHT_ETM3_PHYS_BASE + SZ_4K - 1,
2932 .flags = IORESOURCE_MEM,
2933 },
2934};
2935
2936static const int coresight_etm3_outports[] = { 0 };
2937static const int coresight_etm3_child_ids[] = { 2 };
2938static const int coresight_etm3_child_ports[] = { 5 };
2939
2940static struct coresight_platform_data coresight_etm3_pdata = {
2941 .id = 7,
2942 .name = "coresight-etm3",
2943 .nr_inports = 3,
2944 .outports = coresight_etm3_outports,
2945 .child_ids = coresight_etm3_child_ids,
2946 .child_ports = coresight_etm3_child_ports,
2947 .nr_outports = ARRAY_SIZE(coresight_etm3_outports),
2948};
2949
2950struct platform_device coresight_etm3_device = {
2951 .name = "coresight-etm",
2952 .id = 3,
2953 .num_resources = ARRAY_SIZE(coresight_etm3_resources),
2954 .resource = coresight_etm3_resources,
2955 .dev = {
2956 .platform_data = &coresight_etm3_pdata,
2957 },
Pratik Patel212ab362012-03-16 12:30:07 -07002958};
Laura Abbott0577d7b2012-04-17 11:14:30 -07002959
2960struct msm_iommu_domain_name apq8064_iommu_ctx_names[] = {
2961 /* Camera */
2962 {
Laura Abbott0577d7b2012-04-17 11:14:30 -07002963 .name = "ijpeg_src",
2964 .domain = CAMERA_DOMAIN,
2965 },
2966 /* Camera */
2967 {
2968 .name = "ijpeg_dst",
2969 .domain = CAMERA_DOMAIN,
2970 },
2971 /* Camera */
2972 {
2973 .name = "jpegd_src",
2974 .domain = CAMERA_DOMAIN,
2975 },
2976 /* Camera */
2977 {
2978 .name = "jpegd_dst",
2979 .domain = CAMERA_DOMAIN,
2980 },
Olav Hauganef95ae32012-05-15 09:50:30 -07002981 /* Rotator src*/
Laura Abbott0577d7b2012-04-17 11:14:30 -07002982 {
2983 .name = "rot_src",
Olav Hauganef95ae32012-05-15 09:50:30 -07002984 .domain = ROTATOR_SRC_DOMAIN,
Laura Abbott0577d7b2012-04-17 11:14:30 -07002985 },
Olav Hauganef95ae32012-05-15 09:50:30 -07002986 /* Rotator dst */
Laura Abbott0577d7b2012-04-17 11:14:30 -07002987 {
2988 .name = "rot_dst",
Olav Hauganef95ae32012-05-15 09:50:30 -07002989 .domain = ROTATOR_DST_DOMAIN,
Laura Abbott0577d7b2012-04-17 11:14:30 -07002990 },
2991 /* Video */
2992 {
2993 .name = "vcodec_a_mm1",
2994 .domain = VIDEO_DOMAIN,
2995 },
2996 /* Video */
2997 {
2998 .name = "vcodec_b_mm2",
2999 .domain = VIDEO_DOMAIN,
3000 },
3001 /* Video */
3002 {
3003 .name = "vcodec_a_stream",
3004 .domain = VIDEO_DOMAIN,
3005 },
3006};
3007
3008static struct mem_pool apq8064_video_pools[] = {
3009 /*
3010 * Video hardware has the following requirements:
3011 * 1. All video addresses used by the video hardware must be at a higher
3012 * address than video firmware address.
3013 * 2. Video hardware can only access a range of 256MB from the base of
3014 * the video firmware.
3015 */
3016 [VIDEO_FIRMWARE_POOL] =
3017 /* Low addresses, intended for video firmware */
3018 {
3019 .paddr = SZ_128K,
3020 .size = SZ_16M - SZ_128K,
3021 },
3022 [VIDEO_MAIN_POOL] =
3023 /* Main video pool */
3024 {
3025 .paddr = SZ_16M,
3026 .size = SZ_256M - SZ_16M,
3027 },
3028 [GEN_POOL] =
3029 /* Remaining address space up to 2G */
3030 {
3031 .paddr = SZ_256M,
3032 .size = SZ_2G - SZ_256M,
3033 },
3034};
3035
3036static struct mem_pool apq8064_camera_pools[] = {
3037 [GEN_POOL] =
3038 /* One address space for camera */
3039 {
3040 .paddr = SZ_128K,
3041 .size = SZ_2G - SZ_128K,
3042 },
3043};
3044
Olav Hauganef95ae32012-05-15 09:50:30 -07003045static struct mem_pool apq8064_display_read_pools[] = {
Laura Abbott0577d7b2012-04-17 11:14:30 -07003046 [GEN_POOL] =
Olav Hauganef95ae32012-05-15 09:50:30 -07003047 /* One address space for display reads */
Laura Abbott0577d7b2012-04-17 11:14:30 -07003048 {
3049 .paddr = SZ_128K,
3050 .size = SZ_2G - SZ_128K,
3051 },
3052};
3053
Olav Hauganef95ae32012-05-15 09:50:30 -07003054static struct mem_pool apq8064_display_write_pools[] = {
Laura Abbott0577d7b2012-04-17 11:14:30 -07003055 [GEN_POOL] =
Olav Hauganef95ae32012-05-15 09:50:30 -07003056 /* One address space for display writes */
3057 {
3058 .paddr = SZ_128K,
3059 .size = SZ_2G - SZ_128K,
3060 },
3061};
3062
3063static struct mem_pool apq8064_rotator_src_pools[] = {
3064 [GEN_POOL] =
3065 /* One address space for rotator src */
3066 {
3067 .paddr = SZ_128K,
3068 .size = SZ_2G - SZ_128K,
3069 },
3070};
3071
3072static struct mem_pool apq8064_rotator_dst_pools[] = {
3073 [GEN_POOL] =
3074 /* One address space for rotator dst */
Laura Abbott0577d7b2012-04-17 11:14:30 -07003075 {
3076 .paddr = SZ_128K,
3077 .size = SZ_2G - SZ_128K,
3078 },
3079};
3080
3081static struct msm_iommu_domain apq8064_iommu_domains[] = {
3082 [VIDEO_DOMAIN] = {
3083 .iova_pools = apq8064_video_pools,
3084 .npools = ARRAY_SIZE(apq8064_video_pools),
3085 },
3086 [CAMERA_DOMAIN] = {
3087 .iova_pools = apq8064_camera_pools,
3088 .npools = ARRAY_SIZE(apq8064_camera_pools),
3089 },
Olav Hauganef95ae32012-05-15 09:50:30 -07003090 [DISPLAY_READ_DOMAIN] = {
3091 .iova_pools = apq8064_display_read_pools,
3092 .npools = ARRAY_SIZE(apq8064_display_read_pools),
Laura Abbott0577d7b2012-04-17 11:14:30 -07003093 },
Olav Hauganef95ae32012-05-15 09:50:30 -07003094 [DISPLAY_WRITE_DOMAIN] = {
3095 .iova_pools = apq8064_display_write_pools,
3096 .npools = ARRAY_SIZE(apq8064_display_write_pools),
3097 },
3098 [ROTATOR_SRC_DOMAIN] = {
3099 .iova_pools = apq8064_rotator_src_pools,
3100 .npools = ARRAY_SIZE(apq8064_rotator_src_pools),
3101 },
3102 [ROTATOR_DST_DOMAIN] = {
3103 .iova_pools = apq8064_rotator_dst_pools,
3104 .npools = ARRAY_SIZE(apq8064_rotator_dst_pools),
Laura Abbott0577d7b2012-04-17 11:14:30 -07003105 },
3106};
3107
3108struct iommu_domains_pdata apq8064_iommu_domain_pdata = {
3109 .domains = apq8064_iommu_domains,
3110 .ndomains = ARRAY_SIZE(apq8064_iommu_domains),
3111 .domain_names = apq8064_iommu_ctx_names,
3112 .nnames = ARRAY_SIZE(apq8064_iommu_ctx_names),
3113 .domain_alloc_flags = 0,
3114};
3115
3116struct platform_device apq8064_iommu_domain_device = {
3117 .name = "iommu_domains",
3118 .id = -1,
3119 .dev = {
3120 .platform_data = &apq8064_iommu_domain_pdata,
Laura Abbott532b2df2012-04-12 10:53:48 -07003121 }
3122};
3123
3124struct msm_rtb_platform_data apq8064_rtb_pdata = {
3125 .size = SZ_1M,
3126};
3127
3128static int __init msm_rtb_set_buffer_size(char *p)
3129{
3130 int s;
3131
3132 s = memparse(p, NULL);
3133 apq8064_rtb_pdata.size = ALIGN(s, SZ_4K);
3134 return 0;
3135}
3136early_param("msm_rtb_size", msm_rtb_set_buffer_size);
3137
3138struct platform_device apq8064_rtb_device = {
3139 .name = "msm_rtb",
3140 .id = -1,
3141 .dev = {
3142 .platform_data = &apq8064_rtb_pdata,
Laura Abbott0577d7b2012-04-17 11:14:30 -07003143 },
3144};
Laura Abbott93a4a352012-05-25 09:26:35 -07003145
3146#define APQ8064_L1_SIZE SZ_1M
3147/*
3148 * The actual L2 size is smaller but we need a larger buffer
3149 * size to store other dump information
3150 */
3151#define APQ8064_L2_SIZE SZ_8M
3152
3153struct msm_cache_dump_platform_data apq8064_cache_dump_pdata = {
3154 .l2_size = APQ8064_L2_SIZE,
3155 .l1_size = APQ8064_L1_SIZE,
3156};
3157
3158struct platform_device apq8064_cache_dump_device = {
3159 .name = "msm_cache_dump",
3160 .id = -1,
3161 .dev = {
3162 .platform_data = &apq8064_cache_dump_pdata,
3163 },
3164};