blob: ec2c89ffcbddf8f7a662da770e968d386e7e8295 [file] [log] [blame]
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
Dong Nguyen43b86af2010-07-21 16:56:08 -070023#include <linux/pci.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070024#include <linux/irq.h>
Sarah Sharp8df75f42010-04-02 15:34:16 -070025#include <linux/log2.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070026#include <linux/module.h>
Sarah Sharpb0567b32009-08-07 14:04:36 -070027#include <linux/moduleparam.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -050029#include <linux/dmi.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070030
31#include "xhci.h"
32
33#define DRIVER_AUTHOR "Sarah Sharp"
34#define DRIVER_DESC "'eXtensible' Host Controller (xHC) Driver"
35
Sarah Sharpb0567b32009-08-07 14:04:36 -070036/* Some 0.95 hardware can't handle the chain bit on a Link TRB being cleared */
37static int link_quirk;
38module_param(link_quirk, int, S_IRUGO | S_IWUSR);
39MODULE_PARM_DESC(link_quirk, "Don't clear the chain bit on a link TRB");
40
Sarah Sharp66d4ead2009-04-27 19:52:28 -070041/* TODO: copied from ehci-hcd.c - can this be refactored? */
42/*
43 * handshake - spin reading hc until handshake completes or fails
44 * @ptr: address of hc register to be read
45 * @mask: bits to look at in result of read
46 * @done: value of those bits when handshake succeeds
47 * @usec: timeout in microseconds
48 *
49 * Returns negative errno, or zero on success
50 *
51 * Success happens when the "mask" bits have the specified value (hardware
52 * handshake done). There are two failure modes: "usec" have passed (major
53 * hardware flakeout), or the register reads as all-ones (hardware removed).
54 */
Elric Fu28182472012-06-27 16:31:12 +080055int handshake(struct xhci_hcd *xhci, void __iomem *ptr,
Sarah Sharp66d4ead2009-04-27 19:52:28 -070056 u32 mask, u32 done, int usec)
57{
58 u32 result;
59
60 do {
61 result = xhci_readl(xhci, ptr);
62 if (result == ~(u32)0) /* card removed */
63 return -ENODEV;
64 result &= mask;
65 if (result == done)
66 return 0;
67 udelay(1);
68 usec--;
69 } while (usec > 0);
70 return -ETIMEDOUT;
71}
72
73/*
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -070074 * Disable interrupts and begin the xHCI halting process.
75 */
76void xhci_quiesce(struct xhci_hcd *xhci)
77{
78 u32 halted;
79 u32 cmd;
80 u32 mask;
81
82 mask = ~(XHCI_IRQS);
83 halted = xhci_readl(xhci, &xhci->op_regs->status) & STS_HALT;
84 if (!halted)
85 mask &= ~CMD_RUN;
86
87 cmd = xhci_readl(xhci, &xhci->op_regs->command);
88 cmd &= mask;
89 xhci_writel(xhci, cmd, &xhci->op_regs->command);
90}
91
92/*
Sarah Sharp66d4ead2009-04-27 19:52:28 -070093 * Force HC into halt state.
94 *
95 * Disable any IRQs and clear the run/stop bit.
96 * HC will complete any current and actively pipelined transactions, and
Andiry Xubdfca502011-01-06 15:43:39 +080097 * should halt within 16 ms of the run/stop bit being cleared.
Sarah Sharp66d4ead2009-04-27 19:52:28 -070098 * Read HC Halted bit in the status register to see when the HC is finished.
Sarah Sharp66d4ead2009-04-27 19:52:28 -070099 */
100int xhci_halt(struct xhci_hcd *xhci)
101{
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800102 int ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700103 xhci_dbg(xhci, "// Halt the HC\n");
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -0700104 xhci_quiesce(xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700105
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800106 ret = handshake(xhci, &xhci->op_regs->status,
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700107 STS_HALT, STS_HALT, XHCI_MAX_HALT_USEC);
Elric Fu1976fff2012-06-27 16:30:57 +0800108 if (!ret) {
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800109 xhci->xhc_state |= XHCI_STATE_HALTED;
Elric Fu1976fff2012-06-27 16:30:57 +0800110 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
111 } else
Sarah Sharp5af98bb2012-03-16 12:58:20 -0700112 xhci_warn(xhci, "Host not halted after %u microseconds.\n",
113 XHCI_MAX_HALT_USEC);
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800114 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700115}
116
117/*
Sarah Sharped074532010-05-24 13:25:21 -0700118 * Set the run bit and wait for the host to be running.
119 */
Dmitry Torokhov8212a492011-02-08 13:55:59 -0800120static int xhci_start(struct xhci_hcd *xhci)
Sarah Sharped074532010-05-24 13:25:21 -0700121{
122 u32 temp;
123 int ret;
124
125 temp = xhci_readl(xhci, &xhci->op_regs->command);
126 temp |= (CMD_RUN);
127 xhci_dbg(xhci, "// Turn on HC, cmd = 0x%x.\n",
128 temp);
129 xhci_writel(xhci, temp, &xhci->op_regs->command);
130
131 /*
132 * Wait for the HCHalted Status bit to be 0 to indicate the host is
133 * running.
134 */
135 ret = handshake(xhci, &xhci->op_regs->status,
136 STS_HALT, 0, XHCI_MAX_HALT_USEC);
137 if (ret == -ETIMEDOUT)
138 xhci_err(xhci, "Host took too long to start, "
139 "waited %u microseconds.\n",
140 XHCI_MAX_HALT_USEC);
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800141 if (!ret)
142 xhci->xhc_state &= ~XHCI_STATE_HALTED;
Sarah Sharped074532010-05-24 13:25:21 -0700143 return ret;
144}
145
146/*
Sarah Sharpac04e6f2011-03-11 08:47:33 -0800147 * Reset a halted HC.
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700148 *
149 * This resets pipelines, timers, counters, state machines, etc.
150 * Transactions will be terminated immediately, and operational registers
151 * will be set to their defaults.
152 */
153int xhci_reset(struct xhci_hcd *xhci)
154{
155 u32 command;
156 u32 state;
Andiry Xu296b8ce2012-04-14 02:54:30 +0800157 int ret, i;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700158
159 state = xhci_readl(xhci, &xhci->op_regs->status);
Sarah Sharpd3512f62009-07-27 12:03:50 -0700160 if ((state & STS_HALT) == 0) {
161 xhci_warn(xhci, "Host controller not halted, aborting reset.\n");
162 return 0;
163 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700164
165 xhci_dbg(xhci, "// Reset the HC\n");
166 command = xhci_readl(xhci, &xhci->op_regs->command);
167 command |= CMD_RESET;
168 xhci_writel(xhci, command, &xhci->op_regs->command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700169
Sarah Sharp2d62f3e2010-05-24 13:25:15 -0700170 ret = handshake(xhci, &xhci->op_regs->command,
Sarah Sharpebd311e2012-07-23 16:06:08 -0700171 CMD_RESET, 0, 10 * 1000 * 1000);
Sarah Sharp2d62f3e2010-05-24 13:25:15 -0700172 if (ret)
173 return ret;
174
175 xhci_dbg(xhci, "Wait for controller to be ready for doorbell rings\n");
176 /*
177 * xHCI cannot write to any doorbells or operational registers other
178 * than status until the "Controller Not Ready" flag is cleared.
179 */
Sarah Sharpebd311e2012-07-23 16:06:08 -0700180 ret = handshake(xhci, &xhci->op_regs->status,
181 STS_CNR, 0, 10 * 1000 * 1000);
Andiry Xu296b8ce2012-04-14 02:54:30 +0800182
183 for (i = 0; i < 2; ++i) {
184 xhci->bus_state[i].port_c_suspend = 0;
185 xhci->bus_state[i].suspended_ports = 0;
186 xhci->bus_state[i].resuming_ports = 0;
187 }
188
189 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700190}
191
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700192#ifdef CONFIG_PCI
193static int xhci_free_msi(struct xhci_hcd *xhci)
Dong Nguyen43b86af2010-07-21 16:56:08 -0700194{
195 int i;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700196
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700197 if (!xhci->msix_entries)
198 return -EINVAL;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700199
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700200 for (i = 0; i < xhci->msix_count; i++)
201 if (xhci->msix_entries[i].vector)
202 free_irq(xhci->msix_entries[i].vector,
203 xhci_to_hcd(xhci));
204 return 0;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700205}
206
207/*
208 * Set up MSI
209 */
210static int xhci_setup_msi(struct xhci_hcd *xhci)
211{
212 int ret;
213 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
214
215 ret = pci_enable_msi(pdev);
216 if (ret) {
Sarah Sharp3b9783b2011-12-22 15:02:13 -0800217 xhci_dbg(xhci, "failed to allocate MSI entry\n");
Dong Nguyen43b86af2010-07-21 16:56:08 -0700218 return ret;
219 }
220
221 ret = request_irq(pdev->irq, (irq_handler_t)xhci_msi_irq,
222 0, "xhci_hcd", xhci_to_hcd(xhci));
223 if (ret) {
Sarah Sharp3b9783b2011-12-22 15:02:13 -0800224 xhci_dbg(xhci, "disable MSI interrupt\n");
Dong Nguyen43b86af2010-07-21 16:56:08 -0700225 pci_disable_msi(pdev);
226 }
227
228 return ret;
229}
230
231/*
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700232 * Free IRQs
233 * free all IRQs request
234 */
235static void xhci_free_irq(struct xhci_hcd *xhci)
236{
237 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
238 int ret;
239
240 /* return if using legacy interrupt */
Felipe Balbicd704692012-02-29 16:46:23 +0200241 if (xhci_to_hcd(xhci)->irq > 0)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700242 return;
243
244 ret = xhci_free_msi(xhci);
245 if (!ret)
246 return;
Felipe Balbicd704692012-02-29 16:46:23 +0200247 if (pdev->irq > 0)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700248 free_irq(pdev->irq, xhci_to_hcd(xhci));
249
250 return;
251}
252
253/*
Dong Nguyen43b86af2010-07-21 16:56:08 -0700254 * Set up MSI-X
255 */
256static int xhci_setup_msix(struct xhci_hcd *xhci)
257{
258 int i, ret = 0;
Andiry Xu00292272010-12-27 17:39:02 +0800259 struct usb_hcd *hcd = xhci_to_hcd(xhci);
260 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700261
262 /*
263 * calculate number of msi-x vectors supported.
264 * - HCS_MAX_INTRS: the max number of interrupts the host can handle,
265 * with max number of interrupters based on the xhci HCSPARAMS1.
266 * - num_online_cpus: maximum msi-x vectors per CPUs core.
267 * Add additional 1 vector to ensure always available interrupt.
268 */
269 xhci->msix_count = min(num_online_cpus() + 1,
270 HCS_MAX_INTRS(xhci->hcs_params1));
271
272 xhci->msix_entries =
273 kmalloc((sizeof(struct msix_entry))*xhci->msix_count,
Greg Kroah-Hartman86871972010-11-11 09:41:02 -0800274 GFP_KERNEL);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700275 if (!xhci->msix_entries) {
276 xhci_err(xhci, "Failed to allocate MSI-X entries\n");
277 return -ENOMEM;
278 }
Dong Nguyen43b86af2010-07-21 16:56:08 -0700279
280 for (i = 0; i < xhci->msix_count; i++) {
281 xhci->msix_entries[i].entry = i;
282 xhci->msix_entries[i].vector = 0;
283 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700284
285 ret = pci_enable_msix(pdev, xhci->msix_entries, xhci->msix_count);
286 if (ret) {
Sarah Sharp3b9783b2011-12-22 15:02:13 -0800287 xhci_dbg(xhci, "Failed to enable MSI-X\n");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700288 goto free_entries;
289 }
290
Dong Nguyen43b86af2010-07-21 16:56:08 -0700291 for (i = 0; i < xhci->msix_count; i++) {
292 ret = request_irq(xhci->msix_entries[i].vector,
293 (irq_handler_t)xhci_msi_irq,
294 0, "xhci_hcd", xhci_to_hcd(xhci));
295 if (ret)
296 goto disable_msix;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700297 }
Dong Nguyen43b86af2010-07-21 16:56:08 -0700298
Andiry Xu00292272010-12-27 17:39:02 +0800299 hcd->msix_enabled = 1;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700300 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700301
302disable_msix:
Sarah Sharp3b9783b2011-12-22 15:02:13 -0800303 xhci_dbg(xhci, "disable MSI-X interrupt\n");
Dong Nguyen43b86af2010-07-21 16:56:08 -0700304 xhci_free_irq(xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700305 pci_disable_msix(pdev);
306free_entries:
307 kfree(xhci->msix_entries);
308 xhci->msix_entries = NULL;
309 return ret;
310}
311
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700312/* Free any IRQs and disable MSI-X */
313static void xhci_cleanup_msix(struct xhci_hcd *xhci)
314{
Andiry Xu00292272010-12-27 17:39:02 +0800315 struct usb_hcd *hcd = xhci_to_hcd(xhci);
316 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700317
Dong Nguyen43b86af2010-07-21 16:56:08 -0700318 xhci_free_irq(xhci);
319
320 if (xhci->msix_entries) {
321 pci_disable_msix(pdev);
322 kfree(xhci->msix_entries);
323 xhci->msix_entries = NULL;
324 } else {
325 pci_disable_msi(pdev);
326 }
327
Andiry Xu00292272010-12-27 17:39:02 +0800328 hcd->msix_enabled = 0;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700329 return;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700330}
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700331
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700332static void xhci_msix_sync_irqs(struct xhci_hcd *xhci)
333{
334 int i;
335
336 if (xhci->msix_entries) {
337 for (i = 0; i < xhci->msix_count; i++)
338 synchronize_irq(xhci->msix_entries[i].vector);
339 }
340}
341
342static int xhci_try_enable_msi(struct usb_hcd *hcd)
343{
344 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
345 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
346 int ret;
347
348 /*
349 * Some Fresco Logic host controllers advertise MSI, but fail to
350 * generate interrupts. Don't even try to enable MSI.
351 */
352 if (xhci->quirks & XHCI_BROKEN_MSI)
Hannes Reinecked581bb32013-03-04 17:14:43 +0100353 goto legacy_irq;
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700354
355 /* unregister the legacy interrupt */
356 if (hcd->irq)
357 free_irq(hcd->irq, hcd);
Felipe Balbicd704692012-02-29 16:46:23 +0200358 hcd->irq = 0;
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700359
360 ret = xhci_setup_msix(xhci);
361 if (ret)
362 /* fall back to msi*/
363 ret = xhci_setup_msi(xhci);
364
365 if (!ret)
Felipe Balbicd704692012-02-29 16:46:23 +0200366 /* hcd->irq is 0, we have MSI */
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700367 return 0;
368
Sarah Sharp68d07f62012-02-13 16:25:57 -0800369 if (!pdev->irq) {
370 xhci_err(xhci, "No msi-x/msi found and no IRQ in BIOS\n");
371 return -EINVAL;
372 }
373
Hannes Reinecked581bb32013-03-04 17:14:43 +0100374 legacy_irq:
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700375 /* fall back to legacy interrupt*/
376 ret = request_irq(pdev->irq, &usb_hcd_irq, IRQF_SHARED,
377 hcd->irq_descr, hcd);
378 if (ret) {
379 xhci_err(xhci, "request interrupt %d failed\n",
380 pdev->irq);
381 return ret;
382 }
383 hcd->irq = pdev->irq;
384 return 0;
385}
386
387#else
388
389static int xhci_try_enable_msi(struct usb_hcd *hcd)
390{
391 return 0;
392}
393
394static void xhci_cleanup_msix(struct xhci_hcd *xhci)
395{
396}
397
398static void xhci_msix_sync_irqs(struct xhci_hcd *xhci)
399{
400}
401
402#endif
403
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -0500404static void compliance_mode_recovery(unsigned long arg)
405{
406 struct xhci_hcd *xhci;
407 struct usb_hcd *hcd;
408 u32 temp;
409 int i;
410
411 xhci = (struct xhci_hcd *)arg;
412
413 for (i = 0; i < xhci->num_usb3_ports; i++) {
414 temp = xhci_readl(xhci, xhci->usb3_ports[i]);
415 if ((temp & PORT_PLS_MASK) == USB_SS_PORT_LS_COMP_MOD) {
416 /*
417 * Compliance Mode Detected. Letting USB Core
418 * handle the Warm Reset
419 */
420 xhci_dbg(xhci, "Compliance Mode Detected->Port %d!\n",
421 i + 1);
422 xhci_dbg(xhci, "Attempting Recovery routine!\n");
423 hcd = xhci->shared_hcd;
424
425 if (hcd->state == HC_STATE_SUSPENDED)
426 usb_hcd_resume_root_hub(hcd);
427
428 usb_hcd_poll_rh_status(hcd);
429 }
430 }
431
432 if (xhci->port_status_u0 != ((1 << xhci->num_usb3_ports)-1))
433 mod_timer(&xhci->comp_mode_recovery_timer,
434 jiffies + msecs_to_jiffies(COMP_MODE_RCVRY_MSECS));
435}
436
437/*
438 * Quirk to work around issue generated by the SN65LVPE502CP USB3.0 re-driver
439 * that causes ports behind that hardware to enter compliance mode sometimes.
440 * The quirk creates a timer that polls every 2 seconds the link state of
441 * each host controller's port and recovers it by issuing a Warm reset
442 * if Compliance mode is detected, otherwise the port will become "dead" (no
443 * device connections or disconnections will be detected anymore). Becasue no
444 * status event is generated when entering compliance mode (per xhci spec),
445 * this quirk is needed on systems that have the failing hardware installed.
446 */
447static void compliance_mode_recovery_timer_init(struct xhci_hcd *xhci)
448{
449 xhci->port_status_u0 = 0;
450 init_timer(&xhci->comp_mode_recovery_timer);
451
452 xhci->comp_mode_recovery_timer.data = (unsigned long) xhci;
453 xhci->comp_mode_recovery_timer.function = compliance_mode_recovery;
454 xhci->comp_mode_recovery_timer.expires = jiffies +
455 msecs_to_jiffies(COMP_MODE_RCVRY_MSECS);
456
457 set_timer_slack(&xhci->comp_mode_recovery_timer,
458 msecs_to_jiffies(COMP_MODE_RCVRY_MSECS));
459 add_timer(&xhci->comp_mode_recovery_timer);
460 xhci_dbg(xhci, "Compliance Mode Recovery Timer Initialized.\n");
461}
462
463/*
464 * This function identifies the systems that have installed the SN65LVPE502CP
465 * USB3.0 re-driver and that need the Compliance Mode Quirk.
466 * Systems:
467 * Vendor: Hewlett-Packard -> System Models: Z420, Z620 and Z820
468 */
469static bool compliance_mode_recovery_timer_quirk_check(void)
470{
471 const char *dmi_product_name, *dmi_sys_vendor;
472
473 dmi_product_name = dmi_get_system_info(DMI_PRODUCT_NAME);
474 dmi_sys_vendor = dmi_get_system_info(DMI_SYS_VENDOR);
Vivek Gautam1d645602012-09-22 18:11:19 +0530475 if (!dmi_product_name || !dmi_sys_vendor)
476 return false;
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -0500477
478 if (!(strstr(dmi_sys_vendor, "Hewlett-Packard")))
479 return false;
480
481 if (strstr(dmi_product_name, "Z420") ||
482 strstr(dmi_product_name, "Z620") ||
Alexis R. Cortes045b3612012-10-17 14:09:12 -0500483 strstr(dmi_product_name, "Z820") ||
Alexis R. Cortes4b2e6102012-11-08 16:59:27 -0600484 strstr(dmi_product_name, "Z1 Workstation"))
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -0500485 return true;
486
487 return false;
488}
489
490static int xhci_all_ports_seen_u0(struct xhci_hcd *xhci)
491{
492 return (xhci->port_status_u0 == ((1 << xhci->num_usb3_ports)-1));
493}
494
495
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700496/*
497 * Initialize memory for HCD and xHC (one-time init).
498 *
499 * Program the PAGESIZE register, initialize the device context array, create
500 * device contexts (?), set up a command ring segment (or two?), create event
501 * ring (one for now).
502 */
503int xhci_init(struct usb_hcd *hcd)
504{
505 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
506 int retval = 0;
507
508 xhci_dbg(xhci, "xhci_init\n");
509 spin_lock_init(&xhci->lock);
Sebastian Andrzej Siewiord7826592011-09-13 16:41:10 -0700510 if (xhci->hci_version == 0x95 && link_quirk) {
Sarah Sharpb0567b32009-08-07 14:04:36 -0700511 xhci_dbg(xhci, "QUIRK: Not clearing Link TRB chain bits.\n");
512 xhci->quirks |= XHCI_LINK_TRB_QUIRK;
513 } else {
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700514 xhci_dbg(xhci, "xHCI doesn't need link TRB QUIRK\n");
Sarah Sharpb0567b32009-08-07 14:04:36 -0700515 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700516 retval = xhci_mem_init(xhci, GFP_KERNEL);
517 xhci_dbg(xhci, "Finished xhci_init\n");
518
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -0500519 /* Initializing Compliance Mode Recovery Data If Needed */
520 if (compliance_mode_recovery_timer_quirk_check()) {
521 xhci->quirks |= XHCI_COMP_MODE_QUIRK;
522 compliance_mode_recovery_timer_init(xhci);
523 }
524
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700525 return retval;
526}
527
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700528/*-------------------------------------------------------------------------*/
529
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700530
531#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
Dmitry Torokhov8212a492011-02-08 13:55:59 -0800532static void xhci_event_ring_work(unsigned long arg)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700533{
534 unsigned long flags;
535 int temp;
Sarah Sharp8e595a52009-07-27 12:03:31 -0700536 u64 temp_64;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700537 struct xhci_hcd *xhci = (struct xhci_hcd *) arg;
538 int i, j;
539
540 xhci_dbg(xhci, "Poll event ring: %lu\n", jiffies);
541
542 spin_lock_irqsave(&xhci->lock, flags);
543 temp = xhci_readl(xhci, &xhci->op_regs->status);
544 xhci_dbg(xhci, "op reg status = 0x%x\n", temp);
Sarah Sharp7bd89b42011-07-01 13:35:40 -0700545 if (temp == 0xffffffff || (xhci->xhc_state & XHCI_STATE_DYING) ||
546 (xhci->xhc_state & XHCI_STATE_HALTED)) {
Sarah Sharpe4ab05d2009-09-16 16:42:30 -0700547 xhci_dbg(xhci, "HW died, polling stopped.\n");
548 spin_unlock_irqrestore(&xhci->lock, flags);
549 return;
550 }
551
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700552 temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
553 xhci_dbg(xhci, "ir_set 0 pending = 0x%x\n", temp);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700554 xhci_dbg(xhci, "HC error bitmask = 0x%x\n", xhci->error_bitmask);
555 xhci->error_bitmask = 0;
556 xhci_dbg(xhci, "Event ring:\n");
557 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
558 xhci_dbg_ring_ptrs(xhci, xhci->event_ring);
Sarah Sharp8e595a52009-07-27 12:03:31 -0700559 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
560 temp_64 &= ~ERST_PTR_MASK;
561 xhci_dbg(xhci, "ERST deq = 64'h%0lx\n", (long unsigned int) temp_64);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700562 xhci_dbg(xhci, "Command ring:\n");
563 xhci_debug_segment(xhci, xhci->cmd_ring->deq_seg);
564 xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
565 xhci_dbg_cmd_ptrs(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700566 for (i = 0; i < MAX_HC_SLOTS; ++i) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700567 if (!xhci->devs[i])
568 continue;
569 for (j = 0; j < 31; ++j) {
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700570 xhci_dbg_ep_rings(xhci, i, j, &xhci->devs[i]->eps[j]);
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700571 }
572 }
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700573 spin_unlock_irqrestore(&xhci->lock, flags);
574
575 if (!xhci->zombie)
576 mod_timer(&xhci->event_ring_timer, jiffies + POLL_TIMEOUT * HZ);
577 else
578 xhci_dbg(xhci, "Quit polling the event ring.\n");
579}
580#endif
581
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800582static int xhci_run_finished(struct xhci_hcd *xhci)
583{
584 if (xhci_start(xhci)) {
585 xhci_halt(xhci);
586 return -ENODEV;
587 }
588 xhci->shared_hcd->state = HC_STATE_RUNNING;
Elric Fu1976fff2012-06-27 16:30:57 +0800589 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800590
591 if (xhci->quirks & XHCI_NEC_HOST)
592 xhci_ring_cmd_db(xhci);
593
594 xhci_dbg(xhci, "Finished xhci_run for USB3 roothub\n");
595 return 0;
596}
597
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700598/*
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700599 * Start the HC after it was halted.
600 *
601 * This function is called by the USB core when the HC driver is added.
602 * Its opposite is xhci_stop().
603 *
604 * xhci_init() must be called once before this function can be called.
605 * Reset the HC, enable device slot contexts, program DCBAAP, and
606 * set command ring pointer and event ring pointer.
607 *
608 * Setup MSI-X vectors and enable interrupts.
609 */
610int xhci_run(struct usb_hcd *hcd)
611{
612 u32 temp;
Sarah Sharp8e595a52009-07-27 12:03:31 -0700613 u64 temp_64;
Sebastian Andrzej Siewior3fd1ec52011-09-23 14:19:57 -0700614 int ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700615 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700616
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800617 /* Start the xHCI host controller running only after the USB 2.0 roothub
618 * is setup.
619 */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700620
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700621 hcd->uses_new_polling = 1;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800622 if (!usb_hcd_is_primary_hcd(hcd))
623 return xhci_run_finished(xhci);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700624
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700625 xhci_dbg(xhci, "xhci_run\n");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700626
Sebastian Andrzej Siewior3fd1ec52011-09-23 14:19:57 -0700627 ret = xhci_try_enable_msi(hcd);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700628 if (ret)
Sebastian Andrzej Siewior3fd1ec52011-09-23 14:19:57 -0700629 return ret;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700630
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700631#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
632 init_timer(&xhci->event_ring_timer);
633 xhci->event_ring_timer.data = (unsigned long) xhci;
Sarah Sharp23e3be12009-04-29 19:05:20 -0700634 xhci->event_ring_timer.function = xhci_event_ring_work;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700635 /* Poll the event ring */
636 xhci->event_ring_timer.expires = jiffies + POLL_TIMEOUT * HZ;
637 xhci->zombie = 0;
638 xhci_dbg(xhci, "Setting event ring polling timer\n");
639 add_timer(&xhci->event_ring_timer);
640#endif
641
Sarah Sharp66e49d82009-07-27 12:03:46 -0700642 xhci_dbg(xhci, "Command ring memory map follows:\n");
643 xhci_debug_ring(xhci, xhci->cmd_ring);
644 xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
645 xhci_dbg_cmd_ptrs(xhci);
646
647 xhci_dbg(xhci, "ERST memory map follows:\n");
648 xhci_dbg_erst(xhci, &xhci->erst);
649 xhci_dbg(xhci, "Event ring:\n");
650 xhci_debug_ring(xhci, xhci->event_ring);
651 xhci_dbg_ring_ptrs(xhci, xhci->event_ring);
652 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
653 temp_64 &= ~ERST_PTR_MASK;
654 xhci_dbg(xhci, "ERST deq = 64'h%0lx\n", (long unsigned int) temp_64);
655
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700656 xhci_dbg(xhci, "// Set the interrupt modulation register\n");
657 temp = xhci_readl(xhci, &xhci->ir_set->irq_control);
Sarah Sharpa4d88302009-05-14 11:44:26 -0700658 temp &= ~ER_IRQ_INTERVAL_MASK;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700659 temp |= (u32) 160;
660 xhci_writel(xhci, temp, &xhci->ir_set->irq_control);
661
662 /* Set the HCD state before we enable the irqs */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700663 temp = xhci_readl(xhci, &xhci->op_regs->command);
664 temp |= (CMD_EIE);
665 xhci_dbg(xhci, "// Enable interrupts, cmd = 0x%x.\n",
666 temp);
667 xhci_writel(xhci, temp, &xhci->op_regs->command);
668
669 temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700670 xhci_dbg(xhci, "// Enabling event ring interrupter %p by writing 0x%x to irq_pending\n",
671 xhci->ir_set, (unsigned int) ER_IRQ_ENABLE(temp));
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700672 xhci_writel(xhci, ER_IRQ_ENABLE(temp),
673 &xhci->ir_set->irq_pending);
Dmitry Torokhov09ece302011-02-08 16:29:33 -0800674 xhci_print_ir_set(xhci, 0);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700675
Sarah Sharp02386342010-05-24 13:25:28 -0700676 if (xhci->quirks & XHCI_NEC_HOST)
677 xhci_queue_vendor_command(xhci, 0, 0, 0,
678 TRB_TYPE(TRB_NEC_GET_FW));
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700679
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800680 xhci_dbg(xhci, "Finished xhci_run for USB2 roothub\n");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700681 return 0;
682}
683
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800684static void xhci_only_stop_hcd(struct usb_hcd *hcd)
685{
686 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
687
688 spin_lock_irq(&xhci->lock);
689 xhci_halt(xhci);
690
691 /* The shared_hcd is going to be deallocated shortly (the USB core only
692 * calls this function when allocation fails in usb_add_hcd(), or
693 * usb_remove_hcd() is called). So we need to unset xHCI's pointer.
694 */
695 xhci->shared_hcd = NULL;
696 spin_unlock_irq(&xhci->lock);
697}
698
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700699/*
700 * Stop xHCI driver.
701 *
702 * This function is called by the USB core when the HC driver is removed.
703 * Its opposite is xhci_run().
704 *
705 * Disable device contexts, disable IRQs, and quiesce the HC.
706 * Reset the HC, finish any completed transactions, and cleanup memory.
707 */
708void xhci_stop(struct usb_hcd *hcd)
709{
710 u32 temp;
711 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
712
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800713 if (!usb_hcd_is_primary_hcd(hcd)) {
714 xhci_only_stop_hcd(xhci->shared_hcd);
715 return;
716 }
717
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700718 spin_lock_irq(&xhci->lock);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800719 /* Make sure the xHC is halted for a USB3 roothub
720 * (xhci_stop() could be called as part of failed init).
721 */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700722 xhci_halt(xhci);
723 xhci_reset(xhci);
724 spin_unlock_irq(&xhci->lock);
725
Zhang Rui40a9fb12010-12-17 13:17:04 -0800726 xhci_cleanup_msix(xhci);
727
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700728#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
729 /* Tell the event ring poll function not to reschedule */
730 xhci->zombie = 1;
731 del_timer_sync(&xhci->event_ring_timer);
732#endif
733
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -0500734 /* Deleting Compliance Mode Recovery Timer */
735 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
736 (!(xhci_all_ports_seen_u0(xhci))))
737 del_timer_sync(&xhci->comp_mode_recovery_timer);
738
Andiry Xuc41136b2011-03-22 17:08:14 +0800739 if (xhci->quirks & XHCI_AMD_PLL_FIX)
740 usb_amd_dev_put();
741
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700742 xhci_dbg(xhci, "// Disabling event ring interrupts\n");
743 temp = xhci_readl(xhci, &xhci->op_regs->status);
744 xhci_writel(xhci, temp & ~STS_EINT, &xhci->op_regs->status);
745 temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
746 xhci_writel(xhci, ER_IRQ_DISABLE(temp),
747 &xhci->ir_set->irq_pending);
Dmitry Torokhov09ece302011-02-08 16:29:33 -0800748 xhci_print_ir_set(xhci, 0);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700749
750 xhci_dbg(xhci, "cleaning up memory\n");
751 xhci_mem_cleanup(xhci);
752 xhci_dbg(xhci, "xhci_stop completed - status = %x\n",
753 xhci_readl(xhci, &xhci->op_regs->status));
754}
755
756/*
757 * Shutdown HC (not bus-specific)
758 *
759 * This is called when the machine is rebooting or halting. We assume that the
760 * machine will be powered off, and the HC's internal state will be reset.
761 * Don't bother to free memory.
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800762 *
763 * This will only ever be called with the main usb_hcd (the USB3 roothub).
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700764 */
765void xhci_shutdown(struct usb_hcd *hcd)
766{
767 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
768
Dan Carpenter3dd2f0b2012-08-13 19:57:03 +0300769 if (xhci->quirks & XHCI_SPURIOUS_REBOOT)
Sarah Sharp0adf7a02012-07-23 18:59:30 +0300770 usb_disable_xhci_ports(to_pci_dev(hcd->self.controller));
771
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700772 spin_lock_irq(&xhci->lock);
773 xhci_halt(xhci);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700774 spin_unlock_irq(&xhci->lock);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700775
Zhang Rui40a9fb12010-12-17 13:17:04 -0800776 xhci_cleanup_msix(xhci);
777
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700778 xhci_dbg(xhci, "xhci_shutdown completed - status = %x\n",
779 xhci_readl(xhci, &xhci->op_regs->status));
780}
781
Sarah Sharpb5b5c3a2010-10-15 11:24:14 -0700782#ifdef CONFIG_PM
Andiry Xu5535b1d2010-10-14 07:23:06 -0700783static void xhci_save_registers(struct xhci_hcd *xhci)
784{
785 xhci->s3.command = xhci_readl(xhci, &xhci->op_regs->command);
786 xhci->s3.dev_nt = xhci_readl(xhci, &xhci->op_regs->dev_notification);
787 xhci->s3.dcbaa_ptr = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
788 xhci->s3.config_reg = xhci_readl(xhci, &xhci->op_regs->config_reg);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700789 xhci->s3.erst_size = xhci_readl(xhci, &xhci->ir_set->erst_size);
790 xhci->s3.erst_base = xhci_read_64(xhci, &xhci->ir_set->erst_base);
791 xhci->s3.erst_dequeue = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
Sarah Sharpc7713e72012-03-16 13:19:35 -0700792 xhci->s3.irq_pending = xhci_readl(xhci, &xhci->ir_set->irq_pending);
793 xhci->s3.irq_control = xhci_readl(xhci, &xhci->ir_set->irq_control);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700794}
795
796static void xhci_restore_registers(struct xhci_hcd *xhci)
797{
798 xhci_writel(xhci, xhci->s3.command, &xhci->op_regs->command);
799 xhci_writel(xhci, xhci->s3.dev_nt, &xhci->op_regs->dev_notification);
800 xhci_write_64(xhci, xhci->s3.dcbaa_ptr, &xhci->op_regs->dcbaa_ptr);
801 xhci_writel(xhci, xhci->s3.config_reg, &xhci->op_regs->config_reg);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700802 xhci_writel(xhci, xhci->s3.erst_size, &xhci->ir_set->erst_size);
803 xhci_write_64(xhci, xhci->s3.erst_base, &xhci->ir_set->erst_base);
Sarah Sharpfb3d85b2012-03-16 13:27:39 -0700804 xhci_write_64(xhci, xhci->s3.erst_dequeue, &xhci->ir_set->erst_dequeue);
Sarah Sharpc7713e72012-03-16 13:19:35 -0700805 xhci_writel(xhci, xhci->s3.irq_pending, &xhci->ir_set->irq_pending);
806 xhci_writel(xhci, xhci->s3.irq_control, &xhci->ir_set->irq_control);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700807}
808
Sarah Sharp89821322010-11-12 11:59:31 -0800809static void xhci_set_cmd_ring_deq(struct xhci_hcd *xhci)
810{
811 u64 val_64;
812
813 /* step 2: initialize command ring buffer */
814 val_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
815 val_64 = (val_64 & (u64) CMD_RING_RSVD_BITS) |
816 (xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
817 xhci->cmd_ring->dequeue) &
818 (u64) ~CMD_RING_RSVD_BITS) |
819 xhci->cmd_ring->cycle_state;
820 xhci_dbg(xhci, "// Setting command ring address to 0x%llx\n",
821 (long unsigned long) val_64);
822 xhci_write_64(xhci, val_64, &xhci->op_regs->cmd_ring);
823}
824
825/*
826 * The whole command ring must be cleared to zero when we suspend the host.
827 *
828 * The host doesn't save the command ring pointer in the suspend well, so we
829 * need to re-program it on resume. Unfortunately, the pointer must be 64-byte
830 * aligned, because of the reserved bits in the command ring dequeue pointer
831 * register. Therefore, we can't just set the dequeue pointer back in the
832 * middle of the ring (TRBs are 16-byte aligned).
833 */
834static void xhci_clear_command_ring(struct xhci_hcd *xhci)
835{
836 struct xhci_ring *ring;
837 struct xhci_segment *seg;
838
839 ring = xhci->cmd_ring;
840 seg = ring->deq_seg;
841 do {
Andiry Xu158886c2011-11-30 16:37:41 +0800842 memset(seg->trbs, 0,
843 sizeof(union xhci_trb) * (TRBS_PER_SEGMENT - 1));
844 seg->trbs[TRBS_PER_SEGMENT - 1].link.control &=
845 cpu_to_le32(~TRB_CYCLE);
Sarah Sharp89821322010-11-12 11:59:31 -0800846 seg = seg->next;
847 } while (seg != ring->deq_seg);
848
849 /* Reset the software enqueue and dequeue pointers */
850 ring->deq_seg = ring->first_seg;
851 ring->dequeue = ring->first_seg->trbs;
852 ring->enq_seg = ring->deq_seg;
853 ring->enqueue = ring->dequeue;
854
Andiry Xub008df62012-03-05 17:49:34 +0800855 ring->num_trbs_free = ring->num_segs * (TRBS_PER_SEGMENT - 1) - 1;
Sarah Sharp89821322010-11-12 11:59:31 -0800856 /*
857 * Ring is now zeroed, so the HW should look for change of ownership
858 * when the cycle bit is set to 1.
859 */
860 ring->cycle_state = 1;
861
862 /*
863 * Reset the hardware dequeue pointer.
864 * Yes, this will need to be re-written after resume, but we're paranoid
865 * and want to make sure the hardware doesn't access bogus memory
866 * because, say, the BIOS or an SMI started the host without changing
867 * the command ring pointers.
868 */
869 xhci_set_cmd_ring_deq(xhci);
870}
871
Andiry Xu5535b1d2010-10-14 07:23:06 -0700872/*
873 * Stop HC (not bus-specific)
874 *
875 * This is called when the machine transition into S3/S4 mode.
876 *
877 */
878int xhci_suspend(struct xhci_hcd *xhci)
879{
880 int rc = 0;
881 struct usb_hcd *hcd = xhci_to_hcd(xhci);
882 u32 command;
883
Sarah Sharp4ceac472012-11-27 12:30:23 -0800884 /* Don't poll the roothubs on bus suspend. */
885 xhci_dbg(xhci, "%s: stopping port polling.\n", __func__);
886 clear_bit(HCD_FLAG_POLL_RH, &hcd->flags);
887 del_timer_sync(&hcd->rh_timer);
888
Andiry Xu5535b1d2010-10-14 07:23:06 -0700889 spin_lock_irq(&xhci->lock);
890 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
Sarah Sharpb3209372011-03-07 11:24:07 -0800891 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700892 /* step 1: stop endpoint */
893 /* skipped assuming that port suspend has done */
894
895 /* step 2: clear Run/Stop bit */
896 command = xhci_readl(xhci, &xhci->op_regs->command);
897 command &= ~CMD_RUN;
898 xhci_writel(xhci, command, &xhci->op_regs->command);
899 if (handshake(xhci, &xhci->op_regs->status,
Michael Spange3a63e82012-09-14 13:05:49 -0400900 STS_HALT, STS_HALT, XHCI_MAX_HALT_USEC)) {
Andiry Xu5535b1d2010-10-14 07:23:06 -0700901 xhci_warn(xhci, "WARN: xHC CMD_RUN timeout\n");
902 spin_unlock_irq(&xhci->lock);
903 return -ETIMEDOUT;
904 }
Sarah Sharp89821322010-11-12 11:59:31 -0800905 xhci_clear_command_ring(xhci);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700906
907 /* step 3: save registers */
908 xhci_save_registers(xhci);
909
910 /* step 4: set CSS flag */
911 command = xhci_readl(xhci, &xhci->op_regs->command);
912 command |= CMD_CSS;
913 xhci_writel(xhci, command, &xhci->op_regs->command);
Andiry Xu5dc6fed2012-06-13 10:51:57 +0800914 if (handshake(xhci, &xhci->op_regs->status, STS_SAVE, 0, 10 * 1000)) {
915 xhci_warn(xhci, "WARN: xHC save state timeout\n");
Andiry Xu5535b1d2010-10-14 07:23:06 -0700916 spin_unlock_irq(&xhci->lock);
917 return -ETIMEDOUT;
918 }
Andiry Xu5535b1d2010-10-14 07:23:06 -0700919 spin_unlock_irq(&xhci->lock);
920
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -0500921 /*
922 * Deleting Compliance Mode Recovery Timer because the xHCI Host
923 * is about to be suspended.
924 */
925 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
926 (!(xhci_all_ports_seen_u0(xhci)))) {
927 del_timer_sync(&xhci->comp_mode_recovery_timer);
928 xhci_dbg(xhci, "Compliance Mode Recovery Timer Deleted!\n");
929 }
930
Andiry Xu00292272010-12-27 17:39:02 +0800931 /* step 5: remove core well power */
932 /* synchronize irq when using MSI-X */
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700933 xhci_msix_sync_irqs(xhci);
Andiry Xu00292272010-12-27 17:39:02 +0800934
Andiry Xu5535b1d2010-10-14 07:23:06 -0700935 return rc;
936}
937
938/*
939 * start xHC (not bus-specific)
940 *
941 * This is called when the machine transition from S3/S4 mode.
942 *
943 */
944int xhci_resume(struct xhci_hcd *xhci, bool hibernated)
945{
946 u32 command, temp = 0;
947 struct usb_hcd *hcd = xhci_to_hcd(xhci);
Sarah Sharp65b22f92010-12-17 12:35:05 -0800948 struct usb_hcd *secondary_hcd;
Alan Sternf69e3122011-11-03 11:37:10 -0400949 int retval = 0;
Andiry Xu5535b1d2010-10-14 07:23:06 -0700950
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800951 /* Wait a bit if either of the roothubs need to settle from the
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300952 * transition into bus suspend.
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800953 */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800954 if (time_before(jiffies, xhci->bus_state[0].next_statechange) ||
955 time_before(jiffies,
956 xhci->bus_state[1].next_statechange))
Andiry Xu5535b1d2010-10-14 07:23:06 -0700957 msleep(100);
958
Alan Sternf69e3122011-11-03 11:37:10 -0400959 set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
960 set_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
961
Andiry Xu5535b1d2010-10-14 07:23:06 -0700962 spin_lock_irq(&xhci->lock);
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +0200963 if (xhci->quirks & XHCI_RESET_ON_RESUME)
964 hibernated = true;
Andiry Xu5535b1d2010-10-14 07:23:06 -0700965
966 if (!hibernated) {
967 /* step 1: restore register */
968 xhci_restore_registers(xhci);
969 /* step 2: initialize command ring buffer */
Sarah Sharp89821322010-11-12 11:59:31 -0800970 xhci_set_cmd_ring_deq(xhci);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700971 /* step 3: restore state and start state*/
972 /* step 3: set CRS flag */
973 command = xhci_readl(xhci, &xhci->op_regs->command);
974 command |= CMD_CRS;
975 xhci_writel(xhci, command, &xhci->op_regs->command);
976 if (handshake(xhci, &xhci->op_regs->status,
Andiry Xu5dc6fed2012-06-13 10:51:57 +0800977 STS_RESTORE, 0, 10 * 1000)) {
978 xhci_warn(xhci, "WARN: xHC restore state timeout\n");
Andiry Xu5535b1d2010-10-14 07:23:06 -0700979 spin_unlock_irq(&xhci->lock);
980 return -ETIMEDOUT;
981 }
982 temp = xhci_readl(xhci, &xhci->op_regs->status);
983 }
984
985 /* If restore operation fails, re-initialize the HC during resume */
986 if ((temp & STS_SRE) || hibernated) {
Sarah Sharpfedd3832011-04-12 17:43:19 -0700987 /* Let the USB core know _both_ roothubs lost power. */
988 usb_root_hub_lost_power(xhci->main_hcd->self.root_hub);
989 usb_root_hub_lost_power(xhci->shared_hcd->self.root_hub);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700990
991 xhci_dbg(xhci, "Stop HCD\n");
992 xhci_halt(xhci);
993 xhci_reset(xhci);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700994 spin_unlock_irq(&xhci->lock);
Andiry Xu00292272010-12-27 17:39:02 +0800995 xhci_cleanup_msix(xhci);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700996
997#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
998 /* Tell the event ring poll function not to reschedule */
999 xhci->zombie = 1;
1000 del_timer_sync(&xhci->event_ring_timer);
1001#endif
1002
1003 xhci_dbg(xhci, "// Disabling event ring interrupts\n");
1004 temp = xhci_readl(xhci, &xhci->op_regs->status);
1005 xhci_writel(xhci, temp & ~STS_EINT, &xhci->op_regs->status);
1006 temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
1007 xhci_writel(xhci, ER_IRQ_DISABLE(temp),
1008 &xhci->ir_set->irq_pending);
Dmitry Torokhov09ece302011-02-08 16:29:33 -08001009 xhci_print_ir_set(xhci, 0);
Andiry Xu5535b1d2010-10-14 07:23:06 -07001010
1011 xhci_dbg(xhci, "cleaning up memory\n");
1012 xhci_mem_cleanup(xhci);
1013 xhci_dbg(xhci, "xhci_stop completed - status = %x\n",
1014 xhci_readl(xhci, &xhci->op_regs->status));
1015
Sarah Sharp65b22f92010-12-17 12:35:05 -08001016 /* USB core calls the PCI reinit and start functions twice:
1017 * first with the primary HCD, and then with the secondary HCD.
1018 * If we don't do the same, the host will never be started.
1019 */
1020 if (!usb_hcd_is_primary_hcd(hcd))
1021 secondary_hcd = hcd;
1022 else
1023 secondary_hcd = xhci->shared_hcd;
1024
1025 xhci_dbg(xhci, "Initialize the xhci_hcd\n");
1026 retval = xhci_init(hcd->primary_hcd);
Andiry Xu5535b1d2010-10-14 07:23:06 -07001027 if (retval)
1028 return retval;
Sarah Sharp65b22f92010-12-17 12:35:05 -08001029 xhci_dbg(xhci, "Start the primary HCD\n");
1030 retval = xhci_run(hcd->primary_hcd);
Sarah Sharpb3209372011-03-07 11:24:07 -08001031 if (!retval) {
Alan Sternf69e3122011-11-03 11:37:10 -04001032 xhci_dbg(xhci, "Start the secondary HCD\n");
1033 retval = xhci_run(secondary_hcd);
Sarah Sharpb3209372011-03-07 11:24:07 -08001034 }
Andiry Xu5535b1d2010-10-14 07:23:06 -07001035 hcd->state = HC_STATE_SUSPENDED;
Sarah Sharpb3209372011-03-07 11:24:07 -08001036 xhci->shared_hcd->state = HC_STATE_SUSPENDED;
Alan Sternf69e3122011-11-03 11:37:10 -04001037 goto done;
Andiry Xu5535b1d2010-10-14 07:23:06 -07001038 }
1039
Andiry Xu5535b1d2010-10-14 07:23:06 -07001040 /* step 4: set Run/Stop bit */
1041 command = xhci_readl(xhci, &xhci->op_regs->command);
1042 command |= CMD_RUN;
1043 xhci_writel(xhci, command, &xhci->op_regs->command);
1044 handshake(xhci, &xhci->op_regs->status, STS_HALT,
1045 0, 250 * 1000);
1046
1047 /* step 5: walk topology and initialize portsc,
1048 * portpmsc and portli
1049 */
1050 /* this is done in bus_resume */
1051
1052 /* step 6: restart each of the previously
1053 * Running endpoints by ringing their doorbells
1054 */
1055
Andiry Xu5535b1d2010-10-14 07:23:06 -07001056 spin_unlock_irq(&xhci->lock);
Alan Sternf69e3122011-11-03 11:37:10 -04001057
1058 done:
1059 if (retval == 0) {
1060 usb_hcd_resume_root_hub(hcd);
1061 usb_hcd_resume_root_hub(xhci->shared_hcd);
1062 }
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -05001063
1064 /*
1065 * If system is subject to the Quirk, Compliance Mode Timer needs to
1066 * be re-initialized Always after a system resume. Ports are subject
1067 * to suffer the Compliance Mode issue again. It doesn't matter if
1068 * ports have entered previously to U0 before system's suspension.
1069 */
1070 if (xhci->quirks & XHCI_COMP_MODE_QUIRK)
1071 compliance_mode_recovery_timer_init(xhci);
1072
Sarah Sharp4ceac472012-11-27 12:30:23 -08001073 /* Re-enable port polling. */
1074 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
1075 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
1076 usb_hcd_poll_rh_status(hcd);
1077
Alan Sternf69e3122011-11-03 11:37:10 -04001078 return retval;
Andiry Xu5535b1d2010-10-14 07:23:06 -07001079}
Sarah Sharpb5b5c3a2010-10-15 11:24:14 -07001080#endif /* CONFIG_PM */
1081
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001082/*-------------------------------------------------------------------------*/
1083
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001084/**
1085 * xhci_get_endpoint_index - Used for passing endpoint bitmasks between the core and
1086 * HCDs. Find the index for an endpoint given its descriptor. Use the return
1087 * value to right shift 1 for the bitmask.
1088 *
1089 * Index = (epnum * 2) + direction - 1,
1090 * where direction = 0 for OUT, 1 for IN.
1091 * For control endpoints, the IN index is used (OUT index is unused), so
1092 * index = (epnum * 2) + direction - 1 = (epnum * 2) + 1 - 1 = (epnum * 2)
1093 */
1094unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc)
1095{
1096 unsigned int index;
1097 if (usb_endpoint_xfer_control(desc))
1098 index = (unsigned int) (usb_endpoint_num(desc)*2);
1099 else
1100 index = (unsigned int) (usb_endpoint_num(desc)*2) +
1101 (usb_endpoint_dir_in(desc) ? 1 : 0) - 1;
1102 return index;
1103}
1104
Sarah Sharpf94e01862009-04-27 19:58:38 -07001105/* Find the flag for this endpoint (for use in the control context). Use the
1106 * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
1107 * bit 1, etc.
1108 */
1109unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc)
1110{
1111 return 1 << (xhci_get_endpoint_index(desc) + 1);
1112}
1113
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001114/* Find the flag for this endpoint (for use in the control context). Use the
1115 * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
1116 * bit 1, etc.
1117 */
1118unsigned int xhci_get_endpoint_flag_from_index(unsigned int ep_index)
1119{
1120 return 1 << (ep_index + 1);
1121}
1122
Sarah Sharpf94e01862009-04-27 19:58:38 -07001123/* Compute the last valid endpoint context index. Basically, this is the
1124 * endpoint index plus one. For slot contexts with more than valid endpoint,
1125 * we find the most significant bit set in the added contexts flags.
1126 * e.g. ep 1 IN (with epnum 0x81) => added_ctxs = 0b1000
1127 * fls(0b1000) = 4, but the endpoint context index is 3, so subtract one.
1128 */
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001129unsigned int xhci_last_valid_endpoint(u32 added_ctxs)
Sarah Sharpf94e01862009-04-27 19:58:38 -07001130{
1131 return fls(added_ctxs) - 1;
1132}
1133
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001134/* Returns 1 if the arguments are OK;
1135 * returns 0 this is a root hub; returns -EINVAL for NULL pointers.
1136 */
Dmitry Torokhov8212a492011-02-08 13:55:59 -08001137static int xhci_check_args(struct usb_hcd *hcd, struct usb_device *udev,
Andiry Xu64927732010-10-14 07:22:45 -07001138 struct usb_host_endpoint *ep, int check_ep, bool check_virt_dev,
1139 const char *func) {
1140 struct xhci_hcd *xhci;
1141 struct xhci_virt_device *virt_dev;
1142
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001143 if (!hcd || (check_ep && !ep) || !udev) {
1144 printk(KERN_DEBUG "xHCI %s called with invalid args\n",
1145 func);
1146 return -EINVAL;
1147 }
1148 if (!udev->parent) {
1149 printk(KERN_DEBUG "xHCI %s called for root hub\n",
1150 func);
1151 return 0;
1152 }
Andiry Xu64927732010-10-14 07:22:45 -07001153
Sarah Sharp7bd89b42011-07-01 13:35:40 -07001154 xhci = hcd_to_xhci(hcd);
1155 if (xhci->xhc_state & XHCI_STATE_HALTED)
1156 return -ENODEV;
1157
Andiry Xu64927732010-10-14 07:22:45 -07001158 if (check_virt_dev) {
sifram.rajas@gmail.com73ddc242011-09-02 11:06:00 -07001159 if (!udev->slot_id || !xhci->devs[udev->slot_id]) {
Andiry Xu64927732010-10-14 07:22:45 -07001160 printk(KERN_DEBUG "xHCI %s called with unaddressed "
1161 "device\n", func);
1162 return -EINVAL;
1163 }
1164
1165 virt_dev = xhci->devs[udev->slot_id];
1166 if (virt_dev->udev != udev) {
1167 printk(KERN_DEBUG "xHCI %s called with udev and "
1168 "virt_dev does not match\n", func);
1169 return -EINVAL;
1170 }
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001171 }
Andiry Xu64927732010-10-14 07:22:45 -07001172
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001173 return 1;
1174}
1175
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001176static int xhci_configure_endpoint(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001177 struct usb_device *udev, struct xhci_command *command,
1178 bool ctx_change, bool must_succeed);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001179
1180/*
1181 * Full speed devices may have a max packet size greater than 8 bytes, but the
1182 * USB core doesn't know that until it reads the first 8 bytes of the
1183 * descriptor. If the usb_device's max packet size changes after that point,
1184 * we need to issue an evaluate context command and wait on it.
1185 */
1186static int xhci_check_maxpacket(struct xhci_hcd *xhci, unsigned int slot_id,
1187 unsigned int ep_index, struct urb *urb)
1188{
1189 struct xhci_container_ctx *in_ctx;
1190 struct xhci_container_ctx *out_ctx;
1191 struct xhci_input_control_ctx *ctrl_ctx;
1192 struct xhci_ep_ctx *ep_ctx;
1193 int max_packet_size;
1194 int hw_max_packet_size;
1195 int ret = 0;
1196
1197 out_ctx = xhci->devs[slot_id]->out_ctx;
1198 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001199 hw_max_packet_size = MAX_PACKET_DECODED(le32_to_cpu(ep_ctx->ep_info2));
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07001200 max_packet_size = usb_endpoint_maxp(&urb->dev->ep0.desc);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001201 if (hw_max_packet_size != max_packet_size) {
1202 xhci_dbg(xhci, "Max Packet Size for ep 0 changed.\n");
1203 xhci_dbg(xhci, "Max packet size in usb_device = %d\n",
1204 max_packet_size);
1205 xhci_dbg(xhci, "Max packet size in xHCI HW = %d\n",
1206 hw_max_packet_size);
1207 xhci_dbg(xhci, "Issuing evaluate context command.\n");
1208
1209 /* Set up the modified control endpoint 0 */
Sarah Sharp913a8a32009-09-04 10:53:13 -07001210 xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
1211 xhci->devs[slot_id]->out_ctx, ep_index);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001212 in_ctx = xhci->devs[slot_id]->in_ctx;
1213 ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001214 ep_ctx->ep_info2 &= cpu_to_le32(~MAX_PACKET_MASK);
1215 ep_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(max_packet_size));
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001216
1217 /* Set up the input context flags for the command */
1218 /* FIXME: This won't work if a non-default control endpoint
1219 * changes max packet sizes.
1220 */
1221 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11001222 ctrl_ctx->add_flags = cpu_to_le32(EP0_FLAG);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001223 ctrl_ctx->drop_flags = 0;
1224
1225 xhci_dbg(xhci, "Slot %d input context\n", slot_id);
1226 xhci_dbg_ctx(xhci, in_ctx, ep_index);
1227 xhci_dbg(xhci, "Slot %d output context\n", slot_id);
1228 xhci_dbg_ctx(xhci, out_ctx, ep_index);
1229
Sarah Sharp913a8a32009-09-04 10:53:13 -07001230 ret = xhci_configure_endpoint(xhci, urb->dev, NULL,
1231 true, false);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001232
1233 /* Clean up the input context for later use by bandwidth
1234 * functions.
1235 */
Matt Evans28ccd292011-03-29 13:40:46 +11001236 ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001237 }
1238 return ret;
1239}
1240
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001241/*
1242 * non-error returns are a promise to giveback() the urb later
1243 * we drop ownership so next owner (or urb unlink) can get it
1244 */
1245int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags)
1246{
1247 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Andiry Xu2ffdea22011-09-02 11:05:57 -07001248 struct xhci_td *buffer;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001249 unsigned long flags;
1250 int ret = 0;
1251 unsigned int slot_id, ep_index;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001252 struct urb_priv *urb_priv;
1253 int size, i;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001254
Andiry Xu64927732010-10-14 07:22:45 -07001255 if (!urb || xhci_check_args(hcd, urb->dev, urb->ep,
1256 true, true, __func__) <= 0)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001257 return -EINVAL;
1258
1259 slot_id = urb->dev->slot_id;
1260 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001261
Alan Stern541c7d42010-06-22 16:39:10 -04001262 if (!HCD_HW_ACCESSIBLE(hcd)) {
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001263 if (!in_interrupt())
1264 xhci_dbg(xhci, "urb submitted during PCI suspend\n");
1265 ret = -ESHUTDOWN;
1266 goto exit;
1267 }
Andiry Xu8e51adc2010-07-22 15:23:31 -07001268
1269 if (usb_endpoint_xfer_isoc(&urb->ep->desc))
1270 size = urb->number_of_packets;
1271 else
1272 size = 1;
1273
1274 urb_priv = kzalloc(sizeof(struct urb_priv) +
1275 size * sizeof(struct xhci_td *), mem_flags);
1276 if (!urb_priv)
1277 return -ENOMEM;
1278
Andiry Xu2ffdea22011-09-02 11:05:57 -07001279 buffer = kzalloc(size * sizeof(struct xhci_td), mem_flags);
1280 if (!buffer) {
1281 kfree(urb_priv);
1282 return -ENOMEM;
1283 }
1284
Andiry Xu8e51adc2010-07-22 15:23:31 -07001285 for (i = 0; i < size; i++) {
Andiry Xu2ffdea22011-09-02 11:05:57 -07001286 urb_priv->td[i] = buffer;
1287 buffer++;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001288 }
1289
1290 urb_priv->length = size;
1291 urb_priv->td_cnt = 0;
1292 urb->hcpriv = urb_priv;
1293
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001294 if (usb_endpoint_xfer_control(&urb->ep->desc)) {
1295 /* Check to see if the max packet size for the default control
1296 * endpoint changed during FS device enumeration
1297 */
1298 if (urb->dev->speed == USB_SPEED_FULL) {
1299 ret = xhci_check_maxpacket(xhci, slot_id,
1300 ep_index, urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001301 if (ret < 0) {
1302 xhci_urb_free_priv(xhci, urb_priv);
1303 urb->hcpriv = NULL;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001304 return ret;
Sarah Sharpd13565c2011-07-22 14:34:34 -07001305 }
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001306 }
1307
Sarah Sharpb11069f2009-07-27 12:03:23 -07001308 /* We have a spinlock and interrupts disabled, so we must pass
1309 * atomic context to this function, which may allocate memory.
1310 */
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001311 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001312 if (xhci->xhc_state & XHCI_STATE_DYING)
1313 goto dying;
Sarah Sharpb11069f2009-07-27 12:03:23 -07001314 ret = xhci_queue_ctrl_tx(xhci, GFP_ATOMIC, urb,
Sarah Sharp23e3be12009-04-29 19:05:20 -07001315 slot_id, ep_index);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001316 if (ret)
1317 goto free_priv;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001318 spin_unlock_irqrestore(&xhci->lock, flags);
1319 } else if (usb_endpoint_xfer_bulk(&urb->ep->desc)) {
1320 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001321 if (xhci->xhc_state & XHCI_STATE_DYING)
1322 goto dying;
Sarah Sharp8df75f42010-04-02 15:34:16 -07001323 if (xhci->devs[slot_id]->eps[ep_index].ep_state &
1324 EP_GETTING_STREAMS) {
1325 xhci_warn(xhci, "WARN: Can't enqueue URB while bulk ep "
1326 "is transitioning to using streams.\n");
1327 ret = -EINVAL;
1328 } else if (xhci->devs[slot_id]->eps[ep_index].ep_state &
1329 EP_GETTING_NO_STREAMS) {
1330 xhci_warn(xhci, "WARN: Can't enqueue URB while bulk ep "
1331 "is transitioning to "
1332 "not having streams.\n");
1333 ret = -EINVAL;
1334 } else {
1335 ret = xhci_queue_bulk_tx(xhci, GFP_ATOMIC, urb,
1336 slot_id, ep_index);
1337 }
Sarah Sharpd13565c2011-07-22 14:34:34 -07001338 if (ret)
1339 goto free_priv;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001340 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp624defa2009-09-02 12:14:28 -07001341 } else if (usb_endpoint_xfer_int(&urb->ep->desc)) {
1342 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001343 if (xhci->xhc_state & XHCI_STATE_DYING)
1344 goto dying;
Sarah Sharp624defa2009-09-02 12:14:28 -07001345 ret = xhci_queue_intr_tx(xhci, GFP_ATOMIC, urb,
1346 slot_id, ep_index);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001347 if (ret)
1348 goto free_priv;
Sarah Sharp624defa2009-09-02 12:14:28 -07001349 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001350 } else {
Andiry Xu787f4e52010-07-22 15:23:52 -07001351 spin_lock_irqsave(&xhci->lock, flags);
1352 if (xhci->xhc_state & XHCI_STATE_DYING)
1353 goto dying;
1354 ret = xhci_queue_isoc_tx_prepare(xhci, GFP_ATOMIC, urb,
1355 slot_id, ep_index);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001356 if (ret)
1357 goto free_priv;
Andiry Xu787f4e52010-07-22 15:23:52 -07001358 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001359 }
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001360exit:
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001361 return ret;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001362dying:
1363 xhci_dbg(xhci, "Ep 0x%x: URB %p submitted for "
1364 "non-responsive xHCI host.\n",
1365 urb->ep->desc.bEndpointAddress, urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001366 ret = -ESHUTDOWN;
1367free_priv:
1368 xhci_urb_free_priv(xhci, urb_priv);
1369 urb->hcpriv = NULL;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001370 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001371 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001372}
1373
Sarah Sharp021bff92010-07-29 22:12:20 -07001374/* Get the right ring for the given URB.
1375 * If the endpoint supports streams, boundary check the URB's stream ID.
1376 * If the endpoint doesn't support streams, return the singular endpoint ring.
1377 */
1378static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
1379 struct urb *urb)
1380{
1381 unsigned int slot_id;
1382 unsigned int ep_index;
1383 unsigned int stream_id;
1384 struct xhci_virt_ep *ep;
1385
1386 slot_id = urb->dev->slot_id;
1387 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
1388 stream_id = urb->stream_id;
1389 ep = &xhci->devs[slot_id]->eps[ep_index];
1390 /* Common case: no streams */
1391 if (!(ep->ep_state & EP_HAS_STREAMS))
1392 return ep->ring;
1393
1394 if (stream_id == 0) {
1395 xhci_warn(xhci,
1396 "WARN: Slot ID %u, ep index %u has streams, "
1397 "but URB has no stream ID.\n",
1398 slot_id, ep_index);
1399 return NULL;
1400 }
1401
1402 if (stream_id < ep->stream_info->num_streams)
1403 return ep->stream_info->stream_rings[stream_id];
1404
1405 xhci_warn(xhci,
1406 "WARN: Slot ID %u, ep index %u has "
1407 "stream IDs 1 to %u allocated, "
1408 "but stream ID %u is requested.\n",
1409 slot_id, ep_index,
1410 ep->stream_info->num_streams - 1,
1411 stream_id);
1412 return NULL;
1413}
1414
Sarah Sharpae636742009-04-29 19:02:31 -07001415/*
1416 * Remove the URB's TD from the endpoint ring. This may cause the HC to stop
1417 * USB transfers, potentially stopping in the middle of a TRB buffer. The HC
1418 * should pick up where it left off in the TD, unless a Set Transfer Ring
1419 * Dequeue Pointer is issued.
1420 *
1421 * The TRBs that make up the buffers for the canceled URB will be "removed" from
1422 * the ring. Since the ring is a contiguous structure, they can't be physically
1423 * removed. Instead, there are two options:
1424 *
1425 * 1) If the HC is in the middle of processing the URB to be canceled, we
1426 * simply move the ring's dequeue pointer past those TRBs using the Set
1427 * Transfer Ring Dequeue Pointer command. This will be the common case,
1428 * when drivers timeout on the last submitted URB and attempt to cancel.
1429 *
1430 * 2) If the HC is in the middle of a different TD, we turn the TRBs into a
1431 * series of 1-TRB transfer no-op TDs. (No-ops shouldn't be chained.) The
1432 * HC will need to invalidate the any TRBs it has cached after the stop
1433 * endpoint command, as noted in the xHCI 0.95 errata.
1434 *
1435 * 3) The TD may have completed by the time the Stop Endpoint Command
1436 * completes, so software needs to handle that case too.
1437 *
1438 * This function should protect against the TD enqueueing code ringing the
1439 * doorbell while this code is waiting for a Stop Endpoint command to complete.
1440 * It also needs to account for multiple cancellations on happening at the same
1441 * time for the same endpoint.
1442 *
1443 * Note that this function can be called in any context, or so says
1444 * usb_hcd_unlink_urb()
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001445 */
1446int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
1447{
Sarah Sharpae636742009-04-29 19:02:31 -07001448 unsigned long flags;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001449 int ret, i;
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001450 u32 temp;
Sarah Sharpae636742009-04-29 19:02:31 -07001451 struct xhci_hcd *xhci;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001452 struct urb_priv *urb_priv;
Sarah Sharpae636742009-04-29 19:02:31 -07001453 struct xhci_td *td;
1454 unsigned int ep_index;
1455 struct xhci_ring *ep_ring;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001456 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -07001457
1458 xhci = hcd_to_xhci(hcd);
1459 spin_lock_irqsave(&xhci->lock, flags);
1460 /* Make sure the URB hasn't completed or been unlinked already */
1461 ret = usb_hcd_check_unlink_urb(hcd, urb, status);
1462 if (ret || !urb->hcpriv)
1463 goto done;
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001464 temp = xhci_readl(xhci, &xhci->op_regs->status);
Sarah Sharpc6cc27c2011-03-11 10:20:58 -08001465 if (temp == 0xffffffff || (xhci->xhc_state & XHCI_STATE_HALTED)) {
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001466 xhci_dbg(xhci, "HW died, freeing TD.\n");
Andiry Xu8e51adc2010-07-22 15:23:31 -07001467 urb_priv = urb->hcpriv;
Sarah Sharp585df1d2011-08-02 15:43:40 -07001468 for (i = urb_priv->td_cnt; i < urb_priv->length; i++) {
1469 td = urb_priv->td[i];
1470 if (!list_empty(&td->td_list))
1471 list_del_init(&td->td_list);
1472 if (!list_empty(&td->cancelled_td_list))
1473 list_del_init(&td->cancelled_td_list);
1474 }
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001475
1476 usb_hcd_unlink_urb_from_ep(hcd, urb);
1477 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp214f76f2010-10-26 11:22:02 -07001478 usb_hcd_giveback_urb(hcd, urb, -ESHUTDOWN);
Andiry Xu8e51adc2010-07-22 15:23:31 -07001479 xhci_urb_free_priv(xhci, urb_priv);
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001480 return ret;
1481 }
Sarah Sharp7bd89b42011-07-01 13:35:40 -07001482 if ((xhci->xhc_state & XHCI_STATE_DYING) ||
1483 (xhci->xhc_state & XHCI_STATE_HALTED)) {
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001484 xhci_dbg(xhci, "Ep 0x%x: URB %p to be canceled on "
1485 "non-responsive xHCI host.\n",
1486 urb->ep->desc.bEndpointAddress, urb);
1487 /* Let the stop endpoint command watchdog timer (which set this
1488 * state) finish cleaning up the endpoint TD lists. We must
1489 * have caught it in the middle of dropping a lock and giving
1490 * back an URB.
1491 */
1492 goto done;
1493 }
Sarah Sharpae636742009-04-29 19:02:31 -07001494
Sarah Sharpae636742009-04-29 19:02:31 -07001495 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001496 ep = &xhci->devs[urb->dev->slot_id]->eps[ep_index];
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001497 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
1498 if (!ep_ring) {
1499 ret = -EINVAL;
1500 goto done;
1501 }
1502
Andiry Xu8e51adc2010-07-22 15:23:31 -07001503 urb_priv = urb->hcpriv;
Sarah Sharp79688ac2011-12-19 16:56:04 -08001504 i = urb_priv->td_cnt;
1505 if (i < urb_priv->length)
1506 xhci_dbg(xhci, "Cancel URB %p, dev %s, ep 0x%x, "
1507 "starting at offset 0x%llx\n",
1508 urb, urb->dev->devpath,
1509 urb->ep->desc.bEndpointAddress,
1510 (unsigned long long) xhci_trb_virt_to_dma(
1511 urb_priv->td[i]->start_seg,
1512 urb_priv->td[i]->first_trb));
Andiry Xu8e51adc2010-07-22 15:23:31 -07001513
Sarah Sharp79688ac2011-12-19 16:56:04 -08001514 for (; i < urb_priv->length; i++) {
Andiry Xu8e51adc2010-07-22 15:23:31 -07001515 td = urb_priv->td[i];
1516 list_add_tail(&td->cancelled_td_list, &ep->cancelled_td_list);
1517 }
1518
Sarah Sharpae636742009-04-29 19:02:31 -07001519 /* Queue a stop endpoint command, but only if this is
1520 * the first cancellation to be handled.
1521 */
Sarah Sharp678539c2009-10-27 10:55:52 -07001522 if (!(ep->ep_state & EP_HALT_PENDING)) {
1523 ep->ep_state |= EP_HALT_PENDING;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001524 ep->stop_cmds_pending++;
1525 ep->stop_cmd_timer.expires = jiffies +
1526 XHCI_STOP_EP_CMD_TIMEOUT * HZ;
1527 add_timer(&ep->stop_cmd_timer);
Andiry Xube88fe42010-10-14 07:22:57 -07001528 xhci_queue_stop_endpoint(xhci, urb->dev->slot_id, ep_index, 0);
Sarah Sharp23e3be12009-04-29 19:05:20 -07001529 xhci_ring_cmd_db(xhci);
Sarah Sharpae636742009-04-29 19:02:31 -07001530 }
1531done:
1532 spin_unlock_irqrestore(&xhci->lock, flags);
1533 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001534}
1535
Sarah Sharpf94e01862009-04-27 19:58:38 -07001536/* Drop an endpoint from a new bandwidth configuration for this device.
1537 * Only one call to this function is allowed per endpoint before
1538 * check_bandwidth() or reset_bandwidth() must be called.
1539 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
1540 * add the endpoint to the schedule with possibly new parameters denoted by a
1541 * different endpoint descriptor in usb_host_endpoint.
1542 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
1543 * not allowed.
Sarah Sharpf88ba782009-05-14 11:44:22 -07001544 *
1545 * The USB core will not allow URBs to be queued to an endpoint that is being
1546 * disabled, so there's no need for mutual exclusion to protect
1547 * the xhci->devs[slot_id] structure.
Sarah Sharpf94e01862009-04-27 19:58:38 -07001548 */
1549int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
1550 struct usb_host_endpoint *ep)
1551{
Sarah Sharpf94e01862009-04-27 19:58:38 -07001552 struct xhci_hcd *xhci;
John Yound115b042009-07-27 12:05:15 -07001553 struct xhci_container_ctx *in_ctx, *out_ctx;
1554 struct xhci_input_control_ctx *ctrl_ctx;
1555 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001556 unsigned int last_ctx;
1557 unsigned int ep_index;
1558 struct xhci_ep_ctx *ep_ctx;
1559 u32 drop_flag;
1560 u32 new_add_flags, new_drop_flags, new_slot_info;
1561 int ret;
1562
Andiry Xu64927732010-10-14 07:22:45 -07001563 ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001564 if (ret <= 0)
1565 return ret;
1566 xhci = hcd_to_xhci(hcd);
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001567 if (xhci->xhc_state & XHCI_STATE_DYING)
1568 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001569
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001570 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001571 drop_flag = xhci_get_endpoint_flag(&ep->desc);
1572 if (drop_flag == SLOT_FLAG || drop_flag == EP0_FLAG) {
1573 xhci_dbg(xhci, "xHCI %s - can't drop slot or ep 0 %#x\n",
1574 __func__, drop_flag);
1575 return 0;
1576 }
1577
Sarah Sharpf94e01862009-04-27 19:58:38 -07001578 in_ctx = xhci->devs[udev->slot_id]->in_ctx;
John Yound115b042009-07-27 12:05:15 -07001579 out_ctx = xhci->devs[udev->slot_id]->out_ctx;
1580 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001581 ep_index = xhci_get_endpoint_index(&ep->desc);
John Yound115b042009-07-27 12:05:15 -07001582 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001583 /* If the HC already knows the endpoint is disabled,
1584 * or the HCD has noted it is disabled, ignore this request
1585 */
Matt Evansf5960b62011-06-01 10:22:55 +10001586 if (((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1587 cpu_to_le32(EP_STATE_DISABLED)) ||
Matt Evans28ccd292011-03-29 13:40:46 +11001588 le32_to_cpu(ctrl_ctx->drop_flags) &
1589 xhci_get_endpoint_flag(&ep->desc)) {
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07001590 xhci_warn(xhci, "xHCI %s called with disabled ep %p\n",
1591 __func__, ep);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001592 return 0;
1593 }
1594
Matt Evans28ccd292011-03-29 13:40:46 +11001595 ctrl_ctx->drop_flags |= cpu_to_le32(drop_flag);
1596 new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001597
Matt Evans28ccd292011-03-29 13:40:46 +11001598 ctrl_ctx->add_flags &= cpu_to_le32(~drop_flag);
1599 new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001600
Matt Evans28ccd292011-03-29 13:40:46 +11001601 last_ctx = xhci_last_valid_endpoint(le32_to_cpu(ctrl_ctx->add_flags));
John Yound115b042009-07-27 12:05:15 -07001602 slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001603 /* Update the last valid endpoint context, if we deleted the last one */
Matt Evans28ccd292011-03-29 13:40:46 +11001604 if ((le32_to_cpu(slot_ctx->dev_info) & LAST_CTX_MASK) >
1605 LAST_CTX(last_ctx)) {
1606 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
1607 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(last_ctx));
Sarah Sharpf94e01862009-04-27 19:58:38 -07001608 }
Matt Evans28ccd292011-03-29 13:40:46 +11001609 new_slot_info = le32_to_cpu(slot_ctx->dev_info);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001610
1611 xhci_endpoint_zero(xhci, xhci->devs[udev->slot_id], ep);
1612
Sarah Sharpf94e01862009-04-27 19:58:38 -07001613 xhci_dbg(xhci, "drop ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x, new slot info = %#x\n",
1614 (unsigned int) ep->desc.bEndpointAddress,
1615 udev->slot_id,
1616 (unsigned int) new_drop_flags,
1617 (unsigned int) new_add_flags,
1618 (unsigned int) new_slot_info);
1619 return 0;
1620}
1621
1622/* Add an endpoint to a new possible bandwidth configuration for this device.
1623 * Only one call to this function is allowed per endpoint before
1624 * check_bandwidth() or reset_bandwidth() must be called.
1625 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
1626 * add the endpoint to the schedule with possibly new parameters denoted by a
1627 * different endpoint descriptor in usb_host_endpoint.
1628 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
1629 * not allowed.
Sarah Sharpf88ba782009-05-14 11:44:22 -07001630 *
1631 * The USB core will not allow URBs to be queued to an endpoint until the
1632 * configuration or alt setting is installed in the device, so there's no need
1633 * for mutual exclusion to protect the xhci->devs[slot_id] structure.
Sarah Sharpf94e01862009-04-27 19:58:38 -07001634 */
1635int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
1636 struct usb_host_endpoint *ep)
1637{
Sarah Sharpf94e01862009-04-27 19:58:38 -07001638 struct xhci_hcd *xhci;
John Yound115b042009-07-27 12:05:15 -07001639 struct xhci_container_ctx *in_ctx, *out_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001640 unsigned int ep_index;
1641 struct xhci_ep_ctx *ep_ctx;
John Yound115b042009-07-27 12:05:15 -07001642 struct xhci_slot_ctx *slot_ctx;
1643 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001644 u32 added_ctxs;
1645 unsigned int last_ctx;
1646 u32 new_add_flags, new_drop_flags, new_slot_info;
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001647 struct xhci_virt_device *virt_dev;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001648 int ret = 0;
1649
Andiry Xu64927732010-10-14 07:22:45 -07001650 ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001651 if (ret <= 0) {
1652 /* So we won't queue a reset ep command for a root hub */
1653 ep->hcpriv = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001654 return ret;
Sarah Sharpa1587d92009-07-27 12:03:15 -07001655 }
Sarah Sharpf94e01862009-04-27 19:58:38 -07001656 xhci = hcd_to_xhci(hcd);
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001657 if (xhci->xhc_state & XHCI_STATE_DYING)
1658 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001659
1660 added_ctxs = xhci_get_endpoint_flag(&ep->desc);
1661 last_ctx = xhci_last_valid_endpoint(added_ctxs);
1662 if (added_ctxs == SLOT_FLAG || added_ctxs == EP0_FLAG) {
1663 /* FIXME when we have to issue an evaluate endpoint command to
1664 * deal with ep0 max packet size changing once we get the
1665 * descriptors
1666 */
1667 xhci_dbg(xhci, "xHCI %s - can't add slot or ep 0 %#x\n",
1668 __func__, added_ctxs);
1669 return 0;
1670 }
1671
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001672 virt_dev = xhci->devs[udev->slot_id];
1673 in_ctx = virt_dev->in_ctx;
1674 out_ctx = virt_dev->out_ctx;
John Yound115b042009-07-27 12:05:15 -07001675 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001676 ep_index = xhci_get_endpoint_index(&ep->desc);
John Yound115b042009-07-27 12:05:15 -07001677 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001678
1679 /* If this endpoint is already in use, and the upper layers are trying
1680 * to add it again without dropping it, reject the addition.
1681 */
1682 if (virt_dev->eps[ep_index].ring &&
1683 !(le32_to_cpu(ctrl_ctx->drop_flags) &
1684 xhci_get_endpoint_flag(&ep->desc))) {
1685 xhci_warn(xhci, "Trying to add endpoint 0x%x "
1686 "without dropping it.\n",
1687 (unsigned int) ep->desc.bEndpointAddress);
1688 return -EINVAL;
1689 }
1690
Sarah Sharpf94e01862009-04-27 19:58:38 -07001691 /* If the HCD has already noted the endpoint is enabled,
1692 * ignore this request.
1693 */
Matt Evans28ccd292011-03-29 13:40:46 +11001694 if (le32_to_cpu(ctrl_ctx->add_flags) &
1695 xhci_get_endpoint_flag(&ep->desc)) {
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07001696 xhci_warn(xhci, "xHCI %s called with enabled ep %p\n",
1697 __func__, ep);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001698 return 0;
1699 }
1700
Sarah Sharpf88ba782009-05-14 11:44:22 -07001701 /*
1702 * Configuration and alternate setting changes must be done in
1703 * process context, not interrupt context (or so documenation
1704 * for usb_set_interface() and usb_set_configuration() claim).
1705 */
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001706 if (xhci_endpoint_init(xhci, virt_dev, udev, ep, GFP_NOIO) < 0) {
Sarah Sharpf94e01862009-04-27 19:58:38 -07001707 dev_dbg(&udev->dev, "%s - could not initialize ep %#x\n",
1708 __func__, ep->desc.bEndpointAddress);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001709 return -ENOMEM;
1710 }
1711
Matt Evans28ccd292011-03-29 13:40:46 +11001712 ctrl_ctx->add_flags |= cpu_to_le32(added_ctxs);
1713 new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001714
1715 /* If xhci_endpoint_disable() was called for this endpoint, but the
1716 * xHC hasn't been notified yet through the check_bandwidth() call,
1717 * this re-adds a new state for the endpoint from the new endpoint
1718 * descriptors. We must drop and re-add this endpoint, so we leave the
1719 * drop flags alone.
1720 */
Matt Evans28ccd292011-03-29 13:40:46 +11001721 new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001722
John Yound115b042009-07-27 12:05:15 -07001723 slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001724 /* Update the last valid endpoint context, if we just added one past */
Matt Evans28ccd292011-03-29 13:40:46 +11001725 if ((le32_to_cpu(slot_ctx->dev_info) & LAST_CTX_MASK) <
1726 LAST_CTX(last_ctx)) {
1727 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
1728 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(last_ctx));
Sarah Sharpf94e01862009-04-27 19:58:38 -07001729 }
Matt Evans28ccd292011-03-29 13:40:46 +11001730 new_slot_info = le32_to_cpu(slot_ctx->dev_info);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001731
Sarah Sharpa1587d92009-07-27 12:03:15 -07001732 /* Store the usb_device pointer for later use */
1733 ep->hcpriv = udev;
1734
Sarah Sharpf94e01862009-04-27 19:58:38 -07001735 xhci_dbg(xhci, "add ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x, new slot info = %#x\n",
1736 (unsigned int) ep->desc.bEndpointAddress,
1737 udev->slot_id,
1738 (unsigned int) new_drop_flags,
1739 (unsigned int) new_add_flags,
1740 (unsigned int) new_slot_info);
1741 return 0;
1742}
1743
John Yound115b042009-07-27 12:05:15 -07001744static void xhci_zero_in_ctx(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev)
Sarah Sharpf94e01862009-04-27 19:58:38 -07001745{
John Yound115b042009-07-27 12:05:15 -07001746 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001747 struct xhci_ep_ctx *ep_ctx;
John Yound115b042009-07-27 12:05:15 -07001748 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001749 int i;
1750
1751 /* When a device's add flag and drop flag are zero, any subsequent
1752 * configure endpoint command will leave that endpoint's state
1753 * untouched. Make sure we don't leave any old state in the input
1754 * endpoint contexts.
1755 */
John Yound115b042009-07-27 12:05:15 -07001756 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
1757 ctrl_ctx->drop_flags = 0;
1758 ctrl_ctx->add_flags = 0;
1759 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11001760 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001761 /* Endpoint 0 is always valid */
Matt Evans28ccd292011-03-29 13:40:46 +11001762 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(1));
Sarah Sharpf94e01862009-04-27 19:58:38 -07001763 for (i = 1; i < 31; ++i) {
John Yound115b042009-07-27 12:05:15 -07001764 ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, i);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001765 ep_ctx->ep_info = 0;
1766 ep_ctx->ep_info2 = 0;
Sarah Sharp8e595a52009-07-27 12:03:31 -07001767 ep_ctx->deq = 0;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001768 ep_ctx->tx_info = 0;
1769 }
1770}
1771
Sarah Sharpf2217e82009-08-07 14:04:43 -07001772static int xhci_configure_endpoint_result(struct xhci_hcd *xhci,
Sarah Sharp00161f72011-04-28 12:23:23 -07001773 struct usb_device *udev, u32 *cmd_status)
Sarah Sharpf2217e82009-08-07 14:04:43 -07001774{
1775 int ret;
1776
Sarah Sharp913a8a32009-09-04 10:53:13 -07001777 switch (*cmd_status) {
Sarah Sharpf2217e82009-08-07 14:04:43 -07001778 case COMP_ENOMEM:
1779 dev_warn(&udev->dev, "Not enough host controller resources "
1780 "for new device state.\n");
1781 ret = -ENOMEM;
1782 /* FIXME: can we allocate more resources for the HC? */
1783 break;
1784 case COMP_BW_ERR:
Hans de Goede71d85722012-01-04 23:29:18 +01001785 case COMP_2ND_BW_ERR:
Sarah Sharpf2217e82009-08-07 14:04:43 -07001786 dev_warn(&udev->dev, "Not enough bandwidth "
1787 "for new device state.\n");
1788 ret = -ENOSPC;
1789 /* FIXME: can we go back to the old state? */
1790 break;
1791 case COMP_TRB_ERR:
1792 /* the HCD set up something wrong */
1793 dev_warn(&udev->dev, "ERROR: Endpoint drop flag = 0, "
1794 "add flag = 1, "
1795 "and endpoint is not disabled.\n");
1796 ret = -EINVAL;
1797 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08001798 case COMP_DEV_ERR:
1799 dev_warn(&udev->dev, "ERROR: Incompatible device for endpoint "
1800 "configure command.\n");
1801 ret = -ENODEV;
1802 break;
Sarah Sharpf2217e82009-08-07 14:04:43 -07001803 case COMP_SUCCESS:
1804 dev_dbg(&udev->dev, "Successful Endpoint Configure command\n");
1805 ret = 0;
1806 break;
1807 default:
1808 xhci_err(xhci, "ERROR: unexpected command completion "
Sarah Sharp913a8a32009-09-04 10:53:13 -07001809 "code 0x%x.\n", *cmd_status);
Sarah Sharpf2217e82009-08-07 14:04:43 -07001810 ret = -EINVAL;
1811 break;
1812 }
1813 return ret;
1814}
1815
1816static int xhci_evaluate_context_result(struct xhci_hcd *xhci,
Sarah Sharp00161f72011-04-28 12:23:23 -07001817 struct usb_device *udev, u32 *cmd_status)
Sarah Sharpf2217e82009-08-07 14:04:43 -07001818{
1819 int ret;
Sarah Sharp913a8a32009-09-04 10:53:13 -07001820 struct xhci_virt_device *virt_dev = xhci->devs[udev->slot_id];
Sarah Sharpf2217e82009-08-07 14:04:43 -07001821
Sarah Sharp913a8a32009-09-04 10:53:13 -07001822 switch (*cmd_status) {
Sarah Sharpf2217e82009-08-07 14:04:43 -07001823 case COMP_EINVAL:
1824 dev_warn(&udev->dev, "WARN: xHCI driver setup invalid evaluate "
1825 "context command.\n");
1826 ret = -EINVAL;
1827 break;
1828 case COMP_EBADSLT:
1829 dev_warn(&udev->dev, "WARN: slot not enabled for"
1830 "evaluate context command.\n");
1831 case COMP_CTX_STATE:
1832 dev_warn(&udev->dev, "WARN: invalid context state for "
1833 "evaluate context command.\n");
1834 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 1);
1835 ret = -EINVAL;
1836 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08001837 case COMP_DEV_ERR:
1838 dev_warn(&udev->dev, "ERROR: Incompatible device for evaluate "
1839 "context command.\n");
1840 ret = -ENODEV;
1841 break;
Alex He1bb73a82011-05-05 18:14:12 +08001842 case COMP_MEL_ERR:
1843 /* Max Exit Latency too large error */
1844 dev_warn(&udev->dev, "WARN: Max Exit Latency too large\n");
1845 ret = -EINVAL;
1846 break;
Sarah Sharpf2217e82009-08-07 14:04:43 -07001847 case COMP_SUCCESS:
1848 dev_dbg(&udev->dev, "Successful evaluate context command\n");
1849 ret = 0;
1850 break;
1851 default:
1852 xhci_err(xhci, "ERROR: unexpected command completion "
Sarah Sharp913a8a32009-09-04 10:53:13 -07001853 "code 0x%x.\n", *cmd_status);
Sarah Sharpf2217e82009-08-07 14:04:43 -07001854 ret = -EINVAL;
1855 break;
1856 }
1857 return ret;
1858}
1859
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001860static u32 xhci_count_num_new_endpoints(struct xhci_hcd *xhci,
1861 struct xhci_container_ctx *in_ctx)
1862{
1863 struct xhci_input_control_ctx *ctrl_ctx;
1864 u32 valid_add_flags;
1865 u32 valid_drop_flags;
1866
1867 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
1868 /* Ignore the slot flag (bit 0), and the default control endpoint flag
1869 * (bit 1). The default control endpoint is added during the Address
1870 * Device command and is never removed until the slot is disabled.
1871 */
1872 valid_add_flags = ctrl_ctx->add_flags >> 2;
1873 valid_drop_flags = ctrl_ctx->drop_flags >> 2;
1874
1875 /* Use hweight32 to count the number of ones in the add flags, or
1876 * number of endpoints added. Don't count endpoints that are changed
1877 * (both added and dropped).
1878 */
1879 return hweight32(valid_add_flags) -
1880 hweight32(valid_add_flags & valid_drop_flags);
1881}
1882
1883static unsigned int xhci_count_num_dropped_endpoints(struct xhci_hcd *xhci,
1884 struct xhci_container_ctx *in_ctx)
1885{
1886 struct xhci_input_control_ctx *ctrl_ctx;
1887 u32 valid_add_flags;
1888 u32 valid_drop_flags;
1889
1890 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
1891 valid_add_flags = ctrl_ctx->add_flags >> 2;
1892 valid_drop_flags = ctrl_ctx->drop_flags >> 2;
1893
1894 return hweight32(valid_drop_flags) -
1895 hweight32(valid_add_flags & valid_drop_flags);
1896}
1897
1898/*
1899 * We need to reserve the new number of endpoints before the configure endpoint
1900 * command completes. We can't subtract the dropped endpoints from the number
1901 * of active endpoints until the command completes because we can oversubscribe
1902 * the host in this case:
1903 *
1904 * - the first configure endpoint command drops more endpoints than it adds
1905 * - a second configure endpoint command that adds more endpoints is queued
1906 * - the first configure endpoint command fails, so the config is unchanged
1907 * - the second command may succeed, even though there isn't enough resources
1908 *
1909 * Must be called with xhci->lock held.
1910 */
1911static int xhci_reserve_host_resources(struct xhci_hcd *xhci,
1912 struct xhci_container_ctx *in_ctx)
1913{
1914 u32 added_eps;
1915
1916 added_eps = xhci_count_num_new_endpoints(xhci, in_ctx);
1917 if (xhci->num_active_eps + added_eps > xhci->limit_active_eps) {
1918 xhci_dbg(xhci, "Not enough ep ctxs: "
1919 "%u active, need to add %u, limit is %u.\n",
1920 xhci->num_active_eps, added_eps,
1921 xhci->limit_active_eps);
1922 return -ENOMEM;
1923 }
1924 xhci->num_active_eps += added_eps;
1925 xhci_dbg(xhci, "Adding %u ep ctxs, %u now active.\n", added_eps,
1926 xhci->num_active_eps);
1927 return 0;
1928}
1929
1930/*
1931 * The configure endpoint was failed by the xHC for some other reason, so we
1932 * need to revert the resources that failed configuration would have used.
1933 *
1934 * Must be called with xhci->lock held.
1935 */
1936static void xhci_free_host_resources(struct xhci_hcd *xhci,
1937 struct xhci_container_ctx *in_ctx)
1938{
1939 u32 num_failed_eps;
1940
1941 num_failed_eps = xhci_count_num_new_endpoints(xhci, in_ctx);
1942 xhci->num_active_eps -= num_failed_eps;
1943 xhci_dbg(xhci, "Removing %u failed ep ctxs, %u now active.\n",
1944 num_failed_eps,
1945 xhci->num_active_eps);
1946}
1947
1948/*
1949 * Now that the command has completed, clean up the active endpoint count by
1950 * subtracting out the endpoints that were dropped (but not changed).
1951 *
1952 * Must be called with xhci->lock held.
1953 */
1954static void xhci_finish_resource_reservation(struct xhci_hcd *xhci,
1955 struct xhci_container_ctx *in_ctx)
1956{
1957 u32 num_dropped_eps;
1958
1959 num_dropped_eps = xhci_count_num_dropped_endpoints(xhci, in_ctx);
1960 xhci->num_active_eps -= num_dropped_eps;
1961 if (num_dropped_eps)
1962 xhci_dbg(xhci, "Removing %u dropped ep ctxs, %u now active.\n",
1963 num_dropped_eps,
1964 xhci->num_active_eps);
1965}
1966
Sarah Sharpc29eea62011-09-02 11:05:52 -07001967unsigned int xhci_get_block_size(struct usb_device *udev)
1968{
1969 switch (udev->speed) {
1970 case USB_SPEED_LOW:
1971 case USB_SPEED_FULL:
1972 return FS_BLOCK;
1973 case USB_SPEED_HIGH:
1974 return HS_BLOCK;
1975 case USB_SPEED_SUPER:
1976 return SS_BLOCK;
1977 case USB_SPEED_UNKNOWN:
1978 case USB_SPEED_WIRELESS:
1979 default:
1980 /* Should never happen */
1981 return 1;
1982 }
1983}
1984
1985unsigned int xhci_get_largest_overhead(struct xhci_interval_bw *interval_bw)
1986{
1987 if (interval_bw->overhead[LS_OVERHEAD_TYPE])
1988 return LS_OVERHEAD;
1989 if (interval_bw->overhead[FS_OVERHEAD_TYPE])
1990 return FS_OVERHEAD;
1991 return HS_OVERHEAD;
1992}
1993
1994/* If we are changing a LS/FS device under a HS hub,
1995 * make sure (if we are activating a new TT) that the HS bus has enough
1996 * bandwidth for this new TT.
1997 */
1998static int xhci_check_tt_bw_table(struct xhci_hcd *xhci,
1999 struct xhci_virt_device *virt_dev,
2000 int old_active_eps)
2001{
2002 struct xhci_interval_bw_table *bw_table;
2003 struct xhci_tt_bw_info *tt_info;
2004
2005 /* Find the bandwidth table for the root port this TT is attached to. */
2006 bw_table = &xhci->rh_bw[virt_dev->real_port - 1].bw_table;
2007 tt_info = virt_dev->tt_info;
2008 /* If this TT already had active endpoints, the bandwidth for this TT
2009 * has already been added. Removing all periodic endpoints (and thus
2010 * making the TT enactive) will only decrease the bandwidth used.
2011 */
2012 if (old_active_eps)
2013 return 0;
2014 if (old_active_eps == 0 && tt_info->active_eps != 0) {
2015 if (bw_table->bw_used + TT_HS_OVERHEAD > HS_BW_LIMIT)
2016 return -ENOMEM;
2017 return 0;
2018 }
2019 /* Not sure why we would have no new active endpoints...
2020 *
2021 * Maybe because of an Evaluate Context change for a hub update or a
2022 * control endpoint 0 max packet size change?
2023 * FIXME: skip the bandwidth calculation in that case.
2024 */
2025 return 0;
2026}
2027
Sarah Sharp2b698992011-09-13 16:41:13 -07002028static int xhci_check_ss_bw(struct xhci_hcd *xhci,
2029 struct xhci_virt_device *virt_dev)
2030{
2031 unsigned int bw_reserved;
2032
2033 bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_IN, 100);
2034 if (virt_dev->bw_table->ss_bw_in > (SS_BW_LIMIT_IN - bw_reserved))
2035 return -ENOMEM;
2036
2037 bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_OUT, 100);
2038 if (virt_dev->bw_table->ss_bw_out > (SS_BW_LIMIT_OUT - bw_reserved))
2039 return -ENOMEM;
2040
2041 return 0;
2042}
2043
Sarah Sharpc29eea62011-09-02 11:05:52 -07002044/*
2045 * This algorithm is a very conservative estimate of the worst-case scheduling
2046 * scenario for any one interval. The hardware dynamically schedules the
2047 * packets, so we can't tell which microframe could be the limiting factor in
2048 * the bandwidth scheduling. This only takes into account periodic endpoints.
2049 *
2050 * Obviously, we can't solve an NP complete problem to find the minimum worst
2051 * case scenario. Instead, we come up with an estimate that is no less than
2052 * the worst case bandwidth used for any one microframe, but may be an
2053 * over-estimate.
2054 *
2055 * We walk the requirements for each endpoint by interval, starting with the
2056 * smallest interval, and place packets in the schedule where there is only one
2057 * possible way to schedule packets for that interval. In order to simplify
2058 * this algorithm, we record the largest max packet size for each interval, and
2059 * assume all packets will be that size.
2060 *
2061 * For interval 0, we obviously must schedule all packets for each interval.
2062 * The bandwidth for interval 0 is just the amount of data to be transmitted
2063 * (the sum of all max ESIT payload sizes, plus any overhead per packet times
2064 * the number of packets).
2065 *
2066 * For interval 1, we have two possible microframes to schedule those packets
2067 * in. For this algorithm, if we can schedule the same number of packets for
2068 * each possible scheduling opportunity (each microframe), we will do so. The
2069 * remaining number of packets will be saved to be transmitted in the gaps in
2070 * the next interval's scheduling sequence.
2071 *
2072 * As we move those remaining packets to be scheduled with interval 2 packets,
2073 * we have to double the number of remaining packets to transmit. This is
2074 * because the intervals are actually powers of 2, and we would be transmitting
2075 * the previous interval's packets twice in this interval. We also have to be
2076 * sure that when we look at the largest max packet size for this interval, we
2077 * also look at the largest max packet size for the remaining packets and take
2078 * the greater of the two.
2079 *
2080 * The algorithm continues to evenly distribute packets in each scheduling
2081 * opportunity, and push the remaining packets out, until we get to the last
2082 * interval. Then those packets and their associated overhead are just added
2083 * to the bandwidth used.
Sarah Sharp2e279802011-09-02 11:05:50 -07002084 */
2085static int xhci_check_bw_table(struct xhci_hcd *xhci,
2086 struct xhci_virt_device *virt_dev,
2087 int old_active_eps)
2088{
Sarah Sharpc29eea62011-09-02 11:05:52 -07002089 unsigned int bw_reserved;
2090 unsigned int max_bandwidth;
2091 unsigned int bw_used;
2092 unsigned int block_size;
2093 struct xhci_interval_bw_table *bw_table;
2094 unsigned int packet_size = 0;
2095 unsigned int overhead = 0;
2096 unsigned int packets_transmitted = 0;
2097 unsigned int packets_remaining = 0;
2098 unsigned int i;
2099
Sarah Sharp2b698992011-09-13 16:41:13 -07002100 if (virt_dev->udev->speed == USB_SPEED_SUPER)
2101 return xhci_check_ss_bw(xhci, virt_dev);
2102
Sarah Sharpc29eea62011-09-02 11:05:52 -07002103 if (virt_dev->udev->speed == USB_SPEED_HIGH) {
2104 max_bandwidth = HS_BW_LIMIT;
2105 /* Convert percent of bus BW reserved to blocks reserved */
2106 bw_reserved = DIV_ROUND_UP(HS_BW_RESERVED * max_bandwidth, 100);
2107 } else {
2108 max_bandwidth = FS_BW_LIMIT;
2109 bw_reserved = DIV_ROUND_UP(FS_BW_RESERVED * max_bandwidth, 100);
2110 }
2111
2112 bw_table = virt_dev->bw_table;
2113 /* We need to translate the max packet size and max ESIT payloads into
2114 * the units the hardware uses.
2115 */
2116 block_size = xhci_get_block_size(virt_dev->udev);
2117
2118 /* If we are manipulating a LS/FS device under a HS hub, double check
2119 * that the HS bus has enough bandwidth if we are activing a new TT.
2120 */
2121 if (virt_dev->tt_info) {
2122 xhci_dbg(xhci, "Recalculating BW for rootport %u\n",
2123 virt_dev->real_port);
2124 if (xhci_check_tt_bw_table(xhci, virt_dev, old_active_eps)) {
2125 xhci_warn(xhci, "Not enough bandwidth on HS bus for "
2126 "newly activated TT.\n");
2127 return -ENOMEM;
2128 }
2129 xhci_dbg(xhci, "Recalculating BW for TT slot %u port %u\n",
2130 virt_dev->tt_info->slot_id,
2131 virt_dev->tt_info->ttport);
2132 } else {
2133 xhci_dbg(xhci, "Recalculating BW for rootport %u\n",
2134 virt_dev->real_port);
2135 }
2136
2137 /* Add in how much bandwidth will be used for interval zero, or the
2138 * rounded max ESIT payload + number of packets * largest overhead.
2139 */
2140 bw_used = DIV_ROUND_UP(bw_table->interval0_esit_payload, block_size) +
2141 bw_table->interval_bw[0].num_packets *
2142 xhci_get_largest_overhead(&bw_table->interval_bw[0]);
2143
2144 for (i = 1; i < XHCI_MAX_INTERVAL; i++) {
2145 unsigned int bw_added;
2146 unsigned int largest_mps;
2147 unsigned int interval_overhead;
2148
2149 /*
2150 * How many packets could we transmit in this interval?
2151 * If packets didn't fit in the previous interval, we will need
2152 * to transmit that many packets twice within this interval.
2153 */
2154 packets_remaining = 2 * packets_remaining +
2155 bw_table->interval_bw[i].num_packets;
2156
2157 /* Find the largest max packet size of this or the previous
2158 * interval.
2159 */
2160 if (list_empty(&bw_table->interval_bw[i].endpoints))
2161 largest_mps = 0;
2162 else {
2163 struct xhci_virt_ep *virt_ep;
2164 struct list_head *ep_entry;
2165
2166 ep_entry = bw_table->interval_bw[i].endpoints.next;
2167 virt_ep = list_entry(ep_entry,
2168 struct xhci_virt_ep, bw_endpoint_list);
2169 /* Convert to blocks, rounding up */
2170 largest_mps = DIV_ROUND_UP(
2171 virt_ep->bw_info.max_packet_size,
2172 block_size);
2173 }
2174 if (largest_mps > packet_size)
2175 packet_size = largest_mps;
2176
2177 /* Use the larger overhead of this or the previous interval. */
2178 interval_overhead = xhci_get_largest_overhead(
2179 &bw_table->interval_bw[i]);
2180 if (interval_overhead > overhead)
2181 overhead = interval_overhead;
2182
2183 /* How many packets can we evenly distribute across
2184 * (1 << (i + 1)) possible scheduling opportunities?
2185 */
2186 packets_transmitted = packets_remaining >> (i + 1);
2187
2188 /* Add in the bandwidth used for those scheduled packets */
2189 bw_added = packets_transmitted * (overhead + packet_size);
2190
2191 /* How many packets do we have remaining to transmit? */
2192 packets_remaining = packets_remaining % (1 << (i + 1));
2193
2194 /* What largest max packet size should those packets have? */
2195 /* If we've transmitted all packets, don't carry over the
2196 * largest packet size.
2197 */
2198 if (packets_remaining == 0) {
2199 packet_size = 0;
2200 overhead = 0;
2201 } else if (packets_transmitted > 0) {
2202 /* Otherwise if we do have remaining packets, and we've
2203 * scheduled some packets in this interval, take the
2204 * largest max packet size from endpoints with this
2205 * interval.
2206 */
2207 packet_size = largest_mps;
2208 overhead = interval_overhead;
2209 }
2210 /* Otherwise carry over packet_size and overhead from the last
2211 * time we had a remainder.
2212 */
2213 bw_used += bw_added;
2214 if (bw_used > max_bandwidth) {
2215 xhci_warn(xhci, "Not enough bandwidth. "
2216 "Proposed: %u, Max: %u\n",
2217 bw_used, max_bandwidth);
2218 return -ENOMEM;
2219 }
2220 }
2221 /*
2222 * Ok, we know we have some packets left over after even-handedly
2223 * scheduling interval 15. We don't know which microframes they will
2224 * fit into, so we over-schedule and say they will be scheduled every
2225 * microframe.
2226 */
2227 if (packets_remaining > 0)
2228 bw_used += overhead + packet_size;
2229
2230 if (!virt_dev->tt_info && virt_dev->udev->speed == USB_SPEED_HIGH) {
2231 unsigned int port_index = virt_dev->real_port - 1;
2232
2233 /* OK, we're manipulating a HS device attached to a
2234 * root port bandwidth domain. Include the number of active TTs
2235 * in the bandwidth used.
2236 */
2237 bw_used += TT_HS_OVERHEAD *
2238 xhci->rh_bw[port_index].num_active_tts;
2239 }
2240
2241 xhci_dbg(xhci, "Final bandwidth: %u, Limit: %u, Reserved: %u, "
2242 "Available: %u " "percent\n",
2243 bw_used, max_bandwidth, bw_reserved,
2244 (max_bandwidth - bw_used - bw_reserved) * 100 /
2245 max_bandwidth);
2246
2247 bw_used += bw_reserved;
2248 if (bw_used > max_bandwidth) {
2249 xhci_warn(xhci, "Not enough bandwidth. Proposed: %u, Max: %u\n",
2250 bw_used, max_bandwidth);
2251 return -ENOMEM;
2252 }
2253
2254 bw_table->bw_used = bw_used;
Sarah Sharp2e279802011-09-02 11:05:50 -07002255 return 0;
2256}
2257
2258static bool xhci_is_async_ep(unsigned int ep_type)
2259{
2260 return (ep_type != ISOC_OUT_EP && ep_type != INT_OUT_EP &&
2261 ep_type != ISOC_IN_EP &&
2262 ep_type != INT_IN_EP);
2263}
2264
Sarah Sharp2b698992011-09-13 16:41:13 -07002265static bool xhci_is_sync_in_ep(unsigned int ep_type)
2266{
Sarah Sharp363cfe82012-10-25 13:44:12 -07002267 return (ep_type == ISOC_IN_EP || ep_type == INT_IN_EP);
Sarah Sharp2b698992011-09-13 16:41:13 -07002268}
2269
2270static unsigned int xhci_get_ss_bw_consumed(struct xhci_bw_info *ep_bw)
2271{
2272 unsigned int mps = DIV_ROUND_UP(ep_bw->max_packet_size, SS_BLOCK);
2273
2274 if (ep_bw->ep_interval == 0)
2275 return SS_OVERHEAD_BURST +
2276 (ep_bw->mult * ep_bw->num_packets *
2277 (SS_OVERHEAD + mps));
2278 return DIV_ROUND_UP(ep_bw->mult * ep_bw->num_packets *
2279 (SS_OVERHEAD + mps + SS_OVERHEAD_BURST),
2280 1 << ep_bw->ep_interval);
2281
2282}
2283
Sarah Sharp2e279802011-09-02 11:05:50 -07002284void xhci_drop_ep_from_interval_table(struct xhci_hcd *xhci,
2285 struct xhci_bw_info *ep_bw,
2286 struct xhci_interval_bw_table *bw_table,
2287 struct usb_device *udev,
2288 struct xhci_virt_ep *virt_ep,
2289 struct xhci_tt_bw_info *tt_info)
2290{
2291 struct xhci_interval_bw *interval_bw;
2292 int normalized_interval;
2293
Sarah Sharp2b698992011-09-13 16:41:13 -07002294 if (xhci_is_async_ep(ep_bw->type))
Sarah Sharp2e279802011-09-02 11:05:50 -07002295 return;
2296
Sarah Sharp2b698992011-09-13 16:41:13 -07002297 if (udev->speed == USB_SPEED_SUPER) {
2298 if (xhci_is_sync_in_ep(ep_bw->type))
2299 xhci->devs[udev->slot_id]->bw_table->ss_bw_in -=
2300 xhci_get_ss_bw_consumed(ep_bw);
2301 else
2302 xhci->devs[udev->slot_id]->bw_table->ss_bw_out -=
2303 xhci_get_ss_bw_consumed(ep_bw);
2304 return;
2305 }
2306
2307 /* SuperSpeed endpoints never get added to intervals in the table, so
2308 * this check is only valid for HS/FS/LS devices.
2309 */
2310 if (list_empty(&virt_ep->bw_endpoint_list))
2311 return;
Sarah Sharp2e279802011-09-02 11:05:50 -07002312 /* For LS/FS devices, we need to translate the interval expressed in
2313 * microframes to frames.
2314 */
2315 if (udev->speed == USB_SPEED_HIGH)
2316 normalized_interval = ep_bw->ep_interval;
2317 else
2318 normalized_interval = ep_bw->ep_interval - 3;
2319
2320 if (normalized_interval == 0)
2321 bw_table->interval0_esit_payload -= ep_bw->max_esit_payload;
2322 interval_bw = &bw_table->interval_bw[normalized_interval];
2323 interval_bw->num_packets -= ep_bw->num_packets;
2324 switch (udev->speed) {
2325 case USB_SPEED_LOW:
2326 interval_bw->overhead[LS_OVERHEAD_TYPE] -= 1;
2327 break;
2328 case USB_SPEED_FULL:
2329 interval_bw->overhead[FS_OVERHEAD_TYPE] -= 1;
2330 break;
2331 case USB_SPEED_HIGH:
2332 interval_bw->overhead[HS_OVERHEAD_TYPE] -= 1;
2333 break;
2334 case USB_SPEED_SUPER:
2335 case USB_SPEED_UNKNOWN:
2336 case USB_SPEED_WIRELESS:
2337 /* Should never happen because only LS/FS/HS endpoints will get
2338 * added to the endpoint list.
2339 */
2340 return;
2341 }
2342 if (tt_info)
2343 tt_info->active_eps -= 1;
2344 list_del_init(&virt_ep->bw_endpoint_list);
2345}
2346
2347static void xhci_add_ep_to_interval_table(struct xhci_hcd *xhci,
2348 struct xhci_bw_info *ep_bw,
2349 struct xhci_interval_bw_table *bw_table,
2350 struct usb_device *udev,
2351 struct xhci_virt_ep *virt_ep,
2352 struct xhci_tt_bw_info *tt_info)
2353{
2354 struct xhci_interval_bw *interval_bw;
2355 struct xhci_virt_ep *smaller_ep;
2356 int normalized_interval;
2357
2358 if (xhci_is_async_ep(ep_bw->type))
2359 return;
2360
Sarah Sharp2b698992011-09-13 16:41:13 -07002361 if (udev->speed == USB_SPEED_SUPER) {
2362 if (xhci_is_sync_in_ep(ep_bw->type))
2363 xhci->devs[udev->slot_id]->bw_table->ss_bw_in +=
2364 xhci_get_ss_bw_consumed(ep_bw);
2365 else
2366 xhci->devs[udev->slot_id]->bw_table->ss_bw_out +=
2367 xhci_get_ss_bw_consumed(ep_bw);
2368 return;
2369 }
2370
Sarah Sharp2e279802011-09-02 11:05:50 -07002371 /* For LS/FS devices, we need to translate the interval expressed in
2372 * microframes to frames.
2373 */
2374 if (udev->speed == USB_SPEED_HIGH)
2375 normalized_interval = ep_bw->ep_interval;
2376 else
2377 normalized_interval = ep_bw->ep_interval - 3;
2378
2379 if (normalized_interval == 0)
2380 bw_table->interval0_esit_payload += ep_bw->max_esit_payload;
2381 interval_bw = &bw_table->interval_bw[normalized_interval];
2382 interval_bw->num_packets += ep_bw->num_packets;
2383 switch (udev->speed) {
2384 case USB_SPEED_LOW:
2385 interval_bw->overhead[LS_OVERHEAD_TYPE] += 1;
2386 break;
2387 case USB_SPEED_FULL:
2388 interval_bw->overhead[FS_OVERHEAD_TYPE] += 1;
2389 break;
2390 case USB_SPEED_HIGH:
2391 interval_bw->overhead[HS_OVERHEAD_TYPE] += 1;
2392 break;
2393 case USB_SPEED_SUPER:
2394 case USB_SPEED_UNKNOWN:
2395 case USB_SPEED_WIRELESS:
2396 /* Should never happen because only LS/FS/HS endpoints will get
2397 * added to the endpoint list.
2398 */
2399 return;
2400 }
2401
2402 if (tt_info)
2403 tt_info->active_eps += 1;
2404 /* Insert the endpoint into the list, largest max packet size first. */
2405 list_for_each_entry(smaller_ep, &interval_bw->endpoints,
2406 bw_endpoint_list) {
2407 if (ep_bw->max_packet_size >=
2408 smaller_ep->bw_info.max_packet_size) {
2409 /* Add the new ep before the smaller endpoint */
2410 list_add_tail(&virt_ep->bw_endpoint_list,
2411 &smaller_ep->bw_endpoint_list);
2412 return;
2413 }
2414 }
2415 /* Add the new endpoint at the end of the list. */
2416 list_add_tail(&virt_ep->bw_endpoint_list,
2417 &interval_bw->endpoints);
2418}
2419
2420void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
2421 struct xhci_virt_device *virt_dev,
2422 int old_active_eps)
2423{
2424 struct xhci_root_port_bw_info *rh_bw_info;
2425 if (!virt_dev->tt_info)
2426 return;
2427
2428 rh_bw_info = &xhci->rh_bw[virt_dev->real_port - 1];
2429 if (old_active_eps == 0 &&
2430 virt_dev->tt_info->active_eps != 0) {
2431 rh_bw_info->num_active_tts += 1;
Sarah Sharpc29eea62011-09-02 11:05:52 -07002432 rh_bw_info->bw_table.bw_used += TT_HS_OVERHEAD;
Sarah Sharp2e279802011-09-02 11:05:50 -07002433 } else if (old_active_eps != 0 &&
2434 virt_dev->tt_info->active_eps == 0) {
2435 rh_bw_info->num_active_tts -= 1;
Sarah Sharpc29eea62011-09-02 11:05:52 -07002436 rh_bw_info->bw_table.bw_used -= TT_HS_OVERHEAD;
Sarah Sharp2e279802011-09-02 11:05:50 -07002437 }
2438}
2439
2440static int xhci_reserve_bandwidth(struct xhci_hcd *xhci,
2441 struct xhci_virt_device *virt_dev,
2442 struct xhci_container_ctx *in_ctx)
2443{
2444 struct xhci_bw_info ep_bw_info[31];
2445 int i;
2446 struct xhci_input_control_ctx *ctrl_ctx;
2447 int old_active_eps = 0;
2448
Sarah Sharp2e279802011-09-02 11:05:50 -07002449 if (virt_dev->tt_info)
2450 old_active_eps = virt_dev->tt_info->active_eps;
2451
2452 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
2453
2454 for (i = 0; i < 31; i++) {
2455 if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
2456 continue;
2457
2458 /* Make a copy of the BW info in case we need to revert this */
2459 memcpy(&ep_bw_info[i], &virt_dev->eps[i].bw_info,
2460 sizeof(ep_bw_info[i]));
2461 /* Drop the endpoint from the interval table if the endpoint is
2462 * being dropped or changed.
2463 */
2464 if (EP_IS_DROPPED(ctrl_ctx, i))
2465 xhci_drop_ep_from_interval_table(xhci,
2466 &virt_dev->eps[i].bw_info,
2467 virt_dev->bw_table,
2468 virt_dev->udev,
2469 &virt_dev->eps[i],
2470 virt_dev->tt_info);
2471 }
2472 /* Overwrite the information stored in the endpoints' bw_info */
2473 xhci_update_bw_info(xhci, virt_dev->in_ctx, ctrl_ctx, virt_dev);
2474 for (i = 0; i < 31; i++) {
2475 /* Add any changed or added endpoints to the interval table */
2476 if (EP_IS_ADDED(ctrl_ctx, i))
2477 xhci_add_ep_to_interval_table(xhci,
2478 &virt_dev->eps[i].bw_info,
2479 virt_dev->bw_table,
2480 virt_dev->udev,
2481 &virt_dev->eps[i],
2482 virt_dev->tt_info);
2483 }
2484
2485 if (!xhci_check_bw_table(xhci, virt_dev, old_active_eps)) {
2486 /* Ok, this fits in the bandwidth we have.
2487 * Update the number of active TTs.
2488 */
2489 xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
2490 return 0;
2491 }
2492
2493 /* We don't have enough bandwidth for this, revert the stored info. */
2494 for (i = 0; i < 31; i++) {
2495 if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
2496 continue;
2497
2498 /* Drop the new copies of any added or changed endpoints from
2499 * the interval table.
2500 */
2501 if (EP_IS_ADDED(ctrl_ctx, i)) {
2502 xhci_drop_ep_from_interval_table(xhci,
2503 &virt_dev->eps[i].bw_info,
2504 virt_dev->bw_table,
2505 virt_dev->udev,
2506 &virt_dev->eps[i],
2507 virt_dev->tt_info);
2508 }
2509 /* Revert the endpoint back to its old information */
2510 memcpy(&virt_dev->eps[i].bw_info, &ep_bw_info[i],
2511 sizeof(ep_bw_info[i]));
2512 /* Add any changed or dropped endpoints back into the table */
2513 if (EP_IS_DROPPED(ctrl_ctx, i))
2514 xhci_add_ep_to_interval_table(xhci,
2515 &virt_dev->eps[i].bw_info,
2516 virt_dev->bw_table,
2517 virt_dev->udev,
2518 &virt_dev->eps[i],
2519 virt_dev->tt_info);
2520 }
2521 return -ENOMEM;
2522}
2523
2524
Sarah Sharpf2217e82009-08-07 14:04:43 -07002525/* Issue a configure endpoint command or evaluate context command
2526 * and wait for it to finish.
2527 */
2528static int xhci_configure_endpoint(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002529 struct usb_device *udev,
2530 struct xhci_command *command,
2531 bool ctx_change, bool must_succeed)
Sarah Sharpf2217e82009-08-07 14:04:43 -07002532{
2533 int ret;
2534 int timeleft;
2535 unsigned long flags;
Sarah Sharp913a8a32009-09-04 10:53:13 -07002536 struct xhci_container_ctx *in_ctx;
2537 struct completion *cmd_completion;
Matt Evans28ccd292011-03-29 13:40:46 +11002538 u32 *cmd_status;
Sarah Sharp913a8a32009-09-04 10:53:13 -07002539 struct xhci_virt_device *virt_dev;
Elric Fu75382342012-06-27 16:31:52 +08002540 union xhci_trb *cmd_trb;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002541
2542 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002543 virt_dev = xhci->devs[udev->slot_id];
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002544
Sarah Sharp750645f2011-09-02 11:05:43 -07002545 if (command)
2546 in_ctx = command->in_ctx;
2547 else
2548 in_ctx = virt_dev->in_ctx;
2549
2550 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK) &&
2551 xhci_reserve_host_resources(xhci, in_ctx)) {
2552 spin_unlock_irqrestore(&xhci->lock, flags);
2553 xhci_warn(xhci, "Not enough host resources, "
2554 "active endpoint contexts = %u\n",
2555 xhci->num_active_eps);
2556 return -ENOMEM;
2557 }
Sarah Sharp2e279802011-09-02 11:05:50 -07002558 if ((xhci->quirks & XHCI_SW_BW_CHECKING) &&
2559 xhci_reserve_bandwidth(xhci, virt_dev, in_ctx)) {
2560 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
2561 xhci_free_host_resources(xhci, in_ctx);
2562 spin_unlock_irqrestore(&xhci->lock, flags);
2563 xhci_warn(xhci, "Not enough bandwidth\n");
2564 return -ENOMEM;
2565 }
Sarah Sharp750645f2011-09-02 11:05:43 -07002566
2567 if (command) {
Sarah Sharp913a8a32009-09-04 10:53:13 -07002568 cmd_completion = command->completion;
2569 cmd_status = &command->status;
2570 command->command_trb = xhci->cmd_ring->enqueue;
Paul Zimmerman7a3783e2010-11-17 16:26:50 -08002571
2572 /* Enqueue pointer can be left pointing to the link TRB,
2573 * we must handle that
2574 */
Matt Evansf5960b62011-06-01 10:22:55 +10002575 if (TRB_TYPE_LINK_LE32(command->command_trb->link.control))
Paul Zimmerman7a3783e2010-11-17 16:26:50 -08002576 command->command_trb =
2577 xhci->cmd_ring->enq_seg->next->trbs;
2578
Sarah Sharp913a8a32009-09-04 10:53:13 -07002579 list_add_tail(&command->cmd_list, &virt_dev->cmd_list);
2580 } else {
Sarah Sharp913a8a32009-09-04 10:53:13 -07002581 cmd_completion = &virt_dev->cmd_completion;
2582 cmd_status = &virt_dev->cmd_status;
2583 }
Andiry Xu1d680642010-03-12 17:10:04 +08002584 init_completion(cmd_completion);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002585
Elric Fu75382342012-06-27 16:31:52 +08002586 cmd_trb = xhci->cmd_ring->dequeue;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002587 if (!ctx_change)
Sarah Sharp913a8a32009-09-04 10:53:13 -07002588 ret = xhci_queue_configure_endpoint(xhci, in_ctx->dma,
2589 udev->slot_id, must_succeed);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002590 else
Sarah Sharp913a8a32009-09-04 10:53:13 -07002591 ret = xhci_queue_evaluate_context(xhci, in_ctx->dma,
Sarah Sharpf2217e82009-08-07 14:04:43 -07002592 udev->slot_id);
2593 if (ret < 0) {
Sarah Sharpc01591b2009-12-09 15:58:58 -08002594 if (command)
2595 list_del(&command->cmd_list);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002596 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
2597 xhci_free_host_resources(xhci, in_ctx);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002598 spin_unlock_irqrestore(&xhci->lock, flags);
2599 xhci_dbg(xhci, "FIXME allocate a new ring segment\n");
2600 return -ENOMEM;
2601 }
2602 xhci_ring_cmd_db(xhci);
2603 spin_unlock_irqrestore(&xhci->lock, flags);
2604
2605 /* Wait for the configure endpoint command to complete */
2606 timeleft = wait_for_completion_interruptible_timeout(
Sarah Sharp913a8a32009-09-04 10:53:13 -07002607 cmd_completion,
Elric Fu75382342012-06-27 16:31:52 +08002608 XHCI_CMD_DEFAULT_TIMEOUT);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002609 if (timeleft <= 0) {
2610 xhci_warn(xhci, "%s while waiting for %s command\n",
2611 timeleft == 0 ? "Timeout" : "Signal",
2612 ctx_change == 0 ?
2613 "configure endpoint" :
2614 "evaluate context");
Elric Fu75382342012-06-27 16:31:52 +08002615 /* cancel the configure endpoint command */
2616 ret = xhci_cancel_cmd(xhci, command, cmd_trb);
2617 if (ret < 0)
2618 return ret;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002619 return -ETIME;
2620 }
2621
2622 if (!ctx_change)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002623 ret = xhci_configure_endpoint_result(xhci, udev, cmd_status);
2624 else
2625 ret = xhci_evaluate_context_result(xhci, udev, cmd_status);
2626
2627 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
2628 spin_lock_irqsave(&xhci->lock, flags);
2629 /* If the command failed, remove the reserved resources.
2630 * Otherwise, clean up the estimate to include dropped eps.
2631 */
2632 if (ret)
2633 xhci_free_host_resources(xhci, in_ctx);
2634 else
2635 xhci_finish_resource_reservation(xhci, in_ctx);
2636 spin_unlock_irqrestore(&xhci->lock, flags);
2637 }
2638 return ret;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002639}
2640
Sarah Sharpf88ba782009-05-14 11:44:22 -07002641/* Called after one or more calls to xhci_add_endpoint() or
2642 * xhci_drop_endpoint(). If this call fails, the USB core is expected
2643 * to call xhci_reset_bandwidth().
2644 *
2645 * Since we are in the middle of changing either configuration or
2646 * installing a new alt setting, the USB core won't allow URBs to be
2647 * enqueued for any endpoint on the old config or interface. Nothing
2648 * else should be touching the xhci->devs[slot_id] structure, so we
2649 * don't need to take the xhci->lock for manipulating that.
2650 */
Sarah Sharpf94e01862009-04-27 19:58:38 -07002651int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
2652{
2653 int i;
2654 int ret = 0;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002655 struct xhci_hcd *xhci;
2656 struct xhci_virt_device *virt_dev;
John Yound115b042009-07-27 12:05:15 -07002657 struct xhci_input_control_ctx *ctrl_ctx;
2658 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002659
Andiry Xu64927732010-10-14 07:22:45 -07002660 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002661 if (ret <= 0)
2662 return ret;
2663 xhci = hcd_to_xhci(hcd);
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07002664 if (xhci->xhc_state & XHCI_STATE_DYING)
2665 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002666
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002667 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002668 virt_dev = xhci->devs[udev->slot_id];
2669
2670 /* See section 4.6.6 - A0 = 1; A1 = D0 = D1 = 0 */
John Yound115b042009-07-27 12:05:15 -07002671 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11002672 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
2673 ctrl_ctx->add_flags &= cpu_to_le32(~EP0_FLAG);
2674 ctrl_ctx->drop_flags &= cpu_to_le32(~(SLOT_FLAG | EP0_FLAG));
Sarah Sharp2dc37532011-09-02 11:05:40 -07002675
2676 /* Don't issue the command if there's no endpoints to update. */
2677 if (ctrl_ctx->add_flags == cpu_to_le32(SLOT_FLAG) &&
2678 ctrl_ctx->drop_flags == 0)
2679 return 0;
2680
Sarah Sharpf94e01862009-04-27 19:58:38 -07002681 xhci_dbg(xhci, "New Input Control Context:\n");
John Yound115b042009-07-27 12:05:15 -07002682 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
2683 xhci_dbg_ctx(xhci, virt_dev->in_ctx,
Matt Evans28ccd292011-03-29 13:40:46 +11002684 LAST_CTX_TO_EP_NUM(le32_to_cpu(slot_ctx->dev_info)));
Sarah Sharpf94e01862009-04-27 19:58:38 -07002685
Sarah Sharp913a8a32009-09-04 10:53:13 -07002686 ret = xhci_configure_endpoint(xhci, udev, NULL,
2687 false, false);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002688 if (ret) {
2689 /* Callee should call reset_bandwidth() */
Sarah Sharpf94e01862009-04-27 19:58:38 -07002690 return ret;
2691 }
2692
2693 xhci_dbg(xhci, "Output context after successful config ep cmd:\n");
John Yound115b042009-07-27 12:05:15 -07002694 xhci_dbg_ctx(xhci, virt_dev->out_ctx,
Matt Evans28ccd292011-03-29 13:40:46 +11002695 LAST_CTX_TO_EP_NUM(le32_to_cpu(slot_ctx->dev_info)));
Sarah Sharpf94e01862009-04-27 19:58:38 -07002696
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002697 /* Free any rings that were dropped, but not changed. */
2698 for (i = 1; i < 31; ++i) {
Matt Evans4819fef2011-06-01 13:01:07 +10002699 if ((le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1))) &&
2700 !(le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1))))
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002701 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
2702 }
John Yound115b042009-07-27 12:05:15 -07002703 xhci_zero_in_ctx(xhci, virt_dev);
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002704 /*
2705 * Install any rings for completely new endpoints or changed endpoints,
2706 * and free or cache any old rings from changed endpoints.
2707 */
Sarah Sharpf94e01862009-04-27 19:58:38 -07002708 for (i = 1; i < 31; ++i) {
Sarah Sharp74f9fe22009-12-03 09:44:29 -08002709 if (!virt_dev->eps[i].new_ring)
2710 continue;
2711 /* Only cache or free the old ring if it exists.
2712 * It may not if this is the first add of an endpoint.
2713 */
2714 if (virt_dev->eps[i].ring) {
Sarah Sharp412566b2009-12-09 15:59:01 -08002715 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002716 }
Sarah Sharp74f9fe22009-12-03 09:44:29 -08002717 virt_dev->eps[i].ring = virt_dev->eps[i].new_ring;
2718 virt_dev->eps[i].new_ring = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002719 }
2720
Sarah Sharpf94e01862009-04-27 19:58:38 -07002721 return ret;
2722}
2723
2724void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
2725{
Sarah Sharpf94e01862009-04-27 19:58:38 -07002726 struct xhci_hcd *xhci;
2727 struct xhci_virt_device *virt_dev;
2728 int i, ret;
2729
Andiry Xu64927732010-10-14 07:22:45 -07002730 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002731 if (ret <= 0)
2732 return;
2733 xhci = hcd_to_xhci(hcd);
2734
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002735 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002736 virt_dev = xhci->devs[udev->slot_id];
2737 /* Free any rings allocated for added endpoints */
2738 for (i = 0; i < 31; ++i) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002739 if (virt_dev->eps[i].new_ring) {
2740 xhci_ring_free(xhci, virt_dev->eps[i].new_ring);
2741 virt_dev->eps[i].new_ring = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002742 }
2743 }
John Yound115b042009-07-27 12:05:15 -07002744 xhci_zero_in_ctx(xhci, virt_dev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002745}
2746
Sarah Sharp5270b952009-09-04 10:53:11 -07002747static void xhci_setup_input_ctx_for_config_ep(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002748 struct xhci_container_ctx *in_ctx,
2749 struct xhci_container_ctx *out_ctx,
2750 u32 add_flags, u32 drop_flags)
Sarah Sharp5270b952009-09-04 10:53:11 -07002751{
2752 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp913a8a32009-09-04 10:53:13 -07002753 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11002754 ctrl_ctx->add_flags = cpu_to_le32(add_flags);
2755 ctrl_ctx->drop_flags = cpu_to_le32(drop_flags);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002756 xhci_slot_copy(xhci, in_ctx, out_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11002757 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
Sarah Sharp5270b952009-09-04 10:53:11 -07002758
Sarah Sharp913a8a32009-09-04 10:53:13 -07002759 xhci_dbg(xhci, "Input Context:\n");
2760 xhci_dbg_ctx(xhci, in_ctx, xhci_last_valid_endpoint(add_flags));
Sarah Sharp5270b952009-09-04 10:53:11 -07002761}
2762
Dmitry Torokhov8212a492011-02-08 13:55:59 -08002763static void xhci_setup_input_ctx_for_quirk(struct xhci_hcd *xhci,
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002764 unsigned int slot_id, unsigned int ep_index,
2765 struct xhci_dequeue_state *deq_state)
2766{
2767 struct xhci_container_ctx *in_ctx;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002768 struct xhci_ep_ctx *ep_ctx;
2769 u32 added_ctxs;
2770 dma_addr_t addr;
2771
Sarah Sharp913a8a32009-09-04 10:53:13 -07002772 xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
2773 xhci->devs[slot_id]->out_ctx, ep_index);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002774 in_ctx = xhci->devs[slot_id]->in_ctx;
2775 ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
2776 addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
2777 deq_state->new_deq_ptr);
2778 if (addr == 0) {
2779 xhci_warn(xhci, "WARN Cannot submit config ep after "
2780 "reset ep command\n");
2781 xhci_warn(xhci, "WARN deq seg = %p, deq ptr = %p\n",
2782 deq_state->new_deq_seg,
2783 deq_state->new_deq_ptr);
2784 return;
2785 }
Matt Evans28ccd292011-03-29 13:40:46 +11002786 ep_ctx->deq = cpu_to_le64(addr | deq_state->new_cycle_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002787
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002788 added_ctxs = xhci_get_endpoint_flag_from_index(ep_index);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002789 xhci_setup_input_ctx_for_config_ep(xhci, xhci->devs[slot_id]->in_ctx,
2790 xhci->devs[slot_id]->out_ctx, added_ctxs, added_ctxs);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002791}
2792
Sarah Sharp82d10092009-08-07 14:04:52 -07002793void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002794 struct usb_device *udev, unsigned int ep_index)
Sarah Sharp82d10092009-08-07 14:04:52 -07002795{
2796 struct xhci_dequeue_state deq_state;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002797 struct xhci_virt_ep *ep;
Sarah Sharp82d10092009-08-07 14:04:52 -07002798
2799 xhci_dbg(xhci, "Cleaning up stalled endpoint ring\n");
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002800 ep = &xhci->devs[udev->slot_id]->eps[ep_index];
Sarah Sharp82d10092009-08-07 14:04:52 -07002801 /* We need to move the HW's dequeue pointer past this TD,
2802 * or it will attempt to resend it on the next doorbell ring.
2803 */
2804 xhci_find_new_dequeue_state(xhci, udev->slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002805 ep_index, ep->stopped_stream, ep->stopped_td,
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002806 &deq_state);
Sarah Sharp82d10092009-08-07 14:04:52 -07002807
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002808 /* HW with the reset endpoint quirk will use the saved dequeue state to
2809 * issue a configure endpoint command later.
2810 */
2811 if (!(xhci->quirks & XHCI_RESET_EP_QUIRK)) {
2812 xhci_dbg(xhci, "Queueing new dequeue state\n");
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002813 xhci_queue_new_dequeue_state(xhci, udev->slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002814 ep_index, ep->stopped_stream, &deq_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002815 } else {
2816 /* Better hope no one uses the input context between now and the
2817 * reset endpoint completion!
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002818 * XXX: No idea how this hardware will react when stream rings
2819 * are enabled.
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002820 */
2821 xhci_dbg(xhci, "Setting up input context for "
2822 "configure endpoint command\n");
2823 xhci_setup_input_ctx_for_quirk(xhci, udev->slot_id,
2824 ep_index, &deq_state);
2825 }
Sarah Sharp82d10092009-08-07 14:04:52 -07002826}
2827
Sarah Sharpa1587d92009-07-27 12:03:15 -07002828/* Deal with stalled endpoints. The core should have sent the control message
2829 * to clear the halt condition. However, we need to make the xHCI hardware
2830 * reset its sequence number, since a device will expect a sequence number of
2831 * zero after the halt condition is cleared.
2832 * Context: in_interrupt
2833 */
2834void xhci_endpoint_reset(struct usb_hcd *hcd,
2835 struct usb_host_endpoint *ep)
2836{
2837 struct xhci_hcd *xhci;
2838 struct usb_device *udev;
2839 unsigned int ep_index;
2840 unsigned long flags;
2841 int ret;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002842 struct xhci_virt_ep *virt_ep;
Sarah Sharpa1587d92009-07-27 12:03:15 -07002843
2844 xhci = hcd_to_xhci(hcd);
2845 udev = (struct usb_device *) ep->hcpriv;
2846 /* Called with a root hub endpoint (or an endpoint that wasn't added
2847 * with xhci_add_endpoint()
2848 */
2849 if (!ep->hcpriv)
2850 return;
2851 ep_index = xhci_get_endpoint_index(&ep->desc);
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002852 virt_ep = &xhci->devs[udev->slot_id]->eps[ep_index];
2853 if (!virt_ep->stopped_td) {
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002854 xhci_dbg(xhci, "Endpoint 0x%x not halted, refusing to reset.\n",
2855 ep->desc.bEndpointAddress);
2856 return;
2857 }
Sarah Sharp82d10092009-08-07 14:04:52 -07002858 if (usb_endpoint_xfer_control(&ep->desc)) {
2859 xhci_dbg(xhci, "Control endpoint stall already handled.\n");
2860 return;
2861 }
Sarah Sharpa1587d92009-07-27 12:03:15 -07002862
2863 xhci_dbg(xhci, "Queueing reset endpoint command\n");
2864 spin_lock_irqsave(&xhci->lock, flags);
2865 ret = xhci_queue_reset_ep(xhci, udev->slot_id, ep_index);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002866 /*
2867 * Can't change the ring dequeue pointer until it's transitioned to the
2868 * stopped state, which is only upon a successful reset endpoint
2869 * command. Better hope that last command worked!
2870 */
Sarah Sharpa1587d92009-07-27 12:03:15 -07002871 if (!ret) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002872 xhci_cleanup_stalled_ring(xhci, udev, ep_index);
2873 kfree(virt_ep->stopped_td);
Sarah Sharpa1587d92009-07-27 12:03:15 -07002874 xhci_ring_cmd_db(xhci);
2875 }
Sarah Sharp1624ae12010-05-06 13:40:08 -07002876 virt_ep->stopped_td = NULL;
2877 virt_ep->stopped_trb = NULL;
Sarah Sharp5e5cf6f2010-05-06 13:40:18 -07002878 virt_ep->stopped_stream = 0;
Sarah Sharpa1587d92009-07-27 12:03:15 -07002879 spin_unlock_irqrestore(&xhci->lock, flags);
2880
2881 if (ret)
2882 xhci_warn(xhci, "FIXME allocate a new ring segment\n");
2883}
2884
Sarah Sharp8df75f42010-04-02 15:34:16 -07002885static int xhci_check_streams_endpoint(struct xhci_hcd *xhci,
2886 struct usb_device *udev, struct usb_host_endpoint *ep,
2887 unsigned int slot_id)
2888{
2889 int ret;
2890 unsigned int ep_index;
2891 unsigned int ep_state;
2892
2893 if (!ep)
2894 return -EINVAL;
Andiry Xu64927732010-10-14 07:22:45 -07002895 ret = xhci_check_args(xhci_to_hcd(xhci), udev, ep, 1, true, __func__);
Sarah Sharp8df75f42010-04-02 15:34:16 -07002896 if (ret <= 0)
2897 return -EINVAL;
Alan Stern842f1692010-04-30 12:44:46 -04002898 if (ep->ss_ep_comp.bmAttributes == 0) {
Sarah Sharp8df75f42010-04-02 15:34:16 -07002899 xhci_warn(xhci, "WARN: SuperSpeed Endpoint Companion"
2900 " descriptor for ep 0x%x does not support streams\n",
2901 ep->desc.bEndpointAddress);
2902 return -EINVAL;
2903 }
2904
2905 ep_index = xhci_get_endpoint_index(&ep->desc);
2906 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
2907 if (ep_state & EP_HAS_STREAMS ||
2908 ep_state & EP_GETTING_STREAMS) {
2909 xhci_warn(xhci, "WARN: SuperSpeed bulk endpoint 0x%x "
2910 "already has streams set up.\n",
2911 ep->desc.bEndpointAddress);
2912 xhci_warn(xhci, "Send email to xHCI maintainer and ask for "
2913 "dynamic stream context array reallocation.\n");
2914 return -EINVAL;
2915 }
2916 if (!list_empty(&xhci->devs[slot_id]->eps[ep_index].ring->td_list)) {
2917 xhci_warn(xhci, "Cannot setup streams for SuperSpeed bulk "
2918 "endpoint 0x%x; URBs are pending.\n",
2919 ep->desc.bEndpointAddress);
2920 return -EINVAL;
2921 }
2922 return 0;
2923}
2924
2925static void xhci_calculate_streams_entries(struct xhci_hcd *xhci,
2926 unsigned int *num_streams, unsigned int *num_stream_ctxs)
2927{
2928 unsigned int max_streams;
2929
2930 /* The stream context array size must be a power of two */
2931 *num_stream_ctxs = roundup_pow_of_two(*num_streams);
2932 /*
2933 * Find out how many primary stream array entries the host controller
2934 * supports. Later we may use secondary stream arrays (similar to 2nd
2935 * level page entries), but that's an optional feature for xHCI host
2936 * controllers. xHCs must support at least 4 stream IDs.
2937 */
2938 max_streams = HCC_MAX_PSA(xhci->hcc_params);
2939 if (*num_stream_ctxs > max_streams) {
2940 xhci_dbg(xhci, "xHCI HW only supports %u stream ctx entries.\n",
2941 max_streams);
2942 *num_stream_ctxs = max_streams;
2943 *num_streams = max_streams;
2944 }
2945}
2946
2947/* Returns an error code if one of the endpoint already has streams.
2948 * This does not change any data structures, it only checks and gathers
2949 * information.
2950 */
2951static int xhci_calculate_streams_and_bitmask(struct xhci_hcd *xhci,
2952 struct usb_device *udev,
2953 struct usb_host_endpoint **eps, unsigned int num_eps,
2954 unsigned int *num_streams, u32 *changed_ep_bitmask)
2955{
Sarah Sharp8df75f42010-04-02 15:34:16 -07002956 unsigned int max_streams;
2957 unsigned int endpoint_flag;
2958 int i;
2959 int ret;
2960
2961 for (i = 0; i < num_eps; i++) {
2962 ret = xhci_check_streams_endpoint(xhci, udev,
2963 eps[i], udev->slot_id);
2964 if (ret < 0)
2965 return ret;
2966
Felipe Balbi18b7ede2012-01-02 13:35:41 +02002967 max_streams = usb_ss_max_streams(&eps[i]->ss_ep_comp);
Sarah Sharp8df75f42010-04-02 15:34:16 -07002968 if (max_streams < (*num_streams - 1)) {
2969 xhci_dbg(xhci, "Ep 0x%x only supports %u stream IDs.\n",
2970 eps[i]->desc.bEndpointAddress,
2971 max_streams);
2972 *num_streams = max_streams+1;
2973 }
2974
2975 endpoint_flag = xhci_get_endpoint_flag(&eps[i]->desc);
2976 if (*changed_ep_bitmask & endpoint_flag)
2977 return -EINVAL;
2978 *changed_ep_bitmask |= endpoint_flag;
2979 }
2980 return 0;
2981}
2982
2983static u32 xhci_calculate_no_streams_bitmask(struct xhci_hcd *xhci,
2984 struct usb_device *udev,
2985 struct usb_host_endpoint **eps, unsigned int num_eps)
2986{
2987 u32 changed_ep_bitmask = 0;
2988 unsigned int slot_id;
2989 unsigned int ep_index;
2990 unsigned int ep_state;
2991 int i;
2992
2993 slot_id = udev->slot_id;
2994 if (!xhci->devs[slot_id])
2995 return 0;
2996
2997 for (i = 0; i < num_eps; i++) {
2998 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
2999 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
3000 /* Are streams already being freed for the endpoint? */
3001 if (ep_state & EP_GETTING_NO_STREAMS) {
3002 xhci_warn(xhci, "WARN Can't disable streams for "
3003 "endpoint 0x%x\n, "
3004 "streams are being disabled already.",
3005 eps[i]->desc.bEndpointAddress);
3006 return 0;
3007 }
3008 /* Are there actually any streams to free? */
3009 if (!(ep_state & EP_HAS_STREAMS) &&
3010 !(ep_state & EP_GETTING_STREAMS)) {
3011 xhci_warn(xhci, "WARN Can't disable streams for "
3012 "endpoint 0x%x\n, "
3013 "streams are already disabled!",
3014 eps[i]->desc.bEndpointAddress);
3015 xhci_warn(xhci, "WARN xhci_free_streams() called "
3016 "with non-streams endpoint\n");
3017 return 0;
3018 }
3019 changed_ep_bitmask |= xhci_get_endpoint_flag(&eps[i]->desc);
3020 }
3021 return changed_ep_bitmask;
3022}
3023
3024/*
3025 * The USB device drivers use this function (though the HCD interface in USB
3026 * core) to prepare a set of bulk endpoints to use streams. Streams are used to
3027 * coordinate mass storage command queueing across multiple endpoints (basically
3028 * a stream ID == a task ID).
3029 *
3030 * Setting up streams involves allocating the same size stream context array
3031 * for each endpoint and issuing a configure endpoint command for all endpoints.
3032 *
3033 * Don't allow the call to succeed if one endpoint only supports one stream
3034 * (which means it doesn't support streams at all).
3035 *
3036 * Drivers may get less stream IDs than they asked for, if the host controller
3037 * hardware or endpoints claim they can't support the number of requested
3038 * stream IDs.
3039 */
3040int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
3041 struct usb_host_endpoint **eps, unsigned int num_eps,
3042 unsigned int num_streams, gfp_t mem_flags)
3043{
3044 int i, ret;
3045 struct xhci_hcd *xhci;
3046 struct xhci_virt_device *vdev;
3047 struct xhci_command *config_cmd;
3048 unsigned int ep_index;
3049 unsigned int num_stream_ctxs;
3050 unsigned long flags;
3051 u32 changed_ep_bitmask = 0;
3052
3053 if (!eps)
3054 return -EINVAL;
3055
3056 /* Add one to the number of streams requested to account for
3057 * stream 0 that is reserved for xHCI usage.
3058 */
3059 num_streams += 1;
3060 xhci = hcd_to_xhci(hcd);
3061 xhci_dbg(xhci, "Driver wants %u stream IDs (including stream 0).\n",
3062 num_streams);
3063
3064 config_cmd = xhci_alloc_command(xhci, true, true, mem_flags);
3065 if (!config_cmd) {
3066 xhci_dbg(xhci, "Could not allocate xHCI command structure.\n");
3067 return -ENOMEM;
3068 }
3069
3070 /* Check to make sure all endpoints are not already configured for
3071 * streams. While we're at it, find the maximum number of streams that
3072 * all the endpoints will support and check for duplicate endpoints.
3073 */
3074 spin_lock_irqsave(&xhci->lock, flags);
3075 ret = xhci_calculate_streams_and_bitmask(xhci, udev, eps,
3076 num_eps, &num_streams, &changed_ep_bitmask);
3077 if (ret < 0) {
3078 xhci_free_command(xhci, config_cmd);
3079 spin_unlock_irqrestore(&xhci->lock, flags);
3080 return ret;
3081 }
3082 if (num_streams <= 1) {
3083 xhci_warn(xhci, "WARN: endpoints can't handle "
3084 "more than one stream.\n");
3085 xhci_free_command(xhci, config_cmd);
3086 spin_unlock_irqrestore(&xhci->lock, flags);
3087 return -EINVAL;
3088 }
3089 vdev = xhci->devs[udev->slot_id];
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003090 /* Mark each endpoint as being in transition, so
Sarah Sharp8df75f42010-04-02 15:34:16 -07003091 * xhci_urb_enqueue() will reject all URBs.
3092 */
3093 for (i = 0; i < num_eps; i++) {
3094 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3095 vdev->eps[ep_index].ep_state |= EP_GETTING_STREAMS;
3096 }
3097 spin_unlock_irqrestore(&xhci->lock, flags);
3098
3099 /* Setup internal data structures and allocate HW data structures for
3100 * streams (but don't install the HW structures in the input context
3101 * until we're sure all memory allocation succeeded).
3102 */
3103 xhci_calculate_streams_entries(xhci, &num_streams, &num_stream_ctxs);
3104 xhci_dbg(xhci, "Need %u stream ctx entries for %u stream IDs.\n",
3105 num_stream_ctxs, num_streams);
3106
3107 for (i = 0; i < num_eps; i++) {
3108 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3109 vdev->eps[ep_index].stream_info = xhci_alloc_stream_info(xhci,
3110 num_stream_ctxs,
3111 num_streams, mem_flags);
3112 if (!vdev->eps[ep_index].stream_info)
3113 goto cleanup;
3114 /* Set maxPstreams in endpoint context and update deq ptr to
3115 * point to stream context array. FIXME
3116 */
3117 }
3118
3119 /* Set up the input context for a configure endpoint command. */
3120 for (i = 0; i < num_eps; i++) {
3121 struct xhci_ep_ctx *ep_ctx;
3122
3123 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3124 ep_ctx = xhci_get_ep_ctx(xhci, config_cmd->in_ctx, ep_index);
3125
3126 xhci_endpoint_copy(xhci, config_cmd->in_ctx,
3127 vdev->out_ctx, ep_index);
3128 xhci_setup_streams_ep_input_ctx(xhci, ep_ctx,
3129 vdev->eps[ep_index].stream_info);
3130 }
3131 /* Tell the HW to drop its old copy of the endpoint context info
3132 * and add the updated copy from the input context.
3133 */
3134 xhci_setup_input_ctx_for_config_ep(xhci, config_cmd->in_ctx,
3135 vdev->out_ctx, changed_ep_bitmask, changed_ep_bitmask);
3136
3137 /* Issue and wait for the configure endpoint command */
3138 ret = xhci_configure_endpoint(xhci, udev, config_cmd,
3139 false, false);
3140
3141 /* xHC rejected the configure endpoint command for some reason, so we
3142 * leave the old ring intact and free our internal streams data
3143 * structure.
3144 */
3145 if (ret < 0)
3146 goto cleanup;
3147
3148 spin_lock_irqsave(&xhci->lock, flags);
3149 for (i = 0; i < num_eps; i++) {
3150 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3151 vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
3152 xhci_dbg(xhci, "Slot %u ep ctx %u now has streams.\n",
3153 udev->slot_id, ep_index);
3154 vdev->eps[ep_index].ep_state |= EP_HAS_STREAMS;
3155 }
3156 xhci_free_command(xhci, config_cmd);
3157 spin_unlock_irqrestore(&xhci->lock, flags);
3158
3159 /* Subtract 1 for stream 0, which drivers can't use */
3160 return num_streams - 1;
3161
3162cleanup:
3163 /* If it didn't work, free the streams! */
3164 for (i = 0; i < num_eps; i++) {
3165 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3166 xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
Sarah Sharp8a007742010-04-30 15:37:56 -07003167 vdev->eps[ep_index].stream_info = NULL;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003168 /* FIXME Unset maxPstreams in endpoint context and
3169 * update deq ptr to point to normal string ring.
3170 */
3171 vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
3172 vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
3173 xhci_endpoint_zero(xhci, vdev, eps[i]);
3174 }
3175 xhci_free_command(xhci, config_cmd);
3176 return -ENOMEM;
3177}
3178
3179/* Transition the endpoint from using streams to being a "normal" endpoint
3180 * without streams.
3181 *
3182 * Modify the endpoint context state, submit a configure endpoint command,
3183 * and free all endpoint rings for streams if that completes successfully.
3184 */
3185int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
3186 struct usb_host_endpoint **eps, unsigned int num_eps,
3187 gfp_t mem_flags)
3188{
3189 int i, ret;
3190 struct xhci_hcd *xhci;
3191 struct xhci_virt_device *vdev;
3192 struct xhci_command *command;
3193 unsigned int ep_index;
3194 unsigned long flags;
3195 u32 changed_ep_bitmask;
3196
3197 xhci = hcd_to_xhci(hcd);
3198 vdev = xhci->devs[udev->slot_id];
3199
3200 /* Set up a configure endpoint command to remove the streams rings */
3201 spin_lock_irqsave(&xhci->lock, flags);
3202 changed_ep_bitmask = xhci_calculate_no_streams_bitmask(xhci,
3203 udev, eps, num_eps);
3204 if (changed_ep_bitmask == 0) {
3205 spin_unlock_irqrestore(&xhci->lock, flags);
3206 return -EINVAL;
3207 }
3208
3209 /* Use the xhci_command structure from the first endpoint. We may have
3210 * allocated too many, but the driver may call xhci_free_streams() for
3211 * each endpoint it grouped into one call to xhci_alloc_streams().
3212 */
3213 ep_index = xhci_get_endpoint_index(&eps[0]->desc);
3214 command = vdev->eps[ep_index].stream_info->free_streams_command;
3215 for (i = 0; i < num_eps; i++) {
3216 struct xhci_ep_ctx *ep_ctx;
3217
3218 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3219 ep_ctx = xhci_get_ep_ctx(xhci, command->in_ctx, ep_index);
3220 xhci->devs[udev->slot_id]->eps[ep_index].ep_state |=
3221 EP_GETTING_NO_STREAMS;
3222
3223 xhci_endpoint_copy(xhci, command->in_ctx,
3224 vdev->out_ctx, ep_index);
3225 xhci_setup_no_streams_ep_input_ctx(xhci, ep_ctx,
3226 &vdev->eps[ep_index]);
3227 }
3228 xhci_setup_input_ctx_for_config_ep(xhci, command->in_ctx,
3229 vdev->out_ctx, changed_ep_bitmask, changed_ep_bitmask);
3230 spin_unlock_irqrestore(&xhci->lock, flags);
3231
3232 /* Issue and wait for the configure endpoint command,
3233 * which must succeed.
3234 */
3235 ret = xhci_configure_endpoint(xhci, udev, command,
3236 false, true);
3237
3238 /* xHC rejected the configure endpoint command for some reason, so we
3239 * leave the streams rings intact.
3240 */
3241 if (ret < 0)
3242 return ret;
3243
3244 spin_lock_irqsave(&xhci->lock, flags);
3245 for (i = 0; i < num_eps; i++) {
3246 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3247 xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
Sarah Sharp8a007742010-04-30 15:37:56 -07003248 vdev->eps[ep_index].stream_info = NULL;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003249 /* FIXME Unset maxPstreams in endpoint context and
3250 * update deq ptr to point to normal string ring.
3251 */
3252 vdev->eps[ep_index].ep_state &= ~EP_GETTING_NO_STREAMS;
3253 vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
3254 }
3255 spin_unlock_irqrestore(&xhci->lock, flags);
3256
3257 return 0;
3258}
3259
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003260/*
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003261 * Deletes endpoint resources for endpoints that were active before a Reset
3262 * Device command, or a Disable Slot command. The Reset Device command leaves
3263 * the control endpoint intact, whereas the Disable Slot command deletes it.
3264 *
3265 * Must be called with xhci->lock held.
3266 */
3267void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
3268 struct xhci_virt_device *virt_dev, bool drop_control_ep)
3269{
3270 int i;
3271 unsigned int num_dropped_eps = 0;
3272 unsigned int drop_flags = 0;
3273
3274 for (i = (drop_control_ep ? 0 : 1); i < 31; i++) {
3275 if (virt_dev->eps[i].ring) {
3276 drop_flags |= 1 << i;
3277 num_dropped_eps++;
3278 }
3279 }
3280 xhci->num_active_eps -= num_dropped_eps;
3281 if (num_dropped_eps)
3282 xhci_dbg(xhci, "Dropped %u ep ctxs, flags = 0x%x, "
3283 "%u now active.\n",
3284 num_dropped_eps, drop_flags,
3285 xhci->num_active_eps);
3286}
3287
3288/*
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003289 * This submits a Reset Device Command, which will set the device state to 0,
3290 * set the device address to 0, and disable all the endpoints except the default
3291 * control endpoint. The USB core should come back and call
3292 * xhci_address_device(), and then re-set up the configuration. If this is
3293 * called because of a usb_reset_and_verify_device(), then the old alternate
3294 * settings will be re-installed through the normal bandwidth allocation
3295 * functions.
3296 *
3297 * Wait for the Reset Device command to finish. Remove all structures
3298 * associated with the endpoints that were disabled. Clear the input device
3299 * structure? Cache the rings? Reset the control endpoint 0 max packet size?
Andiry Xuf0615c42010-10-14 07:22:48 -07003300 *
3301 * If the virt_dev to be reset does not exist or does not match the udev,
3302 * it means the device is lost, possibly due to the xHC restore error and
3303 * re-initialization during S3/S4. In this case, call xhci_alloc_dev() to
3304 * re-allocate the device.
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003305 */
Andiry Xuf0615c42010-10-14 07:22:48 -07003306int xhci_discover_or_reset_device(struct usb_hcd *hcd, struct usb_device *udev)
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003307{
3308 int ret, i;
3309 unsigned long flags;
3310 struct xhci_hcd *xhci;
3311 unsigned int slot_id;
3312 struct xhci_virt_device *virt_dev;
3313 struct xhci_command *reset_device_cmd;
3314 int timeleft;
3315 int last_freed_endpoint;
Maarten Lankhorst001fd382011-06-01 23:27:50 +02003316 struct xhci_slot_ctx *slot_ctx;
Sarah Sharp2e279802011-09-02 11:05:50 -07003317 int old_active_eps = 0;
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003318
Andiry Xuf0615c42010-10-14 07:22:48 -07003319 ret = xhci_check_args(hcd, udev, NULL, 0, false, __func__);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003320 if (ret <= 0)
3321 return ret;
3322 xhci = hcd_to_xhci(hcd);
3323 slot_id = udev->slot_id;
3324 virt_dev = xhci->devs[slot_id];
Andiry Xuf0615c42010-10-14 07:22:48 -07003325 if (!virt_dev) {
3326 xhci_dbg(xhci, "The device to be reset with slot ID %u does "
3327 "not exist. Re-allocate the device\n", slot_id);
3328 ret = xhci_alloc_dev(hcd, udev);
3329 if (ret == 1)
3330 return 0;
3331 else
3332 return -EINVAL;
3333 }
3334
3335 if (virt_dev->udev != udev) {
3336 /* If the virt_dev and the udev does not match, this virt_dev
3337 * may belong to another udev.
3338 * Re-allocate the device.
3339 */
3340 xhci_dbg(xhci, "The device to be reset with slot ID %u does "
3341 "not match the udev. Re-allocate the device\n",
3342 slot_id);
3343 ret = xhci_alloc_dev(hcd, udev);
3344 if (ret == 1)
3345 return 0;
3346 else
3347 return -EINVAL;
3348 }
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003349
Maarten Lankhorst001fd382011-06-01 23:27:50 +02003350 /* If device is not setup, there is no point in resetting it */
3351 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
3352 if (GET_SLOT_STATE(le32_to_cpu(slot_ctx->dev_state)) ==
3353 SLOT_STATE_DISABLED)
3354 return 0;
3355
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003356 xhci_dbg(xhci, "Resetting device with slot ID %u\n", slot_id);
3357 /* Allocate the command structure that holds the struct completion.
3358 * Assume we're in process context, since the normal device reset
3359 * process has to wait for the device anyway. Storage devices are
3360 * reset as part of error handling, so use GFP_NOIO instead of
3361 * GFP_KERNEL.
3362 */
3363 reset_device_cmd = xhci_alloc_command(xhci, false, true, GFP_NOIO);
3364 if (!reset_device_cmd) {
3365 xhci_dbg(xhci, "Couldn't allocate command structure.\n");
3366 return -ENOMEM;
3367 }
3368
3369 /* Attempt to submit the Reset Device command to the command ring */
3370 spin_lock_irqsave(&xhci->lock, flags);
3371 reset_device_cmd->command_trb = xhci->cmd_ring->enqueue;
Paul Zimmerman7a3783e2010-11-17 16:26:50 -08003372
3373 /* Enqueue pointer can be left pointing to the link TRB,
3374 * we must handle that
3375 */
Matt Evansf5960b62011-06-01 10:22:55 +10003376 if (TRB_TYPE_LINK_LE32(reset_device_cmd->command_trb->link.control))
Paul Zimmerman7a3783e2010-11-17 16:26:50 -08003377 reset_device_cmd->command_trb =
3378 xhci->cmd_ring->enq_seg->next->trbs;
3379
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003380 list_add_tail(&reset_device_cmd->cmd_list, &virt_dev->cmd_list);
3381 ret = xhci_queue_reset_device(xhci, slot_id);
3382 if (ret) {
3383 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3384 list_del(&reset_device_cmd->cmd_list);
3385 spin_unlock_irqrestore(&xhci->lock, flags);
3386 goto command_cleanup;
3387 }
3388 xhci_ring_cmd_db(xhci);
3389 spin_unlock_irqrestore(&xhci->lock, flags);
3390
3391 /* Wait for the Reset Device command to finish */
3392 timeleft = wait_for_completion_interruptible_timeout(
3393 reset_device_cmd->completion,
3394 USB_CTRL_SET_TIMEOUT);
3395 if (timeleft <= 0) {
3396 xhci_warn(xhci, "%s while waiting for reset device command\n",
3397 timeleft == 0 ? "Timeout" : "Signal");
3398 spin_lock_irqsave(&xhci->lock, flags);
3399 /* The timeout might have raced with the event ring handler, so
3400 * only delete from the list if the item isn't poisoned.
3401 */
3402 if (reset_device_cmd->cmd_list.next != LIST_POISON1)
3403 list_del(&reset_device_cmd->cmd_list);
3404 spin_unlock_irqrestore(&xhci->lock, flags);
3405 ret = -ETIME;
3406 goto command_cleanup;
3407 }
3408
3409 /* The Reset Device command can't fail, according to the 0.95/0.96 spec,
3410 * unless we tried to reset a slot ID that wasn't enabled,
3411 * or the device wasn't in the addressed or configured state.
3412 */
3413 ret = reset_device_cmd->status;
3414 switch (ret) {
3415 case COMP_EBADSLT: /* 0.95 completion code for bad slot ID */
3416 case COMP_CTX_STATE: /* 0.96 completion code for same thing */
3417 xhci_info(xhci, "Can't reset device (slot ID %u) in %s state\n",
3418 slot_id,
3419 xhci_get_slot_state(xhci, virt_dev->out_ctx));
3420 xhci_info(xhci, "Not freeing device rings.\n");
3421 /* Don't treat this as an error. May change my mind later. */
3422 ret = 0;
3423 goto command_cleanup;
3424 case COMP_SUCCESS:
3425 xhci_dbg(xhci, "Successful reset device command.\n");
3426 break;
3427 default:
3428 if (xhci_is_vendor_info_code(xhci, ret))
3429 break;
3430 xhci_warn(xhci, "Unknown completion code %u for "
3431 "reset device command.\n", ret);
3432 ret = -EINVAL;
3433 goto command_cleanup;
3434 }
3435
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003436 /* Free up host controller endpoint resources */
3437 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
3438 spin_lock_irqsave(&xhci->lock, flags);
3439 /* Don't delete the default control endpoint resources */
3440 xhci_free_device_endpoint_resources(xhci, virt_dev, false);
3441 spin_unlock_irqrestore(&xhci->lock, flags);
3442 }
3443
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003444 /* Everything but endpoint 0 is disabled, so free or cache the rings. */
3445 last_freed_endpoint = 1;
3446 for (i = 1; i < 31; ++i) {
Dmitry Torokhov2dea75d2011-04-12 23:06:28 -07003447 struct xhci_virt_ep *ep = &virt_dev->eps[i];
3448
3449 if (ep->ep_state & EP_HAS_STREAMS) {
3450 xhci_free_stream_info(xhci, ep->stream_info);
3451 ep->stream_info = NULL;
3452 ep->ep_state &= ~EP_HAS_STREAMS;
3453 }
3454
3455 if (ep->ring) {
3456 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
3457 last_freed_endpoint = i;
3458 }
Sarah Sharp2e279802011-09-02 11:05:50 -07003459 if (!list_empty(&virt_dev->eps[i].bw_endpoint_list))
3460 xhci_drop_ep_from_interval_table(xhci,
3461 &virt_dev->eps[i].bw_info,
3462 virt_dev->bw_table,
3463 udev,
3464 &virt_dev->eps[i],
3465 virt_dev->tt_info);
Sarah Sharp9af5d712011-09-02 11:05:48 -07003466 xhci_clear_endpoint_bw_info(&virt_dev->eps[i].bw_info);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003467 }
Sarah Sharp2e279802011-09-02 11:05:50 -07003468 /* If necessary, update the number of active TTs on this root port */
3469 xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
3470
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003471 xhci_dbg(xhci, "Output context after successful reset device cmd:\n");
3472 xhci_dbg_ctx(xhci, virt_dev->out_ctx, last_freed_endpoint);
3473 ret = 0;
3474
3475command_cleanup:
3476 xhci_free_command(xhci, reset_device_cmd);
3477 return ret;
3478}
3479
3480/*
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003481 * At this point, the struct usb_device is about to go away, the device has
3482 * disconnected, and all traffic has been stopped and the endpoints have been
3483 * disabled. Free any HC data structures associated with that device.
3484 */
3485void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev)
3486{
3487 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003488 struct xhci_virt_device *virt_dev;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003489 unsigned long flags;
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003490 u32 state;
Andiry Xu64927732010-10-14 07:22:45 -07003491 int i, ret;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003492
Andiry Xu64927732010-10-14 07:22:45 -07003493 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
Sarah Sharp7bd89b42011-07-01 13:35:40 -07003494 /* If the host is halted due to driver unload, we still need to free the
3495 * device.
3496 */
3497 if (ret <= 0 && ret != -ENODEV)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003498 return;
Andiry Xu64927732010-10-14 07:22:45 -07003499
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003500 virt_dev = xhci->devs[udev->slot_id];
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003501
3502 /* Stop any wayward timer functions (which may grab the lock) */
3503 for (i = 0; i < 31; ++i) {
3504 virt_dev->eps[i].ep_state &= ~EP_HALT_PENDING;
3505 del_timer_sync(&virt_dev->eps[i].stop_cmd_timer);
3506 }
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003507
Andiry Xu65580b432011-09-23 14:19:52 -07003508 if (udev->usb2_hw_lpm_enabled) {
3509 xhci_set_usb2_hardware_lpm(hcd, udev, 0);
3510 udev->usb2_hw_lpm_enabled = 0;
3511 }
3512
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003513 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003514 /* Don't disable the slot if the host controller is dead. */
3515 state = xhci_readl(xhci, &xhci->op_regs->status);
Sarah Sharp7bd89b42011-07-01 13:35:40 -07003516 if (state == 0xffffffff || (xhci->xhc_state & XHCI_STATE_DYING) ||
3517 (xhci->xhc_state & XHCI_STATE_HALTED)) {
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003518 xhci_free_virt_device(xhci, udev->slot_id);
3519 spin_unlock_irqrestore(&xhci->lock, flags);
3520 return;
3521 }
3522
Sarah Sharp23e3be12009-04-29 19:05:20 -07003523 if (xhci_queue_slot_control(xhci, TRB_DISABLE_SLOT, udev->slot_id)) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003524 spin_unlock_irqrestore(&xhci->lock, flags);
3525 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3526 return;
3527 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07003528 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003529 spin_unlock_irqrestore(&xhci->lock, flags);
3530 /*
3531 * Event command completion handler will free any data structures
Sarah Sharpf88ba782009-05-14 11:44:22 -07003532 * associated with the slot. XXX Can free sleep?
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003533 */
3534}
3535
3536/*
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003537 * Checks if we have enough host controller resources for the default control
3538 * endpoint.
3539 *
3540 * Must be called with xhci->lock held.
3541 */
3542static int xhci_reserve_host_control_ep_resources(struct xhci_hcd *xhci)
3543{
3544 if (xhci->num_active_eps + 1 > xhci->limit_active_eps) {
3545 xhci_dbg(xhci, "Not enough ep ctxs: "
3546 "%u active, need to add 1, limit is %u.\n",
3547 xhci->num_active_eps, xhci->limit_active_eps);
3548 return -ENOMEM;
3549 }
3550 xhci->num_active_eps += 1;
3551 xhci_dbg(xhci, "Adding 1 ep ctx, %u now active.\n",
3552 xhci->num_active_eps);
3553 return 0;
3554}
3555
3556
3557/*
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003558 * Returns 0 if the xHC ran out of device slots, the Enable Slot command
3559 * timed out, or allocating memory failed. Returns 1 on success.
3560 */
3561int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev)
3562{
3563 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3564 unsigned long flags;
3565 int timeleft;
3566 int ret;
Elric Fu75382342012-06-27 16:31:52 +08003567 union xhci_trb *cmd_trb;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003568
3569 spin_lock_irqsave(&xhci->lock, flags);
Elric Fu75382342012-06-27 16:31:52 +08003570 cmd_trb = xhci->cmd_ring->dequeue;
Sarah Sharp23e3be12009-04-29 19:05:20 -07003571 ret = xhci_queue_slot_control(xhci, TRB_ENABLE_SLOT, 0);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003572 if (ret) {
3573 spin_unlock_irqrestore(&xhci->lock, flags);
3574 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3575 return 0;
3576 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07003577 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003578 spin_unlock_irqrestore(&xhci->lock, flags);
3579
3580 /* XXX: how much time for xHC slot assignment? */
3581 timeleft = wait_for_completion_interruptible_timeout(&xhci->addr_dev,
Elric Fu75382342012-06-27 16:31:52 +08003582 XHCI_CMD_DEFAULT_TIMEOUT);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003583 if (timeleft <= 0) {
3584 xhci_warn(xhci, "%s while waiting for a slot\n",
3585 timeleft == 0 ? "Timeout" : "Signal");
Elric Fu75382342012-06-27 16:31:52 +08003586 /* cancel the enable slot request */
3587 return xhci_cancel_cmd(xhci, NULL, cmd_trb);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003588 }
3589
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003590 if (!xhci->slot_id) {
3591 xhci_err(xhci, "Error while assigning device slot ID\n");
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003592 return 0;
3593 }
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003594
3595 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
3596 spin_lock_irqsave(&xhci->lock, flags);
3597 ret = xhci_reserve_host_control_ep_resources(xhci);
3598 if (ret) {
3599 spin_unlock_irqrestore(&xhci->lock, flags);
3600 xhci_warn(xhci, "Not enough host resources, "
3601 "active endpoint contexts = %u\n",
3602 xhci->num_active_eps);
3603 goto disable_slot;
3604 }
3605 spin_unlock_irqrestore(&xhci->lock, flags);
3606 }
3607 /* Use GFP_NOIO, since this function can be called from
Sarah Sharpa6d940d2010-12-28 13:08:42 -08003608 * xhci_discover_or_reset_device(), which may be called as part of
3609 * mass storage driver error handling.
3610 */
3611 if (!xhci_alloc_virt_device(xhci, xhci->slot_id, udev, GFP_NOIO)) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003612 xhci_warn(xhci, "Could not allocate xHCI USB device data structures\n");
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003613 goto disable_slot;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003614 }
3615 udev->slot_id = xhci->slot_id;
3616 /* Is this a LS or FS device under a HS hub? */
3617 /* Hub or peripherial? */
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003618 return 1;
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003619
3620disable_slot:
3621 /* Disable slot, if we can do it without mem alloc */
3622 spin_lock_irqsave(&xhci->lock, flags);
3623 if (!xhci_queue_slot_control(xhci, TRB_DISABLE_SLOT, udev->slot_id))
3624 xhci_ring_cmd_db(xhci);
3625 spin_unlock_irqrestore(&xhci->lock, flags);
3626 return 0;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003627}
3628
3629/*
3630 * Issue an Address Device command (which will issue a SetAddress request to
3631 * the device).
3632 * We should be protected by the usb_address0_mutex in khubd's hub_port_init, so
3633 * we should only issue and wait on one address command at the same time.
3634 *
3635 * We add one to the device address issued by the hardware because the USB core
3636 * uses address 1 for the root hubs (even though they're not really devices).
3637 */
3638int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev)
3639{
3640 unsigned long flags;
3641 int timeleft;
3642 struct xhci_virt_device *virt_dev;
3643 int ret = 0;
3644 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
John Yound115b042009-07-27 12:05:15 -07003645 struct xhci_slot_ctx *slot_ctx;
3646 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp8e595a52009-07-27 12:03:31 -07003647 u64 temp_64;
Elric Fu75382342012-06-27 16:31:52 +08003648 union xhci_trb *cmd_trb;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003649
3650 if (!udev->slot_id) {
3651 xhci_dbg(xhci, "Bad Slot ID %d\n", udev->slot_id);
3652 return -EINVAL;
3653 }
3654
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003655 virt_dev = xhci->devs[udev->slot_id];
3656
Matt Evans7ed603e2011-03-29 13:40:56 +11003657 if (WARN_ON(!virt_dev)) {
3658 /*
3659 * In plug/unplug torture test with an NEC controller,
3660 * a zero-dereference was observed once due to virt_dev = 0.
3661 * Print useful debug rather than crash if it is observed again!
3662 */
3663 xhci_warn(xhci, "Virt dev invalid for slot_id 0x%x!\n",
3664 udev->slot_id);
3665 return -EINVAL;
3666 }
3667
Andiry Xuf0615c42010-10-14 07:22:48 -07003668 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
3669 /*
3670 * If this is the first Set Address since device plug-in or
3671 * virt_device realloaction after a resume with an xHCI power loss,
3672 * then set up the slot context.
3673 */
3674 if (!slot_ctx->dev_info)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003675 xhci_setup_addressable_virt_dev(xhci, udev);
Andiry Xuf0615c42010-10-14 07:22:48 -07003676 /* Otherwise, update the control endpoint ring enqueue pointer. */
Sarah Sharp2d1ee592010-07-09 17:08:54 +02003677 else
3678 xhci_copy_ep0_dequeue_into_input_ctx(xhci, udev);
Sarah Sharpd31c2852011-11-03 13:06:08 -07003679 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
3680 ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG | EP0_FLAG);
3681 ctrl_ctx->drop_flags = 0;
3682
Sarah Sharp66e49d82009-07-27 12:03:46 -07003683 xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07003684 xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003685
Sarah Sharpf88ba782009-05-14 11:44:22 -07003686 spin_lock_irqsave(&xhci->lock, flags);
Elric Fu75382342012-06-27 16:31:52 +08003687 cmd_trb = xhci->cmd_ring->dequeue;
John Yound115b042009-07-27 12:05:15 -07003688 ret = xhci_queue_address_device(xhci, virt_dev->in_ctx->dma,
3689 udev->slot_id);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003690 if (ret) {
3691 spin_unlock_irqrestore(&xhci->lock, flags);
3692 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3693 return ret;
3694 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07003695 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003696 spin_unlock_irqrestore(&xhci->lock, flags);
3697
3698 /* ctrl tx can take up to 5 sec; XXX: need more time for xHC? */
3699 timeleft = wait_for_completion_interruptible_timeout(&xhci->addr_dev,
Elric Fu75382342012-06-27 16:31:52 +08003700 XHCI_CMD_DEFAULT_TIMEOUT);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003701 /* FIXME: From section 4.3.4: "Software shall be responsible for timing
3702 * the SetAddress() "recovery interval" required by USB and aborting the
3703 * command on a timeout.
3704 */
3705 if (timeleft <= 0) {
Andiry Xucd681762011-09-23 14:19:55 -07003706 xhci_warn(xhci, "%s while waiting for address device command\n",
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003707 timeleft == 0 ? "Timeout" : "Signal");
Elric Fu75382342012-06-27 16:31:52 +08003708 /* cancel the address device command */
3709 ret = xhci_cancel_cmd(xhci, NULL, cmd_trb);
3710 if (ret < 0)
3711 return ret;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003712 return -ETIME;
3713 }
3714
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003715 switch (virt_dev->cmd_status) {
3716 case COMP_CTX_STATE:
3717 case COMP_EBADSLT:
3718 xhci_err(xhci, "Setup ERROR: address device command for slot %d.\n",
3719 udev->slot_id);
3720 ret = -EINVAL;
3721 break;
3722 case COMP_TX_ERR:
3723 dev_warn(&udev->dev, "Device not responding to set address.\n");
3724 ret = -EPROTO;
3725 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08003726 case COMP_DEV_ERR:
3727 dev_warn(&udev->dev, "ERROR: Incompatible device for address "
3728 "device command.\n");
3729 ret = -ENODEV;
3730 break;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003731 case COMP_SUCCESS:
3732 xhci_dbg(xhci, "Successful Address Device command\n");
3733 break;
3734 default:
3735 xhci_err(xhci, "ERROR: unexpected command completion "
3736 "code 0x%x.\n", virt_dev->cmd_status);
Sarah Sharp66e49d82009-07-27 12:03:46 -07003737 xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07003738 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003739 ret = -EINVAL;
3740 break;
3741 }
3742 if (ret) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003743 return ret;
3744 }
Sarah Sharp8e595a52009-07-27 12:03:31 -07003745 temp_64 = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
3746 xhci_dbg(xhci, "Op regs DCBAA ptr = %#016llx\n", temp_64);
3747 xhci_dbg(xhci, "Slot ID %d dcbaa entry @%p = %#016llx\n",
Matt Evans28ccd292011-03-29 13:40:46 +11003748 udev->slot_id,
3749 &xhci->dcbaa->dev_context_ptrs[udev->slot_id],
3750 (unsigned long long)
3751 le64_to_cpu(xhci->dcbaa->dev_context_ptrs[udev->slot_id]));
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07003752 xhci_dbg(xhci, "Output Context DMA address = %#08llx\n",
John Yound115b042009-07-27 12:05:15 -07003753 (unsigned long long)virt_dev->out_ctx->dma);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003754 xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07003755 xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003756 xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07003757 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003758 /*
3759 * USB core uses address 1 for the roothubs, so we add one to the
3760 * address given back to us by the HC.
3761 */
John Yound115b042009-07-27 12:05:15 -07003762 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
Andiry Xuc8d4af82010-10-14 07:22:51 -07003763 /* Use kernel assigned address for devices; store xHC assigned
3764 * address locally. */
Matt Evans28ccd292011-03-29 13:40:46 +11003765 virt_dev->address = (le32_to_cpu(slot_ctx->dev_state) & DEV_ADDR_MASK)
3766 + 1;
Sarah Sharpf94e01862009-04-27 19:58:38 -07003767 /* Zero the input context control for later use */
John Yound115b042009-07-27 12:05:15 -07003768 ctrl_ctx->add_flags = 0;
3769 ctrl_ctx->drop_flags = 0;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003770
Andiry Xuc8d4af82010-10-14 07:22:51 -07003771 xhci_dbg(xhci, "Internal device address = %d\n", virt_dev->address);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003772
3773 return 0;
3774}
3775
Andiry Xu95743232011-09-23 14:19:51 -07003776#ifdef CONFIG_USB_SUSPEND
3777
3778/* BESL to HIRD Encoding array for USB2 LPM */
3779static int xhci_besl_encoding[16] = {125, 150, 200, 300, 400, 500, 1000, 2000,
3780 3000, 4000, 5000, 6000, 7000, 8000, 9000, 10000};
3781
3782/* Calculate HIRD/BESL for USB2 PORTPMSC*/
Andiry Xuf99298b2011-12-12 16:45:28 +08003783static int xhci_calculate_hird_besl(struct xhci_hcd *xhci,
3784 struct usb_device *udev)
Andiry Xu95743232011-09-23 14:19:51 -07003785{
Andiry Xuf99298b2011-12-12 16:45:28 +08003786 int u2del, besl, besl_host;
3787 int besl_device = 0;
3788 u32 field;
Andiry Xu95743232011-09-23 14:19:51 -07003789
Andiry Xuf99298b2011-12-12 16:45:28 +08003790 u2del = HCS_U2_LATENCY(xhci->hcs_params3);
3791 field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
3792
3793 if (field & USB_BESL_SUPPORT) {
3794 for (besl_host = 0; besl_host < 16; besl_host++) {
3795 if (xhci_besl_encoding[besl_host] >= u2del)
Andiry Xu95743232011-09-23 14:19:51 -07003796 break;
3797 }
Andiry Xuf99298b2011-12-12 16:45:28 +08003798 /* Use baseline BESL value as default */
3799 if (field & USB_BESL_BASELINE_VALID)
3800 besl_device = USB_GET_BESL_BASELINE(field);
3801 else if (field & USB_BESL_DEEP_VALID)
3802 besl_device = USB_GET_BESL_DEEP(field);
Andiry Xu95743232011-09-23 14:19:51 -07003803 } else {
3804 if (u2del <= 50)
Andiry Xuf99298b2011-12-12 16:45:28 +08003805 besl_host = 0;
Andiry Xu95743232011-09-23 14:19:51 -07003806 else
Andiry Xuf99298b2011-12-12 16:45:28 +08003807 besl_host = (u2del - 51) / 75 + 1;
Andiry Xu95743232011-09-23 14:19:51 -07003808 }
3809
Andiry Xuf99298b2011-12-12 16:45:28 +08003810 besl = besl_host + besl_device;
3811 if (besl > 15)
3812 besl = 15;
3813
3814 return besl;
Andiry Xu95743232011-09-23 14:19:51 -07003815}
3816
3817static int xhci_usb2_software_lpm_test(struct usb_hcd *hcd,
3818 struct usb_device *udev)
3819{
3820 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3821 struct dev_info *dev_info;
3822 __le32 __iomem **port_array;
3823 __le32 __iomem *addr, *pm_addr;
3824 u32 temp, dev_id;
3825 unsigned int port_num;
3826 unsigned long flags;
Andiry Xuf99298b2011-12-12 16:45:28 +08003827 int hird;
Andiry Xu95743232011-09-23 14:19:51 -07003828 int ret;
3829
3830 if (hcd->speed == HCD_USB3 || !xhci->sw_lpm_support ||
3831 !udev->lpm_capable)
3832 return -EINVAL;
3833
3834 /* we only support lpm for non-hub device connected to root hub yet */
3835 if (!udev->parent || udev->parent->parent ||
3836 udev->descriptor.bDeviceClass == USB_CLASS_HUB)
3837 return -EINVAL;
3838
3839 spin_lock_irqsave(&xhci->lock, flags);
3840
3841 /* Look for devices in lpm_failed_devs list */
3842 dev_id = le16_to_cpu(udev->descriptor.idVendor) << 16 |
3843 le16_to_cpu(udev->descriptor.idProduct);
3844 list_for_each_entry(dev_info, &xhci->lpm_failed_devs, list) {
3845 if (dev_info->dev_id == dev_id) {
3846 ret = -EINVAL;
3847 goto finish;
3848 }
3849 }
3850
3851 port_array = xhci->usb2_ports;
3852 port_num = udev->portnum - 1;
3853
3854 if (port_num > HCS_MAX_PORTS(xhci->hcs_params1)) {
3855 xhci_dbg(xhci, "invalid port number %d\n", udev->portnum);
3856 ret = -EINVAL;
3857 goto finish;
3858 }
3859
3860 /*
3861 * Test USB 2.0 software LPM.
3862 * FIXME: some xHCI 1.0 hosts may implement a new register to set up
3863 * hardware-controlled USB 2.0 LPM. See section 5.4.11 and 4.23.5.1.1.1
3864 * in the June 2011 errata release.
3865 */
3866 xhci_dbg(xhci, "test port %d software LPM\n", port_num);
3867 /*
3868 * Set L1 Device Slot and HIRD/BESL.
3869 * Check device's USB 2.0 extension descriptor to determine whether
3870 * HIRD or BESL shoule be used. See USB2.0 LPM errata.
3871 */
3872 pm_addr = port_array[port_num] + 1;
Andiry Xuf99298b2011-12-12 16:45:28 +08003873 hird = xhci_calculate_hird_besl(xhci, udev);
Andiry Xu95743232011-09-23 14:19:51 -07003874 temp = PORT_L1DS(udev->slot_id) | PORT_HIRD(hird);
3875 xhci_writel(xhci, temp, pm_addr);
3876
3877 /* Set port link state to U2(L1) */
3878 addr = port_array[port_num];
3879 xhci_set_link_state(xhci, port_array, port_num, XDEV_U2);
3880
3881 /* wait for ACK */
3882 spin_unlock_irqrestore(&xhci->lock, flags);
3883 msleep(10);
3884 spin_lock_irqsave(&xhci->lock, flags);
3885
3886 /* Check L1 Status */
3887 ret = handshake(xhci, pm_addr, PORT_L1S_MASK, PORT_L1S_SUCCESS, 125);
3888 if (ret != -ETIMEDOUT) {
3889 /* enter L1 successfully */
3890 temp = xhci_readl(xhci, addr);
3891 xhci_dbg(xhci, "port %d entered L1 state, port status 0x%x\n",
3892 port_num, temp);
3893 ret = 0;
3894 } else {
3895 temp = xhci_readl(xhci, pm_addr);
3896 xhci_dbg(xhci, "port %d software lpm failed, L1 status %d\n",
3897 port_num, temp & PORT_L1S_MASK);
3898 ret = -EINVAL;
3899 }
3900
3901 /* Resume the port */
3902 xhci_set_link_state(xhci, port_array, port_num, XDEV_U0);
3903
3904 spin_unlock_irqrestore(&xhci->lock, flags);
3905 msleep(10);
3906 spin_lock_irqsave(&xhci->lock, flags);
3907
3908 /* Clear PLC */
3909 xhci_test_and_clear_bit(xhci, port_array, port_num, PORT_PLC);
3910
3911 /* Check PORTSC to make sure the device is in the right state */
3912 if (!ret) {
3913 temp = xhci_readl(xhci, addr);
3914 xhci_dbg(xhci, "resumed port %d status 0x%x\n", port_num, temp);
3915 if (!(temp & PORT_CONNECT) || !(temp & PORT_PE) ||
3916 (temp & PORT_PLS_MASK) != XDEV_U0) {
3917 xhci_dbg(xhci, "port L1 resume fail\n");
3918 ret = -EINVAL;
3919 }
3920 }
3921
3922 if (ret) {
3923 /* Insert dev to lpm_failed_devs list */
3924 xhci_warn(xhci, "device LPM test failed, may disconnect and "
3925 "re-enumerate\n");
3926 dev_info = kzalloc(sizeof(struct dev_info), GFP_ATOMIC);
3927 if (!dev_info) {
3928 ret = -ENOMEM;
3929 goto finish;
3930 }
3931 dev_info->dev_id = dev_id;
3932 INIT_LIST_HEAD(&dev_info->list);
3933 list_add(&dev_info->list, &xhci->lpm_failed_devs);
3934 } else {
3935 xhci_ring_device(xhci, udev->slot_id);
3936 }
3937
3938finish:
3939 spin_unlock_irqrestore(&xhci->lock, flags);
3940 return ret;
3941}
3942
Andiry Xu65580b432011-09-23 14:19:52 -07003943int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
3944 struct usb_device *udev, int enable)
3945{
3946 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3947 __le32 __iomem **port_array;
3948 __le32 __iomem *pm_addr;
3949 u32 temp;
3950 unsigned int port_num;
3951 unsigned long flags;
Andiry Xuf99298b2011-12-12 16:45:28 +08003952 int hird;
Andiry Xu65580b432011-09-23 14:19:52 -07003953
3954 if (hcd->speed == HCD_USB3 || !xhci->hw_lpm_support ||
3955 !udev->lpm_capable)
3956 return -EPERM;
3957
3958 if (!udev->parent || udev->parent->parent ||
3959 udev->descriptor.bDeviceClass == USB_CLASS_HUB)
3960 return -EPERM;
3961
3962 if (udev->usb2_hw_lpm_capable != 1)
3963 return -EPERM;
3964
3965 spin_lock_irqsave(&xhci->lock, flags);
3966
3967 port_array = xhci->usb2_ports;
3968 port_num = udev->portnum - 1;
3969 pm_addr = port_array[port_num] + 1;
3970 temp = xhci_readl(xhci, pm_addr);
3971
3972 xhci_dbg(xhci, "%s port %d USB2 hardware LPM\n",
3973 enable ? "enable" : "disable", port_num);
3974
Andiry Xuf99298b2011-12-12 16:45:28 +08003975 hird = xhci_calculate_hird_besl(xhci, udev);
Andiry Xu65580b432011-09-23 14:19:52 -07003976
3977 if (enable) {
3978 temp &= ~PORT_HIRD_MASK;
3979 temp |= PORT_HIRD(hird) | PORT_RWE;
3980 xhci_writel(xhci, temp, pm_addr);
3981 temp = xhci_readl(xhci, pm_addr);
3982 temp |= PORT_HLE;
3983 xhci_writel(xhci, temp, pm_addr);
3984 } else {
3985 temp &= ~(PORT_HLE | PORT_RWE | PORT_HIRD_MASK);
3986 xhci_writel(xhci, temp, pm_addr);
3987 }
3988
3989 spin_unlock_irqrestore(&xhci->lock, flags);
3990 return 0;
3991}
3992
Andiry Xu95743232011-09-23 14:19:51 -07003993int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
3994{
3995 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3996 int ret;
3997
3998 ret = xhci_usb2_software_lpm_test(hcd, udev);
Andiry Xu65580b432011-09-23 14:19:52 -07003999 if (!ret) {
Andiry Xu95743232011-09-23 14:19:51 -07004000 xhci_dbg(xhci, "software LPM test succeed\n");
Andiry Xu65580b432011-09-23 14:19:52 -07004001 if (xhci->hw_lpm_support == 1) {
4002 udev->usb2_hw_lpm_capable = 1;
4003 ret = xhci_set_usb2_hardware_lpm(hcd, udev, 1);
4004 if (!ret)
4005 udev->usb2_hw_lpm_enabled = 1;
4006 }
4007 }
Andiry Xu95743232011-09-23 14:19:51 -07004008
4009 return 0;
4010}
4011
4012#else
4013
Andiry Xu65580b432011-09-23 14:19:52 -07004014int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
4015 struct usb_device *udev, int enable)
4016{
4017 return 0;
4018}
4019
Andiry Xu95743232011-09-23 14:19:51 -07004020int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
4021{
4022 return 0;
4023}
4024
4025#endif /* CONFIG_USB_SUSPEND */
4026
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004027/* Once a hub descriptor is fetched for a device, we need to update the xHC's
4028 * internal data structures for the device.
4029 */
4030int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
4031 struct usb_tt *tt, gfp_t mem_flags)
4032{
4033 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4034 struct xhci_virt_device *vdev;
4035 struct xhci_command *config_cmd;
4036 struct xhci_input_control_ctx *ctrl_ctx;
4037 struct xhci_slot_ctx *slot_ctx;
4038 unsigned long flags;
4039 unsigned think_time;
4040 int ret;
4041
4042 /* Ignore root hubs */
4043 if (!hdev->parent)
4044 return 0;
4045
4046 vdev = xhci->devs[hdev->slot_id];
4047 if (!vdev) {
4048 xhci_warn(xhci, "Cannot update hub desc for unknown device.\n");
4049 return -EINVAL;
4050 }
Sarah Sharpa1d78c12009-12-09 15:59:03 -08004051 config_cmd = xhci_alloc_command(xhci, true, true, mem_flags);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004052 if (!config_cmd) {
4053 xhci_dbg(xhci, "Could not allocate xHCI command structure.\n");
4054 return -ENOMEM;
4055 }
4056
4057 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp839c8172011-09-02 11:05:47 -07004058 if (hdev->speed == USB_SPEED_HIGH &&
4059 xhci_alloc_tt_info(xhci, vdev, hdev, tt, GFP_ATOMIC)) {
4060 xhci_dbg(xhci, "Could not allocate xHCI TT structure.\n");
4061 xhci_free_command(xhci, config_cmd);
4062 spin_unlock_irqrestore(&xhci->lock, flags);
4063 return -ENOMEM;
4064 }
4065
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004066 xhci_slot_copy(xhci, config_cmd->in_ctx, vdev->out_ctx);
4067 ctrl_ctx = xhci_get_input_control_ctx(xhci, config_cmd->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11004068 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004069 slot_ctx = xhci_get_slot_ctx(xhci, config_cmd->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11004070 slot_ctx->dev_info |= cpu_to_le32(DEV_HUB);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004071 if (tt->multi)
Matt Evans28ccd292011-03-29 13:40:46 +11004072 slot_ctx->dev_info |= cpu_to_le32(DEV_MTT);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004073 if (xhci->hci_version > 0x95) {
4074 xhci_dbg(xhci, "xHCI version %x needs hub "
4075 "TT think time and number of ports\n",
4076 (unsigned int) xhci->hci_version);
Matt Evans28ccd292011-03-29 13:40:46 +11004077 slot_ctx->dev_info2 |= cpu_to_le32(XHCI_MAX_PORTS(hdev->maxchild));
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004078 /* Set TT think time - convert from ns to FS bit times.
4079 * 0 = 8 FS bit times, 1 = 16 FS bit times,
4080 * 2 = 24 FS bit times, 3 = 32 FS bit times.
Andiry Xu700b4172011-05-05 18:14:05 +08004081 *
4082 * xHCI 1.0: this field shall be 0 if the device is not a
4083 * High-spped hub.
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004084 */
4085 think_time = tt->think_time;
4086 if (think_time != 0)
4087 think_time = (think_time / 666) - 1;
Andiry Xu700b4172011-05-05 18:14:05 +08004088 if (xhci->hci_version < 0x100 || hdev->speed == USB_SPEED_HIGH)
4089 slot_ctx->tt_info |=
4090 cpu_to_le32(TT_THINK_TIME(think_time));
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004091 } else {
4092 xhci_dbg(xhci, "xHCI version %x doesn't need hub "
4093 "TT think time or number of ports\n",
4094 (unsigned int) xhci->hci_version);
4095 }
4096 slot_ctx->dev_state = 0;
4097 spin_unlock_irqrestore(&xhci->lock, flags);
4098
4099 xhci_dbg(xhci, "Set up %s for hub device.\n",
4100 (xhci->hci_version > 0x95) ?
4101 "configure endpoint" : "evaluate context");
4102 xhci_dbg(xhci, "Slot %u Input Context:\n", hdev->slot_id);
4103 xhci_dbg_ctx(xhci, config_cmd->in_ctx, 0);
4104
4105 /* Issue and wait for the configure endpoint or
4106 * evaluate context command.
4107 */
4108 if (xhci->hci_version > 0x95)
4109 ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
4110 false, false);
4111 else
4112 ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
4113 true, false);
4114
4115 xhci_dbg(xhci, "Slot %u Output Context:\n", hdev->slot_id);
4116 xhci_dbg_ctx(xhci, vdev->out_ctx, 0);
4117
4118 xhci_free_command(xhci, config_cmd);
4119 return ret;
4120}
4121
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004122int xhci_get_frame(struct usb_hcd *hcd)
4123{
4124 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4125 /* EHCI mods by the periodic size. Why? */
4126 return xhci_readl(xhci, &xhci->run_regs->microframe_index) >> 3;
4127}
4128
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004129int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks)
4130{
4131 struct xhci_hcd *xhci;
4132 struct device *dev = hcd->self.controller;
4133 int retval;
4134 u32 temp;
4135
Andiry Xufdaf8b32012-03-05 17:49:38 +08004136 /* Accept arbitrarily long scatter-gather lists */
4137 hcd->self.sg_tablesize = ~0;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004138
4139 if (usb_hcd_is_primary_hcd(hcd)) {
4140 xhci = kzalloc(sizeof(struct xhci_hcd), GFP_KERNEL);
4141 if (!xhci)
4142 return -ENOMEM;
4143 *((struct xhci_hcd **) hcd->hcd_priv) = xhci;
4144 xhci->main_hcd = hcd;
4145 /* Mark the first roothub as being USB 2.0.
4146 * The xHCI driver will register the USB 3.0 roothub.
4147 */
4148 hcd->speed = HCD_USB2;
4149 hcd->self.root_hub->speed = USB_SPEED_HIGH;
4150 /*
4151 * USB 2.0 roothub under xHCI has an integrated TT,
4152 * (rate matching hub) as opposed to having an OHCI/UHCI
4153 * companion controller.
4154 */
4155 hcd->has_tt = 1;
4156 } else {
4157 /* xHCI private pointer was set in xhci_pci_probe for the second
4158 * registered roothub.
4159 */
4160 xhci = hcd_to_xhci(hcd);
4161 temp = xhci_readl(xhci, &xhci->cap_regs->hcc_params);
4162 if (HCC_64BIT_ADDR(temp)) {
4163 xhci_dbg(xhci, "Enabling 64-bit DMA addresses.\n");
4164 dma_set_mask(hcd->self.controller, DMA_BIT_MASK(64));
4165 } else {
4166 dma_set_mask(hcd->self.controller, DMA_BIT_MASK(32));
4167 }
4168 return 0;
4169 }
4170
4171 xhci->cap_regs = hcd->regs;
4172 xhci->op_regs = hcd->regs +
4173 HC_LENGTH(xhci_readl(xhci, &xhci->cap_regs->hc_capbase));
4174 xhci->run_regs = hcd->regs +
4175 (xhci_readl(xhci, &xhci->cap_regs->run_regs_off) & RTSOFF_MASK);
4176 /* Cache read-only capability registers */
4177 xhci->hcs_params1 = xhci_readl(xhci, &xhci->cap_regs->hcs_params1);
4178 xhci->hcs_params2 = xhci_readl(xhci, &xhci->cap_regs->hcs_params2);
4179 xhci->hcs_params3 = xhci_readl(xhci, &xhci->cap_regs->hcs_params3);
4180 xhci->hcc_params = xhci_readl(xhci, &xhci->cap_regs->hc_capbase);
4181 xhci->hci_version = HC_VERSION(xhci->hcc_params);
4182 xhci->hcc_params = xhci_readl(xhci, &xhci->cap_regs->hcc_params);
4183 xhci_print_registers(xhci);
4184
4185 get_quirks(dev, xhci);
4186
4187 /* Make sure the HC is halted. */
4188 retval = xhci_halt(xhci);
4189 if (retval)
4190 goto error;
4191
4192 xhci_dbg(xhci, "Resetting HCD\n");
4193 /* Reset the internal HC memory state and registers. */
4194 retval = xhci_reset(xhci);
4195 if (retval)
4196 goto error;
4197 xhci_dbg(xhci, "Reset complete\n");
4198
4199 temp = xhci_readl(xhci, &xhci->cap_regs->hcc_params);
4200 if (HCC_64BIT_ADDR(temp)) {
4201 xhci_dbg(xhci, "Enabling 64-bit DMA addresses.\n");
4202 dma_set_mask(hcd->self.controller, DMA_BIT_MASK(64));
4203 } else {
4204 dma_set_mask(hcd->self.controller, DMA_BIT_MASK(32));
4205 }
4206
4207 xhci_dbg(xhci, "Calling HCD init\n");
4208 /* Initialize HCD and host controller data structures. */
4209 retval = xhci_init(hcd);
4210 if (retval)
4211 goto error;
4212 xhci_dbg(xhci, "Called HCD init\n");
4213 return 0;
4214error:
4215 kfree(xhci);
4216 return retval;
4217}
4218
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004219MODULE_DESCRIPTION(DRIVER_DESC);
4220MODULE_AUTHOR(DRIVER_AUTHOR);
4221MODULE_LICENSE("GPL");
4222
4223static int __init xhci_hcd_init(void)
4224{
Sebastian Andrzej Siewior0cc47d52011-09-23 14:20:02 -07004225 int retval;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004226
4227 retval = xhci_register_pci();
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004228 if (retval < 0) {
4229 printk(KERN_DEBUG "Problem registering PCI driver.");
4230 return retval;
4231 }
Sebastian Andrzej Siewior3429e912012-03-13 16:57:41 +02004232 retval = xhci_register_plat();
4233 if (retval < 0) {
4234 printk(KERN_DEBUG "Problem registering platform driver.");
4235 goto unreg_pci;
4236 }
Sarah Sharp98441972009-05-14 11:44:18 -07004237 /*
4238 * Check the compiler generated sizes of structures that must be laid
4239 * out in specific ways for hardware access.
4240 */
4241 BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
4242 BUILD_BUG_ON(sizeof(struct xhci_slot_ctx) != 8*32/8);
4243 BUILD_BUG_ON(sizeof(struct xhci_ep_ctx) != 8*32/8);
4244 /* xhci_device_control has eight fields, and also
4245 * embeds one xhci_slot_ctx and 31 xhci_ep_ctx
4246 */
Sarah Sharp98441972009-05-14 11:44:18 -07004247 BUILD_BUG_ON(sizeof(struct xhci_stream_ctx) != 4*32/8);
4248 BUILD_BUG_ON(sizeof(union xhci_trb) != 4*32/8);
4249 BUILD_BUG_ON(sizeof(struct xhci_erst_entry) != 4*32/8);
4250 BUILD_BUG_ON(sizeof(struct xhci_cap_regs) != 7*32/8);
4251 BUILD_BUG_ON(sizeof(struct xhci_intr_reg) != 8*32/8);
4252 /* xhci_run_regs has eight fields and embeds 128 xhci_intr_regs */
4253 BUILD_BUG_ON(sizeof(struct xhci_run_regs) != (8+8*128)*32/8);
4254 BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004255 return 0;
Sebastian Andrzej Siewior3429e912012-03-13 16:57:41 +02004256unreg_pci:
4257 xhci_unregister_pci();
4258 return retval;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004259}
4260module_init(xhci_hcd_init);
4261
4262static void __exit xhci_hcd_cleanup(void)
4263{
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004264 xhci_unregister_pci();
Sebastian Andrzej Siewior3429e912012-03-13 16:57:41 +02004265 xhci_unregister_plat();
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004266}
4267module_exit(xhci_hcd_cleanup);