blob: d8dadbf04138762a84d0181dad7b660cf8a31fd8 [file] [log] [blame]
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001/******************************************************************************
2 *
Reinette Chatre01f81622009-01-08 10:20:02 -08003 * Copyright(c) 2007 - 2009 Intel Corporation. All rights reserved.
Tomas Winkler5a6a2562008-04-24 11:55:23 -07004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
20 *
21 * Contact Information:
22 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
23 *
24 *****************************************************************************/
25
26#include <linux/kernel.h>
27#include <linux/module.h>
Tomas Winkler5a6a2562008-04-24 11:55:23 -070028#include <linux/init.h>
29#include <linux/pci.h>
30#include <linux/dma-mapping.h>
31#include <linux/delay.h>
32#include <linux/skbuff.h>
33#include <linux/netdevice.h>
34#include <linux/wireless.h>
35#include <net/mac80211.h>
36#include <linux/etherdevice.h>
37#include <asm/unaligned.h>
38
39#include "iwl-eeprom.h"
Tomas Winkler3e0d4cb2008-04-24 11:55:38 -070040#include "iwl-dev.h"
Tomas Winkler5a6a2562008-04-24 11:55:23 -070041#include "iwl-core.h"
42#include "iwl-io.h"
Tomas Winklere26e47d2008-06-12 09:46:56 +080043#include "iwl-sta.h"
Tomas Winkler5a6a2562008-04-24 11:55:23 -070044#include "iwl-helpers.h"
Johannes Berge932a602009-10-02 13:44:03 -070045#include "iwl-agn-led.h"
Tomas Winkler5a6a2562008-04-24 11:55:23 -070046#include "iwl-5000-hw.h"
Jay Sternbergc0bac762009-02-02 16:21:14 -080047#include "iwl-6000-hw.h"
Tomas Winkler5a6a2562008-04-24 11:55:23 -070048
Reinette Chatrea0987a82008-12-02 12:14:06 -080049/* Highest firmware API version supported */
Jay Sternbergc9d2fbf2009-05-19 14:56:36 -070050#define IWL5000_UCODE_API_MAX 2
Jay Sternberg39e6d222009-02-27 16:21:19 -080051#define IWL5150_UCODE_API_MAX 2
Tomas Winkler5a6a2562008-04-24 11:55:23 -070052
Reinette Chatrea0987a82008-12-02 12:14:06 -080053/* Lowest firmware API version supported */
54#define IWL5000_UCODE_API_MIN 1
55#define IWL5150_UCODE_API_MIN 1
56
57#define IWL5000_FW_PRE "iwlwifi-5000-"
58#define _IWL5000_MODULE_FIRMWARE(api) IWL5000_FW_PRE #api ".ucode"
59#define IWL5000_MODULE_FIRMWARE(api) _IWL5000_MODULE_FIRMWARE(api)
60
61#define IWL5150_FW_PRE "iwlwifi-5150-"
62#define _IWL5150_MODULE_FIRMWARE(api) IWL5150_FW_PRE #api ".ucode"
63#define IWL5150_MODULE_FIRMWARE(api) _IWL5150_MODULE_FIRMWARE(api)
Jay Sternberg4e062f92008-10-14 12:32:41 -070064
Ron Rindjunsky99da1b42008-05-15 13:54:13 +080065static const u16 iwl5000_default_queue_to_tx_fifo[] = {
66 IWL_TX_FIFO_AC3,
67 IWL_TX_FIFO_AC2,
68 IWL_TX_FIFO_AC1,
69 IWL_TX_FIFO_AC0,
70 IWL50_CMD_FIFO_NUM,
71 IWL_TX_FIFO_HCCA_1,
72 IWL_TX_FIFO_HCCA_2
73};
74
Wey-Yi Guy672639d2009-07-24 11:13:01 -070075int iwl5000_apm_init(struct iwl_priv *priv)
Tomas Winkler30d59262008-04-24 11:55:25 -070076{
77 int ret = 0;
78
79 iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
80 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
81
Tomas Winkler8f061892008-05-29 16:34:56 +080082 /* disable L0s without affecting L1 :don't wait for ICH L0s bug W/A) */
83 iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
84 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
85
Tomas Winklera96a27f2008-10-23 23:48:56 -070086 /* Set FH wait threshold to maximum (HW error during stress W/A) */
Tomas Winkler4c43e0d2008-08-04 16:00:39 +080087 iwl_set_bit(priv, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
88
89 /* enable HAP INTA to move device L1a -> L0s */
90 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
91 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
92
Jay Sternberg050681b2009-01-29 11:09:13 -080093 if (priv->cfg->need_pll_cfg)
94 iwl_set_bit(priv, CSR_ANA_PLL_CFG, CSR50_ANA_PLL_CFG_VAL);
Tomas Winkler30d59262008-04-24 11:55:25 -070095
96 /* set "initialization complete" bit to move adapter
97 * D0U* --> D0A* state */
98 iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
99
100 /* wait for clock stabilization */
Zhu, Yi73d7b5a2008-12-05 07:58:40 -0800101 ret = iwl_poll_direct_bit(priv, CSR_GP_CNTRL,
102 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
Tomas Winkler30d59262008-04-24 11:55:25 -0700103 if (ret < 0) {
Tomas Winklere1623442009-01-27 14:27:56 -0800104 IWL_DEBUG_INFO(priv, "Failed to init the card\n");
Tomas Winkler30d59262008-04-24 11:55:25 -0700105 return ret;
106 }
107
Tomas Winkler30d59262008-04-24 11:55:25 -0700108 /* enable DMA */
Tomas Winkler8f061892008-05-29 16:34:56 +0800109 iwl_write_prph(priv, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
Tomas Winkler30d59262008-04-24 11:55:25 -0700110
111 udelay(20);
112
Tomas Winkler8f061892008-05-29 16:34:56 +0800113 /* disable L1-Active */
Tomas Winkler30d59262008-04-24 11:55:25 -0700114 iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
Tomas Winkler8f061892008-05-29 16:34:56 +0800115 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
Tomas Winkler30d59262008-04-24 11:55:25 -0700116
Tomas Winkler30d59262008-04-24 11:55:25 -0700117 return ret;
118}
119
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700120int iwl5000_apm_reset(struct iwl_priv *priv)
Tomas Winkler7f066102008-05-29 16:34:57 +0800121{
122 int ret = 0;
Tomas Winkler7f066102008-05-29 16:34:57 +0800123
Abhijeet Kolekard68b6032009-10-02 13:44:04 -0700124 iwl_apm_stop_master(priv);
Tomas Winkler7f066102008-05-29 16:34:57 +0800125
Tomas Winkler7f066102008-05-29 16:34:57 +0800126 iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
127
128 udelay(10);
129
130
131 /* FIXME: put here L1A -L0S w/a */
132
Jay Sternberg050681b2009-01-29 11:09:13 -0800133 if (priv->cfg->need_pll_cfg)
134 iwl_set_bit(priv, CSR_ANA_PLL_CFG, CSR50_ANA_PLL_CFG_VAL);
Tomas Winkler7f066102008-05-29 16:34:57 +0800135
136 /* set "initialization complete" bit to move adapter
137 * D0U* --> D0A* state */
138 iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
139
140 /* wait for clock stabilization */
Zhu, Yi73d7b5a2008-12-05 07:58:40 -0800141 ret = iwl_poll_direct_bit(priv, CSR_GP_CNTRL,
142 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
Tomas Winkler7f066102008-05-29 16:34:57 +0800143 if (ret < 0) {
Tomas Winklere1623442009-01-27 14:27:56 -0800144 IWL_DEBUG_INFO(priv, "Failed to init the card\n");
Tomas Winkler7f066102008-05-29 16:34:57 +0800145 goto out;
146 }
147
Tomas Winkler7f066102008-05-29 16:34:57 +0800148 /* enable DMA */
149 iwl_write_prph(priv, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
150
151 udelay(20);
152
153 /* disable L1-Active */
154 iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
155 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
Tomas Winkler7f066102008-05-29 16:34:57 +0800156out:
Tomas Winkler7f066102008-05-29 16:34:57 +0800157
158 return ret;
159}
160
161
Wey-Yi Guy9371d4e2009-09-11 10:38:10 -0700162/* NIC configuration for 5000 series */
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700163void iwl5000_nic_config(struct iwl_priv *priv)
Tomas Winklere86fe9f2008-04-24 11:55:36 -0700164{
165 unsigned long flags;
166 u16 radio_cfg;
Tomas Winkler3fdb68d2009-02-10 15:19:02 -0800167 u16 lctl;
Tomas Winklere86fe9f2008-04-24 11:55:36 -0700168
169 spin_lock_irqsave(&priv->lock, flags);
170
Tomas Winkler3fdb68d2009-02-10 15:19:02 -0800171 lctl = iwl_pcie_link_ctl(priv);
Tomas Winklere86fe9f2008-04-24 11:55:36 -0700172
Tomas Winkler3fdb68d2009-02-10 15:19:02 -0800173 /* HW bug W/A */
174 /* L1-ASPM is enabled by BIOS */
175 if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) == PCI_CFG_LINK_CTRL_VAL_L1_EN)
176 /* L1-APSM enabled: disable L0S */
Tomas Winkler8f061892008-05-29 16:34:56 +0800177 iwl_set_bit(priv, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
178 else
Tomas Winkler3fdb68d2009-02-10 15:19:02 -0800179 /* L1-ASPM disabled: enable L0S */
Tomas Winkler8f061892008-05-29 16:34:56 +0800180 iwl_clear_bit(priv, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
Tomas Winklere86fe9f2008-04-24 11:55:36 -0700181
182 radio_cfg = iwl_eeprom_query16(priv, EEPROM_RADIO_CONFIG);
183
184 /* write radio config values to register */
Wey-Yi Guy9371d4e2009-09-11 10:38:10 -0700185 if (EEPROM_RF_CFG_TYPE_MSK(radio_cfg) < EEPROM_RF_CONFIG_TYPE_MAX)
Tomas Winklere86fe9f2008-04-24 11:55:36 -0700186 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
187 EEPROM_RF_CFG_TYPE_MSK(radio_cfg) |
188 EEPROM_RF_CFG_STEP_MSK(radio_cfg) |
189 EEPROM_RF_CFG_DASH_MSK(radio_cfg));
190
191 /* set CSR_HW_CONFIG_REG for uCode use */
192 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
193 CSR_HW_IF_CONFIG_REG_BIT_RADIO_SI |
194 CSR_HW_IF_CONFIG_REG_BIT_MAC_SI);
195
Tomas Winkler4c43e0d2008-08-04 16:00:39 +0800196 /* W/A : NIC is stuck in a reset state after Early PCIe power off
197 * (PCIe power is lost before PERST# is asserted),
198 * causing ME FW to lose ownership and not being able to obtain it back.
199 */
Tomas Winkler2d3db672008-08-04 16:00:47 +0800200 iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
Tomas Winkler4c43e0d2008-08-04 16:00:39 +0800201 APMG_PS_CTRL_EARLY_PWR_OFF_RESET_DIS,
202 ~APMG_PS_CTRL_EARLY_PWR_OFF_RESET_DIS);
203
Wey-Yi Guy02c06e42009-07-17 09:30:14 -0700204
Tomas Winklere86fe9f2008-04-24 11:55:36 -0700205 spin_unlock_irqrestore(&priv->lock, flags);
206}
207
208
Tomas Winkler25ae3982008-04-24 11:55:27 -0700209/*
210 * EEPROM
211 */
212static u32 eeprom_indirect_address(const struct iwl_priv *priv, u32 address)
213{
214 u16 offset = 0;
215
216 if ((address & INDIRECT_ADDRESS) == 0)
217 return address;
218
219 switch (address & INDIRECT_TYPE_MSK) {
220 case INDIRECT_HOST:
221 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_HOST);
222 break;
223 case INDIRECT_GENERAL:
224 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_GENERAL);
225 break;
226 case INDIRECT_REGULATORY:
227 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_REGULATORY);
228 break;
229 case INDIRECT_CALIBRATION:
230 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_CALIBRATION);
231 break;
232 case INDIRECT_PROCESS_ADJST:
233 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_PROCESS_ADJST);
234 break;
235 case INDIRECT_OTHERS:
236 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_OTHERS);
237 break;
238 default:
Winkler, Tomas15b16872008-12-19 10:37:33 +0800239 IWL_ERR(priv, "illegal indirect type: 0x%X\n",
Tomas Winkler25ae3982008-04-24 11:55:27 -0700240 address & INDIRECT_TYPE_MSK);
241 break;
242 }
243
244 /* translate the offset from words to byte */
245 return (address & ADDRESS_MSK) + (offset << 1);
246}
247
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700248u16 iwl5000_eeprom_calib_version(struct iwl_priv *priv)
Tomas Winklerf1f69412008-04-24 11:55:35 -0700249{
Tomas Winklerf1f69412008-04-24 11:55:35 -0700250 struct iwl_eeprom_calib_hdr {
251 u8 version;
252 u8 pa_type;
253 u16 voltage;
254 } *hdr;
255
Tomas Winklerf1f69412008-04-24 11:55:35 -0700256 hdr = (struct iwl_eeprom_calib_hdr *)iwl_eeprom_query_addr(priv,
257 EEPROM_5000_CALIB_ALL);
Tomas Winkler0ef2ca62008-10-23 23:48:51 -0700258 return hdr->version;
Tomas Winklerf1f69412008-04-24 11:55:35 -0700259
260}
261
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700262static void iwl5000_gain_computation(struct iwl_priv *priv,
263 u32 average_noise[NUM_RX_CHAINS],
264 u16 min_average_noise_antenna_i,
Wey-Yi Guyd8c07e72009-09-25 14:24:26 -0700265 u32 min_average_noise,
266 u8 default_chain)
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700267{
268 int i;
269 s32 delta_g;
270 struct iwl_chain_noise_data *data = &priv->chain_noise_data;
271
Wey-Yi Guyd8c07e72009-09-25 14:24:26 -0700272 /*
273 * Find Gain Code for the chains based on "default chain"
274 */
275 for (i = default_chain + 1; i < NUM_RX_CHAINS; i++) {
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700276 if ((data->disconn_array[i])) {
277 data->delta_gain_code[i] = 0;
278 continue;
279 }
280 delta_g = (1000 * ((s32)average_noise[0] -
281 (s32)average_noise[i])) / 1500;
282 /* bound gain by 2 bits value max, 3rd bit is sign */
283 data->delta_gain_code[i] =
284 min(abs(delta_g), CHAIN_NOISE_MAX_DELTA_GAIN_CODE);
285
286 if (delta_g < 0)
287 /* set negative sign */
288 data->delta_gain_code[i] |= (1 << 2);
289 }
290
Tomas Winklere1623442009-01-27 14:27:56 -0800291 IWL_DEBUG_CALIB(priv, "Delta gains: ANT_B = %d ANT_C = %d\n",
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700292 data->delta_gain_code[1], data->delta_gain_code[2]);
293
294 if (!data->radio_write) {
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700295 struct iwl_calib_chain_noise_gain_cmd cmd;
Tomas Winkler0d950d82008-11-25 13:36:01 -0800296
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700297 memset(&cmd, 0, sizeof(cmd));
298
Tomas Winkler0d950d82008-11-25 13:36:01 -0800299 cmd.hdr.op_code = IWL_PHY_CALIBRATE_CHAIN_NOISE_GAIN_CMD;
300 cmd.hdr.first_group = 0;
301 cmd.hdr.groups_num = 1;
302 cmd.hdr.data_valid = 1;
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700303 cmd.delta_gain_1 = data->delta_gain_code[1];
304 cmd.delta_gain_2 = data->delta_gain_code[2];
305 iwl_send_cmd_pdu_async(priv, REPLY_PHY_CALIBRATION_CMD,
306 sizeof(cmd), &cmd, NULL);
307
308 data->radio_write = 1;
309 data->state = IWL_CHAIN_NOISE_CALIBRATED;
310 }
311
312 data->chain_noise_a = 0;
313 data->chain_noise_b = 0;
314 data->chain_noise_c = 0;
315 data->chain_signal_a = 0;
316 data->chain_signal_b = 0;
317 data->chain_signal_c = 0;
318 data->beacon_count = 0;
319}
320
321static void iwl5000_chain_noise_reset(struct iwl_priv *priv)
322{
323 struct iwl_chain_noise_data *data = &priv->chain_noise_data;
Tomas Winkler0d950d82008-11-25 13:36:01 -0800324 int ret;
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700325
326 if ((data->state == IWL_CHAIN_NOISE_ALIVE) && iwl_is_associated(priv)) {
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700327 struct iwl_calib_chain_noise_reset_cmd cmd;
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700328 memset(&cmd, 0, sizeof(cmd));
Tomas Winkler0d950d82008-11-25 13:36:01 -0800329
330 cmd.hdr.op_code = IWL_PHY_CALIBRATE_CHAIN_NOISE_RESET_CMD;
331 cmd.hdr.first_group = 0;
332 cmd.hdr.groups_num = 1;
333 cmd.hdr.data_valid = 1;
334 ret = iwl_send_cmd_pdu(priv, REPLY_PHY_CALIBRATION_CMD,
335 sizeof(cmd), &cmd);
336 if (ret)
Winkler, Tomas15b16872008-12-19 10:37:33 +0800337 IWL_ERR(priv,
338 "Could not send REPLY_PHY_CALIBRATION_CMD\n");
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700339 data->state = IWL_CHAIN_NOISE_ACCUMULATE;
Tomas Winklere1623442009-01-27 14:27:56 -0800340 IWL_DEBUG_CALIB(priv, "Run chain_noise_calibrate\n");
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700341 }
342}
343
Jay Sternberge8c00dc2009-01-29 11:09:15 -0800344void iwl5000_rts_tx_cmd_flag(struct ieee80211_tx_info *info,
Emmanuel Grumbacha326a5d2008-07-11 11:53:31 +0800345 __le32 *tx_flags)
346{
Johannes Berge6a98542008-10-21 12:40:02 +0200347 if ((info->control.rates[0].flags & IEEE80211_TX_RC_USE_RTS_CTS) ||
348 (info->control.rates[0].flags & IEEE80211_TX_RC_USE_CTS_PROTECT))
Emmanuel Grumbacha326a5d2008-07-11 11:53:31 +0800349 *tx_flags |= TX_CMD_FLG_RTS_CTS_MSK;
350 else
351 *tx_flags &= ~TX_CMD_FLG_RTS_CTS_MSK;
352}
353
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700354static struct iwl_sensitivity_ranges iwl5000_sensitivity = {
355 .min_nrg_cck = 95,
Wey-Yi Guyfe6efb42009-06-12 13:22:54 -0700356 .max_nrg_cck = 0, /* not used, set to 0 */
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700357 .auto_corr_min_ofdm = 90,
358 .auto_corr_min_ofdm_mrc = 170,
359 .auto_corr_min_ofdm_x1 = 120,
360 .auto_corr_min_ofdm_mrc_x1 = 240,
361
362 .auto_corr_max_ofdm = 120,
363 .auto_corr_max_ofdm_mrc = 210,
364 .auto_corr_max_ofdm_x1 = 155,
365 .auto_corr_max_ofdm_mrc_x1 = 290,
366
367 .auto_corr_min_cck = 125,
368 .auto_corr_max_cck = 200,
369 .auto_corr_min_cck_mrc = 170,
370 .auto_corr_max_cck_mrc = 400,
371 .nrg_th_cck = 95,
372 .nrg_th_ofdm = 95,
373};
374
Wey-Yi Guy9d671872009-06-12 13:22:53 -0700375static struct iwl_sensitivity_ranges iwl5150_sensitivity = {
376 .min_nrg_cck = 95,
377 .max_nrg_cck = 0, /* not used, set to 0 */
378 .auto_corr_min_ofdm = 90,
379 .auto_corr_min_ofdm_mrc = 170,
380 .auto_corr_min_ofdm_x1 = 105,
381 .auto_corr_min_ofdm_mrc_x1 = 220,
382
383 .auto_corr_max_ofdm = 120,
384 .auto_corr_max_ofdm_mrc = 210,
385 /* max = min for performance bug in 5150 DSP */
386 .auto_corr_max_ofdm_x1 = 105,
387 .auto_corr_max_ofdm_mrc_x1 = 220,
388
389 .auto_corr_min_cck = 125,
390 .auto_corr_max_cck = 200,
391 .auto_corr_min_cck_mrc = 170,
392 .auto_corr_max_cck_mrc = 400,
393 .nrg_th_cck = 95,
394 .nrg_th_ofdm = 95,
395};
396
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700397const u8 *iwl5000_eeprom_query_addr(const struct iwl_priv *priv,
Tomas Winkler25ae3982008-04-24 11:55:27 -0700398 size_t offset)
399{
400 u32 address = eeprom_indirect_address(priv, offset);
401 BUG_ON(address >= priv->cfg->eeprom_size);
402 return &priv->eeprom[address];
403}
404
Wey-Yi Guy62161ae2009-05-21 13:44:23 -0700405static void iwl5150_set_ct_threshold(struct iwl_priv *priv)
Tomas Winkler339afc82008-12-01 16:32:20 -0800406{
Wey-Yi Guy62161ae2009-05-21 13:44:23 -0700407 const s32 volt2temp_coef = IWL_5150_VOLTAGE_TO_TEMPERATURE_COEFF;
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700408 s32 threshold = (s32)CELSIUS_TO_KELVIN(CT_KILL_THRESHOLD_LEGACY) -
Wey-Yi Guy62161ae2009-05-21 13:44:23 -0700409 iwl_temp_calib_to_offset(priv);
410
411 priv->hw_params.ct_kill_threshold = threshold * volt2temp_coef;
412}
413
414static void iwl5000_set_ct_threshold(struct iwl_priv *priv)
415{
416 /* want Celsius */
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700417 priv->hw_params.ct_kill_threshold = CT_KILL_THRESHOLD_LEGACY;
Tomas Winkler339afc82008-12-01 16:32:20 -0800418}
419
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800420/*
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800421 * Calibration
422 */
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800423static int iwl5000_set_Xtal_calib(struct iwl_priv *priv)
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800424{
Tomas Winkler0d950d82008-11-25 13:36:01 -0800425 struct iwl_calib_xtal_freq_cmd cmd;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800426 u16 *xtal_calib = (u16 *)iwl_eeprom_query_addr(priv, EEPROM_5000_XTAL);
427
Tomas Winkler0d950d82008-11-25 13:36:01 -0800428 cmd.hdr.op_code = IWL_PHY_CALIBRATE_CRYSTAL_FRQ_CMD;
429 cmd.hdr.first_group = 0;
430 cmd.hdr.groups_num = 1;
431 cmd.hdr.data_valid = 1;
432 cmd.cap_pin1 = (u8)xtal_calib[0];
433 cmd.cap_pin2 = (u8)xtal_calib[1];
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700434 return iwl_calib_set(&priv->calib_results[IWL_CALIB_XTAL],
Tomas Winkler0d950d82008-11-25 13:36:01 -0800435 (u8 *)&cmd, sizeof(cmd));
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800436}
437
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800438static int iwl5000_send_calib_cfg(struct iwl_priv *priv)
439{
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700440 struct iwl_calib_cfg_cmd calib_cfg_cmd;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800441 struct iwl_host_cmd cmd = {
442 .id = CALIBRATION_CFG_CMD,
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700443 .len = sizeof(struct iwl_calib_cfg_cmd),
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800444 .data = &calib_cfg_cmd,
445 };
446
447 memset(&calib_cfg_cmd, 0, sizeof(calib_cfg_cmd));
448 calib_cfg_cmd.ucd_calib_cfg.once.is_enable = IWL_CALIB_INIT_CFG_ALL;
449 calib_cfg_cmd.ucd_calib_cfg.once.start = IWL_CALIB_INIT_CFG_ALL;
450 calib_cfg_cmd.ucd_calib_cfg.once.send_res = IWL_CALIB_INIT_CFG_ALL;
451 calib_cfg_cmd.ucd_calib_cfg.flags = IWL_CALIB_INIT_CFG_ALL;
452
453 return iwl_send_cmd(priv, &cmd);
454}
455
456static void iwl5000_rx_calib_result(struct iwl_priv *priv,
457 struct iwl_rx_mem_buffer *rxb)
458{
459 struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700460 struct iwl_calib_hdr *hdr = (struct iwl_calib_hdr *)pkt->u.raw;
Daniel C Halperin396887a2009-08-13 13:31:01 -0700461 int len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
Tomas Winkler6e21f2c2008-09-03 11:26:37 +0800462 int index;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800463
464 /* reduce the size of the length field itself */
465 len -= 4;
466
Tomas Winkler6e21f2c2008-09-03 11:26:37 +0800467 /* Define the order in which the results will be sent to the runtime
468 * uCode. iwl_send_calib_results sends them in a row according to their
469 * index. We sort them here */
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800470 switch (hdr->op_code) {
Tomas Winkler819500c2008-12-01 16:32:19 -0800471 case IWL_PHY_CALIBRATE_DC_CMD:
472 index = IWL_CALIB_DC;
473 break;
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700474 case IWL_PHY_CALIBRATE_LO_CMD:
475 index = IWL_CALIB_LO;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800476 break;
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700477 case IWL_PHY_CALIBRATE_TX_IQ_CMD:
478 index = IWL_CALIB_TX_IQ;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800479 break;
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700480 case IWL_PHY_CALIBRATE_TX_IQ_PERD_CMD:
481 index = IWL_CALIB_TX_IQ_PERD;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800482 break;
Tomas Winkler201706a2008-11-19 15:32:24 -0800483 case IWL_PHY_CALIBRATE_BASE_BAND_CMD:
484 index = IWL_CALIB_BASE_BAND;
485 break;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800486 default:
Winkler, Tomas15b16872008-12-19 10:37:33 +0800487 IWL_ERR(priv, "Unknown calibration notification %d\n",
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800488 hdr->op_code);
489 return;
490 }
Tomas Winkler6e21f2c2008-09-03 11:26:37 +0800491 iwl_calib_set(&priv->calib_results[index], pkt->u.raw, len);
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800492}
493
494static void iwl5000_rx_calib_complete(struct iwl_priv *priv,
495 struct iwl_rx_mem_buffer *rxb)
496{
Tomas Winklere1623442009-01-27 14:27:56 -0800497 IWL_DEBUG_INFO(priv, "Init. calibration is completed, restarting fw.\n");
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800498 queue_work(priv->workqueue, &priv->restart);
499}
500
501/*
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800502 * ucode
503 */
504static int iwl5000_load_section(struct iwl_priv *priv,
505 struct fw_desc *image,
506 u32 dst_addr)
507{
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800508 dma_addr_t phy_addr = image->p_addr;
509 u32 byte_cnt = image->len;
510
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800511 iwl_write_direct32(priv,
512 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
513 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
514
515 iwl_write_direct32(priv,
516 FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL), dst_addr);
517
518 iwl_write_direct32(priv,
519 FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
520 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
521
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800522 iwl_write_direct32(priv,
Tomas Winklerf0b9f5c2008-08-28 17:25:10 +0800523 FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
Tomas Winkler499b1882008-10-14 12:32:48 -0700524 (iwl_get_dma_hi_addr(phy_addr)
Tomas Winklerf0b9f5c2008-08-28 17:25:10 +0800525 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
526
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800527 iwl_write_direct32(priv,
528 FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
529 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
530 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
531 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
532
533 iwl_write_direct32(priv,
534 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
535 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
Winkler, Tomas9c80c502008-10-29 14:05:43 -0700536 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800537 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
538
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800539 return 0;
540}
541
542static int iwl5000_load_given_ucode(struct iwl_priv *priv,
543 struct fw_desc *inst_image,
544 struct fw_desc *data_image)
545{
546 int ret = 0;
547
Samuel Ortiz250bdd22008-12-19 10:37:11 +0800548 ret = iwl5000_load_section(priv, inst_image,
549 IWL50_RTC_INST_LOWER_BOUND);
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800550 if (ret)
551 return ret;
552
Tomas Winklere1623442009-01-27 14:27:56 -0800553 IWL_DEBUG_INFO(priv, "INST uCode section being loaded...\n");
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800554 ret = wait_event_interruptible_timeout(priv->wait_command_queue,
Winkler, Tomas9c80c502008-10-29 14:05:43 -0700555 priv->ucode_write_complete, 5 * HZ);
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800556 if (ret == -ERESTARTSYS) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800557 IWL_ERR(priv, "Could not load the INST uCode section due "
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800558 "to interrupt\n");
559 return ret;
560 }
561 if (!ret) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800562 IWL_ERR(priv, "Could not load the INST uCode section\n");
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800563 return -ETIMEDOUT;
564 }
565
566 priv->ucode_write_complete = 0;
567
568 ret = iwl5000_load_section(
Samuel Ortiz250bdd22008-12-19 10:37:11 +0800569 priv, data_image, IWL50_RTC_DATA_LOWER_BOUND);
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800570 if (ret)
571 return ret;
572
Tomas Winklere1623442009-01-27 14:27:56 -0800573 IWL_DEBUG_INFO(priv, "DATA uCode section being loaded...\n");
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800574
575 ret = wait_event_interruptible_timeout(priv->wait_command_queue,
576 priv->ucode_write_complete, 5 * HZ);
577 if (ret == -ERESTARTSYS) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800578 IWL_ERR(priv, "Could not load the INST uCode section due "
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800579 "to interrupt\n");
580 return ret;
581 } else if (!ret) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800582 IWL_ERR(priv, "Could not load the DATA uCode section\n");
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800583 return -ETIMEDOUT;
584 } else
585 ret = 0;
586
587 priv->ucode_write_complete = 0;
588
589 return ret;
590}
591
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700592int iwl5000_load_ucode(struct iwl_priv *priv)
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800593{
594 int ret = 0;
595
596 /* check whether init ucode should be loaded, or rather runtime ucode */
597 if (priv->ucode_init.len && (priv->ucode_type == UCODE_NONE)) {
Tomas Winklere1623442009-01-27 14:27:56 -0800598 IWL_DEBUG_INFO(priv, "Init ucode found. Loading init ucode...\n");
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800599 ret = iwl5000_load_given_ucode(priv,
600 &priv->ucode_init, &priv->ucode_init_data);
601 if (!ret) {
Tomas Winklere1623442009-01-27 14:27:56 -0800602 IWL_DEBUG_INFO(priv, "Init ucode load complete.\n");
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800603 priv->ucode_type = UCODE_INIT;
604 }
605 } else {
Tomas Winklere1623442009-01-27 14:27:56 -0800606 IWL_DEBUG_INFO(priv, "Init ucode not found, or already loaded. "
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800607 "Loading runtime ucode...\n");
608 ret = iwl5000_load_given_ucode(priv,
609 &priv->ucode_code, &priv->ucode_data);
610 if (!ret) {
Tomas Winklere1623442009-01-27 14:27:56 -0800611 IWL_DEBUG_INFO(priv, "Runtime ucode load complete.\n");
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800612 priv->ucode_type = UCODE_RT;
613 }
614 }
615
616 return ret;
617}
618
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700619void iwl5000_init_alive_start(struct iwl_priv *priv)
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800620{
621 int ret = 0;
622
623 /* Check alive response for "valid" sign from uCode */
624 if (priv->card_alive_init.is_valid != UCODE_VALID_OK) {
625 /* We had an error bringing up the hardware, so take it
626 * all the way back down so we can try again */
Tomas Winklere1623442009-01-27 14:27:56 -0800627 IWL_DEBUG_INFO(priv, "Initialize Alive failed.\n");
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800628 goto restart;
629 }
630
631 /* initialize uCode was loaded... verify inst image.
632 * This is a paranoid check, because we would not have gotten the
633 * "initialize" alive if code weren't properly loaded. */
634 if (iwl_verify_ucode(priv)) {
635 /* Runtime instruction load was bad;
636 * take it all the way back down so we can try again */
Tomas Winklere1623442009-01-27 14:27:56 -0800637 IWL_DEBUG_INFO(priv, "Bad \"initialize\" uCode load.\n");
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800638 goto restart;
639 }
640
Tomas Winklerc587de02009-06-03 11:44:07 -0700641 iwl_clear_stations_table(priv);
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800642 ret = priv->cfg->ops->lib->alive_notify(priv);
643 if (ret) {
Winkler, Tomas39aadf82008-12-19 10:37:32 +0800644 IWL_WARN(priv,
645 "Could not complete ALIVE transition: %d\n", ret);
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800646 goto restart;
647 }
648
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800649 iwl5000_send_calib_cfg(priv);
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800650 return;
651
652restart:
653 /* real restart (first load init_ucode) */
654 queue_work(priv->workqueue, &priv->restart);
655}
656
657static void iwl5000_set_wr_ptrs(struct iwl_priv *priv,
658 int txq_id, u32 index)
659{
660 iwl_write_direct32(priv, HBUS_TARG_WRPTR,
661 (index & 0xff) | (txq_id << 8));
662 iwl_write_prph(priv, IWL50_SCD_QUEUE_RDPTR(txq_id), index);
663}
664
665static void iwl5000_tx_queue_set_status(struct iwl_priv *priv,
666 struct iwl_tx_queue *txq,
667 int tx_fifo_id, int scd_retry)
668{
669 int txq_id = txq->q.id;
Tomas Winkler3fd07a12008-10-23 23:48:49 -0700670 int active = test_bit(txq_id, &priv->txq_ctx_active_msk) ? 1 : 0;
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800671
672 iwl_write_prph(priv, IWL50_SCD_QUEUE_STATUS_BITS(txq_id),
673 (active << IWL50_SCD_QUEUE_STTS_REG_POS_ACTIVE) |
674 (tx_fifo_id << IWL50_SCD_QUEUE_STTS_REG_POS_TXF) |
675 (1 << IWL50_SCD_QUEUE_STTS_REG_POS_WSL) |
676 IWL50_SCD_QUEUE_STTS_REG_MSK);
677
678 txq->sched_retry = scd_retry;
679
Tomas Winklere1623442009-01-27 14:27:56 -0800680 IWL_DEBUG_INFO(priv, "%s %s Queue %d on AC %d\n",
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800681 active ? "Activate" : "Deactivate",
682 scd_retry ? "BA" : "AC", txq_id, tx_fifo_id);
683}
684
Ron Rindjunsky9636e582008-05-15 13:54:14 +0800685static int iwl5000_send_wimax_coex(struct iwl_priv *priv)
686{
687 struct iwl_wimax_coex_cmd coex_cmd;
688
689 memset(&coex_cmd, 0, sizeof(coex_cmd));
690
691 return iwl_send_cmd_pdu(priv, COEX_PRIORITY_TABLE_CMD,
692 sizeof(coex_cmd), &coex_cmd);
693}
694
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700695int iwl5000_alive_notify(struct iwl_priv *priv)
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800696{
697 u32 a;
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800698 unsigned long flags;
Winkler, Tomas31a73fe2008-11-19 15:32:26 -0800699 int i, chan;
Winkler, Tomas40fc95d2008-11-19 15:32:27 -0800700 u32 reg_val;
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800701
702 spin_lock_irqsave(&priv->lock, flags);
703
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800704 priv->scd_base_addr = iwl_read_prph(priv, IWL50_SCD_SRAM_BASE_ADDR);
705 a = priv->scd_base_addr + IWL50_SCD_CONTEXT_DATA_OFFSET;
706 for (; a < priv->scd_base_addr + IWL50_SCD_TX_STTS_BITMAP_OFFSET;
707 a += 4)
708 iwl_write_targ_mem(priv, a, 0);
709 for (; a < priv->scd_base_addr + IWL50_SCD_TRANSLATE_TBL_OFFSET;
710 a += 4)
711 iwl_write_targ_mem(priv, a, 0);
Huaxu Wan39d5e0c2009-10-02 13:44:00 -0700712 for (; a < priv->scd_base_addr +
713 IWL50_SCD_TRANSLATE_TBL_OFFSET_QUEUE(priv->hw_params.max_txq_num); a += 4)
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800714 iwl_write_targ_mem(priv, a, 0);
715
716 iwl_write_prph(priv, IWL50_SCD_DRAM_BASE_ADDR,
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800717 priv->scd_bc_tbls.dma >> 10);
Winkler, Tomas31a73fe2008-11-19 15:32:26 -0800718
719 /* Enable DMA channel */
720 for (chan = 0; chan < FH50_TCSR_CHNL_NUM ; chan++)
721 iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
722 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
723 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
724
Winkler, Tomas40fc95d2008-11-19 15:32:27 -0800725 /* Update FH chicken bits */
726 reg_val = iwl_read_direct32(priv, FH_TX_CHICKEN_BITS_REG);
727 iwl_write_direct32(priv, FH_TX_CHICKEN_BITS_REG,
728 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
729
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800730 iwl_write_prph(priv, IWL50_SCD_QUEUECHAIN_SEL,
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800731 IWL50_SCD_QUEUECHAIN_SEL_ALL(priv->hw_params.max_txq_num));
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800732 iwl_write_prph(priv, IWL50_SCD_AGGR_SEL, 0);
733
734 /* initiate the queues */
735 for (i = 0; i < priv->hw_params.max_txq_num; i++) {
736 iwl_write_prph(priv, IWL50_SCD_QUEUE_RDPTR(i), 0);
737 iwl_write_direct32(priv, HBUS_TARG_WRPTR, 0 | (i << 8));
738 iwl_write_targ_mem(priv, priv->scd_base_addr +
739 IWL50_SCD_CONTEXT_QUEUE_OFFSET(i), 0);
740 iwl_write_targ_mem(priv, priv->scd_base_addr +
741 IWL50_SCD_CONTEXT_QUEUE_OFFSET(i) +
742 sizeof(u32),
743 ((SCD_WIN_SIZE <<
744 IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
745 IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
746 ((SCD_FRAME_LIMIT <<
747 IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
748 IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
749 }
750
751 iwl_write_prph(priv, IWL50_SCD_INTERRUPT_MASK,
Tomas Winklerda1bc452008-05-29 16:35:00 +0800752 IWL_MASK(0, priv->hw_params.max_txq_num));
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800753
Tomas Winklerda1bc452008-05-29 16:35:00 +0800754 /* Activate all Tx DMA/FIFO channels */
755 priv->cfg->ops->lib->txq_set_sched(priv, IWL_MASK(0, 7));
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800756
757 iwl5000_set_wr_ptrs(priv, IWL_CMD_QUEUE_NUM, 0);
Winkler, Tomas9c80c502008-10-29 14:05:43 -0700758
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800759 /* map qos queues to fifos one-to-one */
760 for (i = 0; i < ARRAY_SIZE(iwl5000_default_queue_to_tx_fifo); i++) {
761 int ac = iwl5000_default_queue_to_tx_fifo[i];
762 iwl_txq_ctx_activate(priv, i);
763 iwl5000_tx_queue_set_status(priv, &priv->txq[i], ac, 0);
764 }
765 /* TODO - need to initialize those FIFOs inside the loop above,
766 * not only mark them as active */
767 iwl_txq_ctx_activate(priv, 4);
768 iwl_txq_ctx_activate(priv, 7);
769 iwl_txq_ctx_activate(priv, 8);
770 iwl_txq_ctx_activate(priv, 9);
771
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800772 spin_unlock_irqrestore(&priv->lock, flags);
773
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800774
Ron Rindjunsky9636e582008-05-15 13:54:14 +0800775 iwl5000_send_wimax_coex(priv);
776
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800777 iwl5000_set_Xtal_calib(priv);
778 iwl_send_calib_results(priv);
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800779
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800780 return 0;
781}
782
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700783int iwl5000_hw_set_hw_params(struct iwl_priv *priv)
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700784{
785 if ((priv->cfg->mod_params->num_of_queues > IWL50_NUM_QUEUES) ||
786 (priv->cfg->mod_params->num_of_queues < IWL_MIN_NUM_QUEUES)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800787 IWL_ERR(priv,
788 "invalid queues_num, should be between %d and %d\n",
789 IWL_MIN_NUM_QUEUES, IWL50_NUM_QUEUES);
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700790 return -EINVAL;
791 }
Tomas Winkler25ae3982008-04-24 11:55:27 -0700792
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700793 priv->hw_params.max_txq_num = priv->cfg->mod_params->num_of_queues;
Zhu Yif3f911d2008-12-02 12:14:04 -0800794 priv->hw_params.dma_chnl_num = FH50_TCSR_CHNL_NUM;
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800795 priv->hw_params.scd_bc_tbls_size =
796 IWL50_NUM_QUEUES * sizeof(struct iwl5000_scd_bc_tbl);
Samuel Ortiza8e74e22009-01-23 13:45:14 -0800797 priv->hw_params.tfd_size = sizeof(struct iwl_tfd);
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700798 priv->hw_params.max_stations = IWL5000_STATION_COUNT;
799 priv->hw_params.bcast_sta_id = IWL5000_BROADCAST_ID;
Jay Sternbergc0bac762009-02-02 16:21:14 -0800800
Wey-Yi Guyf3a2a422009-09-11 10:38:11 -0700801 priv->hw_params.max_data_size = IWL50_RTC_DATA_SIZE;
802 priv->hw_params.max_inst_size = IWL50_RTC_INST_SIZE;
Jay Sternbergc0bac762009-02-02 16:21:14 -0800803
Ron Rindjunskyda154e32008-06-30 17:23:20 +0800804 priv->hw_params.max_bsm_size = 0;
Wey-Yi Guy7aafef12009-08-07 15:41:38 -0700805 priv->hw_params.ht40_channel = BIT(IEEE80211_BAND_2GHZ) |
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700806 BIT(IEEE80211_BAND_5GHZ);
Winkler, Tomas141c43a2009-01-08 10:19:53 -0800807 priv->hw_params.rx_wrt_ptr_reg = FH_RSCSR_CHNL0_WPTR;
808
Jay Sternbergc0bac762009-02-02 16:21:14 -0800809 priv->hw_params.tx_chains_num = num_of_ant(priv->cfg->valid_tx_ant);
810 priv->hw_params.rx_chains_num = num_of_ant(priv->cfg->valid_rx_ant);
811 priv->hw_params.valid_tx_ant = priv->cfg->valid_tx_ant;
812 priv->hw_params.valid_rx_ant = priv->cfg->valid_rx_ant;
Emmanuel Grumbachc031bf82008-04-24 11:55:29 -0700813
Wey-Yi Guy62161ae2009-05-21 13:44:23 -0700814 if (priv->cfg->ops->lib->temp_ops.set_ct_kill)
815 priv->cfg->ops->lib->temp_ops.set_ct_kill(priv);
Emmanuel Grumbachc031bf82008-04-24 11:55:29 -0700816
Wey-Yi Guy9d671872009-06-12 13:22:53 -0700817 /* Set initial sensitivity parameters */
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800818 /* Set initial calibration set */
819 switch (priv->hw_rev & CSR_HW_REV_TYPE_MSK) {
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800820 case CSR_HW_REV_TYPE_5150:
Wey-Yi Guy9d671872009-06-12 13:22:53 -0700821 priv->hw_params.sens = &iwl5150_sensitivity;
Tomas Winkler819500c2008-12-01 16:32:19 -0800822 priv->hw_params.calib_init_cfg =
Winkler, Tomas7470d7f2008-12-01 16:32:22 -0800823 BIT(IWL_CALIB_DC) |
824 BIT(IWL_CALIB_LO) |
825 BIT(IWL_CALIB_TX_IQ) |
826 BIT(IWL_CALIB_BASE_BAND);
Tomas Winkler819500c2008-12-01 16:32:19 -0800827
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800828 break;
Jay Sternbergc0bac762009-02-02 16:21:14 -0800829 default:
Wey-Yi Guy9d671872009-06-12 13:22:53 -0700830 priv->hw_params.sens = &iwl5000_sensitivity;
Jay Sternbergc0bac762009-02-02 16:21:14 -0800831 priv->hw_params.calib_init_cfg =
832 BIT(IWL_CALIB_XTAL) |
833 BIT(IWL_CALIB_LO) |
834 BIT(IWL_CALIB_TX_IQ) |
835 BIT(IWL_CALIB_TX_IQ_PERD) |
836 BIT(IWL_CALIB_BASE_BAND);
837 break;
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800838 }
839
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700840 return 0;
841}
Ron Rindjunskyd4100dd2008-04-24 11:55:33 -0700842
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700843/**
844 * iwl5000_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
845 */
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700846void iwl5000_txq_update_byte_cnt_tbl(struct iwl_priv *priv,
Ron Rindjunsky16466902008-05-05 10:22:50 +0800847 struct iwl_tx_queue *txq,
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700848 u16 byte_cnt)
849{
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800850 struct iwl5000_scd_bc_tbl *scd_bc_tbl = priv->scd_bc_tbls.addr;
Tomas Winkler127901a2008-10-23 23:48:55 -0700851 int write_ptr = txq->q.write_ptr;
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700852 int txq_id = txq->q.id;
853 u8 sec_ctl = 0;
Tomas Winkler127901a2008-10-23 23:48:55 -0700854 u8 sta_id = 0;
855 u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
856 __le16 bc_ent;
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700857
Tomas Winkler127901a2008-10-23 23:48:55 -0700858 WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700859
860 if (txq_id != IWL_CMD_QUEUE_NUM) {
Tomas Winkler127901a2008-10-23 23:48:55 -0700861 sta_id = txq->cmd[txq->q.write_ptr]->cmd.tx.sta_id;
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800862 sec_ctl = txq->cmd[txq->q.write_ptr]->cmd.tx.sec_ctl;
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700863
864 switch (sec_ctl & TX_CMD_SEC_MSK) {
865 case TX_CMD_SEC_CCM:
866 len += CCMP_MIC_LEN;
867 break;
868 case TX_CMD_SEC_TKIP:
869 len += TKIP_ICV_LEN;
870 break;
871 case TX_CMD_SEC_WEP:
872 len += WEP_IV_LEN + WEP_ICV_LEN;
873 break;
874 }
875 }
876
Tomas Winkler127901a2008-10-23 23:48:55 -0700877 bc_ent = cpu_to_le16((len & 0xFFF) | (sta_id << 12));
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700878
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800879 scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700880
Tomas Winkler127901a2008-10-23 23:48:55 -0700881 if (txq->q.write_ptr < TFD_QUEUE_SIZE_BC_DUP)
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800882 scd_bc_tbl[txq_id].
Tomas Winkler127901a2008-10-23 23:48:55 -0700883 tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700884}
885
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700886void iwl5000_txq_inval_byte_cnt_tbl(struct iwl_priv *priv,
Tomas Winkler972cf442008-05-29 16:35:13 +0800887 struct iwl_tx_queue *txq)
888{
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800889 struct iwl5000_scd_bc_tbl *scd_bc_tbl = priv->scd_bc_tbls.addr;
Tomas Winkler127901a2008-10-23 23:48:55 -0700890 int txq_id = txq->q.id;
891 int read_ptr = txq->q.read_ptr;
892 u8 sta_id = 0;
893 __le16 bc_ent;
894
895 WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);
Tomas Winkler972cf442008-05-29 16:35:13 +0800896
897 if (txq_id != IWL_CMD_QUEUE_NUM)
Tomas Winkler127901a2008-10-23 23:48:55 -0700898 sta_id = txq->cmd[read_ptr]->cmd.tx.sta_id;
Tomas Winkler972cf442008-05-29 16:35:13 +0800899
Tomas Winkler127901a2008-10-23 23:48:55 -0700900 bc_ent = cpu_to_le16(1 | (sta_id << 12));
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800901 scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;
Tomas Winkler972cf442008-05-29 16:35:13 +0800902
Tomas Winkler127901a2008-10-23 23:48:55 -0700903 if (txq->q.write_ptr < TFD_QUEUE_SIZE_BC_DUP)
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800904 scd_bc_tbl[txq_id].
Tomas Winkler127901a2008-10-23 23:48:55 -0700905 tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
Tomas Winkler972cf442008-05-29 16:35:13 +0800906}
907
Tomas Winklere26e47d2008-06-12 09:46:56 +0800908static int iwl5000_tx_queue_set_q2ratid(struct iwl_priv *priv, u16 ra_tid,
909 u16 txq_id)
910{
911 u32 tbl_dw_addr;
912 u32 tbl_dw;
913 u16 scd_q2ratid;
914
915 scd_q2ratid = ra_tid & IWL_SCD_QUEUE_RA_TID_MAP_RATID_MSK;
916
917 tbl_dw_addr = priv->scd_base_addr +
918 IWL50_SCD_TRANSLATE_TBL_OFFSET_QUEUE(txq_id);
919
920 tbl_dw = iwl_read_targ_mem(priv, tbl_dw_addr);
921
922 if (txq_id & 0x1)
923 tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
924 else
925 tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
926
927 iwl_write_targ_mem(priv, tbl_dw_addr, tbl_dw);
928
929 return 0;
930}
931static void iwl5000_tx_queue_stop_scheduler(struct iwl_priv *priv, u16 txq_id)
932{
933 /* Simply stop the queue, but don't change any configuration;
934 * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
935 iwl_write_prph(priv,
936 IWL50_SCD_QUEUE_STATUS_BITS(txq_id),
937 (0 << IWL50_SCD_QUEUE_STTS_REG_POS_ACTIVE)|
938 (1 << IWL50_SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
939}
940
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700941int iwl5000_txq_agg_enable(struct iwl_priv *priv, int txq_id,
Tomas Winklere26e47d2008-06-12 09:46:56 +0800942 int tx_fifo, int sta_id, int tid, u16 ssn_idx)
943{
944 unsigned long flags;
Tomas Winklere26e47d2008-06-12 09:46:56 +0800945 u16 ra_tid;
946
Tomas Winkler9f17b312008-07-11 11:53:35 +0800947 if ((IWL50_FIRST_AMPDU_QUEUE > txq_id) ||
948 (IWL50_FIRST_AMPDU_QUEUE + IWL50_NUM_AMPDU_QUEUES <= txq_id)) {
Winkler, Tomas39aadf82008-12-19 10:37:32 +0800949 IWL_WARN(priv,
950 "queue number out of range: %d, must be %d to %d\n",
Tomas Winkler9f17b312008-07-11 11:53:35 +0800951 txq_id, IWL50_FIRST_AMPDU_QUEUE,
952 IWL50_FIRST_AMPDU_QUEUE + IWL50_NUM_AMPDU_QUEUES - 1);
953 return -EINVAL;
954 }
Tomas Winklere26e47d2008-06-12 09:46:56 +0800955
956 ra_tid = BUILD_RAxTID(sta_id, tid);
957
958 /* Modify device's station table to Tx this TID */
Tomas Winkler9f586712008-11-12 13:14:05 -0800959 iwl_sta_tx_modify_enable_tid(priv, sta_id, tid);
Tomas Winklere26e47d2008-06-12 09:46:56 +0800960
961 spin_lock_irqsave(&priv->lock, flags);
Tomas Winklere26e47d2008-06-12 09:46:56 +0800962
963 /* Stop this Tx queue before configuring it */
964 iwl5000_tx_queue_stop_scheduler(priv, txq_id);
965
966 /* Map receiver-address / traffic-ID to this queue */
967 iwl5000_tx_queue_set_q2ratid(priv, ra_tid, txq_id);
968
969 /* Set this queue as a chain-building queue */
970 iwl_set_bits_prph(priv, IWL50_SCD_QUEUECHAIN_SEL, (1<<txq_id));
971
972 /* enable aggregations for the queue */
973 iwl_set_bits_prph(priv, IWL50_SCD_AGGR_SEL, (1<<txq_id));
974
975 /* Place first TFD at index corresponding to start sequence number.
976 * Assumes that ssn_idx is valid (!= 0xFFF) */
977 priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
978 priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
979 iwl5000_set_wr_ptrs(priv, txq_id, ssn_idx);
980
981 /* Set up Tx window size and frame limit for this queue */
982 iwl_write_targ_mem(priv, priv->scd_base_addr +
983 IWL50_SCD_CONTEXT_QUEUE_OFFSET(txq_id) +
984 sizeof(u32),
985 ((SCD_WIN_SIZE <<
986 IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
987 IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
988 ((SCD_FRAME_LIMIT <<
989 IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
990 IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
991
992 iwl_set_bits_prph(priv, IWL50_SCD_INTERRUPT_MASK, (1 << txq_id));
993
994 /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
995 iwl5000_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 1);
996
Tomas Winklere26e47d2008-06-12 09:46:56 +0800997 spin_unlock_irqrestore(&priv->lock, flags);
998
999 return 0;
1000}
1001
Wey-Yi Guy672639d2009-07-24 11:13:01 -07001002int iwl5000_txq_agg_disable(struct iwl_priv *priv, u16 txq_id,
Tomas Winklere26e47d2008-06-12 09:46:56 +08001003 u16 ssn_idx, u8 tx_fifo)
1004{
Tomas Winkler9f17b312008-07-11 11:53:35 +08001005 if ((IWL50_FIRST_AMPDU_QUEUE > txq_id) ||
1006 (IWL50_FIRST_AMPDU_QUEUE + IWL50_NUM_AMPDU_QUEUES <= txq_id)) {
Wey-Yi Guya2f1cbe2009-03-17 21:51:52 -07001007 IWL_ERR(priv,
Winkler, Tomas39aadf82008-12-19 10:37:32 +08001008 "queue number out of range: %d, must be %d to %d\n",
Tomas Winkler9f17b312008-07-11 11:53:35 +08001009 txq_id, IWL50_FIRST_AMPDU_QUEUE,
1010 IWL50_FIRST_AMPDU_QUEUE + IWL50_NUM_AMPDU_QUEUES - 1);
Tomas Winklere26e47d2008-06-12 09:46:56 +08001011 return -EINVAL;
1012 }
1013
Tomas Winklere26e47d2008-06-12 09:46:56 +08001014 iwl5000_tx_queue_stop_scheduler(priv, txq_id);
1015
1016 iwl_clear_bits_prph(priv, IWL50_SCD_AGGR_SEL, (1 << txq_id));
1017
1018 priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
1019 priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
1020 /* supposes that ssn_idx is valid (!= 0xFFF) */
1021 iwl5000_set_wr_ptrs(priv, txq_id, ssn_idx);
1022
1023 iwl_clear_bits_prph(priv, IWL50_SCD_INTERRUPT_MASK, (1 << txq_id));
1024 iwl_txq_ctx_deactivate(priv, txq_id);
1025 iwl5000_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 0);
1026
Tomas Winklere26e47d2008-06-12 09:46:56 +08001027 return 0;
1028}
1029
Jay Sternberge8c00dc2009-01-29 11:09:15 -08001030u16 iwl5000_build_addsta_hcmd(const struct iwl_addsta_cmd *cmd, u8 *data)
Tomas Winkler2469bf22008-05-05 10:22:35 +08001031{
1032 u16 size = (u16)sizeof(struct iwl_addsta_cmd);
Tomas Winklerc587de02009-06-03 11:44:07 -07001033 struct iwl_addsta_cmd *addsta = (struct iwl_addsta_cmd *)data;
1034 memcpy(addsta, cmd, size);
1035 /* resrved in 5000 */
1036 addsta->rate_n_flags = cpu_to_le16(0);
Tomas Winkler2469bf22008-05-05 10:22:35 +08001037 return size;
1038}
1039
1040
Tomas Winklerda1bc452008-05-29 16:35:00 +08001041/*
Tomas Winklera96a27f2008-10-23 23:48:56 -07001042 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
Tomas Winklerda1bc452008-05-29 16:35:00 +08001043 * must be called under priv->lock and mac access
1044 */
Wey-Yi Guy672639d2009-07-24 11:13:01 -07001045void iwl5000_txq_set_sched(struct iwl_priv *priv, u32 mask)
Ron Rindjunsky5a676bb2008-05-05 10:22:42 +08001046{
Tomas Winklerda1bc452008-05-29 16:35:00 +08001047 iwl_write_prph(priv, IWL50_SCD_TXFACT, mask);
Ron Rindjunsky5a676bb2008-05-05 10:22:42 +08001048}
1049
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001050
1051static inline u32 iwl5000_get_scd_ssn(struct iwl5000_tx_resp *tx_resp)
1052{
Tomas Winkler3ac7f142008-07-21 02:40:14 +03001053 return le32_to_cpup((__le32 *)&tx_resp->status +
Tomas Winkler25a65722008-06-12 09:47:07 +08001054 tx_resp->frame_count) & MAX_SN;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001055}
1056
1057static int iwl5000_tx_status_reply_tx(struct iwl_priv *priv,
1058 struct iwl_ht_agg *agg,
1059 struct iwl5000_tx_resp *tx_resp,
Tomas Winkler25a65722008-06-12 09:47:07 +08001060 int txq_id, u16 start_idx)
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001061{
1062 u16 status;
1063 struct agg_tx_status *frame_status = &tx_resp->status;
1064 struct ieee80211_tx_info *info = NULL;
1065 struct ieee80211_hdr *hdr = NULL;
Tomas Winklere7d326a2008-06-12 09:47:11 +08001066 u32 rate_n_flags = le32_to_cpu(tx_resp->rate_n_flags);
Tomas Winkler25a65722008-06-12 09:47:07 +08001067 int i, sh, idx;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001068 u16 seq;
1069
1070 if (agg->wait_for_ba)
Tomas Winklere1623442009-01-27 14:27:56 -08001071 IWL_DEBUG_TX_REPLY(priv, "got tx response w/o block-ack\n");
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001072
1073 agg->frame_count = tx_resp->frame_count;
1074 agg->start_idx = start_idx;
Tomas Winklere7d326a2008-06-12 09:47:11 +08001075 agg->rate_n_flags = rate_n_flags;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001076 agg->bitmap = 0;
1077
1078 /* # frames attempted by Tx command */
1079 if (agg->frame_count == 1) {
1080 /* Only one frame was attempted; no block-ack will arrive */
1081 status = le16_to_cpu(frame_status[0].status);
Tomas Winkler25a65722008-06-12 09:47:07 +08001082 idx = start_idx;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001083
1084 /* FIXME: code repetition */
Tomas Winklere1623442009-01-27 14:27:56 -08001085 IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, StartIdx=%d idx=%d\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001086 agg->frame_count, agg->start_idx, idx);
1087
1088 info = IEEE80211_SKB_CB(priv->txq[txq_id].txb[idx].skb[0]);
Johannes Berge6a98542008-10-21 12:40:02 +02001089 info->status.rates[0].count = tx_resp->failure_frame + 1;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001090 info->flags &= ~IEEE80211_TX_CTL_AMPDU;
Abhijeet Kolekarc3056062008-11-12 13:14:08 -08001091 info->flags |= iwl_is_tx_success(status) ?
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001092 IEEE80211_TX_STAT_ACK : 0;
Tomas Winklere7d326a2008-06-12 09:47:11 +08001093 iwl_hwrate_to_tx_control(priv, rate_n_flags, info);
1094
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001095 /* FIXME: code repetition end */
1096
Tomas Winklere1623442009-01-27 14:27:56 -08001097 IWL_DEBUG_TX_REPLY(priv, "1 Frame 0x%x failure :%d\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001098 status & 0xff, tx_resp->failure_frame);
Tomas Winklere1623442009-01-27 14:27:56 -08001099 IWL_DEBUG_TX_REPLY(priv, "Rate Info rate_n_flags=%x\n", rate_n_flags);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001100
1101 agg->wait_for_ba = 0;
1102 } else {
1103 /* Two or more frames were attempted; expect block-ack */
1104 u64 bitmap = 0;
1105 int start = agg->start_idx;
1106
1107 /* Construct bit-map of pending frames within Tx window */
1108 for (i = 0; i < agg->frame_count; i++) {
1109 u16 sc;
1110 status = le16_to_cpu(frame_status[i].status);
1111 seq = le16_to_cpu(frame_status[i].sequence);
1112 idx = SEQ_TO_INDEX(seq);
1113 txq_id = SEQ_TO_QUEUE(seq);
1114
1115 if (status & (AGG_TX_STATE_FEW_BYTES_MSK |
1116 AGG_TX_STATE_ABORT_MSK))
1117 continue;
1118
Tomas Winklere1623442009-01-27 14:27:56 -08001119 IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, txq_id=%d idx=%d\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001120 agg->frame_count, txq_id, idx);
1121
1122 hdr = iwl_tx_queue_get_hdr(priv, txq_id, idx);
Stanislaw Gruszka6c6a22e2009-09-23 10:51:34 +02001123 if (!hdr) {
1124 IWL_ERR(priv,
1125 "BUG_ON idx doesn't point to valid skb"
1126 " idx=%d, txq_id=%d\n", idx, txq_id);
1127 return -1;
1128 }
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001129
1130 sc = le16_to_cpu(hdr->seq_ctrl);
1131 if (idx != (SEQ_TO_SN(sc) & 0xff)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001132 IWL_ERR(priv,
1133 "BUG_ON idx doesn't match seq control"
1134 " idx=%d, seq_idx=%d, seq=%d\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001135 idx, SEQ_TO_SN(sc),
1136 hdr->seq_ctrl);
1137 return -1;
1138 }
1139
Tomas Winklere1623442009-01-27 14:27:56 -08001140 IWL_DEBUG_TX_REPLY(priv, "AGG Frame i=%d idx %d seq=%d\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001141 i, idx, SEQ_TO_SN(sc));
1142
1143 sh = idx - start;
1144 if (sh > 64) {
1145 sh = (start - idx) + 0xff;
1146 bitmap = bitmap << sh;
1147 sh = 0;
1148 start = idx;
1149 } else if (sh < -64)
1150 sh = 0xff - (start - idx);
1151 else if (sh < 0) {
1152 sh = start - idx;
1153 start = idx;
1154 bitmap = bitmap << sh;
1155 sh = 0;
1156 }
Emmanuel Grumbach4aa41f12008-07-18 13:53:09 +08001157 bitmap |= 1ULL << sh;
Tomas Winklere1623442009-01-27 14:27:56 -08001158 IWL_DEBUG_TX_REPLY(priv, "start=%d bitmap=0x%llx\n",
Emmanuel Grumbach4aa41f12008-07-18 13:53:09 +08001159 start, (unsigned long long)bitmap);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001160 }
1161
1162 agg->bitmap = bitmap;
1163 agg->start_idx = start;
Tomas Winklere1623442009-01-27 14:27:56 -08001164 IWL_DEBUG_TX_REPLY(priv, "Frames %d start_idx=%d bitmap=0x%llx\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001165 agg->frame_count, agg->start_idx,
1166 (unsigned long long)agg->bitmap);
1167
1168 if (bitmap)
1169 agg->wait_for_ba = 1;
1170 }
1171 return 0;
1172}
1173
1174static void iwl5000_rx_reply_tx(struct iwl_priv *priv,
1175 struct iwl_rx_mem_buffer *rxb)
1176{
1177 struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
1178 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
1179 int txq_id = SEQ_TO_QUEUE(sequence);
1180 int index = SEQ_TO_INDEX(sequence);
1181 struct iwl_tx_queue *txq = &priv->txq[txq_id];
1182 struct ieee80211_tx_info *info;
1183 struct iwl5000_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
1184 u32 status = le16_to_cpu(tx_resp->status.status);
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001185 int tid;
1186 int sta_id;
1187 int freed;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001188
1189 if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001190 IWL_ERR(priv, "Read index for DMA queue txq_id (%d) index %d "
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001191 "is out of range [0-%d] %d %d\n", txq_id,
1192 index, txq->q.n_bd, txq->q.write_ptr,
1193 txq->q.read_ptr);
1194 return;
1195 }
1196
1197 info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb[0]);
1198 memset(&info->status, 0, sizeof(info->status));
1199
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001200 tid = (tx_resp->ra_tid & IWL50_TX_RES_TID_MSK) >> IWL50_TX_RES_TID_POS;
1201 sta_id = (tx_resp->ra_tid & IWL50_TX_RES_RA_MSK) >> IWL50_TX_RES_RA_POS;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001202
1203 if (txq->sched_retry) {
1204 const u32 scd_ssn = iwl5000_get_scd_ssn(tx_resp);
1205 struct iwl_ht_agg *agg = NULL;
1206
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001207 agg = &priv->stations[sta_id].tid[tid].agg;
1208
Tomas Winkler25a65722008-06-12 09:47:07 +08001209 iwl5000_tx_status_reply_tx(priv, agg, tx_resp, txq_id, index);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001210
Ron Rindjunsky32354272008-07-01 10:44:51 +03001211 /* check if BAR is needed */
1212 if ((tx_resp->frame_count == 1) && !iwl_is_tx_success(status))
1213 info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001214
1215 if (txq->q.read_ptr != (scd_ssn & 0xff)) {
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001216 index = iwl_queue_dec_wrap(scd_ssn & 0xff, txq->q.n_bd);
Tomas Winklere1623442009-01-27 14:27:56 -08001217 IWL_DEBUG_TX_REPLY(priv, "Retry scheduler reclaim "
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001218 "scd_ssn=%d idx=%d txq=%d swq=%d\n",
1219 scd_ssn , index, txq_id, txq->swq_id);
1220
Tomas Winkler17b88922008-05-29 16:35:12 +08001221 freed = iwl_tx_queue_reclaim(priv, txq_id, index);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001222 priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
1223
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001224 if (priv->mac80211_registered &&
1225 (iwl_queue_space(&txq->q) > txq->q.low_mark) &&
1226 (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA)) {
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001227 if (agg->state == IWL_AGG_OFF)
Johannes Berge4e72fb2009-03-23 17:28:42 +01001228 iwl_wake_queue(priv, txq_id);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001229 else
Johannes Berge4e72fb2009-03-23 17:28:42 +01001230 iwl_wake_queue(priv, txq->swq_id);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001231 }
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001232 }
1233 } else {
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001234 BUG_ON(txq_id != txq->swq_id);
1235
Johannes Berge6a98542008-10-21 12:40:02 +02001236 info->status.rates[0].count = tx_resp->failure_frame + 1;
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001237 info->flags |= iwl_is_tx_success(status) ?
1238 IEEE80211_TX_STAT_ACK : 0;
Tomas Winklere7d326a2008-06-12 09:47:11 +08001239 iwl_hwrate_to_tx_control(priv,
Ron Rindjunsky4f85f5b2008-06-09 22:54:35 +03001240 le32_to_cpu(tx_resp->rate_n_flags),
1241 info);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001242
Tomas Winklere1623442009-01-27 14:27:56 -08001243 IWL_DEBUG_TX_REPLY(priv, "TXQ %d status %s (0x%08x) rate_n_flags "
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001244 "0x%x retries %d\n",
1245 txq_id,
1246 iwl_get_tx_fail_reason(status), status,
1247 le32_to_cpu(tx_resp->rate_n_flags),
1248 tx_resp->failure_frame);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001249
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001250 freed = iwl_tx_queue_reclaim(priv, txq_id, index);
1251 if (ieee80211_is_data_qos(tx_resp->frame_ctrl))
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001252 priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001253
1254 if (priv->mac80211_registered &&
1255 (iwl_queue_space(&txq->q) > txq->q.low_mark))
Johannes Berge4e72fb2009-03-23 17:28:42 +01001256 iwl_wake_queue(priv, txq_id);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001257 }
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001258
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001259 if (ieee80211_is_data_qos(tx_resp->frame_ctrl))
1260 iwl_txq_check_empty(priv, sta_id, tid, txq_id);
1261
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001262 if (iwl_check_bits(status, TX_ABORT_REQUIRED_MSK))
Winkler, Tomas15b16872008-12-19 10:37:33 +08001263 IWL_ERR(priv, "TODO: Implement Tx ABORT REQUIRED!!!\n");
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001264}
1265
Tomas Winklera96a27f2008-10-23 23:48:56 -07001266/* Currently 5000 is the superset of everything */
Jay Sternberge8c00dc2009-01-29 11:09:15 -08001267u16 iwl5000_get_hcmd_size(u8 cmd_id, u16 len)
Gregory Greenmanc1adf9f2008-05-15 13:53:59 +08001268{
1269 return len;
1270}
1271
Wey-Yi Guy672639d2009-07-24 11:13:01 -07001272void iwl5000_setup_deferred_work(struct iwl_priv *priv)
Emmanuel Grumbach203566f2008-06-12 09:46:54 +08001273{
1274 /* in 5000 the tx power calibration is done in uCode */
1275 priv->disable_tx_power_cal = 1;
1276}
1277
Wey-Yi Guy672639d2009-07-24 11:13:01 -07001278void iwl5000_rx_handler_setup(struct iwl_priv *priv)
Ron Rindjunskyb600e4e2008-05-15 13:54:11 +08001279{
Tomas Winkler7c616cb2008-05-29 16:35:05 +08001280 /* init calibration handlers */
1281 priv->rx_handlers[CALIBRATION_RES_NOTIFICATION] =
1282 iwl5000_rx_calib_result;
1283 priv->rx_handlers[CALIBRATION_COMPLETE_NOTIFICATION] =
1284 iwl5000_rx_calib_complete;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001285 priv->rx_handlers[REPLY_TX] = iwl5000_rx_reply_tx;
Ron Rindjunskyb600e4e2008-05-15 13:54:11 +08001286}
1287
Tomas Winkler7c616cb2008-05-29 16:35:05 +08001288
Wey-Yi Guy672639d2009-07-24 11:13:01 -07001289int iwl5000_hw_valid_rtc_data_addr(u32 addr)
Ron Rindjunsky87283cc2008-05-29 16:34:47 +08001290{
Samuel Ortiz250bdd22008-12-19 10:37:11 +08001291 return (addr >= IWL50_RTC_DATA_LOWER_BOUND) &&
Ron Rindjunsky87283cc2008-05-29 16:34:47 +08001292 (addr < IWL50_RTC_DATA_UPPER_BOUND);
1293}
1294
Ron Rindjunskyfe7a90c2008-05-29 16:35:14 +08001295static int iwl5000_send_rxon_assoc(struct iwl_priv *priv)
1296{
1297 int ret = 0;
1298 struct iwl5000_rxon_assoc_cmd rxon_assoc;
1299 const struct iwl_rxon_cmd *rxon1 = &priv->staging_rxon;
1300 const struct iwl_rxon_cmd *rxon2 = &priv->active_rxon;
1301
1302 if ((rxon1->flags == rxon2->flags) &&
1303 (rxon1->filter_flags == rxon2->filter_flags) &&
1304 (rxon1->cck_basic_rates == rxon2->cck_basic_rates) &&
1305 (rxon1->ofdm_ht_single_stream_basic_rates ==
1306 rxon2->ofdm_ht_single_stream_basic_rates) &&
1307 (rxon1->ofdm_ht_dual_stream_basic_rates ==
1308 rxon2->ofdm_ht_dual_stream_basic_rates) &&
1309 (rxon1->ofdm_ht_triple_stream_basic_rates ==
1310 rxon2->ofdm_ht_triple_stream_basic_rates) &&
1311 (rxon1->acquisition_data == rxon2->acquisition_data) &&
1312 (rxon1->rx_chain == rxon2->rx_chain) &&
1313 (rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates)) {
Tomas Winklere1623442009-01-27 14:27:56 -08001314 IWL_DEBUG_INFO(priv, "Using current RXON_ASSOC. Not resending.\n");
Ron Rindjunskyfe7a90c2008-05-29 16:35:14 +08001315 return 0;
1316 }
1317
1318 rxon_assoc.flags = priv->staging_rxon.flags;
1319 rxon_assoc.filter_flags = priv->staging_rxon.filter_flags;
1320 rxon_assoc.ofdm_basic_rates = priv->staging_rxon.ofdm_basic_rates;
1321 rxon_assoc.cck_basic_rates = priv->staging_rxon.cck_basic_rates;
1322 rxon_assoc.reserved1 = 0;
1323 rxon_assoc.reserved2 = 0;
1324 rxon_assoc.reserved3 = 0;
1325 rxon_assoc.ofdm_ht_single_stream_basic_rates =
1326 priv->staging_rxon.ofdm_ht_single_stream_basic_rates;
1327 rxon_assoc.ofdm_ht_dual_stream_basic_rates =
1328 priv->staging_rxon.ofdm_ht_dual_stream_basic_rates;
1329 rxon_assoc.rx_chain_select_flags = priv->staging_rxon.rx_chain;
1330 rxon_assoc.ofdm_ht_triple_stream_basic_rates =
1331 priv->staging_rxon.ofdm_ht_triple_stream_basic_rates;
1332 rxon_assoc.acquisition_data = priv->staging_rxon.acquisition_data;
1333
1334 ret = iwl_send_cmd_pdu_async(priv, REPLY_RXON_ASSOC,
1335 sizeof(rxon_assoc), &rxon_assoc, NULL);
1336 if (ret)
1337 return ret;
1338
1339 return ret;
1340}
Wey-Yi Guy672639d2009-07-24 11:13:01 -07001341int iwl5000_send_tx_power(struct iwl_priv *priv)
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001342{
1343 struct iwl5000_tx_power_dbm_cmd tx_power_cmd;
Jay Sternberg76a24072009-01-29 11:09:14 -08001344 u8 tx_ant_cfg_cmd;
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001345
1346 /* half dBm need to multiply */
1347 tx_power_cmd.global_lmt = (s8)(2 * priv->tx_power_user_lmt);
Gregory Greenman853554a2008-06-30 17:23:01 +08001348 tx_power_cmd.flags = IWL50_TX_POWER_NO_CLOSED;
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001349 tx_power_cmd.srv_chan_lmt = IWL50_TX_POWER_AUTO;
Jay Sternberg76a24072009-01-29 11:09:14 -08001350
1351 if (IWL_UCODE_API(priv->ucode_ver) == 1)
1352 tx_ant_cfg_cmd = REPLY_TX_POWER_DBM_CMD_V1;
1353 else
1354 tx_ant_cfg_cmd = REPLY_TX_POWER_DBM_CMD;
1355
1356 return iwl_send_cmd_pdu_async(priv, tx_ant_cfg_cmd,
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001357 sizeof(tx_power_cmd), &tx_power_cmd,
1358 NULL);
1359}
1360
Wey-Yi Guy672639d2009-07-24 11:13:01 -07001361void iwl5000_temperature(struct iwl_priv *priv)
Emmanuel Grumbach8f91aec2008-06-30 17:23:07 +08001362{
1363 /* store temperature from statistics (in Celsius) */
Zhu Yi52256402008-06-30 17:23:31 +08001364 priv->temperature = le32_to_cpu(priv->statistics.general.temperature);
Wey-Yi Guy39b73fb2009-07-24 11:13:02 -07001365 iwl_tt_handler(priv);
Emmanuel Grumbach8f91aec2008-06-30 17:23:07 +08001366}
Ron Rindjunskyfe7a90c2008-05-29 16:35:14 +08001367
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001368static void iwl5150_temperature(struct iwl_priv *priv)
1369{
1370 u32 vt = 0;
1371 s32 offset = iwl_temp_calib_to_offset(priv);
1372
1373 vt = le32_to_cpu(priv->statistics.general.temperature);
1374 vt = vt / IWL_5150_VOLTAGE_TO_TEMPERATURE_COEFF + offset;
1375 /* now vt hold the temperature in Kelvin */
1376 priv->temperature = KELVIN_TO_CELSIUS(vt);
Wey-Yi Guy15993e02009-08-13 13:31:00 -07001377 iwl_tt_handler(priv);
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001378}
1379
Tomas Winklercaab8f12008-08-04 16:00:42 +08001380/* Calc max signal level (dBm) among 3 possible receivers */
Jay Sternberge8c00dc2009-01-29 11:09:15 -08001381int iwl5000_calc_rssi(struct iwl_priv *priv,
Tomas Winklercaab8f12008-08-04 16:00:42 +08001382 struct iwl_rx_phy_res *rx_resp)
1383{
1384 /* data from PHY/DSP regarding signal strength, etc.,
1385 * contents are always there, not configurable by host
1386 */
1387 struct iwl5000_non_cfg_phy *ncphy =
1388 (struct iwl5000_non_cfg_phy *)rx_resp->non_cfg_phy_buf;
1389 u32 val, rssi_a, rssi_b, rssi_c, max_rssi;
1390 u8 agc;
1391
1392 val = le32_to_cpu(ncphy->non_cfg_phy[IWL50_RX_RES_AGC_IDX]);
1393 agc = (val & IWL50_OFDM_AGC_MSK) >> IWL50_OFDM_AGC_BIT_POS;
1394
1395 /* Find max rssi among 3 possible receivers.
1396 * These values are measured by the digital signal processor (DSP).
1397 * They should stay fairly constant even as the signal strength varies,
1398 * if the radio's automatic gain control (AGC) is working right.
1399 * AGC value (see below) will provide the "interesting" info.
1400 */
1401 val = le32_to_cpu(ncphy->non_cfg_phy[IWL50_RX_RES_RSSI_AB_IDX]);
1402 rssi_a = (val & IWL50_OFDM_RSSI_A_MSK) >> IWL50_OFDM_RSSI_A_BIT_POS;
1403 rssi_b = (val & IWL50_OFDM_RSSI_B_MSK) >> IWL50_OFDM_RSSI_B_BIT_POS;
1404 val = le32_to_cpu(ncphy->non_cfg_phy[IWL50_RX_RES_RSSI_C_IDX]);
1405 rssi_c = (val & IWL50_OFDM_RSSI_C_MSK) >> IWL50_OFDM_RSSI_C_BIT_POS;
1406
1407 max_rssi = max_t(u32, rssi_a, rssi_b);
1408 max_rssi = max_t(u32, max_rssi, rssi_c);
1409
Tomas Winklere1623442009-01-27 14:27:56 -08001410 IWL_DEBUG_STATS(priv, "Rssi In A %d B %d C %d Max %d AGC dB %d\n",
Tomas Winklercaab8f12008-08-04 16:00:42 +08001411 rssi_a, rssi_b, rssi_c, max_rssi, agc);
1412
1413 /* dBm = max_rssi dB - agc dB - constant.
1414 * Higher AGC (higher radio gain) means lower signal. */
Samuel Ortiz250bdd22008-12-19 10:37:11 +08001415 return max_rssi - agc - IWL49_RSSI_OFFSET;
Tomas Winklercaab8f12008-08-04 16:00:42 +08001416}
1417
Wey-Yi Guy2f748de2009-09-17 10:43:51 -07001418static int iwl5000_send_tx_ant_config(struct iwl_priv *priv, u8 valid_tx_ant)
1419{
1420 struct iwl_tx_ant_config_cmd tx_ant_cmd = {
1421 .valid = cpu_to_le32(valid_tx_ant),
1422 };
1423
1424 if (IWL_UCODE_API(priv->ucode_ver) > 1) {
1425 IWL_DEBUG_HC(priv, "select valid tx ant: %u\n", valid_tx_ant);
1426 return iwl_send_cmd_pdu(priv, TX_ANT_CONFIGURATION_CMD,
1427 sizeof(struct iwl_tx_ant_config_cmd),
1428 &tx_ant_cmd);
1429 } else {
1430 IWL_DEBUG_HC(priv, "TX_ANT_CONFIGURATION_CMD not supported\n");
1431 return -EOPNOTSUPP;
1432 }
1433}
1434
1435
Jay Sternbergcc0f5552009-07-17 09:30:16 -07001436#define IWL5000_UCODE_GET(item) \
1437static u32 iwl5000_ucode_get_##item(const struct iwl_ucode_header *ucode,\
1438 u32 api_ver) \
1439{ \
1440 if (api_ver <= 2) \
1441 return le32_to_cpu(ucode->u.v1.item); \
1442 return le32_to_cpu(ucode->u.v2.item); \
1443}
1444
1445static u32 iwl5000_ucode_get_header_size(u32 api_ver)
1446{
1447 if (api_ver <= 2)
1448 return UCODE_HEADER_SIZE(1);
1449 return UCODE_HEADER_SIZE(2);
1450}
1451
1452static u32 iwl5000_ucode_get_build(const struct iwl_ucode_header *ucode,
1453 u32 api_ver)
1454{
1455 if (api_ver <= 2)
1456 return 0;
1457 return le32_to_cpu(ucode->u.v2.build);
1458}
1459
1460static u8 *iwl5000_ucode_get_data(const struct iwl_ucode_header *ucode,
1461 u32 api_ver)
1462{
1463 if (api_ver <= 2)
1464 return (u8 *) ucode->u.v1.data;
1465 return (u8 *) ucode->u.v2.data;
1466}
1467
1468IWL5000_UCODE_GET(inst_size);
1469IWL5000_UCODE_GET(data_size);
1470IWL5000_UCODE_GET(init_size);
1471IWL5000_UCODE_GET(init_data_size);
1472IWL5000_UCODE_GET(boot_size);
1473
Jay Sternberge8c00dc2009-01-29 11:09:15 -08001474struct iwl_hcmd_ops iwl5000_hcmd = {
Ron Rindjunskyfe7a90c2008-05-29 16:35:14 +08001475 .rxon_assoc = iwl5000_send_rxon_assoc,
Abhijeet Kolekare0158e62009-04-08 11:26:37 -07001476 .commit_rxon = iwl_commit_rxon,
Abhijeet Kolekar45823532009-04-08 11:26:44 -07001477 .set_rxon_chain = iwl_set_rxon_chain,
Wey-Yi Guy2f748de2009-09-17 10:43:51 -07001478 .set_tx_ant = iwl5000_send_tx_ant_config,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001479};
1480
Jay Sternberge8c00dc2009-01-29 11:09:15 -08001481struct iwl_hcmd_utils_ops iwl5000_hcmd_utils = {
Gregory Greenmanc1adf9f2008-05-15 13:53:59 +08001482 .get_hcmd_size = iwl5000_get_hcmd_size,
Tomas Winkler2469bf22008-05-05 10:22:35 +08001483 .build_addsta_hcmd = iwl5000_build_addsta_hcmd,
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -07001484 .gain_computation = iwl5000_gain_computation,
1485 .chain_noise_reset = iwl5000_chain_noise_reset,
Emmanuel Grumbacha326a5d2008-07-11 11:53:31 +08001486 .rts_tx_cmd_flag = iwl5000_rts_tx_cmd_flag,
Tomas Winklercaab8f12008-08-04 16:00:42 +08001487 .calc_rssi = iwl5000_calc_rssi,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001488};
1489
Jay Sternbergcc0f5552009-07-17 09:30:16 -07001490struct iwl_ucode_ops iwl5000_ucode = {
1491 .get_header_size = iwl5000_ucode_get_header_size,
1492 .get_build = iwl5000_ucode_get_build,
1493 .get_inst_size = iwl5000_ucode_get_inst_size,
1494 .get_data_size = iwl5000_ucode_get_data_size,
1495 .get_init_size = iwl5000_ucode_get_init_size,
1496 .get_init_data_size = iwl5000_ucode_get_init_data_size,
1497 .get_boot_size = iwl5000_ucode_get_boot_size,
1498 .get_data = iwl5000_ucode_get_data,
1499};
1500
Jay Sternberge8c00dc2009-01-29 11:09:15 -08001501struct iwl_lib_ops iwl5000_lib = {
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -07001502 .set_hw_params = iwl5000_hw_set_hw_params,
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -07001503 .txq_update_byte_cnt_tbl = iwl5000_txq_update_byte_cnt_tbl,
Tomas Winkler972cf442008-05-29 16:35:13 +08001504 .txq_inval_byte_cnt_tbl = iwl5000_txq_inval_byte_cnt_tbl,
Tomas Winklerda1bc452008-05-29 16:35:00 +08001505 .txq_set_sched = iwl5000_txq_set_sched,
Tomas Winklere26e47d2008-06-12 09:46:56 +08001506 .txq_agg_enable = iwl5000_txq_agg_enable,
1507 .txq_agg_disable = iwl5000_txq_agg_disable,
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -08001508 .txq_attach_buf_to_tfd = iwl_hw_txq_attach_buf_to_tfd,
1509 .txq_free_tfd = iwl_hw_txq_free_tfd,
Samuel Ortiza8e74e22009-01-23 13:45:14 -08001510 .txq_init = iwl_hw_tx_queue_init,
Ron Rindjunskyb600e4e2008-05-15 13:54:11 +08001511 .rx_handler_setup = iwl5000_rx_handler_setup,
Emmanuel Grumbach203566f2008-06-12 09:46:54 +08001512 .setup_deferred_work = iwl5000_setup_deferred_work,
Ron Rindjunsky87283cc2008-05-29 16:34:47 +08001513 .is_valid_rtc_data_addr = iwl5000_hw_valid_rtc_data_addr,
Reinette Chatreb7a79402009-09-25 14:24:23 -07001514 .dump_nic_event_log = iwl_dump_nic_event_log,
1515 .dump_nic_error_log = iwl_dump_nic_error_log,
Ron Rindjunskydbb983b2008-05-15 13:54:12 +08001516 .load_ucode = iwl5000_load_ucode,
Ron Rindjunsky99da1b42008-05-15 13:54:13 +08001517 .init_alive_start = iwl5000_init_alive_start,
1518 .alive_notify = iwl5000_alive_notify,
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001519 .send_tx_power = iwl5000_send_tx_power,
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07001520 .update_chain_flags = iwl_update_chain_flags,
Tomas Winkler30d59262008-04-24 11:55:25 -07001521 .apm_ops = {
1522 .init = iwl5000_apm_init,
Tomas Winkler7f066102008-05-29 16:34:57 +08001523 .reset = iwl5000_apm_reset,
Abhijeet Kolekard68b6032009-10-02 13:44:04 -07001524 .stop = iwl_apm_stop,
Ron Rindjunsky5a835352008-05-05 10:22:29 +08001525 .config = iwl5000_nic_config,
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07001526 .set_pwr_src = iwl_set_pwr_src,
Tomas Winkler30d59262008-04-24 11:55:25 -07001527 },
Tomas Winklerda8dec22008-04-24 11:55:24 -07001528 .eeprom_ops = {
Tomas Winkler25ae3982008-04-24 11:55:27 -07001529 .regulatory_bands = {
1530 EEPROM_5000_REG_BAND_1_CHANNELS,
1531 EEPROM_5000_REG_BAND_2_CHANNELS,
1532 EEPROM_5000_REG_BAND_3_CHANNELS,
1533 EEPROM_5000_REG_BAND_4_CHANNELS,
1534 EEPROM_5000_REG_BAND_5_CHANNELS,
Wey-Yi Guy7aafef12009-08-07 15:41:38 -07001535 EEPROM_5000_REG_BAND_24_HT40_CHANNELS,
1536 EEPROM_5000_REG_BAND_52_HT40_CHANNELS
Tomas Winkler25ae3982008-04-24 11:55:27 -07001537 },
Tomas Winklerda8dec22008-04-24 11:55:24 -07001538 .verify_signature = iwlcore_eeprom_verify_signature,
1539 .acquire_semaphore = iwlcore_eeprom_acquire_semaphore,
1540 .release_semaphore = iwlcore_eeprom_release_semaphore,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001541 .calib_version = iwl5000_eeprom_calib_version,
Tomas Winkler25ae3982008-04-24 11:55:27 -07001542 .query_addr = iwl5000_eeprom_query_addr,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001543 },
Abhijeet Kolekar5bbe2332009-04-08 11:26:35 -07001544 .post_associate = iwl_post_associate,
Mohamed Abbasef850d72009-05-22 11:01:50 -07001545 .isr = iwl_isr_ict,
Abhijeet Kolekar60690a62009-04-08 11:26:49 -07001546 .config_ap = iwl_config_ap,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001547 .temp_ops = {
1548 .temperature = iwl5000_temperature,
1549 .set_ct_kill = iwl5000_set_ct_threshold,
1550 },
1551};
1552
1553static struct iwl_lib_ops iwl5150_lib = {
1554 .set_hw_params = iwl5000_hw_set_hw_params,
1555 .txq_update_byte_cnt_tbl = iwl5000_txq_update_byte_cnt_tbl,
1556 .txq_inval_byte_cnt_tbl = iwl5000_txq_inval_byte_cnt_tbl,
1557 .txq_set_sched = iwl5000_txq_set_sched,
1558 .txq_agg_enable = iwl5000_txq_agg_enable,
1559 .txq_agg_disable = iwl5000_txq_agg_disable,
1560 .txq_attach_buf_to_tfd = iwl_hw_txq_attach_buf_to_tfd,
1561 .txq_free_tfd = iwl_hw_txq_free_tfd,
1562 .txq_init = iwl_hw_tx_queue_init,
1563 .rx_handler_setup = iwl5000_rx_handler_setup,
1564 .setup_deferred_work = iwl5000_setup_deferred_work,
1565 .is_valid_rtc_data_addr = iwl5000_hw_valid_rtc_data_addr,
Reinette Chatreb7a79402009-09-25 14:24:23 -07001566 .dump_nic_event_log = iwl_dump_nic_event_log,
1567 .dump_nic_error_log = iwl_dump_nic_error_log,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001568 .load_ucode = iwl5000_load_ucode,
1569 .init_alive_start = iwl5000_init_alive_start,
1570 .alive_notify = iwl5000_alive_notify,
1571 .send_tx_power = iwl5000_send_tx_power,
1572 .update_chain_flags = iwl_update_chain_flags,
1573 .apm_ops = {
1574 .init = iwl5000_apm_init,
1575 .reset = iwl5000_apm_reset,
Abhijeet Kolekard68b6032009-10-02 13:44:04 -07001576 .stop = iwl_apm_stop,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001577 .config = iwl5000_nic_config,
1578 .set_pwr_src = iwl_set_pwr_src,
1579 },
1580 .eeprom_ops = {
1581 .regulatory_bands = {
1582 EEPROM_5000_REG_BAND_1_CHANNELS,
1583 EEPROM_5000_REG_BAND_2_CHANNELS,
1584 EEPROM_5000_REG_BAND_3_CHANNELS,
1585 EEPROM_5000_REG_BAND_4_CHANNELS,
1586 EEPROM_5000_REG_BAND_5_CHANNELS,
Wey-Yi Guy7aafef12009-08-07 15:41:38 -07001587 EEPROM_5000_REG_BAND_24_HT40_CHANNELS,
1588 EEPROM_5000_REG_BAND_52_HT40_CHANNELS
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001589 },
1590 .verify_signature = iwlcore_eeprom_verify_signature,
1591 .acquire_semaphore = iwlcore_eeprom_acquire_semaphore,
1592 .release_semaphore = iwlcore_eeprom_release_semaphore,
1593 .calib_version = iwl5000_eeprom_calib_version,
1594 .query_addr = iwl5000_eeprom_query_addr,
1595 },
1596 .post_associate = iwl_post_associate,
Mohamed Abbasef850d72009-05-22 11:01:50 -07001597 .isr = iwl_isr_ict,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001598 .config_ap = iwl_config_ap,
1599 .temp_ops = {
1600 .temperature = iwl5150_temperature,
1601 .set_ct_kill = iwl5150_set_ct_threshold,
1602 },
Tomas Winklerda8dec22008-04-24 11:55:24 -07001603};
1604
Johannes Berge932a602009-10-02 13:44:03 -07001605static struct iwl_ops iwl5000_ops = {
Jay Sternbergcc0f5552009-07-17 09:30:16 -07001606 .ucode = &iwl5000_ucode,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001607 .lib = &iwl5000_lib,
1608 .hcmd = &iwl5000_hcmd,
1609 .utils = &iwl5000_hcmd_utils,
Johannes Berge932a602009-10-02 13:44:03 -07001610 .led = &iwlagn_led_ops,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001611};
1612
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001613static struct iwl_ops iwl5150_ops = {
Jay Sternbergcc0f5552009-07-17 09:30:16 -07001614 .ucode = &iwl5000_ucode,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001615 .lib = &iwl5150_lib,
1616 .hcmd = &iwl5000_hcmd,
1617 .utils = &iwl5000_hcmd_utils,
Johannes Berge932a602009-10-02 13:44:03 -07001618 .led = &iwlagn_led_ops,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001619};
1620
Jay Sternbergcec2d3f2009-01-19 15:30:33 -08001621struct iwl_mod_params iwl50_mod_params = {
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001622 .num_of_queues = IWL50_NUM_QUEUES,
Tomas Winkler9f17b312008-07-11 11:53:35 +08001623 .num_of_ampdu_queues = IWL50_NUM_AMPDU_QUEUES,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001624 .amsdu_size_8K = 1,
Ester Kummer3a1081e2008-05-06 11:05:14 +08001625 .restart_fw = 1,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001626 /* the rest are 0 by default */
1627};
1628
1629
1630struct iwl_cfg iwl5300_agn_cfg = {
1631 .name = "5300AGN",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001632 .fw_name_pre = IWL5000_FW_PRE,
1633 .ucode_api_max = IWL5000_UCODE_API_MAX,
1634 .ucode_api_min = IWL5000_UCODE_API_MIN,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001635 .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001636 .ops = &iwl5000_ops,
Tomas Winkler25ae3982008-04-24 11:55:27 -07001637 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001638 .eeprom_ver = EEPROM_5000_EEPROM_VERSION,
1639 .eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001640 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001641 .valid_tx_ant = ANT_ABC,
1642 .valid_rx_ant = ANT_ABC,
Jay Sternberg050681b2009-01-29 11:09:13 -08001643 .need_pll_cfg = true,
Daniel C Halperinb2617932009-08-13 13:30:59 -07001644 .ht_greenfield_support = true,
Wey-Yi Guyf2d0d0e2009-09-11 10:38:14 -07001645 .led_compensation = 51,
Wey-Yi Guyd8c07e72009-09-25 14:24:26 -07001646 .chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001647};
1648
Esti Kummer47408632008-07-11 11:53:30 +08001649struct iwl_cfg iwl5100_bg_cfg = {
1650 .name = "5100BG",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001651 .fw_name_pre = IWL5000_FW_PRE,
1652 .ucode_api_max = IWL5000_UCODE_API_MAX,
1653 .ucode_api_min = IWL5000_UCODE_API_MIN,
Esti Kummer47408632008-07-11 11:53:30 +08001654 .sku = IWL_SKU_G,
1655 .ops = &iwl5000_ops,
1656 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001657 .eeprom_ver = EEPROM_5000_EEPROM_VERSION,
1658 .eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
Esti Kummer47408632008-07-11 11:53:30 +08001659 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001660 .valid_tx_ant = ANT_B,
1661 .valid_rx_ant = ANT_AB,
Jay Sternberg050681b2009-01-29 11:09:13 -08001662 .need_pll_cfg = true,
Daniel C Halperinb2617932009-08-13 13:30:59 -07001663 .ht_greenfield_support = true,
Wey-Yi Guyf2d0d0e2009-09-11 10:38:14 -07001664 .led_compensation = 51,
Wey-Yi Guyd8c07e72009-09-25 14:24:26 -07001665 .chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
Esti Kummer47408632008-07-11 11:53:30 +08001666};
1667
1668struct iwl_cfg iwl5100_abg_cfg = {
1669 .name = "5100ABG",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001670 .fw_name_pre = IWL5000_FW_PRE,
1671 .ucode_api_max = IWL5000_UCODE_API_MAX,
1672 .ucode_api_min = IWL5000_UCODE_API_MIN,
Esti Kummer47408632008-07-11 11:53:30 +08001673 .sku = IWL_SKU_A|IWL_SKU_G,
1674 .ops = &iwl5000_ops,
1675 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001676 .eeprom_ver = EEPROM_5000_EEPROM_VERSION,
1677 .eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
Esti Kummer47408632008-07-11 11:53:30 +08001678 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001679 .valid_tx_ant = ANT_B,
1680 .valid_rx_ant = ANT_AB,
Jay Sternberg050681b2009-01-29 11:09:13 -08001681 .need_pll_cfg = true,
Daniel C Halperinb2617932009-08-13 13:30:59 -07001682 .ht_greenfield_support = true,
Wey-Yi Guyf2d0d0e2009-09-11 10:38:14 -07001683 .led_compensation = 51,
Wey-Yi Guyd8c07e72009-09-25 14:24:26 -07001684 .chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
Esti Kummer47408632008-07-11 11:53:30 +08001685};
1686
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001687struct iwl_cfg iwl5100_agn_cfg = {
1688 .name = "5100AGN",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001689 .fw_name_pre = IWL5000_FW_PRE,
1690 .ucode_api_max = IWL5000_UCODE_API_MAX,
1691 .ucode_api_min = IWL5000_UCODE_API_MIN,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001692 .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001693 .ops = &iwl5000_ops,
Tomas Winkler25ae3982008-04-24 11:55:27 -07001694 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001695 .eeprom_ver = EEPROM_5000_EEPROM_VERSION,
1696 .eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001697 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001698 .valid_tx_ant = ANT_B,
1699 .valid_rx_ant = ANT_AB,
Jay Sternberg050681b2009-01-29 11:09:13 -08001700 .need_pll_cfg = true,
Daniel C Halperinb2617932009-08-13 13:30:59 -07001701 .ht_greenfield_support = true,
Wey-Yi Guyf2d0d0e2009-09-11 10:38:14 -07001702 .led_compensation = 51,
Wey-Yi Guyd8c07e72009-09-25 14:24:26 -07001703 .chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001704};
1705
1706struct iwl_cfg iwl5350_agn_cfg = {
1707 .name = "5350AGN",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001708 .fw_name_pre = IWL5000_FW_PRE,
1709 .ucode_api_max = IWL5000_UCODE_API_MAX,
1710 .ucode_api_min = IWL5000_UCODE_API_MIN,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001711 .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001712 .ops = &iwl5000_ops,
Tomas Winkler25ae3982008-04-24 11:55:27 -07001713 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001714 .eeprom_ver = EEPROM_5050_EEPROM_VERSION,
1715 .eeprom_calib_ver = EEPROM_5050_TX_POWER_VERSION,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001716 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001717 .valid_tx_ant = ANT_ABC,
1718 .valid_rx_ant = ANT_ABC,
Jay Sternberg050681b2009-01-29 11:09:13 -08001719 .need_pll_cfg = true,
Daniel C Halperinb2617932009-08-13 13:30:59 -07001720 .ht_greenfield_support = true,
Wey-Yi Guyf2d0d0e2009-09-11 10:38:14 -07001721 .led_compensation = 51,
Wey-Yi Guyd8c07e72009-09-25 14:24:26 -07001722 .chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001723};
1724
Tomas Winkler7100e922008-12-01 16:32:18 -08001725struct iwl_cfg iwl5150_agn_cfg = {
1726 .name = "5150AGN",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001727 .fw_name_pre = IWL5150_FW_PRE,
1728 .ucode_api_max = IWL5150_UCODE_API_MAX,
1729 .ucode_api_min = IWL5150_UCODE_API_MIN,
Tomas Winkler7100e922008-12-01 16:32:18 -08001730 .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001731 .ops = &iwl5150_ops,
Tomas Winkler7100e922008-12-01 16:32:18 -08001732 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winklerfd63edb2008-12-01 16:32:21 -08001733 .eeprom_ver = EEPROM_5050_EEPROM_VERSION,
1734 .eeprom_calib_ver = EEPROM_5050_TX_POWER_VERSION,
Tomas Winkler7100e922008-12-01 16:32:18 -08001735 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001736 .valid_tx_ant = ANT_A,
1737 .valid_rx_ant = ANT_AB,
Jay Sternberg050681b2009-01-29 11:09:13 -08001738 .need_pll_cfg = true,
Daniel C Halperinb2617932009-08-13 13:30:59 -07001739 .ht_greenfield_support = true,
Wey-Yi Guyf2d0d0e2009-09-11 10:38:14 -07001740 .led_compensation = 51,
Wey-Yi Guyd8c07e72009-09-25 14:24:26 -07001741 .chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
Tomas Winkler7100e922008-12-01 16:32:18 -08001742};
1743
Reinette Chatrea0987a82008-12-02 12:14:06 -08001744MODULE_FIRMWARE(IWL5000_MODULE_FIRMWARE(IWL5000_UCODE_API_MAX));
1745MODULE_FIRMWARE(IWL5150_MODULE_FIRMWARE(IWL5150_UCODE_API_MAX));
Tomas Winklerc9f79ed2008-09-11 11:45:21 +08001746
Wey-Yi Guy4e30cb62009-09-17 10:43:47 -07001747module_param_named(swcrypto50, iwl50_mod_params.sw_crypto, bool, S_IRUGO);
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001748MODULE_PARM_DESC(swcrypto50,
1749 "using software crypto engine (default 0 [hardware])\n");
Wey-Yi Guy4e30cb62009-09-17 10:43:47 -07001750module_param_named(queues_num50, iwl50_mod_params.num_of_queues, int, S_IRUGO);
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001751MODULE_PARM_DESC(queues_num50, "number of hw queues in 50xx series");
Wey-Yi Guy4e30cb62009-09-17 10:43:47 -07001752module_param_named(11n_disable50, iwl50_mod_params.disable_11n, int, S_IRUGO);
Ron Rindjunsky49779292008-06-30 17:23:21 +08001753MODULE_PARM_DESC(11n_disable50, "disable 50XX 11n functionality");
Wey-Yi Guy4e30cb62009-09-17 10:43:47 -07001754module_param_named(amsdu_size_8K50, iwl50_mod_params.amsdu_size_8K,
1755 int, S_IRUGO);
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001756MODULE_PARM_DESC(amsdu_size_8K50, "enable 8K amsdu size in 50XX series");
Wey-Yi Guy4e30cb62009-09-17 10:43:47 -07001757module_param_named(fw_restart50, iwl50_mod_params.restart_fw, int, S_IRUGO);
Ester Kummer3a1081e2008-05-06 11:05:14 +08001758MODULE_PARM_DESC(fw_restart50, "restart firmware in case of error");