blob: a3e10dc7cc25ff375674a79c510effbcdfc452f9 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Intel AGPGART routines.
3 */
4
Linus Torvalds1da177e2005-04-16 15:20:36 -07005#include <linux/module.h>
6#include <linux/pci.h>
7#include <linux/init.h>
Ahmed S. Darwish1eaf1222007-02-06 18:08:28 +02008#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07009#include <linux/pagemap.h>
10#include <linux/agp_backend.h>
Borislav Petkov48a719c2010-01-22 16:01:04 +010011#include <asm/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include "agp.h"
13
Zhenyu Wang1f7a6e32010-02-23 14:05:24 +080014int intel_agp_enabled;
15EXPORT_SYMBOL(intel_agp_enabled);
16
Zhenyu Wang17661682009-07-27 12:59:57 +010017/*
18 * If we have Intel graphics, we're not going to have anything other than
19 * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
20 * on the Intel IOMMU support (CONFIG_DMAR).
21 * Only newer chipsets need to bother with this, of course.
22 */
23#ifdef CONFIG_DMAR
24#define USE_PCI_DMA_API 1
25#endif
26
Carlos Martíne914a362008-01-24 10:34:09 +100027#define PCI_DEVICE_ID_INTEL_E7221_HB 0x2588
28#define PCI_DEVICE_ID_INTEL_E7221_IG 0x258a
Eric Anholt65c25aa2006-09-06 11:57:18 -040029#define PCI_DEVICE_ID_INTEL_82946GZ_HB 0x2970
30#define PCI_DEVICE_ID_INTEL_82946GZ_IG 0x2972
Zhenyu Wang9119f852008-01-23 15:49:26 +100031#define PCI_DEVICE_ID_INTEL_82G35_HB 0x2980
32#define PCI_DEVICE_ID_INTEL_82G35_IG 0x2982
Eric Anholt65c25aa2006-09-06 11:57:18 -040033#define PCI_DEVICE_ID_INTEL_82965Q_HB 0x2990
34#define PCI_DEVICE_ID_INTEL_82965Q_IG 0x2992
35#define PCI_DEVICE_ID_INTEL_82965G_HB 0x29A0
36#define PCI_DEVICE_ID_INTEL_82965G_IG 0x29A2
Wang Zhenyu4598af32007-04-09 08:51:36 +080037#define PCI_DEVICE_ID_INTEL_82965GM_HB 0x2A00
38#define PCI_DEVICE_ID_INTEL_82965GM_IG 0x2A02
Zhenyu Wangdde47872007-07-26 09:18:09 +080039#define PCI_DEVICE_ID_INTEL_82965GME_HB 0x2A10
Wang Zhenyuc8eebfd2007-05-31 11:34:06 +080040#define PCI_DEVICE_ID_INTEL_82965GME_IG 0x2A12
Zhenyu Wangdde47872007-07-26 09:18:09 +080041#define PCI_DEVICE_ID_INTEL_82945GME_HB 0x27AC
Wang Zhenyudf80b142007-05-31 11:51:12 +080042#define PCI_DEVICE_ID_INTEL_82945GME_IG 0x27AE
Adam Jackson107f5172009-12-03 17:14:41 -050043#define PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB 0xA010
44#define PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG 0xA011
45#define PCI_DEVICE_ID_INTEL_PINEVIEW_HB 0xA000
46#define PCI_DEVICE_ID_INTEL_PINEVIEW_IG 0xA001
Wang Zhenyu874808c62007-06-06 11:16:25 +080047#define PCI_DEVICE_ID_INTEL_G33_HB 0x29C0
48#define PCI_DEVICE_ID_INTEL_G33_IG 0x29C2
49#define PCI_DEVICE_ID_INTEL_Q35_HB 0x29B0
50#define PCI_DEVICE_ID_INTEL_Q35_IG 0x29B2
51#define PCI_DEVICE_ID_INTEL_Q33_HB 0x29D0
52#define PCI_DEVICE_ID_INTEL_Q33_IG 0x29D2
Fabian Henze38d8a952009-09-08 00:59:58 +080053#define PCI_DEVICE_ID_INTEL_B43_HB 0x2E40
54#define PCI_DEVICE_ID_INTEL_B43_IG 0x2E42
Zhenyu Wang99d32bd2008-07-30 12:26:50 -070055#define PCI_DEVICE_ID_INTEL_GM45_HB 0x2A40
56#define PCI_DEVICE_ID_INTEL_GM45_IG 0x2A42
Adam Jackson107f5172009-12-03 17:14:41 -050057#define PCI_DEVICE_ID_INTEL_EAGLELAKE_HB 0x2E00
58#define PCI_DEVICE_ID_INTEL_EAGLELAKE_IG 0x2E02
Zhenyu Wang25ce77a2008-06-19 14:17:58 +100059#define PCI_DEVICE_ID_INTEL_Q45_HB 0x2E10
60#define PCI_DEVICE_ID_INTEL_Q45_IG 0x2E12
61#define PCI_DEVICE_ID_INTEL_G45_HB 0x2E20
62#define PCI_DEVICE_ID_INTEL_G45_IG 0x2E22
Zhenyu Wanga50ccc62008-11-17 14:39:00 +080063#define PCI_DEVICE_ID_INTEL_G41_HB 0x2E30
64#define PCI_DEVICE_ID_INTEL_G41_IG 0x2E32
Adam Jackson107f5172009-12-03 17:14:41 -050065#define PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB 0x0040
66#define PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG 0x0042
67#define PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB 0x0044
68#define PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB 0x0062
Dave Airlie3ff99162009-12-08 14:03:47 +100069#define PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB 0x006a
Adam Jackson107f5172009-12-03 17:14:41 -050070#define PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG 0x0046
Eric Anholt1089e302009-10-22 16:10:52 -070071#define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB 0x0100
72#define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_IG 0x0102
Eric Anholt954bce52010-01-07 16:21:46 -080073#define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB 0x0104
74#define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_IG 0x0106
Eric Anholt65c25aa2006-09-06 11:57:18 -040075
Dave Airlief011ae72008-01-25 11:23:04 +100076/* cover 915 and 945 variants */
77#define IS_I915 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_E7221_HB || \
78 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB || \
79 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB || \
80 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB || \
81 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || \
82 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GME_HB)
83
Eric Anholt65c25aa2006-09-06 11:57:18 -040084#define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \
Dave Airlief011ae72008-01-25 11:23:04 +100085 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82G35_HB || \
86 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \
87 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB || \
88 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GM_HB || \
Eric Anholt82e14a62008-10-14 11:28:58 -070089 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GME_HB)
Eric Anholt65c25aa2006-09-06 11:57:18 -040090
Wang Zhenyu874808c62007-06-06 11:16:25 +080091#define IS_G33 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G33_HB || \
92 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q35_HB || \
Shaohua Li21778322009-02-23 15:19:16 +080093 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q33_HB || \
Adam Jackson107f5172009-12-03 17:14:41 -050094 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB || \
95 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_HB)
Shaohua Li21778322009-02-23 15:19:16 +080096
Adam Jackson107f5172009-12-03 17:14:41 -050097#define IS_PINEVIEW (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB || \
98 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_HB)
Eric Anholt65c25aa2006-09-06 11:57:18 -040099
Adam Jackson107f5172009-12-03 17:14:41 -0500100#define IS_G4X (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_EAGLELAKE_HB || \
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000101 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q45_HB || \
Eric Anholt82e14a62008-10-14 11:28:58 -0700102 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G45_HB || \
Zhenyu Wanga50ccc62008-11-17 14:39:00 +0800103 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_GM45_HB || \
Zhenyu Wang32cb0552009-06-05 15:38:36 +0800104 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G41_HB || \
Fabian Henze38d8a952009-09-08 00:59:58 +0800105 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_B43_HB || \
Adam Jackson107f5172009-12-03 17:14:41 -0500106 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB || \
107 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB || \
Dave Airlie3ff99162009-12-08 14:03:47 +1000108 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB || \
Eric Anholt1089e302009-10-22 16:10:52 -0700109 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB || \
Eric Anholt954bce52010-01-07 16:21:46 -0800110 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB || \
111 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB)
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000112
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100113extern int agp_memory_reserved;
114
115
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116/* Intel 815 register */
117#define INTEL_815_APCONT 0x51
118#define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF
119
120/* Intel i820 registers */
121#define INTEL_I820_RDCR 0x51
122#define INTEL_I820_ERRSTS 0xc8
123
124/* Intel i840 registers */
125#define INTEL_I840_MCHCFG 0x50
126#define INTEL_I840_ERRSTS 0xc8
127
128/* Intel i850 registers */
129#define INTEL_I850_MCHCFG 0x50
130#define INTEL_I850_ERRSTS 0xc8
131
132/* intel 915G registers */
133#define I915_GMADDR 0x18
134#define I915_MMADDR 0x10
135#define I915_PTEADDR 0x1C
136#define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
137#define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000138#define G33_GMCH_GMS_STOLEN_128M (0x8 << 4)
139#define G33_GMCH_GMS_STOLEN_256M (0x9 << 4)
140#define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
141#define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
142#define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
143#define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
144
Dave Airlie6c00a612007-10-29 18:06:10 +1000145#define I915_IFPADDR 0x60
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146
Eric Anholt65c25aa2006-09-06 11:57:18 -0400147/* Intel 965G registers */
148#define I965_MSAC 0x62
Dave Airlie6c00a612007-10-29 18:06:10 +1000149#define I965_IFPADDR 0x70
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150
151/* Intel 7505 registers */
152#define INTEL_I7505_APSIZE 0x74
153#define INTEL_I7505_NCAPID 0x60
154#define INTEL_I7505_NISTAT 0x6c
155#define INTEL_I7505_ATTBASE 0x78
156#define INTEL_I7505_ERRSTS 0x42
157#define INTEL_I7505_AGPCTRL 0x70
158#define INTEL_I7505_MCHCFG 0x50
159
Zhenyu Wang14bc4902009-11-11 01:25:25 +0800160#define SNB_GMCH_CTRL 0x50
161#define SNB_GMCH_GMS_STOLEN_MASK 0xF8
162#define SNB_GMCH_GMS_STOLEN_32M (1 << 3)
163#define SNB_GMCH_GMS_STOLEN_64M (2 << 3)
164#define SNB_GMCH_GMS_STOLEN_96M (3 << 3)
165#define SNB_GMCH_GMS_STOLEN_128M (4 << 3)
166#define SNB_GMCH_GMS_STOLEN_160M (5 << 3)
167#define SNB_GMCH_GMS_STOLEN_192M (6 << 3)
168#define SNB_GMCH_GMS_STOLEN_224M (7 << 3)
169#define SNB_GMCH_GMS_STOLEN_256M (8 << 3)
170#define SNB_GMCH_GMS_STOLEN_288M (9 << 3)
171#define SNB_GMCH_GMS_STOLEN_320M (0xa << 3)
172#define SNB_GMCH_GMS_STOLEN_352M (0xb << 3)
173#define SNB_GMCH_GMS_STOLEN_384M (0xc << 3)
174#define SNB_GMCH_GMS_STOLEN_416M (0xd << 3)
175#define SNB_GMCH_GMS_STOLEN_448M (0xe << 3)
176#define SNB_GMCH_GMS_STOLEN_480M (0xf << 3)
177#define SNB_GMCH_GMS_STOLEN_512M (0x10 << 3)
178
Dave Jonese5524f32007-02-22 18:41:28 -0500179static const struct aper_size_info_fixed intel_i810_sizes[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180{
181 {64, 16384, 4},
182 /* The 32M mode still requires a 64k gatt */
183 {32, 8192, 4}
184};
185
186#define AGP_DCACHE_MEMORY 1
187#define AGP_PHYS_MEMORY 2
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100188#define INTEL_AGP_CACHED_MEMORY 3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189
190static struct gatt_mask intel_i810_masks[] =
191{
192 {.mask = I810_PTE_VALID, .type = 0},
193 {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100194 {.mask = I810_PTE_VALID, .type = 0},
195 {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
196 .type = INTEL_AGP_CACHED_MEMORY}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197};
198
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800199static struct _intel_private {
200 struct pci_dev *pcidev; /* device one */
201 u8 __iomem *registers;
202 u32 __iomem *gtt; /* I915G */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203 int num_dcache_entries;
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800204 /* gtt_entries is the number of gtt entries that are already mapped
205 * to stolen memory. Stolen memory is larger than the memory mapped
206 * through gtt_entries, as it includes some reserved space for the BIOS
207 * popup and for the GTT.
208 */
209 int gtt_entries; /* i830+ */
David Woodhousefc619012009-12-02 11:00:05 +0000210 int gtt_total_size;
Dave Airlie2162e6a2007-11-21 16:36:31 +1000211 union {
212 void __iomem *i9xx_flush_page;
213 void *i8xx_flush_page;
214 };
215 struct page *i8xx_page;
Dave Airlie6c00a612007-10-29 18:06:10 +1000216 struct resource ifp_resource;
Dave Airlie4d64dd92008-01-23 15:34:29 +1000217 int resource_valid;
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800218} intel_private;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219
Zhenyu Wang17661682009-07-27 12:59:57 +0100220#ifdef USE_PCI_DMA_API
David Woodhousec2980d82009-07-29 08:39:26 +0100221static int intel_agp_map_page(struct page *page, dma_addr_t *ret)
Zhenyu Wang17661682009-07-27 12:59:57 +0100222{
David Woodhousec2980d82009-07-29 08:39:26 +0100223 *ret = pci_map_page(intel_private.pcidev, page, 0,
224 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Zhenyu Wang17661682009-07-27 12:59:57 +0100225 if (pci_dma_mapping_error(intel_private.pcidev, *ret))
226 return -EINVAL;
227 return 0;
228}
229
David Woodhousec2980d82009-07-29 08:39:26 +0100230static void intel_agp_unmap_page(struct page *page, dma_addr_t dma)
Zhenyu Wang17661682009-07-27 12:59:57 +0100231{
David Woodhousec2980d82009-07-29 08:39:26 +0100232 pci_unmap_page(intel_private.pcidev, dma,
233 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Zhenyu Wang17661682009-07-27 12:59:57 +0100234}
235
David Woodhouse91b8e302009-07-29 08:49:12 +0100236static void intel_agp_free_sglist(struct agp_memory *mem)
237{
David Woodhousef6927752009-07-29 09:28:45 +0100238 struct sg_table st;
David Woodhouse91b8e302009-07-29 08:49:12 +0100239
David Woodhousef6927752009-07-29 09:28:45 +0100240 st.sgl = mem->sg_list;
241 st.orig_nents = st.nents = mem->page_count;
242
243 sg_free_table(&st);
244
David Woodhouse91b8e302009-07-29 08:49:12 +0100245 mem->sg_list = NULL;
246 mem->num_sg = 0;
247}
248
Zhenyu Wang17661682009-07-27 12:59:57 +0100249static int intel_agp_map_memory(struct agp_memory *mem)
250{
David Woodhousef6927752009-07-29 09:28:45 +0100251 struct sg_table st;
Zhenyu Wang17661682009-07-27 12:59:57 +0100252 struct scatterlist *sg;
253 int i;
254
255 DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
256
David Woodhousef6927752009-07-29 09:28:45 +0100257 if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
Zhenyu Wang17661682009-07-27 12:59:57 +0100258 return -ENOMEM;
Zhenyu Wang17661682009-07-27 12:59:57 +0100259
David Woodhousef6927752009-07-29 09:28:45 +0100260 mem->sg_list = sg = st.sgl;
261
Zhenyu Wang17661682009-07-27 12:59:57 +0100262 for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
263 sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
264
265 mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
266 mem->page_count, PCI_DMA_BIDIRECTIONAL);
David Woodhouse91b8e302009-07-29 08:49:12 +0100267 if (unlikely(!mem->num_sg)) {
268 intel_agp_free_sglist(mem);
Zhenyu Wang17661682009-07-27 12:59:57 +0100269 return -ENOMEM;
270 }
271 return 0;
272}
273
274static void intel_agp_unmap_memory(struct agp_memory *mem)
275{
276 DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
277
278 pci_unmap_sg(intel_private.pcidev, mem->sg_list,
279 mem->page_count, PCI_DMA_BIDIRECTIONAL);
David Woodhouse91b8e302009-07-29 08:49:12 +0100280 intel_agp_free_sglist(mem);
Zhenyu Wang17661682009-07-27 12:59:57 +0100281}
282
283static void intel_agp_insert_sg_entries(struct agp_memory *mem,
284 off_t pg_start, int mask_type)
285{
286 struct scatterlist *sg;
287 int i, j;
288
289 j = pg_start;
290
291 WARN_ON(!mem->num_sg);
292
293 if (mem->num_sg == mem->page_count) {
294 for_each_sg(mem->sg_list, sg, mem->page_count, i) {
295 writel(agp_bridge->driver->mask_memory(agp_bridge,
296 sg_dma_address(sg), mask_type),
297 intel_private.gtt+j);
298 j++;
299 }
300 } else {
Daniel Mack3ad2f3f2010-02-03 08:01:28 +0800301 /* sg may merge pages, but we have to separate
Zhenyu Wang17661682009-07-27 12:59:57 +0100302 * per-page addr for GTT */
303 unsigned int len, m;
304
305 for_each_sg(mem->sg_list, sg, mem->num_sg, i) {
306 len = sg_dma_len(sg) / PAGE_SIZE;
307 for (m = 0; m < len; m++) {
308 writel(agp_bridge->driver->mask_memory(agp_bridge,
309 sg_dma_address(sg) + m * PAGE_SIZE,
310 mask_type),
311 intel_private.gtt+j);
312 j++;
313 }
314 }
315 }
316 readl(intel_private.gtt+j-1);
317}
318
319#else
320
321static void intel_agp_insert_sg_entries(struct agp_memory *mem,
322 off_t pg_start, int mask_type)
323{
324 int i, j;
Eric Anholte3deb202009-11-02 15:33:05 -0800325 u32 cache_bits = 0;
326
Eric Anholt954bce52010-01-07 16:21:46 -0800327 if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB ||
328 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB)
329 {
Eric Anholte3deb202009-11-02 15:33:05 -0800330 cache_bits = I830_PTE_SYSTEM_CACHED;
331 }
Zhenyu Wang17661682009-07-27 12:59:57 +0100332
333 for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
334 writel(agp_bridge->driver->mask_memory(agp_bridge,
David Woodhouse6a122352009-07-29 10:25:58 +0100335 page_to_phys(mem->pages[i]), mask_type),
Zhenyu Wang17661682009-07-27 12:59:57 +0100336 intel_private.gtt+j);
337 }
338
339 readl(intel_private.gtt+j-1);
340}
341
342#endif
343
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344static int intel_i810_fetch_size(void)
345{
346 u32 smram_miscc;
347 struct aper_size_info_fixed *values;
348
349 pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
350 values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
351
352 if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700353 dev_warn(&agp_bridge->dev->dev, "i810 is disabled\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354 return 0;
355 }
356 if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
357 agp_bridge->previous_size =
358 agp_bridge->current_size = (void *) (values + 1);
359 agp_bridge->aperture_size_idx = 1;
360 return values[1].size;
361 } else {
362 agp_bridge->previous_size =
363 agp_bridge->current_size = (void *) (values);
364 agp_bridge->aperture_size_idx = 0;
365 return values[0].size;
366 }
367
368 return 0;
369}
370
371static int intel_i810_configure(void)
372{
373 struct aper_size_info_fixed *current_size;
374 u32 temp;
375 int i;
376
377 current_size = A_SIZE_FIX(agp_bridge->current_size);
378
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800379 if (!intel_private.registers) {
380 pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
Dave Jonese4ac5e42007-02-04 17:37:42 -0500381 temp &= 0xfff80000;
382
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800383 intel_private.registers = ioremap(temp, 128 * 4096);
384 if (!intel_private.registers) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700385 dev_err(&intel_private.pcidev->dev,
386 "can't remap memory\n");
Dave Jonese4ac5e42007-02-04 17:37:42 -0500387 return -ENOMEM;
388 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389 }
390
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800391 if ((readl(intel_private.registers+I810_DRAM_CTL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392 & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
393 /* This will need to be dynamically assigned */
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700394 dev_info(&intel_private.pcidev->dev,
395 "detected 4MB dedicated video ram\n");
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800396 intel_private.num_dcache_entries = 1024;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397 }
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800398 pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800400 writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
401 readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402
403 if (agp_bridge->driver->needs_scratch_page) {
404 for (i = 0; i < current_size->num_entries; i++) {
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800405 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406 }
Keith Packard44d49442008-10-14 17:18:45 -0700407 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408 }
409 global_cache_flush();
410 return 0;
411}
412
413static void intel_i810_cleanup(void)
414{
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800415 writel(0, intel_private.registers+I810_PGETBL_CTL);
416 readl(intel_private.registers); /* PCI Posting. */
417 iounmap(intel_private.registers);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418}
419
420static void intel_i810_tlbflush(struct agp_memory *mem)
421{
422 return;
423}
424
425static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
426{
427 return;
428}
429
430/* Exists to support ARGB cursors */
Dave Airlie07613ba2009-06-12 14:11:41 +1000431static struct page *i8xx_alloc_pages(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432{
Dave Airlief011ae72008-01-25 11:23:04 +1000433 struct page *page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434
Linus Torvalds66c669b2006-11-22 14:55:29 -0800435 page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436 if (page == NULL)
437 return NULL;
438
Arjan van de Ven6d238cc2008-01-30 13:34:06 +0100439 if (set_pages_uc(page, 4) < 0) {
440 set_pages_wb(page, 4);
Jan Beulich89cf7cc2007-04-02 14:50:14 +0100441 __free_pages(page, 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442 return NULL;
443 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444 get_page(page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 atomic_inc(&agp_bridge->current_memory_agp);
Dave Airlie07613ba2009-06-12 14:11:41 +1000446 return page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447}
448
Dave Airlie07613ba2009-06-12 14:11:41 +1000449static void i8xx_destroy_pages(struct page *page)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450{
Dave Airlie07613ba2009-06-12 14:11:41 +1000451 if (page == NULL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 return;
453
Arjan van de Ven6d238cc2008-01-30 13:34:06 +0100454 set_pages_wb(page, 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455 put_page(page);
Jan Beulich89cf7cc2007-04-02 14:50:14 +0100456 __free_pages(page, 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457 atomic_dec(&agp_bridge->current_memory_agp);
458}
459
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100460static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
461 int type)
462{
463 if (type < AGP_USER_TYPES)
464 return type;
465 else if (type == AGP_USER_CACHED_MEMORY)
466 return INTEL_AGP_CACHED_MEMORY;
467 else
468 return 0;
469}
470
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
472 int type)
473{
474 int i, j, num_entries;
475 void *temp;
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100476 int ret = -EINVAL;
477 int mask_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100479 if (mem->page_count == 0)
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100480 goto out;
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100481
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482 temp = agp_bridge->current_size;
483 num_entries = A_SIZE_FIX(temp)->num_entries;
484
Dave Jones6a92a4e2006-02-28 00:54:25 -0500485 if ((pg_start + mem->page_count) > num_entries)
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100486 goto out_err;
487
Dave Jones6a92a4e2006-02-28 00:54:25 -0500488
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489 for (j = pg_start; j < (pg_start + mem->page_count); j++) {
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100490 if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
491 ret = -EBUSY;
492 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494 }
495
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100496 if (type != mem->type)
497 goto out_err;
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100498
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100499 mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
500
501 switch (mask_type) {
502 case AGP_DCACHE_MEMORY:
503 if (!mem->is_flushed)
504 global_cache_flush();
505 for (i = pg_start; i < (pg_start + mem->page_count); i++) {
506 writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800507 intel_private.registers+I810_PTE_BASE+(i*4));
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100508 }
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800509 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100510 break;
511 case AGP_PHYS_MEMORY:
512 case AGP_NORMAL_MEMORY:
513 if (!mem->is_flushed)
514 global_cache_flush();
515 for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
516 writel(agp_bridge->driver->mask_memory(agp_bridge,
David Woodhouse6a122352009-07-29 10:25:58 +0100517 page_to_phys(mem->pages[i]), mask_type),
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800518 intel_private.registers+I810_PTE_BASE+(j*4));
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100519 }
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800520 readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100521 break;
522 default:
523 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525
526 agp_bridge->driver->tlb_flush(mem);
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100527out:
528 ret = 0;
529out_err:
Dave Airlie9516b032008-06-19 10:42:17 +1000530 mem->is_flushed = true;
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100531 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532}
533
534static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
535 int type)
536{
537 int i;
538
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100539 if (mem->page_count == 0)
540 return 0;
541
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542 for (i = pg_start; i < (mem->page_count + pg_start); i++) {
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800543 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544 }
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800545 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547 agp_bridge->driver->tlb_flush(mem);
548 return 0;
549}
550
551/*
552 * The i810/i830 requires a physical address to program its mouse
553 * pointer into hardware.
554 * However the Xserver still writes to it through the agp aperture.
555 */
556static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
557{
558 struct agp_memory *new;
Dave Airlie07613ba2009-06-12 14:11:41 +1000559 struct page *page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561 switch (pg_count) {
Dave Airlie07613ba2009-06-12 14:11:41 +1000562 case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563 break;
564 case 4:
565 /* kludge to get 4 physical pages for ARGB cursor */
Dave Airlie07613ba2009-06-12 14:11:41 +1000566 page = i8xx_alloc_pages();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567 break;
568 default:
569 return NULL;
570 }
571
Dave Airlie07613ba2009-06-12 14:11:41 +1000572 if (page == NULL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573 return NULL;
574
575 new = agp_create_memory(pg_count);
576 if (new == NULL)
577 return NULL;
578
Dave Airlie07613ba2009-06-12 14:11:41 +1000579 new->pages[0] = page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580 if (pg_count == 4) {
581 /* kludge to get 4 physical pages for ARGB cursor */
Dave Airlie07613ba2009-06-12 14:11:41 +1000582 new->pages[1] = new->pages[0] + 1;
583 new->pages[2] = new->pages[1] + 1;
584 new->pages[3] = new->pages[2] + 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585 }
586 new->page_count = pg_count;
587 new->num_scratch_pages = pg_count;
588 new->type = AGP_PHYS_MEMORY;
Dave Airlie07613ba2009-06-12 14:11:41 +1000589 new->physical = page_to_phys(new->pages[0]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700590 return new;
591}
592
593static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
594{
595 struct agp_memory *new;
596
597 if (type == AGP_DCACHE_MEMORY) {
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800598 if (pg_count != intel_private.num_dcache_entries)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599 return NULL;
600
601 new = agp_create_memory(1);
602 if (new == NULL)
603 return NULL;
604
605 new->type = AGP_DCACHE_MEMORY;
606 new->page_count = pg_count;
607 new->num_scratch_pages = 0;
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100608 agp_free_page_array(new);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609 return new;
610 }
611 if (type == AGP_PHYS_MEMORY)
612 return alloc_agpphysmem_i8xx(pg_count, type);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613 return NULL;
614}
615
616static void intel_i810_free_by_type(struct agp_memory *curr)
617{
618 agp_free_key(curr->key);
Dave Jones6a92a4e2006-02-28 00:54:25 -0500619 if (curr->type == AGP_PHYS_MEMORY) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620 if (curr->page_count == 4)
Dave Airlie07613ba2009-06-12 14:11:41 +1000621 i8xx_destroy_pages(curr->pages[0]);
Alan Hourihane88d51962005-11-06 23:35:34 -0800622 else {
Dave Airlie07613ba2009-06-12 14:11:41 +1000623 agp_bridge->driver->agp_destroy_page(curr->pages[0],
Dave Airliea2721e92007-10-15 10:19:16 +1000624 AGP_PAGE_DESTROY_UNMAP);
Dave Airlie07613ba2009-06-12 14:11:41 +1000625 agp_bridge->driver->agp_destroy_page(curr->pages[0],
Dave Airliea2721e92007-10-15 10:19:16 +1000626 AGP_PAGE_DESTROY_FREE);
Alan Hourihane88d51962005-11-06 23:35:34 -0800627 }
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100628 agp_free_page_array(curr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629 }
630 kfree(curr);
631}
632
633static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
David Woodhouse2a4ceb62009-07-27 10:27:29 +0100634 dma_addr_t addr, int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635{
636 /* Type checking must be done elsewhere */
637 return addr | bridge->driver->masks[type].mask;
638}
639
640static struct aper_size_info_fixed intel_i830_sizes[] =
641{
642 {128, 32768, 5},
643 /* The 64M mode still requires a 128k gatt */
644 {64, 16384, 5},
645 {256, 65536, 6},
Eric Anholt65c25aa2006-09-06 11:57:18 -0400646 {512, 131072, 7},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647};
648
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649static void intel_i830_init_gtt_entries(void)
650{
651 u16 gmch_ctrl;
Zhenyu Wang14bc4902009-11-11 01:25:25 +0800652 int gtt_entries = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653 u8 rdct;
654 int local = 0;
655 static const int ddt[4] = { 0, 16, 32, 64 };
Eric Anholtc41e0de2006-12-19 12:57:24 -0800656 int size; /* reserved space (in kb) at the top of stolen memory */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657
Dave Airlief011ae72008-01-25 11:23:04 +1000658 pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659
Eric Anholtc41e0de2006-12-19 12:57:24 -0800660 if (IS_I965) {
661 u32 pgetbl_ctl;
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800662 pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
Eric Anholtc41e0de2006-12-19 12:57:24 -0800663
Eric Anholtc41e0de2006-12-19 12:57:24 -0800664 /* The 965 has a field telling us the size of the GTT,
665 * which may be larger than what is necessary to map the
666 * aperture.
667 */
668 switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
669 case I965_PGETBL_SIZE_128KB:
670 size = 128;
671 break;
672 case I965_PGETBL_SIZE_256KB:
673 size = 256;
674 break;
675 case I965_PGETBL_SIZE_512KB:
676 size = 512;
677 break;
Zhenyu Wang4e8b6e22008-01-23 14:54:37 +1000678 case I965_PGETBL_SIZE_1MB:
679 size = 1024;
680 break;
681 case I965_PGETBL_SIZE_2MB:
682 size = 2048;
683 break;
684 case I965_PGETBL_SIZE_1_5MB:
685 size = 1024 + 512;
686 break;
Eric Anholtc41e0de2006-12-19 12:57:24 -0800687 default:
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700688 dev_info(&intel_private.pcidev->dev,
689 "unknown page table size, assuming 512KB\n");
Eric Anholtc41e0de2006-12-19 12:57:24 -0800690 size = 512;
691 }
692 size += 4; /* add in BIOS popup space */
Adam Jackson107f5172009-12-03 17:14:41 -0500693 } else if (IS_G33 && !IS_PINEVIEW) {
Wang Zhenyu874808c62007-06-06 11:16:25 +0800694 /* G33's GTT size defined in gmch_ctrl */
695 switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
696 case G33_PGETBL_SIZE_1M:
697 size = 1024;
698 break;
699 case G33_PGETBL_SIZE_2M:
700 size = 2048;
701 break;
702 default:
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700703 dev_info(&agp_bridge->dev->dev,
704 "unknown page table size 0x%x, assuming 512KB\n",
Wang Zhenyu874808c62007-06-06 11:16:25 +0800705 (gmch_ctrl & G33_PGETBL_SIZE_MASK));
706 size = 512;
707 }
708 size += 4;
Adam Jackson107f5172009-12-03 17:14:41 -0500709 } else if (IS_G4X || IS_PINEVIEW) {
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000710 /* On 4 series hardware, GTT stolen is separate from graphics
Eric Anholt82e14a62008-10-14 11:28:58 -0700711 * stolen, ignore it in stolen gtt entries counting. However,
712 * 4KB of the stolen memory doesn't get mapped to the GTT.
713 */
714 size = 4;
Eric Anholtc41e0de2006-12-19 12:57:24 -0800715 } else {
716 /* On previous hardware, the GTT size was just what was
717 * required to map the aperture.
718 */
719 size = agp_bridge->driver->fetch_size() + 4;
720 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721
722 if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
723 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
724 switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
725 case I830_GMCH_GMS_STOLEN_512:
726 gtt_entries = KB(512) - KB(size);
727 break;
728 case I830_GMCH_GMS_STOLEN_1024:
729 gtt_entries = MB(1) - KB(size);
730 break;
731 case I830_GMCH_GMS_STOLEN_8192:
732 gtt_entries = MB(8) - KB(size);
733 break;
734 case I830_GMCH_GMS_LOCAL:
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800735 rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736 gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
737 MB(ddt[I830_RDRAM_DDT(rdct)]);
738 local = 1;
739 break;
740 default:
741 gtt_entries = 0;
742 break;
743 }
Eric Anholt954bce52010-01-07 16:21:46 -0800744 } else if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB ||
745 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB) {
Zhenyu Wang14bc4902009-11-11 01:25:25 +0800746 /*
747 * SandyBridge has new memory control reg at 0x50.w
Eric Anholt1089e302009-10-22 16:10:52 -0700748 */
Zhenyu Wang14bc4902009-11-11 01:25:25 +0800749 u16 snb_gmch_ctl;
750 pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
751 switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
752 case SNB_GMCH_GMS_STOLEN_32M:
753 gtt_entries = MB(32) - KB(size);
754 break;
755 case SNB_GMCH_GMS_STOLEN_64M:
756 gtt_entries = MB(64) - KB(size);
757 break;
758 case SNB_GMCH_GMS_STOLEN_96M:
759 gtt_entries = MB(96) - KB(size);
760 break;
761 case SNB_GMCH_GMS_STOLEN_128M:
762 gtt_entries = MB(128) - KB(size);
763 break;
764 case SNB_GMCH_GMS_STOLEN_160M:
765 gtt_entries = MB(160) - KB(size);
766 break;
767 case SNB_GMCH_GMS_STOLEN_192M:
768 gtt_entries = MB(192) - KB(size);
769 break;
770 case SNB_GMCH_GMS_STOLEN_224M:
771 gtt_entries = MB(224) - KB(size);
772 break;
773 case SNB_GMCH_GMS_STOLEN_256M:
774 gtt_entries = MB(256) - KB(size);
775 break;
776 case SNB_GMCH_GMS_STOLEN_288M:
777 gtt_entries = MB(288) - KB(size);
778 break;
779 case SNB_GMCH_GMS_STOLEN_320M:
780 gtt_entries = MB(320) - KB(size);
781 break;
782 case SNB_GMCH_GMS_STOLEN_352M:
783 gtt_entries = MB(352) - KB(size);
784 break;
785 case SNB_GMCH_GMS_STOLEN_384M:
786 gtt_entries = MB(384) - KB(size);
787 break;
788 case SNB_GMCH_GMS_STOLEN_416M:
789 gtt_entries = MB(416) - KB(size);
790 break;
791 case SNB_GMCH_GMS_STOLEN_448M:
792 gtt_entries = MB(448) - KB(size);
793 break;
794 case SNB_GMCH_GMS_STOLEN_480M:
795 gtt_entries = MB(480) - KB(size);
796 break;
797 case SNB_GMCH_GMS_STOLEN_512M:
798 gtt_entries = MB(512) - KB(size);
799 break;
800 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801 } else {
Dave Airliee67aa272007-09-18 22:46:35 -0700802 switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803 case I855_GMCH_GMS_STOLEN_1M:
804 gtt_entries = MB(1) - KB(size);
805 break;
806 case I855_GMCH_GMS_STOLEN_4M:
807 gtt_entries = MB(4) - KB(size);
808 break;
809 case I855_GMCH_GMS_STOLEN_8M:
810 gtt_entries = MB(8) - KB(size);
811 break;
812 case I855_GMCH_GMS_STOLEN_16M:
813 gtt_entries = MB(16) - KB(size);
814 break;
815 case I855_GMCH_GMS_STOLEN_32M:
816 gtt_entries = MB(32) - KB(size);
817 break;
818 case I915_GMCH_GMS_STOLEN_48M:
819 /* Check it's really I915G */
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000820 if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821 gtt_entries = MB(48) - KB(size);
822 else
823 gtt_entries = 0;
824 break;
825 case I915_GMCH_GMS_STOLEN_64M:
826 /* Check it's really I915G */
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000827 if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828 gtt_entries = MB(64) - KB(size);
829 else
830 gtt_entries = 0;
Wang Zhenyu874808c62007-06-06 11:16:25 +0800831 break;
832 case G33_GMCH_GMS_STOLEN_128M:
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000833 if (IS_G33 || IS_I965 || IS_G4X)
Wang Zhenyu874808c62007-06-06 11:16:25 +0800834 gtt_entries = MB(128) - KB(size);
835 else
836 gtt_entries = 0;
837 break;
838 case G33_GMCH_GMS_STOLEN_256M:
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000839 if (IS_G33 || IS_I965 || IS_G4X)
Wang Zhenyu874808c62007-06-06 11:16:25 +0800840 gtt_entries = MB(256) - KB(size);
841 else
842 gtt_entries = 0;
843 break;
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000844 case INTEL_GMCH_GMS_STOLEN_96M:
845 if (IS_I965 || IS_G4X)
846 gtt_entries = MB(96) - KB(size);
847 else
848 gtt_entries = 0;
849 break;
850 case INTEL_GMCH_GMS_STOLEN_160M:
851 if (IS_I965 || IS_G4X)
852 gtt_entries = MB(160) - KB(size);
853 else
854 gtt_entries = 0;
855 break;
856 case INTEL_GMCH_GMS_STOLEN_224M:
857 if (IS_I965 || IS_G4X)
858 gtt_entries = MB(224) - KB(size);
859 else
860 gtt_entries = 0;
861 break;
862 case INTEL_GMCH_GMS_STOLEN_352M:
863 if (IS_I965 || IS_G4X)
864 gtt_entries = MB(352) - KB(size);
865 else
866 gtt_entries = 0;
867 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868 default:
869 gtt_entries = 0;
870 break;
871 }
872 }
Lubomir Rintel9c1e8a42009-03-10 12:55:54 -0700873 if (gtt_entries > 0) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700874 dev_info(&agp_bridge->dev->dev, "detected %dK %s memory\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875 gtt_entries / KB(1), local ? "local" : "stolen");
Lubomir Rintel9c1e8a42009-03-10 12:55:54 -0700876 gtt_entries /= KB(4);
877 } else {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700878 dev_info(&agp_bridge->dev->dev,
879 "no pre-allocated video memory detected\n");
Lubomir Rintel9c1e8a42009-03-10 12:55:54 -0700880 gtt_entries = 0;
881 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700882
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800883 intel_private.gtt_entries = gtt_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700884}
885
Dave Airlie2162e6a2007-11-21 16:36:31 +1000886static void intel_i830_fini_flush(void)
887{
888 kunmap(intel_private.i8xx_page);
889 intel_private.i8xx_flush_page = NULL;
890 unmap_page_from_agp(intel_private.i8xx_page);
Dave Airlie2162e6a2007-11-21 16:36:31 +1000891
892 __free_page(intel_private.i8xx_page);
Dave Airlie4d64dd92008-01-23 15:34:29 +1000893 intel_private.i8xx_page = NULL;
Dave Airlie2162e6a2007-11-21 16:36:31 +1000894}
895
896static void intel_i830_setup_flush(void)
897{
Dave Airlie4d64dd92008-01-23 15:34:29 +1000898 /* return if we've already set the flush mechanism up */
899 if (intel_private.i8xx_page)
900 return;
Dave Airlie2162e6a2007-11-21 16:36:31 +1000901
902 intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
Dave Airlief011ae72008-01-25 11:23:04 +1000903 if (!intel_private.i8xx_page)
Dave Airlie2162e6a2007-11-21 16:36:31 +1000904 return;
Dave Airlie2162e6a2007-11-21 16:36:31 +1000905
Dave Airlie2162e6a2007-11-21 16:36:31 +1000906 intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
907 if (!intel_private.i8xx_flush_page)
908 intel_i830_fini_flush();
909}
910
Eric Anholte517a5e2009-09-10 17:48:48 -0700911/* The chipset_flush interface needs to get data that has already been
912 * flushed out of the CPU all the way out to main memory, because the GPU
913 * doesn't snoop those buffers.
914 *
915 * The 8xx series doesn't have the same lovely interface for flushing the
916 * chipset write buffers that the later chips do. According to the 865
917 * specs, it's 64 octwords, or 1KB. So, to get those previous things in
918 * that buffer out, we just fill 1KB and clflush it out, on the assumption
919 * that it'll push whatever was in there out. It appears to work.
920 */
Dave Airlie2162e6a2007-11-21 16:36:31 +1000921static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
922{
923 unsigned int *pg = intel_private.i8xx_flush_page;
Dave Airlie2162e6a2007-11-21 16:36:31 +1000924
Eric Anholte517a5e2009-09-10 17:48:48 -0700925 memset(pg, 0, 1024);
Dave Airlief011ae72008-01-25 11:23:04 +1000926
Borislav Petkov48a719c2010-01-22 16:01:04 +0100927 if (cpu_has_clflush)
Eric Anholte517a5e2009-09-10 17:48:48 -0700928 clflush_cache_range(pg, 1024);
Borislav Petkov48a719c2010-01-22 16:01:04 +0100929 else if (wbinvd_on_all_cpus() != 0)
930 printk(KERN_ERR "Timed out waiting for cache flush.\n");
Dave Airlie2162e6a2007-11-21 16:36:31 +1000931}
932
Linus Torvalds1da177e2005-04-16 15:20:36 -0700933/* The intel i830 automatically initializes the agp aperture during POST.
934 * Use the memory already set aside for in the GTT.
935 */
936static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
937{
938 int page_order;
939 struct aper_size_info_fixed *size;
940 int num_entries;
941 u32 temp;
942
943 size = agp_bridge->current_size;
944 page_order = size->page_order;
945 num_entries = size->num_entries;
946 agp_bridge->gatt_table_real = NULL;
947
Dave Airlief011ae72008-01-25 11:23:04 +1000948 pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949 temp &= 0xfff80000;
950
Dave Airlief011ae72008-01-25 11:23:04 +1000951 intel_private.registers = ioremap(temp, 128 * 4096);
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800952 if (!intel_private.registers)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953 return -ENOMEM;
954
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800955 temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956 global_cache_flush(); /* FIXME: ?? */
957
958 /* we have to call this as early as possible after the MMIO base address is known */
959 intel_i830_init_gtt_entries();
960
961 agp_bridge->gatt_table = NULL;
962
963 agp_bridge->gatt_bus_addr = temp;
964
965 return 0;
966}
967
968/* Return the gatt table to a sane state. Use the top of stolen
969 * memory for the GTT.
970 */
971static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
972{
973 return 0;
974}
975
976static int intel_i830_fetch_size(void)
977{
978 u16 gmch_ctrl;
979 struct aper_size_info_fixed *values;
980
981 values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
982
983 if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
984 agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
985 /* 855GM/852GM/865G has 128MB aperture size */
986 agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
987 agp_bridge->aperture_size_idx = 0;
988 return values[0].size;
989 }
990
Dave Airlief011ae72008-01-25 11:23:04 +1000991 pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992
993 if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
994 agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
995 agp_bridge->aperture_size_idx = 0;
996 return values[0].size;
997 } else {
998 agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
999 agp_bridge->aperture_size_idx = 1;
1000 return values[1].size;
1001 }
1002
1003 return 0;
1004}
1005
1006static int intel_i830_configure(void)
1007{
1008 struct aper_size_info_fixed *current_size;
1009 u32 temp;
1010 u16 gmch_ctrl;
1011 int i;
1012
1013 current_size = A_SIZE_FIX(agp_bridge->current_size);
1014
Dave Airlief011ae72008-01-25 11:23:04 +10001015 pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1017
Dave Airlief011ae72008-01-25 11:23:04 +10001018 pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001019 gmch_ctrl |= I830_GMCH_ENABLED;
Dave Airlief011ae72008-01-25 11:23:04 +10001020 pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001021
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001022 writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
1023 readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001024
1025 if (agp_bridge->driver->needs_scratch_page) {
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001026 for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
1027 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028 }
Keith Packard44d49442008-10-14 17:18:45 -07001029 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI Posting. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001030 }
1031
1032 global_cache_flush();
Dave Airlie2162e6a2007-11-21 16:36:31 +10001033
1034 intel_i830_setup_flush();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001035 return 0;
1036}
1037
1038static void intel_i830_cleanup(void)
1039{
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001040 iounmap(intel_private.registers);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001041}
1042
Dave Airlief011ae72008-01-25 11:23:04 +10001043static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
1044 int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045{
Dave Airlief011ae72008-01-25 11:23:04 +10001046 int i, j, num_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047 void *temp;
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001048 int ret = -EINVAL;
1049 int mask_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001050
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +01001051 if (mem->page_count == 0)
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001052 goto out;
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +01001053
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054 temp = agp_bridge->current_size;
1055 num_entries = A_SIZE_FIX(temp)->num_entries;
1056
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001057 if (pg_start < intel_private.gtt_entries) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07001058 dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
1059 "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
1060 pg_start, intel_private.gtt_entries);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07001062 dev_info(&intel_private.pcidev->dev,
1063 "trying to insert into local/stolen memory\n");
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001064 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065 }
1066
1067 if ((pg_start + mem->page_count) > num_entries)
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001068 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069
1070 /* The i830 can't check the GTT for entries since its read only,
1071 * depend on the caller to make the correct offset decisions.
1072 */
1073
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001074 if (type != mem->type)
1075 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001076
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001077 mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
1078
1079 if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
1080 mask_type != INTEL_AGP_CACHED_MEMORY)
1081 goto out_err;
1082
1083 if (!mem->is_flushed)
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +01001084 global_cache_flush();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085
1086 for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
1087 writel(agp_bridge->driver->mask_memory(agp_bridge,
David Woodhouse6a122352009-07-29 10:25:58 +01001088 page_to_phys(mem->pages[i]), mask_type),
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001089 intel_private.registers+I810_PTE_BASE+(j*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090 }
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001091 readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001092 agp_bridge->driver->tlb_flush(mem);
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001093
1094out:
1095 ret = 0;
1096out_err:
Dave Airlie9516b032008-06-19 10:42:17 +10001097 mem->is_flushed = true;
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001098 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001099}
1100
Dave Airlief011ae72008-01-25 11:23:04 +10001101static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
1102 int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001103{
1104 int i;
1105
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +01001106 if (mem->page_count == 0)
1107 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001109 if (pg_start < intel_private.gtt_entries) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07001110 dev_info(&intel_private.pcidev->dev,
1111 "trying to disable local/stolen memory\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112 return -EINVAL;
1113 }
1114
1115 for (i = pg_start; i < (mem->page_count + pg_start); i++) {
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001116 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117 }
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001118 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001119
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120 agp_bridge->driver->tlb_flush(mem);
1121 return 0;
1122}
1123
Dave Airlief011ae72008-01-25 11:23:04 +10001124static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count, int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001125{
1126 if (type == AGP_PHYS_MEMORY)
1127 return alloc_agpphysmem_i8xx(pg_count, type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128 /* always return NULL for other allocation types for now */
1129 return NULL;
1130}
1131
Dave Airlie6c00a612007-10-29 18:06:10 +10001132static int intel_alloc_chipset_flush_resource(void)
1133{
1134 int ret;
1135 ret = pci_bus_alloc_resource(agp_bridge->dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
1136 PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
1137 pcibios_align_resource, agp_bridge->dev);
Dave Airlie6c00a612007-10-29 18:06:10 +10001138
Dave Airlie2162e6a2007-11-21 16:36:31 +10001139 return ret;
Dave Airlie6c00a612007-10-29 18:06:10 +10001140}
1141
1142static void intel_i915_setup_chipset_flush(void)
1143{
1144 int ret;
1145 u32 temp;
1146
1147 pci_read_config_dword(agp_bridge->dev, I915_IFPADDR, &temp);
1148 if (!(temp & 0x1)) {
1149 intel_alloc_chipset_flush_resource();
Dave Airlie4d64dd92008-01-23 15:34:29 +10001150 intel_private.resource_valid = 1;
Dave Airlie6c00a612007-10-29 18:06:10 +10001151 pci_write_config_dword(agp_bridge->dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
1152 } else {
1153 temp &= ~1;
1154
Dave Airlie4d64dd92008-01-23 15:34:29 +10001155 intel_private.resource_valid = 1;
Dave Airlie6c00a612007-10-29 18:06:10 +10001156 intel_private.ifp_resource.start = temp;
1157 intel_private.ifp_resource.end = temp + PAGE_SIZE;
1158 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
Dave Airlie4d64dd92008-01-23 15:34:29 +10001159 /* some BIOSes reserve this area in a pnp some don't */
1160 if (ret)
1161 intel_private.resource_valid = 0;
Dave Airlie6c00a612007-10-29 18:06:10 +10001162 }
1163}
1164
1165static void intel_i965_g33_setup_chipset_flush(void)
1166{
1167 u32 temp_hi, temp_lo;
1168 int ret;
1169
1170 pci_read_config_dword(agp_bridge->dev, I965_IFPADDR + 4, &temp_hi);
1171 pci_read_config_dword(agp_bridge->dev, I965_IFPADDR, &temp_lo);
1172
1173 if (!(temp_lo & 0x1)) {
1174
1175 intel_alloc_chipset_flush_resource();
1176
Dave Airlie4d64dd92008-01-23 15:34:29 +10001177 intel_private.resource_valid = 1;
Andrew Morton1fa4db72007-11-29 10:00:48 +10001178 pci_write_config_dword(agp_bridge->dev, I965_IFPADDR + 4,
1179 upper_32_bits(intel_private.ifp_resource.start));
Dave Airlie6c00a612007-10-29 18:06:10 +10001180 pci_write_config_dword(agp_bridge->dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
Dave Airlie6c00a612007-10-29 18:06:10 +10001181 } else {
1182 u64 l64;
Dave Airlief011ae72008-01-25 11:23:04 +10001183
Dave Airlie6c00a612007-10-29 18:06:10 +10001184 temp_lo &= ~0x1;
1185 l64 = ((u64)temp_hi << 32) | temp_lo;
1186
Dave Airlie4d64dd92008-01-23 15:34:29 +10001187 intel_private.resource_valid = 1;
Dave Airlie6c00a612007-10-29 18:06:10 +10001188 intel_private.ifp_resource.start = l64;
1189 intel_private.ifp_resource.end = l64 + PAGE_SIZE;
1190 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
Dave Airlie4d64dd92008-01-23 15:34:29 +10001191 /* some BIOSes reserve this area in a pnp some don't */
1192 if (ret)
1193 intel_private.resource_valid = 0;
Dave Airlie6c00a612007-10-29 18:06:10 +10001194 }
1195}
1196
Dave Airlie2162e6a2007-11-21 16:36:31 +10001197static void intel_i9xx_setup_flush(void)
1198{
Dave Airlie4d64dd92008-01-23 15:34:29 +10001199 /* return if already configured */
1200 if (intel_private.ifp_resource.start)
1201 return;
Dave Airlie2162e6a2007-11-21 16:36:31 +10001202
Dave Airlie4d64dd92008-01-23 15:34:29 +10001203 /* setup a resource for this object */
Dave Airlie2162e6a2007-11-21 16:36:31 +10001204 intel_private.ifp_resource.name = "Intel Flush Page";
1205 intel_private.ifp_resource.flags = IORESOURCE_MEM;
1206
1207 /* Setup chipset flush for 915 */
Zhenyu Wang7d15ddf2008-06-20 11:48:06 +10001208 if (IS_I965 || IS_G33 || IS_G4X) {
Dave Airlie2162e6a2007-11-21 16:36:31 +10001209 intel_i965_g33_setup_chipset_flush();
1210 } else {
1211 intel_i915_setup_chipset_flush();
1212 }
1213
1214 if (intel_private.ifp_resource.start) {
1215 intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
1216 if (!intel_private.i9xx_flush_page)
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07001217 dev_info(&intel_private.pcidev->dev, "can't ioremap flush page - no chipset flushing");
Dave Airlie2162e6a2007-11-21 16:36:31 +10001218 }
1219}
1220
Linus Torvalds1da177e2005-04-16 15:20:36 -07001221static int intel_i915_configure(void)
1222{
1223 struct aper_size_info_fixed *current_size;
1224 u32 temp;
1225 u16 gmch_ctrl;
1226 int i;
1227
1228 current_size = A_SIZE_FIX(agp_bridge->current_size);
1229
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001230 pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001231
1232 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1233
Dave Airlief011ae72008-01-25 11:23:04 +10001234 pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001235 gmch_ctrl |= I830_GMCH_ENABLED;
Dave Airlief011ae72008-01-25 11:23:04 +10001236 pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001237
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001238 writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
1239 readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001240
1241 if (agp_bridge->driver->needs_scratch_page) {
David Woodhousefc619012009-12-02 11:00:05 +00001242 for (i = intel_private.gtt_entries; i < intel_private.gtt_total_size; i++) {
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001243 writel(agp_bridge->scratch_page, intel_private.gtt+i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001244 }
Keith Packard44d49442008-10-14 17:18:45 -07001245 readl(intel_private.gtt+i-1); /* PCI Posting. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246 }
1247
1248 global_cache_flush();
Dave Airlie6c00a612007-10-29 18:06:10 +10001249
Dave Airlie2162e6a2007-11-21 16:36:31 +10001250 intel_i9xx_setup_flush();
Dave Airlief011ae72008-01-25 11:23:04 +10001251
Linus Torvalds1da177e2005-04-16 15:20:36 -07001252 return 0;
1253}
1254
1255static void intel_i915_cleanup(void)
1256{
Dave Airlie2162e6a2007-11-21 16:36:31 +10001257 if (intel_private.i9xx_flush_page)
1258 iounmap(intel_private.i9xx_flush_page);
Dave Airlie4d64dd92008-01-23 15:34:29 +10001259 if (intel_private.resource_valid)
1260 release_resource(&intel_private.ifp_resource);
1261 intel_private.ifp_resource.start = 0;
1262 intel_private.resource_valid = 0;
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001263 iounmap(intel_private.gtt);
1264 iounmap(intel_private.registers);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001265}
1266
Dave Airlie6c00a612007-10-29 18:06:10 +10001267static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
1268{
Dave Airlie2162e6a2007-11-21 16:36:31 +10001269 if (intel_private.i9xx_flush_page)
1270 writel(1, intel_private.i9xx_flush_page);
Dave Airlie6c00a612007-10-29 18:06:10 +10001271}
1272
Dave Airlief011ae72008-01-25 11:23:04 +10001273static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
1274 int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001275{
Zhenyu Wang17661682009-07-27 12:59:57 +01001276 int num_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001277 void *temp;
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001278 int ret = -EINVAL;
1279 int mask_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001280
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +01001281 if (mem->page_count == 0)
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001282 goto out;
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +01001283
Linus Torvalds1da177e2005-04-16 15:20:36 -07001284 temp = agp_bridge->current_size;
1285 num_entries = A_SIZE_FIX(temp)->num_entries;
1286
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001287 if (pg_start < intel_private.gtt_entries) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07001288 dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
1289 "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
1290 pg_start, intel_private.gtt_entries);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001291
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07001292 dev_info(&intel_private.pcidev->dev,
1293 "trying to insert into local/stolen memory\n");
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001294 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001295 }
1296
1297 if ((pg_start + mem->page_count) > num_entries)
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001298 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001299
Zhenyu Wang17661682009-07-27 12:59:57 +01001300 /* The i915 can't check the GTT for entries since it's read only;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001301 * depend on the caller to make the correct offset decisions.
1302 */
1303
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001304 if (type != mem->type)
1305 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001306
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001307 mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
1308
1309 if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
1310 mask_type != INTEL_AGP_CACHED_MEMORY)
1311 goto out_err;
1312
1313 if (!mem->is_flushed)
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +01001314 global_cache_flush();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001315
Zhenyu Wang17661682009-07-27 12:59:57 +01001316 intel_agp_insert_sg_entries(mem, pg_start, mask_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001317 agp_bridge->driver->tlb_flush(mem);
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001318
1319 out:
1320 ret = 0;
1321 out_err:
Dave Airlie9516b032008-06-19 10:42:17 +10001322 mem->is_flushed = true;
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001323 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001324}
1325
Dave Airlief011ae72008-01-25 11:23:04 +10001326static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
1327 int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001328{
1329 int i;
1330
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +01001331 if (mem->page_count == 0)
1332 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001333
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001334 if (pg_start < intel_private.gtt_entries) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07001335 dev_info(&intel_private.pcidev->dev,
1336 "trying to disable local/stolen memory\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001337 return -EINVAL;
1338 }
1339
Dave Airlief011ae72008-01-25 11:23:04 +10001340 for (i = pg_start; i < (mem->page_count + pg_start); i++)
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001341 writel(agp_bridge->scratch_page, intel_private.gtt+i);
Dave Airlief011ae72008-01-25 11:23:04 +10001342
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001343 readl(intel_private.gtt+i-1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001344
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345 agp_bridge->driver->tlb_flush(mem);
1346 return 0;
1347}
1348
Eric Anholtc41e0de2006-12-19 12:57:24 -08001349/* Return the aperture size by just checking the resource length. The effect
1350 * described in the spec of the MSAC registers is just changing of the
1351 * resource size.
1352 */
1353static int intel_i9xx_fetch_size(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001354{
Ahmed S. Darwish1eaf1222007-02-06 18:08:28 +02001355 int num_sizes = ARRAY_SIZE(intel_i830_sizes);
Eric Anholtc41e0de2006-12-19 12:57:24 -08001356 int aper_size; /* size in megabytes */
1357 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001358
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001359 aper_size = pci_resource_len(intel_private.pcidev, 2) / MB(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001360
Eric Anholtc41e0de2006-12-19 12:57:24 -08001361 for (i = 0; i < num_sizes; i++) {
1362 if (aper_size == intel_i830_sizes[i].size) {
1363 agp_bridge->current_size = intel_i830_sizes + i;
1364 agp_bridge->previous_size = agp_bridge->current_size;
1365 return aper_size;
1366 }
1367 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001368
Eric Anholtc41e0de2006-12-19 12:57:24 -08001369 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001370}
1371
1372/* The intel i915 automatically initializes the agp aperture during POST.
1373 * Use the memory already set aside for in the GTT.
1374 */
1375static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
1376{
1377 int page_order;
1378 struct aper_size_info_fixed *size;
1379 int num_entries;
1380 u32 temp, temp2;
Zhenyu Wang47406222007-09-11 15:23:58 -07001381 int gtt_map_size = 256 * 1024;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001382
1383 size = agp_bridge->current_size;
1384 page_order = size->page_order;
1385 num_entries = size->num_entries;
1386 agp_bridge->gatt_table_real = NULL;
1387
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001388 pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
Dave Airlief011ae72008-01-25 11:23:04 +10001389 pci_read_config_dword(intel_private.pcidev, I915_PTEADDR, &temp2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001390
Zhenyu Wang47406222007-09-11 15:23:58 -07001391 if (IS_G33)
1392 gtt_map_size = 1024 * 1024; /* 1M on G33 */
1393 intel_private.gtt = ioremap(temp2, gtt_map_size);
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001394 if (!intel_private.gtt)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001395 return -ENOMEM;
1396
David Woodhousefc619012009-12-02 11:00:05 +00001397 intel_private.gtt_total_size = gtt_map_size / 4;
1398
Linus Torvalds1da177e2005-04-16 15:20:36 -07001399 temp &= 0xfff80000;
1400
Dave Airlief011ae72008-01-25 11:23:04 +10001401 intel_private.registers = ioremap(temp, 128 * 4096);
Scott Thompson5bdbc7d2007-08-25 18:14:00 +10001402 if (!intel_private.registers) {
1403 iounmap(intel_private.gtt);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001404 return -ENOMEM;
Scott Thompson5bdbc7d2007-08-25 18:14:00 +10001405 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001406
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001407 temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001408 global_cache_flush(); /* FIXME: ? */
1409
1410 /* we have to call this as early as possible after the MMIO base address is known */
1411 intel_i830_init_gtt_entries();
1412
1413 agp_bridge->gatt_table = NULL;
1414
1415 agp_bridge->gatt_bus_addr = temp;
1416
1417 return 0;
1418}
Linus Torvalds7d915a32006-11-22 09:37:54 -08001419
1420/*
1421 * The i965 supports 36-bit physical addresses, but to keep
1422 * the format of the GTT the same, the bits that don't fit
1423 * in a 32-bit word are shifted down to bits 4..7.
1424 *
1425 * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
1426 * is always zero on 32-bit architectures, so no need to make
1427 * this conditional.
1428 */
1429static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
David Woodhouse2a4ceb62009-07-27 10:27:29 +01001430 dma_addr_t addr, int type)
Linus Torvalds7d915a32006-11-22 09:37:54 -08001431{
1432 /* Shift high bits down */
1433 addr |= (addr >> 28) & 0xf0;
1434
1435 /* Type checking must be done elsewhere */
1436 return addr | bridge->driver->masks[type].mask;
1437}
1438
Zhenyu Wang25ce77a2008-06-19 14:17:58 +10001439static void intel_i965_get_gtt_range(int *gtt_offset, int *gtt_size)
1440{
1441 switch (agp_bridge->dev->device) {
Zhenyu Wang99d32bd2008-07-30 12:26:50 -07001442 case PCI_DEVICE_ID_INTEL_GM45_HB:
Adam Jackson107f5172009-12-03 17:14:41 -05001443 case PCI_DEVICE_ID_INTEL_EAGLELAKE_HB:
Zhenyu Wang25ce77a2008-06-19 14:17:58 +10001444 case PCI_DEVICE_ID_INTEL_Q45_HB:
1445 case PCI_DEVICE_ID_INTEL_G45_HB:
Zhenyu Wanga50ccc62008-11-17 14:39:00 +08001446 case PCI_DEVICE_ID_INTEL_G41_HB:
Fabian Henze38d8a952009-09-08 00:59:58 +08001447 case PCI_DEVICE_ID_INTEL_B43_HB:
Adam Jackson107f5172009-12-03 17:14:41 -05001448 case PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB:
1449 case PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB:
1450 case PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB:
Dave Airlie3ff99162009-12-08 14:03:47 +10001451 case PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB:
Eric Anholt1089e302009-10-22 16:10:52 -07001452 case PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB:
Eric Anholt954bce52010-01-07 16:21:46 -08001453 case PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB:
Zhenyu Wang25ce77a2008-06-19 14:17:58 +10001454 *gtt_offset = *gtt_size = MB(2);
1455 break;
1456 default:
1457 *gtt_offset = *gtt_size = KB(512);
1458 }
1459}
1460
Eric Anholt65c25aa2006-09-06 11:57:18 -04001461/* The intel i965 automatically initializes the agp aperture during POST.
Eric Anholtc41e0de2006-12-19 12:57:24 -08001462 * Use the memory already set aside for in the GTT.
1463 */
Eric Anholt65c25aa2006-09-06 11:57:18 -04001464static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
1465{
Dave Airlie62c96b92008-06-19 14:27:53 +10001466 int page_order;
1467 struct aper_size_info_fixed *size;
1468 int num_entries;
1469 u32 temp;
1470 int gtt_offset, gtt_size;
Eric Anholt65c25aa2006-09-06 11:57:18 -04001471
Dave Airlie62c96b92008-06-19 14:27:53 +10001472 size = agp_bridge->current_size;
1473 page_order = size->page_order;
1474 num_entries = size->num_entries;
1475 agp_bridge->gatt_table_real = NULL;
Eric Anholt65c25aa2006-09-06 11:57:18 -04001476
Dave Airlie62c96b92008-06-19 14:27:53 +10001477 pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
Eric Anholt65c25aa2006-09-06 11:57:18 -04001478
Dave Airlie62c96b92008-06-19 14:27:53 +10001479 temp &= 0xfff00000;
Eric Anholt65c25aa2006-09-06 11:57:18 -04001480
Zhenyu Wang25ce77a2008-06-19 14:17:58 +10001481 intel_i965_get_gtt_range(&gtt_offset, &gtt_size);
Eric Anholt65c25aa2006-09-06 11:57:18 -04001482
Dave Airlie62c96b92008-06-19 14:27:53 +10001483 intel_private.gtt = ioremap((temp + gtt_offset) , gtt_size);
Eric Anholt65c25aa2006-09-06 11:57:18 -04001484
Dave Airlie62c96b92008-06-19 14:27:53 +10001485 if (!intel_private.gtt)
1486 return -ENOMEM;
Zhenyu Wang4e8b6e22008-01-23 14:54:37 +10001487
David Woodhousefc619012009-12-02 11:00:05 +00001488 intel_private.gtt_total_size = gtt_size / 4;
1489
Dave Airlie62c96b92008-06-19 14:27:53 +10001490 intel_private.registers = ioremap(temp, 128 * 4096);
1491 if (!intel_private.registers) {
Scott Thompson5bdbc7d2007-08-25 18:14:00 +10001492 iounmap(intel_private.gtt);
1493 return -ENOMEM;
1494 }
Eric Anholt65c25aa2006-09-06 11:57:18 -04001495
Dave Airlie62c96b92008-06-19 14:27:53 +10001496 temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
1497 global_cache_flush(); /* FIXME: ? */
Eric Anholt65c25aa2006-09-06 11:57:18 -04001498
Dave Airlie62c96b92008-06-19 14:27:53 +10001499 /* we have to call this as early as possible after the MMIO base address is known */
1500 intel_i830_init_gtt_entries();
Eric Anholt65c25aa2006-09-06 11:57:18 -04001501
Dave Airlie62c96b92008-06-19 14:27:53 +10001502 agp_bridge->gatt_table = NULL;
Eric Anholt65c25aa2006-09-06 11:57:18 -04001503
Dave Airlie62c96b92008-06-19 14:27:53 +10001504 agp_bridge->gatt_bus_addr = temp;
Eric Anholt65c25aa2006-09-06 11:57:18 -04001505
Dave Airlie62c96b92008-06-19 14:27:53 +10001506 return 0;
Eric Anholt65c25aa2006-09-06 11:57:18 -04001507}
1508
Linus Torvalds1da177e2005-04-16 15:20:36 -07001509
1510static int intel_fetch_size(void)
1511{
1512 int i;
1513 u16 temp;
1514 struct aper_size_info_16 *values;
1515
1516 pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
1517 values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
1518
1519 for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
1520 if (temp == values[i].size_value) {
1521 agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
1522 agp_bridge->aperture_size_idx = i;
1523 return values[i].size;
1524 }
1525 }
1526
1527 return 0;
1528}
1529
1530static int __intel_8xx_fetch_size(u8 temp)
1531{
1532 int i;
1533 struct aper_size_info_8 *values;
1534
1535 values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
1536
1537 for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
1538 if (temp == values[i].size_value) {
1539 agp_bridge->previous_size =
1540 agp_bridge->current_size = (void *) (values + i);
1541 agp_bridge->aperture_size_idx = i;
1542 return values[i].size;
1543 }
1544 }
1545 return 0;
1546}
1547
1548static int intel_8xx_fetch_size(void)
1549{
1550 u8 temp;
1551
1552 pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
1553 return __intel_8xx_fetch_size(temp);
1554}
1555
1556static int intel_815_fetch_size(void)
1557{
1558 u8 temp;
1559
1560 /* Intel 815 chipsets have a _weird_ APSIZE register with only
1561 * one non-reserved bit, so mask the others out ... */
1562 pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
1563 temp &= (1 << 3);
1564
1565 return __intel_8xx_fetch_size(temp);
1566}
1567
1568static void intel_tlbflush(struct agp_memory *mem)
1569{
1570 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
1571 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
1572}
1573
1574
1575static void intel_8xx_tlbflush(struct agp_memory *mem)
1576{
1577 u32 temp;
1578 pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
1579 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
1580 pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
1581 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
1582}
1583
1584
1585static void intel_cleanup(void)
1586{
1587 u16 temp;
1588 struct aper_size_info_16 *previous_size;
1589
1590 previous_size = A_SIZE_16(agp_bridge->previous_size);
1591 pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
1592 pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
1593 pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
1594}
1595
1596
1597static void intel_8xx_cleanup(void)
1598{
1599 u16 temp;
1600 struct aper_size_info_8 *previous_size;
1601
1602 previous_size = A_SIZE_8(agp_bridge->previous_size);
1603 pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
1604 pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
1605 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
1606}
1607
1608
1609static int intel_configure(void)
1610{
1611 u32 temp;
1612 u16 temp2;
1613 struct aper_size_info_16 *current_size;
1614
1615 current_size = A_SIZE_16(agp_bridge->current_size);
1616
1617 /* aperture size */
1618 pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1619
1620 /* address to map to */
1621 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1622 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1623
1624 /* attbase - aperture base */
1625 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1626
1627 /* agpctrl */
1628 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
1629
1630 /* paccfg/nbxcfg */
1631 pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
1632 pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
1633 (temp2 & ~(1 << 10)) | (1 << 9));
1634 /* clear any possible error conditions */
1635 pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
1636 return 0;
1637}
1638
1639static int intel_815_configure(void)
1640{
1641 u32 temp, addr;
1642 u8 temp2;
1643 struct aper_size_info_8 *current_size;
1644
1645 /* attbase - aperture base */
1646 /* the Intel 815 chipset spec. says that bits 29-31 in the
1647 * ATTBASE register are reserved -> try not to write them */
1648 if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07001649 dev_emerg(&agp_bridge->dev->dev, "gatt bus addr too high");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001650 return -EINVAL;
1651 }
1652
1653 current_size = A_SIZE_8(agp_bridge->current_size);
1654
1655 /* aperture size */
1656 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
1657 current_size->size_value);
1658
1659 /* address to map to */
1660 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1661 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1662
1663 pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
1664 addr &= INTEL_815_ATTBASE_MASK;
1665 addr |= agp_bridge->gatt_bus_addr;
1666 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
1667
1668 /* agpctrl */
1669 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1670
1671 /* apcont */
1672 pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
1673 pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
1674
1675 /* clear any possible error conditions */
1676 /* Oddness : this chipset seems to have no ERRSTS register ! */
1677 return 0;
1678}
1679
1680static void intel_820_tlbflush(struct agp_memory *mem)
1681{
1682 return;
1683}
1684
1685static void intel_820_cleanup(void)
1686{
1687 u8 temp;
1688 struct aper_size_info_8 *previous_size;
1689
1690 previous_size = A_SIZE_8(agp_bridge->previous_size);
1691 pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
1692 pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
1693 temp & ~(1 << 1));
1694 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
1695 previous_size->size_value);
1696}
1697
1698
1699static int intel_820_configure(void)
1700{
1701 u32 temp;
1702 u8 temp2;
1703 struct aper_size_info_8 *current_size;
1704
1705 current_size = A_SIZE_8(agp_bridge->current_size);
1706
1707 /* aperture size */
1708 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1709
1710 /* address to map to */
1711 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1712 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1713
1714 /* attbase - aperture base */
1715 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1716
1717 /* agpctrl */
1718 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1719
1720 /* global enable aperture access */
1721 /* This flag is not accessed through MCHCFG register as in */
1722 /* i850 chipset. */
1723 pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
1724 pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
1725 /* clear any possible AGP-related error conditions */
1726 pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
1727 return 0;
1728}
1729
1730static int intel_840_configure(void)
1731{
1732 u32 temp;
1733 u16 temp2;
1734 struct aper_size_info_8 *current_size;
1735
1736 current_size = A_SIZE_8(agp_bridge->current_size);
1737
1738 /* aperture size */
1739 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1740
1741 /* address to map to */
1742 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1743 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1744
1745 /* attbase - aperture base */
1746 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1747
1748 /* agpctrl */
1749 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1750
1751 /* mcgcfg */
1752 pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
1753 pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
1754 /* clear any possible error conditions */
1755 pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
1756 return 0;
1757}
1758
1759static int intel_845_configure(void)
1760{
1761 u32 temp;
1762 u8 temp2;
1763 struct aper_size_info_8 *current_size;
1764
1765 current_size = A_SIZE_8(agp_bridge->current_size);
1766
1767 /* aperture size */
1768 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1769
Matthew Garrettb0825482005-07-29 14:03:39 -07001770 if (agp_bridge->apbase_config != 0) {
1771 pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
1772 agp_bridge->apbase_config);
1773 } else {
1774 /* address to map to */
1775 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1776 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1777 agp_bridge->apbase_config = temp;
1778 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001779
1780 /* attbase - aperture base */
1781 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1782
1783 /* agpctrl */
1784 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1785
1786 /* agpm */
1787 pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
1788 pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
1789 /* clear any possible error conditions */
1790 pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
Dave Airlie2162e6a2007-11-21 16:36:31 +10001791
1792 intel_i830_setup_flush();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001793 return 0;
1794}
1795
1796static int intel_850_configure(void)
1797{
1798 u32 temp;
1799 u16 temp2;
1800 struct aper_size_info_8 *current_size;
1801
1802 current_size = A_SIZE_8(agp_bridge->current_size);
1803
1804 /* aperture size */
1805 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1806
1807 /* address to map to */
1808 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1809 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1810
1811 /* attbase - aperture base */
1812 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1813
1814 /* agpctrl */
1815 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1816
1817 /* mcgcfg */
1818 pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
1819 pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
1820 /* clear any possible AGP-related error conditions */
1821 pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
1822 return 0;
1823}
1824
1825static int intel_860_configure(void)
1826{
1827 u32 temp;
1828 u16 temp2;
1829 struct aper_size_info_8 *current_size;
1830
1831 current_size = A_SIZE_8(agp_bridge->current_size);
1832
1833 /* aperture size */
1834 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1835
1836 /* address to map to */
1837 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1838 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1839
1840 /* attbase - aperture base */
1841 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1842
1843 /* agpctrl */
1844 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1845
1846 /* mcgcfg */
1847 pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
1848 pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
1849 /* clear any possible AGP-related error conditions */
1850 pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
1851 return 0;
1852}
1853
1854static int intel_830mp_configure(void)
1855{
1856 u32 temp;
1857 u16 temp2;
1858 struct aper_size_info_8 *current_size;
1859
1860 current_size = A_SIZE_8(agp_bridge->current_size);
1861
1862 /* aperture size */
1863 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1864
1865 /* address to map to */
1866 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1867 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1868
1869 /* attbase - aperture base */
1870 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1871
1872 /* agpctrl */
1873 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1874
1875 /* gmch */
1876 pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
1877 pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
1878 /* clear any possible AGP-related error conditions */
1879 pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
1880 return 0;
1881}
1882
1883static int intel_7505_configure(void)
1884{
1885 u32 temp;
1886 u16 temp2;
1887 struct aper_size_info_8 *current_size;
1888
1889 current_size = A_SIZE_8(agp_bridge->current_size);
1890
1891 /* aperture size */
1892 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1893
1894 /* address to map to */
1895 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1896 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1897
1898 /* attbase - aperture base */
1899 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1900
1901 /* agpctrl */
1902 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1903
1904 /* mchcfg */
1905 pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
1906 pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
1907
1908 return 0;
1909}
1910
1911/* Setup function */
Dave Jonese5524f32007-02-22 18:41:28 -05001912static const struct gatt_mask intel_generic_masks[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001913{
1914 {.mask = 0x00000017, .type = 0}
1915};
1916
Dave Jonese5524f32007-02-22 18:41:28 -05001917static const struct aper_size_info_8 intel_815_sizes[2] =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001918{
1919 {64, 16384, 4, 0},
1920 {32, 8192, 3, 8},
1921};
1922
Dave Jonese5524f32007-02-22 18:41:28 -05001923static const struct aper_size_info_8 intel_8xx_sizes[7] =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001924{
1925 {256, 65536, 6, 0},
1926 {128, 32768, 5, 32},
1927 {64, 16384, 4, 48},
1928 {32, 8192, 3, 56},
1929 {16, 4096, 2, 60},
1930 {8, 2048, 1, 62},
1931 {4, 1024, 0, 63}
1932};
1933
Dave Jonese5524f32007-02-22 18:41:28 -05001934static const struct aper_size_info_16 intel_generic_sizes[7] =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001935{
1936 {256, 65536, 6, 0},
1937 {128, 32768, 5, 32},
1938 {64, 16384, 4, 48},
1939 {32, 8192, 3, 56},
1940 {16, 4096, 2, 60},
1941 {8, 2048, 1, 62},
1942 {4, 1024, 0, 63}
1943};
1944
Dave Jonese5524f32007-02-22 18:41:28 -05001945static const struct aper_size_info_8 intel_830mp_sizes[4] =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001946{
1947 {256, 65536, 6, 0},
1948 {128, 32768, 5, 32},
1949 {64, 16384, 4, 48},
1950 {32, 8192, 3, 56}
1951};
1952
Dave Jonese5524f32007-02-22 18:41:28 -05001953static const struct agp_bridge_driver intel_generic_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001954 .owner = THIS_MODULE,
1955 .aperture_sizes = intel_generic_sizes,
1956 .size_type = U16_APER_SIZE,
1957 .num_aperture_sizes = 7,
1958 .configure = intel_configure,
1959 .fetch_size = intel_fetch_size,
1960 .cleanup = intel_cleanup,
1961 .tlb_flush = intel_tlbflush,
1962 .mask_memory = agp_generic_mask_memory,
1963 .masks = intel_generic_masks,
1964 .agp_enable = agp_generic_enable,
1965 .cache_flush = global_cache_flush,
1966 .create_gatt_table = agp_generic_create_gatt_table,
1967 .free_gatt_table = agp_generic_free_gatt_table,
1968 .insert_memory = agp_generic_insert_memory,
1969 .remove_memory = agp_generic_remove_memory,
1970 .alloc_by_type = agp_generic_alloc_by_type,
1971 .free_by_type = agp_generic_free_by_type,
1972 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08001973 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001974 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08001975 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001976 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001977};
1978
Dave Jonese5524f32007-02-22 18:41:28 -05001979static const struct agp_bridge_driver intel_810_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001980 .owner = THIS_MODULE,
1981 .aperture_sizes = intel_i810_sizes,
1982 .size_type = FIXED_APER_SIZE,
1983 .num_aperture_sizes = 2,
Joe Perchesc7258012008-03-26 14:10:02 -07001984 .needs_scratch_page = true,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001985 .configure = intel_i810_configure,
1986 .fetch_size = intel_i810_fetch_size,
1987 .cleanup = intel_i810_cleanup,
1988 .tlb_flush = intel_i810_tlbflush,
1989 .mask_memory = intel_i810_mask_memory,
1990 .masks = intel_i810_masks,
1991 .agp_enable = intel_i810_agp_enable,
1992 .cache_flush = global_cache_flush,
1993 .create_gatt_table = agp_generic_create_gatt_table,
1994 .free_gatt_table = agp_generic_free_gatt_table,
1995 .insert_memory = intel_i810_insert_entries,
1996 .remove_memory = intel_i810_remove_entries,
1997 .alloc_by_type = intel_i810_alloc_by_type,
1998 .free_by_type = intel_i810_free_by_type,
1999 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002000 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002001 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002002 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01002003 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002004};
2005
Dave Jonese5524f32007-02-22 18:41:28 -05002006static const struct agp_bridge_driver intel_815_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002007 .owner = THIS_MODULE,
2008 .aperture_sizes = intel_815_sizes,
2009 .size_type = U8_APER_SIZE,
2010 .num_aperture_sizes = 2,
2011 .configure = intel_815_configure,
2012 .fetch_size = intel_815_fetch_size,
2013 .cleanup = intel_8xx_cleanup,
2014 .tlb_flush = intel_8xx_tlbflush,
2015 .mask_memory = agp_generic_mask_memory,
2016 .masks = intel_generic_masks,
2017 .agp_enable = agp_generic_enable,
2018 .cache_flush = global_cache_flush,
2019 .create_gatt_table = agp_generic_create_gatt_table,
2020 .free_gatt_table = agp_generic_free_gatt_table,
2021 .insert_memory = agp_generic_insert_memory,
2022 .remove_memory = agp_generic_remove_memory,
2023 .alloc_by_type = agp_generic_alloc_by_type,
2024 .free_by_type = agp_generic_free_by_type,
2025 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002026 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002027 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002028 .agp_destroy_pages = agp_generic_destroy_pages,
Dave Airlie62c96b92008-06-19 14:27:53 +10002029 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002030};
2031
Dave Jonese5524f32007-02-22 18:41:28 -05002032static const struct agp_bridge_driver intel_830_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002033 .owner = THIS_MODULE,
2034 .aperture_sizes = intel_i830_sizes,
2035 .size_type = FIXED_APER_SIZE,
Dave Jonesc14635e2006-09-06 11:59:35 -04002036 .num_aperture_sizes = 4,
Joe Perchesc7258012008-03-26 14:10:02 -07002037 .needs_scratch_page = true,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002038 .configure = intel_i830_configure,
2039 .fetch_size = intel_i830_fetch_size,
2040 .cleanup = intel_i830_cleanup,
2041 .tlb_flush = intel_i810_tlbflush,
2042 .mask_memory = intel_i810_mask_memory,
2043 .masks = intel_i810_masks,
2044 .agp_enable = intel_i810_agp_enable,
2045 .cache_flush = global_cache_flush,
2046 .create_gatt_table = intel_i830_create_gatt_table,
2047 .free_gatt_table = intel_i830_free_gatt_table,
2048 .insert_memory = intel_i830_insert_entries,
2049 .remove_memory = intel_i830_remove_entries,
2050 .alloc_by_type = intel_i830_alloc_by_type,
2051 .free_by_type = intel_i810_free_by_type,
2052 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002053 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002054 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002055 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01002056 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
Dave Airlie2162e6a2007-11-21 16:36:31 +10002057 .chipset_flush = intel_i830_chipset_flush,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002058};
2059
Dave Jonese5524f32007-02-22 18:41:28 -05002060static const struct agp_bridge_driver intel_820_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002061 .owner = THIS_MODULE,
2062 .aperture_sizes = intel_8xx_sizes,
2063 .size_type = U8_APER_SIZE,
2064 .num_aperture_sizes = 7,
2065 .configure = intel_820_configure,
2066 .fetch_size = intel_8xx_fetch_size,
2067 .cleanup = intel_820_cleanup,
2068 .tlb_flush = intel_820_tlbflush,
2069 .mask_memory = agp_generic_mask_memory,
2070 .masks = intel_generic_masks,
2071 .agp_enable = agp_generic_enable,
2072 .cache_flush = global_cache_flush,
2073 .create_gatt_table = agp_generic_create_gatt_table,
2074 .free_gatt_table = agp_generic_free_gatt_table,
2075 .insert_memory = agp_generic_insert_memory,
2076 .remove_memory = agp_generic_remove_memory,
2077 .alloc_by_type = agp_generic_alloc_by_type,
2078 .free_by_type = agp_generic_free_by_type,
2079 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002080 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002081 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002082 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01002083 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002084};
2085
Dave Jonese5524f32007-02-22 18:41:28 -05002086static const struct agp_bridge_driver intel_830mp_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002087 .owner = THIS_MODULE,
2088 .aperture_sizes = intel_830mp_sizes,
2089 .size_type = U8_APER_SIZE,
2090 .num_aperture_sizes = 4,
2091 .configure = intel_830mp_configure,
2092 .fetch_size = intel_8xx_fetch_size,
2093 .cleanup = intel_8xx_cleanup,
2094 .tlb_flush = intel_8xx_tlbflush,
2095 .mask_memory = agp_generic_mask_memory,
2096 .masks = intel_generic_masks,
2097 .agp_enable = agp_generic_enable,
2098 .cache_flush = global_cache_flush,
2099 .create_gatt_table = agp_generic_create_gatt_table,
2100 .free_gatt_table = agp_generic_free_gatt_table,
2101 .insert_memory = agp_generic_insert_memory,
2102 .remove_memory = agp_generic_remove_memory,
2103 .alloc_by_type = agp_generic_alloc_by_type,
2104 .free_by_type = agp_generic_free_by_type,
2105 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002106 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002107 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002108 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01002109 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002110};
2111
Dave Jonese5524f32007-02-22 18:41:28 -05002112static const struct agp_bridge_driver intel_840_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002113 .owner = THIS_MODULE,
2114 .aperture_sizes = intel_8xx_sizes,
2115 .size_type = U8_APER_SIZE,
2116 .num_aperture_sizes = 7,
2117 .configure = intel_840_configure,
2118 .fetch_size = intel_8xx_fetch_size,
2119 .cleanup = intel_8xx_cleanup,
2120 .tlb_flush = intel_8xx_tlbflush,
2121 .mask_memory = agp_generic_mask_memory,
2122 .masks = intel_generic_masks,
2123 .agp_enable = agp_generic_enable,
2124 .cache_flush = global_cache_flush,
2125 .create_gatt_table = agp_generic_create_gatt_table,
2126 .free_gatt_table = agp_generic_free_gatt_table,
2127 .insert_memory = agp_generic_insert_memory,
2128 .remove_memory = agp_generic_remove_memory,
2129 .alloc_by_type = agp_generic_alloc_by_type,
2130 .free_by_type = agp_generic_free_by_type,
2131 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002132 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002133 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002134 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01002135 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002136};
2137
Dave Jonese5524f32007-02-22 18:41:28 -05002138static const struct agp_bridge_driver intel_845_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002139 .owner = THIS_MODULE,
2140 .aperture_sizes = intel_8xx_sizes,
2141 .size_type = U8_APER_SIZE,
2142 .num_aperture_sizes = 7,
2143 .configure = intel_845_configure,
2144 .fetch_size = intel_8xx_fetch_size,
2145 .cleanup = intel_8xx_cleanup,
2146 .tlb_flush = intel_8xx_tlbflush,
2147 .mask_memory = agp_generic_mask_memory,
2148 .masks = intel_generic_masks,
2149 .agp_enable = agp_generic_enable,
2150 .cache_flush = global_cache_flush,
2151 .create_gatt_table = agp_generic_create_gatt_table,
2152 .free_gatt_table = agp_generic_free_gatt_table,
2153 .insert_memory = agp_generic_insert_memory,
2154 .remove_memory = agp_generic_remove_memory,
2155 .alloc_by_type = agp_generic_alloc_by_type,
2156 .free_by_type = agp_generic_free_by_type,
2157 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002158 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002159 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002160 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01002161 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Dave Airlie2162e6a2007-11-21 16:36:31 +10002162 .chipset_flush = intel_i830_chipset_flush,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002163};
2164
Dave Jonese5524f32007-02-22 18:41:28 -05002165static const struct agp_bridge_driver intel_850_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002166 .owner = THIS_MODULE,
2167 .aperture_sizes = intel_8xx_sizes,
2168 .size_type = U8_APER_SIZE,
2169 .num_aperture_sizes = 7,
2170 .configure = intel_850_configure,
2171 .fetch_size = intel_8xx_fetch_size,
2172 .cleanup = intel_8xx_cleanup,
2173 .tlb_flush = intel_8xx_tlbflush,
2174 .mask_memory = agp_generic_mask_memory,
2175 .masks = intel_generic_masks,
2176 .agp_enable = agp_generic_enable,
2177 .cache_flush = global_cache_flush,
2178 .create_gatt_table = agp_generic_create_gatt_table,
2179 .free_gatt_table = agp_generic_free_gatt_table,
2180 .insert_memory = agp_generic_insert_memory,
2181 .remove_memory = agp_generic_remove_memory,
2182 .alloc_by_type = agp_generic_alloc_by_type,
2183 .free_by_type = agp_generic_free_by_type,
2184 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002185 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002186 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002187 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01002188 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002189};
2190
Dave Jonese5524f32007-02-22 18:41:28 -05002191static const struct agp_bridge_driver intel_860_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002192 .owner = THIS_MODULE,
2193 .aperture_sizes = intel_8xx_sizes,
2194 .size_type = U8_APER_SIZE,
2195 .num_aperture_sizes = 7,
2196 .configure = intel_860_configure,
2197 .fetch_size = intel_8xx_fetch_size,
2198 .cleanup = intel_8xx_cleanup,
2199 .tlb_flush = intel_8xx_tlbflush,
2200 .mask_memory = agp_generic_mask_memory,
2201 .masks = intel_generic_masks,
2202 .agp_enable = agp_generic_enable,
2203 .cache_flush = global_cache_flush,
2204 .create_gatt_table = agp_generic_create_gatt_table,
2205 .free_gatt_table = agp_generic_free_gatt_table,
2206 .insert_memory = agp_generic_insert_memory,
2207 .remove_memory = agp_generic_remove_memory,
2208 .alloc_by_type = agp_generic_alloc_by_type,
2209 .free_by_type = agp_generic_free_by_type,
2210 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002211 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002212 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002213 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01002214 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002215};
2216
Dave Jonese5524f32007-02-22 18:41:28 -05002217static const struct agp_bridge_driver intel_915_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002218 .owner = THIS_MODULE,
2219 .aperture_sizes = intel_i830_sizes,
2220 .size_type = FIXED_APER_SIZE,
Dave Jonesc14635e2006-09-06 11:59:35 -04002221 .num_aperture_sizes = 4,
Joe Perchesc7258012008-03-26 14:10:02 -07002222 .needs_scratch_page = true,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002223 .configure = intel_i915_configure,
Eric Anholtc41e0de2006-12-19 12:57:24 -08002224 .fetch_size = intel_i9xx_fetch_size,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002225 .cleanup = intel_i915_cleanup,
2226 .tlb_flush = intel_i810_tlbflush,
2227 .mask_memory = intel_i810_mask_memory,
2228 .masks = intel_i810_masks,
2229 .agp_enable = intel_i810_agp_enable,
2230 .cache_flush = global_cache_flush,
2231 .create_gatt_table = intel_i915_create_gatt_table,
2232 .free_gatt_table = intel_i830_free_gatt_table,
2233 .insert_memory = intel_i915_insert_entries,
2234 .remove_memory = intel_i915_remove_entries,
2235 .alloc_by_type = intel_i830_alloc_by_type,
2236 .free_by_type = intel_i810_free_by_type,
2237 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002238 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002239 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002240 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01002241 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
Dave Airlie6c00a612007-10-29 18:06:10 +10002242 .chipset_flush = intel_i915_chipset_flush,
Zhenyu Wang17661682009-07-27 12:59:57 +01002243#ifdef USE_PCI_DMA_API
2244 .agp_map_page = intel_agp_map_page,
2245 .agp_unmap_page = intel_agp_unmap_page,
2246 .agp_map_memory = intel_agp_map_memory,
2247 .agp_unmap_memory = intel_agp_unmap_memory,
2248#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002249};
2250
Dave Jonese5524f32007-02-22 18:41:28 -05002251static const struct agp_bridge_driver intel_i965_driver = {
Dave Airlie62c96b92008-06-19 14:27:53 +10002252 .owner = THIS_MODULE,
2253 .aperture_sizes = intel_i830_sizes,
2254 .size_type = FIXED_APER_SIZE,
2255 .num_aperture_sizes = 4,
2256 .needs_scratch_page = true,
Dave Airlie0e480e52008-06-19 14:57:31 +10002257 .configure = intel_i915_configure,
2258 .fetch_size = intel_i9xx_fetch_size,
Dave Airlie62c96b92008-06-19 14:27:53 +10002259 .cleanup = intel_i915_cleanup,
2260 .tlb_flush = intel_i810_tlbflush,
2261 .mask_memory = intel_i965_mask_memory,
2262 .masks = intel_i810_masks,
2263 .agp_enable = intel_i810_agp_enable,
2264 .cache_flush = global_cache_flush,
2265 .create_gatt_table = intel_i965_create_gatt_table,
2266 .free_gatt_table = intel_i830_free_gatt_table,
2267 .insert_memory = intel_i915_insert_entries,
2268 .remove_memory = intel_i915_remove_entries,
2269 .alloc_by_type = intel_i830_alloc_by_type,
2270 .free_by_type = intel_i810_free_by_type,
2271 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002272 .agp_alloc_pages = agp_generic_alloc_pages,
Dave Airlie62c96b92008-06-19 14:27:53 +10002273 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002274 .agp_destroy_pages = agp_generic_destroy_pages,
Dave Airlie62c96b92008-06-19 14:27:53 +10002275 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
Dave Airlie6c00a612007-10-29 18:06:10 +10002276 .chipset_flush = intel_i915_chipset_flush,
Zhenyu Wang17661682009-07-27 12:59:57 +01002277#ifdef USE_PCI_DMA_API
2278 .agp_map_page = intel_agp_map_page,
2279 .agp_unmap_page = intel_agp_unmap_page,
2280 .agp_map_memory = intel_agp_map_memory,
2281 .agp_unmap_memory = intel_agp_unmap_memory,
2282#endif
Eric Anholt65c25aa2006-09-06 11:57:18 -04002283};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002284
Dave Jonese5524f32007-02-22 18:41:28 -05002285static const struct agp_bridge_driver intel_7505_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002286 .owner = THIS_MODULE,
2287 .aperture_sizes = intel_8xx_sizes,
2288 .size_type = U8_APER_SIZE,
2289 .num_aperture_sizes = 7,
2290 .configure = intel_7505_configure,
2291 .fetch_size = intel_8xx_fetch_size,
2292 .cleanup = intel_8xx_cleanup,
2293 .tlb_flush = intel_8xx_tlbflush,
2294 .mask_memory = agp_generic_mask_memory,
2295 .masks = intel_generic_masks,
2296 .agp_enable = agp_generic_enable,
2297 .cache_flush = global_cache_flush,
2298 .create_gatt_table = agp_generic_create_gatt_table,
2299 .free_gatt_table = agp_generic_free_gatt_table,
2300 .insert_memory = agp_generic_insert_memory,
2301 .remove_memory = agp_generic_remove_memory,
2302 .alloc_by_type = agp_generic_alloc_by_type,
2303 .free_by_type = agp_generic_free_by_type,
2304 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002305 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002306 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002307 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01002308 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002309};
2310
Wang Zhenyu874808c62007-06-06 11:16:25 +08002311static const struct agp_bridge_driver intel_g33_driver = {
Dave Airlie62c96b92008-06-19 14:27:53 +10002312 .owner = THIS_MODULE,
2313 .aperture_sizes = intel_i830_sizes,
2314 .size_type = FIXED_APER_SIZE,
2315 .num_aperture_sizes = 4,
2316 .needs_scratch_page = true,
2317 .configure = intel_i915_configure,
2318 .fetch_size = intel_i9xx_fetch_size,
2319 .cleanup = intel_i915_cleanup,
2320 .tlb_flush = intel_i810_tlbflush,
2321 .mask_memory = intel_i965_mask_memory,
2322 .masks = intel_i810_masks,
2323 .agp_enable = intel_i810_agp_enable,
2324 .cache_flush = global_cache_flush,
2325 .create_gatt_table = intel_i915_create_gatt_table,
2326 .free_gatt_table = intel_i830_free_gatt_table,
2327 .insert_memory = intel_i915_insert_entries,
2328 .remove_memory = intel_i915_remove_entries,
2329 .alloc_by_type = intel_i830_alloc_by_type,
2330 .free_by_type = intel_i810_free_by_type,
2331 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002332 .agp_alloc_pages = agp_generic_alloc_pages,
Dave Airlie62c96b92008-06-19 14:27:53 +10002333 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002334 .agp_destroy_pages = agp_generic_destroy_pages,
Dave Airlie62c96b92008-06-19 14:27:53 +10002335 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
Dave Airlie6c00a612007-10-29 18:06:10 +10002336 .chipset_flush = intel_i915_chipset_flush,
Zhenyu Wang17661682009-07-27 12:59:57 +01002337#ifdef USE_PCI_DMA_API
2338 .agp_map_page = intel_agp_map_page,
2339 .agp_unmap_page = intel_agp_unmap_page,
2340 .agp_map_memory = intel_agp_map_memory,
2341 .agp_unmap_memory = intel_agp_unmap_memory,
2342#endif
Wang Zhenyu874808c62007-06-06 11:16:25 +08002343};
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002344
2345static int find_gmch(u16 device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002346{
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002347 struct pci_dev *gmch_device;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002348
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002349 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
2350 if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
2351 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
Dave Airlief011ae72008-01-25 11:23:04 +10002352 device, gmch_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002353 }
2354
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002355 if (!gmch_device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002356 return 0;
2357
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002358 intel_private.pcidev = gmch_device;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002359 return 1;
2360}
2361
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002362/* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
2363 * driver and gmch_driver must be non-null, and find_gmch will determine
2364 * which one should be used if a gmch_chip_id is present.
2365 */
2366static const struct intel_driver_description {
2367 unsigned int chip_id;
2368 unsigned int gmch_chip_id;
Wang Zhenyu88889852007-06-14 10:01:04 +08002369 unsigned int multi_gmch_chip; /* if we have more gfx chip type on this HB. */
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002370 char *name;
2371 const struct agp_bridge_driver *driver;
2372 const struct agp_bridge_driver *gmch_driver;
2373} intel_agp_chipsets[] = {
Wang Zhenyu88889852007-06-14 10:01:04 +08002374 { PCI_DEVICE_ID_INTEL_82443LX_0, 0, 0, "440LX", &intel_generic_driver, NULL },
2375 { PCI_DEVICE_ID_INTEL_82443BX_0, 0, 0, "440BX", &intel_generic_driver, NULL },
2376 { PCI_DEVICE_ID_INTEL_82443GX_0, 0, 0, "440GX", &intel_generic_driver, NULL },
2377 { PCI_DEVICE_ID_INTEL_82810_MC1, PCI_DEVICE_ID_INTEL_82810_IG1, 0, "i810",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002378 NULL, &intel_810_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002379 { PCI_DEVICE_ID_INTEL_82810_MC3, PCI_DEVICE_ID_INTEL_82810_IG3, 0, "i810",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002380 NULL, &intel_810_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002381 { PCI_DEVICE_ID_INTEL_82810E_MC, PCI_DEVICE_ID_INTEL_82810E_IG, 0, "i810",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002382 NULL, &intel_810_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002383 { PCI_DEVICE_ID_INTEL_82815_MC, PCI_DEVICE_ID_INTEL_82815_CGC, 0, "i815",
2384 &intel_815_driver, &intel_810_driver },
2385 { PCI_DEVICE_ID_INTEL_82820_HB, 0, 0, "i820", &intel_820_driver, NULL },
2386 { PCI_DEVICE_ID_INTEL_82820_UP_HB, 0, 0, "i820", &intel_820_driver, NULL },
2387 { PCI_DEVICE_ID_INTEL_82830_HB, PCI_DEVICE_ID_INTEL_82830_CGC, 0, "830M",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002388 &intel_830mp_driver, &intel_830_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002389 { PCI_DEVICE_ID_INTEL_82840_HB, 0, 0, "i840", &intel_840_driver, NULL },
2390 { PCI_DEVICE_ID_INTEL_82845_HB, 0, 0, "845G", &intel_845_driver, NULL },
2391 { PCI_DEVICE_ID_INTEL_82845G_HB, PCI_DEVICE_ID_INTEL_82845G_IG, 0, "830M",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002392 &intel_845_driver, &intel_830_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002393 { PCI_DEVICE_ID_INTEL_82850_HB, 0, 0, "i850", &intel_850_driver, NULL },
Stefan Husemann347486b2009-04-13 14:40:10 -07002394 { PCI_DEVICE_ID_INTEL_82854_HB, PCI_DEVICE_ID_INTEL_82854_IG, 0, "854",
2395 &intel_845_driver, &intel_830_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002396 { PCI_DEVICE_ID_INTEL_82855PM_HB, 0, 0, "855PM", &intel_845_driver, NULL },
2397 { PCI_DEVICE_ID_INTEL_82855GM_HB, PCI_DEVICE_ID_INTEL_82855GM_IG, 0, "855GM",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002398 &intel_845_driver, &intel_830_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002399 { PCI_DEVICE_ID_INTEL_82860_HB, 0, 0, "i860", &intel_860_driver, NULL },
2400 { PCI_DEVICE_ID_INTEL_82865_HB, PCI_DEVICE_ID_INTEL_82865_IG, 0, "865",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002401 &intel_845_driver, &intel_830_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002402 { PCI_DEVICE_ID_INTEL_82875_HB, 0, 0, "i875", &intel_845_driver, NULL },
Carlos Martíne914a362008-01-24 10:34:09 +10002403 { PCI_DEVICE_ID_INTEL_E7221_HB, PCI_DEVICE_ID_INTEL_E7221_IG, 0, "E7221 (i915)",
2404 NULL, &intel_915_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002405 { PCI_DEVICE_ID_INTEL_82915G_HB, PCI_DEVICE_ID_INTEL_82915G_IG, 0, "915G",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002406 NULL, &intel_915_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002407 { PCI_DEVICE_ID_INTEL_82915GM_HB, PCI_DEVICE_ID_INTEL_82915GM_IG, 0, "915GM",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002408 NULL, &intel_915_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002409 { PCI_DEVICE_ID_INTEL_82945G_HB, PCI_DEVICE_ID_INTEL_82945G_IG, 0, "945G",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002410 NULL, &intel_915_driver },
Zhenyu Wangdde47872007-07-26 09:18:09 +08002411 { PCI_DEVICE_ID_INTEL_82945GM_HB, PCI_DEVICE_ID_INTEL_82945GM_IG, 0, "945GM",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002412 NULL, &intel_915_driver },
Zhenyu Wangdde47872007-07-26 09:18:09 +08002413 { PCI_DEVICE_ID_INTEL_82945GME_HB, PCI_DEVICE_ID_INTEL_82945GME_IG, 0, "945GME",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002414 NULL, &intel_915_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002415 { PCI_DEVICE_ID_INTEL_82946GZ_HB, PCI_DEVICE_ID_INTEL_82946GZ_IG, 0, "946GZ",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002416 NULL, &intel_i965_driver },
Zhenyu Wang9119f852008-01-23 15:49:26 +10002417 { PCI_DEVICE_ID_INTEL_82G35_HB, PCI_DEVICE_ID_INTEL_82G35_IG, 0, "G35",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002418 NULL, &intel_i965_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002419 { PCI_DEVICE_ID_INTEL_82965Q_HB, PCI_DEVICE_ID_INTEL_82965Q_IG, 0, "965Q",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002420 NULL, &intel_i965_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002421 { PCI_DEVICE_ID_INTEL_82965G_HB, PCI_DEVICE_ID_INTEL_82965G_IG, 0, "965G",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002422 NULL, &intel_i965_driver },
Zhenyu Wangdde47872007-07-26 09:18:09 +08002423 { PCI_DEVICE_ID_INTEL_82965GM_HB, PCI_DEVICE_ID_INTEL_82965GM_IG, 0, "965GM",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002424 NULL, &intel_i965_driver },
Zhenyu Wangdde47872007-07-26 09:18:09 +08002425 { PCI_DEVICE_ID_INTEL_82965GME_HB, PCI_DEVICE_ID_INTEL_82965GME_IG, 0, "965GME/GLE",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002426 NULL, &intel_i965_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002427 { PCI_DEVICE_ID_INTEL_7505_0, 0, 0, "E7505", &intel_7505_driver, NULL },
2428 { PCI_DEVICE_ID_INTEL_7205_0, 0, 0, "E7205", &intel_7505_driver, NULL },
2429 { PCI_DEVICE_ID_INTEL_G33_HB, PCI_DEVICE_ID_INTEL_G33_IG, 0, "G33",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002430 NULL, &intel_g33_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002431 { PCI_DEVICE_ID_INTEL_Q35_HB, PCI_DEVICE_ID_INTEL_Q35_IG, 0, "Q35",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002432 NULL, &intel_g33_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002433 { PCI_DEVICE_ID_INTEL_Q33_HB, PCI_DEVICE_ID_INTEL_Q33_IG, 0, "Q33",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002434 NULL, &intel_g33_driver },
Zhenyu Wangaf86d4b2010-02-10 10:39:33 +08002435 { PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB, PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, 0, "GMA3150",
Shaohua Li21778322009-02-23 15:19:16 +08002436 NULL, &intel_g33_driver },
Zhenyu Wangaf86d4b2010-02-10 10:39:33 +08002437 { PCI_DEVICE_ID_INTEL_PINEVIEW_HB, PCI_DEVICE_ID_INTEL_PINEVIEW_IG, 0, "GMA3150",
Shaohua Li21778322009-02-23 15:19:16 +08002438 NULL, &intel_g33_driver },
Zhenyu Wang99d32bd2008-07-30 12:26:50 -07002439 { PCI_DEVICE_ID_INTEL_GM45_HB, PCI_DEVICE_ID_INTEL_GM45_IG, 0,
Adam Jackson107f5172009-12-03 17:14:41 -05002440 "GM45", NULL, &intel_i965_driver },
2441 { PCI_DEVICE_ID_INTEL_EAGLELAKE_HB, PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, 0,
2442 "Eaglelake", NULL, &intel_i965_driver },
Zhenyu Wang25ce77a2008-06-19 14:17:58 +10002443 { PCI_DEVICE_ID_INTEL_Q45_HB, PCI_DEVICE_ID_INTEL_Q45_IG, 0,
2444 "Q45/Q43", NULL, &intel_i965_driver },
2445 { PCI_DEVICE_ID_INTEL_G45_HB, PCI_DEVICE_ID_INTEL_G45_IG, 0,
2446 "G45/G43", NULL, &intel_i965_driver },
Fabian Henze38d8a952009-09-08 00:59:58 +08002447 { PCI_DEVICE_ID_INTEL_B43_HB, PCI_DEVICE_ID_INTEL_B43_IG, 0,
2448 "B43", NULL, &intel_i965_driver },
Zhenyu Wanga50ccc62008-11-17 14:39:00 +08002449 { PCI_DEVICE_ID_INTEL_G41_HB, PCI_DEVICE_ID_INTEL_G41_IG, 0,
2450 "G41", NULL, &intel_i965_driver },
Adam Jackson107f5172009-12-03 17:14:41 -05002451 { PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG, 0,
Zhenyu Wangaf86d4b2010-02-10 10:39:33 +08002452 "HD Graphics", NULL, &intel_i965_driver },
Adam Jackson107f5172009-12-03 17:14:41 -05002453 { PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG, 0,
Zhenyu Wangaf86d4b2010-02-10 10:39:33 +08002454 "HD Graphics", NULL, &intel_i965_driver },
Adam Jackson107f5172009-12-03 17:14:41 -05002455 { PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG, 0,
Zhenyu Wangaf86d4b2010-02-10 10:39:33 +08002456 "HD Graphics", NULL, &intel_i965_driver },
Dave Airlie3ff99162009-12-08 14:03:47 +10002457 { PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG, 0,
Zhenyu Wangaf86d4b2010-02-10 10:39:33 +08002458 "HD Graphics", NULL, &intel_i965_driver },
Eric Anholt1089e302009-10-22 16:10:52 -07002459 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB, PCI_DEVICE_ID_INTEL_SANDYBRIDGE_IG, 0,
2460 "Sandybridge", NULL, &intel_i965_driver },
Eric Anholt954bce52010-01-07 16:21:46 -08002461 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB, PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_IG, 0,
2462 "Sandybridge", NULL, &intel_i965_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002463 { 0, 0, 0, NULL, NULL, NULL }
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002464};
2465
Linus Torvalds1da177e2005-04-16 15:20:36 -07002466static int __devinit agp_intel_probe(struct pci_dev *pdev,
2467 const struct pci_device_id *ent)
2468{
2469 struct agp_bridge_data *bridge;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002470 u8 cap_ptr = 0;
2471 struct resource *r;
Zhenyu Wang1f7a6e32010-02-23 14:05:24 +08002472 int i, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002473
2474 cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
2475
2476 bridge = agp_alloc_bridge();
2477 if (!bridge)
2478 return -ENOMEM;
2479
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002480 for (i = 0; intel_agp_chipsets[i].name != NULL; i++) {
2481 /* In case that multiple models of gfx chip may
2482 stand on same host bridge type, this can be
2483 sure we detect the right IGD. */
Wang Zhenyu88889852007-06-14 10:01:04 +08002484 if (pdev->device == intel_agp_chipsets[i].chip_id) {
2485 if ((intel_agp_chipsets[i].gmch_chip_id != 0) &&
2486 find_gmch(intel_agp_chipsets[i].gmch_chip_id)) {
2487 bridge->driver =
2488 intel_agp_chipsets[i].gmch_driver;
2489 break;
2490 } else if (intel_agp_chipsets[i].multi_gmch_chip) {
2491 continue;
2492 } else {
2493 bridge->driver = intel_agp_chipsets[i].driver;
2494 break;
2495 }
2496 }
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002497 }
2498
2499 if (intel_agp_chipsets[i].name == NULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002500 if (cap_ptr)
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07002501 dev_warn(&pdev->dev, "unsupported Intel chipset [%04x/%04x]\n",
2502 pdev->vendor, pdev->device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002503 agp_put_bridge(bridge);
2504 return -ENODEV;
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002505 }
2506
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002507 if (bridge->driver == NULL) {
Wang Zhenyu47d46372007-06-21 13:43:18 +08002508 /* bridge has no AGP and no IGD detected */
2509 if (cap_ptr)
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07002510 dev_warn(&pdev->dev, "can't find bridge device (chip_id: %04x)\n",
2511 intel_agp_chipsets[i].gmch_chip_id);
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002512 agp_put_bridge(bridge);
2513 return -ENODEV;
Dave Airlief011ae72008-01-25 11:23:04 +10002514 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002515
2516 bridge->dev = pdev;
2517 bridge->capndx = cap_ptr;
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08002518 bridge->dev_private_data = &intel_private;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002519
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07002520 dev_info(&pdev->dev, "Intel %s Chipset\n", intel_agp_chipsets[i].name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002521
2522 /*
2523 * The following fixes the case where the BIOS has "forgotten" to
2524 * provide an address range for the GART.
2525 * 20030610 - hamish@zot.org
2526 */
2527 r = &pdev->resource[0];
2528 if (!r->start && r->end) {
Dave Jones6a92a4e2006-02-28 00:54:25 -05002529 if (pci_assign_resource(pdev, 0)) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07002530 dev_err(&pdev->dev, "can't assign resource 0\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002531 agp_put_bridge(bridge);
2532 return -ENODEV;
2533 }
2534 }
2535
2536 /*
2537 * If the device has not been properly setup, the following will catch
2538 * the problem and should stop the system from crashing.
2539 * 20030610 - hamish@zot.org
2540 */
2541 if (pci_enable_device(pdev)) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07002542 dev_err(&pdev->dev, "can't enable PCI device\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002543 agp_put_bridge(bridge);
2544 return -ENODEV;
2545 }
2546
2547 /* Fill in the mode register */
2548 if (cap_ptr) {
2549 pci_read_config_dword(pdev,
2550 bridge->capndx+PCI_AGP_STATUS,
2551 &bridge->mode);
2552 }
2553
Zhenyu Wang9b974cc2010-01-05 11:25:06 +08002554 if (bridge->driver->mask_memory == intel_i965_mask_memory) {
David Woodhouseec402ba2009-11-18 10:22:46 +00002555 if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(36)))
2556 dev_err(&intel_private.pcidev->dev,
2557 "set gfx device dma mask 36bit failed!\n");
Zhenyu Wang9b974cc2010-01-05 11:25:06 +08002558 else
2559 pci_set_consistent_dma_mask(intel_private.pcidev,
2560 DMA_BIT_MASK(36));
2561 }
David Woodhouseec402ba2009-11-18 10:22:46 +00002562
Linus Torvalds1da177e2005-04-16 15:20:36 -07002563 pci_set_drvdata(pdev, bridge);
Zhenyu Wang1f7a6e32010-02-23 14:05:24 +08002564 err = agp_add_bridge(bridge);
2565 if (!err)
2566 intel_agp_enabled = 1;
2567 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002568}
2569
2570static void __devexit agp_intel_remove(struct pci_dev *pdev)
2571{
2572 struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
2573
2574 agp_remove_bridge(bridge);
2575
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08002576 if (intel_private.pcidev)
2577 pci_dev_put(intel_private.pcidev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002578
2579 agp_put_bridge(bridge);
2580}
2581
Alexey Dobriyan85be7d62006-08-12 02:02:02 +04002582#ifdef CONFIG_PM
Linus Torvalds1da177e2005-04-16 15:20:36 -07002583static int agp_intel_resume(struct pci_dev *pdev)
2584{
2585 struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
Keith Packarda8c84df2008-07-31 15:48:07 +10002586 int ret_val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002587
Linus Torvalds1da177e2005-04-16 15:20:36 -07002588 if (bridge->driver == &intel_generic_driver)
2589 intel_configure();
2590 else if (bridge->driver == &intel_850_driver)
2591 intel_850_configure();
2592 else if (bridge->driver == &intel_845_driver)
2593 intel_845_configure();
2594 else if (bridge->driver == &intel_830mp_driver)
2595 intel_830mp_configure();
2596 else if (bridge->driver == &intel_915_driver)
2597 intel_i915_configure();
2598 else if (bridge->driver == &intel_830_driver)
2599 intel_i830_configure();
2600 else if (bridge->driver == &intel_810_driver)
2601 intel_i810_configure();
Dave Jones08da3f42006-09-10 21:09:26 -04002602 else if (bridge->driver == &intel_i965_driver)
2603 intel_i915_configure();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002604
Keith Packarda8c84df2008-07-31 15:48:07 +10002605 ret_val = agp_rebind_memory();
2606 if (ret_val != 0)
2607 return ret_val;
2608
Linus Torvalds1da177e2005-04-16 15:20:36 -07002609 return 0;
2610}
Alexey Dobriyan85be7d62006-08-12 02:02:02 +04002611#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002612
2613static struct pci_device_id agp_intel_pci_table[] = {
2614#define ID(x) \
2615 { \
2616 .class = (PCI_CLASS_BRIDGE_HOST << 8), \
2617 .class_mask = ~0, \
2618 .vendor = PCI_VENDOR_ID_INTEL, \
2619 .device = x, \
2620 .subvendor = PCI_ANY_ID, \
2621 .subdevice = PCI_ANY_ID, \
2622 }
2623 ID(PCI_DEVICE_ID_INTEL_82443LX_0),
2624 ID(PCI_DEVICE_ID_INTEL_82443BX_0),
2625 ID(PCI_DEVICE_ID_INTEL_82443GX_0),
2626 ID(PCI_DEVICE_ID_INTEL_82810_MC1),
2627 ID(PCI_DEVICE_ID_INTEL_82810_MC3),
2628 ID(PCI_DEVICE_ID_INTEL_82810E_MC),
2629 ID(PCI_DEVICE_ID_INTEL_82815_MC),
2630 ID(PCI_DEVICE_ID_INTEL_82820_HB),
2631 ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
2632 ID(PCI_DEVICE_ID_INTEL_82830_HB),
2633 ID(PCI_DEVICE_ID_INTEL_82840_HB),
2634 ID(PCI_DEVICE_ID_INTEL_82845_HB),
2635 ID(PCI_DEVICE_ID_INTEL_82845G_HB),
2636 ID(PCI_DEVICE_ID_INTEL_82850_HB),
Stefan Husemann347486b2009-04-13 14:40:10 -07002637 ID(PCI_DEVICE_ID_INTEL_82854_HB),
Linus Torvalds1da177e2005-04-16 15:20:36 -07002638 ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
2639 ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
2640 ID(PCI_DEVICE_ID_INTEL_82860_HB),
2641 ID(PCI_DEVICE_ID_INTEL_82865_HB),
2642 ID(PCI_DEVICE_ID_INTEL_82875_HB),
2643 ID(PCI_DEVICE_ID_INTEL_7505_0),
2644 ID(PCI_DEVICE_ID_INTEL_7205_0),
Carlos Martíne914a362008-01-24 10:34:09 +10002645 ID(PCI_DEVICE_ID_INTEL_E7221_HB),
Linus Torvalds1da177e2005-04-16 15:20:36 -07002646 ID(PCI_DEVICE_ID_INTEL_82915G_HB),
2647 ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
Alan Hourihaned0de98f2005-05-31 19:50:49 +01002648 ID(PCI_DEVICE_ID_INTEL_82945G_HB),
Alan Hourihane3b0e8ea2006-01-19 14:08:40 +00002649 ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
Zhenyu Wangdde47872007-07-26 09:18:09 +08002650 ID(PCI_DEVICE_ID_INTEL_82945GME_HB),
Adam Jackson107f5172009-12-03 17:14:41 -05002651 ID(PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB),
2652 ID(PCI_DEVICE_ID_INTEL_PINEVIEW_HB),
Eric Anholt65c25aa2006-09-06 11:57:18 -04002653 ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
Zhenyu Wang9119f852008-01-23 15:49:26 +10002654 ID(PCI_DEVICE_ID_INTEL_82G35_HB),
Eric Anholt65c25aa2006-09-06 11:57:18 -04002655 ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
2656 ID(PCI_DEVICE_ID_INTEL_82965G_HB),
Wang Zhenyu4598af32007-04-09 08:51:36 +08002657 ID(PCI_DEVICE_ID_INTEL_82965GM_HB),
Zhenyu Wangdde47872007-07-26 09:18:09 +08002658 ID(PCI_DEVICE_ID_INTEL_82965GME_HB),
Wang Zhenyu874808c62007-06-06 11:16:25 +08002659 ID(PCI_DEVICE_ID_INTEL_G33_HB),
2660 ID(PCI_DEVICE_ID_INTEL_Q35_HB),
2661 ID(PCI_DEVICE_ID_INTEL_Q33_HB),
Zhenyu Wang99d32bd2008-07-30 12:26:50 -07002662 ID(PCI_DEVICE_ID_INTEL_GM45_HB),
Adam Jackson107f5172009-12-03 17:14:41 -05002663 ID(PCI_DEVICE_ID_INTEL_EAGLELAKE_HB),
Zhenyu Wang25ce77a2008-06-19 14:17:58 +10002664 ID(PCI_DEVICE_ID_INTEL_Q45_HB),
2665 ID(PCI_DEVICE_ID_INTEL_G45_HB),
Zhenyu Wanga50ccc62008-11-17 14:39:00 +08002666 ID(PCI_DEVICE_ID_INTEL_G41_HB),
Fabian Henze38d8a952009-09-08 00:59:58 +08002667 ID(PCI_DEVICE_ID_INTEL_B43_HB),
Adam Jackson107f5172009-12-03 17:14:41 -05002668 ID(PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB),
2669 ID(PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB),
2670 ID(PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB),
Dave Airlie3ff99162009-12-08 14:03:47 +10002671 ID(PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB),
Eric Anholt1089e302009-10-22 16:10:52 -07002672 ID(PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB),
Eric Anholt954bce52010-01-07 16:21:46 -08002673 ID(PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB),
Linus Torvalds1da177e2005-04-16 15:20:36 -07002674 { }
2675};
2676
2677MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
2678
2679static struct pci_driver agp_intel_pci_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002680 .name = "agpgart-intel",
2681 .id_table = agp_intel_pci_table,
2682 .probe = agp_intel_probe,
2683 .remove = __devexit_p(agp_intel_remove),
Alexey Dobriyan85be7d62006-08-12 02:02:02 +04002684#ifdef CONFIG_PM
Linus Torvalds1da177e2005-04-16 15:20:36 -07002685 .resume = agp_intel_resume,
Alexey Dobriyan85be7d62006-08-12 02:02:02 +04002686#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002687};
2688
2689static int __init agp_intel_init(void)
2690{
2691 if (agp_off)
2692 return -EINVAL;
2693 return pci_register_driver(&agp_intel_pci_driver);
2694}
2695
2696static void __exit agp_intel_cleanup(void)
2697{
2698 pci_unregister_driver(&agp_intel_pci_driver);
2699}
2700
2701module_init(agp_intel_init);
2702module_exit(agp_intel_cleanup);
2703
Dave Jonesf4432c52008-10-20 13:31:45 -04002704MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002705MODULE_LICENSE("GPL and additional rights");