Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Intel AGPGART routines. |
| 3 | */ |
| 4 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 5 | #include <linux/module.h> |
| 6 | #include <linux/pci.h> |
| 7 | #include <linux/init.h> |
Ahmed S. Darwish | 1eaf122 | 2007-02-06 18:08:28 +0200 | [diff] [blame] | 8 | #include <linux/kernel.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 9 | #include <linux/pagemap.h> |
| 10 | #include <linux/agp_backend.h> |
Borislav Petkov | 48a719c | 2010-01-22 16:01:04 +0100 | [diff] [blame] | 11 | #include <asm/smp.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 12 | #include "agp.h" |
| 13 | |
Zhenyu Wang | 1f7a6e3 | 2010-02-23 14:05:24 +0800 | [diff] [blame] | 14 | int intel_agp_enabled; |
| 15 | EXPORT_SYMBOL(intel_agp_enabled); |
| 16 | |
Zhenyu Wang | 1766168 | 2009-07-27 12:59:57 +0100 | [diff] [blame] | 17 | /* |
| 18 | * If we have Intel graphics, we're not going to have anything other than |
| 19 | * an Intel IOMMU. So make the correct use of the PCI DMA API contingent |
| 20 | * on the Intel IOMMU support (CONFIG_DMAR). |
| 21 | * Only newer chipsets need to bother with this, of course. |
| 22 | */ |
| 23 | #ifdef CONFIG_DMAR |
| 24 | #define USE_PCI_DMA_API 1 |
| 25 | #endif |
| 26 | |
Carlos Martín | e914a36 | 2008-01-24 10:34:09 +1000 | [diff] [blame] | 27 | #define PCI_DEVICE_ID_INTEL_E7221_HB 0x2588 |
| 28 | #define PCI_DEVICE_ID_INTEL_E7221_IG 0x258a |
Eric Anholt | 65c25aa | 2006-09-06 11:57:18 -0400 | [diff] [blame] | 29 | #define PCI_DEVICE_ID_INTEL_82946GZ_HB 0x2970 |
| 30 | #define PCI_DEVICE_ID_INTEL_82946GZ_IG 0x2972 |
Zhenyu Wang | 9119f85 | 2008-01-23 15:49:26 +1000 | [diff] [blame] | 31 | #define PCI_DEVICE_ID_INTEL_82G35_HB 0x2980 |
| 32 | #define PCI_DEVICE_ID_INTEL_82G35_IG 0x2982 |
Eric Anholt | 65c25aa | 2006-09-06 11:57:18 -0400 | [diff] [blame] | 33 | #define PCI_DEVICE_ID_INTEL_82965Q_HB 0x2990 |
| 34 | #define PCI_DEVICE_ID_INTEL_82965Q_IG 0x2992 |
| 35 | #define PCI_DEVICE_ID_INTEL_82965G_HB 0x29A0 |
| 36 | #define PCI_DEVICE_ID_INTEL_82965G_IG 0x29A2 |
Wang Zhenyu | 4598af3 | 2007-04-09 08:51:36 +0800 | [diff] [blame] | 37 | #define PCI_DEVICE_ID_INTEL_82965GM_HB 0x2A00 |
| 38 | #define PCI_DEVICE_ID_INTEL_82965GM_IG 0x2A02 |
Zhenyu Wang | dde4787 | 2007-07-26 09:18:09 +0800 | [diff] [blame] | 39 | #define PCI_DEVICE_ID_INTEL_82965GME_HB 0x2A10 |
Wang Zhenyu | c8eebfd | 2007-05-31 11:34:06 +0800 | [diff] [blame] | 40 | #define PCI_DEVICE_ID_INTEL_82965GME_IG 0x2A12 |
Zhenyu Wang | dde4787 | 2007-07-26 09:18:09 +0800 | [diff] [blame] | 41 | #define PCI_DEVICE_ID_INTEL_82945GME_HB 0x27AC |
Wang Zhenyu | df80b14 | 2007-05-31 11:51:12 +0800 | [diff] [blame] | 42 | #define PCI_DEVICE_ID_INTEL_82945GME_IG 0x27AE |
Adam Jackson | 107f517 | 2009-12-03 17:14:41 -0500 | [diff] [blame] | 43 | #define PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB 0xA010 |
| 44 | #define PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG 0xA011 |
| 45 | #define PCI_DEVICE_ID_INTEL_PINEVIEW_HB 0xA000 |
| 46 | #define PCI_DEVICE_ID_INTEL_PINEVIEW_IG 0xA001 |
Wang Zhenyu | 874808c6 | 2007-06-06 11:16:25 +0800 | [diff] [blame] | 47 | #define PCI_DEVICE_ID_INTEL_G33_HB 0x29C0 |
| 48 | #define PCI_DEVICE_ID_INTEL_G33_IG 0x29C2 |
| 49 | #define PCI_DEVICE_ID_INTEL_Q35_HB 0x29B0 |
| 50 | #define PCI_DEVICE_ID_INTEL_Q35_IG 0x29B2 |
| 51 | #define PCI_DEVICE_ID_INTEL_Q33_HB 0x29D0 |
| 52 | #define PCI_DEVICE_ID_INTEL_Q33_IG 0x29D2 |
Fabian Henze | 38d8a95 | 2009-09-08 00:59:58 +0800 | [diff] [blame] | 53 | #define PCI_DEVICE_ID_INTEL_B43_HB 0x2E40 |
| 54 | #define PCI_DEVICE_ID_INTEL_B43_IG 0x2E42 |
Zhenyu Wang | 99d32bd | 2008-07-30 12:26:50 -0700 | [diff] [blame] | 55 | #define PCI_DEVICE_ID_INTEL_GM45_HB 0x2A40 |
| 56 | #define PCI_DEVICE_ID_INTEL_GM45_IG 0x2A42 |
Adam Jackson | 107f517 | 2009-12-03 17:14:41 -0500 | [diff] [blame] | 57 | #define PCI_DEVICE_ID_INTEL_EAGLELAKE_HB 0x2E00 |
| 58 | #define PCI_DEVICE_ID_INTEL_EAGLELAKE_IG 0x2E02 |
Zhenyu Wang | 25ce77a | 2008-06-19 14:17:58 +1000 | [diff] [blame] | 59 | #define PCI_DEVICE_ID_INTEL_Q45_HB 0x2E10 |
| 60 | #define PCI_DEVICE_ID_INTEL_Q45_IG 0x2E12 |
| 61 | #define PCI_DEVICE_ID_INTEL_G45_HB 0x2E20 |
| 62 | #define PCI_DEVICE_ID_INTEL_G45_IG 0x2E22 |
Zhenyu Wang | a50ccc6 | 2008-11-17 14:39:00 +0800 | [diff] [blame] | 63 | #define PCI_DEVICE_ID_INTEL_G41_HB 0x2E30 |
| 64 | #define PCI_DEVICE_ID_INTEL_G41_IG 0x2E32 |
Adam Jackson | 107f517 | 2009-12-03 17:14:41 -0500 | [diff] [blame] | 65 | #define PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB 0x0040 |
| 66 | #define PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG 0x0042 |
| 67 | #define PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB 0x0044 |
| 68 | #define PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB 0x0062 |
Dave Airlie | 3ff9916 | 2009-12-08 14:03:47 +1000 | [diff] [blame] | 69 | #define PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB 0x006a |
Adam Jackson | 107f517 | 2009-12-03 17:14:41 -0500 | [diff] [blame] | 70 | #define PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG 0x0046 |
Eric Anholt | 1089e30 | 2009-10-22 16:10:52 -0700 | [diff] [blame] | 71 | #define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB 0x0100 |
| 72 | #define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_IG 0x0102 |
Eric Anholt | 954bce5 | 2010-01-07 16:21:46 -0800 | [diff] [blame] | 73 | #define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB 0x0104 |
| 74 | #define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_IG 0x0106 |
Eric Anholt | 65c25aa | 2006-09-06 11:57:18 -0400 | [diff] [blame] | 75 | |
Dave Airlie | f011ae7 | 2008-01-25 11:23:04 +1000 | [diff] [blame] | 76 | /* cover 915 and 945 variants */ |
| 77 | #define IS_I915 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_E7221_HB || \ |
| 78 | agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB || \ |
| 79 | agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB || \ |
| 80 | agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB || \ |
| 81 | agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || \ |
| 82 | agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GME_HB) |
| 83 | |
Eric Anholt | 65c25aa | 2006-09-06 11:57:18 -0400 | [diff] [blame] | 84 | #define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \ |
Dave Airlie | f011ae7 | 2008-01-25 11:23:04 +1000 | [diff] [blame] | 85 | agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82G35_HB || \ |
| 86 | agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \ |
| 87 | agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB || \ |
| 88 | agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GM_HB || \ |
Eric Anholt | 82e14a6 | 2008-10-14 11:28:58 -0700 | [diff] [blame] | 89 | agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GME_HB) |
Eric Anholt | 65c25aa | 2006-09-06 11:57:18 -0400 | [diff] [blame] | 90 | |
Wang Zhenyu | 874808c6 | 2007-06-06 11:16:25 +0800 | [diff] [blame] | 91 | #define IS_G33 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G33_HB || \ |
| 92 | agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q35_HB || \ |
Shaohua Li | 2177832 | 2009-02-23 15:19:16 +0800 | [diff] [blame] | 93 | agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q33_HB || \ |
Adam Jackson | 107f517 | 2009-12-03 17:14:41 -0500 | [diff] [blame] | 94 | agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB || \ |
| 95 | agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_HB) |
Shaohua Li | 2177832 | 2009-02-23 15:19:16 +0800 | [diff] [blame] | 96 | |
Adam Jackson | 107f517 | 2009-12-03 17:14:41 -0500 | [diff] [blame] | 97 | #define IS_PINEVIEW (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB || \ |
| 98 | agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_HB) |
Eric Anholt | 65c25aa | 2006-09-06 11:57:18 -0400 | [diff] [blame] | 99 | |
Adam Jackson | 107f517 | 2009-12-03 17:14:41 -0500 | [diff] [blame] | 100 | #define IS_G4X (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_EAGLELAKE_HB || \ |
Zhenyu Wang | 25ce77a | 2008-06-19 14:17:58 +1000 | [diff] [blame] | 101 | agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q45_HB || \ |
Eric Anholt | 82e14a6 | 2008-10-14 11:28:58 -0700 | [diff] [blame] | 102 | agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G45_HB || \ |
Zhenyu Wang | a50ccc6 | 2008-11-17 14:39:00 +0800 | [diff] [blame] | 103 | agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_GM45_HB || \ |
Zhenyu Wang | 32cb055 | 2009-06-05 15:38:36 +0800 | [diff] [blame] | 104 | agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G41_HB || \ |
Fabian Henze | 38d8a95 | 2009-09-08 00:59:58 +0800 | [diff] [blame] | 105 | agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_B43_HB || \ |
Adam Jackson | 107f517 | 2009-12-03 17:14:41 -0500 | [diff] [blame] | 106 | agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB || \ |
| 107 | agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB || \ |
Dave Airlie | 3ff9916 | 2009-12-08 14:03:47 +1000 | [diff] [blame] | 108 | agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB || \ |
Eric Anholt | 1089e30 | 2009-10-22 16:10:52 -0700 | [diff] [blame] | 109 | agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB || \ |
Eric Anholt | 954bce5 | 2010-01-07 16:21:46 -0800 | [diff] [blame] | 110 | agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB || \ |
| 111 | agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB) |
Zhenyu Wang | 25ce77a | 2008-06-19 14:17:58 +1000 | [diff] [blame] | 112 | |
Thomas Hellstrom | a030ce4 | 2007-01-23 10:33:43 +0100 | [diff] [blame] | 113 | extern int agp_memory_reserved; |
| 114 | |
| 115 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 116 | /* Intel 815 register */ |
| 117 | #define INTEL_815_APCONT 0x51 |
| 118 | #define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF |
| 119 | |
| 120 | /* Intel i820 registers */ |
| 121 | #define INTEL_I820_RDCR 0x51 |
| 122 | #define INTEL_I820_ERRSTS 0xc8 |
| 123 | |
| 124 | /* Intel i840 registers */ |
| 125 | #define INTEL_I840_MCHCFG 0x50 |
| 126 | #define INTEL_I840_ERRSTS 0xc8 |
| 127 | |
| 128 | /* Intel i850 registers */ |
| 129 | #define INTEL_I850_MCHCFG 0x50 |
| 130 | #define INTEL_I850_ERRSTS 0xc8 |
| 131 | |
| 132 | /* intel 915G registers */ |
| 133 | #define I915_GMADDR 0x18 |
| 134 | #define I915_MMADDR 0x10 |
| 135 | #define I915_PTEADDR 0x1C |
| 136 | #define I915_GMCH_GMS_STOLEN_48M (0x6 << 4) |
| 137 | #define I915_GMCH_GMS_STOLEN_64M (0x7 << 4) |
Zhenyu Wang | 25ce77a | 2008-06-19 14:17:58 +1000 | [diff] [blame] | 138 | #define G33_GMCH_GMS_STOLEN_128M (0x8 << 4) |
| 139 | #define G33_GMCH_GMS_STOLEN_256M (0x9 << 4) |
| 140 | #define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4) |
| 141 | #define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4) |
| 142 | #define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4) |
| 143 | #define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4) |
| 144 | |
Dave Airlie | 6c00a61 | 2007-10-29 18:06:10 +1000 | [diff] [blame] | 145 | #define I915_IFPADDR 0x60 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 146 | |
Eric Anholt | 65c25aa | 2006-09-06 11:57:18 -0400 | [diff] [blame] | 147 | /* Intel 965G registers */ |
| 148 | #define I965_MSAC 0x62 |
Dave Airlie | 6c00a61 | 2007-10-29 18:06:10 +1000 | [diff] [blame] | 149 | #define I965_IFPADDR 0x70 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 150 | |
| 151 | /* Intel 7505 registers */ |
| 152 | #define INTEL_I7505_APSIZE 0x74 |
| 153 | #define INTEL_I7505_NCAPID 0x60 |
| 154 | #define INTEL_I7505_NISTAT 0x6c |
| 155 | #define INTEL_I7505_ATTBASE 0x78 |
| 156 | #define INTEL_I7505_ERRSTS 0x42 |
| 157 | #define INTEL_I7505_AGPCTRL 0x70 |
| 158 | #define INTEL_I7505_MCHCFG 0x50 |
| 159 | |
Zhenyu Wang | 14bc490 | 2009-11-11 01:25:25 +0800 | [diff] [blame] | 160 | #define SNB_GMCH_CTRL 0x50 |
| 161 | #define SNB_GMCH_GMS_STOLEN_MASK 0xF8 |
| 162 | #define SNB_GMCH_GMS_STOLEN_32M (1 << 3) |
| 163 | #define SNB_GMCH_GMS_STOLEN_64M (2 << 3) |
| 164 | #define SNB_GMCH_GMS_STOLEN_96M (3 << 3) |
| 165 | #define SNB_GMCH_GMS_STOLEN_128M (4 << 3) |
| 166 | #define SNB_GMCH_GMS_STOLEN_160M (5 << 3) |
| 167 | #define SNB_GMCH_GMS_STOLEN_192M (6 << 3) |
| 168 | #define SNB_GMCH_GMS_STOLEN_224M (7 << 3) |
| 169 | #define SNB_GMCH_GMS_STOLEN_256M (8 << 3) |
| 170 | #define SNB_GMCH_GMS_STOLEN_288M (9 << 3) |
| 171 | #define SNB_GMCH_GMS_STOLEN_320M (0xa << 3) |
| 172 | #define SNB_GMCH_GMS_STOLEN_352M (0xb << 3) |
| 173 | #define SNB_GMCH_GMS_STOLEN_384M (0xc << 3) |
| 174 | #define SNB_GMCH_GMS_STOLEN_416M (0xd << 3) |
| 175 | #define SNB_GMCH_GMS_STOLEN_448M (0xe << 3) |
| 176 | #define SNB_GMCH_GMS_STOLEN_480M (0xf << 3) |
| 177 | #define SNB_GMCH_GMS_STOLEN_512M (0x10 << 3) |
| 178 | |
Dave Jones | e5524f3 | 2007-02-22 18:41:28 -0500 | [diff] [blame] | 179 | static const struct aper_size_info_fixed intel_i810_sizes[] = |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 180 | { |
| 181 | {64, 16384, 4}, |
| 182 | /* The 32M mode still requires a 64k gatt */ |
| 183 | {32, 8192, 4} |
| 184 | }; |
| 185 | |
| 186 | #define AGP_DCACHE_MEMORY 1 |
| 187 | #define AGP_PHYS_MEMORY 2 |
Thomas Hellstrom | a030ce4 | 2007-01-23 10:33:43 +0100 | [diff] [blame] | 188 | #define INTEL_AGP_CACHED_MEMORY 3 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 189 | |
| 190 | static struct gatt_mask intel_i810_masks[] = |
| 191 | { |
| 192 | {.mask = I810_PTE_VALID, .type = 0}, |
| 193 | {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY}, |
Thomas Hellstrom | a030ce4 | 2007-01-23 10:33:43 +0100 | [diff] [blame] | 194 | {.mask = I810_PTE_VALID, .type = 0}, |
| 195 | {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED, |
| 196 | .type = INTEL_AGP_CACHED_MEMORY} |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 197 | }; |
| 198 | |
Wang Zhenyu | c4ca881 | 2007-05-30 09:40:46 +0800 | [diff] [blame] | 199 | static struct _intel_private { |
| 200 | struct pci_dev *pcidev; /* device one */ |
| 201 | u8 __iomem *registers; |
| 202 | u32 __iomem *gtt; /* I915G */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 203 | int num_dcache_entries; |
Wang Zhenyu | c4ca881 | 2007-05-30 09:40:46 +0800 | [diff] [blame] | 204 | /* gtt_entries is the number of gtt entries that are already mapped |
| 205 | * to stolen memory. Stolen memory is larger than the memory mapped |
| 206 | * through gtt_entries, as it includes some reserved space for the BIOS |
| 207 | * popup and for the GTT. |
| 208 | */ |
| 209 | int gtt_entries; /* i830+ */ |
David Woodhouse | fc61901 | 2009-12-02 11:00:05 +0000 | [diff] [blame] | 210 | int gtt_total_size; |
Dave Airlie | 2162e6a | 2007-11-21 16:36:31 +1000 | [diff] [blame] | 211 | union { |
| 212 | void __iomem *i9xx_flush_page; |
| 213 | void *i8xx_flush_page; |
| 214 | }; |
| 215 | struct page *i8xx_page; |
Dave Airlie | 6c00a61 | 2007-10-29 18:06:10 +1000 | [diff] [blame] | 216 | struct resource ifp_resource; |
Dave Airlie | 4d64dd9 | 2008-01-23 15:34:29 +1000 | [diff] [blame] | 217 | int resource_valid; |
Wang Zhenyu | c4ca881 | 2007-05-30 09:40:46 +0800 | [diff] [blame] | 218 | } intel_private; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 219 | |
Zhenyu Wang | 1766168 | 2009-07-27 12:59:57 +0100 | [diff] [blame] | 220 | #ifdef USE_PCI_DMA_API |
David Woodhouse | c2980d8 | 2009-07-29 08:39:26 +0100 | [diff] [blame] | 221 | static int intel_agp_map_page(struct page *page, dma_addr_t *ret) |
Zhenyu Wang | 1766168 | 2009-07-27 12:59:57 +0100 | [diff] [blame] | 222 | { |
David Woodhouse | c2980d8 | 2009-07-29 08:39:26 +0100 | [diff] [blame] | 223 | *ret = pci_map_page(intel_private.pcidev, page, 0, |
| 224 | PAGE_SIZE, PCI_DMA_BIDIRECTIONAL); |
Zhenyu Wang | 1766168 | 2009-07-27 12:59:57 +0100 | [diff] [blame] | 225 | if (pci_dma_mapping_error(intel_private.pcidev, *ret)) |
| 226 | return -EINVAL; |
| 227 | return 0; |
| 228 | } |
| 229 | |
David Woodhouse | c2980d8 | 2009-07-29 08:39:26 +0100 | [diff] [blame] | 230 | static void intel_agp_unmap_page(struct page *page, dma_addr_t dma) |
Zhenyu Wang | 1766168 | 2009-07-27 12:59:57 +0100 | [diff] [blame] | 231 | { |
David Woodhouse | c2980d8 | 2009-07-29 08:39:26 +0100 | [diff] [blame] | 232 | pci_unmap_page(intel_private.pcidev, dma, |
| 233 | PAGE_SIZE, PCI_DMA_BIDIRECTIONAL); |
Zhenyu Wang | 1766168 | 2009-07-27 12:59:57 +0100 | [diff] [blame] | 234 | } |
| 235 | |
David Woodhouse | 91b8e30 | 2009-07-29 08:49:12 +0100 | [diff] [blame] | 236 | static void intel_agp_free_sglist(struct agp_memory *mem) |
| 237 | { |
David Woodhouse | f692775 | 2009-07-29 09:28:45 +0100 | [diff] [blame] | 238 | struct sg_table st; |
David Woodhouse | 91b8e30 | 2009-07-29 08:49:12 +0100 | [diff] [blame] | 239 | |
David Woodhouse | f692775 | 2009-07-29 09:28:45 +0100 | [diff] [blame] | 240 | st.sgl = mem->sg_list; |
| 241 | st.orig_nents = st.nents = mem->page_count; |
| 242 | |
| 243 | sg_free_table(&st); |
| 244 | |
David Woodhouse | 91b8e30 | 2009-07-29 08:49:12 +0100 | [diff] [blame] | 245 | mem->sg_list = NULL; |
| 246 | mem->num_sg = 0; |
| 247 | } |
| 248 | |
Zhenyu Wang | 1766168 | 2009-07-27 12:59:57 +0100 | [diff] [blame] | 249 | static int intel_agp_map_memory(struct agp_memory *mem) |
| 250 | { |
David Woodhouse | f692775 | 2009-07-29 09:28:45 +0100 | [diff] [blame] | 251 | struct sg_table st; |
Zhenyu Wang | 1766168 | 2009-07-27 12:59:57 +0100 | [diff] [blame] | 252 | struct scatterlist *sg; |
| 253 | int i; |
| 254 | |
| 255 | DBG("try mapping %lu pages\n", (unsigned long)mem->page_count); |
| 256 | |
David Woodhouse | f692775 | 2009-07-29 09:28:45 +0100 | [diff] [blame] | 257 | if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL)) |
Zhenyu Wang | 1766168 | 2009-07-27 12:59:57 +0100 | [diff] [blame] | 258 | return -ENOMEM; |
Zhenyu Wang | 1766168 | 2009-07-27 12:59:57 +0100 | [diff] [blame] | 259 | |
David Woodhouse | f692775 | 2009-07-29 09:28:45 +0100 | [diff] [blame] | 260 | mem->sg_list = sg = st.sgl; |
| 261 | |
Zhenyu Wang | 1766168 | 2009-07-27 12:59:57 +0100 | [diff] [blame] | 262 | for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg)) |
| 263 | sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0); |
| 264 | |
| 265 | mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list, |
| 266 | mem->page_count, PCI_DMA_BIDIRECTIONAL); |
David Woodhouse | 91b8e30 | 2009-07-29 08:49:12 +0100 | [diff] [blame] | 267 | if (unlikely(!mem->num_sg)) { |
| 268 | intel_agp_free_sglist(mem); |
Zhenyu Wang | 1766168 | 2009-07-27 12:59:57 +0100 | [diff] [blame] | 269 | return -ENOMEM; |
| 270 | } |
| 271 | return 0; |
| 272 | } |
| 273 | |
| 274 | static void intel_agp_unmap_memory(struct agp_memory *mem) |
| 275 | { |
| 276 | DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count); |
| 277 | |
| 278 | pci_unmap_sg(intel_private.pcidev, mem->sg_list, |
| 279 | mem->page_count, PCI_DMA_BIDIRECTIONAL); |
David Woodhouse | 91b8e30 | 2009-07-29 08:49:12 +0100 | [diff] [blame] | 280 | intel_agp_free_sglist(mem); |
Zhenyu Wang | 1766168 | 2009-07-27 12:59:57 +0100 | [diff] [blame] | 281 | } |
| 282 | |
| 283 | static void intel_agp_insert_sg_entries(struct agp_memory *mem, |
| 284 | off_t pg_start, int mask_type) |
| 285 | { |
| 286 | struct scatterlist *sg; |
| 287 | int i, j; |
| 288 | |
| 289 | j = pg_start; |
| 290 | |
| 291 | WARN_ON(!mem->num_sg); |
| 292 | |
| 293 | if (mem->num_sg == mem->page_count) { |
| 294 | for_each_sg(mem->sg_list, sg, mem->page_count, i) { |
| 295 | writel(agp_bridge->driver->mask_memory(agp_bridge, |
| 296 | sg_dma_address(sg), mask_type), |
| 297 | intel_private.gtt+j); |
| 298 | j++; |
| 299 | } |
| 300 | } else { |
Daniel Mack | 3ad2f3f | 2010-02-03 08:01:28 +0800 | [diff] [blame] | 301 | /* sg may merge pages, but we have to separate |
Zhenyu Wang | 1766168 | 2009-07-27 12:59:57 +0100 | [diff] [blame] | 302 | * per-page addr for GTT */ |
| 303 | unsigned int len, m; |
| 304 | |
| 305 | for_each_sg(mem->sg_list, sg, mem->num_sg, i) { |
| 306 | len = sg_dma_len(sg) / PAGE_SIZE; |
| 307 | for (m = 0; m < len; m++) { |
| 308 | writel(agp_bridge->driver->mask_memory(agp_bridge, |
| 309 | sg_dma_address(sg) + m * PAGE_SIZE, |
| 310 | mask_type), |
| 311 | intel_private.gtt+j); |
| 312 | j++; |
| 313 | } |
| 314 | } |
| 315 | } |
| 316 | readl(intel_private.gtt+j-1); |
| 317 | } |
| 318 | |
| 319 | #else |
| 320 | |
| 321 | static void intel_agp_insert_sg_entries(struct agp_memory *mem, |
| 322 | off_t pg_start, int mask_type) |
| 323 | { |
| 324 | int i, j; |
Eric Anholt | e3deb20 | 2009-11-02 15:33:05 -0800 | [diff] [blame] | 325 | u32 cache_bits = 0; |
| 326 | |
Eric Anholt | 954bce5 | 2010-01-07 16:21:46 -0800 | [diff] [blame] | 327 | if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB || |
| 328 | agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB) |
| 329 | { |
Eric Anholt | e3deb20 | 2009-11-02 15:33:05 -0800 | [diff] [blame] | 330 | cache_bits = I830_PTE_SYSTEM_CACHED; |
| 331 | } |
Zhenyu Wang | 1766168 | 2009-07-27 12:59:57 +0100 | [diff] [blame] | 332 | |
| 333 | for (i = 0, j = pg_start; i < mem->page_count; i++, j++) { |
| 334 | writel(agp_bridge->driver->mask_memory(agp_bridge, |
David Woodhouse | 6a12235 | 2009-07-29 10:25:58 +0100 | [diff] [blame] | 335 | page_to_phys(mem->pages[i]), mask_type), |
Zhenyu Wang | 1766168 | 2009-07-27 12:59:57 +0100 | [diff] [blame] | 336 | intel_private.gtt+j); |
| 337 | } |
| 338 | |
| 339 | readl(intel_private.gtt+j-1); |
| 340 | } |
| 341 | |
| 342 | #endif |
| 343 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 344 | static int intel_i810_fetch_size(void) |
| 345 | { |
| 346 | u32 smram_miscc; |
| 347 | struct aper_size_info_fixed *values; |
| 348 | |
| 349 | pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc); |
| 350 | values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes); |
| 351 | |
| 352 | if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) { |
Bjorn Helgaas | e3cf695 | 2008-07-30 12:26:51 -0700 | [diff] [blame] | 353 | dev_warn(&agp_bridge->dev->dev, "i810 is disabled\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 354 | return 0; |
| 355 | } |
| 356 | if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) { |
| 357 | agp_bridge->previous_size = |
| 358 | agp_bridge->current_size = (void *) (values + 1); |
| 359 | agp_bridge->aperture_size_idx = 1; |
| 360 | return values[1].size; |
| 361 | } else { |
| 362 | agp_bridge->previous_size = |
| 363 | agp_bridge->current_size = (void *) (values); |
| 364 | agp_bridge->aperture_size_idx = 0; |
| 365 | return values[0].size; |
| 366 | } |
| 367 | |
| 368 | return 0; |
| 369 | } |
| 370 | |
| 371 | static int intel_i810_configure(void) |
| 372 | { |
| 373 | struct aper_size_info_fixed *current_size; |
| 374 | u32 temp; |
| 375 | int i; |
| 376 | |
| 377 | current_size = A_SIZE_FIX(agp_bridge->current_size); |
| 378 | |
Wang Zhenyu | c4ca881 | 2007-05-30 09:40:46 +0800 | [diff] [blame] | 379 | if (!intel_private.registers) { |
| 380 | pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp); |
Dave Jones | e4ac5e4 | 2007-02-04 17:37:42 -0500 | [diff] [blame] | 381 | temp &= 0xfff80000; |
| 382 | |
Wang Zhenyu | c4ca881 | 2007-05-30 09:40:46 +0800 | [diff] [blame] | 383 | intel_private.registers = ioremap(temp, 128 * 4096); |
| 384 | if (!intel_private.registers) { |
Bjorn Helgaas | e3cf695 | 2008-07-30 12:26:51 -0700 | [diff] [blame] | 385 | dev_err(&intel_private.pcidev->dev, |
| 386 | "can't remap memory\n"); |
Dave Jones | e4ac5e4 | 2007-02-04 17:37:42 -0500 | [diff] [blame] | 387 | return -ENOMEM; |
| 388 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 389 | } |
| 390 | |
Wang Zhenyu | c4ca881 | 2007-05-30 09:40:46 +0800 | [diff] [blame] | 391 | if ((readl(intel_private.registers+I810_DRAM_CTL) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 392 | & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) { |
| 393 | /* This will need to be dynamically assigned */ |
Bjorn Helgaas | e3cf695 | 2008-07-30 12:26:51 -0700 | [diff] [blame] | 394 | dev_info(&intel_private.pcidev->dev, |
| 395 | "detected 4MB dedicated video ram\n"); |
Wang Zhenyu | c4ca881 | 2007-05-30 09:40:46 +0800 | [diff] [blame] | 396 | intel_private.num_dcache_entries = 1024; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 397 | } |
Wang Zhenyu | c4ca881 | 2007-05-30 09:40:46 +0800 | [diff] [blame] | 398 | pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 399 | agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK); |
Wang Zhenyu | c4ca881 | 2007-05-30 09:40:46 +0800 | [diff] [blame] | 400 | writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL); |
| 401 | readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 402 | |
| 403 | if (agp_bridge->driver->needs_scratch_page) { |
| 404 | for (i = 0; i < current_size->num_entries; i++) { |
Wang Zhenyu | c4ca881 | 2007-05-30 09:40:46 +0800 | [diff] [blame] | 405 | writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 406 | } |
Keith Packard | 44d4944 | 2008-10-14 17:18:45 -0700 | [diff] [blame] | 407 | readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 408 | } |
| 409 | global_cache_flush(); |
| 410 | return 0; |
| 411 | } |
| 412 | |
| 413 | static void intel_i810_cleanup(void) |
| 414 | { |
Wang Zhenyu | c4ca881 | 2007-05-30 09:40:46 +0800 | [diff] [blame] | 415 | writel(0, intel_private.registers+I810_PGETBL_CTL); |
| 416 | readl(intel_private.registers); /* PCI Posting. */ |
| 417 | iounmap(intel_private.registers); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 418 | } |
| 419 | |
| 420 | static void intel_i810_tlbflush(struct agp_memory *mem) |
| 421 | { |
| 422 | return; |
| 423 | } |
| 424 | |
| 425 | static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode) |
| 426 | { |
| 427 | return; |
| 428 | } |
| 429 | |
| 430 | /* Exists to support ARGB cursors */ |
Dave Airlie | 07613ba | 2009-06-12 14:11:41 +1000 | [diff] [blame] | 431 | static struct page *i8xx_alloc_pages(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 432 | { |
Dave Airlie | f011ae7 | 2008-01-25 11:23:04 +1000 | [diff] [blame] | 433 | struct page *page; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 434 | |
Linus Torvalds | 66c669b | 2006-11-22 14:55:29 -0800 | [diff] [blame] | 435 | page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 436 | if (page == NULL) |
| 437 | return NULL; |
| 438 | |
Arjan van de Ven | 6d238cc | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 439 | if (set_pages_uc(page, 4) < 0) { |
| 440 | set_pages_wb(page, 4); |
Jan Beulich | 89cf7cc | 2007-04-02 14:50:14 +0100 | [diff] [blame] | 441 | __free_pages(page, 2); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 442 | return NULL; |
| 443 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 444 | get_page(page); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 445 | atomic_inc(&agp_bridge->current_memory_agp); |
Dave Airlie | 07613ba | 2009-06-12 14:11:41 +1000 | [diff] [blame] | 446 | return page; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 447 | } |
| 448 | |
Dave Airlie | 07613ba | 2009-06-12 14:11:41 +1000 | [diff] [blame] | 449 | static void i8xx_destroy_pages(struct page *page) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 450 | { |
Dave Airlie | 07613ba | 2009-06-12 14:11:41 +1000 | [diff] [blame] | 451 | if (page == NULL) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 452 | return; |
| 453 | |
Arjan van de Ven | 6d238cc | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 454 | set_pages_wb(page, 4); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 455 | put_page(page); |
Jan Beulich | 89cf7cc | 2007-04-02 14:50:14 +0100 | [diff] [blame] | 456 | __free_pages(page, 2); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 457 | atomic_dec(&agp_bridge->current_memory_agp); |
| 458 | } |
| 459 | |
Thomas Hellstrom | a030ce4 | 2007-01-23 10:33:43 +0100 | [diff] [blame] | 460 | static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge, |
| 461 | int type) |
| 462 | { |
| 463 | if (type < AGP_USER_TYPES) |
| 464 | return type; |
| 465 | else if (type == AGP_USER_CACHED_MEMORY) |
| 466 | return INTEL_AGP_CACHED_MEMORY; |
| 467 | else |
| 468 | return 0; |
| 469 | } |
| 470 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 471 | static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start, |
| 472 | int type) |
| 473 | { |
| 474 | int i, j, num_entries; |
| 475 | void *temp; |
Thomas Hellstrom | a030ce4 | 2007-01-23 10:33:43 +0100 | [diff] [blame] | 476 | int ret = -EINVAL; |
| 477 | int mask_type; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 478 | |
Thomas Hellstrom | 5aa80c7 | 2006-12-20 16:33:41 +0100 | [diff] [blame] | 479 | if (mem->page_count == 0) |
Thomas Hellstrom | a030ce4 | 2007-01-23 10:33:43 +0100 | [diff] [blame] | 480 | goto out; |
Thomas Hellstrom | 5aa80c7 | 2006-12-20 16:33:41 +0100 | [diff] [blame] | 481 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 482 | temp = agp_bridge->current_size; |
| 483 | num_entries = A_SIZE_FIX(temp)->num_entries; |
| 484 | |
Dave Jones | 6a92a4e | 2006-02-28 00:54:25 -0500 | [diff] [blame] | 485 | if ((pg_start + mem->page_count) > num_entries) |
Thomas Hellstrom | a030ce4 | 2007-01-23 10:33:43 +0100 | [diff] [blame] | 486 | goto out_err; |
| 487 | |
Dave Jones | 6a92a4e | 2006-02-28 00:54:25 -0500 | [diff] [blame] | 488 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 489 | for (j = pg_start; j < (pg_start + mem->page_count); j++) { |
Thomas Hellstrom | a030ce4 | 2007-01-23 10:33:43 +0100 | [diff] [blame] | 490 | if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) { |
| 491 | ret = -EBUSY; |
| 492 | goto out_err; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 493 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 494 | } |
| 495 | |
Thomas Hellstrom | a030ce4 | 2007-01-23 10:33:43 +0100 | [diff] [blame] | 496 | if (type != mem->type) |
| 497 | goto out_err; |
Thomas Hellstrom | 5aa80c7 | 2006-12-20 16:33:41 +0100 | [diff] [blame] | 498 | |
Thomas Hellstrom | a030ce4 | 2007-01-23 10:33:43 +0100 | [diff] [blame] | 499 | mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type); |
| 500 | |
| 501 | switch (mask_type) { |
| 502 | case AGP_DCACHE_MEMORY: |
| 503 | if (!mem->is_flushed) |
| 504 | global_cache_flush(); |
| 505 | for (i = pg_start; i < (pg_start + mem->page_count); i++) { |
| 506 | writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID, |
Wang Zhenyu | c4ca881 | 2007-05-30 09:40:46 +0800 | [diff] [blame] | 507 | intel_private.registers+I810_PTE_BASE+(i*4)); |
Thomas Hellstrom | a030ce4 | 2007-01-23 10:33:43 +0100 | [diff] [blame] | 508 | } |
Wang Zhenyu | c4ca881 | 2007-05-30 09:40:46 +0800 | [diff] [blame] | 509 | readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); |
Thomas Hellstrom | a030ce4 | 2007-01-23 10:33:43 +0100 | [diff] [blame] | 510 | break; |
| 511 | case AGP_PHYS_MEMORY: |
| 512 | case AGP_NORMAL_MEMORY: |
| 513 | if (!mem->is_flushed) |
| 514 | global_cache_flush(); |
| 515 | for (i = 0, j = pg_start; i < mem->page_count; i++, j++) { |
| 516 | writel(agp_bridge->driver->mask_memory(agp_bridge, |
David Woodhouse | 6a12235 | 2009-07-29 10:25:58 +0100 | [diff] [blame] | 517 | page_to_phys(mem->pages[i]), mask_type), |
Wang Zhenyu | c4ca881 | 2007-05-30 09:40:46 +0800 | [diff] [blame] | 518 | intel_private.registers+I810_PTE_BASE+(j*4)); |
Thomas Hellstrom | a030ce4 | 2007-01-23 10:33:43 +0100 | [diff] [blame] | 519 | } |
Wang Zhenyu | c4ca881 | 2007-05-30 09:40:46 +0800 | [diff] [blame] | 520 | readl(intel_private.registers+I810_PTE_BASE+((j-1)*4)); |
Thomas Hellstrom | a030ce4 | 2007-01-23 10:33:43 +0100 | [diff] [blame] | 521 | break; |
| 522 | default: |
| 523 | goto out_err; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 524 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 525 | |
| 526 | agp_bridge->driver->tlb_flush(mem); |
Thomas Hellstrom | a030ce4 | 2007-01-23 10:33:43 +0100 | [diff] [blame] | 527 | out: |
| 528 | ret = 0; |
| 529 | out_err: |
Dave Airlie | 9516b03 | 2008-06-19 10:42:17 +1000 | [diff] [blame] | 530 | mem->is_flushed = true; |
Thomas Hellstrom | a030ce4 | 2007-01-23 10:33:43 +0100 | [diff] [blame] | 531 | return ret; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 532 | } |
| 533 | |
| 534 | static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start, |
| 535 | int type) |
| 536 | { |
| 537 | int i; |
| 538 | |
Thomas Hellstrom | 5aa80c7 | 2006-12-20 16:33:41 +0100 | [diff] [blame] | 539 | if (mem->page_count == 0) |
| 540 | return 0; |
| 541 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 542 | for (i = pg_start; i < (mem->page_count + pg_start); i++) { |
Wang Zhenyu | c4ca881 | 2007-05-30 09:40:46 +0800 | [diff] [blame] | 543 | writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 544 | } |
Wang Zhenyu | c4ca881 | 2007-05-30 09:40:46 +0800 | [diff] [blame] | 545 | readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 546 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 547 | agp_bridge->driver->tlb_flush(mem); |
| 548 | return 0; |
| 549 | } |
| 550 | |
| 551 | /* |
| 552 | * The i810/i830 requires a physical address to program its mouse |
| 553 | * pointer into hardware. |
| 554 | * However the Xserver still writes to it through the agp aperture. |
| 555 | */ |
| 556 | static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type) |
| 557 | { |
| 558 | struct agp_memory *new; |
Dave Airlie | 07613ba | 2009-06-12 14:11:41 +1000 | [diff] [blame] | 559 | struct page *page; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 560 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 561 | switch (pg_count) { |
Dave Airlie | 07613ba | 2009-06-12 14:11:41 +1000 | [diff] [blame] | 562 | case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 563 | break; |
| 564 | case 4: |
| 565 | /* kludge to get 4 physical pages for ARGB cursor */ |
Dave Airlie | 07613ba | 2009-06-12 14:11:41 +1000 | [diff] [blame] | 566 | page = i8xx_alloc_pages(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 567 | break; |
| 568 | default: |
| 569 | return NULL; |
| 570 | } |
| 571 | |
Dave Airlie | 07613ba | 2009-06-12 14:11:41 +1000 | [diff] [blame] | 572 | if (page == NULL) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 573 | return NULL; |
| 574 | |
| 575 | new = agp_create_memory(pg_count); |
| 576 | if (new == NULL) |
| 577 | return NULL; |
| 578 | |
Dave Airlie | 07613ba | 2009-06-12 14:11:41 +1000 | [diff] [blame] | 579 | new->pages[0] = page; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 580 | if (pg_count == 4) { |
| 581 | /* kludge to get 4 physical pages for ARGB cursor */ |
Dave Airlie | 07613ba | 2009-06-12 14:11:41 +1000 | [diff] [blame] | 582 | new->pages[1] = new->pages[0] + 1; |
| 583 | new->pages[2] = new->pages[1] + 1; |
| 584 | new->pages[3] = new->pages[2] + 1; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 585 | } |
| 586 | new->page_count = pg_count; |
| 587 | new->num_scratch_pages = pg_count; |
| 588 | new->type = AGP_PHYS_MEMORY; |
Dave Airlie | 07613ba | 2009-06-12 14:11:41 +1000 | [diff] [blame] | 589 | new->physical = page_to_phys(new->pages[0]); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 590 | return new; |
| 591 | } |
| 592 | |
| 593 | static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type) |
| 594 | { |
| 595 | struct agp_memory *new; |
| 596 | |
| 597 | if (type == AGP_DCACHE_MEMORY) { |
Wang Zhenyu | c4ca881 | 2007-05-30 09:40:46 +0800 | [diff] [blame] | 598 | if (pg_count != intel_private.num_dcache_entries) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 599 | return NULL; |
| 600 | |
| 601 | new = agp_create_memory(1); |
| 602 | if (new == NULL) |
| 603 | return NULL; |
| 604 | |
| 605 | new->type = AGP_DCACHE_MEMORY; |
| 606 | new->page_count = pg_count; |
| 607 | new->num_scratch_pages = 0; |
Thomas Hellstrom | a030ce4 | 2007-01-23 10:33:43 +0100 | [diff] [blame] | 608 | agp_free_page_array(new); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 609 | return new; |
| 610 | } |
| 611 | if (type == AGP_PHYS_MEMORY) |
| 612 | return alloc_agpphysmem_i8xx(pg_count, type); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 613 | return NULL; |
| 614 | } |
| 615 | |
| 616 | static void intel_i810_free_by_type(struct agp_memory *curr) |
| 617 | { |
| 618 | agp_free_key(curr->key); |
Dave Jones | 6a92a4e | 2006-02-28 00:54:25 -0500 | [diff] [blame] | 619 | if (curr->type == AGP_PHYS_MEMORY) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 620 | if (curr->page_count == 4) |
Dave Airlie | 07613ba | 2009-06-12 14:11:41 +1000 | [diff] [blame] | 621 | i8xx_destroy_pages(curr->pages[0]); |
Alan Hourihane | 88d5196 | 2005-11-06 23:35:34 -0800 | [diff] [blame] | 622 | else { |
Dave Airlie | 07613ba | 2009-06-12 14:11:41 +1000 | [diff] [blame] | 623 | agp_bridge->driver->agp_destroy_page(curr->pages[0], |
Dave Airlie | a2721e9 | 2007-10-15 10:19:16 +1000 | [diff] [blame] | 624 | AGP_PAGE_DESTROY_UNMAP); |
Dave Airlie | 07613ba | 2009-06-12 14:11:41 +1000 | [diff] [blame] | 625 | agp_bridge->driver->agp_destroy_page(curr->pages[0], |
Dave Airlie | a2721e9 | 2007-10-15 10:19:16 +1000 | [diff] [blame] | 626 | AGP_PAGE_DESTROY_FREE); |
Alan Hourihane | 88d5196 | 2005-11-06 23:35:34 -0800 | [diff] [blame] | 627 | } |
Thomas Hellstrom | a030ce4 | 2007-01-23 10:33:43 +0100 | [diff] [blame] | 628 | agp_free_page_array(curr); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 629 | } |
| 630 | kfree(curr); |
| 631 | } |
| 632 | |
| 633 | static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge, |
David Woodhouse | 2a4ceb6 | 2009-07-27 10:27:29 +0100 | [diff] [blame] | 634 | dma_addr_t addr, int type) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 635 | { |
| 636 | /* Type checking must be done elsewhere */ |
| 637 | return addr | bridge->driver->masks[type].mask; |
| 638 | } |
| 639 | |
| 640 | static struct aper_size_info_fixed intel_i830_sizes[] = |
| 641 | { |
| 642 | {128, 32768, 5}, |
| 643 | /* The 64M mode still requires a 128k gatt */ |
| 644 | {64, 16384, 5}, |
| 645 | {256, 65536, 6}, |
Eric Anholt | 65c25aa | 2006-09-06 11:57:18 -0400 | [diff] [blame] | 646 | {512, 131072, 7}, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 647 | }; |
| 648 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 649 | static void intel_i830_init_gtt_entries(void) |
| 650 | { |
| 651 | u16 gmch_ctrl; |
Zhenyu Wang | 14bc490 | 2009-11-11 01:25:25 +0800 | [diff] [blame] | 652 | int gtt_entries = 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 653 | u8 rdct; |
| 654 | int local = 0; |
| 655 | static const int ddt[4] = { 0, 16, 32, 64 }; |
Eric Anholt | c41e0de | 2006-12-19 12:57:24 -0800 | [diff] [blame] | 656 | int size; /* reserved space (in kb) at the top of stolen memory */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 657 | |
Dave Airlie | f011ae7 | 2008-01-25 11:23:04 +1000 | [diff] [blame] | 658 | pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 659 | |
Eric Anholt | c41e0de | 2006-12-19 12:57:24 -0800 | [diff] [blame] | 660 | if (IS_I965) { |
| 661 | u32 pgetbl_ctl; |
Wang Zhenyu | c4ca881 | 2007-05-30 09:40:46 +0800 | [diff] [blame] | 662 | pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL); |
Eric Anholt | c41e0de | 2006-12-19 12:57:24 -0800 | [diff] [blame] | 663 | |
Eric Anholt | c41e0de | 2006-12-19 12:57:24 -0800 | [diff] [blame] | 664 | /* The 965 has a field telling us the size of the GTT, |
| 665 | * which may be larger than what is necessary to map the |
| 666 | * aperture. |
| 667 | */ |
| 668 | switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) { |
| 669 | case I965_PGETBL_SIZE_128KB: |
| 670 | size = 128; |
| 671 | break; |
| 672 | case I965_PGETBL_SIZE_256KB: |
| 673 | size = 256; |
| 674 | break; |
| 675 | case I965_PGETBL_SIZE_512KB: |
| 676 | size = 512; |
| 677 | break; |
Zhenyu Wang | 4e8b6e2 | 2008-01-23 14:54:37 +1000 | [diff] [blame] | 678 | case I965_PGETBL_SIZE_1MB: |
| 679 | size = 1024; |
| 680 | break; |
| 681 | case I965_PGETBL_SIZE_2MB: |
| 682 | size = 2048; |
| 683 | break; |
| 684 | case I965_PGETBL_SIZE_1_5MB: |
| 685 | size = 1024 + 512; |
| 686 | break; |
Eric Anholt | c41e0de | 2006-12-19 12:57:24 -0800 | [diff] [blame] | 687 | default: |
Bjorn Helgaas | e3cf695 | 2008-07-30 12:26:51 -0700 | [diff] [blame] | 688 | dev_info(&intel_private.pcidev->dev, |
| 689 | "unknown page table size, assuming 512KB\n"); |
Eric Anholt | c41e0de | 2006-12-19 12:57:24 -0800 | [diff] [blame] | 690 | size = 512; |
| 691 | } |
| 692 | size += 4; /* add in BIOS popup space */ |
Adam Jackson | 107f517 | 2009-12-03 17:14:41 -0500 | [diff] [blame] | 693 | } else if (IS_G33 && !IS_PINEVIEW) { |
Wang Zhenyu | 874808c6 | 2007-06-06 11:16:25 +0800 | [diff] [blame] | 694 | /* G33's GTT size defined in gmch_ctrl */ |
| 695 | switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) { |
| 696 | case G33_PGETBL_SIZE_1M: |
| 697 | size = 1024; |
| 698 | break; |
| 699 | case G33_PGETBL_SIZE_2M: |
| 700 | size = 2048; |
| 701 | break; |
| 702 | default: |
Bjorn Helgaas | e3cf695 | 2008-07-30 12:26:51 -0700 | [diff] [blame] | 703 | dev_info(&agp_bridge->dev->dev, |
| 704 | "unknown page table size 0x%x, assuming 512KB\n", |
Wang Zhenyu | 874808c6 | 2007-06-06 11:16:25 +0800 | [diff] [blame] | 705 | (gmch_ctrl & G33_PGETBL_SIZE_MASK)); |
| 706 | size = 512; |
| 707 | } |
| 708 | size += 4; |
Adam Jackson | 107f517 | 2009-12-03 17:14:41 -0500 | [diff] [blame] | 709 | } else if (IS_G4X || IS_PINEVIEW) { |
Zhenyu Wang | 25ce77a | 2008-06-19 14:17:58 +1000 | [diff] [blame] | 710 | /* On 4 series hardware, GTT stolen is separate from graphics |
Eric Anholt | 82e14a6 | 2008-10-14 11:28:58 -0700 | [diff] [blame] | 711 | * stolen, ignore it in stolen gtt entries counting. However, |
| 712 | * 4KB of the stolen memory doesn't get mapped to the GTT. |
| 713 | */ |
| 714 | size = 4; |
Eric Anholt | c41e0de | 2006-12-19 12:57:24 -0800 | [diff] [blame] | 715 | } else { |
| 716 | /* On previous hardware, the GTT size was just what was |
| 717 | * required to map the aperture. |
| 718 | */ |
| 719 | size = agp_bridge->driver->fetch_size() + 4; |
| 720 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 721 | |
| 722 | if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB || |
| 723 | agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) { |
| 724 | switch (gmch_ctrl & I830_GMCH_GMS_MASK) { |
| 725 | case I830_GMCH_GMS_STOLEN_512: |
| 726 | gtt_entries = KB(512) - KB(size); |
| 727 | break; |
| 728 | case I830_GMCH_GMS_STOLEN_1024: |
| 729 | gtt_entries = MB(1) - KB(size); |
| 730 | break; |
| 731 | case I830_GMCH_GMS_STOLEN_8192: |
| 732 | gtt_entries = MB(8) - KB(size); |
| 733 | break; |
| 734 | case I830_GMCH_GMS_LOCAL: |
Wang Zhenyu | c4ca881 | 2007-05-30 09:40:46 +0800 | [diff] [blame] | 735 | rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 736 | gtt_entries = (I830_RDRAM_ND(rdct) + 1) * |
| 737 | MB(ddt[I830_RDRAM_DDT(rdct)]); |
| 738 | local = 1; |
| 739 | break; |
| 740 | default: |
| 741 | gtt_entries = 0; |
| 742 | break; |
| 743 | } |
Eric Anholt | 954bce5 | 2010-01-07 16:21:46 -0800 | [diff] [blame] | 744 | } else if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB || |
| 745 | agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB) { |
Zhenyu Wang | 14bc490 | 2009-11-11 01:25:25 +0800 | [diff] [blame] | 746 | /* |
| 747 | * SandyBridge has new memory control reg at 0x50.w |
Eric Anholt | 1089e30 | 2009-10-22 16:10:52 -0700 | [diff] [blame] | 748 | */ |
Zhenyu Wang | 14bc490 | 2009-11-11 01:25:25 +0800 | [diff] [blame] | 749 | u16 snb_gmch_ctl; |
| 750 | pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl); |
| 751 | switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) { |
| 752 | case SNB_GMCH_GMS_STOLEN_32M: |
| 753 | gtt_entries = MB(32) - KB(size); |
| 754 | break; |
| 755 | case SNB_GMCH_GMS_STOLEN_64M: |
| 756 | gtt_entries = MB(64) - KB(size); |
| 757 | break; |
| 758 | case SNB_GMCH_GMS_STOLEN_96M: |
| 759 | gtt_entries = MB(96) - KB(size); |
| 760 | break; |
| 761 | case SNB_GMCH_GMS_STOLEN_128M: |
| 762 | gtt_entries = MB(128) - KB(size); |
| 763 | break; |
| 764 | case SNB_GMCH_GMS_STOLEN_160M: |
| 765 | gtt_entries = MB(160) - KB(size); |
| 766 | break; |
| 767 | case SNB_GMCH_GMS_STOLEN_192M: |
| 768 | gtt_entries = MB(192) - KB(size); |
| 769 | break; |
| 770 | case SNB_GMCH_GMS_STOLEN_224M: |
| 771 | gtt_entries = MB(224) - KB(size); |
| 772 | break; |
| 773 | case SNB_GMCH_GMS_STOLEN_256M: |
| 774 | gtt_entries = MB(256) - KB(size); |
| 775 | break; |
| 776 | case SNB_GMCH_GMS_STOLEN_288M: |
| 777 | gtt_entries = MB(288) - KB(size); |
| 778 | break; |
| 779 | case SNB_GMCH_GMS_STOLEN_320M: |
| 780 | gtt_entries = MB(320) - KB(size); |
| 781 | break; |
| 782 | case SNB_GMCH_GMS_STOLEN_352M: |
| 783 | gtt_entries = MB(352) - KB(size); |
| 784 | break; |
| 785 | case SNB_GMCH_GMS_STOLEN_384M: |
| 786 | gtt_entries = MB(384) - KB(size); |
| 787 | break; |
| 788 | case SNB_GMCH_GMS_STOLEN_416M: |
| 789 | gtt_entries = MB(416) - KB(size); |
| 790 | break; |
| 791 | case SNB_GMCH_GMS_STOLEN_448M: |
| 792 | gtt_entries = MB(448) - KB(size); |
| 793 | break; |
| 794 | case SNB_GMCH_GMS_STOLEN_480M: |
| 795 | gtt_entries = MB(480) - KB(size); |
| 796 | break; |
| 797 | case SNB_GMCH_GMS_STOLEN_512M: |
| 798 | gtt_entries = MB(512) - KB(size); |
| 799 | break; |
| 800 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 801 | } else { |
Dave Airlie | e67aa27 | 2007-09-18 22:46:35 -0700 | [diff] [blame] | 802 | switch (gmch_ctrl & I855_GMCH_GMS_MASK) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 803 | case I855_GMCH_GMS_STOLEN_1M: |
| 804 | gtt_entries = MB(1) - KB(size); |
| 805 | break; |
| 806 | case I855_GMCH_GMS_STOLEN_4M: |
| 807 | gtt_entries = MB(4) - KB(size); |
| 808 | break; |
| 809 | case I855_GMCH_GMS_STOLEN_8M: |
| 810 | gtt_entries = MB(8) - KB(size); |
| 811 | break; |
| 812 | case I855_GMCH_GMS_STOLEN_16M: |
| 813 | gtt_entries = MB(16) - KB(size); |
| 814 | break; |
| 815 | case I855_GMCH_GMS_STOLEN_32M: |
| 816 | gtt_entries = MB(32) - KB(size); |
| 817 | break; |
| 818 | case I915_GMCH_GMS_STOLEN_48M: |
| 819 | /* Check it's really I915G */ |
Zhenyu Wang | 25ce77a | 2008-06-19 14:17:58 +1000 | [diff] [blame] | 820 | if (IS_I915 || IS_I965 || IS_G33 || IS_G4X) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 821 | gtt_entries = MB(48) - KB(size); |
| 822 | else |
| 823 | gtt_entries = 0; |
| 824 | break; |
| 825 | case I915_GMCH_GMS_STOLEN_64M: |
| 826 | /* Check it's really I915G */ |
Zhenyu Wang | 25ce77a | 2008-06-19 14:17:58 +1000 | [diff] [blame] | 827 | if (IS_I915 || IS_I965 || IS_G33 || IS_G4X) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 828 | gtt_entries = MB(64) - KB(size); |
| 829 | else |
| 830 | gtt_entries = 0; |
Wang Zhenyu | 874808c6 | 2007-06-06 11:16:25 +0800 | [diff] [blame] | 831 | break; |
| 832 | case G33_GMCH_GMS_STOLEN_128M: |
Zhenyu Wang | 25ce77a | 2008-06-19 14:17:58 +1000 | [diff] [blame] | 833 | if (IS_G33 || IS_I965 || IS_G4X) |
Wang Zhenyu | 874808c6 | 2007-06-06 11:16:25 +0800 | [diff] [blame] | 834 | gtt_entries = MB(128) - KB(size); |
| 835 | else |
| 836 | gtt_entries = 0; |
| 837 | break; |
| 838 | case G33_GMCH_GMS_STOLEN_256M: |
Zhenyu Wang | 25ce77a | 2008-06-19 14:17:58 +1000 | [diff] [blame] | 839 | if (IS_G33 || IS_I965 || IS_G4X) |
Wang Zhenyu | 874808c6 | 2007-06-06 11:16:25 +0800 | [diff] [blame] | 840 | gtt_entries = MB(256) - KB(size); |
| 841 | else |
| 842 | gtt_entries = 0; |
| 843 | break; |
Zhenyu Wang | 25ce77a | 2008-06-19 14:17:58 +1000 | [diff] [blame] | 844 | case INTEL_GMCH_GMS_STOLEN_96M: |
| 845 | if (IS_I965 || IS_G4X) |
| 846 | gtt_entries = MB(96) - KB(size); |
| 847 | else |
| 848 | gtt_entries = 0; |
| 849 | break; |
| 850 | case INTEL_GMCH_GMS_STOLEN_160M: |
| 851 | if (IS_I965 || IS_G4X) |
| 852 | gtt_entries = MB(160) - KB(size); |
| 853 | else |
| 854 | gtt_entries = 0; |
| 855 | break; |
| 856 | case INTEL_GMCH_GMS_STOLEN_224M: |
| 857 | if (IS_I965 || IS_G4X) |
| 858 | gtt_entries = MB(224) - KB(size); |
| 859 | else |
| 860 | gtt_entries = 0; |
| 861 | break; |
| 862 | case INTEL_GMCH_GMS_STOLEN_352M: |
| 863 | if (IS_I965 || IS_G4X) |
| 864 | gtt_entries = MB(352) - KB(size); |
| 865 | else |
| 866 | gtt_entries = 0; |
| 867 | break; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 868 | default: |
| 869 | gtt_entries = 0; |
| 870 | break; |
| 871 | } |
| 872 | } |
Lubomir Rintel | 9c1e8a4 | 2009-03-10 12:55:54 -0700 | [diff] [blame] | 873 | if (gtt_entries > 0) { |
Bjorn Helgaas | e3cf695 | 2008-07-30 12:26:51 -0700 | [diff] [blame] | 874 | dev_info(&agp_bridge->dev->dev, "detected %dK %s memory\n", |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 875 | gtt_entries / KB(1), local ? "local" : "stolen"); |
Lubomir Rintel | 9c1e8a4 | 2009-03-10 12:55:54 -0700 | [diff] [blame] | 876 | gtt_entries /= KB(4); |
| 877 | } else { |
Bjorn Helgaas | e3cf695 | 2008-07-30 12:26:51 -0700 | [diff] [blame] | 878 | dev_info(&agp_bridge->dev->dev, |
| 879 | "no pre-allocated video memory detected\n"); |
Lubomir Rintel | 9c1e8a4 | 2009-03-10 12:55:54 -0700 | [diff] [blame] | 880 | gtt_entries = 0; |
| 881 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 882 | |
Wang Zhenyu | c4ca881 | 2007-05-30 09:40:46 +0800 | [diff] [blame] | 883 | intel_private.gtt_entries = gtt_entries; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 884 | } |
| 885 | |
Dave Airlie | 2162e6a | 2007-11-21 16:36:31 +1000 | [diff] [blame] | 886 | static void intel_i830_fini_flush(void) |
| 887 | { |
| 888 | kunmap(intel_private.i8xx_page); |
| 889 | intel_private.i8xx_flush_page = NULL; |
| 890 | unmap_page_from_agp(intel_private.i8xx_page); |
Dave Airlie | 2162e6a | 2007-11-21 16:36:31 +1000 | [diff] [blame] | 891 | |
| 892 | __free_page(intel_private.i8xx_page); |
Dave Airlie | 4d64dd9 | 2008-01-23 15:34:29 +1000 | [diff] [blame] | 893 | intel_private.i8xx_page = NULL; |
Dave Airlie | 2162e6a | 2007-11-21 16:36:31 +1000 | [diff] [blame] | 894 | } |
| 895 | |
| 896 | static void intel_i830_setup_flush(void) |
| 897 | { |
Dave Airlie | 4d64dd9 | 2008-01-23 15:34:29 +1000 | [diff] [blame] | 898 | /* return if we've already set the flush mechanism up */ |
| 899 | if (intel_private.i8xx_page) |
| 900 | return; |
Dave Airlie | 2162e6a | 2007-11-21 16:36:31 +1000 | [diff] [blame] | 901 | |
| 902 | intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32); |
Dave Airlie | f011ae7 | 2008-01-25 11:23:04 +1000 | [diff] [blame] | 903 | if (!intel_private.i8xx_page) |
Dave Airlie | 2162e6a | 2007-11-21 16:36:31 +1000 | [diff] [blame] | 904 | return; |
Dave Airlie | 2162e6a | 2007-11-21 16:36:31 +1000 | [diff] [blame] | 905 | |
Dave Airlie | 2162e6a | 2007-11-21 16:36:31 +1000 | [diff] [blame] | 906 | intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page); |
| 907 | if (!intel_private.i8xx_flush_page) |
| 908 | intel_i830_fini_flush(); |
| 909 | } |
| 910 | |
Eric Anholt | e517a5e | 2009-09-10 17:48:48 -0700 | [diff] [blame] | 911 | /* The chipset_flush interface needs to get data that has already been |
| 912 | * flushed out of the CPU all the way out to main memory, because the GPU |
| 913 | * doesn't snoop those buffers. |
| 914 | * |
| 915 | * The 8xx series doesn't have the same lovely interface for flushing the |
| 916 | * chipset write buffers that the later chips do. According to the 865 |
| 917 | * specs, it's 64 octwords, or 1KB. So, to get those previous things in |
| 918 | * that buffer out, we just fill 1KB and clflush it out, on the assumption |
| 919 | * that it'll push whatever was in there out. It appears to work. |
| 920 | */ |
Dave Airlie | 2162e6a | 2007-11-21 16:36:31 +1000 | [diff] [blame] | 921 | static void intel_i830_chipset_flush(struct agp_bridge_data *bridge) |
| 922 | { |
| 923 | unsigned int *pg = intel_private.i8xx_flush_page; |
Dave Airlie | 2162e6a | 2007-11-21 16:36:31 +1000 | [diff] [blame] | 924 | |
Eric Anholt | e517a5e | 2009-09-10 17:48:48 -0700 | [diff] [blame] | 925 | memset(pg, 0, 1024); |
Dave Airlie | f011ae7 | 2008-01-25 11:23:04 +1000 | [diff] [blame] | 926 | |
Borislav Petkov | 48a719c | 2010-01-22 16:01:04 +0100 | [diff] [blame] | 927 | if (cpu_has_clflush) |
Eric Anholt | e517a5e | 2009-09-10 17:48:48 -0700 | [diff] [blame] | 928 | clflush_cache_range(pg, 1024); |
Borislav Petkov | 48a719c | 2010-01-22 16:01:04 +0100 | [diff] [blame] | 929 | else if (wbinvd_on_all_cpus() != 0) |
| 930 | printk(KERN_ERR "Timed out waiting for cache flush.\n"); |
Dave Airlie | 2162e6a | 2007-11-21 16:36:31 +1000 | [diff] [blame] | 931 | } |
| 932 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 933 | /* The intel i830 automatically initializes the agp aperture during POST. |
| 934 | * Use the memory already set aside for in the GTT. |
| 935 | */ |
| 936 | static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge) |
| 937 | { |
| 938 | int page_order; |
| 939 | struct aper_size_info_fixed *size; |
| 940 | int num_entries; |
| 941 | u32 temp; |
| 942 | |
| 943 | size = agp_bridge->current_size; |
| 944 | page_order = size->page_order; |
| 945 | num_entries = size->num_entries; |
| 946 | agp_bridge->gatt_table_real = NULL; |
| 947 | |
Dave Airlie | f011ae7 | 2008-01-25 11:23:04 +1000 | [diff] [blame] | 948 | pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 949 | temp &= 0xfff80000; |
| 950 | |
Dave Airlie | f011ae7 | 2008-01-25 11:23:04 +1000 | [diff] [blame] | 951 | intel_private.registers = ioremap(temp, 128 * 4096); |
Wang Zhenyu | c4ca881 | 2007-05-30 09:40:46 +0800 | [diff] [blame] | 952 | if (!intel_private.registers) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 953 | return -ENOMEM; |
| 954 | |
Wang Zhenyu | c4ca881 | 2007-05-30 09:40:46 +0800 | [diff] [blame] | 955 | temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 956 | global_cache_flush(); /* FIXME: ?? */ |
| 957 | |
| 958 | /* we have to call this as early as possible after the MMIO base address is known */ |
| 959 | intel_i830_init_gtt_entries(); |
| 960 | |
| 961 | agp_bridge->gatt_table = NULL; |
| 962 | |
| 963 | agp_bridge->gatt_bus_addr = temp; |
| 964 | |
| 965 | return 0; |
| 966 | } |
| 967 | |
| 968 | /* Return the gatt table to a sane state. Use the top of stolen |
| 969 | * memory for the GTT. |
| 970 | */ |
| 971 | static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge) |
| 972 | { |
| 973 | return 0; |
| 974 | } |
| 975 | |
| 976 | static int intel_i830_fetch_size(void) |
| 977 | { |
| 978 | u16 gmch_ctrl; |
| 979 | struct aper_size_info_fixed *values; |
| 980 | |
| 981 | values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes); |
| 982 | |
| 983 | if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB && |
| 984 | agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) { |
| 985 | /* 855GM/852GM/865G has 128MB aperture size */ |
| 986 | agp_bridge->previous_size = agp_bridge->current_size = (void *) values; |
| 987 | agp_bridge->aperture_size_idx = 0; |
| 988 | return values[0].size; |
| 989 | } |
| 990 | |
Dave Airlie | f011ae7 | 2008-01-25 11:23:04 +1000 | [diff] [blame] | 991 | pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 992 | |
| 993 | if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) { |
| 994 | agp_bridge->previous_size = agp_bridge->current_size = (void *) values; |
| 995 | agp_bridge->aperture_size_idx = 0; |
| 996 | return values[0].size; |
| 997 | } else { |
| 998 | agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1); |
| 999 | agp_bridge->aperture_size_idx = 1; |
| 1000 | return values[1].size; |
| 1001 | } |
| 1002 | |
| 1003 | return 0; |
| 1004 | } |
| 1005 | |
| 1006 | static int intel_i830_configure(void) |
| 1007 | { |
| 1008 | struct aper_size_info_fixed *current_size; |
| 1009 | u32 temp; |
| 1010 | u16 gmch_ctrl; |
| 1011 | int i; |
| 1012 | |
| 1013 | current_size = A_SIZE_FIX(agp_bridge->current_size); |
| 1014 | |
Dave Airlie | f011ae7 | 2008-01-25 11:23:04 +1000 | [diff] [blame] | 1015 | pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1016 | agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK); |
| 1017 | |
Dave Airlie | f011ae7 | 2008-01-25 11:23:04 +1000 | [diff] [blame] | 1018 | pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1019 | gmch_ctrl |= I830_GMCH_ENABLED; |
Dave Airlie | f011ae7 | 2008-01-25 11:23:04 +1000 | [diff] [blame] | 1020 | pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1021 | |
Wang Zhenyu | c4ca881 | 2007-05-30 09:40:46 +0800 | [diff] [blame] | 1022 | writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL); |
| 1023 | readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1024 | |
| 1025 | if (agp_bridge->driver->needs_scratch_page) { |
Wang Zhenyu | c4ca881 | 2007-05-30 09:40:46 +0800 | [diff] [blame] | 1026 | for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) { |
| 1027 | writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1028 | } |
Keith Packard | 44d4944 | 2008-10-14 17:18:45 -0700 | [diff] [blame] | 1029 | readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI Posting. */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1030 | } |
| 1031 | |
| 1032 | global_cache_flush(); |
Dave Airlie | 2162e6a | 2007-11-21 16:36:31 +1000 | [diff] [blame] | 1033 | |
| 1034 | intel_i830_setup_flush(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1035 | return 0; |
| 1036 | } |
| 1037 | |
| 1038 | static void intel_i830_cleanup(void) |
| 1039 | { |
Wang Zhenyu | c4ca881 | 2007-05-30 09:40:46 +0800 | [diff] [blame] | 1040 | iounmap(intel_private.registers); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1041 | } |
| 1042 | |
Dave Airlie | f011ae7 | 2008-01-25 11:23:04 +1000 | [diff] [blame] | 1043 | static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start, |
| 1044 | int type) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1045 | { |
Dave Airlie | f011ae7 | 2008-01-25 11:23:04 +1000 | [diff] [blame] | 1046 | int i, j, num_entries; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1047 | void *temp; |
Thomas Hellstrom | a030ce4 | 2007-01-23 10:33:43 +0100 | [diff] [blame] | 1048 | int ret = -EINVAL; |
| 1049 | int mask_type; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1050 | |
Thomas Hellstrom | 5aa80c7 | 2006-12-20 16:33:41 +0100 | [diff] [blame] | 1051 | if (mem->page_count == 0) |
Thomas Hellstrom | a030ce4 | 2007-01-23 10:33:43 +0100 | [diff] [blame] | 1052 | goto out; |
Thomas Hellstrom | 5aa80c7 | 2006-12-20 16:33:41 +0100 | [diff] [blame] | 1053 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1054 | temp = agp_bridge->current_size; |
| 1055 | num_entries = A_SIZE_FIX(temp)->num_entries; |
| 1056 | |
Wang Zhenyu | c4ca881 | 2007-05-30 09:40:46 +0800 | [diff] [blame] | 1057 | if (pg_start < intel_private.gtt_entries) { |
Bjorn Helgaas | e3cf695 | 2008-07-30 12:26:51 -0700 | [diff] [blame] | 1058 | dev_printk(KERN_DEBUG, &intel_private.pcidev->dev, |
| 1059 | "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n", |
| 1060 | pg_start, intel_private.gtt_entries); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1061 | |
Bjorn Helgaas | e3cf695 | 2008-07-30 12:26:51 -0700 | [diff] [blame] | 1062 | dev_info(&intel_private.pcidev->dev, |
| 1063 | "trying to insert into local/stolen memory\n"); |
Thomas Hellstrom | a030ce4 | 2007-01-23 10:33:43 +0100 | [diff] [blame] | 1064 | goto out_err; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1065 | } |
| 1066 | |
| 1067 | if ((pg_start + mem->page_count) > num_entries) |
Thomas Hellstrom | a030ce4 | 2007-01-23 10:33:43 +0100 | [diff] [blame] | 1068 | goto out_err; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1069 | |
| 1070 | /* The i830 can't check the GTT for entries since its read only, |
| 1071 | * depend on the caller to make the correct offset decisions. |
| 1072 | */ |
| 1073 | |
Thomas Hellstrom | a030ce4 | 2007-01-23 10:33:43 +0100 | [diff] [blame] | 1074 | if (type != mem->type) |
| 1075 | goto out_err; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1076 | |
Thomas Hellstrom | a030ce4 | 2007-01-23 10:33:43 +0100 | [diff] [blame] | 1077 | mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type); |
| 1078 | |
| 1079 | if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY && |
| 1080 | mask_type != INTEL_AGP_CACHED_MEMORY) |
| 1081 | goto out_err; |
| 1082 | |
| 1083 | if (!mem->is_flushed) |
Thomas Hellstrom | 5aa80c7 | 2006-12-20 16:33:41 +0100 | [diff] [blame] | 1084 | global_cache_flush(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1085 | |
| 1086 | for (i = 0, j = pg_start; i < mem->page_count; i++, j++) { |
| 1087 | writel(agp_bridge->driver->mask_memory(agp_bridge, |
David Woodhouse | 6a12235 | 2009-07-29 10:25:58 +0100 | [diff] [blame] | 1088 | page_to_phys(mem->pages[i]), mask_type), |
Wang Zhenyu | c4ca881 | 2007-05-30 09:40:46 +0800 | [diff] [blame] | 1089 | intel_private.registers+I810_PTE_BASE+(j*4)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1090 | } |
Wang Zhenyu | c4ca881 | 2007-05-30 09:40:46 +0800 | [diff] [blame] | 1091 | readl(intel_private.registers+I810_PTE_BASE+((j-1)*4)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1092 | agp_bridge->driver->tlb_flush(mem); |
Thomas Hellstrom | a030ce4 | 2007-01-23 10:33:43 +0100 | [diff] [blame] | 1093 | |
| 1094 | out: |
| 1095 | ret = 0; |
| 1096 | out_err: |
Dave Airlie | 9516b03 | 2008-06-19 10:42:17 +1000 | [diff] [blame] | 1097 | mem->is_flushed = true; |
Thomas Hellstrom | a030ce4 | 2007-01-23 10:33:43 +0100 | [diff] [blame] | 1098 | return ret; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1099 | } |
| 1100 | |
Dave Airlie | f011ae7 | 2008-01-25 11:23:04 +1000 | [diff] [blame] | 1101 | static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start, |
| 1102 | int type) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1103 | { |
| 1104 | int i; |
| 1105 | |
Thomas Hellstrom | 5aa80c7 | 2006-12-20 16:33:41 +0100 | [diff] [blame] | 1106 | if (mem->page_count == 0) |
| 1107 | return 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1108 | |
Wang Zhenyu | c4ca881 | 2007-05-30 09:40:46 +0800 | [diff] [blame] | 1109 | if (pg_start < intel_private.gtt_entries) { |
Bjorn Helgaas | e3cf695 | 2008-07-30 12:26:51 -0700 | [diff] [blame] | 1110 | dev_info(&intel_private.pcidev->dev, |
| 1111 | "trying to disable local/stolen memory\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1112 | return -EINVAL; |
| 1113 | } |
| 1114 | |
| 1115 | for (i = pg_start; i < (mem->page_count + pg_start); i++) { |
Wang Zhenyu | c4ca881 | 2007-05-30 09:40:46 +0800 | [diff] [blame] | 1116 | writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1117 | } |
Wang Zhenyu | c4ca881 | 2007-05-30 09:40:46 +0800 | [diff] [blame] | 1118 | readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1119 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1120 | agp_bridge->driver->tlb_flush(mem); |
| 1121 | return 0; |
| 1122 | } |
| 1123 | |
Dave Airlie | f011ae7 | 2008-01-25 11:23:04 +1000 | [diff] [blame] | 1124 | static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count, int type) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1125 | { |
| 1126 | if (type == AGP_PHYS_MEMORY) |
| 1127 | return alloc_agpphysmem_i8xx(pg_count, type); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1128 | /* always return NULL for other allocation types for now */ |
| 1129 | return NULL; |
| 1130 | } |
| 1131 | |
Dave Airlie | 6c00a61 | 2007-10-29 18:06:10 +1000 | [diff] [blame] | 1132 | static int intel_alloc_chipset_flush_resource(void) |
| 1133 | { |
| 1134 | int ret; |
| 1135 | ret = pci_bus_alloc_resource(agp_bridge->dev->bus, &intel_private.ifp_resource, PAGE_SIZE, |
| 1136 | PAGE_SIZE, PCIBIOS_MIN_MEM, 0, |
| 1137 | pcibios_align_resource, agp_bridge->dev); |
Dave Airlie | 6c00a61 | 2007-10-29 18:06:10 +1000 | [diff] [blame] | 1138 | |
Dave Airlie | 2162e6a | 2007-11-21 16:36:31 +1000 | [diff] [blame] | 1139 | return ret; |
Dave Airlie | 6c00a61 | 2007-10-29 18:06:10 +1000 | [diff] [blame] | 1140 | } |
| 1141 | |
| 1142 | static void intel_i915_setup_chipset_flush(void) |
| 1143 | { |
| 1144 | int ret; |
| 1145 | u32 temp; |
| 1146 | |
| 1147 | pci_read_config_dword(agp_bridge->dev, I915_IFPADDR, &temp); |
| 1148 | if (!(temp & 0x1)) { |
| 1149 | intel_alloc_chipset_flush_resource(); |
Dave Airlie | 4d64dd9 | 2008-01-23 15:34:29 +1000 | [diff] [blame] | 1150 | intel_private.resource_valid = 1; |
Dave Airlie | 6c00a61 | 2007-10-29 18:06:10 +1000 | [diff] [blame] | 1151 | pci_write_config_dword(agp_bridge->dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1); |
| 1152 | } else { |
| 1153 | temp &= ~1; |
| 1154 | |
Dave Airlie | 4d64dd9 | 2008-01-23 15:34:29 +1000 | [diff] [blame] | 1155 | intel_private.resource_valid = 1; |
Dave Airlie | 6c00a61 | 2007-10-29 18:06:10 +1000 | [diff] [blame] | 1156 | intel_private.ifp_resource.start = temp; |
| 1157 | intel_private.ifp_resource.end = temp + PAGE_SIZE; |
| 1158 | ret = request_resource(&iomem_resource, &intel_private.ifp_resource); |
Dave Airlie | 4d64dd9 | 2008-01-23 15:34:29 +1000 | [diff] [blame] | 1159 | /* some BIOSes reserve this area in a pnp some don't */ |
| 1160 | if (ret) |
| 1161 | intel_private.resource_valid = 0; |
Dave Airlie | 6c00a61 | 2007-10-29 18:06:10 +1000 | [diff] [blame] | 1162 | } |
| 1163 | } |
| 1164 | |
| 1165 | static void intel_i965_g33_setup_chipset_flush(void) |
| 1166 | { |
| 1167 | u32 temp_hi, temp_lo; |
| 1168 | int ret; |
| 1169 | |
| 1170 | pci_read_config_dword(agp_bridge->dev, I965_IFPADDR + 4, &temp_hi); |
| 1171 | pci_read_config_dword(agp_bridge->dev, I965_IFPADDR, &temp_lo); |
| 1172 | |
| 1173 | if (!(temp_lo & 0x1)) { |
| 1174 | |
| 1175 | intel_alloc_chipset_flush_resource(); |
| 1176 | |
Dave Airlie | 4d64dd9 | 2008-01-23 15:34:29 +1000 | [diff] [blame] | 1177 | intel_private.resource_valid = 1; |
Andrew Morton | 1fa4db7 | 2007-11-29 10:00:48 +1000 | [diff] [blame] | 1178 | pci_write_config_dword(agp_bridge->dev, I965_IFPADDR + 4, |
| 1179 | upper_32_bits(intel_private.ifp_resource.start)); |
Dave Airlie | 6c00a61 | 2007-10-29 18:06:10 +1000 | [diff] [blame] | 1180 | pci_write_config_dword(agp_bridge->dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1); |
Dave Airlie | 6c00a61 | 2007-10-29 18:06:10 +1000 | [diff] [blame] | 1181 | } else { |
| 1182 | u64 l64; |
Dave Airlie | f011ae7 | 2008-01-25 11:23:04 +1000 | [diff] [blame] | 1183 | |
Dave Airlie | 6c00a61 | 2007-10-29 18:06:10 +1000 | [diff] [blame] | 1184 | temp_lo &= ~0x1; |
| 1185 | l64 = ((u64)temp_hi << 32) | temp_lo; |
| 1186 | |
Dave Airlie | 4d64dd9 | 2008-01-23 15:34:29 +1000 | [diff] [blame] | 1187 | intel_private.resource_valid = 1; |
Dave Airlie | 6c00a61 | 2007-10-29 18:06:10 +1000 | [diff] [blame] | 1188 | intel_private.ifp_resource.start = l64; |
| 1189 | intel_private.ifp_resource.end = l64 + PAGE_SIZE; |
| 1190 | ret = request_resource(&iomem_resource, &intel_private.ifp_resource); |
Dave Airlie | 4d64dd9 | 2008-01-23 15:34:29 +1000 | [diff] [blame] | 1191 | /* some BIOSes reserve this area in a pnp some don't */ |
| 1192 | if (ret) |
| 1193 | intel_private.resource_valid = 0; |
Dave Airlie | 6c00a61 | 2007-10-29 18:06:10 +1000 | [diff] [blame] | 1194 | } |
| 1195 | } |
| 1196 | |
Dave Airlie | 2162e6a | 2007-11-21 16:36:31 +1000 | [diff] [blame] | 1197 | static void intel_i9xx_setup_flush(void) |
| 1198 | { |
Dave Airlie | 4d64dd9 | 2008-01-23 15:34:29 +1000 | [diff] [blame] | 1199 | /* return if already configured */ |
| 1200 | if (intel_private.ifp_resource.start) |
| 1201 | return; |
Dave Airlie | 2162e6a | 2007-11-21 16:36:31 +1000 | [diff] [blame] | 1202 | |
Dave Airlie | 4d64dd9 | 2008-01-23 15:34:29 +1000 | [diff] [blame] | 1203 | /* setup a resource for this object */ |
Dave Airlie | 2162e6a | 2007-11-21 16:36:31 +1000 | [diff] [blame] | 1204 | intel_private.ifp_resource.name = "Intel Flush Page"; |
| 1205 | intel_private.ifp_resource.flags = IORESOURCE_MEM; |
| 1206 | |
| 1207 | /* Setup chipset flush for 915 */ |
Zhenyu Wang | 7d15ddf | 2008-06-20 11:48:06 +1000 | [diff] [blame] | 1208 | if (IS_I965 || IS_G33 || IS_G4X) { |
Dave Airlie | 2162e6a | 2007-11-21 16:36:31 +1000 | [diff] [blame] | 1209 | intel_i965_g33_setup_chipset_flush(); |
| 1210 | } else { |
| 1211 | intel_i915_setup_chipset_flush(); |
| 1212 | } |
| 1213 | |
| 1214 | if (intel_private.ifp_resource.start) { |
| 1215 | intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE); |
| 1216 | if (!intel_private.i9xx_flush_page) |
Bjorn Helgaas | e3cf695 | 2008-07-30 12:26:51 -0700 | [diff] [blame] | 1217 | dev_info(&intel_private.pcidev->dev, "can't ioremap flush page - no chipset flushing"); |
Dave Airlie | 2162e6a | 2007-11-21 16:36:31 +1000 | [diff] [blame] | 1218 | } |
| 1219 | } |
| 1220 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1221 | static int intel_i915_configure(void) |
| 1222 | { |
| 1223 | struct aper_size_info_fixed *current_size; |
| 1224 | u32 temp; |
| 1225 | u16 gmch_ctrl; |
| 1226 | int i; |
| 1227 | |
| 1228 | current_size = A_SIZE_FIX(agp_bridge->current_size); |
| 1229 | |
Wang Zhenyu | c4ca881 | 2007-05-30 09:40:46 +0800 | [diff] [blame] | 1230 | pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1231 | |
| 1232 | agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK); |
| 1233 | |
Dave Airlie | f011ae7 | 2008-01-25 11:23:04 +1000 | [diff] [blame] | 1234 | pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1235 | gmch_ctrl |= I830_GMCH_ENABLED; |
Dave Airlie | f011ae7 | 2008-01-25 11:23:04 +1000 | [diff] [blame] | 1236 | pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1237 | |
Wang Zhenyu | c4ca881 | 2007-05-30 09:40:46 +0800 | [diff] [blame] | 1238 | writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL); |
| 1239 | readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1240 | |
| 1241 | if (agp_bridge->driver->needs_scratch_page) { |
David Woodhouse | fc61901 | 2009-12-02 11:00:05 +0000 | [diff] [blame] | 1242 | for (i = intel_private.gtt_entries; i < intel_private.gtt_total_size; i++) { |
Wang Zhenyu | c4ca881 | 2007-05-30 09:40:46 +0800 | [diff] [blame] | 1243 | writel(agp_bridge->scratch_page, intel_private.gtt+i); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1244 | } |
Keith Packard | 44d4944 | 2008-10-14 17:18:45 -0700 | [diff] [blame] | 1245 | readl(intel_private.gtt+i-1); /* PCI Posting. */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1246 | } |
| 1247 | |
| 1248 | global_cache_flush(); |
Dave Airlie | 6c00a61 | 2007-10-29 18:06:10 +1000 | [diff] [blame] | 1249 | |
Dave Airlie | 2162e6a | 2007-11-21 16:36:31 +1000 | [diff] [blame] | 1250 | intel_i9xx_setup_flush(); |
Dave Airlie | f011ae7 | 2008-01-25 11:23:04 +1000 | [diff] [blame] | 1251 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1252 | return 0; |
| 1253 | } |
| 1254 | |
| 1255 | static void intel_i915_cleanup(void) |
| 1256 | { |
Dave Airlie | 2162e6a | 2007-11-21 16:36:31 +1000 | [diff] [blame] | 1257 | if (intel_private.i9xx_flush_page) |
| 1258 | iounmap(intel_private.i9xx_flush_page); |
Dave Airlie | 4d64dd9 | 2008-01-23 15:34:29 +1000 | [diff] [blame] | 1259 | if (intel_private.resource_valid) |
| 1260 | release_resource(&intel_private.ifp_resource); |
| 1261 | intel_private.ifp_resource.start = 0; |
| 1262 | intel_private.resource_valid = 0; |
Wang Zhenyu | c4ca881 | 2007-05-30 09:40:46 +0800 | [diff] [blame] | 1263 | iounmap(intel_private.gtt); |
| 1264 | iounmap(intel_private.registers); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1265 | } |
| 1266 | |
Dave Airlie | 6c00a61 | 2007-10-29 18:06:10 +1000 | [diff] [blame] | 1267 | static void intel_i915_chipset_flush(struct agp_bridge_data *bridge) |
| 1268 | { |
Dave Airlie | 2162e6a | 2007-11-21 16:36:31 +1000 | [diff] [blame] | 1269 | if (intel_private.i9xx_flush_page) |
| 1270 | writel(1, intel_private.i9xx_flush_page); |
Dave Airlie | 6c00a61 | 2007-10-29 18:06:10 +1000 | [diff] [blame] | 1271 | } |
| 1272 | |
Dave Airlie | f011ae7 | 2008-01-25 11:23:04 +1000 | [diff] [blame] | 1273 | static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start, |
| 1274 | int type) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1275 | { |
Zhenyu Wang | 1766168 | 2009-07-27 12:59:57 +0100 | [diff] [blame] | 1276 | int num_entries; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1277 | void *temp; |
Thomas Hellstrom | a030ce4 | 2007-01-23 10:33:43 +0100 | [diff] [blame] | 1278 | int ret = -EINVAL; |
| 1279 | int mask_type; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1280 | |
Thomas Hellstrom | 5aa80c7 | 2006-12-20 16:33:41 +0100 | [diff] [blame] | 1281 | if (mem->page_count == 0) |
Thomas Hellstrom | a030ce4 | 2007-01-23 10:33:43 +0100 | [diff] [blame] | 1282 | goto out; |
Thomas Hellstrom | 5aa80c7 | 2006-12-20 16:33:41 +0100 | [diff] [blame] | 1283 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1284 | temp = agp_bridge->current_size; |
| 1285 | num_entries = A_SIZE_FIX(temp)->num_entries; |
| 1286 | |
Wang Zhenyu | c4ca881 | 2007-05-30 09:40:46 +0800 | [diff] [blame] | 1287 | if (pg_start < intel_private.gtt_entries) { |
Bjorn Helgaas | e3cf695 | 2008-07-30 12:26:51 -0700 | [diff] [blame] | 1288 | dev_printk(KERN_DEBUG, &intel_private.pcidev->dev, |
| 1289 | "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n", |
| 1290 | pg_start, intel_private.gtt_entries); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1291 | |
Bjorn Helgaas | e3cf695 | 2008-07-30 12:26:51 -0700 | [diff] [blame] | 1292 | dev_info(&intel_private.pcidev->dev, |
| 1293 | "trying to insert into local/stolen memory\n"); |
Thomas Hellstrom | a030ce4 | 2007-01-23 10:33:43 +0100 | [diff] [blame] | 1294 | goto out_err; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1295 | } |
| 1296 | |
| 1297 | if ((pg_start + mem->page_count) > num_entries) |
Thomas Hellstrom | a030ce4 | 2007-01-23 10:33:43 +0100 | [diff] [blame] | 1298 | goto out_err; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1299 | |
Zhenyu Wang | 1766168 | 2009-07-27 12:59:57 +0100 | [diff] [blame] | 1300 | /* The i915 can't check the GTT for entries since it's read only; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1301 | * depend on the caller to make the correct offset decisions. |
| 1302 | */ |
| 1303 | |
Thomas Hellstrom | a030ce4 | 2007-01-23 10:33:43 +0100 | [diff] [blame] | 1304 | if (type != mem->type) |
| 1305 | goto out_err; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1306 | |
Thomas Hellstrom | a030ce4 | 2007-01-23 10:33:43 +0100 | [diff] [blame] | 1307 | mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type); |
| 1308 | |
| 1309 | if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY && |
| 1310 | mask_type != INTEL_AGP_CACHED_MEMORY) |
| 1311 | goto out_err; |
| 1312 | |
| 1313 | if (!mem->is_flushed) |
Thomas Hellstrom | 5aa80c7 | 2006-12-20 16:33:41 +0100 | [diff] [blame] | 1314 | global_cache_flush(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1315 | |
Zhenyu Wang | 1766168 | 2009-07-27 12:59:57 +0100 | [diff] [blame] | 1316 | intel_agp_insert_sg_entries(mem, pg_start, mask_type); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1317 | agp_bridge->driver->tlb_flush(mem); |
Thomas Hellstrom | a030ce4 | 2007-01-23 10:33:43 +0100 | [diff] [blame] | 1318 | |
| 1319 | out: |
| 1320 | ret = 0; |
| 1321 | out_err: |
Dave Airlie | 9516b03 | 2008-06-19 10:42:17 +1000 | [diff] [blame] | 1322 | mem->is_flushed = true; |
Thomas Hellstrom | a030ce4 | 2007-01-23 10:33:43 +0100 | [diff] [blame] | 1323 | return ret; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1324 | } |
| 1325 | |
Dave Airlie | f011ae7 | 2008-01-25 11:23:04 +1000 | [diff] [blame] | 1326 | static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start, |
| 1327 | int type) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1328 | { |
| 1329 | int i; |
| 1330 | |
Thomas Hellstrom | 5aa80c7 | 2006-12-20 16:33:41 +0100 | [diff] [blame] | 1331 | if (mem->page_count == 0) |
| 1332 | return 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1333 | |
Wang Zhenyu | c4ca881 | 2007-05-30 09:40:46 +0800 | [diff] [blame] | 1334 | if (pg_start < intel_private.gtt_entries) { |
Bjorn Helgaas | e3cf695 | 2008-07-30 12:26:51 -0700 | [diff] [blame] | 1335 | dev_info(&intel_private.pcidev->dev, |
| 1336 | "trying to disable local/stolen memory\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1337 | return -EINVAL; |
| 1338 | } |
| 1339 | |
Dave Airlie | f011ae7 | 2008-01-25 11:23:04 +1000 | [diff] [blame] | 1340 | for (i = pg_start; i < (mem->page_count + pg_start); i++) |
Wang Zhenyu | c4ca881 | 2007-05-30 09:40:46 +0800 | [diff] [blame] | 1341 | writel(agp_bridge->scratch_page, intel_private.gtt+i); |
Dave Airlie | f011ae7 | 2008-01-25 11:23:04 +1000 | [diff] [blame] | 1342 | |
Wang Zhenyu | c4ca881 | 2007-05-30 09:40:46 +0800 | [diff] [blame] | 1343 | readl(intel_private.gtt+i-1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1344 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1345 | agp_bridge->driver->tlb_flush(mem); |
| 1346 | return 0; |
| 1347 | } |
| 1348 | |
Eric Anholt | c41e0de | 2006-12-19 12:57:24 -0800 | [diff] [blame] | 1349 | /* Return the aperture size by just checking the resource length. The effect |
| 1350 | * described in the spec of the MSAC registers is just changing of the |
| 1351 | * resource size. |
| 1352 | */ |
| 1353 | static int intel_i9xx_fetch_size(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1354 | { |
Ahmed S. Darwish | 1eaf122 | 2007-02-06 18:08:28 +0200 | [diff] [blame] | 1355 | int num_sizes = ARRAY_SIZE(intel_i830_sizes); |
Eric Anholt | c41e0de | 2006-12-19 12:57:24 -0800 | [diff] [blame] | 1356 | int aper_size; /* size in megabytes */ |
| 1357 | int i; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1358 | |
Wang Zhenyu | c4ca881 | 2007-05-30 09:40:46 +0800 | [diff] [blame] | 1359 | aper_size = pci_resource_len(intel_private.pcidev, 2) / MB(1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1360 | |
Eric Anholt | c41e0de | 2006-12-19 12:57:24 -0800 | [diff] [blame] | 1361 | for (i = 0; i < num_sizes; i++) { |
| 1362 | if (aper_size == intel_i830_sizes[i].size) { |
| 1363 | agp_bridge->current_size = intel_i830_sizes + i; |
| 1364 | agp_bridge->previous_size = agp_bridge->current_size; |
| 1365 | return aper_size; |
| 1366 | } |
| 1367 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1368 | |
Eric Anholt | c41e0de | 2006-12-19 12:57:24 -0800 | [diff] [blame] | 1369 | return 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1370 | } |
| 1371 | |
| 1372 | /* The intel i915 automatically initializes the agp aperture during POST. |
| 1373 | * Use the memory already set aside for in the GTT. |
| 1374 | */ |
| 1375 | static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge) |
| 1376 | { |
| 1377 | int page_order; |
| 1378 | struct aper_size_info_fixed *size; |
| 1379 | int num_entries; |
| 1380 | u32 temp, temp2; |
Zhenyu Wang | 4740622 | 2007-09-11 15:23:58 -0700 | [diff] [blame] | 1381 | int gtt_map_size = 256 * 1024; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1382 | |
| 1383 | size = agp_bridge->current_size; |
| 1384 | page_order = size->page_order; |
| 1385 | num_entries = size->num_entries; |
| 1386 | agp_bridge->gatt_table_real = NULL; |
| 1387 | |
Wang Zhenyu | c4ca881 | 2007-05-30 09:40:46 +0800 | [diff] [blame] | 1388 | pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp); |
Dave Airlie | f011ae7 | 2008-01-25 11:23:04 +1000 | [diff] [blame] | 1389 | pci_read_config_dword(intel_private.pcidev, I915_PTEADDR, &temp2); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1390 | |
Zhenyu Wang | 4740622 | 2007-09-11 15:23:58 -0700 | [diff] [blame] | 1391 | if (IS_G33) |
| 1392 | gtt_map_size = 1024 * 1024; /* 1M on G33 */ |
| 1393 | intel_private.gtt = ioremap(temp2, gtt_map_size); |
Wang Zhenyu | c4ca881 | 2007-05-30 09:40:46 +0800 | [diff] [blame] | 1394 | if (!intel_private.gtt) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1395 | return -ENOMEM; |
| 1396 | |
David Woodhouse | fc61901 | 2009-12-02 11:00:05 +0000 | [diff] [blame] | 1397 | intel_private.gtt_total_size = gtt_map_size / 4; |
| 1398 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1399 | temp &= 0xfff80000; |
| 1400 | |
Dave Airlie | f011ae7 | 2008-01-25 11:23:04 +1000 | [diff] [blame] | 1401 | intel_private.registers = ioremap(temp, 128 * 4096); |
Scott Thompson | 5bdbc7d | 2007-08-25 18:14:00 +1000 | [diff] [blame] | 1402 | if (!intel_private.registers) { |
| 1403 | iounmap(intel_private.gtt); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1404 | return -ENOMEM; |
Scott Thompson | 5bdbc7d | 2007-08-25 18:14:00 +1000 | [diff] [blame] | 1405 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1406 | |
Wang Zhenyu | c4ca881 | 2007-05-30 09:40:46 +0800 | [diff] [blame] | 1407 | temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1408 | global_cache_flush(); /* FIXME: ? */ |
| 1409 | |
| 1410 | /* we have to call this as early as possible after the MMIO base address is known */ |
| 1411 | intel_i830_init_gtt_entries(); |
| 1412 | |
| 1413 | agp_bridge->gatt_table = NULL; |
| 1414 | |
| 1415 | agp_bridge->gatt_bus_addr = temp; |
| 1416 | |
| 1417 | return 0; |
| 1418 | } |
Linus Torvalds | 7d915a3 | 2006-11-22 09:37:54 -0800 | [diff] [blame] | 1419 | |
| 1420 | /* |
| 1421 | * The i965 supports 36-bit physical addresses, but to keep |
| 1422 | * the format of the GTT the same, the bits that don't fit |
| 1423 | * in a 32-bit word are shifted down to bits 4..7. |
| 1424 | * |
| 1425 | * Gcc is smart enough to notice that "(addr >> 28) & 0xf0" |
| 1426 | * is always zero on 32-bit architectures, so no need to make |
| 1427 | * this conditional. |
| 1428 | */ |
| 1429 | static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge, |
David Woodhouse | 2a4ceb6 | 2009-07-27 10:27:29 +0100 | [diff] [blame] | 1430 | dma_addr_t addr, int type) |
Linus Torvalds | 7d915a3 | 2006-11-22 09:37:54 -0800 | [diff] [blame] | 1431 | { |
| 1432 | /* Shift high bits down */ |
| 1433 | addr |= (addr >> 28) & 0xf0; |
| 1434 | |
| 1435 | /* Type checking must be done elsewhere */ |
| 1436 | return addr | bridge->driver->masks[type].mask; |
| 1437 | } |
| 1438 | |
Zhenyu Wang | 25ce77a | 2008-06-19 14:17:58 +1000 | [diff] [blame] | 1439 | static void intel_i965_get_gtt_range(int *gtt_offset, int *gtt_size) |
| 1440 | { |
| 1441 | switch (agp_bridge->dev->device) { |
Zhenyu Wang | 99d32bd | 2008-07-30 12:26:50 -0700 | [diff] [blame] | 1442 | case PCI_DEVICE_ID_INTEL_GM45_HB: |
Adam Jackson | 107f517 | 2009-12-03 17:14:41 -0500 | [diff] [blame] | 1443 | case PCI_DEVICE_ID_INTEL_EAGLELAKE_HB: |
Zhenyu Wang | 25ce77a | 2008-06-19 14:17:58 +1000 | [diff] [blame] | 1444 | case PCI_DEVICE_ID_INTEL_Q45_HB: |
| 1445 | case PCI_DEVICE_ID_INTEL_G45_HB: |
Zhenyu Wang | a50ccc6 | 2008-11-17 14:39:00 +0800 | [diff] [blame] | 1446 | case PCI_DEVICE_ID_INTEL_G41_HB: |
Fabian Henze | 38d8a95 | 2009-09-08 00:59:58 +0800 | [diff] [blame] | 1447 | case PCI_DEVICE_ID_INTEL_B43_HB: |
Adam Jackson | 107f517 | 2009-12-03 17:14:41 -0500 | [diff] [blame] | 1448 | case PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB: |
| 1449 | case PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB: |
| 1450 | case PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB: |
Dave Airlie | 3ff9916 | 2009-12-08 14:03:47 +1000 | [diff] [blame] | 1451 | case PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB: |
Eric Anholt | 1089e30 | 2009-10-22 16:10:52 -0700 | [diff] [blame] | 1452 | case PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB: |
Eric Anholt | 954bce5 | 2010-01-07 16:21:46 -0800 | [diff] [blame] | 1453 | case PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB: |
Zhenyu Wang | 25ce77a | 2008-06-19 14:17:58 +1000 | [diff] [blame] | 1454 | *gtt_offset = *gtt_size = MB(2); |
| 1455 | break; |
| 1456 | default: |
| 1457 | *gtt_offset = *gtt_size = KB(512); |
| 1458 | } |
| 1459 | } |
| 1460 | |
Eric Anholt | 65c25aa | 2006-09-06 11:57:18 -0400 | [diff] [blame] | 1461 | /* The intel i965 automatically initializes the agp aperture during POST. |
Eric Anholt | c41e0de | 2006-12-19 12:57:24 -0800 | [diff] [blame] | 1462 | * Use the memory already set aside for in the GTT. |
| 1463 | */ |
Eric Anholt | 65c25aa | 2006-09-06 11:57:18 -0400 | [diff] [blame] | 1464 | static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge) |
| 1465 | { |
Dave Airlie | 62c96b9 | 2008-06-19 14:27:53 +1000 | [diff] [blame] | 1466 | int page_order; |
| 1467 | struct aper_size_info_fixed *size; |
| 1468 | int num_entries; |
| 1469 | u32 temp; |
| 1470 | int gtt_offset, gtt_size; |
Eric Anholt | 65c25aa | 2006-09-06 11:57:18 -0400 | [diff] [blame] | 1471 | |
Dave Airlie | 62c96b9 | 2008-06-19 14:27:53 +1000 | [diff] [blame] | 1472 | size = agp_bridge->current_size; |
| 1473 | page_order = size->page_order; |
| 1474 | num_entries = size->num_entries; |
| 1475 | agp_bridge->gatt_table_real = NULL; |
Eric Anholt | 65c25aa | 2006-09-06 11:57:18 -0400 | [diff] [blame] | 1476 | |
Dave Airlie | 62c96b9 | 2008-06-19 14:27:53 +1000 | [diff] [blame] | 1477 | pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp); |
Eric Anholt | 65c25aa | 2006-09-06 11:57:18 -0400 | [diff] [blame] | 1478 | |
Dave Airlie | 62c96b9 | 2008-06-19 14:27:53 +1000 | [diff] [blame] | 1479 | temp &= 0xfff00000; |
Eric Anholt | 65c25aa | 2006-09-06 11:57:18 -0400 | [diff] [blame] | 1480 | |
Zhenyu Wang | 25ce77a | 2008-06-19 14:17:58 +1000 | [diff] [blame] | 1481 | intel_i965_get_gtt_range(>t_offset, >t_size); |
Eric Anholt | 65c25aa | 2006-09-06 11:57:18 -0400 | [diff] [blame] | 1482 | |
Dave Airlie | 62c96b9 | 2008-06-19 14:27:53 +1000 | [diff] [blame] | 1483 | intel_private.gtt = ioremap((temp + gtt_offset) , gtt_size); |
Eric Anholt | 65c25aa | 2006-09-06 11:57:18 -0400 | [diff] [blame] | 1484 | |
Dave Airlie | 62c96b9 | 2008-06-19 14:27:53 +1000 | [diff] [blame] | 1485 | if (!intel_private.gtt) |
| 1486 | return -ENOMEM; |
Zhenyu Wang | 4e8b6e2 | 2008-01-23 14:54:37 +1000 | [diff] [blame] | 1487 | |
David Woodhouse | fc61901 | 2009-12-02 11:00:05 +0000 | [diff] [blame] | 1488 | intel_private.gtt_total_size = gtt_size / 4; |
| 1489 | |
Dave Airlie | 62c96b9 | 2008-06-19 14:27:53 +1000 | [diff] [blame] | 1490 | intel_private.registers = ioremap(temp, 128 * 4096); |
| 1491 | if (!intel_private.registers) { |
Scott Thompson | 5bdbc7d | 2007-08-25 18:14:00 +1000 | [diff] [blame] | 1492 | iounmap(intel_private.gtt); |
| 1493 | return -ENOMEM; |
| 1494 | } |
Eric Anholt | 65c25aa | 2006-09-06 11:57:18 -0400 | [diff] [blame] | 1495 | |
Dave Airlie | 62c96b9 | 2008-06-19 14:27:53 +1000 | [diff] [blame] | 1496 | temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000; |
| 1497 | global_cache_flush(); /* FIXME: ? */ |
Eric Anholt | 65c25aa | 2006-09-06 11:57:18 -0400 | [diff] [blame] | 1498 | |
Dave Airlie | 62c96b9 | 2008-06-19 14:27:53 +1000 | [diff] [blame] | 1499 | /* we have to call this as early as possible after the MMIO base address is known */ |
| 1500 | intel_i830_init_gtt_entries(); |
Eric Anholt | 65c25aa | 2006-09-06 11:57:18 -0400 | [diff] [blame] | 1501 | |
Dave Airlie | 62c96b9 | 2008-06-19 14:27:53 +1000 | [diff] [blame] | 1502 | agp_bridge->gatt_table = NULL; |
Eric Anholt | 65c25aa | 2006-09-06 11:57:18 -0400 | [diff] [blame] | 1503 | |
Dave Airlie | 62c96b9 | 2008-06-19 14:27:53 +1000 | [diff] [blame] | 1504 | agp_bridge->gatt_bus_addr = temp; |
Eric Anholt | 65c25aa | 2006-09-06 11:57:18 -0400 | [diff] [blame] | 1505 | |
Dave Airlie | 62c96b9 | 2008-06-19 14:27:53 +1000 | [diff] [blame] | 1506 | return 0; |
Eric Anholt | 65c25aa | 2006-09-06 11:57:18 -0400 | [diff] [blame] | 1507 | } |
| 1508 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1509 | |
| 1510 | static int intel_fetch_size(void) |
| 1511 | { |
| 1512 | int i; |
| 1513 | u16 temp; |
| 1514 | struct aper_size_info_16 *values; |
| 1515 | |
| 1516 | pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp); |
| 1517 | values = A_SIZE_16(agp_bridge->driver->aperture_sizes); |
| 1518 | |
| 1519 | for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) { |
| 1520 | if (temp == values[i].size_value) { |
| 1521 | agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i); |
| 1522 | agp_bridge->aperture_size_idx = i; |
| 1523 | return values[i].size; |
| 1524 | } |
| 1525 | } |
| 1526 | |
| 1527 | return 0; |
| 1528 | } |
| 1529 | |
| 1530 | static int __intel_8xx_fetch_size(u8 temp) |
| 1531 | { |
| 1532 | int i; |
| 1533 | struct aper_size_info_8 *values; |
| 1534 | |
| 1535 | values = A_SIZE_8(agp_bridge->driver->aperture_sizes); |
| 1536 | |
| 1537 | for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) { |
| 1538 | if (temp == values[i].size_value) { |
| 1539 | agp_bridge->previous_size = |
| 1540 | agp_bridge->current_size = (void *) (values + i); |
| 1541 | agp_bridge->aperture_size_idx = i; |
| 1542 | return values[i].size; |
| 1543 | } |
| 1544 | } |
| 1545 | return 0; |
| 1546 | } |
| 1547 | |
| 1548 | static int intel_8xx_fetch_size(void) |
| 1549 | { |
| 1550 | u8 temp; |
| 1551 | |
| 1552 | pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp); |
| 1553 | return __intel_8xx_fetch_size(temp); |
| 1554 | } |
| 1555 | |
| 1556 | static int intel_815_fetch_size(void) |
| 1557 | { |
| 1558 | u8 temp; |
| 1559 | |
| 1560 | /* Intel 815 chipsets have a _weird_ APSIZE register with only |
| 1561 | * one non-reserved bit, so mask the others out ... */ |
| 1562 | pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp); |
| 1563 | temp &= (1 << 3); |
| 1564 | |
| 1565 | return __intel_8xx_fetch_size(temp); |
| 1566 | } |
| 1567 | |
| 1568 | static void intel_tlbflush(struct agp_memory *mem) |
| 1569 | { |
| 1570 | pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200); |
| 1571 | pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280); |
| 1572 | } |
| 1573 | |
| 1574 | |
| 1575 | static void intel_8xx_tlbflush(struct agp_memory *mem) |
| 1576 | { |
| 1577 | u32 temp; |
| 1578 | pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp); |
| 1579 | pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7)); |
| 1580 | pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp); |
| 1581 | pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7)); |
| 1582 | } |
| 1583 | |
| 1584 | |
| 1585 | static void intel_cleanup(void) |
| 1586 | { |
| 1587 | u16 temp; |
| 1588 | struct aper_size_info_16 *previous_size; |
| 1589 | |
| 1590 | previous_size = A_SIZE_16(agp_bridge->previous_size); |
| 1591 | pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp); |
| 1592 | pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9)); |
| 1593 | pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value); |
| 1594 | } |
| 1595 | |
| 1596 | |
| 1597 | static void intel_8xx_cleanup(void) |
| 1598 | { |
| 1599 | u16 temp; |
| 1600 | struct aper_size_info_8 *previous_size; |
| 1601 | |
| 1602 | previous_size = A_SIZE_8(agp_bridge->previous_size); |
| 1603 | pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp); |
| 1604 | pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9)); |
| 1605 | pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value); |
| 1606 | } |
| 1607 | |
| 1608 | |
| 1609 | static int intel_configure(void) |
| 1610 | { |
| 1611 | u32 temp; |
| 1612 | u16 temp2; |
| 1613 | struct aper_size_info_16 *current_size; |
| 1614 | |
| 1615 | current_size = A_SIZE_16(agp_bridge->current_size); |
| 1616 | |
| 1617 | /* aperture size */ |
| 1618 | pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value); |
| 1619 | |
| 1620 | /* address to map to */ |
| 1621 | pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp); |
| 1622 | agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK); |
| 1623 | |
| 1624 | /* attbase - aperture base */ |
| 1625 | pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr); |
| 1626 | |
| 1627 | /* agpctrl */ |
| 1628 | pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280); |
| 1629 | |
| 1630 | /* paccfg/nbxcfg */ |
| 1631 | pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2); |
| 1632 | pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, |
| 1633 | (temp2 & ~(1 << 10)) | (1 << 9)); |
| 1634 | /* clear any possible error conditions */ |
| 1635 | pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7); |
| 1636 | return 0; |
| 1637 | } |
| 1638 | |
| 1639 | static int intel_815_configure(void) |
| 1640 | { |
| 1641 | u32 temp, addr; |
| 1642 | u8 temp2; |
| 1643 | struct aper_size_info_8 *current_size; |
| 1644 | |
| 1645 | /* attbase - aperture base */ |
| 1646 | /* the Intel 815 chipset spec. says that bits 29-31 in the |
| 1647 | * ATTBASE register are reserved -> try not to write them */ |
| 1648 | if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) { |
Bjorn Helgaas | e3cf695 | 2008-07-30 12:26:51 -0700 | [diff] [blame] | 1649 | dev_emerg(&agp_bridge->dev->dev, "gatt bus addr too high"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1650 | return -EINVAL; |
| 1651 | } |
| 1652 | |
| 1653 | current_size = A_SIZE_8(agp_bridge->current_size); |
| 1654 | |
| 1655 | /* aperture size */ |
| 1656 | pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, |
| 1657 | current_size->size_value); |
| 1658 | |
| 1659 | /* address to map to */ |
| 1660 | pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp); |
| 1661 | agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK); |
| 1662 | |
| 1663 | pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr); |
| 1664 | addr &= INTEL_815_ATTBASE_MASK; |
| 1665 | addr |= agp_bridge->gatt_bus_addr; |
| 1666 | pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr); |
| 1667 | |
| 1668 | /* agpctrl */ |
| 1669 | pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000); |
| 1670 | |
| 1671 | /* apcont */ |
| 1672 | pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2); |
| 1673 | pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1)); |
| 1674 | |
| 1675 | /* clear any possible error conditions */ |
| 1676 | /* Oddness : this chipset seems to have no ERRSTS register ! */ |
| 1677 | return 0; |
| 1678 | } |
| 1679 | |
| 1680 | static void intel_820_tlbflush(struct agp_memory *mem) |
| 1681 | { |
| 1682 | return; |
| 1683 | } |
| 1684 | |
| 1685 | static void intel_820_cleanup(void) |
| 1686 | { |
| 1687 | u8 temp; |
| 1688 | struct aper_size_info_8 *previous_size; |
| 1689 | |
| 1690 | previous_size = A_SIZE_8(agp_bridge->previous_size); |
| 1691 | pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp); |
| 1692 | pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, |
| 1693 | temp & ~(1 << 1)); |
| 1694 | pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, |
| 1695 | previous_size->size_value); |
| 1696 | } |
| 1697 | |
| 1698 | |
| 1699 | static int intel_820_configure(void) |
| 1700 | { |
| 1701 | u32 temp; |
| 1702 | u8 temp2; |
| 1703 | struct aper_size_info_8 *current_size; |
| 1704 | |
| 1705 | current_size = A_SIZE_8(agp_bridge->current_size); |
| 1706 | |
| 1707 | /* aperture size */ |
| 1708 | pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value); |
| 1709 | |
| 1710 | /* address to map to */ |
| 1711 | pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp); |
| 1712 | agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK); |
| 1713 | |
| 1714 | /* attbase - aperture base */ |
| 1715 | pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr); |
| 1716 | |
| 1717 | /* agpctrl */ |
| 1718 | pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000); |
| 1719 | |
| 1720 | /* global enable aperture access */ |
| 1721 | /* This flag is not accessed through MCHCFG register as in */ |
| 1722 | /* i850 chipset. */ |
| 1723 | pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2); |
| 1724 | pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1)); |
| 1725 | /* clear any possible AGP-related error conditions */ |
| 1726 | pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c); |
| 1727 | return 0; |
| 1728 | } |
| 1729 | |
| 1730 | static int intel_840_configure(void) |
| 1731 | { |
| 1732 | u32 temp; |
| 1733 | u16 temp2; |
| 1734 | struct aper_size_info_8 *current_size; |
| 1735 | |
| 1736 | current_size = A_SIZE_8(agp_bridge->current_size); |
| 1737 | |
| 1738 | /* aperture size */ |
| 1739 | pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value); |
| 1740 | |
| 1741 | /* address to map to */ |
| 1742 | pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp); |
| 1743 | agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK); |
| 1744 | |
| 1745 | /* attbase - aperture base */ |
| 1746 | pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr); |
| 1747 | |
| 1748 | /* agpctrl */ |
| 1749 | pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000); |
| 1750 | |
| 1751 | /* mcgcfg */ |
| 1752 | pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2); |
| 1753 | pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9)); |
| 1754 | /* clear any possible error conditions */ |
| 1755 | pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000); |
| 1756 | return 0; |
| 1757 | } |
| 1758 | |
| 1759 | static int intel_845_configure(void) |
| 1760 | { |
| 1761 | u32 temp; |
| 1762 | u8 temp2; |
| 1763 | struct aper_size_info_8 *current_size; |
| 1764 | |
| 1765 | current_size = A_SIZE_8(agp_bridge->current_size); |
| 1766 | |
| 1767 | /* aperture size */ |
| 1768 | pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value); |
| 1769 | |
Matthew Garrett | b082548 | 2005-07-29 14:03:39 -0700 | [diff] [blame] | 1770 | if (agp_bridge->apbase_config != 0) { |
| 1771 | pci_write_config_dword(agp_bridge->dev, AGP_APBASE, |
| 1772 | agp_bridge->apbase_config); |
| 1773 | } else { |
| 1774 | /* address to map to */ |
| 1775 | pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp); |
| 1776 | agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK); |
| 1777 | agp_bridge->apbase_config = temp; |
| 1778 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1779 | |
| 1780 | /* attbase - aperture base */ |
| 1781 | pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr); |
| 1782 | |
| 1783 | /* agpctrl */ |
| 1784 | pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000); |
| 1785 | |
| 1786 | /* agpm */ |
| 1787 | pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2); |
| 1788 | pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1)); |
| 1789 | /* clear any possible error conditions */ |
| 1790 | pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c); |
Dave Airlie | 2162e6a | 2007-11-21 16:36:31 +1000 | [diff] [blame] | 1791 | |
| 1792 | intel_i830_setup_flush(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1793 | return 0; |
| 1794 | } |
| 1795 | |
| 1796 | static int intel_850_configure(void) |
| 1797 | { |
| 1798 | u32 temp; |
| 1799 | u16 temp2; |
| 1800 | struct aper_size_info_8 *current_size; |
| 1801 | |
| 1802 | current_size = A_SIZE_8(agp_bridge->current_size); |
| 1803 | |
| 1804 | /* aperture size */ |
| 1805 | pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value); |
| 1806 | |
| 1807 | /* address to map to */ |
| 1808 | pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp); |
| 1809 | agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK); |
| 1810 | |
| 1811 | /* attbase - aperture base */ |
| 1812 | pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr); |
| 1813 | |
| 1814 | /* agpctrl */ |
| 1815 | pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000); |
| 1816 | |
| 1817 | /* mcgcfg */ |
| 1818 | pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2); |
| 1819 | pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9)); |
| 1820 | /* clear any possible AGP-related error conditions */ |
| 1821 | pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c); |
| 1822 | return 0; |
| 1823 | } |
| 1824 | |
| 1825 | static int intel_860_configure(void) |
| 1826 | { |
| 1827 | u32 temp; |
| 1828 | u16 temp2; |
| 1829 | struct aper_size_info_8 *current_size; |
| 1830 | |
| 1831 | current_size = A_SIZE_8(agp_bridge->current_size); |
| 1832 | |
| 1833 | /* aperture size */ |
| 1834 | pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value); |
| 1835 | |
| 1836 | /* address to map to */ |
| 1837 | pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp); |
| 1838 | agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK); |
| 1839 | |
| 1840 | /* attbase - aperture base */ |
| 1841 | pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr); |
| 1842 | |
| 1843 | /* agpctrl */ |
| 1844 | pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000); |
| 1845 | |
| 1846 | /* mcgcfg */ |
| 1847 | pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2); |
| 1848 | pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9)); |
| 1849 | /* clear any possible AGP-related error conditions */ |
| 1850 | pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700); |
| 1851 | return 0; |
| 1852 | } |
| 1853 | |
| 1854 | static int intel_830mp_configure(void) |
| 1855 | { |
| 1856 | u32 temp; |
| 1857 | u16 temp2; |
| 1858 | struct aper_size_info_8 *current_size; |
| 1859 | |
| 1860 | current_size = A_SIZE_8(agp_bridge->current_size); |
| 1861 | |
| 1862 | /* aperture size */ |
| 1863 | pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value); |
| 1864 | |
| 1865 | /* address to map to */ |
| 1866 | pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp); |
| 1867 | agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK); |
| 1868 | |
| 1869 | /* attbase - aperture base */ |
| 1870 | pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr); |
| 1871 | |
| 1872 | /* agpctrl */ |
| 1873 | pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000); |
| 1874 | |
| 1875 | /* gmch */ |
| 1876 | pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2); |
| 1877 | pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9)); |
| 1878 | /* clear any possible AGP-related error conditions */ |
| 1879 | pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c); |
| 1880 | return 0; |
| 1881 | } |
| 1882 | |
| 1883 | static int intel_7505_configure(void) |
| 1884 | { |
| 1885 | u32 temp; |
| 1886 | u16 temp2; |
| 1887 | struct aper_size_info_8 *current_size; |
| 1888 | |
| 1889 | current_size = A_SIZE_8(agp_bridge->current_size); |
| 1890 | |
| 1891 | /* aperture size */ |
| 1892 | pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value); |
| 1893 | |
| 1894 | /* address to map to */ |
| 1895 | pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp); |
| 1896 | agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK); |
| 1897 | |
| 1898 | /* attbase - aperture base */ |
| 1899 | pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr); |
| 1900 | |
| 1901 | /* agpctrl */ |
| 1902 | pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000); |
| 1903 | |
| 1904 | /* mchcfg */ |
| 1905 | pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2); |
| 1906 | pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9)); |
| 1907 | |
| 1908 | return 0; |
| 1909 | } |
| 1910 | |
| 1911 | /* Setup function */ |
Dave Jones | e5524f3 | 2007-02-22 18:41:28 -0500 | [diff] [blame] | 1912 | static const struct gatt_mask intel_generic_masks[] = |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1913 | { |
| 1914 | {.mask = 0x00000017, .type = 0} |
| 1915 | }; |
| 1916 | |
Dave Jones | e5524f3 | 2007-02-22 18:41:28 -0500 | [diff] [blame] | 1917 | static const struct aper_size_info_8 intel_815_sizes[2] = |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1918 | { |
| 1919 | {64, 16384, 4, 0}, |
| 1920 | {32, 8192, 3, 8}, |
| 1921 | }; |
| 1922 | |
Dave Jones | e5524f3 | 2007-02-22 18:41:28 -0500 | [diff] [blame] | 1923 | static const struct aper_size_info_8 intel_8xx_sizes[7] = |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1924 | { |
| 1925 | {256, 65536, 6, 0}, |
| 1926 | {128, 32768, 5, 32}, |
| 1927 | {64, 16384, 4, 48}, |
| 1928 | {32, 8192, 3, 56}, |
| 1929 | {16, 4096, 2, 60}, |
| 1930 | {8, 2048, 1, 62}, |
| 1931 | {4, 1024, 0, 63} |
| 1932 | }; |
| 1933 | |
Dave Jones | e5524f3 | 2007-02-22 18:41:28 -0500 | [diff] [blame] | 1934 | static const struct aper_size_info_16 intel_generic_sizes[7] = |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1935 | { |
| 1936 | {256, 65536, 6, 0}, |
| 1937 | {128, 32768, 5, 32}, |
| 1938 | {64, 16384, 4, 48}, |
| 1939 | {32, 8192, 3, 56}, |
| 1940 | {16, 4096, 2, 60}, |
| 1941 | {8, 2048, 1, 62}, |
| 1942 | {4, 1024, 0, 63} |
| 1943 | }; |
| 1944 | |
Dave Jones | e5524f3 | 2007-02-22 18:41:28 -0500 | [diff] [blame] | 1945 | static const struct aper_size_info_8 intel_830mp_sizes[4] = |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1946 | { |
| 1947 | {256, 65536, 6, 0}, |
| 1948 | {128, 32768, 5, 32}, |
| 1949 | {64, 16384, 4, 48}, |
| 1950 | {32, 8192, 3, 56} |
| 1951 | }; |
| 1952 | |
Dave Jones | e5524f3 | 2007-02-22 18:41:28 -0500 | [diff] [blame] | 1953 | static const struct agp_bridge_driver intel_generic_driver = { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1954 | .owner = THIS_MODULE, |
| 1955 | .aperture_sizes = intel_generic_sizes, |
| 1956 | .size_type = U16_APER_SIZE, |
| 1957 | .num_aperture_sizes = 7, |
| 1958 | .configure = intel_configure, |
| 1959 | .fetch_size = intel_fetch_size, |
| 1960 | .cleanup = intel_cleanup, |
| 1961 | .tlb_flush = intel_tlbflush, |
| 1962 | .mask_memory = agp_generic_mask_memory, |
| 1963 | .masks = intel_generic_masks, |
| 1964 | .agp_enable = agp_generic_enable, |
| 1965 | .cache_flush = global_cache_flush, |
| 1966 | .create_gatt_table = agp_generic_create_gatt_table, |
| 1967 | .free_gatt_table = agp_generic_free_gatt_table, |
| 1968 | .insert_memory = agp_generic_insert_memory, |
| 1969 | .remove_memory = agp_generic_remove_memory, |
| 1970 | .alloc_by_type = agp_generic_alloc_by_type, |
| 1971 | .free_by_type = agp_generic_free_by_type, |
| 1972 | .agp_alloc_page = agp_generic_alloc_page, |
Shaohua Li | 37acee1 | 2008-08-21 10:46:11 +0800 | [diff] [blame] | 1973 | .agp_alloc_pages = agp_generic_alloc_pages, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1974 | .agp_destroy_page = agp_generic_destroy_page, |
Shaohua Li | bd07928 | 2008-08-21 10:46:17 +0800 | [diff] [blame] | 1975 | .agp_destroy_pages = agp_generic_destroy_pages, |
Thomas Hellstrom | a030ce4 | 2007-01-23 10:33:43 +0100 | [diff] [blame] | 1976 | .agp_type_to_mask_type = agp_generic_type_to_mask_type, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1977 | }; |
| 1978 | |
Dave Jones | e5524f3 | 2007-02-22 18:41:28 -0500 | [diff] [blame] | 1979 | static const struct agp_bridge_driver intel_810_driver = { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1980 | .owner = THIS_MODULE, |
| 1981 | .aperture_sizes = intel_i810_sizes, |
| 1982 | .size_type = FIXED_APER_SIZE, |
| 1983 | .num_aperture_sizes = 2, |
Joe Perches | c725801 | 2008-03-26 14:10:02 -0700 | [diff] [blame] | 1984 | .needs_scratch_page = true, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1985 | .configure = intel_i810_configure, |
| 1986 | .fetch_size = intel_i810_fetch_size, |
| 1987 | .cleanup = intel_i810_cleanup, |
| 1988 | .tlb_flush = intel_i810_tlbflush, |
| 1989 | .mask_memory = intel_i810_mask_memory, |
| 1990 | .masks = intel_i810_masks, |
| 1991 | .agp_enable = intel_i810_agp_enable, |
| 1992 | .cache_flush = global_cache_flush, |
| 1993 | .create_gatt_table = agp_generic_create_gatt_table, |
| 1994 | .free_gatt_table = agp_generic_free_gatt_table, |
| 1995 | .insert_memory = intel_i810_insert_entries, |
| 1996 | .remove_memory = intel_i810_remove_entries, |
| 1997 | .alloc_by_type = intel_i810_alloc_by_type, |
| 1998 | .free_by_type = intel_i810_free_by_type, |
| 1999 | .agp_alloc_page = agp_generic_alloc_page, |
Shaohua Li | 37acee1 | 2008-08-21 10:46:11 +0800 | [diff] [blame] | 2000 | .agp_alloc_pages = agp_generic_alloc_pages, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2001 | .agp_destroy_page = agp_generic_destroy_page, |
Shaohua Li | bd07928 | 2008-08-21 10:46:17 +0800 | [diff] [blame] | 2002 | .agp_destroy_pages = agp_generic_destroy_pages, |
Thomas Hellstrom | a030ce4 | 2007-01-23 10:33:43 +0100 | [diff] [blame] | 2003 | .agp_type_to_mask_type = agp_generic_type_to_mask_type, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2004 | }; |
| 2005 | |
Dave Jones | e5524f3 | 2007-02-22 18:41:28 -0500 | [diff] [blame] | 2006 | static const struct agp_bridge_driver intel_815_driver = { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2007 | .owner = THIS_MODULE, |
| 2008 | .aperture_sizes = intel_815_sizes, |
| 2009 | .size_type = U8_APER_SIZE, |
| 2010 | .num_aperture_sizes = 2, |
| 2011 | .configure = intel_815_configure, |
| 2012 | .fetch_size = intel_815_fetch_size, |
| 2013 | .cleanup = intel_8xx_cleanup, |
| 2014 | .tlb_flush = intel_8xx_tlbflush, |
| 2015 | .mask_memory = agp_generic_mask_memory, |
| 2016 | .masks = intel_generic_masks, |
| 2017 | .agp_enable = agp_generic_enable, |
| 2018 | .cache_flush = global_cache_flush, |
| 2019 | .create_gatt_table = agp_generic_create_gatt_table, |
| 2020 | .free_gatt_table = agp_generic_free_gatt_table, |
| 2021 | .insert_memory = agp_generic_insert_memory, |
| 2022 | .remove_memory = agp_generic_remove_memory, |
| 2023 | .alloc_by_type = agp_generic_alloc_by_type, |
| 2024 | .free_by_type = agp_generic_free_by_type, |
| 2025 | .agp_alloc_page = agp_generic_alloc_page, |
Shaohua Li | 37acee1 | 2008-08-21 10:46:11 +0800 | [diff] [blame] | 2026 | .agp_alloc_pages = agp_generic_alloc_pages, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2027 | .agp_destroy_page = agp_generic_destroy_page, |
Shaohua Li | bd07928 | 2008-08-21 10:46:17 +0800 | [diff] [blame] | 2028 | .agp_destroy_pages = agp_generic_destroy_pages, |
Dave Airlie | 62c96b9 | 2008-06-19 14:27:53 +1000 | [diff] [blame] | 2029 | .agp_type_to_mask_type = agp_generic_type_to_mask_type, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2030 | }; |
| 2031 | |
Dave Jones | e5524f3 | 2007-02-22 18:41:28 -0500 | [diff] [blame] | 2032 | static const struct agp_bridge_driver intel_830_driver = { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2033 | .owner = THIS_MODULE, |
| 2034 | .aperture_sizes = intel_i830_sizes, |
| 2035 | .size_type = FIXED_APER_SIZE, |
Dave Jones | c14635e | 2006-09-06 11:59:35 -0400 | [diff] [blame] | 2036 | .num_aperture_sizes = 4, |
Joe Perches | c725801 | 2008-03-26 14:10:02 -0700 | [diff] [blame] | 2037 | .needs_scratch_page = true, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2038 | .configure = intel_i830_configure, |
| 2039 | .fetch_size = intel_i830_fetch_size, |
| 2040 | .cleanup = intel_i830_cleanup, |
| 2041 | .tlb_flush = intel_i810_tlbflush, |
| 2042 | .mask_memory = intel_i810_mask_memory, |
| 2043 | .masks = intel_i810_masks, |
| 2044 | .agp_enable = intel_i810_agp_enable, |
| 2045 | .cache_flush = global_cache_flush, |
| 2046 | .create_gatt_table = intel_i830_create_gatt_table, |
| 2047 | .free_gatt_table = intel_i830_free_gatt_table, |
| 2048 | .insert_memory = intel_i830_insert_entries, |
| 2049 | .remove_memory = intel_i830_remove_entries, |
| 2050 | .alloc_by_type = intel_i830_alloc_by_type, |
| 2051 | .free_by_type = intel_i810_free_by_type, |
| 2052 | .agp_alloc_page = agp_generic_alloc_page, |
Shaohua Li | 37acee1 | 2008-08-21 10:46:11 +0800 | [diff] [blame] | 2053 | .agp_alloc_pages = agp_generic_alloc_pages, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2054 | .agp_destroy_page = agp_generic_destroy_page, |
Shaohua Li | bd07928 | 2008-08-21 10:46:17 +0800 | [diff] [blame] | 2055 | .agp_destroy_pages = agp_generic_destroy_pages, |
Thomas Hellstrom | a030ce4 | 2007-01-23 10:33:43 +0100 | [diff] [blame] | 2056 | .agp_type_to_mask_type = intel_i830_type_to_mask_type, |
Dave Airlie | 2162e6a | 2007-11-21 16:36:31 +1000 | [diff] [blame] | 2057 | .chipset_flush = intel_i830_chipset_flush, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2058 | }; |
| 2059 | |
Dave Jones | e5524f3 | 2007-02-22 18:41:28 -0500 | [diff] [blame] | 2060 | static const struct agp_bridge_driver intel_820_driver = { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2061 | .owner = THIS_MODULE, |
| 2062 | .aperture_sizes = intel_8xx_sizes, |
| 2063 | .size_type = U8_APER_SIZE, |
| 2064 | .num_aperture_sizes = 7, |
| 2065 | .configure = intel_820_configure, |
| 2066 | .fetch_size = intel_8xx_fetch_size, |
| 2067 | .cleanup = intel_820_cleanup, |
| 2068 | .tlb_flush = intel_820_tlbflush, |
| 2069 | .mask_memory = agp_generic_mask_memory, |
| 2070 | .masks = intel_generic_masks, |
| 2071 | .agp_enable = agp_generic_enable, |
| 2072 | .cache_flush = global_cache_flush, |
| 2073 | .create_gatt_table = agp_generic_create_gatt_table, |
| 2074 | .free_gatt_table = agp_generic_free_gatt_table, |
| 2075 | .insert_memory = agp_generic_insert_memory, |
| 2076 | .remove_memory = agp_generic_remove_memory, |
| 2077 | .alloc_by_type = agp_generic_alloc_by_type, |
| 2078 | .free_by_type = agp_generic_free_by_type, |
| 2079 | .agp_alloc_page = agp_generic_alloc_page, |
Shaohua Li | 37acee1 | 2008-08-21 10:46:11 +0800 | [diff] [blame] | 2080 | .agp_alloc_pages = agp_generic_alloc_pages, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2081 | .agp_destroy_page = agp_generic_destroy_page, |
Shaohua Li | bd07928 | 2008-08-21 10:46:17 +0800 | [diff] [blame] | 2082 | .agp_destroy_pages = agp_generic_destroy_pages, |
Thomas Hellstrom | a030ce4 | 2007-01-23 10:33:43 +0100 | [diff] [blame] | 2083 | .agp_type_to_mask_type = agp_generic_type_to_mask_type, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2084 | }; |
| 2085 | |
Dave Jones | e5524f3 | 2007-02-22 18:41:28 -0500 | [diff] [blame] | 2086 | static const struct agp_bridge_driver intel_830mp_driver = { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2087 | .owner = THIS_MODULE, |
| 2088 | .aperture_sizes = intel_830mp_sizes, |
| 2089 | .size_type = U8_APER_SIZE, |
| 2090 | .num_aperture_sizes = 4, |
| 2091 | .configure = intel_830mp_configure, |
| 2092 | .fetch_size = intel_8xx_fetch_size, |
| 2093 | .cleanup = intel_8xx_cleanup, |
| 2094 | .tlb_flush = intel_8xx_tlbflush, |
| 2095 | .mask_memory = agp_generic_mask_memory, |
| 2096 | .masks = intel_generic_masks, |
| 2097 | .agp_enable = agp_generic_enable, |
| 2098 | .cache_flush = global_cache_flush, |
| 2099 | .create_gatt_table = agp_generic_create_gatt_table, |
| 2100 | .free_gatt_table = agp_generic_free_gatt_table, |
| 2101 | .insert_memory = agp_generic_insert_memory, |
| 2102 | .remove_memory = agp_generic_remove_memory, |
| 2103 | .alloc_by_type = agp_generic_alloc_by_type, |
| 2104 | .free_by_type = agp_generic_free_by_type, |
| 2105 | .agp_alloc_page = agp_generic_alloc_page, |
Shaohua Li | 37acee1 | 2008-08-21 10:46:11 +0800 | [diff] [blame] | 2106 | .agp_alloc_pages = agp_generic_alloc_pages, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2107 | .agp_destroy_page = agp_generic_destroy_page, |
Shaohua Li | bd07928 | 2008-08-21 10:46:17 +0800 | [diff] [blame] | 2108 | .agp_destroy_pages = agp_generic_destroy_pages, |
Thomas Hellstrom | a030ce4 | 2007-01-23 10:33:43 +0100 | [diff] [blame] | 2109 | .agp_type_to_mask_type = agp_generic_type_to_mask_type, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2110 | }; |
| 2111 | |
Dave Jones | e5524f3 | 2007-02-22 18:41:28 -0500 | [diff] [blame] | 2112 | static const struct agp_bridge_driver intel_840_driver = { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2113 | .owner = THIS_MODULE, |
| 2114 | .aperture_sizes = intel_8xx_sizes, |
| 2115 | .size_type = U8_APER_SIZE, |
| 2116 | .num_aperture_sizes = 7, |
| 2117 | .configure = intel_840_configure, |
| 2118 | .fetch_size = intel_8xx_fetch_size, |
| 2119 | .cleanup = intel_8xx_cleanup, |
| 2120 | .tlb_flush = intel_8xx_tlbflush, |
| 2121 | .mask_memory = agp_generic_mask_memory, |
| 2122 | .masks = intel_generic_masks, |
| 2123 | .agp_enable = agp_generic_enable, |
| 2124 | .cache_flush = global_cache_flush, |
| 2125 | .create_gatt_table = agp_generic_create_gatt_table, |
| 2126 | .free_gatt_table = agp_generic_free_gatt_table, |
| 2127 | .insert_memory = agp_generic_insert_memory, |
| 2128 | .remove_memory = agp_generic_remove_memory, |
| 2129 | .alloc_by_type = agp_generic_alloc_by_type, |
| 2130 | .free_by_type = agp_generic_free_by_type, |
| 2131 | .agp_alloc_page = agp_generic_alloc_page, |
Shaohua Li | 37acee1 | 2008-08-21 10:46:11 +0800 | [diff] [blame] | 2132 | .agp_alloc_pages = agp_generic_alloc_pages, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2133 | .agp_destroy_page = agp_generic_destroy_page, |
Shaohua Li | bd07928 | 2008-08-21 10:46:17 +0800 | [diff] [blame] | 2134 | .agp_destroy_pages = agp_generic_destroy_pages, |
Thomas Hellstrom | a030ce4 | 2007-01-23 10:33:43 +0100 | [diff] [blame] | 2135 | .agp_type_to_mask_type = agp_generic_type_to_mask_type, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2136 | }; |
| 2137 | |
Dave Jones | e5524f3 | 2007-02-22 18:41:28 -0500 | [diff] [blame] | 2138 | static const struct agp_bridge_driver intel_845_driver = { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2139 | .owner = THIS_MODULE, |
| 2140 | .aperture_sizes = intel_8xx_sizes, |
| 2141 | .size_type = U8_APER_SIZE, |
| 2142 | .num_aperture_sizes = 7, |
| 2143 | .configure = intel_845_configure, |
| 2144 | .fetch_size = intel_8xx_fetch_size, |
| 2145 | .cleanup = intel_8xx_cleanup, |
| 2146 | .tlb_flush = intel_8xx_tlbflush, |
| 2147 | .mask_memory = agp_generic_mask_memory, |
| 2148 | .masks = intel_generic_masks, |
| 2149 | .agp_enable = agp_generic_enable, |
| 2150 | .cache_flush = global_cache_flush, |
| 2151 | .create_gatt_table = agp_generic_create_gatt_table, |
| 2152 | .free_gatt_table = agp_generic_free_gatt_table, |
| 2153 | .insert_memory = agp_generic_insert_memory, |
| 2154 | .remove_memory = agp_generic_remove_memory, |
| 2155 | .alloc_by_type = agp_generic_alloc_by_type, |
| 2156 | .free_by_type = agp_generic_free_by_type, |
| 2157 | .agp_alloc_page = agp_generic_alloc_page, |
Shaohua Li | 37acee1 | 2008-08-21 10:46:11 +0800 | [diff] [blame] | 2158 | .agp_alloc_pages = agp_generic_alloc_pages, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2159 | .agp_destroy_page = agp_generic_destroy_page, |
Shaohua Li | bd07928 | 2008-08-21 10:46:17 +0800 | [diff] [blame] | 2160 | .agp_destroy_pages = agp_generic_destroy_pages, |
Thomas Hellstrom | a030ce4 | 2007-01-23 10:33:43 +0100 | [diff] [blame] | 2161 | .agp_type_to_mask_type = agp_generic_type_to_mask_type, |
Dave Airlie | 2162e6a | 2007-11-21 16:36:31 +1000 | [diff] [blame] | 2162 | .chipset_flush = intel_i830_chipset_flush, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2163 | }; |
| 2164 | |
Dave Jones | e5524f3 | 2007-02-22 18:41:28 -0500 | [diff] [blame] | 2165 | static const struct agp_bridge_driver intel_850_driver = { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2166 | .owner = THIS_MODULE, |
| 2167 | .aperture_sizes = intel_8xx_sizes, |
| 2168 | .size_type = U8_APER_SIZE, |
| 2169 | .num_aperture_sizes = 7, |
| 2170 | .configure = intel_850_configure, |
| 2171 | .fetch_size = intel_8xx_fetch_size, |
| 2172 | .cleanup = intel_8xx_cleanup, |
| 2173 | .tlb_flush = intel_8xx_tlbflush, |
| 2174 | .mask_memory = agp_generic_mask_memory, |
| 2175 | .masks = intel_generic_masks, |
| 2176 | .agp_enable = agp_generic_enable, |
| 2177 | .cache_flush = global_cache_flush, |
| 2178 | .create_gatt_table = agp_generic_create_gatt_table, |
| 2179 | .free_gatt_table = agp_generic_free_gatt_table, |
| 2180 | .insert_memory = agp_generic_insert_memory, |
| 2181 | .remove_memory = agp_generic_remove_memory, |
| 2182 | .alloc_by_type = agp_generic_alloc_by_type, |
| 2183 | .free_by_type = agp_generic_free_by_type, |
| 2184 | .agp_alloc_page = agp_generic_alloc_page, |
Shaohua Li | 37acee1 | 2008-08-21 10:46:11 +0800 | [diff] [blame] | 2185 | .agp_alloc_pages = agp_generic_alloc_pages, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2186 | .agp_destroy_page = agp_generic_destroy_page, |
Shaohua Li | bd07928 | 2008-08-21 10:46:17 +0800 | [diff] [blame] | 2187 | .agp_destroy_pages = agp_generic_destroy_pages, |
Thomas Hellstrom | a030ce4 | 2007-01-23 10:33:43 +0100 | [diff] [blame] | 2188 | .agp_type_to_mask_type = agp_generic_type_to_mask_type, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2189 | }; |
| 2190 | |
Dave Jones | e5524f3 | 2007-02-22 18:41:28 -0500 | [diff] [blame] | 2191 | static const struct agp_bridge_driver intel_860_driver = { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2192 | .owner = THIS_MODULE, |
| 2193 | .aperture_sizes = intel_8xx_sizes, |
| 2194 | .size_type = U8_APER_SIZE, |
| 2195 | .num_aperture_sizes = 7, |
| 2196 | .configure = intel_860_configure, |
| 2197 | .fetch_size = intel_8xx_fetch_size, |
| 2198 | .cleanup = intel_8xx_cleanup, |
| 2199 | .tlb_flush = intel_8xx_tlbflush, |
| 2200 | .mask_memory = agp_generic_mask_memory, |
| 2201 | .masks = intel_generic_masks, |
| 2202 | .agp_enable = agp_generic_enable, |
| 2203 | .cache_flush = global_cache_flush, |
| 2204 | .create_gatt_table = agp_generic_create_gatt_table, |
| 2205 | .free_gatt_table = agp_generic_free_gatt_table, |
| 2206 | .insert_memory = agp_generic_insert_memory, |
| 2207 | .remove_memory = agp_generic_remove_memory, |
| 2208 | .alloc_by_type = agp_generic_alloc_by_type, |
| 2209 | .free_by_type = agp_generic_free_by_type, |
| 2210 | .agp_alloc_page = agp_generic_alloc_page, |
Shaohua Li | 37acee1 | 2008-08-21 10:46:11 +0800 | [diff] [blame] | 2211 | .agp_alloc_pages = agp_generic_alloc_pages, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2212 | .agp_destroy_page = agp_generic_destroy_page, |
Shaohua Li | bd07928 | 2008-08-21 10:46:17 +0800 | [diff] [blame] | 2213 | .agp_destroy_pages = agp_generic_destroy_pages, |
Thomas Hellstrom | a030ce4 | 2007-01-23 10:33:43 +0100 | [diff] [blame] | 2214 | .agp_type_to_mask_type = agp_generic_type_to_mask_type, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2215 | }; |
| 2216 | |
Dave Jones | e5524f3 | 2007-02-22 18:41:28 -0500 | [diff] [blame] | 2217 | static const struct agp_bridge_driver intel_915_driver = { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2218 | .owner = THIS_MODULE, |
| 2219 | .aperture_sizes = intel_i830_sizes, |
| 2220 | .size_type = FIXED_APER_SIZE, |
Dave Jones | c14635e | 2006-09-06 11:59:35 -0400 | [diff] [blame] | 2221 | .num_aperture_sizes = 4, |
Joe Perches | c725801 | 2008-03-26 14:10:02 -0700 | [diff] [blame] | 2222 | .needs_scratch_page = true, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2223 | .configure = intel_i915_configure, |
Eric Anholt | c41e0de | 2006-12-19 12:57:24 -0800 | [diff] [blame] | 2224 | .fetch_size = intel_i9xx_fetch_size, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2225 | .cleanup = intel_i915_cleanup, |
| 2226 | .tlb_flush = intel_i810_tlbflush, |
| 2227 | .mask_memory = intel_i810_mask_memory, |
| 2228 | .masks = intel_i810_masks, |
| 2229 | .agp_enable = intel_i810_agp_enable, |
| 2230 | .cache_flush = global_cache_flush, |
| 2231 | .create_gatt_table = intel_i915_create_gatt_table, |
| 2232 | .free_gatt_table = intel_i830_free_gatt_table, |
| 2233 | .insert_memory = intel_i915_insert_entries, |
| 2234 | .remove_memory = intel_i915_remove_entries, |
| 2235 | .alloc_by_type = intel_i830_alloc_by_type, |
| 2236 | .free_by_type = intel_i810_free_by_type, |
| 2237 | .agp_alloc_page = agp_generic_alloc_page, |
Shaohua Li | 37acee1 | 2008-08-21 10:46:11 +0800 | [diff] [blame] | 2238 | .agp_alloc_pages = agp_generic_alloc_pages, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2239 | .agp_destroy_page = agp_generic_destroy_page, |
Shaohua Li | bd07928 | 2008-08-21 10:46:17 +0800 | [diff] [blame] | 2240 | .agp_destroy_pages = agp_generic_destroy_pages, |
Thomas Hellstrom | a030ce4 | 2007-01-23 10:33:43 +0100 | [diff] [blame] | 2241 | .agp_type_to_mask_type = intel_i830_type_to_mask_type, |
Dave Airlie | 6c00a61 | 2007-10-29 18:06:10 +1000 | [diff] [blame] | 2242 | .chipset_flush = intel_i915_chipset_flush, |
Zhenyu Wang | 1766168 | 2009-07-27 12:59:57 +0100 | [diff] [blame] | 2243 | #ifdef USE_PCI_DMA_API |
| 2244 | .agp_map_page = intel_agp_map_page, |
| 2245 | .agp_unmap_page = intel_agp_unmap_page, |
| 2246 | .agp_map_memory = intel_agp_map_memory, |
| 2247 | .agp_unmap_memory = intel_agp_unmap_memory, |
| 2248 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2249 | }; |
| 2250 | |
Dave Jones | e5524f3 | 2007-02-22 18:41:28 -0500 | [diff] [blame] | 2251 | static const struct agp_bridge_driver intel_i965_driver = { |
Dave Airlie | 62c96b9 | 2008-06-19 14:27:53 +1000 | [diff] [blame] | 2252 | .owner = THIS_MODULE, |
| 2253 | .aperture_sizes = intel_i830_sizes, |
| 2254 | .size_type = FIXED_APER_SIZE, |
| 2255 | .num_aperture_sizes = 4, |
| 2256 | .needs_scratch_page = true, |
Dave Airlie | 0e480e5 | 2008-06-19 14:57:31 +1000 | [diff] [blame] | 2257 | .configure = intel_i915_configure, |
| 2258 | .fetch_size = intel_i9xx_fetch_size, |
Dave Airlie | 62c96b9 | 2008-06-19 14:27:53 +1000 | [diff] [blame] | 2259 | .cleanup = intel_i915_cleanup, |
| 2260 | .tlb_flush = intel_i810_tlbflush, |
| 2261 | .mask_memory = intel_i965_mask_memory, |
| 2262 | .masks = intel_i810_masks, |
| 2263 | .agp_enable = intel_i810_agp_enable, |
| 2264 | .cache_flush = global_cache_flush, |
| 2265 | .create_gatt_table = intel_i965_create_gatt_table, |
| 2266 | .free_gatt_table = intel_i830_free_gatt_table, |
| 2267 | .insert_memory = intel_i915_insert_entries, |
| 2268 | .remove_memory = intel_i915_remove_entries, |
| 2269 | .alloc_by_type = intel_i830_alloc_by_type, |
| 2270 | .free_by_type = intel_i810_free_by_type, |
| 2271 | .agp_alloc_page = agp_generic_alloc_page, |
Shaohua Li | 37acee1 | 2008-08-21 10:46:11 +0800 | [diff] [blame] | 2272 | .agp_alloc_pages = agp_generic_alloc_pages, |
Dave Airlie | 62c96b9 | 2008-06-19 14:27:53 +1000 | [diff] [blame] | 2273 | .agp_destroy_page = agp_generic_destroy_page, |
Shaohua Li | bd07928 | 2008-08-21 10:46:17 +0800 | [diff] [blame] | 2274 | .agp_destroy_pages = agp_generic_destroy_pages, |
Dave Airlie | 62c96b9 | 2008-06-19 14:27:53 +1000 | [diff] [blame] | 2275 | .agp_type_to_mask_type = intel_i830_type_to_mask_type, |
Dave Airlie | 6c00a61 | 2007-10-29 18:06:10 +1000 | [diff] [blame] | 2276 | .chipset_flush = intel_i915_chipset_flush, |
Zhenyu Wang | 1766168 | 2009-07-27 12:59:57 +0100 | [diff] [blame] | 2277 | #ifdef USE_PCI_DMA_API |
| 2278 | .agp_map_page = intel_agp_map_page, |
| 2279 | .agp_unmap_page = intel_agp_unmap_page, |
| 2280 | .agp_map_memory = intel_agp_map_memory, |
| 2281 | .agp_unmap_memory = intel_agp_unmap_memory, |
| 2282 | #endif |
Eric Anholt | 65c25aa | 2006-09-06 11:57:18 -0400 | [diff] [blame] | 2283 | }; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2284 | |
Dave Jones | e5524f3 | 2007-02-22 18:41:28 -0500 | [diff] [blame] | 2285 | static const struct agp_bridge_driver intel_7505_driver = { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2286 | .owner = THIS_MODULE, |
| 2287 | .aperture_sizes = intel_8xx_sizes, |
| 2288 | .size_type = U8_APER_SIZE, |
| 2289 | .num_aperture_sizes = 7, |
| 2290 | .configure = intel_7505_configure, |
| 2291 | .fetch_size = intel_8xx_fetch_size, |
| 2292 | .cleanup = intel_8xx_cleanup, |
| 2293 | .tlb_flush = intel_8xx_tlbflush, |
| 2294 | .mask_memory = agp_generic_mask_memory, |
| 2295 | .masks = intel_generic_masks, |
| 2296 | .agp_enable = agp_generic_enable, |
| 2297 | .cache_flush = global_cache_flush, |
| 2298 | .create_gatt_table = agp_generic_create_gatt_table, |
| 2299 | .free_gatt_table = agp_generic_free_gatt_table, |
| 2300 | .insert_memory = agp_generic_insert_memory, |
| 2301 | .remove_memory = agp_generic_remove_memory, |
| 2302 | .alloc_by_type = agp_generic_alloc_by_type, |
| 2303 | .free_by_type = agp_generic_free_by_type, |
| 2304 | .agp_alloc_page = agp_generic_alloc_page, |
Shaohua Li | 37acee1 | 2008-08-21 10:46:11 +0800 | [diff] [blame] | 2305 | .agp_alloc_pages = agp_generic_alloc_pages, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2306 | .agp_destroy_page = agp_generic_destroy_page, |
Shaohua Li | bd07928 | 2008-08-21 10:46:17 +0800 | [diff] [blame] | 2307 | .agp_destroy_pages = agp_generic_destroy_pages, |
Thomas Hellstrom | a030ce4 | 2007-01-23 10:33:43 +0100 | [diff] [blame] | 2308 | .agp_type_to_mask_type = agp_generic_type_to_mask_type, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2309 | }; |
| 2310 | |
Wang Zhenyu | 874808c6 | 2007-06-06 11:16:25 +0800 | [diff] [blame] | 2311 | static const struct agp_bridge_driver intel_g33_driver = { |
Dave Airlie | 62c96b9 | 2008-06-19 14:27:53 +1000 | [diff] [blame] | 2312 | .owner = THIS_MODULE, |
| 2313 | .aperture_sizes = intel_i830_sizes, |
| 2314 | .size_type = FIXED_APER_SIZE, |
| 2315 | .num_aperture_sizes = 4, |
| 2316 | .needs_scratch_page = true, |
| 2317 | .configure = intel_i915_configure, |
| 2318 | .fetch_size = intel_i9xx_fetch_size, |
| 2319 | .cleanup = intel_i915_cleanup, |
| 2320 | .tlb_flush = intel_i810_tlbflush, |
| 2321 | .mask_memory = intel_i965_mask_memory, |
| 2322 | .masks = intel_i810_masks, |
| 2323 | .agp_enable = intel_i810_agp_enable, |
| 2324 | .cache_flush = global_cache_flush, |
| 2325 | .create_gatt_table = intel_i915_create_gatt_table, |
| 2326 | .free_gatt_table = intel_i830_free_gatt_table, |
| 2327 | .insert_memory = intel_i915_insert_entries, |
| 2328 | .remove_memory = intel_i915_remove_entries, |
| 2329 | .alloc_by_type = intel_i830_alloc_by_type, |
| 2330 | .free_by_type = intel_i810_free_by_type, |
| 2331 | .agp_alloc_page = agp_generic_alloc_page, |
Shaohua Li | 37acee1 | 2008-08-21 10:46:11 +0800 | [diff] [blame] | 2332 | .agp_alloc_pages = agp_generic_alloc_pages, |
Dave Airlie | 62c96b9 | 2008-06-19 14:27:53 +1000 | [diff] [blame] | 2333 | .agp_destroy_page = agp_generic_destroy_page, |
Shaohua Li | bd07928 | 2008-08-21 10:46:17 +0800 | [diff] [blame] | 2334 | .agp_destroy_pages = agp_generic_destroy_pages, |
Dave Airlie | 62c96b9 | 2008-06-19 14:27:53 +1000 | [diff] [blame] | 2335 | .agp_type_to_mask_type = intel_i830_type_to_mask_type, |
Dave Airlie | 6c00a61 | 2007-10-29 18:06:10 +1000 | [diff] [blame] | 2336 | .chipset_flush = intel_i915_chipset_flush, |
Zhenyu Wang | 1766168 | 2009-07-27 12:59:57 +0100 | [diff] [blame] | 2337 | #ifdef USE_PCI_DMA_API |
| 2338 | .agp_map_page = intel_agp_map_page, |
| 2339 | .agp_unmap_page = intel_agp_unmap_page, |
| 2340 | .agp_map_memory = intel_agp_map_memory, |
| 2341 | .agp_unmap_memory = intel_agp_unmap_memory, |
| 2342 | #endif |
Wang Zhenyu | 874808c6 | 2007-06-06 11:16:25 +0800 | [diff] [blame] | 2343 | }; |
Wang Zhenyu | 9614ece | 2007-05-30 09:45:58 +0800 | [diff] [blame] | 2344 | |
| 2345 | static int find_gmch(u16 device) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2346 | { |
Wang Zhenyu | 9614ece | 2007-05-30 09:45:58 +0800 | [diff] [blame] | 2347 | struct pci_dev *gmch_device; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2348 | |
Wang Zhenyu | 9614ece | 2007-05-30 09:45:58 +0800 | [diff] [blame] | 2349 | gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL); |
| 2350 | if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) { |
| 2351 | gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, |
Dave Airlie | f011ae7 | 2008-01-25 11:23:04 +1000 | [diff] [blame] | 2352 | device, gmch_device); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2353 | } |
| 2354 | |
Wang Zhenyu | 9614ece | 2007-05-30 09:45:58 +0800 | [diff] [blame] | 2355 | if (!gmch_device) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2356 | return 0; |
| 2357 | |
Wang Zhenyu | 9614ece | 2007-05-30 09:45:58 +0800 | [diff] [blame] | 2358 | intel_private.pcidev = gmch_device; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2359 | return 1; |
| 2360 | } |
| 2361 | |
Wang Zhenyu | 9614ece | 2007-05-30 09:45:58 +0800 | [diff] [blame] | 2362 | /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of |
| 2363 | * driver and gmch_driver must be non-null, and find_gmch will determine |
| 2364 | * which one should be used if a gmch_chip_id is present. |
| 2365 | */ |
| 2366 | static const struct intel_driver_description { |
| 2367 | unsigned int chip_id; |
| 2368 | unsigned int gmch_chip_id; |
Wang Zhenyu | 8888985 | 2007-06-14 10:01:04 +0800 | [diff] [blame] | 2369 | unsigned int multi_gmch_chip; /* if we have more gfx chip type on this HB. */ |
Wang Zhenyu | 9614ece | 2007-05-30 09:45:58 +0800 | [diff] [blame] | 2370 | char *name; |
| 2371 | const struct agp_bridge_driver *driver; |
| 2372 | const struct agp_bridge_driver *gmch_driver; |
| 2373 | } intel_agp_chipsets[] = { |
Wang Zhenyu | 8888985 | 2007-06-14 10:01:04 +0800 | [diff] [blame] | 2374 | { PCI_DEVICE_ID_INTEL_82443LX_0, 0, 0, "440LX", &intel_generic_driver, NULL }, |
| 2375 | { PCI_DEVICE_ID_INTEL_82443BX_0, 0, 0, "440BX", &intel_generic_driver, NULL }, |
| 2376 | { PCI_DEVICE_ID_INTEL_82443GX_0, 0, 0, "440GX", &intel_generic_driver, NULL }, |
| 2377 | { PCI_DEVICE_ID_INTEL_82810_MC1, PCI_DEVICE_ID_INTEL_82810_IG1, 0, "i810", |
Wang Zhenyu | 9614ece | 2007-05-30 09:45:58 +0800 | [diff] [blame] | 2378 | NULL, &intel_810_driver }, |
Wang Zhenyu | 8888985 | 2007-06-14 10:01:04 +0800 | [diff] [blame] | 2379 | { PCI_DEVICE_ID_INTEL_82810_MC3, PCI_DEVICE_ID_INTEL_82810_IG3, 0, "i810", |
Wang Zhenyu | 9614ece | 2007-05-30 09:45:58 +0800 | [diff] [blame] | 2380 | NULL, &intel_810_driver }, |
Wang Zhenyu | 8888985 | 2007-06-14 10:01:04 +0800 | [diff] [blame] | 2381 | { PCI_DEVICE_ID_INTEL_82810E_MC, PCI_DEVICE_ID_INTEL_82810E_IG, 0, "i810", |
Wang Zhenyu | 9614ece | 2007-05-30 09:45:58 +0800 | [diff] [blame] | 2382 | NULL, &intel_810_driver }, |
Wang Zhenyu | 8888985 | 2007-06-14 10:01:04 +0800 | [diff] [blame] | 2383 | { PCI_DEVICE_ID_INTEL_82815_MC, PCI_DEVICE_ID_INTEL_82815_CGC, 0, "i815", |
| 2384 | &intel_815_driver, &intel_810_driver }, |
| 2385 | { PCI_DEVICE_ID_INTEL_82820_HB, 0, 0, "i820", &intel_820_driver, NULL }, |
| 2386 | { PCI_DEVICE_ID_INTEL_82820_UP_HB, 0, 0, "i820", &intel_820_driver, NULL }, |
| 2387 | { PCI_DEVICE_ID_INTEL_82830_HB, PCI_DEVICE_ID_INTEL_82830_CGC, 0, "830M", |
Wang Zhenyu | 9614ece | 2007-05-30 09:45:58 +0800 | [diff] [blame] | 2388 | &intel_830mp_driver, &intel_830_driver }, |
Wang Zhenyu | 8888985 | 2007-06-14 10:01:04 +0800 | [diff] [blame] | 2389 | { PCI_DEVICE_ID_INTEL_82840_HB, 0, 0, "i840", &intel_840_driver, NULL }, |
| 2390 | { PCI_DEVICE_ID_INTEL_82845_HB, 0, 0, "845G", &intel_845_driver, NULL }, |
| 2391 | { PCI_DEVICE_ID_INTEL_82845G_HB, PCI_DEVICE_ID_INTEL_82845G_IG, 0, "830M", |
Wang Zhenyu | 9614ece | 2007-05-30 09:45:58 +0800 | [diff] [blame] | 2392 | &intel_845_driver, &intel_830_driver }, |
Wang Zhenyu | 8888985 | 2007-06-14 10:01:04 +0800 | [diff] [blame] | 2393 | { PCI_DEVICE_ID_INTEL_82850_HB, 0, 0, "i850", &intel_850_driver, NULL }, |
Stefan Husemann | 347486b | 2009-04-13 14:40:10 -0700 | [diff] [blame] | 2394 | { PCI_DEVICE_ID_INTEL_82854_HB, PCI_DEVICE_ID_INTEL_82854_IG, 0, "854", |
| 2395 | &intel_845_driver, &intel_830_driver }, |
Wang Zhenyu | 8888985 | 2007-06-14 10:01:04 +0800 | [diff] [blame] | 2396 | { PCI_DEVICE_ID_INTEL_82855PM_HB, 0, 0, "855PM", &intel_845_driver, NULL }, |
| 2397 | { PCI_DEVICE_ID_INTEL_82855GM_HB, PCI_DEVICE_ID_INTEL_82855GM_IG, 0, "855GM", |
Wang Zhenyu | 9614ece | 2007-05-30 09:45:58 +0800 | [diff] [blame] | 2398 | &intel_845_driver, &intel_830_driver }, |
Wang Zhenyu | 8888985 | 2007-06-14 10:01:04 +0800 | [diff] [blame] | 2399 | { PCI_DEVICE_ID_INTEL_82860_HB, 0, 0, "i860", &intel_860_driver, NULL }, |
| 2400 | { PCI_DEVICE_ID_INTEL_82865_HB, PCI_DEVICE_ID_INTEL_82865_IG, 0, "865", |
Wang Zhenyu | 9614ece | 2007-05-30 09:45:58 +0800 | [diff] [blame] | 2401 | &intel_845_driver, &intel_830_driver }, |
Wang Zhenyu | 8888985 | 2007-06-14 10:01:04 +0800 | [diff] [blame] | 2402 | { PCI_DEVICE_ID_INTEL_82875_HB, 0, 0, "i875", &intel_845_driver, NULL }, |
Carlos Martín | e914a36 | 2008-01-24 10:34:09 +1000 | [diff] [blame] | 2403 | { PCI_DEVICE_ID_INTEL_E7221_HB, PCI_DEVICE_ID_INTEL_E7221_IG, 0, "E7221 (i915)", |
| 2404 | NULL, &intel_915_driver }, |
Wang Zhenyu | 8888985 | 2007-06-14 10:01:04 +0800 | [diff] [blame] | 2405 | { PCI_DEVICE_ID_INTEL_82915G_HB, PCI_DEVICE_ID_INTEL_82915G_IG, 0, "915G", |
Wang Zhenyu | 47d4637 | 2007-06-21 13:43:18 +0800 | [diff] [blame] | 2406 | NULL, &intel_915_driver }, |
Wang Zhenyu | 8888985 | 2007-06-14 10:01:04 +0800 | [diff] [blame] | 2407 | { PCI_DEVICE_ID_INTEL_82915GM_HB, PCI_DEVICE_ID_INTEL_82915GM_IG, 0, "915GM", |
Wang Zhenyu | 47d4637 | 2007-06-21 13:43:18 +0800 | [diff] [blame] | 2408 | NULL, &intel_915_driver }, |
Wang Zhenyu | 8888985 | 2007-06-14 10:01:04 +0800 | [diff] [blame] | 2409 | { PCI_DEVICE_ID_INTEL_82945G_HB, PCI_DEVICE_ID_INTEL_82945G_IG, 0, "945G", |
Wang Zhenyu | 47d4637 | 2007-06-21 13:43:18 +0800 | [diff] [blame] | 2410 | NULL, &intel_915_driver }, |
Zhenyu Wang | dde4787 | 2007-07-26 09:18:09 +0800 | [diff] [blame] | 2411 | { PCI_DEVICE_ID_INTEL_82945GM_HB, PCI_DEVICE_ID_INTEL_82945GM_IG, 0, "945GM", |
Wang Zhenyu | 47d4637 | 2007-06-21 13:43:18 +0800 | [diff] [blame] | 2412 | NULL, &intel_915_driver }, |
Zhenyu Wang | dde4787 | 2007-07-26 09:18:09 +0800 | [diff] [blame] | 2413 | { PCI_DEVICE_ID_INTEL_82945GME_HB, PCI_DEVICE_ID_INTEL_82945GME_IG, 0, "945GME", |
Wang Zhenyu | 47d4637 | 2007-06-21 13:43:18 +0800 | [diff] [blame] | 2414 | NULL, &intel_915_driver }, |
Wang Zhenyu | 8888985 | 2007-06-14 10:01:04 +0800 | [diff] [blame] | 2415 | { PCI_DEVICE_ID_INTEL_82946GZ_HB, PCI_DEVICE_ID_INTEL_82946GZ_IG, 0, "946GZ", |
Wang Zhenyu | 47d4637 | 2007-06-21 13:43:18 +0800 | [diff] [blame] | 2416 | NULL, &intel_i965_driver }, |
Zhenyu Wang | 9119f85 | 2008-01-23 15:49:26 +1000 | [diff] [blame] | 2417 | { PCI_DEVICE_ID_INTEL_82G35_HB, PCI_DEVICE_ID_INTEL_82G35_IG, 0, "G35", |
Wang Zhenyu | 47d4637 | 2007-06-21 13:43:18 +0800 | [diff] [blame] | 2418 | NULL, &intel_i965_driver }, |
Wang Zhenyu | 8888985 | 2007-06-14 10:01:04 +0800 | [diff] [blame] | 2419 | { PCI_DEVICE_ID_INTEL_82965Q_HB, PCI_DEVICE_ID_INTEL_82965Q_IG, 0, "965Q", |
Wang Zhenyu | 47d4637 | 2007-06-21 13:43:18 +0800 | [diff] [blame] | 2420 | NULL, &intel_i965_driver }, |
Wang Zhenyu | 8888985 | 2007-06-14 10:01:04 +0800 | [diff] [blame] | 2421 | { PCI_DEVICE_ID_INTEL_82965G_HB, PCI_DEVICE_ID_INTEL_82965G_IG, 0, "965G", |
Wang Zhenyu | 47d4637 | 2007-06-21 13:43:18 +0800 | [diff] [blame] | 2422 | NULL, &intel_i965_driver }, |
Zhenyu Wang | dde4787 | 2007-07-26 09:18:09 +0800 | [diff] [blame] | 2423 | { PCI_DEVICE_ID_INTEL_82965GM_HB, PCI_DEVICE_ID_INTEL_82965GM_IG, 0, "965GM", |
Wang Zhenyu | 47d4637 | 2007-06-21 13:43:18 +0800 | [diff] [blame] | 2424 | NULL, &intel_i965_driver }, |
Zhenyu Wang | dde4787 | 2007-07-26 09:18:09 +0800 | [diff] [blame] | 2425 | { PCI_DEVICE_ID_INTEL_82965GME_HB, PCI_DEVICE_ID_INTEL_82965GME_IG, 0, "965GME/GLE", |
Wang Zhenyu | 47d4637 | 2007-06-21 13:43:18 +0800 | [diff] [blame] | 2426 | NULL, &intel_i965_driver }, |
Wang Zhenyu | 8888985 | 2007-06-14 10:01:04 +0800 | [diff] [blame] | 2427 | { PCI_DEVICE_ID_INTEL_7505_0, 0, 0, "E7505", &intel_7505_driver, NULL }, |
| 2428 | { PCI_DEVICE_ID_INTEL_7205_0, 0, 0, "E7205", &intel_7505_driver, NULL }, |
| 2429 | { PCI_DEVICE_ID_INTEL_G33_HB, PCI_DEVICE_ID_INTEL_G33_IG, 0, "G33", |
Wang Zhenyu | 47d4637 | 2007-06-21 13:43:18 +0800 | [diff] [blame] | 2430 | NULL, &intel_g33_driver }, |
Wang Zhenyu | 8888985 | 2007-06-14 10:01:04 +0800 | [diff] [blame] | 2431 | { PCI_DEVICE_ID_INTEL_Q35_HB, PCI_DEVICE_ID_INTEL_Q35_IG, 0, "Q35", |
Wang Zhenyu | 47d4637 | 2007-06-21 13:43:18 +0800 | [diff] [blame] | 2432 | NULL, &intel_g33_driver }, |
Wang Zhenyu | 8888985 | 2007-06-14 10:01:04 +0800 | [diff] [blame] | 2433 | { PCI_DEVICE_ID_INTEL_Q33_HB, PCI_DEVICE_ID_INTEL_Q33_IG, 0, "Q33", |
Wang Zhenyu | 47d4637 | 2007-06-21 13:43:18 +0800 | [diff] [blame] | 2434 | NULL, &intel_g33_driver }, |
Zhenyu Wang | af86d4b | 2010-02-10 10:39:33 +0800 | [diff] [blame] | 2435 | { PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB, PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, 0, "GMA3150", |
Shaohua Li | 2177832 | 2009-02-23 15:19:16 +0800 | [diff] [blame] | 2436 | NULL, &intel_g33_driver }, |
Zhenyu Wang | af86d4b | 2010-02-10 10:39:33 +0800 | [diff] [blame] | 2437 | { PCI_DEVICE_ID_INTEL_PINEVIEW_HB, PCI_DEVICE_ID_INTEL_PINEVIEW_IG, 0, "GMA3150", |
Shaohua Li | 2177832 | 2009-02-23 15:19:16 +0800 | [diff] [blame] | 2438 | NULL, &intel_g33_driver }, |
Zhenyu Wang | 99d32bd | 2008-07-30 12:26:50 -0700 | [diff] [blame] | 2439 | { PCI_DEVICE_ID_INTEL_GM45_HB, PCI_DEVICE_ID_INTEL_GM45_IG, 0, |
Adam Jackson | 107f517 | 2009-12-03 17:14:41 -0500 | [diff] [blame] | 2440 | "GM45", NULL, &intel_i965_driver }, |
| 2441 | { PCI_DEVICE_ID_INTEL_EAGLELAKE_HB, PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, 0, |
| 2442 | "Eaglelake", NULL, &intel_i965_driver }, |
Zhenyu Wang | 25ce77a | 2008-06-19 14:17:58 +1000 | [diff] [blame] | 2443 | { PCI_DEVICE_ID_INTEL_Q45_HB, PCI_DEVICE_ID_INTEL_Q45_IG, 0, |
| 2444 | "Q45/Q43", NULL, &intel_i965_driver }, |
| 2445 | { PCI_DEVICE_ID_INTEL_G45_HB, PCI_DEVICE_ID_INTEL_G45_IG, 0, |
| 2446 | "G45/G43", NULL, &intel_i965_driver }, |
Fabian Henze | 38d8a95 | 2009-09-08 00:59:58 +0800 | [diff] [blame] | 2447 | { PCI_DEVICE_ID_INTEL_B43_HB, PCI_DEVICE_ID_INTEL_B43_IG, 0, |
| 2448 | "B43", NULL, &intel_i965_driver }, |
Zhenyu Wang | a50ccc6 | 2008-11-17 14:39:00 +0800 | [diff] [blame] | 2449 | { PCI_DEVICE_ID_INTEL_G41_HB, PCI_DEVICE_ID_INTEL_G41_IG, 0, |
| 2450 | "G41", NULL, &intel_i965_driver }, |
Adam Jackson | 107f517 | 2009-12-03 17:14:41 -0500 | [diff] [blame] | 2451 | { PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG, 0, |
Zhenyu Wang | af86d4b | 2010-02-10 10:39:33 +0800 | [diff] [blame] | 2452 | "HD Graphics", NULL, &intel_i965_driver }, |
Adam Jackson | 107f517 | 2009-12-03 17:14:41 -0500 | [diff] [blame] | 2453 | { PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG, 0, |
Zhenyu Wang | af86d4b | 2010-02-10 10:39:33 +0800 | [diff] [blame] | 2454 | "HD Graphics", NULL, &intel_i965_driver }, |
Adam Jackson | 107f517 | 2009-12-03 17:14:41 -0500 | [diff] [blame] | 2455 | { PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG, 0, |
Zhenyu Wang | af86d4b | 2010-02-10 10:39:33 +0800 | [diff] [blame] | 2456 | "HD Graphics", NULL, &intel_i965_driver }, |
Dave Airlie | 3ff9916 | 2009-12-08 14:03:47 +1000 | [diff] [blame] | 2457 | { PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG, 0, |
Zhenyu Wang | af86d4b | 2010-02-10 10:39:33 +0800 | [diff] [blame] | 2458 | "HD Graphics", NULL, &intel_i965_driver }, |
Eric Anholt | 1089e30 | 2009-10-22 16:10:52 -0700 | [diff] [blame] | 2459 | { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB, PCI_DEVICE_ID_INTEL_SANDYBRIDGE_IG, 0, |
| 2460 | "Sandybridge", NULL, &intel_i965_driver }, |
Eric Anholt | 954bce5 | 2010-01-07 16:21:46 -0800 | [diff] [blame] | 2461 | { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB, PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_IG, 0, |
| 2462 | "Sandybridge", NULL, &intel_i965_driver }, |
Wang Zhenyu | 8888985 | 2007-06-14 10:01:04 +0800 | [diff] [blame] | 2463 | { 0, 0, 0, NULL, NULL, NULL } |
Wang Zhenyu | 9614ece | 2007-05-30 09:45:58 +0800 | [diff] [blame] | 2464 | }; |
| 2465 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2466 | static int __devinit agp_intel_probe(struct pci_dev *pdev, |
| 2467 | const struct pci_device_id *ent) |
| 2468 | { |
| 2469 | struct agp_bridge_data *bridge; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2470 | u8 cap_ptr = 0; |
| 2471 | struct resource *r; |
Zhenyu Wang | 1f7a6e3 | 2010-02-23 14:05:24 +0800 | [diff] [blame] | 2472 | int i, err; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2473 | |
| 2474 | cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP); |
| 2475 | |
| 2476 | bridge = agp_alloc_bridge(); |
| 2477 | if (!bridge) |
| 2478 | return -ENOMEM; |
| 2479 | |
Wang Zhenyu | 9614ece | 2007-05-30 09:45:58 +0800 | [diff] [blame] | 2480 | for (i = 0; intel_agp_chipsets[i].name != NULL; i++) { |
| 2481 | /* In case that multiple models of gfx chip may |
| 2482 | stand on same host bridge type, this can be |
| 2483 | sure we detect the right IGD. */ |
Wang Zhenyu | 8888985 | 2007-06-14 10:01:04 +0800 | [diff] [blame] | 2484 | if (pdev->device == intel_agp_chipsets[i].chip_id) { |
| 2485 | if ((intel_agp_chipsets[i].gmch_chip_id != 0) && |
| 2486 | find_gmch(intel_agp_chipsets[i].gmch_chip_id)) { |
| 2487 | bridge->driver = |
| 2488 | intel_agp_chipsets[i].gmch_driver; |
| 2489 | break; |
| 2490 | } else if (intel_agp_chipsets[i].multi_gmch_chip) { |
| 2491 | continue; |
| 2492 | } else { |
| 2493 | bridge->driver = intel_agp_chipsets[i].driver; |
| 2494 | break; |
| 2495 | } |
| 2496 | } |
Wang Zhenyu | 9614ece | 2007-05-30 09:45:58 +0800 | [diff] [blame] | 2497 | } |
| 2498 | |
| 2499 | if (intel_agp_chipsets[i].name == NULL) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2500 | if (cap_ptr) |
Bjorn Helgaas | e3cf695 | 2008-07-30 12:26:51 -0700 | [diff] [blame] | 2501 | dev_warn(&pdev->dev, "unsupported Intel chipset [%04x/%04x]\n", |
| 2502 | pdev->vendor, pdev->device); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2503 | agp_put_bridge(bridge); |
| 2504 | return -ENODEV; |
Wang Zhenyu | 9614ece | 2007-05-30 09:45:58 +0800 | [diff] [blame] | 2505 | } |
| 2506 | |
Wang Zhenyu | 9614ece | 2007-05-30 09:45:58 +0800 | [diff] [blame] | 2507 | if (bridge->driver == NULL) { |
Wang Zhenyu | 47d4637 | 2007-06-21 13:43:18 +0800 | [diff] [blame] | 2508 | /* bridge has no AGP and no IGD detected */ |
| 2509 | if (cap_ptr) |
Bjorn Helgaas | e3cf695 | 2008-07-30 12:26:51 -0700 | [diff] [blame] | 2510 | dev_warn(&pdev->dev, "can't find bridge device (chip_id: %04x)\n", |
| 2511 | intel_agp_chipsets[i].gmch_chip_id); |
Wang Zhenyu | 9614ece | 2007-05-30 09:45:58 +0800 | [diff] [blame] | 2512 | agp_put_bridge(bridge); |
| 2513 | return -ENODEV; |
Dave Airlie | f011ae7 | 2008-01-25 11:23:04 +1000 | [diff] [blame] | 2514 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2515 | |
| 2516 | bridge->dev = pdev; |
| 2517 | bridge->capndx = cap_ptr; |
Wang Zhenyu | c4ca881 | 2007-05-30 09:40:46 +0800 | [diff] [blame] | 2518 | bridge->dev_private_data = &intel_private; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2519 | |
Bjorn Helgaas | e3cf695 | 2008-07-30 12:26:51 -0700 | [diff] [blame] | 2520 | dev_info(&pdev->dev, "Intel %s Chipset\n", intel_agp_chipsets[i].name); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2521 | |
| 2522 | /* |
| 2523 | * The following fixes the case where the BIOS has "forgotten" to |
| 2524 | * provide an address range for the GART. |
| 2525 | * 20030610 - hamish@zot.org |
| 2526 | */ |
| 2527 | r = &pdev->resource[0]; |
| 2528 | if (!r->start && r->end) { |
Dave Jones | 6a92a4e | 2006-02-28 00:54:25 -0500 | [diff] [blame] | 2529 | if (pci_assign_resource(pdev, 0)) { |
Bjorn Helgaas | e3cf695 | 2008-07-30 12:26:51 -0700 | [diff] [blame] | 2530 | dev_err(&pdev->dev, "can't assign resource 0\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2531 | agp_put_bridge(bridge); |
| 2532 | return -ENODEV; |
| 2533 | } |
| 2534 | } |
| 2535 | |
| 2536 | /* |
| 2537 | * If the device has not been properly setup, the following will catch |
| 2538 | * the problem and should stop the system from crashing. |
| 2539 | * 20030610 - hamish@zot.org |
| 2540 | */ |
| 2541 | if (pci_enable_device(pdev)) { |
Bjorn Helgaas | e3cf695 | 2008-07-30 12:26:51 -0700 | [diff] [blame] | 2542 | dev_err(&pdev->dev, "can't enable PCI device\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2543 | agp_put_bridge(bridge); |
| 2544 | return -ENODEV; |
| 2545 | } |
| 2546 | |
| 2547 | /* Fill in the mode register */ |
| 2548 | if (cap_ptr) { |
| 2549 | pci_read_config_dword(pdev, |
| 2550 | bridge->capndx+PCI_AGP_STATUS, |
| 2551 | &bridge->mode); |
| 2552 | } |
| 2553 | |
Zhenyu Wang | 9b974cc | 2010-01-05 11:25:06 +0800 | [diff] [blame] | 2554 | if (bridge->driver->mask_memory == intel_i965_mask_memory) { |
David Woodhouse | ec402ba | 2009-11-18 10:22:46 +0000 | [diff] [blame] | 2555 | if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(36))) |
| 2556 | dev_err(&intel_private.pcidev->dev, |
| 2557 | "set gfx device dma mask 36bit failed!\n"); |
Zhenyu Wang | 9b974cc | 2010-01-05 11:25:06 +0800 | [diff] [blame] | 2558 | else |
| 2559 | pci_set_consistent_dma_mask(intel_private.pcidev, |
| 2560 | DMA_BIT_MASK(36)); |
| 2561 | } |
David Woodhouse | ec402ba | 2009-11-18 10:22:46 +0000 | [diff] [blame] | 2562 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2563 | pci_set_drvdata(pdev, bridge); |
Zhenyu Wang | 1f7a6e3 | 2010-02-23 14:05:24 +0800 | [diff] [blame] | 2564 | err = agp_add_bridge(bridge); |
| 2565 | if (!err) |
| 2566 | intel_agp_enabled = 1; |
| 2567 | return err; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2568 | } |
| 2569 | |
| 2570 | static void __devexit agp_intel_remove(struct pci_dev *pdev) |
| 2571 | { |
| 2572 | struct agp_bridge_data *bridge = pci_get_drvdata(pdev); |
| 2573 | |
| 2574 | agp_remove_bridge(bridge); |
| 2575 | |
Wang Zhenyu | c4ca881 | 2007-05-30 09:40:46 +0800 | [diff] [blame] | 2576 | if (intel_private.pcidev) |
| 2577 | pci_dev_put(intel_private.pcidev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2578 | |
| 2579 | agp_put_bridge(bridge); |
| 2580 | } |
| 2581 | |
Alexey Dobriyan | 85be7d6 | 2006-08-12 02:02:02 +0400 | [diff] [blame] | 2582 | #ifdef CONFIG_PM |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2583 | static int agp_intel_resume(struct pci_dev *pdev) |
| 2584 | { |
| 2585 | struct agp_bridge_data *bridge = pci_get_drvdata(pdev); |
Keith Packard | a8c84df | 2008-07-31 15:48:07 +1000 | [diff] [blame] | 2586 | int ret_val; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2587 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2588 | if (bridge->driver == &intel_generic_driver) |
| 2589 | intel_configure(); |
| 2590 | else if (bridge->driver == &intel_850_driver) |
| 2591 | intel_850_configure(); |
| 2592 | else if (bridge->driver == &intel_845_driver) |
| 2593 | intel_845_configure(); |
| 2594 | else if (bridge->driver == &intel_830mp_driver) |
| 2595 | intel_830mp_configure(); |
| 2596 | else if (bridge->driver == &intel_915_driver) |
| 2597 | intel_i915_configure(); |
| 2598 | else if (bridge->driver == &intel_830_driver) |
| 2599 | intel_i830_configure(); |
| 2600 | else if (bridge->driver == &intel_810_driver) |
| 2601 | intel_i810_configure(); |
Dave Jones | 08da3f4 | 2006-09-10 21:09:26 -0400 | [diff] [blame] | 2602 | else if (bridge->driver == &intel_i965_driver) |
| 2603 | intel_i915_configure(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2604 | |
Keith Packard | a8c84df | 2008-07-31 15:48:07 +1000 | [diff] [blame] | 2605 | ret_val = agp_rebind_memory(); |
| 2606 | if (ret_val != 0) |
| 2607 | return ret_val; |
| 2608 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2609 | return 0; |
| 2610 | } |
Alexey Dobriyan | 85be7d6 | 2006-08-12 02:02:02 +0400 | [diff] [blame] | 2611 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2612 | |
| 2613 | static struct pci_device_id agp_intel_pci_table[] = { |
| 2614 | #define ID(x) \ |
| 2615 | { \ |
| 2616 | .class = (PCI_CLASS_BRIDGE_HOST << 8), \ |
| 2617 | .class_mask = ~0, \ |
| 2618 | .vendor = PCI_VENDOR_ID_INTEL, \ |
| 2619 | .device = x, \ |
| 2620 | .subvendor = PCI_ANY_ID, \ |
| 2621 | .subdevice = PCI_ANY_ID, \ |
| 2622 | } |
| 2623 | ID(PCI_DEVICE_ID_INTEL_82443LX_0), |
| 2624 | ID(PCI_DEVICE_ID_INTEL_82443BX_0), |
| 2625 | ID(PCI_DEVICE_ID_INTEL_82443GX_0), |
| 2626 | ID(PCI_DEVICE_ID_INTEL_82810_MC1), |
| 2627 | ID(PCI_DEVICE_ID_INTEL_82810_MC3), |
| 2628 | ID(PCI_DEVICE_ID_INTEL_82810E_MC), |
| 2629 | ID(PCI_DEVICE_ID_INTEL_82815_MC), |
| 2630 | ID(PCI_DEVICE_ID_INTEL_82820_HB), |
| 2631 | ID(PCI_DEVICE_ID_INTEL_82820_UP_HB), |
| 2632 | ID(PCI_DEVICE_ID_INTEL_82830_HB), |
| 2633 | ID(PCI_DEVICE_ID_INTEL_82840_HB), |
| 2634 | ID(PCI_DEVICE_ID_INTEL_82845_HB), |
| 2635 | ID(PCI_DEVICE_ID_INTEL_82845G_HB), |
| 2636 | ID(PCI_DEVICE_ID_INTEL_82850_HB), |
Stefan Husemann | 347486b | 2009-04-13 14:40:10 -0700 | [diff] [blame] | 2637 | ID(PCI_DEVICE_ID_INTEL_82854_HB), |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2638 | ID(PCI_DEVICE_ID_INTEL_82855PM_HB), |
| 2639 | ID(PCI_DEVICE_ID_INTEL_82855GM_HB), |
| 2640 | ID(PCI_DEVICE_ID_INTEL_82860_HB), |
| 2641 | ID(PCI_DEVICE_ID_INTEL_82865_HB), |
| 2642 | ID(PCI_DEVICE_ID_INTEL_82875_HB), |
| 2643 | ID(PCI_DEVICE_ID_INTEL_7505_0), |
| 2644 | ID(PCI_DEVICE_ID_INTEL_7205_0), |
Carlos Martín | e914a36 | 2008-01-24 10:34:09 +1000 | [diff] [blame] | 2645 | ID(PCI_DEVICE_ID_INTEL_E7221_HB), |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2646 | ID(PCI_DEVICE_ID_INTEL_82915G_HB), |
| 2647 | ID(PCI_DEVICE_ID_INTEL_82915GM_HB), |
Alan Hourihane | d0de98f | 2005-05-31 19:50:49 +0100 | [diff] [blame] | 2648 | ID(PCI_DEVICE_ID_INTEL_82945G_HB), |
Alan Hourihane | 3b0e8ea | 2006-01-19 14:08:40 +0000 | [diff] [blame] | 2649 | ID(PCI_DEVICE_ID_INTEL_82945GM_HB), |
Zhenyu Wang | dde4787 | 2007-07-26 09:18:09 +0800 | [diff] [blame] | 2650 | ID(PCI_DEVICE_ID_INTEL_82945GME_HB), |
Adam Jackson | 107f517 | 2009-12-03 17:14:41 -0500 | [diff] [blame] | 2651 | ID(PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB), |
| 2652 | ID(PCI_DEVICE_ID_INTEL_PINEVIEW_HB), |
Eric Anholt | 65c25aa | 2006-09-06 11:57:18 -0400 | [diff] [blame] | 2653 | ID(PCI_DEVICE_ID_INTEL_82946GZ_HB), |
Zhenyu Wang | 9119f85 | 2008-01-23 15:49:26 +1000 | [diff] [blame] | 2654 | ID(PCI_DEVICE_ID_INTEL_82G35_HB), |
Eric Anholt | 65c25aa | 2006-09-06 11:57:18 -0400 | [diff] [blame] | 2655 | ID(PCI_DEVICE_ID_INTEL_82965Q_HB), |
| 2656 | ID(PCI_DEVICE_ID_INTEL_82965G_HB), |
Wang Zhenyu | 4598af3 | 2007-04-09 08:51:36 +0800 | [diff] [blame] | 2657 | ID(PCI_DEVICE_ID_INTEL_82965GM_HB), |
Zhenyu Wang | dde4787 | 2007-07-26 09:18:09 +0800 | [diff] [blame] | 2658 | ID(PCI_DEVICE_ID_INTEL_82965GME_HB), |
Wang Zhenyu | 874808c6 | 2007-06-06 11:16:25 +0800 | [diff] [blame] | 2659 | ID(PCI_DEVICE_ID_INTEL_G33_HB), |
| 2660 | ID(PCI_DEVICE_ID_INTEL_Q35_HB), |
| 2661 | ID(PCI_DEVICE_ID_INTEL_Q33_HB), |
Zhenyu Wang | 99d32bd | 2008-07-30 12:26:50 -0700 | [diff] [blame] | 2662 | ID(PCI_DEVICE_ID_INTEL_GM45_HB), |
Adam Jackson | 107f517 | 2009-12-03 17:14:41 -0500 | [diff] [blame] | 2663 | ID(PCI_DEVICE_ID_INTEL_EAGLELAKE_HB), |
Zhenyu Wang | 25ce77a | 2008-06-19 14:17:58 +1000 | [diff] [blame] | 2664 | ID(PCI_DEVICE_ID_INTEL_Q45_HB), |
| 2665 | ID(PCI_DEVICE_ID_INTEL_G45_HB), |
Zhenyu Wang | a50ccc6 | 2008-11-17 14:39:00 +0800 | [diff] [blame] | 2666 | ID(PCI_DEVICE_ID_INTEL_G41_HB), |
Fabian Henze | 38d8a95 | 2009-09-08 00:59:58 +0800 | [diff] [blame] | 2667 | ID(PCI_DEVICE_ID_INTEL_B43_HB), |
Adam Jackson | 107f517 | 2009-12-03 17:14:41 -0500 | [diff] [blame] | 2668 | ID(PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB), |
| 2669 | ID(PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB), |
| 2670 | ID(PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB), |
Dave Airlie | 3ff9916 | 2009-12-08 14:03:47 +1000 | [diff] [blame] | 2671 | ID(PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB), |
Eric Anholt | 1089e30 | 2009-10-22 16:10:52 -0700 | [diff] [blame] | 2672 | ID(PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB), |
Eric Anholt | 954bce5 | 2010-01-07 16:21:46 -0800 | [diff] [blame] | 2673 | ID(PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB), |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2674 | { } |
| 2675 | }; |
| 2676 | |
| 2677 | MODULE_DEVICE_TABLE(pci, agp_intel_pci_table); |
| 2678 | |
| 2679 | static struct pci_driver agp_intel_pci_driver = { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2680 | .name = "agpgart-intel", |
| 2681 | .id_table = agp_intel_pci_table, |
| 2682 | .probe = agp_intel_probe, |
| 2683 | .remove = __devexit_p(agp_intel_remove), |
Alexey Dobriyan | 85be7d6 | 2006-08-12 02:02:02 +0400 | [diff] [blame] | 2684 | #ifdef CONFIG_PM |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2685 | .resume = agp_intel_resume, |
Alexey Dobriyan | 85be7d6 | 2006-08-12 02:02:02 +0400 | [diff] [blame] | 2686 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2687 | }; |
| 2688 | |
| 2689 | static int __init agp_intel_init(void) |
| 2690 | { |
| 2691 | if (agp_off) |
| 2692 | return -EINVAL; |
| 2693 | return pci_register_driver(&agp_intel_pci_driver); |
| 2694 | } |
| 2695 | |
| 2696 | static void __exit agp_intel_cleanup(void) |
| 2697 | { |
| 2698 | pci_unregister_driver(&agp_intel_pci_driver); |
| 2699 | } |
| 2700 | |
| 2701 | module_init(agp_intel_init); |
| 2702 | module_exit(agp_intel_cleanup); |
| 2703 | |
Dave Jones | f4432c5 | 2008-10-20 13:31:45 -0400 | [diff] [blame] | 2704 | MODULE_AUTHOR("Dave Jones <davej@redhat.com>"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2705 | MODULE_LICENSE("GPL and additional rights"); |