blob: 8d524f305633301019d1c9dae0ec721213009919 [file] [log] [blame]
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +03001/*
2 * linux/arch/arm/mach-omap3/sram.S
3 *
4 * Omap3 specific functions that need to be run in internal SRAM
5 *
6 * (C) Copyright 2007
7 * Texas Instruments Inc.
8 * Rajendra Nayak <rnayak@ti.com>
9 *
10 * (C) Copyright 2004
11 * Texas Instruments, <www.ti.com>
12 * Richard Woodruff <r-woodruff2@ti.com>
13 *
14 * This program is free software; you can redistribute it and/or
15 * modify it under the terms of the GNU General Public License as
16 * published by the Free Software Foundation; either version 2 of
17 * the License, or (at your option) any later version.
18 *
19 * This program is distributed in the hope that it will be useful,
20 * but WITHOUT ANY WARRANTY; without even the implied warranty of
21 * MERCHANTABILITY or FITNESS FOR A PARTICULAR /PURPOSE. See the
22 * GNU General Public License for more details.
23 *
24 * You should have received a copy of the GNU General Public License
25 * along with this program; if not, write to the Free Software
26 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
27 * MA 02111-1307 USA
28 */
29#include <linux/linkage.h>
30#include <asm/assembler.h>
31#include <mach/hardware.h>
32
33#include <mach/io.h>
34
35#include "sdrc.h"
36#include "cm.h"
37
38 .text
39
40/*
41 * Change frequency of core dpll
42 * r0 = sdrc_rfr_ctrl r1 = sdrc_actim_ctrla r2 = sdrc_actim_ctrlb r3 = M2
43 */
44ENTRY(omap3_sram_configure_core_dpll)
45 stmfd sp!, {r1-r12, lr} @ store regs to stack
Paul Walmsley69d42552009-05-12 17:27:09 -060046 dsb @ flush buffered writes to interconnect
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030047 cmp r3, #0x2
48 blne configure_sdrc
49 cmp r3, #0x2
50 blne lock_dll
51 cmp r3, #0x1
52 blne unlock_dll
53 bl sdram_in_selfrefresh @ put the SDRAM in self refresh
54 bl configure_core_dpll
55 bl enable_sdrc
56 cmp r3, #0x1
57 blne wait_dll_unlock
58 cmp r3, #0x2
59 blne wait_dll_lock
60 cmp r3, #0x1
61 blne configure_sdrc
Paul Walmsley69d42552009-05-12 17:27:09 -060062 isb @ prevent speculative exec past here
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030063 mov r0, #0 @ return value
64 ldmfd sp!, {r1-r12, pc} @ restore regs and return
65unlock_dll:
66 ldr r4, omap3_sdrc_dlla_ctrl
67 ldr r5, [r4]
68 orr r5, r5, #0x4
Paul Walmsleyd75d9e72009-05-12 17:27:09 -060069 str r5, [r4] @ (no OCP barrier needed)
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030070 bx lr
71lock_dll:
72 ldr r4, omap3_sdrc_dlla_ctrl
73 ldr r5, [r4]
74 bic r5, r5, #0x4
Paul Walmsleyd75d9e72009-05-12 17:27:09 -060075 str r5, [r4] @ (no OCP barrier needed)
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030076 bx lr
77sdram_in_selfrefresh:
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030078 ldr r4, omap3_sdrc_power @ read the SDRC_POWER register
79 ldr r5, [r4] @ read the contents of SDRC_POWER
80 orr r5, r5, #0x40 @ enable self refresh on idle req
81 str r5, [r4] @ write back to SDRC_POWER register
Paul Walmsleyd75d9e72009-05-12 17:27:09 -060082 ldr r5, [r4] @ posted-write barrier for SDRC
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030083 ldr r4, omap3_cm_iclken1_core @ read the CM_ICLKEN1_CORE reg
84 ldr r5, [r4]
Paul Walmsleyd75d9e72009-05-12 17:27:09 -060085 bic r5, r5, #0x2 @ disable iclk bit for SDRC
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030086 str r5, [r4]
87wait_sdrc_idle:
88 ldr r4, omap3_cm_idlest1_core
89 ldr r5, [r4]
90 and r5, r5, #0x2 @ check for SDRC idle
91 cmp r5, #2
92 bne wait_sdrc_idle
93 bx lr
94configure_core_dpll:
95 ldr r4, omap3_cm_clksel1_pll
96 ldr r5, [r4]
97 ldr r6, core_m2_mask_val @ modify m2 for core dpll
98 and r5, r5, r6
99 orr r5, r5, r3, lsl #0x1B @ r3 contains the M2 val
100 str r5, [r4]
Paul Walmsleyd75d9e72009-05-12 17:27:09 -0600101 ldr r5, [r4] @ posted-write barrier for CM
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300102 mov r5, #0x800 @ wait for the clock to stabilise
103 cmp r3, #2
104 bne wait_clk_stable
105 bx lr
106wait_clk_stable:
107 subs r5, r5, #1
108 bne wait_clk_stable
109 nop
110 nop
111 nop
112 nop
113 nop
114 nop
115 nop
116 nop
117 nop
118 nop
119 bx lr
120enable_sdrc:
121 ldr r4, omap3_cm_iclken1_core
122 ldr r5, [r4]
123 orr r5, r5, #0x2 @ enable iclk bit for SDRC
124 str r5, [r4]
125wait_sdrc_idle1:
126 ldr r4, omap3_cm_idlest1_core
127 ldr r5, [r4]
128 and r5, r5, #0x2
129 cmp r5, #0
130 bne wait_sdrc_idle1
131 ldr r4, omap3_sdrc_power
132 ldr r5, [r4]
133 bic r5, r5, #0x40
134 str r5, [r4]
135 bx lr
136wait_dll_lock:
137 ldr r4, omap3_sdrc_dlla_status
138 ldr r5, [r4]
139 and r5, r5, #0x4
140 cmp r5, #0x4
141 bne wait_dll_lock
142 bx lr
143wait_dll_unlock:
144 ldr r4, omap3_sdrc_dlla_status
145 ldr r5, [r4]
146 and r5, r5, #0x4
147 cmp r5, #0x0
148 bne wait_dll_unlock
149 bx lr
150configure_sdrc:
151 ldr r4, omap3_sdrc_rfr_ctrl
152 str r0, [r4]
153 ldr r4, omap3_sdrc_actim_ctrla
154 str r1, [r4]
155 ldr r4, omap3_sdrc_actim_ctrlb
156 str r2, [r4]
Paul Walmsleyd75d9e72009-05-12 17:27:09 -0600157 ldr r2, [r4] @ posted-write barrier for SDRC
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300158 bx lr
159
160omap3_sdrc_power:
161 .word OMAP34XX_SDRC_REGADDR(SDRC_POWER)
162omap3_cm_clksel1_pll:
163 .word OMAP34XX_CM_REGADDR(PLL_MOD, CM_CLKSEL1)
164omap3_cm_idlest1_core:
165 .word OMAP34XX_CM_REGADDR(CORE_MOD, CM_IDLEST)
166omap3_cm_iclken1_core:
167 .word OMAP34XX_CM_REGADDR(CORE_MOD, CM_ICLKEN1)
168omap3_sdrc_rfr_ctrl:
169 .word OMAP34XX_SDRC_REGADDR(SDRC_RFR_CTRL_0)
170omap3_sdrc_actim_ctrla:
171 .word OMAP34XX_SDRC_REGADDR(SDRC_ACTIM_CTRL_A_0)
172omap3_sdrc_actim_ctrlb:
173 .word OMAP34XX_SDRC_REGADDR(SDRC_ACTIM_CTRL_B_0)
174omap3_sdrc_dlla_status:
175 .word OMAP34XX_SDRC_REGADDR(SDRC_DLLA_STATUS)
176omap3_sdrc_dlla_ctrl:
177 .word OMAP34XX_SDRC_REGADDR(SDRC_DLLA_CTRL)
178core_m2_mask_val:
179 .word 0x07FFFFFF
180
181ENTRY(omap3_sram_configure_core_dpll_sz)
182 .word . - omap3_sram_configure_core_dpll