blob: 2edd52ece226bf38f363b9432ef2e88aa3d5c5d2 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Jerome Glisse771fe6b2009-06-05 14:42:42 +020063#include <asm/atomic.h>
64#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
72
Dave Airliec2142712009-09-22 08:50:10 +100073#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020074#include "radeon_mode.h"
75#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020076
77/*
78 * Modules parameters.
79 */
80extern int radeon_no_wb;
81extern int radeon_modeset;
82extern int radeon_dynclks;
83extern int radeon_r4xx_atom;
84extern int radeon_agpmode;
85extern int radeon_vram_limit;
86extern int radeon_gart_size;
87extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020088extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020089extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100090extern int radeon_tv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020091extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040092extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040093extern int radeon_hw_i2c;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020094
95/*
96 * Copy from radeon_drv.h so we don't have to include both and have conflicting
97 * symbol;
98 */
99#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
Jerome Glisse225758d2010-03-09 14:45:10 +0000100#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100101/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200102#define RADEON_IB_POOL_SIZE 16
103#define RADEON_DEBUGFS_MAX_NUM_FILES 32
104#define RADEONFB_CONN_LIMIT 4
Yang Zhaof657c2a2009-09-15 12:21:01 +1000105#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200106
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200107/*
108 * Errata workarounds.
109 */
110enum radeon_pll_errata {
111 CHIP_ERRATA_R300_CG = 0x00000001,
112 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
113 CHIP_ERRATA_PLL_DELAY = 0x00000004
114};
115
116
117struct radeon_device;
118
119
120/*
121 * BIOS.
122 */
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000123#define ATRM_BIOS_PAGE 4096
124
Dave Airlie8edb3812010-03-01 21:50:01 +1100125#if defined(CONFIG_VGA_SWITCHEROO)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000126bool radeon_atrm_supported(struct pci_dev *pdev);
127int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
Dave Airlie8edb3812010-03-01 21:50:01 +1100128#else
129static inline bool radeon_atrm_supported(struct pci_dev *pdev)
130{
131 return false;
132}
133
134static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
135 return -EINVAL;
136}
137#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200138bool radeon_get_bios(struct radeon_device *rdev);
139
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000140
141/*
142 * Dummy page
143 */
144struct radeon_dummy_page {
145 struct page *page;
146 dma_addr_t addr;
147};
148int radeon_dummy_page_init(struct radeon_device *rdev);
149void radeon_dummy_page_fini(struct radeon_device *rdev);
150
151
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200152/*
153 * Clocks
154 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200155struct radeon_clock {
156 struct radeon_pll p1pll;
157 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500158 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200159 struct radeon_pll spll;
160 struct radeon_pll mpll;
161 /* 10 Khz units */
162 uint32_t default_mclk;
163 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500164 uint32_t default_dispclk;
165 uint32_t dp_extclk;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200166};
167
Rafał Miłecki74338742009-11-03 00:53:02 +0100168/*
169 * Power management
170 */
171int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500172void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100173void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400174void radeon_pm_suspend(struct radeon_device *rdev);
175void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500176void radeon_combios_get_power_modes(struct radeon_device *rdev);
177void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Alex Deucher7ac9aa52010-05-27 19:25:54 -0400178void radeon_atom_set_voltage(struct radeon_device *rdev, u16 level);
Alex Deucherf8920342010-06-30 12:02:03 -0400179void rs690_pm_info(struct radeon_device *rdev);
Alex Deucher21a81222010-07-02 12:58:16 -0400180extern u32 rv6xx_get_temp(struct radeon_device *rdev);
181extern u32 rv770_get_temp(struct radeon_device *rdev);
182extern u32 evergreen_get_temp(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000183
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200184/*
185 * Fences.
186 */
187struct radeon_fence_driver {
188 uint32_t scratch_reg;
189 atomic_t seq;
190 uint32_t last_seq;
Jerome Glisse225758d2010-03-09 14:45:10 +0000191 unsigned long last_jiffies;
192 unsigned long last_timeout;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200193 wait_queue_head_t queue;
194 rwlock_t lock;
195 struct list_head created;
196 struct list_head emited;
197 struct list_head signaled;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100198 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200199};
200
201struct radeon_fence {
202 struct radeon_device *rdev;
203 struct kref kref;
204 struct list_head list;
205 /* protected by radeon_fence.lock */
206 uint32_t seq;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200207 bool emited;
208 bool signaled;
209};
210
211int radeon_fence_driver_init(struct radeon_device *rdev);
212void radeon_fence_driver_fini(struct radeon_device *rdev);
213int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
214int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
215void radeon_fence_process(struct radeon_device *rdev);
216bool radeon_fence_signaled(struct radeon_fence *fence);
217int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
218int radeon_fence_wait_next(struct radeon_device *rdev);
219int radeon_fence_wait_last(struct radeon_device *rdev);
220struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
221void radeon_fence_unref(struct radeon_fence **fence);
222
Dave Airliee024e112009-06-24 09:48:08 +1000223/*
224 * Tiling registers
225 */
226struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100227 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000228};
229
230#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200231
232/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100233 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200234 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100235struct radeon_mman {
236 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000237 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100238 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100239 bool mem_global_referenced;
240 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100241};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200242
Jerome Glisse4c788672009-11-20 14:29:23 +0100243struct radeon_bo {
244 /* Protected by gem.mutex */
245 struct list_head list;
246 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100247 u32 placements[3];
248 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100249 struct ttm_buffer_object tbo;
250 struct ttm_bo_kmap_obj kmap;
251 unsigned pin_count;
252 void *kptr;
253 u32 tiling_flags;
254 u32 pitch;
255 int surface_reg;
256 /* Constant after initialization */
257 struct radeon_device *rdev;
258 struct drm_gem_object *gobj;
259};
260
261struct radeon_bo_list {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200262 struct list_head list;
Jerome Glisse4c788672009-11-20 14:29:23 +0100263 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200264 uint64_t gpu_offset;
265 unsigned rdomain;
266 unsigned wdomain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100267 u32 tiling_flags;
Jerome Glissee8652752010-05-19 16:05:50 +0200268 bool reserved;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200269};
270
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200271/*
272 * GEM objects.
273 */
274struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100275 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200276 struct list_head objects;
277};
278
279int radeon_gem_init(struct radeon_device *rdev);
280void radeon_gem_fini(struct radeon_device *rdev);
281int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100282 int alignment, int initial_domain,
283 bool discardable, bool kernel,
284 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200285int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
286 uint64_t *gpu_addr);
287void radeon_gem_object_unpin(struct drm_gem_object *obj);
288
289
290/*
291 * GART structures, functions & helpers
292 */
293struct radeon_mc;
294
295struct radeon_gart_table_ram {
296 volatile uint32_t *ptr;
297};
298
299struct radeon_gart_table_vram {
Jerome Glisse4c788672009-11-20 14:29:23 +0100300 struct radeon_bo *robj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200301 volatile uint32_t *ptr;
302};
303
304union radeon_gart_table {
305 struct radeon_gart_table_ram ram;
306 struct radeon_gart_table_vram vram;
307};
308
Matt Turnera77f1712009-10-14 00:34:41 -0400309#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000310#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Matt Turnera77f1712009-10-14 00:34:41 -0400311
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200312struct radeon_gart {
313 dma_addr_t table_addr;
314 unsigned num_gpu_pages;
315 unsigned num_cpu_pages;
316 unsigned table_size;
317 union radeon_gart_table table;
318 struct page **pages;
319 dma_addr_t *pages_addr;
320 bool ready;
321};
322
323int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
324void radeon_gart_table_ram_free(struct radeon_device *rdev);
325int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
326void radeon_gart_table_vram_free(struct radeon_device *rdev);
327int radeon_gart_init(struct radeon_device *rdev);
328void radeon_gart_fini(struct radeon_device *rdev);
329void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
330 int pages);
331int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
332 int pages, struct page **pagelist);
333
334
335/*
336 * GPU MC structures, functions & helpers
337 */
338struct radeon_mc {
339 resource_size_t aper_size;
340 resource_size_t aper_base;
341 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000342 /* for some chips with <= 32MB we need to lie
343 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000344 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000345 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000346 u64 gtt_size;
347 u64 gtt_start;
348 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000349 u64 vram_start;
350 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200351 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000352 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200353 int vram_mtrr;
354 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000355 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400356 u64 gtt_base_align;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200357};
358
Alex Deucher06b64762010-01-05 11:27:29 -0500359bool radeon_combios_sideport_present(struct radeon_device *rdev);
360bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200361
362/*
363 * GPU scratch registers structures, functions & helpers
364 */
365struct radeon_scratch {
366 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400367 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200368 bool free[32];
369 uint32_t reg[32];
370};
371
372int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
373void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
374
375
376/*
377 * IRQS.
378 */
379struct radeon_irq {
380 bool installed;
381 bool sw_int;
382 /* FIXME: use a define max crtc rather than hardcode it */
Alex Deucher45f9a392010-03-24 13:55:51 -0400383 bool crtc_vblank_int[6];
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +0100384 wait_queue_head_t vblank_queue;
Alex Deucherb500f682009-12-03 13:08:53 -0500385 /* FIXME: use defines for max hpd/dacs */
386 bool hpd[6];
Alex Deucher2031f772010-04-22 12:52:11 -0400387 bool gui_idle;
388 bool gui_idle_acked;
389 wait_queue_head_t idle_queue;
Christian Koenigf2594932010-04-10 03:13:16 +0200390 /* FIXME: use defines for max HDMI blocks */
391 bool hdmi[2];
Dave Airlie1614f8b2009-12-01 16:04:56 +1000392 spinlock_t sw_lock;
393 int sw_refcount;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200394};
395
396int radeon_irq_kms_init(struct radeon_device *rdev);
397void radeon_irq_kms_fini(struct radeon_device *rdev);
Dave Airlie1614f8b2009-12-01 16:04:56 +1000398void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
399void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200400
401/*
402 * CP & ring.
403 */
404struct radeon_ib {
405 struct list_head list;
Jerome Glissee8217672010-02-15 21:36:13 +0100406 unsigned idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200407 uint64_t gpu_addr;
408 struct radeon_fence *fence;
Jerome Glissee8217672010-02-15 21:36:13 +0100409 uint32_t *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200410 uint32_t length_dw;
Jerome Glissee8217672010-02-15 21:36:13 +0100411 bool free;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200412};
413
Dave Airlieecb114a2009-09-15 11:12:56 +1000414/*
415 * locking -
416 * mutex protects scheduled_ibs, ready, alloc_bm
417 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200418struct radeon_ib_pool {
419 struct mutex mutex;
Jerome Glisse4c788672009-11-20 14:29:23 +0100420 struct radeon_bo *robj;
Jerome Glisse9f93ed32010-01-28 18:22:31 +0100421 struct list_head bogus_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200422 struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
423 bool ready;
Jerome Glissee8217672010-02-15 21:36:13 +0100424 unsigned head_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200425};
426
427struct radeon_cp {
Jerome Glisse4c788672009-11-20 14:29:23 +0100428 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200429 volatile uint32_t *ring;
430 unsigned rptr;
431 unsigned wptr;
432 unsigned wptr_old;
433 unsigned ring_size;
434 unsigned ring_free_dw;
435 int count_dw;
436 uint64_t gpu_addr;
437 uint32_t align_mask;
438 uint32_t ptr_mask;
439 struct mutex mutex;
440 bool ready;
441};
442
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500443/*
444 * R6xx+ IH ring
445 */
446struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100447 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500448 volatile uint32_t *ring;
449 unsigned rptr;
450 unsigned wptr;
451 unsigned wptr_old;
452 unsigned ring_size;
453 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500454 uint32_t ptr_mask;
455 spinlock_t lock;
456 bool enabled;
457};
458
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000459struct r600_blit {
Jerome Glisseff82f052010-01-22 15:19:00 +0100460 struct mutex mutex;
Jerome Glisse4c788672009-11-20 14:29:23 +0100461 struct radeon_bo *shader_obj;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000462 u64 shader_gpu_addr;
463 u32 vs_offset, ps_offset;
464 u32 state_offset;
465 u32 state_len;
466 u32 vb_used, vb_total;
467 struct radeon_ib *vb_ib;
468};
469
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200470int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
471void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
472int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
473int radeon_ib_pool_init(struct radeon_device *rdev);
474void radeon_ib_pool_fini(struct radeon_device *rdev);
475int radeon_ib_test(struct radeon_device *rdev);
Jerome Glisse9f93ed32010-01-28 18:22:31 +0100476extern void radeon_ib_bogus_add(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200477/* Ring access between begin & end cannot sleep */
478void radeon_ring_free_size(struct radeon_device *rdev);
Matthew Garrett91700f32010-04-30 15:24:17 -0400479int radeon_ring_alloc(struct radeon_device *rdev, unsigned ndw);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200480int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
Matthew Garrett91700f32010-04-30 15:24:17 -0400481void radeon_ring_commit(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200482void radeon_ring_unlock_commit(struct radeon_device *rdev);
483void radeon_ring_unlock_undo(struct radeon_device *rdev);
484int radeon_ring_test(struct radeon_device *rdev);
485int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
486void radeon_ring_fini(struct radeon_device *rdev);
487
488
489/*
490 * CS.
491 */
492struct radeon_cs_reloc {
493 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100494 struct radeon_bo *robj;
495 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200496 uint32_t handle;
497 uint32_t flags;
498};
499
500struct radeon_cs_chunk {
501 uint32_t chunk_id;
502 uint32_t length_dw;
Dave Airlie513bcb42009-09-23 16:56:27 +1000503 int kpage_idx[2];
504 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200505 uint32_t *kdata;
Dave Airlie513bcb42009-09-23 16:56:27 +1000506 void __user *user_ptr;
507 int last_copied_page;
508 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200509};
510
511struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100512 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200513 struct radeon_device *rdev;
514 struct drm_file *filp;
515 /* chunks */
516 unsigned nchunks;
517 struct radeon_cs_chunk *chunks;
518 uint64_t *chunks_array;
519 /* IB */
520 unsigned idx;
521 /* relocations */
522 unsigned nrelocs;
523 struct radeon_cs_reloc *relocs;
524 struct radeon_cs_reloc **relocs_ptr;
525 struct list_head validated;
526 /* indices of various chunks */
527 int chunk_ib_idx;
528 int chunk_relocs_idx;
529 struct radeon_ib *ib;
530 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000531 unsigned family;
Dave Airlie513bcb42009-09-23 16:56:27 +1000532 int parser_error;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200533};
534
Dave Airlie513bcb42009-09-23 16:56:27 +1000535extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
536extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
537
538
539static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
540{
541 struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
542 u32 pg_idx, pg_offset;
543 u32 idx_value = 0;
544 int new_page;
545
546 pg_idx = (idx * 4) / PAGE_SIZE;
547 pg_offset = (idx * 4) % PAGE_SIZE;
548
549 if (ibc->kpage_idx[0] == pg_idx)
550 return ibc->kpage[0][pg_offset/4];
551 if (ibc->kpage_idx[1] == pg_idx)
552 return ibc->kpage[1][pg_offset/4];
553
554 new_page = radeon_cs_update_pages(p, pg_idx);
555 if (new_page < 0) {
556 p->parser_error = new_page;
557 return 0;
558 }
559
560 idx_value = ibc->kpage[new_page][pg_offset/4];
561 return idx_value;
562}
563
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200564struct radeon_cs_packet {
565 unsigned idx;
566 unsigned type;
567 unsigned reg;
568 unsigned opcode;
569 int count;
570 unsigned one_reg_wr;
571};
572
573typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
574 struct radeon_cs_packet *pkt,
575 unsigned idx, unsigned reg);
576typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
577 struct radeon_cs_packet *pkt);
578
579
580/*
581 * AGP
582 */
583int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +1000584void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +0200585void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200586void radeon_agp_fini(struct radeon_device *rdev);
587
588
589/*
590 * Writeback
591 */
592struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +0100593 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200594 volatile uint32_t *wb;
595 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -0400596 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400597 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200598};
599
Alex Deucher724c80e2010-08-27 18:25:25 -0400600#define RADEON_WB_SCRATCH_OFFSET 0
601#define RADEON_WB_CP_RPTR_OFFSET 1024
602#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherd0f8a852010-09-04 05:04:34 -0400603#define R600_WB_EVENT_OFFSET 3072
Alex Deucher724c80e2010-08-27 18:25:25 -0400604
Jerome Glissec93bb852009-07-13 21:04:08 +0200605/**
606 * struct radeon_pm - power management datas
607 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
608 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
609 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
610 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
611 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
612 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
613 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
614 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
615 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
616 * @sclk: GPU clock Mhz (core bandwith depends of this clock)
617 * @needed_bandwidth: current bandwidth needs
618 *
619 * It keeps track of various data needed to take powermanagement decision.
620 * Bandwith need is used to determine minimun clock of the GPU and memory.
621 * Equation between gpu/memory clock and available bandwidth is hw dependent
622 * (type of memory, bus size, efficiency, ...)
623 */
Alex Deucherce8f5372010-05-07 15:10:16 -0400624
625enum radeon_pm_method {
626 PM_METHOD_PROFILE,
627 PM_METHOD_DYNPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +0100628};
Alex Deucherce8f5372010-05-07 15:10:16 -0400629
630enum radeon_dynpm_state {
631 DYNPM_STATE_DISABLED,
632 DYNPM_STATE_MINIMUM,
633 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000634 DYNPM_STATE_ACTIVE,
635 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -0400636};
637enum radeon_dynpm_action {
638 DYNPM_ACTION_NONE,
639 DYNPM_ACTION_MINIMUM,
640 DYNPM_ACTION_DOWNCLOCK,
641 DYNPM_ACTION_UPCLOCK,
642 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +0100643};
Alex Deucher56278a82009-12-28 13:58:44 -0500644
645enum radeon_voltage_type {
646 VOLTAGE_NONE = 0,
647 VOLTAGE_GPIO,
648 VOLTAGE_VDDC,
649 VOLTAGE_SW
650};
651
Alex Deucher0ec0e742009-12-23 13:21:58 -0500652enum radeon_pm_state_type {
653 POWER_STATE_TYPE_DEFAULT,
654 POWER_STATE_TYPE_POWERSAVE,
655 POWER_STATE_TYPE_BATTERY,
656 POWER_STATE_TYPE_BALANCED,
657 POWER_STATE_TYPE_PERFORMANCE,
658};
659
Alex Deucherce8f5372010-05-07 15:10:16 -0400660enum radeon_pm_profile_type {
661 PM_PROFILE_DEFAULT,
662 PM_PROFILE_AUTO,
663 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -0400664 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -0400665 PM_PROFILE_HIGH,
666};
667
668#define PM_PROFILE_DEFAULT_IDX 0
669#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -0400670#define PM_PROFILE_MID_SH_IDX 2
671#define PM_PROFILE_HIGH_SH_IDX 3
672#define PM_PROFILE_LOW_MH_IDX 4
673#define PM_PROFILE_MID_MH_IDX 5
674#define PM_PROFILE_HIGH_MH_IDX 6
675#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -0400676
677struct radeon_pm_profile {
678 int dpms_off_ps_idx;
679 int dpms_on_ps_idx;
680 int dpms_off_cm_idx;
681 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -0500682};
683
Alex Deucher21a81222010-07-02 12:58:16 -0400684enum radeon_int_thermal_type {
685 THERMAL_TYPE_NONE,
686 THERMAL_TYPE_RV6XX,
687 THERMAL_TYPE_RV770,
688 THERMAL_TYPE_EVERGREEN,
689};
690
Alex Deucher56278a82009-12-28 13:58:44 -0500691struct radeon_voltage {
692 enum radeon_voltage_type type;
693 /* gpio voltage */
694 struct radeon_gpio_rec gpio;
695 u32 delay; /* delay in usec from voltage drop to sclk change */
696 bool active_high; /* voltage drop is active when bit is high */
697 /* VDDC voltage */
698 u8 vddc_id; /* index into vddc voltage table */
699 u8 vddci_id; /* index into vddci voltage table */
700 bool vddci_enabled;
701 /* r6xx+ sw */
702 u32 voltage;
703};
704
Alex Deucherd7311172010-05-03 01:13:14 -0400705/* clock mode flags */
706#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
707
Alex Deucher56278a82009-12-28 13:58:44 -0500708struct radeon_pm_clock_info {
709 /* memory clock */
710 u32 mclk;
711 /* engine clock */
712 u32 sclk;
713 /* voltage info */
714 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -0400715 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -0500716 u32 flags;
717};
718
Alex Deuchera48b9b42010-04-22 14:03:55 -0400719/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -0400720#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400721
Alex Deucher56278a82009-12-28 13:58:44 -0500722struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -0500723 enum radeon_pm_state_type type;
Alex Deucher56278a82009-12-28 13:58:44 -0500724 /* XXX: use a define for num clock modes */
725 struct radeon_pm_clock_info clock_info[8];
726 /* number of valid clock modes in this power state */
727 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -0500728 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400729 /* standardized state flags */
730 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -0400731 u32 misc; /* vbios specific flags */
732 u32 misc2; /* vbios specific flags */
733 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -0500734};
735
Rafał Miłecki27459322010-02-11 22:16:36 +0000736/*
737 * Some modes are overclocked by very low value, accept them
738 */
739#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
740
Jerome Glissec93bb852009-07-13 21:04:08 +0200741struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +0100742 struct mutex mutex;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400743 u32 active_crtcs;
744 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +0100745 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +0100746 bool vblank_sync;
Alex Deucher2031f772010-04-22 12:52:11 -0400747 bool gui_idle;
Jerome Glissec93bb852009-07-13 21:04:08 +0200748 fixed20_12 max_bandwidth;
749 fixed20_12 igp_sideport_mclk;
750 fixed20_12 igp_system_mclk;
751 fixed20_12 igp_ht_link_clk;
752 fixed20_12 igp_ht_link_width;
753 fixed20_12 k8_bandwidth;
754 fixed20_12 sideport_bandwidth;
755 fixed20_12 ht_bandwidth;
756 fixed20_12 core_bandwidth;
757 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -0400758 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +0200759 fixed20_12 needed_bandwidth;
Alex Deucher56278a82009-12-28 13:58:44 -0500760 /* XXX: use a define for num power modes */
761 struct radeon_power_state power_state[8];
762 /* number of valid power states */
763 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400764 int current_power_state_index;
765 int current_clock_mode_index;
766 int requested_power_state_index;
767 int requested_clock_mode_index;
768 int default_power_state_index;
769 u32 current_sclk;
770 u32 current_mclk;
Alex Deucher4d601732010-06-07 18:15:18 -0400771 u32 current_vddc;
Alex Deucher29fb52c2010-03-11 10:01:17 -0500772 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -0400773 /* selected pm method */
774 enum radeon_pm_method pm_method;
775 /* dynpm power management */
776 struct delayed_work dynpm_idle_work;
777 enum radeon_dynpm_state dynpm_state;
778 enum radeon_dynpm_action dynpm_planned_action;
779 unsigned long dynpm_action_timeout;
780 bool dynpm_can_upclock;
781 bool dynpm_can_downclock;
782 /* profile-based power management */
783 enum radeon_pm_profile_type profile;
784 int profile_index;
785 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -0400786 /* internal thermal controller on rv6xx+ */
787 enum radeon_int_thermal_type int_thermal_type;
788 struct device *int_hwmon_dev;
Jerome Glissec93bb852009-07-13 21:04:08 +0200789};
790
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200791
792/*
793 * Benchmarking
794 */
795void radeon_benchmark(struct radeon_device *rdev);
796
797
798/*
Michel Dänzerecc0b322009-07-21 11:23:57 +0200799 * Testing
800 */
801void radeon_test_moves(struct radeon_device *rdev);
802
803
804/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200805 * Debugfs
806 */
807int radeon_debugfs_add_files(struct radeon_device *rdev,
808 struct drm_info_list *files,
809 unsigned nfiles);
810int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200811
812
813/*
814 * ASIC specific functions.
815 */
816struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +0200817 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000818 void (*fini)(struct radeon_device *rdev);
819 int (*resume)(struct radeon_device *rdev);
820 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +1000821 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glisse225758d2010-03-09 14:45:10 +0000822 bool (*gpu_is_lockup)(struct radeon_device *rdev);
Jerome Glissea2d07b72010-03-09 14:45:11 +0000823 int (*asic_reset)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200824 void (*gart_tlb_flush)(struct radeon_device *rdev);
825 int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
826 int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
827 void (*cp_fini)(struct radeon_device *rdev);
828 void (*cp_disable)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000829 void (*cp_commit)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200830 void (*ring_start)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000831 int (*ring_test)(struct radeon_device *rdev);
832 void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200833 int (*irq_set)(struct radeon_device *rdev);
834 int (*irq_process)(struct radeon_device *rdev);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200835 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200836 void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
837 int (*cs_parse)(struct radeon_cs_parser *p);
838 int (*copy_blit)(struct radeon_device *rdev,
839 uint64_t src_offset,
840 uint64_t dst_offset,
841 unsigned num_pages,
842 struct radeon_fence *fence);
843 int (*copy_dma)(struct radeon_device *rdev,
844 uint64_t src_offset,
845 uint64_t dst_offset,
846 unsigned num_pages,
847 struct radeon_fence *fence);
848 int (*copy)(struct radeon_device *rdev,
849 uint64_t src_offset,
850 uint64_t dst_offset,
851 unsigned num_pages,
852 struct radeon_fence *fence);
Rafał Miłecki74338742009-11-03 00:53:02 +0100853 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200854 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
Rafał Miłecki74338742009-11-03 00:53:02 +0100855 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200856 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
Alex Deucherc836a412009-12-23 10:07:50 -0500857 int (*get_pcie_lanes)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200858 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
859 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Dave Airliee024e112009-06-24 09:48:08 +1000860 int (*set_surface_reg)(struct radeon_device *rdev, int reg,
861 uint32_t tiling_flags, uint32_t pitch,
862 uint32_t offset, uint32_t obj_size);
Daniel Vetter9479c542010-03-11 21:19:16 +0000863 void (*clear_surface_reg)(struct radeon_device *rdev, int reg);
Jerome Glissec93bb852009-07-13 21:04:08 +0200864 void (*bandwidth_update)(struct radeon_device *rdev);
Alex Deucher429770b2009-12-04 15:26:55 -0500865 void (*hpd_init)(struct radeon_device *rdev);
866 void (*hpd_fini)(struct radeon_device *rdev);
867 bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
868 void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
Jerome Glisse062b3892010-02-04 20:36:39 +0100869 /* ioctl hw specific callback. Some hw might want to perform special
870 * operation on specific ioctl. For instance on wait idle some hw
871 * might want to perform and HDP flush through MMIO as it seems that
872 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
873 * through ring.
874 */
875 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
Alex Deucherdef9ba92010-04-22 12:39:58 -0400876 bool (*gui_idle)(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400877 /* power management */
Alex Deucher49e02b72010-04-23 17:57:27 -0400878 void (*pm_misc)(struct radeon_device *rdev);
879 void (*pm_prepare)(struct radeon_device *rdev);
880 void (*pm_finish)(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400881 void (*pm_init_profile)(struct radeon_device *rdev);
882 void (*pm_get_dynpm_state)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200883};
884
Jerome Glisse21f9a432009-09-11 15:55:33 +0200885/*
886 * Asic structures
887 */
Jerome Glisse225758d2010-03-09 14:45:10 +0000888struct r100_gpu_lockup {
889 unsigned long last_jiffies;
890 u32 last_cp_rptr;
891};
892
Dave Airlie551ebd82009-09-01 15:25:57 +1000893struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +0000894 const unsigned *reg_safe_bm;
895 unsigned reg_safe_bm_size;
896 u32 hdp_cntl;
897 struct r100_gpu_lockup lockup;
Dave Airlie551ebd82009-09-01 15:25:57 +1000898};
899
Jerome Glisse21f9a432009-09-11 15:55:33 +0200900struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +0000901 const unsigned *reg_safe_bm;
902 unsigned reg_safe_bm_size;
903 u32 resync_scratch;
904 u32 hdp_cntl;
905 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +0200906};
907
908struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +0000909 unsigned max_pipes;
910 unsigned max_tile_pipes;
911 unsigned max_simds;
912 unsigned max_backends;
913 unsigned max_gprs;
914 unsigned max_threads;
915 unsigned max_stack_entries;
916 unsigned max_hw_contexts;
917 unsigned max_gs_threads;
918 unsigned sx_max_export_size;
919 unsigned sx_max_export_pos_size;
920 unsigned sx_max_export_smx_size;
921 unsigned sq_num_cf_insts;
922 unsigned tiling_nbanks;
923 unsigned tiling_npipes;
924 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -0400925 unsigned tile_config;
Jerome Glisse225758d2010-03-09 14:45:10 +0000926 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +0200927};
928
929struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +0000930 unsigned max_pipes;
931 unsigned max_tile_pipes;
932 unsigned max_simds;
933 unsigned max_backends;
934 unsigned max_gprs;
935 unsigned max_threads;
936 unsigned max_stack_entries;
937 unsigned max_hw_contexts;
938 unsigned max_gs_threads;
939 unsigned sx_max_export_size;
940 unsigned sx_max_export_pos_size;
941 unsigned sx_max_export_smx_size;
942 unsigned sq_num_cf_insts;
943 unsigned sx_num_of_sets;
944 unsigned sc_prim_fifo_size;
945 unsigned sc_hiz_tile_fifo_size;
946 unsigned sc_earlyz_tile_fifo_fize;
947 unsigned tiling_nbanks;
948 unsigned tiling_npipes;
949 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -0400950 unsigned tile_config;
Jerome Glisse225758d2010-03-09 14:45:10 +0000951 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +0200952};
953
Alex Deucher32fcdbf2010-03-24 13:33:47 -0400954struct evergreen_asic {
955 unsigned num_ses;
956 unsigned max_pipes;
957 unsigned max_tile_pipes;
958 unsigned max_simds;
959 unsigned max_backends;
960 unsigned max_gprs;
961 unsigned max_threads;
962 unsigned max_stack_entries;
963 unsigned max_hw_contexts;
964 unsigned max_gs_threads;
965 unsigned sx_max_export_size;
966 unsigned sx_max_export_pos_size;
967 unsigned sx_max_export_smx_size;
968 unsigned sq_num_cf_insts;
969 unsigned sx_num_of_sets;
970 unsigned sc_prim_fifo_size;
971 unsigned sc_hiz_tile_fifo_size;
972 unsigned sc_earlyz_tile_fifo_size;
973 unsigned tiling_nbanks;
974 unsigned tiling_npipes;
975 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -0400976 unsigned tile_config;
Alex Deucher32fcdbf2010-03-24 13:33:47 -0400977};
978
Jerome Glisse068a1172009-06-17 13:28:30 +0200979union radeon_asic_config {
980 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +1000981 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000982 struct r600_asic r600;
983 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -0400984 struct evergreen_asic evergreen;
Jerome Glisse068a1172009-06-17 13:28:30 +0200985};
986
Daniel Vetter0a10c852010-03-11 21:19:14 +0000987/*
988 * asic initizalization from radeon_asic.c
989 */
990void radeon_agp_disable(struct radeon_device *rdev);
991int radeon_asic_init(struct radeon_device *rdev);
992
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200993
994/*
995 * IOCTL.
996 */
997int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
998 struct drm_file *filp);
999int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
1000 struct drm_file *filp);
1001int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
1002 struct drm_file *file_priv);
1003int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
1004 struct drm_file *file_priv);
1005int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1006 struct drm_file *file_priv);
1007int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
1008 struct drm_file *file_priv);
1009int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1010 struct drm_file *filp);
1011int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
1012 struct drm_file *filp);
1013int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
1014 struct drm_file *filp);
1015int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1016 struct drm_file *filp);
1017int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10001018int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
1019 struct drm_file *filp);
1020int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
1021 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001022
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001023/* VRAM scratch page for HDP bug */
1024struct r700_vram_scratch {
1025 struct radeon_bo *robj;
1026 volatile uint32_t *ptr;
1027};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001028
1029/*
1030 * Core structure, functions and helpers.
1031 */
1032typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1033typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1034
1035struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001036 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001037 struct drm_device *ddev;
1038 struct pci_dev *pdev;
1039 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02001040 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001041 enum radeon_family family;
1042 unsigned long flags;
1043 int usec_timeout;
1044 enum radeon_pll_errata pll_errata;
1045 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04001046 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001047 int disp_priority;
1048 /* BIOS */
1049 uint8_t *bios;
1050 bool is_atom_bios;
1051 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01001052 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001053 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10001054 resource_size_t rmmio_base;
1055 resource_size_t rmmio_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001056 void *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001057 radeon_rreg_t mc_rreg;
1058 radeon_wreg_t mc_wreg;
1059 radeon_rreg_t pll_rreg;
1060 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10001061 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001062 radeon_rreg_t pciep_rreg;
1063 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04001064 /* io port */
1065 void __iomem *rio_mem;
1066 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001067 struct radeon_clock clock;
1068 struct radeon_mc mc;
1069 struct radeon_gart gart;
1070 struct radeon_mode_info mode_info;
1071 struct radeon_scratch scratch;
1072 struct radeon_mman mman;
1073 struct radeon_fence_driver fence_drv;
1074 struct radeon_cp cp;
1075 struct radeon_ib_pool ib_pool;
1076 struct radeon_irq irq;
1077 struct radeon_asic *asic;
1078 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02001079 struct radeon_pm pm;
Yang Zhaof657c2a2009-09-15 12:21:01 +10001080 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001081 struct mutex cs_mutex;
1082 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001083 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001084 bool gpu_lockup;
1085 bool shutdown;
1086 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10001087 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02001088 bool accel_working;
Dave Airliee024e112009-06-24 09:48:08 +10001089 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001090 const struct firmware *me_fw; /* all family ME firmware */
1091 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001092 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001093 struct r600_blit r600_blit;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001094 struct r700_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04001095 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001096 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucherd4877cf2009-12-04 16:56:37 -05001097 struct workqueue_struct *wq;
1098 struct work_struct hotplug_work;
Alex Deucher18917b62010-02-01 16:02:25 -05001099 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05001100 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Matthew Garrett5876dd22010-04-26 15:52:20 -04001101 struct mutex vram_mutex;
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001102
1103 /* audio stuff */
Rafał Miłecki7eea7e92010-06-19 12:24:56 +02001104 bool audio_enabled;
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001105 struct timer_list audio_timer;
1106 int audio_channels;
1107 int audio_rate;
1108 int audio_bits_per_sample;
1109 uint8_t audio_status_bits;
1110 uint8_t audio_category_code;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001111
1112 bool powered_down;
Alex Deucherce8f5372010-05-07 15:10:16 -04001113 struct notifier_block acpi_nb;
Dave Airlieab9e1f52010-07-13 11:11:11 +10001114 /* only one userspace can use Hyperz features at a time */
1115 struct drm_file *hyperz_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04001116 /* i2c buses */
1117 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001118};
1119
1120int radeon_device_init(struct radeon_device *rdev,
1121 struct drm_device *ddev,
1122 struct pci_dev *pdev,
1123 uint32_t flags);
1124void radeon_device_fini(struct radeon_device *rdev);
1125int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1126
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001127/* r600 blit */
1128int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
1129void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
1130void r600_kms_blit_copy(struct radeon_device *rdev,
1131 u64 src_gpu_addr, u64 dst_gpu_addr,
1132 int size_bytes);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -04001133/* evergreen blit */
1134int evergreen_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
1135void evergreen_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
1136void evergreen_kms_blit_copy(struct radeon_device *rdev,
1137 u64 src_gpu_addr, u64 dst_gpu_addr,
1138 int size_bytes);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001139
Dave Airliede1b2892009-08-12 18:43:14 +10001140static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
1141{
Alex Deucher07bec2d2010-01-13 19:09:12 -05001142 if (reg < rdev->rmmio_size)
Dave Airliede1b2892009-08-12 18:43:14 +10001143 return readl(((void __iomem *)rdev->rmmio) + reg);
1144 else {
1145 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
1146 return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
1147 }
1148}
1149
1150static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1151{
Alex Deucher07bec2d2010-01-13 19:09:12 -05001152 if (reg < rdev->rmmio_size)
Dave Airliede1b2892009-08-12 18:43:14 +10001153 writel(v, ((void __iomem *)rdev->rmmio) + reg);
1154 else {
1155 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
1156 writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
1157 }
1158}
1159
Alex Deucher351a52a2010-06-30 11:52:50 -04001160static inline u32 r100_io_rreg(struct radeon_device *rdev, u32 reg)
1161{
1162 if (reg < rdev->rio_mem_size)
1163 return ioread32(rdev->rio_mem + reg);
1164 else {
1165 iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
1166 return ioread32(rdev->rio_mem + RADEON_MM_DATA);
1167 }
1168}
1169
1170static inline void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v)
1171{
1172 if (reg < rdev->rio_mem_size)
1173 iowrite32(v, rdev->rio_mem + reg);
1174 else {
1175 iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
1176 iowrite32(v, rdev->rio_mem + RADEON_MM_DATA);
1177 }
1178}
1179
Jerome Glisse4c788672009-11-20 14:29:23 +01001180/*
1181 * Cast helper
1182 */
1183#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001184
1185/*
1186 * Registers read & write functions.
1187 */
1188#define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
1189#define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
Dave Airliede1b2892009-08-12 18:43:14 +10001190#define RREG32(reg) r100_mm_rreg(rdev, (reg))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001191#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
Dave Airliede1b2892009-08-12 18:43:14 +10001192#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001193#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1194#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1195#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1196#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1197#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1198#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10001199#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1200#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Rafał Miłeckiaa5120d2010-02-18 20:24:28 +00001201#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
1202#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001203#define WREG32_P(reg, val, mask) \
1204 do { \
1205 uint32_t tmp_ = RREG32(reg); \
1206 tmp_ &= (mask); \
1207 tmp_ |= ((val) & ~(mask)); \
1208 WREG32(reg, tmp_); \
1209 } while (0)
1210#define WREG32_PLL_P(reg, val, mask) \
1211 do { \
1212 uint32_t tmp_ = RREG32_PLL(reg); \
1213 tmp_ &= (mask); \
1214 tmp_ |= ((val) & ~(mask)); \
1215 WREG32_PLL(reg, tmp_); \
1216 } while (0)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001217#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
Alex Deucher351a52a2010-06-30 11:52:50 -04001218#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
1219#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001220
Dave Airliede1b2892009-08-12 18:43:14 +10001221/*
1222 * Indirect registers accessor
1223 */
1224static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1225{
1226 uint32_t r;
1227
1228 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1229 r = RREG32(RADEON_PCIE_DATA);
1230 return r;
1231}
1232
1233static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1234{
1235 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1236 WREG32(RADEON_PCIE_DATA, (v));
1237}
1238
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001239void r100_pll_errata_after_index(struct radeon_device *rdev);
1240
1241
1242/*
1243 * ASICs helpers.
1244 */
Dave Airlieb995e432009-07-14 02:02:32 +10001245#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1246 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001247#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1248 (rdev->family == CHIP_RV200) || \
1249 (rdev->family == CHIP_RS100) || \
1250 (rdev->family == CHIP_RS200) || \
1251 (rdev->family == CHIP_RV250) || \
1252 (rdev->family == CHIP_RV280) || \
1253 (rdev->family == CHIP_RS300))
1254#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1255 (rdev->family == CHIP_RV350) || \
1256 (rdev->family == CHIP_R350) || \
1257 (rdev->family == CHIP_RV380) || \
1258 (rdev->family == CHIP_R420) || \
1259 (rdev->family == CHIP_R423) || \
1260 (rdev->family == CHIP_RV410) || \
1261 (rdev->family == CHIP_RS400) || \
1262 (rdev->family == CHIP_RS480))
1263#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
1264#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1265#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001266#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001267
1268/*
1269 * BIOS helpers.
1270 */
1271#define RBIOS8(i) (rdev->bios[i])
1272#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1273#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1274
1275int radeon_combios_init(struct radeon_device *rdev);
1276void radeon_combios_fini(struct radeon_device *rdev);
1277int radeon_atombios_init(struct radeon_device *rdev);
1278void radeon_atombios_fini(struct radeon_device *rdev);
1279
1280
1281/*
1282 * RING helpers.
1283 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001284static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
1285{
1286#if DRM_DEBUG_CODE
1287 if (rdev->cp.count_dw <= 0) {
1288 DRM_ERROR("radeon: writting more dword to ring than expected !\n");
1289 }
1290#endif
1291 rdev->cp.ring[rdev->cp.wptr++] = v;
1292 rdev->cp.wptr &= rdev->cp.ptr_mask;
1293 rdev->cp.count_dw--;
1294 rdev->cp.ring_free_dw--;
1295}
1296
1297
1298/*
1299 * ASICs macro.
1300 */
Jerome Glisse068a1172009-06-17 13:28:30 +02001301#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001302#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1303#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1304#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001305#define radeon_cs_parse(p) rdev->asic->cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10001306#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glisse225758d2010-03-09 14:45:10 +00001307#define radeon_gpu_is_lockup(rdev) (rdev)->asic->gpu_is_lockup((rdev))
Jerome Glissea2d07b72010-03-09 14:45:11 +00001308#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001309#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
1310#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001311#define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001312#define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001313#define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
1314#define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001315#define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
1316#define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
Michel Dänzer7ed220d2009-08-13 11:10:51 +02001317#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001318#define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
1319#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
1320#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
1321#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
Rafał Miłecki74338742009-11-03 00:53:02 +01001322#define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001323#define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
Rafał Miłecki74338742009-11-03 00:53:02 +01001324#define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
Rafał Miłecki93e7de72009-11-04 23:34:10 +01001325#define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
Alex Deucherc836a412009-12-23 10:07:50 -05001326#define radeon_get_pcie_lanes(rdev) (rdev)->asic->get_pcie_lanes((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001327#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
1328#define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
Dave Airliee024e112009-06-24 09:48:08 +10001329#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
1330#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
Jerome Glissec93bb852009-07-13 21:04:08 +02001331#define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
Alex Deucher429770b2009-12-04 15:26:55 -05001332#define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
1333#define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
1334#define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
1335#define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
Alex Deucherdef9ba92010-04-22 12:39:58 -04001336#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera4248162010-04-24 14:50:23 -04001337#define radeon_pm_misc(rdev) (rdev)->asic->pm_misc((rdev))
1338#define radeon_pm_prepare(rdev) (rdev)->asic->pm_prepare((rdev))
1339#define radeon_pm_finish(rdev) (rdev)->asic->pm_finish((rdev))
Alex Deucherce8f5372010-05-07 15:10:16 -04001340#define radeon_pm_init_profile(rdev) (rdev)->asic->pm_init_profile((rdev))
1341#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm_get_dynpm_state((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001342
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001343/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001344/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001345extern int radeon_gpu_reset(struct radeon_device *rdev);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001346extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001347extern int radeon_gart_table_vram_pin(struct radeon_device *rdev);
Dave Airlie82568562010-02-05 16:00:07 +10001348extern void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001349extern int radeon_modeset_init(struct radeon_device *rdev);
1350extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001351extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04001352extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04001353extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10001354extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001355extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04001356extern void radeon_wb_fini(struct radeon_device *rdev);
1357extern int radeon_wb_init(struct radeon_device *rdev);
1358extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001359extern void radeon_surface_init(struct radeon_device *rdev);
1360extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001361extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001362extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01001363extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01001364extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00001365extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1366extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001367extern int radeon_resume_kms(struct drm_device *dev);
1368extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001369
Jerome Glissea18d7ea2009-09-09 22:23:27 +02001370/* r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 */
Jerome Glisse225758d2010-03-09 14:45:10 +00001371extern void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp);
1372extern bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001373
Jerome Glissed4550902009-10-01 10:12:06 +02001374/* rv200,rv250,rv280 */
1375extern void r200_set_safe_registers(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001376
1377/* r300,r350,rv350,rv370,rv380 */
1378extern void r300_set_reg_safe(struct radeon_device *rdev);
1379extern void r300_mc_program(struct radeon_device *rdev);
Jerome Glissed594e462010-02-17 21:54:29 +00001380extern void r300_mc_init(struct radeon_device *rdev);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001381extern void r300_clock_startup(struct radeon_device *rdev);
1382extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001383extern int rv370_pcie_gart_init(struct radeon_device *rdev);
1384extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
1385extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001386extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
Jerome Glissea18d7ea2009-09-09 22:23:27 +02001387
Jerome Glisse905b6822009-09-09 22:24:20 +02001388/* r420,r423,rv410 */
Jerome Glisse21f9a432009-09-11 15:55:33 +02001389extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
1390extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001391extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001392extern void r420_pipes_init(struct radeon_device *rdev);
Jerome Glisse905b6822009-09-09 22:24:20 +02001393
Jerome Glisse21f9a432009-09-11 15:55:33 +02001394/* rv515 */
Jerome Glissed39c3b82009-09-28 18:34:43 +02001395struct rv515_mc_save {
1396 u32 d1vga_control;
1397 u32 d2vga_control;
1398 u32 vga_render_control;
1399 u32 vga_hdp_control;
1400 u32 d1crtc_control;
1401 u32 d2crtc_control;
1402};
Jerome Glisse21f9a432009-09-11 15:55:33 +02001403extern void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001404extern void rv515_vga_render_disable(struct radeon_device *rdev);
1405extern void rv515_set_safe_registers(struct radeon_device *rdev);
Jerome Glissef0ed1f62009-09-28 20:39:19 +02001406extern void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
1407extern void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
1408extern void rv515_clock_startup(struct radeon_device *rdev);
1409extern void rv515_debugfs(struct radeon_device *rdev);
1410extern int rv515_suspend(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001411
Jerome Glisse3bc68532009-10-01 09:39:24 +02001412/* rs400 */
1413extern int rs400_gart_init(struct radeon_device *rdev);
1414extern int rs400_gart_enable(struct radeon_device *rdev);
1415extern void rs400_gart_adjust_size(struct radeon_device *rdev);
1416extern void rs400_gart_disable(struct radeon_device *rdev);
1417extern void rs400_gart_fini(struct radeon_device *rdev);
1418
1419/* rs600 */
1420extern void rs600_set_safe_registers(struct radeon_device *rdev);
Jerome Glisseac447df2009-09-30 22:18:43 +02001421extern int rs600_irq_set(struct radeon_device *rdev);
1422extern void rs600_irq_disable(struct radeon_device *rdev);
Jerome Glisse3bc68532009-10-01 09:39:24 +02001423
Jerome Glisse21f9a432009-09-11 15:55:33 +02001424/* rs690, rs740 */
1425extern void rs690_line_buffer_adjust(struct radeon_device *rdev,
1426 struct drm_display_mode *mode1,
1427 struct drm_display_mode *mode2);
1428
1429/* r600, rv610, rv630, rv620, rv635, rv670, rs780, rs880 */
Jerome Glissed594e462010-02-17 21:54:29 +00001430extern void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001431extern bool r600_card_posted(struct radeon_device *rdev);
1432extern void r600_cp_stop(struct radeon_device *rdev);
Alex Deucherfe251e22010-03-24 13:36:43 -04001433extern int r600_cp_start(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001434extern void r600_ring_init(struct radeon_device *rdev, unsigned ring_size);
1435extern int r600_cp_resume(struct radeon_device *rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01001436extern void r600_cp_fini(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001437extern int r600_count_pipe_bits(uint32_t val);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001438extern int r600_mc_wait_for_idle(struct radeon_device *rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001439extern int r600_pcie_gart_init(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001440extern void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
1441extern int r600_ib_test(struct radeon_device *rdev);
1442extern int r600_ring_test(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001443extern void r600_scratch_init(struct radeon_device *rdev);
1444extern int r600_blit_init(struct radeon_device *rdev);
1445extern void r600_blit_fini(struct radeon_device *rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001446extern int r600_init_microcode(struct radeon_device *rdev);
Jerome Glissea2d07b72010-03-09 14:45:11 +00001447extern int r600_asic_reset(struct radeon_device *rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001448/* r600 irq */
1449extern int r600_irq_init(struct radeon_device *rdev);
1450extern void r600_irq_fini(struct radeon_device *rdev);
1451extern void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
1452extern int r600_irq_set(struct radeon_device *rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01001453extern void r600_irq_suspend(struct radeon_device *rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -04001454extern void r600_disable_interrupts(struct radeon_device *rdev);
1455extern void r600_rlc_stop(struct radeon_device *rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01001456/* r600 audio */
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001457extern int r600_audio_init(struct radeon_device *rdev);
1458extern int r600_audio_tmds_index(struct drm_encoder *encoder);
1459extern void r600_audio_set_clock(struct drm_encoder *encoder, int clock);
Christian König58bd0862010-04-05 22:14:55 +02001460extern int r600_audio_channels(struct radeon_device *rdev);
1461extern int r600_audio_bits_per_sample(struct radeon_device *rdev);
1462extern int r600_audio_rate(struct radeon_device *rdev);
1463extern uint8_t r600_audio_status_bits(struct radeon_device *rdev);
1464extern uint8_t r600_audio_category_code(struct radeon_device *rdev);
Christian Koenigf2594932010-04-10 03:13:16 +02001465extern void r600_audio_schedule_polling(struct radeon_device *rdev);
Christian König58bd0862010-04-05 22:14:55 +02001466extern void r600_audio_enable_polling(struct drm_encoder *encoder);
1467extern void r600_audio_disable_polling(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001468extern void r600_audio_fini(struct radeon_device *rdev);
1469extern void r600_hdmi_init(struct drm_encoder *encoder);
Rafał Miłecki2cd62182010-03-08 22:14:01 +00001470extern void r600_hdmi_enable(struct drm_encoder *encoder);
1471extern void r600_hdmi_disable(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001472extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
1473extern int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder);
Christian König58bd0862010-04-05 22:14:55 +02001474extern void r600_hdmi_update_audio_settings(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001475
Alex Deucherfe251e22010-03-24 13:36:43 -04001476extern void r700_cp_stop(struct radeon_device *rdev);
1477extern void r700_cp_fini(struct radeon_device *rdev);
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001478extern void evergreen_disable_interrupt_state(struct radeon_device *rdev);
1479extern int evergreen_irq_set(struct radeon_device *rdev);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -04001480extern int evergreen_blit_init(struct radeon_device *rdev);
1481extern void evergreen_blit_fini(struct radeon_device *rdev);
Alex Deucherfe251e22010-03-24 13:36:43 -04001482
Alberto Miloned7a29522010-07-06 11:40:24 -04001483/* radeon_acpi.c */
1484#if defined(CONFIG_ACPI)
1485extern int radeon_acpi_init(struct radeon_device *rdev);
1486#else
1487static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
1488#endif
1489
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001490/* evergreen */
1491struct evergreen_mc_save {
1492 u32 vga_control[6];
1493 u32 vga_render_control;
1494 u32 vga_hdp_control;
1495 u32 crtc_control[6];
1496};
1497
Jerome Glisse4c788672009-11-20 14:29:23 +01001498#include "radeon_object.h"
1499
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001500#endif