blob: 596737afdf28070e53457163990cc19ee11be1ed [file] [log] [blame]
Manu Gautam5143b252012-01-05 19:25:23 -08001/* Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
18#include <linux/clkdev.h>
Hemant Kumard86c4882012-01-24 19:39:37 -080019#include <linux/dma-mapping.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070020#include <mach/irqs-8064.h>
21#include <mach/board.h>
22#include <mach/msm_iomap.h>
Yan He06913ce2011-08-26 16:33:46 -070023#include <mach/usbdiag.h>
24#include <mach/msm_sps.h>
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070025#include <mach/dma.h>
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -080026#include <sound/msm-dai-q6.h>
27#include <sound/apr_audio.h>
Gagan Mac8a7a5d32011-11-11 16:43:06 -070028#include <mach/msm_bus_board.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060029#include <mach/rpm.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070030#include "clock.h"
31#include "devices.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070032#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060033#include "rpm_stats.h"
34#include "rpm_log.h"
35#include "mpm.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070036
37/* Address of GSBI blocks */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070038#define MSM_GSBI1_PHYS 0x12440000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070039#define MSM_GSBI3_PHYS 0x16200000
Harini Jayaramanc4c58692011-07-19 14:50:10 -060040#define MSM_GSBI4_PHYS 0x16300000
41#define MSM_GSBI5_PHYS 0x1A200000
42#define MSM_GSBI6_PHYS 0x16500000
43#define MSM_GSBI7_PHYS 0x16600000
44
Kenneth Heitke748593a2011-07-15 15:45:11 -060045/* GSBI UART devices */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070046#define MSM_UART1DM_PHYS (MSM_GSBI1_PHYS + 0x10000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070047#define MSM_UART3DM_PHYS (MSM_GSBI3_PHYS + 0x40000)
48
Harini Jayaramanc4c58692011-07-19 14:50:10 -060049/* GSBI QUP devices */
50#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
51#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
52#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
53#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
54#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
55#define MSM_QUP_SIZE SZ_4K
56
Kenneth Heitke36920d32011-07-20 16:44:30 -060057/* Address of SSBI CMD */
58#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
59#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
60#define MSM_PMIC_SSBI_SIZE SZ_4K
Harini Jayaramanc4c58692011-07-19 14:50:10 -060061
Hemant Kumarcaa09092011-07-30 00:26:33 -070062/* Address of HS USBOTG1 */
Hemant Kumard86c4882012-01-24 19:39:37 -080063#define MSM_HSUSB1_PHYS 0x12500000
64#define MSM_HSUSB1_SIZE SZ_4K
Hemant Kumarcaa09092011-07-30 00:26:33 -070065
Jeff Ohlstein7e668552011-10-06 16:17:25 -070066static struct msm_watchdog_pdata msm_watchdog_pdata = {
67 .pet_time = 10000,
68 .bark_time = 11000,
69 .has_secure = true,
70};
71
72struct platform_device msm8064_device_watchdog = {
73 .name = "msm_watchdog",
74 .id = -1,
75 .dev = {
76 .platform_data = &msm_watchdog_pdata,
77 },
78};
79
Joel King0581896d2011-07-19 16:43:28 -070080static struct resource msm_dmov_resource[] = {
81 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -080082 .start = ADM_0_SCSS_1_IRQ,
Joel King0581896d2011-07-19 16:43:28 -070083 .flags = IORESOURCE_IRQ,
84 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070085 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -080086 .start = 0x18320000,
87 .end = 0x18320000 + SZ_1M - 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070088 .flags = IORESOURCE_MEM,
89 },
90};
91
92static struct msm_dmov_pdata msm_dmov_pdata = {
Jeff Ohlstein4af72692011-11-07 15:59:17 -080093 .sd = 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070094 .sd_size = 0x800,
Joel King0581896d2011-07-19 16:43:28 -070095};
96
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -070097struct platform_device apq8064_device_dmov = {
Joel King0581896d2011-07-19 16:43:28 -070098 .name = "msm_dmov",
99 .id = -1,
100 .resource = msm_dmov_resource,
101 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700102 .dev = {
103 .platform_data = &msm_dmov_pdata,
104 },
Joel King0581896d2011-07-19 16:43:28 -0700105};
106
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700107static struct resource resources_uart_gsbi1[] = {
108 {
109 .start = APQ8064_GSBI1_UARTDM_IRQ,
110 .end = APQ8064_GSBI1_UARTDM_IRQ,
111 .flags = IORESOURCE_IRQ,
112 },
113 {
114 .start = MSM_UART1DM_PHYS,
115 .end = MSM_UART1DM_PHYS + PAGE_SIZE - 1,
116 .name = "uartdm_resource",
117 .flags = IORESOURCE_MEM,
118 },
119 {
120 .start = MSM_GSBI1_PHYS,
121 .end = MSM_GSBI1_PHYS + PAGE_SIZE - 1,
122 .name = "gsbi_resource",
123 .flags = IORESOURCE_MEM,
124 },
125};
126
127struct platform_device apq8064_device_uart_gsbi1 = {
128 .name = "msm_serial_hsl",
129 .id = 0,
130 .num_resources = ARRAY_SIZE(resources_uart_gsbi1),
131 .resource = resources_uart_gsbi1,
132};
133
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700134static struct resource resources_uart_gsbi3[] = {
135 {
136 .start = GSBI3_UARTDM_IRQ,
137 .end = GSBI3_UARTDM_IRQ,
138 .flags = IORESOURCE_IRQ,
139 },
140 {
141 .start = MSM_UART3DM_PHYS,
142 .end = MSM_UART3DM_PHYS + PAGE_SIZE - 1,
143 .name = "uartdm_resource",
144 .flags = IORESOURCE_MEM,
145 },
146 {
147 .start = MSM_GSBI3_PHYS,
148 .end = MSM_GSBI3_PHYS + PAGE_SIZE - 1,
149 .name = "gsbi_resource",
150 .flags = IORESOURCE_MEM,
151 },
152};
153
154struct platform_device apq8064_device_uart_gsbi3 = {
155 .name = "msm_serial_hsl",
156 .id = 0,
157 .num_resources = ARRAY_SIZE(resources_uart_gsbi3),
158 .resource = resources_uart_gsbi3,
159};
160
Kenneth Heitke748593a2011-07-15 15:45:11 -0600161static struct resource resources_qup_i2c_gsbi4[] = {
162 {
163 .name = "gsbi_qup_i2c_addr",
164 .start = MSM_GSBI4_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600165 .end = MSM_GSBI4_PHYS + 4 - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600166 .flags = IORESOURCE_MEM,
167 },
168 {
169 .name = "qup_phys_addr",
170 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600171 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600172 .flags = IORESOURCE_MEM,
173 },
174 {
175 .name = "qup_err_intr",
176 .start = GSBI4_QUP_IRQ,
177 .end = GSBI4_QUP_IRQ,
178 .flags = IORESOURCE_IRQ,
179 },
180};
181
182struct platform_device apq8064_device_qup_i2c_gsbi4 = {
183 .name = "qup_i2c",
184 .id = 4,
185 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
186 .resource = resources_qup_i2c_gsbi4,
187};
188
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700189static struct resource resources_qup_spi_gsbi5[] = {
190 {
191 .name = "spi_base",
192 .start = MSM_GSBI5_QUP_PHYS,
193 .end = MSM_GSBI5_QUP_PHYS + SZ_4K - 1,
194 .flags = IORESOURCE_MEM,
195 },
196 {
197 .name = "gsbi_base",
198 .start = MSM_GSBI5_PHYS,
199 .end = MSM_GSBI5_PHYS + 4 - 1,
200 .flags = IORESOURCE_MEM,
201 },
202 {
203 .name = "spi_irq_in",
204 .start = GSBI5_QUP_IRQ,
205 .end = GSBI5_QUP_IRQ,
206 .flags = IORESOURCE_IRQ,
207 },
208};
209
210struct platform_device apq8064_device_qup_spi_gsbi5 = {
211 .name = "spi_qsd",
212 .id = 0,
213 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi5),
214 .resource = resources_qup_spi_gsbi5,
215};
216
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800217struct platform_device apq_pcm = {
218 .name = "msm-pcm-dsp",
219 .id = -1,
220};
221
222struct platform_device apq_pcm_routing = {
223 .name = "msm-pcm-routing",
224 .id = -1,
225};
226
227struct platform_device apq_cpudai0 = {
228 .name = "msm-dai-q6",
229 .id = 0x4000,
230};
231
232struct platform_device apq_cpudai1 = {
233 .name = "msm-dai-q6",
234 .id = 0x4001,
235};
236
237struct platform_device apq_cpudai_hdmi_rx = {
238 .name = "msm-dai-q6",
239 .id = 8,
240};
241
242struct platform_device apq_cpudai_bt_rx = {
243 .name = "msm-dai-q6",
244 .id = 0x3000,
245};
246
247struct platform_device apq_cpudai_bt_tx = {
248 .name = "msm-dai-q6",
249 .id = 0x3001,
250};
251
252struct platform_device apq_cpudai_fm_rx = {
253 .name = "msm-dai-q6",
254 .id = 0x3004,
255};
256
257struct platform_device apq_cpudai_fm_tx = {
258 .name = "msm-dai-q6",
259 .id = 0x3005,
260};
261
262/*
263 * Machine specific data for AUX PCM Interface
264 * which the driver will be unware of.
265 */
266struct msm_dai_auxpcm_pdata apq_auxpcm_rx_pdata = {
267 .clk = "pcm_clk",
268 .mode = AFE_PCM_CFG_MODE_PCM,
269 .sync = AFE_PCM_CFG_SYNC_INT,
270 .frame = AFE_PCM_CFG_FRM_256BPF,
271 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
272 .slot = 0,
273 .data = AFE_PCM_CFG_CDATAOE_MASTER,
274 .pcm_clk_rate = 2048000,
275};
276
277struct platform_device apq_cpudai_auxpcm_rx = {
278 .name = "msm-dai-q6",
279 .id = 2,
280 .dev = {
281 .platform_data = &apq_auxpcm_rx_pdata,
282 },
283};
284
285struct platform_device apq_cpudai_auxpcm_tx = {
286 .name = "msm-dai-q6",
287 .id = 3,
288};
289
290struct platform_device apq_cpu_fe = {
291 .name = "msm-dai-fe",
292 .id = -1,
293};
294
295struct platform_device apq_stub_codec = {
296 .name = "msm-stub-codec",
297 .id = 1,
298};
299
300struct platform_device apq_voice = {
301 .name = "msm-pcm-voice",
302 .id = -1,
303};
304
305struct platform_device apq_voip = {
306 .name = "msm-voip-dsp",
307 .id = -1,
308};
309
310struct platform_device apq_lpa_pcm = {
311 .name = "msm-pcm-lpa",
312 .id = -1,
313};
314
315struct platform_device apq_pcm_hostless = {
316 .name = "msm-pcm-hostless",
317 .id = -1,
318};
319
320struct platform_device apq_cpudai_afe_01_rx = {
321 .name = "msm-dai-q6",
322 .id = 0xE0,
323};
324
325struct platform_device apq_cpudai_afe_01_tx = {
326 .name = "msm-dai-q6",
327 .id = 0xF0,
328};
329
330struct platform_device apq_cpudai_afe_02_rx = {
331 .name = "msm-dai-q6",
332 .id = 0xF1,
333};
334
335struct platform_device apq_cpudai_afe_02_tx = {
336 .name = "msm-dai-q6",
337 .id = 0xE1,
338};
339
340struct platform_device apq_pcm_afe = {
341 .name = "msm-pcm-afe",
342 .id = -1,
343};
344
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700345static struct resource resources_ssbi_pmic1[] = {
346 {
347 .start = MSM_PMIC1_SSBI_CMD_PHYS,
348 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
349 .flags = IORESOURCE_MEM,
350 },
351};
352
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600353#define LPASS_SLIMBUS_PHYS 0x28080000
354#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
355/* Board info for the slimbus slave device */
356static struct resource slimbus_res[] = {
357 {
358 .start = LPASS_SLIMBUS_PHYS,
359 .end = LPASS_SLIMBUS_PHYS + 8191,
360 .flags = IORESOURCE_MEM,
361 .name = "slimbus_physical",
362 },
363 {
364 .start = LPASS_SLIMBUS_BAM_PHYS,
365 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
366 .flags = IORESOURCE_MEM,
367 .name = "slimbus_bam_physical",
368 },
369 {
370 .start = SLIMBUS0_CORE_EE1_IRQ,
371 .end = SLIMBUS0_CORE_EE1_IRQ,
372 .flags = IORESOURCE_IRQ,
373 .name = "slimbus_irq",
374 },
375 {
376 .start = SLIMBUS0_BAM_EE1_IRQ,
377 .end = SLIMBUS0_BAM_EE1_IRQ,
378 .flags = IORESOURCE_IRQ,
379 .name = "slimbus_bam_irq",
380 },
381};
382
383struct platform_device apq8064_slim_ctrl = {
384 .name = "msm_slim_ctrl",
385 .id = 1,
386 .num_resources = ARRAY_SIZE(slimbus_res),
387 .resource = slimbus_res,
388 .dev = {
389 .coherent_dma_mask = 0xffffffffULL,
390 },
391};
392
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700393struct platform_device apq8064_device_ssbi_pmic1 = {
394 .name = "msm_ssbi",
395 .id = 0,
396 .resource = resources_ssbi_pmic1,
397 .num_resources = ARRAY_SIZE(resources_ssbi_pmic1),
398};
399
400static struct resource resources_ssbi_pmic2[] = {
401 {
402 .start = MSM_PMIC2_SSBI_CMD_PHYS,
403 .end = MSM_PMIC2_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
404 .flags = IORESOURCE_MEM,
405 },
406};
407
408struct platform_device apq8064_device_ssbi_pmic2 = {
409 .name = "msm_ssbi",
410 .id = 1,
411 .resource = resources_ssbi_pmic2,
412 .num_resources = ARRAY_SIZE(resources_ssbi_pmic2),
413};
414
415static struct resource resources_otg[] = {
416 {
Hemant Kumard86c4882012-01-24 19:39:37 -0800417 .start = MSM_HSUSB1_PHYS,
418 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700419 .flags = IORESOURCE_MEM,
420 },
421 {
422 .start = USB1_HS_IRQ,
423 .end = USB1_HS_IRQ,
424 .flags = IORESOURCE_IRQ,
425 },
426};
427
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700428struct platform_device apq8064_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700429 .name = "msm_otg",
430 .id = -1,
431 .num_resources = ARRAY_SIZE(resources_otg),
432 .resource = resources_otg,
433 .dev = {
434 .coherent_dma_mask = 0xffffffff,
435 },
436};
437
438static struct resource resources_hsusb[] = {
439 {
Hemant Kumard86c4882012-01-24 19:39:37 -0800440 .start = MSM_HSUSB1_PHYS,
441 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700442 .flags = IORESOURCE_MEM,
443 },
444 {
445 .start = USB1_HS_IRQ,
446 .end = USB1_HS_IRQ,
447 .flags = IORESOURCE_IRQ,
448 },
449};
450
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700451struct platform_device apq8064_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700452 .name = "msm_hsusb",
453 .id = -1,
454 .num_resources = ARRAY_SIZE(resources_hsusb),
455 .resource = resources_hsusb,
456 .dev = {
457 .coherent_dma_mask = 0xffffffff,
458 },
459};
460
Hemant Kumard86c4882012-01-24 19:39:37 -0800461static struct resource resources_hsusb_host[] = {
462 {
463 .start = MSM_HSUSB1_PHYS,
464 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
465 .flags = IORESOURCE_MEM,
466 },
467 {
468 .start = USB1_HS_IRQ,
469 .end = USB1_HS_IRQ,
470 .flags = IORESOURCE_IRQ,
471 },
472};
473
474static u64 dma_mask = DMA_BIT_MASK(32);
475struct platform_device apq8064_device_hsusb_host = {
476 .name = "msm_hsusb_host",
477 .id = -1,
478 .num_resources = ARRAY_SIZE(resources_hsusb_host),
479 .resource = resources_hsusb_host,
480 .dev = {
481 .dma_mask = &dma_mask,
482 .coherent_dma_mask = 0xffffffff,
483 },
484};
485
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700486#define MSM_SDC1_BASE 0x12400000
487#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
488#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
489#define MSM_SDC2_BASE 0x12140000
490#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
491#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
492#define MSM_SDC3_BASE 0x12180000
493#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
494#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
495#define MSM_SDC4_BASE 0x121C0000
496#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
497#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
498
499static struct resource resources_sdc1[] = {
500 {
501 .name = "core_mem",
502 .flags = IORESOURCE_MEM,
503 .start = MSM_SDC1_BASE,
504 .end = MSM_SDC1_DML_BASE - 1,
505 },
506 {
507 .name = "core_irq",
508 .flags = IORESOURCE_IRQ,
509 .start = SDC1_IRQ_0,
510 .end = SDC1_IRQ_0
511 },
512#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
513 {
514 .name = "sdcc_dml_addr",
515 .start = MSM_SDC1_DML_BASE,
516 .end = MSM_SDC1_BAM_BASE - 1,
517 .flags = IORESOURCE_MEM,
518 },
519 {
520 .name = "sdcc_bam_addr",
521 .start = MSM_SDC1_BAM_BASE,
522 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
523 .flags = IORESOURCE_MEM,
524 },
525 {
526 .name = "sdcc_bam_irq",
527 .start = SDC1_BAM_IRQ,
528 .end = SDC1_BAM_IRQ,
529 .flags = IORESOURCE_IRQ,
530 },
531#endif
532};
533
534static struct resource resources_sdc2[] = {
535 {
536 .name = "core_mem",
537 .flags = IORESOURCE_MEM,
538 .start = MSM_SDC2_BASE,
539 .end = MSM_SDC2_DML_BASE - 1,
540 },
541 {
542 .name = "core_irq",
543 .flags = IORESOURCE_IRQ,
544 .start = SDC2_IRQ_0,
545 .end = SDC2_IRQ_0
546 },
547#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
548 {
549 .name = "sdcc_dml_addr",
550 .start = MSM_SDC2_DML_BASE,
551 .end = MSM_SDC2_BAM_BASE - 1,
552 .flags = IORESOURCE_MEM,
553 },
554 {
555 .name = "sdcc_bam_addr",
556 .start = MSM_SDC2_BAM_BASE,
557 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
558 .flags = IORESOURCE_MEM,
559 },
560 {
561 .name = "sdcc_bam_irq",
562 .start = SDC2_BAM_IRQ,
563 .end = SDC2_BAM_IRQ,
564 .flags = IORESOURCE_IRQ,
565 },
566#endif
567};
568
569static struct resource resources_sdc3[] = {
570 {
571 .name = "core_mem",
572 .flags = IORESOURCE_MEM,
573 .start = MSM_SDC3_BASE,
574 .end = MSM_SDC3_DML_BASE - 1,
575 },
576 {
577 .name = "core_irq",
578 .flags = IORESOURCE_IRQ,
579 .start = SDC3_IRQ_0,
580 .end = SDC3_IRQ_0
581 },
582#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
583 {
584 .name = "sdcc_dml_addr",
585 .start = MSM_SDC3_DML_BASE,
586 .end = MSM_SDC3_BAM_BASE - 1,
587 .flags = IORESOURCE_MEM,
588 },
589 {
590 .name = "sdcc_bam_addr",
591 .start = MSM_SDC3_BAM_BASE,
592 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
593 .flags = IORESOURCE_MEM,
594 },
595 {
596 .name = "sdcc_bam_irq",
597 .start = SDC3_BAM_IRQ,
598 .end = SDC3_BAM_IRQ,
599 .flags = IORESOURCE_IRQ,
600 },
601#endif
602};
603
604static struct resource resources_sdc4[] = {
605 {
606 .name = "core_mem",
607 .flags = IORESOURCE_MEM,
608 .start = MSM_SDC4_BASE,
609 .end = MSM_SDC4_DML_BASE - 1,
610 },
611 {
612 .name = "core_irq",
613 .flags = IORESOURCE_IRQ,
614 .start = SDC4_IRQ_0,
615 .end = SDC4_IRQ_0
616 },
617#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
618 {
619 .name = "sdcc_dml_addr",
620 .start = MSM_SDC4_DML_BASE,
621 .end = MSM_SDC4_BAM_BASE - 1,
622 .flags = IORESOURCE_MEM,
623 },
624 {
625 .name = "sdcc_bam_addr",
626 .start = MSM_SDC4_BAM_BASE,
627 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
628 .flags = IORESOURCE_MEM,
629 },
630 {
631 .name = "sdcc_bam_irq",
632 .start = SDC4_BAM_IRQ,
633 .end = SDC4_BAM_IRQ,
634 .flags = IORESOURCE_IRQ,
635 },
636#endif
637};
638
639struct platform_device apq8064_device_sdc1 = {
640 .name = "msm_sdcc",
641 .id = 1,
642 .num_resources = ARRAY_SIZE(resources_sdc1),
643 .resource = resources_sdc1,
644 .dev = {
645 .coherent_dma_mask = 0xffffffff,
646 },
647};
648
649struct platform_device apq8064_device_sdc2 = {
650 .name = "msm_sdcc",
651 .id = 2,
652 .num_resources = ARRAY_SIZE(resources_sdc2),
653 .resource = resources_sdc2,
654 .dev = {
655 .coherent_dma_mask = 0xffffffff,
656 },
657};
658
659struct platform_device apq8064_device_sdc3 = {
660 .name = "msm_sdcc",
661 .id = 3,
662 .num_resources = ARRAY_SIZE(resources_sdc3),
663 .resource = resources_sdc3,
664 .dev = {
665 .coherent_dma_mask = 0xffffffff,
666 },
667};
668
669struct platform_device apq8064_device_sdc4 = {
670 .name = "msm_sdcc",
671 .id = 4,
672 .num_resources = ARRAY_SIZE(resources_sdc4),
673 .resource = resources_sdc4,
674 .dev = {
675 .coherent_dma_mask = 0xffffffff,
676 },
677};
678
679static struct platform_device *apq8064_sdcc_devices[] __initdata = {
680 &apq8064_device_sdc1,
681 &apq8064_device_sdc2,
682 &apq8064_device_sdc3,
683 &apq8064_device_sdc4,
684};
685
686int __init apq8064_add_sdcc(unsigned int controller,
687 struct mmc_platform_data *plat)
688{
689 struct platform_device *pdev;
690
691 if (!plat)
692 return 0;
693 if (controller < 1 || controller > 4)
694 return -EINVAL;
695
696 pdev = apq8064_sdcc_devices[controller-1];
697 pdev->dev.platform_data = plat;
698 return platform_device_register(pdev);
699}
700
Yan He06913ce2011-08-26 16:33:46 -0700701static struct resource resources_sps[] = {
702 {
703 .name = "pipe_mem",
704 .start = 0x12800000,
705 .end = 0x12800000 + 0x4000 - 1,
706 .flags = IORESOURCE_MEM,
707 },
708 {
709 .name = "bamdma_dma",
710 .start = 0x12240000,
711 .end = 0x12240000 + 0x1000 - 1,
712 .flags = IORESOURCE_MEM,
713 },
714 {
715 .name = "bamdma_bam",
716 .start = 0x12244000,
717 .end = 0x12244000 + 0x4000 - 1,
718 .flags = IORESOURCE_MEM,
719 },
720 {
721 .name = "bamdma_irq",
722 .start = SPS_BAM_DMA_IRQ,
723 .end = SPS_BAM_DMA_IRQ,
724 .flags = IORESOURCE_IRQ,
725 },
726};
727
Gagan Mac8a7a5d32011-11-11 16:43:06 -0700728struct platform_device msm_bus_8064_sys_fabric = {
729 .name = "msm_bus_fabric",
730 .id = MSM_BUS_FAB_SYSTEM,
731};
732struct platform_device msm_bus_8064_apps_fabric = {
733 .name = "msm_bus_fabric",
734 .id = MSM_BUS_FAB_APPSS,
735};
736struct platform_device msm_bus_8064_mm_fabric = {
737 .name = "msm_bus_fabric",
738 .id = MSM_BUS_FAB_MMSS,
739};
740struct platform_device msm_bus_8064_sys_fpb = {
741 .name = "msm_bus_fabric",
742 .id = MSM_BUS_FAB_SYSTEM_FPB,
743};
744struct platform_device msm_bus_8064_cpss_fpb = {
745 .name = "msm_bus_fabric",
746 .id = MSM_BUS_FAB_CPSS_FPB,
747};
748
Yan He06913ce2011-08-26 16:33:46 -0700749static struct msm_sps_platform_data msm_sps_pdata = {
750 .bamdma_restricted_pipes = 0x06,
751};
752
753struct platform_device msm_device_sps_apq8064 = {
754 .name = "msm_sps",
755 .id = -1,
756 .num_resources = ARRAY_SIZE(resources_sps),
757 .resource = resources_sps,
758 .dev.platform_data = &msm_sps_pdata,
759};
760
Jeff Hugo0c0f5e92011-09-28 13:55:45 -0600761struct platform_device msm_device_smd_apq8064 = {
762 .name = "msm_smd",
763 .id = -1,
764};
765
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -0700766#ifdef CONFIG_HW_RANDOM_MSM
767/* PRNG device */
768#define MSM_PRNG_PHYS 0x1A500000
769static struct resource rng_resources = {
770 .flags = IORESOURCE_MEM,
771 .start = MSM_PRNG_PHYS,
772 .end = MSM_PRNG_PHYS + SZ_512 - 1,
773};
774
775struct platform_device apq8064_device_rng = {
776 .name = "msm_rng",
777 .id = 0,
778 .num_resources = 1,
779 .resource = &rng_resources,
780};
781#endif
782
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700783static struct clk_lookup msm_clocks_8064_dummy[] = {
784 CLK_DUMMY("pll2", PLL2, NULL, 0),
785 CLK_DUMMY("pll8", PLL8, NULL, 0),
786 CLK_DUMMY("pll4", PLL4, NULL, 0),
787
788 CLK_DUMMY("afab_clk", AFAB_CLK, NULL, 0),
789 CLK_DUMMY("afab_a_clk", AFAB_A_CLK, NULL, 0),
790 CLK_DUMMY("cfpb_clk", CFPB_CLK, NULL, 0),
791 CLK_DUMMY("cfpb_a_clk", CFPB_A_CLK, NULL, 0),
792 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
793 CLK_DUMMY("dfab_a_clk", DFAB_A_CLK, NULL, 0),
794 CLK_DUMMY("ebi1_clk", EBI1_CLK, NULL, 0),
795 CLK_DUMMY("ebi1_a_clk", EBI1_A_CLK, NULL, 0),
796 CLK_DUMMY("mmfab_clk", MMFAB_CLK, NULL, 0),
797 CLK_DUMMY("mmfab_a_clk", MMFAB_A_CLK, NULL, 0),
798 CLK_DUMMY("mmfpb_clk", MMFPB_CLK, NULL, 0),
799 CLK_DUMMY("mmfpb_a_clk", MMFPB_A_CLK, NULL, 0),
800 CLK_DUMMY("sfab_clk", SFAB_CLK, NULL, 0),
801 CLK_DUMMY("sfab_a_clk", SFAB_A_CLK, NULL, 0),
802 CLK_DUMMY("sfpb_clk", SFPB_CLK, NULL, 0),
803 CLK_DUMMY("sfpb_a_clk", SFPB_A_CLK, NULL, 0),
804
Matt Wagantalle2522372011-08-17 14:52:21 -0700805 CLK_DUMMY("core_clk", GSBI1_UART_CLK, NULL, OFF),
806 CLK_DUMMY("core_clk", GSBI2_UART_CLK, NULL, OFF),
807 CLK_DUMMY("core_clk", GSBI3_UART_CLK,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700808 "msm_serial_hsl.0", OFF),
Matt Wagantalle2522372011-08-17 14:52:21 -0700809 CLK_DUMMY("core_clk", GSBI4_UART_CLK, NULL, OFF),
810 CLK_DUMMY("core_clk", GSBI5_UART_CLK, NULL, OFF),
811 CLK_DUMMY("core_clk", GSBI6_UART_CLK, NULL, OFF),
812 CLK_DUMMY("core_clk", GSBI7_UART_CLK, NULL, OFF),
813 CLK_DUMMY("core_clk", GSBI8_UART_CLK, NULL, OFF),
814 CLK_DUMMY("core_clk", GSBI9_UART_CLK, NULL, OFF),
815 CLK_DUMMY("core_clk", GSBI10_UART_CLK, NULL, OFF),
816 CLK_DUMMY("core_clk", GSBI11_UART_CLK, NULL, OFF),
817 CLK_DUMMY("core_clk", GSBI12_UART_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -0700818 CLK_DUMMY("core_clk", GSBI1_QUP_CLK, NULL, OFF),
819 CLK_DUMMY("core_clk", GSBI2_QUP_CLK, NULL, OFF),
820 CLK_DUMMY("core_clk", GSBI3_QUP_CLK, NULL, OFF),
Matt Wagantallac294852011-08-17 15:44:58 -0700821 CLK_DUMMY("core_clk", GSBI4_QUP_CLK, "qup_i2c.4", OFF),
822 CLK_DUMMY("core_clk", GSBI5_QUP_CLK, "spi_qsd.0", OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -0700823 CLK_DUMMY("core_clk", GSBI6_QUP_CLK, NULL, OFF),
824 CLK_DUMMY("core_clk", GSBI7_QUP_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -0700825 CLK_DUMMY("core_clk", PDM_CLK, NULL, OFF),
Matt Wagantalld86d6832011-08-17 14:06:55 -0700826 CLK_DUMMY("mem_clk", PMEM_CLK, NULL, OFF),
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -0700827 CLK_DUMMY("core_clk", PRNG_CLK, "msm_rng.0", OFF),
Matt Wagantall37ce3842011-08-17 16:00:36 -0700828 CLK_DUMMY("core_clk", SDC1_CLK, NULL, OFF),
829 CLK_DUMMY("core_clk", SDC2_CLK, NULL, OFF),
830 CLK_DUMMY("core_clk", SDC3_CLK, NULL, OFF),
831 CLK_DUMMY("core_clk", SDC4_CLK, NULL, OFF),
Matt Wagantall640e5fd2011-08-17 16:08:53 -0700832 CLK_DUMMY("ref_clk", TSIF_REF_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -0700833 CLK_DUMMY("core_clk", TSSC_CLK, NULL, OFF),
Manu Gautam5143b252012-01-05 19:25:23 -0800834 CLK_DUMMY("alt_core_clk", USB_HS1_XCVR_CLK, NULL, OFF),
835 CLK_DUMMY("alt_core_clk", USB_HS3_XCVR_CLK, NULL, OFF),
836 CLK_DUMMY("alt_core_clk", USB_HS4_XCVR_CLK, NULL, OFF),
837 CLK_DUMMY("phy_clk", USB_PHY0_CLK, NULL, OFF),
838 CLK_DUMMY("src_clk", USB_FS1_SRC_CLK, NULL, OFF),
839 CLK_DUMMY("alt_core_clk", USB_FS1_XCVR_CLK, NULL, OFF),
840 CLK_DUMMY("sys_clk", USB_FS1_SYS_CLK, NULL, OFF),
Matt Wagantallc4b3a4d2011-08-17 16:58:39 -0700841 CLK_DUMMY("core_clk", CE2_CLK, NULL, OFF),
842 CLK_DUMMY("core_clk", CE1_CORE_CLK, NULL, OFF),
843 CLK_DUMMY("core_clk", CE3_CORE_CLK, NULL, OFF),
844 CLK_DUMMY("iface_clk", CE3_P_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -0700845 CLK_DUMMY("pcie_pclk", PCIE_P_CLK, NULL, OFF),
846 CLK_DUMMY("pcie_alt_ref_clk", PCIE_ALT_REF_CLK, NULL, OFF),
847 CLK_DUMMY("sata_rxoob_clk", SATA_RXOOB_CLK, NULL, OFF),
848 CLK_DUMMY("sata_pmalive_clk", SATA_PMALIVE_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -0700849 CLK_DUMMY("ref_clk", SATA_PHY_REF_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -0700850 CLK_DUMMY("iface_clk", GSBI1_P_CLK, NULL, OFF),
851 CLK_DUMMY("iface_clk", GSBI2_P_CLK, NULL, OFF),
Matt Wagantalle2522372011-08-17 14:52:21 -0700852 CLK_DUMMY("iface_clk", GSBI3_P_CLK, "msm_serial_hsl.0", OFF),
Matt Wagantallac294852011-08-17 15:44:58 -0700853 CLK_DUMMY("iface_clk", GSBI4_P_CLK, "qup_i2c.4", OFF),
854 CLK_DUMMY("iface_clk", GSBI5_P_CLK, "spi_qsd.0", OFF),
Matt Wagantalle2522372011-08-17 14:52:21 -0700855 CLK_DUMMY("iface_clk", GSBI6_P_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -0700856 CLK_DUMMY("iface_clk", GSBI7_P_CLK, NULL, OFF),
Matt Wagantall640e5fd2011-08-17 16:08:53 -0700857 CLK_DUMMY("iface_clk", TSIF_P_CLK, NULL, OFF),
Manu Gautam5143b252012-01-05 19:25:23 -0800858 CLK_DUMMY("iface_clk", USB_FS1_P_CLK, NULL, OFF),
859 CLK_DUMMY("iface_clk", USB_HS1_P_CLK, NULL, OFF),
860 CLK_DUMMY("iface_clk", USB_HS3_P_CLK, NULL, OFF),
861 CLK_DUMMY("iface_clk", USB_HS4_P_CLK, NULL, OFF),
Matt Wagantall37ce3842011-08-17 16:00:36 -0700862 CLK_DUMMY("iface_clk", SDC1_P_CLK, NULL, OFF),
863 CLK_DUMMY("iface_clk", SDC2_P_CLK, NULL, OFF),
864 CLK_DUMMY("iface_clk", SDC3_P_CLK, NULL, OFF),
865 CLK_DUMMY("iface_clk", SDC4_P_CLK, NULL, OFF),
Jin Hong01f2dbb2011-11-03 22:13:51 -0700866 CLK_DUMMY("core_clk", ADM0_CLK, "msm_dmov", OFF),
867 CLK_DUMMY("iface_clk", ADM0_P_CLK, "msm_dmov", OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -0700868 CLK_DUMMY("iface_clk", PMIC_ARB0_P_CLK, NULL, OFF),
869 CLK_DUMMY("iface_clk", PMIC_ARB1_P_CLK, NULL, OFF),
870 CLK_DUMMY("core_clk", PMIC_SSBI2_CLK, NULL, OFF),
871 CLK_DUMMY("mem_clk", RPM_MSG_RAM_P_CLK, NULL, OFF),
872 CLK_DUMMY("core_clk", AMP_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700873 CLK_DUMMY("cam_clk", CAM0_CLK, NULL, OFF),
874 CLK_DUMMY("cam_clk", CAM1_CLK, NULL, OFF),
875 CLK_DUMMY("csi_src_clk", CSI0_SRC_CLK, NULL, OFF),
876 CLK_DUMMY("csi_src_clk", CSI1_SRC_CLK, NULL, OFF),
877 CLK_DUMMY("csi_clk", CSI0_CLK, NULL, OFF),
878 CLK_DUMMY("csi_clk", CSI1_CLK, NULL, OFF),
879 CLK_DUMMY("csi_pix_clk", CSI_PIX_CLK, NULL, OFF),
880 CLK_DUMMY("csi_rdi_clk", CSI_RDI_CLK, NULL, OFF),
881 CLK_DUMMY("csiphy_timer_src_clk", CSIPHY_TIMER_SRC_CLK, NULL, OFF),
882 CLK_DUMMY("csi0phy_timer_clk", CSIPHY0_TIMER_CLK, NULL, OFF),
883 CLK_DUMMY("csi1phy_timer_clk", CSIPHY1_TIMER_CLK, NULL, OFF),
884 CLK_DUMMY("dsi_byte_div_clk", DSI1_BYTE_CLK, NULL, OFF),
885 CLK_DUMMY("dsi_byte_div_clk", DSI2_BYTE_CLK, NULL, OFF),
886 CLK_DUMMY("dsi_esc_clk", DSI1_ESC_CLK, NULL, OFF),
887 CLK_DUMMY("dsi_esc_clk", DSI2_ESC_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -0700888 CLK_DUMMY("core_clk", VCAP_CLK, NULL, OFF),
889 CLK_DUMMY("npl_clk", VCAP_NPL_CLK, NULL, OFF),
Pu Chen86b4be92011-11-03 17:27:57 -0700890 CLK_DUMMY("core_clk", GFX3D_CLK, "kgsl-3d0.0", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700891 CLK_DUMMY("ijpeg_clk", IJPEG_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -0700892 CLK_DUMMY("mem_clk", IMEM_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -0700893 CLK_DUMMY("core_clk", JPEGD_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700894 CLK_DUMMY("mdp_clk", MDP_CLK, NULL, OFF),
895 CLK_DUMMY("mdp_vsync_clk", MDP_VSYNC_CLK, NULL, OFF),
896 CLK_DUMMY("lut_mdp", LUT_MDP_CLK, NULL, OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -0700897 CLK_DUMMY("core_clk", ROT_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700898 CLK_DUMMY("tv_src_clk", TV_SRC_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -0700899 CLK_DUMMY("core_clk", VCODEC_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700900 CLK_DUMMY("mdp_tv_clk", MDP_TV_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -0700901 CLK_DUMMY("rgb_tv_clk", RGB_TV_CLK, NULL, OFF),
902 CLK_DUMMY("npl_tv_clk", NPL_TV_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700903 CLK_DUMMY("hdmi_clk", HDMI_TV_CLK, NULL, OFF),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -0700904 CLK_DUMMY("core_clk", HDMI_APP_CLK, "hdmi_msm.1", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700905 CLK_DUMMY("vpe_clk", VPE_CLK, NULL, OFF),
906 CLK_DUMMY("vfe_clk", VFE_CLK, NULL, OFF),
907 CLK_DUMMY("csi_vfe_clk", CSI0_VFE_CLK, NULL, OFF),
908 CLK_DUMMY("vfe_axi_clk", VFE_AXI_CLK, NULL, OFF),
909 CLK_DUMMY("ijpeg_axi_clk", IJPEG_AXI_CLK, NULL, OFF),
910 CLK_DUMMY("mdp_axi_clk", MDP_AXI_CLK, NULL, OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -0700911 CLK_DUMMY("bus_clk", ROT_AXI_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700912 CLK_DUMMY("vcodec_axi_clk", VCODEC_AXI_CLK, NULL, OFF),
913 CLK_DUMMY("vcodec_axi_a_clk", VCODEC_AXI_A_CLK, NULL, OFF),
914 CLK_DUMMY("vcodec_axi_b_clk", VCODEC_AXI_B_CLK, NULL, OFF),
915 CLK_DUMMY("vpe_axi_clk", VPE_AXI_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -0700916 CLK_DUMMY("bus_clk", GFX3D_AXI_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -0700917 CLK_DUMMY("vcap_axi_clk", VCAP_AXI_CLK, NULL, OFF),
918 CLK_DUMMY("vcap_ahb_clk", VCAP_AHB_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700919 CLK_DUMMY("amp_pclk", AMP_P_CLK, NULL, OFF),
920 CLK_DUMMY("csi_pclk", CSI0_P_CLK, NULL, OFF),
921 CLK_DUMMY("dsi_m_pclk", DSI1_M_P_CLK, NULL, OFF),
922 CLK_DUMMY("dsi_s_pclk", DSI1_S_P_CLK, NULL, OFF),
923 CLK_DUMMY("dsi_m_pclk", DSI2_M_P_CLK, NULL, OFF),
924 CLK_DUMMY("dsi_s_pclk", DSI2_S_P_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -0700925 CLK_DUMMY("lvds_clk", LVDS_CLK, NULL, OFF),
926 CLK_DUMMY("mdp_p2clk", MDP_P2CLK, NULL, OFF),
927 CLK_DUMMY("dsi2_pixel_clk", DSI2_PIXEL_CLK, NULL, OFF),
928 CLK_DUMMY("lvds_ref_clk", LVDS_REF_CLK, NULL, OFF),
Pu Chen86b4be92011-11-03 17:27:57 -0700929 CLK_DUMMY("iface_clk", GFX3D_P_CLK, "kgsl-3d0.0", OFF),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -0700930 CLK_DUMMY("master_iface_clk", HDMI_M_P_CLK, "hdmi_msm.1", OFF),
931 CLK_DUMMY("slave_iface_clk", HDMI_S_P_CLK, "hdmi_msm.1", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700932 CLK_DUMMY("ijpeg_pclk", IJPEG_P_CLK, NULL, OFF),
933 CLK_DUMMY("jpegd_pclk", JPEGD_P_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -0700934 CLK_DUMMY("mem_iface_clk", IMEM_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700935 CLK_DUMMY("mdp_pclk", MDP_P_CLK, NULL, OFF),
Matt Wagantalle604d712011-10-21 15:38:18 -0700936 CLK_DUMMY("iface_clk", SMMU_P_CLK, "msm_smmu", OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -0700937 CLK_DUMMY("iface_clk", ROT_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700938 CLK_DUMMY("vcodec_pclk", VCODEC_P_CLK, NULL, OFF),
939 CLK_DUMMY("vfe_pclk", VFE_P_CLK, NULL, OFF),
940 CLK_DUMMY("vpe_pclk", VPE_P_CLK, NULL, OFF),
941 CLK_DUMMY("mi2s_osr_clk", MI2S_OSR_CLK, NULL, OFF),
942 CLK_DUMMY("mi2s_bit_clk", MI2S_BIT_CLK, NULL, OFF),
943 CLK_DUMMY("i2s_mic_osr_clk", CODEC_I2S_MIC_OSR_CLK, NULL, OFF),
944 CLK_DUMMY("i2s_mic_bit_clk", CODEC_I2S_MIC_BIT_CLK, NULL, OFF),
945 CLK_DUMMY("i2s_mic_osr_clk", SPARE_I2S_MIC_OSR_CLK, NULL, OFF),
946 CLK_DUMMY("i2s_mic_bit_clk", SPARE_I2S_MIC_BIT_CLK, NULL, OFF),
947 CLK_DUMMY("i2s_spkr_osr_clk", CODEC_I2S_SPKR_OSR_CLK, NULL, OFF),
948 CLK_DUMMY("i2s_spkr_bit_clk", CODEC_I2S_SPKR_BIT_CLK, NULL, OFF),
949 CLK_DUMMY("i2s_spkr_osr_clk", SPARE_I2S_SPKR_OSR_CLK, NULL, OFF),
950 CLK_DUMMY("i2s_spkr_bit_clk", SPARE_I2S_SPKR_BIT_CLK, NULL, OFF),
951 CLK_DUMMY("pcm_clk", PCM_CLK, NULL, OFF),
Tianyi Gou142b8db2011-09-21 18:01:54 -0700952 CLK_DUMMY("audio_slimbus_clk", AUDIO_SLIMBUS_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700953
954 CLK_DUMMY("dfab_dsps_clk", DFAB_DSPS_CLK, NULL, 0),
Manu Gautam5143b252012-01-05 19:25:23 -0800955 CLK_DUMMY("core_clk", DFAB_USB_HS_CLK, NULL, 0),
Matt Wagantall37ce3842011-08-17 16:00:36 -0700956 CLK_DUMMY("bus_clk", DFAB_SDC1_CLK, NULL, 0),
957 CLK_DUMMY("bus_clk", DFAB_SDC2_CLK, NULL, 0),
958 CLK_DUMMY("bus_clk", DFAB_SDC3_CLK, NULL, 0),
959 CLK_DUMMY("bus_clk", DFAB_SDC4_CLK, NULL, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700960 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
961 CLK_DUMMY("dma_bam_pclk", DMA_BAM_P_CLK, NULL, 0),
Jin Hong01f2dbb2011-11-03 22:13:51 -0700962 CLK_DUMMY("mem_clk", EBI1_ADM_CLK, "msm_dmov", 0),
Ramesh Masavarapu28311912011-10-27 11:04:12 -0700963 CLK_DUMMY("ce3_core_src_clk", CE3_SRC_CLK, "qce.0", OFF),
964 CLK_DUMMY("ce3_core_src_clk", CE3_SRC_CLK, "qcrypto.0", OFF),
965 CLK_DUMMY("core_clk", CE3_CORE_CLK, "qce.0", OFF),
966 CLK_DUMMY("core_clk", CE3_CORE_CLK, "qcrypto.0", OFF),
967 CLK_DUMMY("iface_clk", CE3_P_CLK, "qce0.0", OFF),
968 CLK_DUMMY("iface_clk", CE3_P_CLK, "qcrypto.0", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700969};
970
Stephen Boydbb600ae2011-08-02 20:11:40 -0700971struct clock_init_data apq8064_dummy_clock_init_data __initdata = {
972 .table = msm_clocks_8064_dummy,
973 .size = ARRAY_SIZE(msm_clocks_8064_dummy),
974};
Praveen Chidambaram78499012011-11-01 17:15:17 -0600975
976struct msm_rpm_platform_data apq8064_rpm_data __initdata = {
977 .reg_base_addrs = {
978 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
979 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
980 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
981 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
982 },
983 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
984 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
985 .ipc_rpm_val = 4,
986 .target_id = {
987 MSM_RPM_MAP(8064, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
988 MSM_RPM_MAP(8064, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
989 MSM_RPM_MAP(8064, INVALIDATE_0, INVALIDATE, 8),
990 MSM_RPM_MAP(8064, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
991 MSM_RPM_MAP(8064, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
992 MSM_RPM_MAP(8064, RPM_CTL, RPM_CTL, 1),
993 MSM_RPM_MAP(8064, CXO_CLK, CXO_CLK, 1),
994 MSM_RPM_MAP(8064, PXO_CLK, PXO_CLK, 1),
995 MSM_RPM_MAP(8064, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
996 MSM_RPM_MAP(8064, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
997 MSM_RPM_MAP(8064, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
998 MSM_RPM_MAP(8064, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
999 MSM_RPM_MAP(8064, SFPB_CLK, SFPB_CLK, 1),
1000 MSM_RPM_MAP(8064, CFPB_CLK, CFPB_CLK, 1),
1001 MSM_RPM_MAP(8064, MMFPB_CLK, MMFPB_CLK, 1),
1002 MSM_RPM_MAP(8064, EBI1_CLK, EBI1_CLK, 1),
1003 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_HALT_0,
1004 APPS_FABRIC_CFG_HALT, 2),
1005 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_CLKMOD_0,
1006 APPS_FABRIC_CFG_CLKMOD, 3),
1007 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_IOCTL,
1008 APPS_FABRIC_CFG_IOCTL, 1),
1009 MSM_RPM_MAP(8064, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
1010 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_HALT_0,
1011 SYS_FABRIC_CFG_HALT, 2),
1012 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_CLKMOD_0,
1013 SYS_FABRIC_CFG_CLKMOD, 3),
1014 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_IOCTL,
1015 SYS_FABRIC_CFG_IOCTL, 1),
1016 MSM_RPM_MAP(8064, SYSTEM_FABRIC_ARB_0, SYSTEM_FABRIC_ARB, 30),
1017 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_HALT_0,
1018 MMSS_FABRIC_CFG_HALT, 2),
1019 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_CLKMOD_0,
1020 MMSS_FABRIC_CFG_CLKMOD, 3),
1021 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_IOCTL,
1022 MMSS_FABRIC_CFG_IOCTL, 1),
1023 MSM_RPM_MAP(8064, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 21),
1024 MSM_RPM_MAP(8064, PM8921_S1_0, PM8921_S1, 2),
1025 MSM_RPM_MAP(8064, PM8921_S2_0, PM8921_S2, 2),
1026 MSM_RPM_MAP(8064, PM8921_S3_0, PM8921_S3, 2),
1027 MSM_RPM_MAP(8064, PM8921_S4_0, PM8921_S4, 2),
1028 MSM_RPM_MAP(8064, PM8921_S5_0, PM8921_S5, 2),
1029 MSM_RPM_MAP(8064, PM8921_S6_0, PM8921_S6, 2),
1030 MSM_RPM_MAP(8064, PM8921_S7_0, PM8921_S7, 2),
1031 MSM_RPM_MAP(8064, PM8921_S8_0, PM8921_S8, 2),
1032 MSM_RPM_MAP(8064, PM8921_L1_0, PM8921_L1, 2),
1033 MSM_RPM_MAP(8064, PM8921_L2_0, PM8921_L2, 2),
1034 MSM_RPM_MAP(8064, PM8921_L3_0, PM8921_L3, 2),
1035 MSM_RPM_MAP(8064, PM8921_L4_0, PM8921_L4, 2),
1036 MSM_RPM_MAP(8064, PM8921_L5_0, PM8921_L5, 2),
1037 MSM_RPM_MAP(8064, PM8921_L6_0, PM8921_L6, 2),
1038 MSM_RPM_MAP(8064, PM8921_L7_0, PM8921_L7, 2),
1039 MSM_RPM_MAP(8064, PM8921_L8_0, PM8921_L8, 2),
1040 MSM_RPM_MAP(8064, PM8921_L9_0, PM8921_L9, 2),
1041 MSM_RPM_MAP(8064, PM8921_L10_0, PM8921_L10, 2),
1042 MSM_RPM_MAP(8064, PM8921_L11_0, PM8921_L11, 2),
1043 MSM_RPM_MAP(8064, PM8921_L12_0, PM8921_L12, 2),
1044 MSM_RPM_MAP(8064, PM8921_L13_0, PM8921_L13, 2),
1045 MSM_RPM_MAP(8064, PM8921_L14_0, PM8921_L14, 2),
1046 MSM_RPM_MAP(8064, PM8921_L15_0, PM8921_L15, 2),
1047 MSM_RPM_MAP(8064, PM8921_L16_0, PM8921_L16, 2),
1048 MSM_RPM_MAP(8064, PM8921_L17_0, PM8921_L17, 2),
1049 MSM_RPM_MAP(8064, PM8921_L18_0, PM8921_L18, 2),
1050 MSM_RPM_MAP(8064, PM8921_L19_0, PM8921_L19, 2),
1051 MSM_RPM_MAP(8064, PM8921_L20_0, PM8921_L20, 2),
1052 MSM_RPM_MAP(8064, PM8921_L21_0, PM8921_L21, 2),
1053 MSM_RPM_MAP(8064, PM8921_L22_0, PM8921_L22, 2),
1054 MSM_RPM_MAP(8064, PM8921_L23_0, PM8921_L23, 2),
1055 MSM_RPM_MAP(8064, PM8921_L24_0, PM8921_L24, 2),
1056 MSM_RPM_MAP(8064, PM8921_L25_0, PM8921_L25, 2),
1057 MSM_RPM_MAP(8064, PM8921_L26_0, PM8921_L26, 2),
1058 MSM_RPM_MAP(8064, PM8921_L27_0, PM8921_L27, 2),
1059 MSM_RPM_MAP(8064, PM8921_L28_0, PM8921_L28, 2),
1060 MSM_RPM_MAP(8064, PM8921_L29_0, PM8921_L29, 2),
1061 MSM_RPM_MAP(8064, PM8921_CLK1_0, PM8921_CLK1, 2),
1062 MSM_RPM_MAP(8064, PM8921_CLK2_0, PM8921_CLK2, 2),
1063 MSM_RPM_MAP(8064, PM8921_LVS1, PM8921_LVS1, 1),
1064 MSM_RPM_MAP(8064, PM8921_LVS2, PM8921_LVS2, 1),
1065 MSM_RPM_MAP(8064, PM8921_LVS3, PM8921_LVS3, 1),
1066 MSM_RPM_MAP(8064, PM8921_LVS4, PM8921_LVS4, 1),
1067 MSM_RPM_MAP(8064, PM8921_LVS5, PM8921_LVS5, 1),
1068 MSM_RPM_MAP(8064, PM8921_LVS6, PM8921_LVS6, 1),
1069 MSM_RPM_MAP(8064, PM8921_LVS7, PM8921_LVS7, 1),
1070 MSM_RPM_MAP(8064, PM8821_S1_0, PM8821_S1, 2),
1071 MSM_RPM_MAP(8064, PM8821_S2_0, PM8821_S2, 2),
1072 MSM_RPM_MAP(8064, PM8821_L1_0, PM8821_L1, 2),
1073 MSM_RPM_MAP(8064, NCP_0, NCP, 2),
1074 MSM_RPM_MAP(8064, CXO_BUFFERS, CXO_BUFFERS, 1),
1075 MSM_RPM_MAP(8064, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
1076 MSM_RPM_MAP(8064, HDMI_SWITCH, HDMI_SWITCH, 1),
1077 MSM_RPM_MAP(8064, DDR_DMM_0, DDR_DMM, 2),
1078 MSM_RPM_MAP(8064, QDSS_CLK, QDSS_CLK, 1),
1079 },
1080 .target_status = {
1081 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MAJOR),
1082 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MINOR),
1083 MSM_RPM_STATUS_ID_MAP(8064, VERSION_BUILD),
1084 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_0),
1085 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_1),
1086 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_2),
1087 MSM_RPM_STATUS_ID_MAP(8064, RESERVED_SUPPORTED_RESOURCES_0),
1088 MSM_RPM_STATUS_ID_MAP(8064, SEQUENCE),
1089 MSM_RPM_STATUS_ID_MAP(8064, RPM_CTL),
1090 MSM_RPM_STATUS_ID_MAP(8064, CXO_CLK),
1091 MSM_RPM_STATUS_ID_MAP(8064, PXO_CLK),
1092 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CLK),
1093 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_CLK),
1094 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_CLK),
1095 MSM_RPM_STATUS_ID_MAP(8064, DAYTONA_FABRIC_CLK),
1096 MSM_RPM_STATUS_ID_MAP(8064, SFPB_CLK),
1097 MSM_RPM_STATUS_ID_MAP(8064, CFPB_CLK),
1098 MSM_RPM_STATUS_ID_MAP(8064, MMFPB_CLK),
1099 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CLK),
1100 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_HALT),
1101 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_CLKMOD),
1102 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_IOCTL),
1103 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_ARB),
1104 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_HALT),
1105 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_CLKMOD),
1106 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_IOCTL),
1107 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_ARB),
1108 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_HALT),
1109 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_CLKMOD),
1110 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_IOCTL),
1111 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_ARB),
1112 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_0),
1113 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_1),
1114 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_0),
1115 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_1),
1116 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_0),
1117 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_1),
1118 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_0),
1119 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_1),
1120 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_0),
1121 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_1),
1122 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_0),
1123 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_1),
1124 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_0),
1125 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_1),
1126 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_0),
1127 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_1),
1128 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_0),
1129 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_1),
1130 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_0),
1131 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_1),
1132 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_0),
1133 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_1),
1134 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_0),
1135 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_1),
1136 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_0),
1137 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_1),
1138 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_0),
1139 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_1),
1140 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_0),
1141 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_1),
1142 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_0),
1143 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_1),
1144 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_0),
1145 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_1),
1146 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_0),
1147 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_1),
1148 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_0),
1149 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_1),
1150 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_0),
1151 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_1),
1152 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_0),
1153 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_1),
1154 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_0),
1155 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_1),
1156 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_0),
1157 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_1),
1158 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_0),
1159 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_1),
1160 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_0),
1161 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_1),
1162 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_0),
1163 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_1),
1164 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_0),
1165 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_1),
1166 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_0),
1167 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_1),
1168 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_0),
1169 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_1),
1170 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_0),
1171 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_1),
1172 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_0),
1173 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_1),
1174 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_0),
1175 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_1),
1176 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_0),
1177 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_1),
1178 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_0),
1179 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_1),
1180 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_0),
1181 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_1),
1182 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_0),
1183 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_1),
1184 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_0),
1185 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_1),
1186 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_0),
1187 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_1),
1188 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_0),
1189 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_1),
1190 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS1),
1191 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS2),
1192 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS3),
1193 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS4),
1194 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS5),
1195 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS6),
1196 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS7),
1197 MSM_RPM_STATUS_ID_MAP(8064, NCP_0),
1198 MSM_RPM_STATUS_ID_MAP(8064, NCP_1),
1199 MSM_RPM_STATUS_ID_MAP(8064, CXO_BUFFERS),
1200 MSM_RPM_STATUS_ID_MAP(8064, USB_OTG_SWITCH),
1201 MSM_RPM_STATUS_ID_MAP(8064, HDMI_SWITCH),
1202 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_0),
1203 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_1),
1204 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH0_RANGE),
1205 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH1_RANGE),
1206 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_0),
1207 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_1),
1208 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_0),
1209 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_1),
1210 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_0),
1211 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_1),
1212 },
1213 .target_ctrl_id = {
1214 MSM_RPM_CTRL_MAP(8064, VERSION_MAJOR),
1215 MSM_RPM_CTRL_MAP(8064, VERSION_MINOR),
1216 MSM_RPM_CTRL_MAP(8064, VERSION_BUILD),
1217 MSM_RPM_CTRL_MAP(8064, REQ_CTX_0),
1218 MSM_RPM_CTRL_MAP(8064, REQ_SEL_0),
1219 MSM_RPM_CTRL_MAP(8064, ACK_CTX_0),
1220 MSM_RPM_CTRL_MAP(8064, ACK_SEL_0),
1221 },
1222 .sel_invalidate = MSM_RPM_8064_SEL_INVALIDATE,
1223 .sel_notification = MSM_RPM_8064_SEL_NOTIFICATION,
1224 .sel_last = MSM_RPM_8064_SEL_LAST,
1225 .ver = {3, 0, 0},
1226};
1227
1228struct platform_device apq8064_rpm_device = {
1229 .name = "msm_rpm",
1230 .id = -1,
1231};
1232
1233static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
1234 .phys_addr_base = 0x0010D204,
1235 .phys_size = SZ_8K,
1236};
1237
1238struct platform_device apq8064_rpm_stat_device = {
1239 .name = "msm_rpm_stat",
1240 .id = -1,
1241 .dev = {
1242 .platform_data = &msm_rpm_stat_pdata,
1243 },
1244};
1245
1246static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
1247 .phys_addr_base = 0x0010C000,
1248 .reg_offsets = {
1249 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
1250 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
1251 },
1252 .phys_size = SZ_8K,
1253 .log_len = 4096, /* log's buffer length in bytes */
1254 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
1255};
1256
1257struct platform_device apq8064_rpm_log_device = {
1258 .name = "msm_rpm_log",
1259 .id = -1,
1260 .dev = {
1261 .platform_data = &msm_rpm_log_pdata,
1262 },
1263};
1264
1265#ifdef CONFIG_MSM_MPM
1266static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
1267 [1] = MSM_GPIO_TO_INT(26),
1268 [2] = MSM_GPIO_TO_INT(88),
1269 [4] = MSM_GPIO_TO_INT(73),
1270 [5] = MSM_GPIO_TO_INT(74),
1271 [6] = MSM_GPIO_TO_INT(75),
1272 [7] = MSM_GPIO_TO_INT(76),
1273 [8] = MSM_GPIO_TO_INT(77),
1274 [9] = MSM_GPIO_TO_INT(36),
1275 [10] = MSM_GPIO_TO_INT(84),
1276 [11] = MSM_GPIO_TO_INT(7),
1277 [12] = MSM_GPIO_TO_INT(11),
1278 [13] = MSM_GPIO_TO_INT(52),
1279 [14] = MSM_GPIO_TO_INT(15),
1280 [15] = MSM_GPIO_TO_INT(83),
1281 [16] = USB3_HS_IRQ,
1282 [19] = MSM_GPIO_TO_INT(61),
1283 [20] = MSM_GPIO_TO_INT(58),
1284 [23] = MSM_GPIO_TO_INT(65),
1285 [24] = MSM_GPIO_TO_INT(63),
1286 [25] = USB1_HS_IRQ,
1287 [27] = HDMI_IRQ,
1288 [29] = MSM_GPIO_TO_INT(22),
1289 [30] = MSM_GPIO_TO_INT(72),
1290 [31] = USB4_HS_IRQ,
1291 [33] = MSM_GPIO_TO_INT(44),
1292 [34] = MSM_GPIO_TO_INT(39),
1293 [35] = MSM_GPIO_TO_INT(19),
1294 [36] = MSM_GPIO_TO_INT(23),
1295 [37] = MSM_GPIO_TO_INT(41),
1296 [38] = MSM_GPIO_TO_INT(30),
1297 [41] = MSM_GPIO_TO_INT(42),
1298 [42] = MSM_GPIO_TO_INT(56),
1299 [43] = MSM_GPIO_TO_INT(55),
1300 [44] = MSM_GPIO_TO_INT(50),
1301 [45] = MSM_GPIO_TO_INT(49),
1302 [46] = MSM_GPIO_TO_INT(47),
1303 [47] = MSM_GPIO_TO_INT(45),
1304 [48] = MSM_GPIO_TO_INT(38),
1305 [49] = MSM_GPIO_TO_INT(34),
1306 [50] = MSM_GPIO_TO_INT(32),
1307 [51] = MSM_GPIO_TO_INT(29),
1308 [52] = MSM_GPIO_TO_INT(18),
1309 [53] = MSM_GPIO_TO_INT(10),
1310 [54] = MSM_GPIO_TO_INT(81),
1311 [55] = MSM_GPIO_TO_INT(6),
1312};
1313
1314static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
1315 TLMM_MSM_SUMMARY_IRQ,
1316 RPM_APCC_CPU0_GP_HIGH_IRQ,
1317 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
1318 RPM_APCC_CPU0_GP_LOW_IRQ,
1319 RPM_APCC_CPU0_WAKE_UP_IRQ,
1320 RPM_APCC_CPU1_GP_HIGH_IRQ,
1321 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
1322 RPM_APCC_CPU1_GP_LOW_IRQ,
1323 RPM_APCC_CPU1_WAKE_UP_IRQ,
1324 MSS_TO_APPS_IRQ_0,
1325 MSS_TO_APPS_IRQ_1,
1326 MSS_TO_APPS_IRQ_2,
1327 MSS_TO_APPS_IRQ_3,
1328 MSS_TO_APPS_IRQ_4,
1329 MSS_TO_APPS_IRQ_5,
1330 MSS_TO_APPS_IRQ_6,
1331 MSS_TO_APPS_IRQ_7,
1332 MSS_TO_APPS_IRQ_8,
1333 MSS_TO_APPS_IRQ_9,
1334 LPASS_SCSS_GP_LOW_IRQ,
1335 LPASS_SCSS_GP_MEDIUM_IRQ,
1336 LPASS_SCSS_GP_HIGH_IRQ,
1337 SPS_MTI_30,
1338 SPS_MTI_31,
1339 RIVA_APSS_SPARE_IRQ,
1340 RIVA_APPS_WLAN_SMSM_IRQ,
1341 RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
1342 RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
1343};
1344
1345struct msm_mpm_device_data apq8064_mpm_dev_data __initdata = {
1346 .irqs_m2a = msm_mpm_irqs_m2a,
1347 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
1348 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
1349 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
1350 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
1351 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
1352 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
1353 .mpm_apps_ipc_val = BIT(1),
1354 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
1355
1356};
1357#endif