blob: f1f6e64eb2e0a718f66f50e6f8dfab672cc8af28 [file] [log] [blame]
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001/* Copyright (c) 2010-2011, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/platform_device.h>
16#include <linux/regulator/machine.h>
17#include <linux/regulator/consumer.h>
Deepak Kotur12301a72011-11-09 18:30:29 -080018#include <linux/ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070019#include <mach/irqs.h>
20#include <mach/dma.h>
21#include <asm/mach/mmc.h>
22#include <asm/clkdev.h>
23#include <linux/msm_kgsl.h>
24#include <linux/msm_rotator.h>
25#include <mach/msm_hsusb.h>
26#include "footswitch.h"
27#include "clock.h"
28#include "clock-rpm.h"
29#include "clock-voter.h"
30#include "devices.h"
31#include "devices-msm8x60.h"
32#include <linux/dma-mapping.h>
33#include <linux/irq.h>
34#include <linux/clk.h>
35#include <asm/hardware/gic.h>
36#include <asm/mach-types.h>
37#include <asm/clkdev.h>
38#include <mach/msm_serial_hs_lite.h>
39#include <mach/msm_bus.h>
40#include <mach/msm_bus_board.h>
41#include <mach/socinfo.h>
42#include <mach/msm_memtypes.h>
43#include <mach/msm_tsif.h>
44#include <mach/scm-io.h>
45#ifdef CONFIG_MSM_DSPS
46#include <mach/msm_dsps.h>
47#endif
48#include <linux/android_pmem.h>
49#include <linux/gpio.h>
50#include <linux/delay.h>
51#include <mach/mdm.h>
52#include <mach/rpm.h>
53#include <mach/board.h>
Lei Zhou01366a42011-08-19 13:12:00 -040054#include <sound/apr_audio.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070055#include "rpm_stats.h"
56#include "mpm.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070057#include "msm_watchdog.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070058
59/* Address of GSBI blocks */
60#define MSM_GSBI1_PHYS 0x16000000
61#define MSM_GSBI2_PHYS 0x16100000
62#define MSM_GSBI3_PHYS 0x16200000
63#define MSM_GSBI4_PHYS 0x16300000
64#define MSM_GSBI5_PHYS 0x16400000
65#define MSM_GSBI6_PHYS 0x16500000
66#define MSM_GSBI7_PHYS 0x16600000
67#define MSM_GSBI8_PHYS 0x19800000
68#define MSM_GSBI9_PHYS 0x19900000
69#define MSM_GSBI10_PHYS 0x19A00000
70#define MSM_GSBI11_PHYS 0x19B00000
71#define MSM_GSBI12_PHYS 0x19C00000
72
73/* GSBI QUPe devices */
74#define MSM_GSBI1_QUP_PHYS 0x16080000
75#define MSM_GSBI2_QUP_PHYS 0x16180000
76#define MSM_GSBI3_QUP_PHYS 0x16280000
77#define MSM_GSBI4_QUP_PHYS 0x16380000
78#define MSM_GSBI5_QUP_PHYS 0x16480000
79#define MSM_GSBI6_QUP_PHYS 0x16580000
80#define MSM_GSBI7_QUP_PHYS 0x16680000
81#define MSM_GSBI8_QUP_PHYS 0x19880000
82#define MSM_GSBI9_QUP_PHYS 0x19980000
83#define MSM_GSBI10_QUP_PHYS 0x19A80000
84#define MSM_GSBI11_QUP_PHYS 0x19B80000
85#define MSM_GSBI12_QUP_PHYS 0x19C80000
86
87/* GSBI UART devices */
88#define MSM_UART1DM_PHYS (MSM_GSBI6_PHYS + 0x40000)
89#define INT_UART1DM_IRQ GSBI6_UARTDM_IRQ
90#define INT_UART2DM_IRQ GSBI12_UARTDM_IRQ
91#define MSM_UART2DM_PHYS 0x19C40000
92#define MSM_UART3DM_PHYS (MSM_GSBI3_PHYS + 0x40000)
93#define INT_UART3DM_IRQ GSBI3_UARTDM_IRQ
94#define TCSR_BASE_PHYS 0x16b00000
95
96/* PRNG device */
97#define MSM_PRNG_PHYS 0x16C00000
98#define MSM_UART9DM_PHYS (MSM_GSBI9_PHYS + 0x40000)
99#define INT_UART9DM_IRQ GSBI9_UARTDM_IRQ
100
101static void charm_ap2mdm_kpdpwr_on(void)
102{
103 gpio_direction_output(AP2MDM_PMIC_RESET_N, 0);
Laura Abbotteda23372011-08-17 09:25:56 -0700104 gpio_direction_output(AP2MDM_KPDPWR_N, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700105}
106
107static void charm_ap2mdm_kpdpwr_off(void)
108{
109 int i;
110
111 gpio_direction_output(AP2MDM_ERRFATAL, 1);
112
113 for (i = 20; i > 0; i--) {
114 if (gpio_get_value(MDM2AP_STATUS) == 0)
115 break;
116 msleep(100);
117 }
118 gpio_direction_output(AP2MDM_ERRFATAL, 0);
119
120 if (i == 0) {
121 pr_err("%s: MDM2AP_STATUS never went low. Doing a hard reset \
122 of the charm modem.\n", __func__);
123 gpio_direction_output(AP2MDM_PMIC_RESET_N, 1);
124 /*
125 * Currently, there is a debounce timer on the charm PMIC. It is
126 * necessary to hold the AP2MDM_PMIC_RESET low for ~3.5 seconds
127 * for the reset to fully take place. Sleep here to ensure the
128 * reset has occured before the function exits.
129 */
130 msleep(4000);
131 gpio_direction_output(AP2MDM_PMIC_RESET_N, 0);
132 }
133}
134
135static struct resource charm_resources[] = {
136 /* MDM2AP_ERRFATAL */
137 {
138 .start = MSM_GPIO_TO_INT(MDM2AP_ERRFATAL),
139 .end = MSM_GPIO_TO_INT(MDM2AP_ERRFATAL),
140 .flags = IORESOURCE_IRQ,
141 },
142 /* MDM2AP_STATUS */
143 {
144 .start = MSM_GPIO_TO_INT(MDM2AP_STATUS),
145 .end = MSM_GPIO_TO_INT(MDM2AP_STATUS),
146 .flags = IORESOURCE_IRQ,
147 }
148};
149
150static struct charm_platform_data mdm_platform_data = {
151 .charm_modem_on = charm_ap2mdm_kpdpwr_on,
152 .charm_modem_off = charm_ap2mdm_kpdpwr_off,
153};
154
155struct platform_device msm_charm_modem = {
156 .name = "charm_modem",
157 .id = -1,
158 .num_resources = ARRAY_SIZE(charm_resources),
159 .resource = charm_resources,
160 .dev = {
161 .platform_data = &mdm_platform_data,
162 },
163};
164
165#ifdef CONFIG_MSM_DSPS
166#define GSBI12_DEV (&msm_dsps_device.dev)
167#else
168#define GSBI12_DEV (&msm_gsbi12_qup_i2c_device.dev)
169#endif
170
171void __init msm8x60_init_irq(void)
172{
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700173 msm_mpm_irq_extn_init();
174 gic_init(0, GIC_PPI_START, MSM_QGIC_DIST_BASE, (void *)MSM_QGIC_CPU_BASE);
175
176 /* Edge trigger PPIs except AVS_SVICINT and AVS_SVICINTSWDONE */
177 writel(0xFFFFD7FF, MSM_QGIC_DIST_BASE + GIC_DIST_CONFIG + 4);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700178}
179
Stephen Boyd3acc9e42011-09-28 16:46:40 -0700180#define MSM_LPASS_QDSP6SS_PHYS 0x28800000
181
182static struct resource msm_8660_q6_resources[] = {
183 {
184 .start = MSM_LPASS_QDSP6SS_PHYS,
185 .end = MSM_LPASS_QDSP6SS_PHYS + SZ_256 - 1,
186 .flags = IORESOURCE_MEM,
187 },
188};
189
190struct platform_device msm_pil_q6v3 = {
191 .name = "pil_qdsp6v3",
192 .id = -1,
193 .num_resources = ARRAY_SIZE(msm_8660_q6_resources),
194 .resource = msm_8660_q6_resources,
195};
196
Stephen Boydd89eebe2011-09-28 23:28:11 -0700197struct platform_device msm_pil_tzapps = {
198 .name = "pil_tzapps",
199 .id = -1,
200};
201
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700202static struct resource msm_uart1_dm_resources[] = {
203 {
204 .start = MSM_UART1DM_PHYS,
205 .end = MSM_UART1DM_PHYS + PAGE_SIZE - 1,
206 .flags = IORESOURCE_MEM,
207 },
208 {
209 .start = INT_UART1DM_IRQ,
210 .end = INT_UART1DM_IRQ,
211 .flags = IORESOURCE_IRQ,
212 },
213 {
214 /* GSBI6 is UARTDM1 */
215 .start = MSM_GSBI6_PHYS,
216 .end = MSM_GSBI6_PHYS + 4 - 1,
217 .name = "gsbi_resource",
218 .flags = IORESOURCE_MEM,
219 },
220 {
221 .start = DMOV_HSUART1_TX_CHAN,
222 .end = DMOV_HSUART1_RX_CHAN,
223 .name = "uartdm_channels",
224 .flags = IORESOURCE_DMA,
225 },
226 {
227 .start = DMOV_HSUART1_TX_CRCI,
228 .end = DMOV_HSUART1_RX_CRCI,
229 .name = "uartdm_crci",
230 .flags = IORESOURCE_DMA,
231 },
232};
233
234static u64 msm_uart_dm1_dma_mask = DMA_BIT_MASK(32);
235
236struct platform_device msm_device_uart_dm1 = {
237 .name = "msm_serial_hs",
238 .id = 0,
239 .num_resources = ARRAY_SIZE(msm_uart1_dm_resources),
240 .resource = msm_uart1_dm_resources,
241 .dev = {
242 .dma_mask = &msm_uart_dm1_dma_mask,
243 .coherent_dma_mask = DMA_BIT_MASK(32),
244 },
245};
246
247static struct resource msm_uart3_dm_resources[] = {
248 {
249 .start = MSM_UART3DM_PHYS,
250 .end = MSM_UART3DM_PHYS + PAGE_SIZE - 1,
251 .name = "uartdm_resource",
252 .flags = IORESOURCE_MEM,
253 },
254 {
255 .start = INT_UART3DM_IRQ,
256 .end = INT_UART3DM_IRQ,
257 .flags = IORESOURCE_IRQ,
258 },
259 {
260 .start = MSM_GSBI3_PHYS,
261 .end = MSM_GSBI3_PHYS + PAGE_SIZE - 1,
262 .name = "gsbi_resource",
263 .flags = IORESOURCE_MEM,
264 },
265};
266
267struct platform_device msm_device_uart_dm3 = {
268 .name = "msm_serial_hsl",
269 .id = 2,
270 .num_resources = ARRAY_SIZE(msm_uart3_dm_resources),
271 .resource = msm_uart3_dm_resources,
272};
273
274static struct resource msm_uart12_dm_resources[] = {
275 {
276 .start = MSM_UART2DM_PHYS,
277 .end = MSM_UART2DM_PHYS + PAGE_SIZE - 1,
278 .name = "uartdm_resource",
279 .flags = IORESOURCE_MEM,
280 },
281 {
282 .start = INT_UART2DM_IRQ,
283 .end = INT_UART2DM_IRQ,
284 .flags = IORESOURCE_IRQ,
285 },
286 {
287 /* GSBI 12 is UARTDM2 */
288 .start = MSM_GSBI12_PHYS,
289 .end = MSM_GSBI12_PHYS + PAGE_SIZE - 1,
290 .name = "gsbi_resource",
291 .flags = IORESOURCE_MEM,
292 },
293};
294
295struct platform_device msm_device_uart_dm12 = {
296 .name = "msm_serial_hsl",
297 .id = 0,
298 .num_resources = ARRAY_SIZE(msm_uart12_dm_resources),
299 .resource = msm_uart12_dm_resources,
300};
301
302#ifdef CONFIG_MSM_GSBI9_UART
303static struct msm_serial_hslite_platform_data uart_gsbi9_pdata = {
304 .config_gpio = 1,
305 .uart_tx_gpio = 67,
306 .uart_rx_gpio = 66,
307};
308
309static struct resource msm_uart_gsbi9_resources[] = {
310 {
311 .start = MSM_UART9DM_PHYS,
312 .end = MSM_UART9DM_PHYS + PAGE_SIZE - 1,
313 .name = "uartdm_resource",
314 .flags = IORESOURCE_MEM,
315 },
316 {
317 .start = INT_UART9DM_IRQ,
318 .end = INT_UART9DM_IRQ,
319 .flags = IORESOURCE_IRQ,
320 },
321 {
322 /* GSBI 9 is UART_GSBI9 */
323 .start = MSM_GSBI9_PHYS,
324 .end = MSM_GSBI9_PHYS + PAGE_SIZE - 1,
325 .name = "gsbi_resource",
326 .flags = IORESOURCE_MEM,
327 },
328};
329struct platform_device *msm_device_uart_gsbi9;
330struct platform_device *msm_add_gsbi9_uart(void)
331{
332 return platform_device_register_resndata(NULL, "msm_serial_hsl",
333 1, msm_uart_gsbi9_resources,
334 ARRAY_SIZE(msm_uart_gsbi9_resources),
335 &uart_gsbi9_pdata,
336 sizeof(uart_gsbi9_pdata));
337}
338#endif
339
340static struct resource gsbi3_qup_i2c_resources[] = {
341 {
342 .name = "qup_phys_addr",
343 .start = MSM_GSBI3_QUP_PHYS,
344 .end = MSM_GSBI3_QUP_PHYS + SZ_4K - 1,
345 .flags = IORESOURCE_MEM,
346 },
347 {
348 .name = "gsbi_qup_i2c_addr",
349 .start = MSM_GSBI3_PHYS,
350 .end = MSM_GSBI3_PHYS + 4 - 1,
351 .flags = IORESOURCE_MEM,
352 },
353 {
354 .name = "qup_err_intr",
355 .start = GSBI3_QUP_IRQ,
356 .end = GSBI3_QUP_IRQ,
357 .flags = IORESOURCE_IRQ,
358 },
359 {
360 .name = "i2c_clk",
361 .start = 44,
362 .end = 44,
363 .flags = IORESOURCE_IO,
364 },
365 {
366 .name = "i2c_sda",
367 .start = 43,
368 .end = 43,
369 .flags = IORESOURCE_IO,
370 },
371};
372
373static struct resource gsbi4_qup_i2c_resources[] = {
374 {
375 .name = "qup_phys_addr",
376 .start = MSM_GSBI4_QUP_PHYS,
377 .end = MSM_GSBI4_QUP_PHYS + SZ_4K - 1,
378 .flags = IORESOURCE_MEM,
379 },
380 {
381 .name = "gsbi_qup_i2c_addr",
382 .start = MSM_GSBI4_PHYS,
383 .end = MSM_GSBI4_PHYS + 4 - 1,
384 .flags = IORESOURCE_MEM,
385 },
386 {
387 .name = "qup_err_intr",
388 .start = GSBI4_QUP_IRQ,
389 .end = GSBI4_QUP_IRQ,
390 .flags = IORESOURCE_IRQ,
391 },
392};
393
394static struct resource gsbi7_qup_i2c_resources[] = {
395 {
396 .name = "qup_phys_addr",
397 .start = MSM_GSBI7_QUP_PHYS,
398 .end = MSM_GSBI7_QUP_PHYS + SZ_4K - 1,
399 .flags = IORESOURCE_MEM,
400 },
401 {
402 .name = "gsbi_qup_i2c_addr",
403 .start = MSM_GSBI7_PHYS,
404 .end = MSM_GSBI7_PHYS + 4 - 1,
405 .flags = IORESOURCE_MEM,
406 },
407 {
408 .name = "qup_err_intr",
409 .start = GSBI7_QUP_IRQ,
410 .end = GSBI7_QUP_IRQ,
411 .flags = IORESOURCE_IRQ,
412 },
413 {
414 .name = "i2c_clk",
415 .start = 60,
416 .end = 60,
417 .flags = IORESOURCE_IO,
418 },
419 {
420 .name = "i2c_sda",
421 .start = 59,
422 .end = 59,
423 .flags = IORESOURCE_IO,
424 },
425};
426
427static struct resource gsbi8_qup_i2c_resources[] = {
428 {
429 .name = "qup_phys_addr",
430 .start = MSM_GSBI8_QUP_PHYS,
431 .end = MSM_GSBI8_QUP_PHYS + SZ_4K - 1,
432 .flags = IORESOURCE_MEM,
433 },
434 {
435 .name = "gsbi_qup_i2c_addr",
436 .start = MSM_GSBI8_PHYS,
437 .end = MSM_GSBI8_PHYS + 4 - 1,
438 .flags = IORESOURCE_MEM,
439 },
440 {
441 .name = "qup_err_intr",
442 .start = GSBI8_QUP_IRQ,
443 .end = GSBI8_QUP_IRQ,
444 .flags = IORESOURCE_IRQ,
445 },
446};
447
448static struct resource gsbi9_qup_i2c_resources[] = {
449 {
450 .name = "qup_phys_addr",
451 .start = MSM_GSBI9_QUP_PHYS,
452 .end = MSM_GSBI9_QUP_PHYS + SZ_4K - 1,
453 .flags = IORESOURCE_MEM,
454 },
455 {
456 .name = "gsbi_qup_i2c_addr",
457 .start = MSM_GSBI9_PHYS,
458 .end = MSM_GSBI9_PHYS + 4 - 1,
459 .flags = IORESOURCE_MEM,
460 },
461 {
462 .name = "qup_err_intr",
463 .start = GSBI9_QUP_IRQ,
464 .end = GSBI9_QUP_IRQ,
465 .flags = IORESOURCE_IRQ,
466 },
467};
468
469static struct resource gsbi12_qup_i2c_resources[] = {
470 {
471 .name = "qup_phys_addr",
472 .start = MSM_GSBI12_QUP_PHYS,
473 .end = MSM_GSBI12_QUP_PHYS + SZ_4K - 1,
474 .flags = IORESOURCE_MEM,
475 },
476 {
477 .name = "gsbi_qup_i2c_addr",
478 .start = MSM_GSBI12_PHYS,
479 .end = MSM_GSBI12_PHYS + 4 - 1,
480 .flags = IORESOURCE_MEM,
481 },
482 {
483 .name = "qup_err_intr",
484 .start = GSBI12_QUP_IRQ,
485 .end = GSBI12_QUP_IRQ,
486 .flags = IORESOURCE_IRQ,
487 },
488};
489
490#ifdef CONFIG_MSM_BUS_SCALING
491static struct msm_bus_vectors grp3d_init_vectors[] = {
492 {
493 .src = MSM_BUS_MASTER_GRAPHICS_3D,
494 .dst = MSM_BUS_SLAVE_EBI_CH0,
495 .ab = 0,
496 .ib = 0,
497 },
498};
499
Lucille Sylvester293217d2011-08-19 17:50:52 -0600500static struct msm_bus_vectors grp3d_low_vectors[] = {
501 {
502 .src = MSM_BUS_MASTER_GRAPHICS_3D,
503 .dst = MSM_BUS_SLAVE_EBI_CH0,
504 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700505 .ib = KGSL_CONVERT_TO_MBPS(990),
Lucille Sylvester293217d2011-08-19 17:50:52 -0600506 },
507};
508
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700509static struct msm_bus_vectors grp3d_nominal_low_vectors[] = {
510 {
511 .src = MSM_BUS_MASTER_GRAPHICS_3D,
512 .dst = MSM_BUS_SLAVE_EBI_CH0,
513 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700514 .ib = KGSL_CONVERT_TO_MBPS(1300),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700515 },
516};
517
518static struct msm_bus_vectors grp3d_nominal_high_vectors[] = {
519 {
520 .src = MSM_BUS_MASTER_GRAPHICS_3D,
521 .dst = MSM_BUS_SLAVE_EBI_CH0,
522 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700523 .ib = KGSL_CONVERT_TO_MBPS(2008),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700524 },
525};
526
527static struct msm_bus_vectors grp3d_max_vectors[] = {
528 {
529 .src = MSM_BUS_MASTER_GRAPHICS_3D,
530 .dst = MSM_BUS_SLAVE_EBI_CH0,
531 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700532 .ib = KGSL_CONVERT_TO_MBPS(2484),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700533 },
534};
535
536static struct msm_bus_paths grp3d_bus_scale_usecases[] = {
537 {
538 ARRAY_SIZE(grp3d_init_vectors),
539 grp3d_init_vectors,
540 },
541 {
Lucille Sylvester293217d2011-08-19 17:50:52 -0600542 ARRAY_SIZE(grp3d_low_vectors),
Suman Tatirajuc87f58c2011-10-14 10:58:37 -0700543 grp3d_low_vectors,
Lucille Sylvester293217d2011-08-19 17:50:52 -0600544 },
545 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700546 ARRAY_SIZE(grp3d_nominal_low_vectors),
547 grp3d_nominal_low_vectors,
548 },
549 {
550 ARRAY_SIZE(grp3d_nominal_high_vectors),
551 grp3d_nominal_high_vectors,
552 },
553 {
554 ARRAY_SIZE(grp3d_max_vectors),
555 grp3d_max_vectors,
556 },
557};
558
559static struct msm_bus_scale_pdata grp3d_bus_scale_pdata = {
560 grp3d_bus_scale_usecases,
561 ARRAY_SIZE(grp3d_bus_scale_usecases),
562 .name = "grp3d",
563};
564
565static struct msm_bus_vectors grp2d0_init_vectors[] = {
566 {
567 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
568 .dst = MSM_BUS_SLAVE_EBI_CH0,
569 .ab = 0,
570 .ib = 0,
571 },
572};
573
574static struct msm_bus_vectors grp2d0_max_vectors[] = {
575 {
576 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
577 .dst = MSM_BUS_SLAVE_EBI_CH0,
578 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700579 .ib = KGSL_CONVERT_TO_MBPS(990),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700580 },
581};
582
583static struct msm_bus_paths grp2d0_bus_scale_usecases[] = {
584 {
585 ARRAY_SIZE(grp2d0_init_vectors),
586 grp2d0_init_vectors,
587 },
588 {
589 ARRAY_SIZE(grp2d0_max_vectors),
590 grp2d0_max_vectors,
591 },
592};
593
594static struct msm_bus_scale_pdata grp2d0_bus_scale_pdata = {
595 grp2d0_bus_scale_usecases,
596 ARRAY_SIZE(grp2d0_bus_scale_usecases),
597 .name = "grp2d0",
598};
599
600static struct msm_bus_vectors grp2d1_init_vectors[] = {
601 {
602 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
603 .dst = MSM_BUS_SLAVE_EBI_CH0,
604 .ab = 0,
605 .ib = 0,
606 },
607};
608
609static struct msm_bus_vectors grp2d1_max_vectors[] = {
610 {
611 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
612 .dst = MSM_BUS_SLAVE_EBI_CH0,
613 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700614 .ib = KGSL_CONVERT_TO_MBPS(990),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700615 },
616};
617
618static struct msm_bus_paths grp2d1_bus_scale_usecases[] = {
619 {
620 ARRAY_SIZE(grp2d1_init_vectors),
621 grp2d1_init_vectors,
622 },
623 {
624 ARRAY_SIZE(grp2d1_max_vectors),
625 grp2d1_max_vectors,
626 },
627};
628
629static struct msm_bus_scale_pdata grp2d1_bus_scale_pdata = {
630 grp2d1_bus_scale_usecases,
631 ARRAY_SIZE(grp2d1_bus_scale_usecases),
632 .name = "grp2d1",
633};
634#endif
635
636#ifdef CONFIG_HW_RANDOM_MSM
637static struct resource rng_resources = {
638 .flags = IORESOURCE_MEM,
639 .start = MSM_PRNG_PHYS,
640 .end = MSM_PRNG_PHYS + SZ_512 - 1,
641};
642
643struct platform_device msm_device_rng = {
644 .name = "msm_rng",
645 .id = 0,
646 .num_resources = 1,
647 .resource = &rng_resources,
648};
649#endif
650
651static struct resource kgsl_3d0_resources[] = {
652 {
653 .name = KGSL_3D0_REG_MEMORY,
654 .start = 0x04300000, /* GFX3D address */
655 .end = 0x0431ffff,
656 .flags = IORESOURCE_MEM,
657 },
658 {
659 .name = KGSL_3D0_IRQ,
660 .start = GFX3D_IRQ,
661 .end = GFX3D_IRQ,
662 .flags = IORESOURCE_IRQ,
663 },
664};
665
666static struct kgsl_device_platform_data kgsl_3d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600667 .pwrlevel = {
668 {
669 .gpu_freq = 266667000,
670 .bus_freq = 4,
671 .io_fraction = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700672 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600673 {
674 .gpu_freq = 228571000,
675 .bus_freq = 3,
676 .io_fraction = 33,
677 },
678 {
679 .gpu_freq = 200000000,
680 .bus_freq = 2,
681 .io_fraction = 100,
682 },
683 {
684 .gpu_freq = 177778000,
685 .bus_freq = 1,
686 .io_fraction = 100,
687 },
688 {
689 .gpu_freq = 27000000,
690 .bus_freq = 0,
691 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700692 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600693 .init_level = 0,
694 .num_levels = 5,
695 .set_grp_async = NULL,
696 .idle_timeout = HZ/5,
697 .nap_allowed = true,
698 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE | KGSL_CLK_MEM_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700699#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600700 .bus_scale_table = &grp3d_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700701#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700702};
703
704struct platform_device msm_kgsl_3d0 = {
705 .name = "kgsl-3d0",
706 .id = 0,
707 .num_resources = ARRAY_SIZE(kgsl_3d0_resources),
708 .resource = kgsl_3d0_resources,
709 .dev = {
710 .platform_data = &kgsl_3d0_pdata,
711 },
712};
713
714static struct resource kgsl_2d0_resources[] = {
715 {
716 .name = KGSL_2D0_REG_MEMORY,
717 .start = 0x04100000, /* Z180 base address */
718 .end = 0x04100FFF,
719 .flags = IORESOURCE_MEM,
720 },
721 {
722 .name = KGSL_2D0_IRQ,
723 .start = GFX2D0_IRQ,
724 .end = GFX2D0_IRQ,
725 .flags = IORESOURCE_IRQ,
726 },
727};
728
729static struct kgsl_device_platform_data kgsl_2d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600730 .pwrlevel = {
731 {
732 .gpu_freq = 200000000,
733 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700734 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600735 {
736 .gpu_freq = 200000000,
737 .bus_freq = 0,
738 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700739 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600740 .init_level = 0,
741 .num_levels = 2,
742 .set_grp_async = NULL,
743 .idle_timeout = HZ/10,
744 .nap_allowed = true,
745 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700746#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600747 .bus_scale_table = &grp2d0_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700748#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700749};
750
751struct platform_device msm_kgsl_2d0 = {
752 .name = "kgsl-2d0",
753 .id = 0,
754 .num_resources = ARRAY_SIZE(kgsl_2d0_resources),
755 .resource = kgsl_2d0_resources,
756 .dev = {
757 .platform_data = &kgsl_2d0_pdata,
758 },
759};
760
761static struct resource kgsl_2d1_resources[] = {
762 {
763 .name = KGSL_2D1_REG_MEMORY,
764 .start = 0x04200000, /* Z180 device 1 base address */
765 .end = 0x04200FFF,
766 .flags = IORESOURCE_MEM,
767 },
768 {
769 .name = KGSL_2D1_IRQ,
770 .start = GFX2D1_IRQ,
771 .end = GFX2D1_IRQ,
772 .flags = IORESOURCE_IRQ,
773 },
774};
775
776static struct kgsl_device_platform_data kgsl_2d1_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600777 .pwrlevel = {
778 {
779 .gpu_freq = 200000000,
780 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700781 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600782 {
783 .gpu_freq = 200000000,
784 .bus_freq = 0,
785 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700786 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600787 .init_level = 0,
788 .num_levels = 2,
789 .set_grp_async = NULL,
790 .idle_timeout = HZ/10,
791 .nap_allowed = true,
792 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700793#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600794 .bus_scale_table = &grp2d1_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700795#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700796};
797
798struct platform_device msm_kgsl_2d1 = {
799 .name = "kgsl-2d1",
800 .id = 1,
801 .num_resources = ARRAY_SIZE(kgsl_2d1_resources),
802 .resource = kgsl_2d1_resources,
803 .dev = {
804 .platform_data = &kgsl_2d1_pdata,
805 },
806};
807
808/*
809 * this a software workaround for not having two distinct board
810 * files for 8660v1 and 8660v2. 8660v1 has a faulty 2d clock, and
811 * this workaround detects the cpu version to tell if the kernel is on a
812 * 8660v1, and should disable the 2d core. it is called from the board file
813 */
814void __init msm8x60_check_2d_hardware(void)
815{
816 if ((SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 1) &&
817 (SOCINFO_VERSION_MINOR(socinfo_get_version()) == 0)) {
818 printk(KERN_WARNING "kgsl: 2D cores disabled on 8660v1\n");
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600819 kgsl_2d0_pdata.clk_map = 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700820 }
821}
822
823/* Use GSBI3 QUP for /dev/i2c-0 */
824struct platform_device msm_gsbi3_qup_i2c_device = {
825 .name = "qup_i2c",
826 .id = MSM_GSBI3_QUP_I2C_BUS_ID,
827 .num_resources = ARRAY_SIZE(gsbi3_qup_i2c_resources),
828 .resource = gsbi3_qup_i2c_resources,
829};
830
831/* Use GSBI4 QUP for /dev/i2c-1 */
832struct platform_device msm_gsbi4_qup_i2c_device = {
833 .name = "qup_i2c",
834 .id = MSM_GSBI4_QUP_I2C_BUS_ID,
835 .num_resources = ARRAY_SIZE(gsbi4_qup_i2c_resources),
836 .resource = gsbi4_qup_i2c_resources,
837};
838
839/* Use GSBI8 QUP for /dev/i2c-3 */
840struct platform_device msm_gsbi8_qup_i2c_device = {
841 .name = "qup_i2c",
842 .id = MSM_GSBI8_QUP_I2C_BUS_ID,
843 .num_resources = ARRAY_SIZE(gsbi8_qup_i2c_resources),
844 .resource = gsbi8_qup_i2c_resources,
845};
846
847/* Use GSBI9 QUP for /dev/i2c-2 */
848struct platform_device msm_gsbi9_qup_i2c_device = {
849 .name = "qup_i2c",
850 .id = MSM_GSBI9_QUP_I2C_BUS_ID,
851 .num_resources = ARRAY_SIZE(gsbi9_qup_i2c_resources),
852 .resource = gsbi9_qup_i2c_resources,
853};
854
855/* Use GSBI7 QUP for /dev/i2c-4 (Marimba) */
856struct platform_device msm_gsbi7_qup_i2c_device = {
857 .name = "qup_i2c",
858 .id = MSM_GSBI7_QUP_I2C_BUS_ID,
859 .num_resources = ARRAY_SIZE(gsbi7_qup_i2c_resources),
860 .resource = gsbi7_qup_i2c_resources,
861};
862
863/* Use GSBI12 QUP for /dev/i2c-5 (Sensors) */
864struct platform_device msm_gsbi12_qup_i2c_device = {
865 .name = "qup_i2c",
866 .id = MSM_GSBI12_QUP_I2C_BUS_ID,
867 .num_resources = ARRAY_SIZE(gsbi12_qup_i2c_resources),
868 .resource = gsbi12_qup_i2c_resources,
869};
870
Anirudh Ghayal9d9cdc22011-10-10 17:17:07 +0530871#ifdef CONFIG_MSM_SSBI
872#define MSM_SSBI_PMIC1_PHYS 0x00500000
873static struct resource resources_ssbi_pmic1_resource[] = {
874 {
875 .start = MSM_SSBI_PMIC1_PHYS,
876 .end = MSM_SSBI_PMIC1_PHYS + SZ_4K - 1,
877 .flags = IORESOURCE_MEM,
878 },
879};
880
881struct platform_device msm_device_ssbi_pmic1 = {
882 .name = "msm_ssbi",
883 .id = 0,
884 .resource = resources_ssbi_pmic1_resource,
885 .num_resources = ARRAY_SIZE(resources_ssbi_pmic1_resource),
886};
Anirudh Ghayalc49157f2011-11-09 14:49:59 +0530887
888#define MSM_SSBI2_PMIC2B_PHYS 0x00C00000
889static struct resource resources_ssbi_pmic2_resource[] = {
890 {
891 .start = MSM_SSBI2_PMIC2B_PHYS,
892 .end = MSM_SSBI2_PMIC2B_PHYS + SZ_4K - 1,
893 .flags = IORESOURCE_MEM,
894 },
895};
896
897struct platform_device msm_device_ssbi_pmic2 = {
898 .name = "msm_ssbi",
899 .id = 1,
900 .resource = resources_ssbi_pmic2_resource,
901 .num_resources = ARRAY_SIZE(resources_ssbi_pmic2_resource),
902};
Anirudh Ghayal9d9cdc22011-10-10 17:17:07 +0530903#endif
904
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700905#ifdef CONFIG_I2C_SSBI
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700906/* CODEC SSBI on /dev/i2c-8 */
907#define MSM_SSBI3_PHYS 0x18700000
908static struct resource msm_ssbi3_resources[] = {
909 {
910 .name = "ssbi_base",
911 .start = MSM_SSBI3_PHYS,
912 .end = MSM_SSBI3_PHYS + SZ_4K - 1,
913 .flags = IORESOURCE_MEM,
914 },
915};
916
917struct platform_device msm_device_ssbi3 = {
918 .name = "i2c_ssbi",
919 .id = MSM_SSBI3_I2C_BUS_ID,
920 .num_resources = ARRAY_SIZE(msm_ssbi3_resources),
921 .resource = msm_ssbi3_resources,
922};
923#endif /* CONFIG_I2C_SSBI */
924
925static struct resource gsbi1_qup_spi_resources[] = {
926 {
927 .name = "spi_base",
928 .start = MSM_GSBI1_QUP_PHYS,
929 .end = MSM_GSBI1_QUP_PHYS + SZ_4K - 1,
930 .flags = IORESOURCE_MEM,
931 },
932 {
933 .name = "gsbi_base",
934 .start = MSM_GSBI1_PHYS,
935 .end = MSM_GSBI1_PHYS + 4 - 1,
936 .flags = IORESOURCE_MEM,
937 },
938 {
939 .name = "spi_irq_in",
940 .start = GSBI1_QUP_IRQ,
941 .end = GSBI1_QUP_IRQ,
942 .flags = IORESOURCE_IRQ,
943 },
944 {
945 .name = "spidm_channels",
946 .start = 5,
947 .end = 6,
948 .flags = IORESOURCE_DMA,
949 },
950 {
951 .name = "spidm_crci",
952 .start = 8,
953 .end = 7,
954 .flags = IORESOURCE_DMA,
955 },
956 {
957 .name = "spi_clk",
958 .start = 36,
959 .end = 36,
960 .flags = IORESOURCE_IO,
961 },
962 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700963 .name = "spi_miso",
964 .start = 34,
965 .end = 34,
966 .flags = IORESOURCE_IO,
967 },
968 {
969 .name = "spi_mosi",
970 .start = 33,
971 .end = 33,
972 .flags = IORESOURCE_IO,
973 },
Harini Jayaraman5d93be12011-11-29 18:32:20 -0700974 {
975 .name = "spi_cs",
976 .start = 35,
977 .end = 35,
978 .flags = IORESOURCE_IO,
979 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700980};
981
982/* Use GSBI1 QUP for SPI-0 */
983struct platform_device msm_gsbi1_qup_spi_device = {
984 .name = "spi_qsd",
985 .id = 0,
986 .num_resources = ARRAY_SIZE(gsbi1_qup_spi_resources),
987 .resource = gsbi1_qup_spi_resources,
988};
989
990
991static struct resource gsbi10_qup_spi_resources[] = {
992 {
993 .name = "spi_base",
994 .start = MSM_GSBI10_QUP_PHYS,
995 .end = MSM_GSBI10_QUP_PHYS + SZ_4K - 1,
996 .flags = IORESOURCE_MEM,
997 },
998 {
999 .name = "gsbi_base",
1000 .start = MSM_GSBI10_PHYS,
1001 .end = MSM_GSBI10_PHYS + 4 - 1,
1002 .flags = IORESOURCE_MEM,
1003 },
1004 {
1005 .name = "spi_irq_in",
1006 .start = GSBI10_QUP_IRQ,
1007 .end = GSBI10_QUP_IRQ,
1008 .flags = IORESOURCE_IRQ,
1009 },
1010 {
1011 .name = "spi_clk",
1012 .start = 73,
1013 .end = 73,
1014 .flags = IORESOURCE_IO,
1015 },
1016 {
1017 .name = "spi_cs",
1018 .start = 72,
1019 .end = 72,
1020 .flags = IORESOURCE_IO,
1021 },
1022 {
1023 .name = "spi_mosi",
1024 .start = 70,
1025 .end = 70,
1026 .flags = IORESOURCE_IO,
1027 },
1028};
1029
1030/* Use GSBI10 QUP for SPI-1 */
1031struct platform_device msm_gsbi10_qup_spi_device = {
1032 .name = "spi_qsd",
1033 .id = 1,
1034 .num_resources = ARRAY_SIZE(gsbi10_qup_spi_resources),
1035 .resource = gsbi10_qup_spi_resources,
1036};
1037#define MSM_SDC1_BASE 0x12400000
1038#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
1039#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
1040#define MSM_SDC2_BASE 0x12140000
1041#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
1042#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
1043#define MSM_SDC3_BASE 0x12180000
1044#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
1045#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
1046#define MSM_SDC4_BASE 0x121C0000
1047#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
1048#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
1049#define MSM_SDC5_BASE 0x12200000
1050#define MSM_SDC5_DML_BASE (MSM_SDC5_BASE + 0x800)
1051#define MSM_SDC5_BAM_BASE (MSM_SDC5_BASE + 0x2000)
1052
1053static struct resource resources_sdc1[] = {
1054 {
1055 .start = MSM_SDC1_BASE,
1056 .end = MSM_SDC1_DML_BASE - 1,
1057 .flags = IORESOURCE_MEM,
1058 },
1059 {
1060 .start = SDC1_IRQ_0,
1061 .end = SDC1_IRQ_0,
1062 .flags = IORESOURCE_IRQ,
1063 },
1064#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1065 {
1066 .name = "sdcc_dml_addr",
1067 .start = MSM_SDC1_DML_BASE,
1068 .end = MSM_SDC1_BAM_BASE - 1,
1069 .flags = IORESOURCE_MEM,
1070 },
1071 {
1072 .name = "sdcc_bam_addr",
1073 .start = MSM_SDC1_BAM_BASE,
1074 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
1075 .flags = IORESOURCE_MEM,
1076 },
1077 {
1078 .name = "sdcc_bam_irq",
1079 .start = SDC1_BAM_IRQ,
1080 .end = SDC1_BAM_IRQ,
1081 .flags = IORESOURCE_IRQ,
1082 },
1083#else
1084 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001085 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001086 .start = DMOV_SDC1_CHAN,
1087 .end = DMOV_SDC1_CHAN,
1088 .flags = IORESOURCE_DMA,
1089 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001090 {
1091 .name = "sdcc_dma_crci",
1092 .start = DMOV_SDC1_CRCI,
1093 .end = DMOV_SDC1_CRCI,
1094 .flags = IORESOURCE_DMA,
1095 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001096#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1097};
1098
1099static struct resource resources_sdc2[] = {
1100 {
1101 .start = MSM_SDC2_BASE,
1102 .end = MSM_SDC2_DML_BASE - 1,
1103 .flags = IORESOURCE_MEM,
1104 },
1105 {
1106 .start = SDC2_IRQ_0,
1107 .end = SDC2_IRQ_0,
1108 .flags = IORESOURCE_IRQ,
1109 },
1110#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1111 {
1112 .name = "sdcc_dml_addr",
1113 .start = MSM_SDC2_DML_BASE,
1114 .end = MSM_SDC2_BAM_BASE - 1,
1115 .flags = IORESOURCE_MEM,
1116 },
1117 {
1118 .name = "sdcc_bam_addr",
1119 .start = MSM_SDC2_BAM_BASE,
1120 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
1121 .flags = IORESOURCE_MEM,
1122 },
1123 {
1124 .name = "sdcc_bam_irq",
1125 .start = SDC2_BAM_IRQ,
1126 .end = SDC2_BAM_IRQ,
1127 .flags = IORESOURCE_IRQ,
1128 },
1129#else
1130 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001131 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001132 .start = DMOV_SDC2_CHAN,
1133 .end = DMOV_SDC2_CHAN,
1134 .flags = IORESOURCE_DMA,
1135 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001136 {
1137 .name = "sdcc_dma_crci",
1138 .start = DMOV_SDC2_CRCI,
1139 .end = DMOV_SDC2_CRCI,
1140 .flags = IORESOURCE_DMA,
1141 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001142#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1143};
1144
1145static struct resource resources_sdc3[] = {
1146 {
1147 .start = MSM_SDC3_BASE,
1148 .end = MSM_SDC3_DML_BASE - 1,
1149 .flags = IORESOURCE_MEM,
1150 },
1151 {
1152 .start = SDC3_IRQ_0,
1153 .end = SDC3_IRQ_0,
1154 .flags = IORESOURCE_IRQ,
1155 },
1156#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1157 {
1158 .name = "sdcc_dml_addr",
1159 .start = MSM_SDC3_DML_BASE,
1160 .end = MSM_SDC3_BAM_BASE - 1,
1161 .flags = IORESOURCE_MEM,
1162 },
1163 {
1164 .name = "sdcc_bam_addr",
1165 .start = MSM_SDC3_BAM_BASE,
1166 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
1167 .flags = IORESOURCE_MEM,
1168 },
1169 {
1170 .name = "sdcc_bam_irq",
1171 .start = SDC3_BAM_IRQ,
1172 .end = SDC3_BAM_IRQ,
1173 .flags = IORESOURCE_IRQ,
1174 },
1175#else
1176 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001177 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001178 .start = DMOV_SDC3_CHAN,
1179 .end = DMOV_SDC3_CHAN,
1180 .flags = IORESOURCE_DMA,
1181 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001182 {
1183 .name = "sdcc_dma_crci",
1184 .start = DMOV_SDC3_CRCI,
1185 .end = DMOV_SDC3_CRCI,
1186 .flags = IORESOURCE_DMA,
1187 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001188#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1189};
1190
1191static struct resource resources_sdc4[] = {
1192 {
1193 .start = MSM_SDC4_BASE,
1194 .end = MSM_SDC4_DML_BASE - 1,
1195 .flags = IORESOURCE_MEM,
1196 },
1197 {
1198 .start = SDC4_IRQ_0,
1199 .end = SDC4_IRQ_0,
1200 .flags = IORESOURCE_IRQ,
1201 },
1202#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1203 {
1204 .name = "sdcc_dml_addr",
1205 .start = MSM_SDC4_DML_BASE,
1206 .end = MSM_SDC4_BAM_BASE - 1,
1207 .flags = IORESOURCE_MEM,
1208 },
1209 {
1210 .name = "sdcc_bam_addr",
1211 .start = MSM_SDC4_BAM_BASE,
1212 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
1213 .flags = IORESOURCE_MEM,
1214 },
1215 {
1216 .name = "sdcc_bam_irq",
1217 .start = SDC4_BAM_IRQ,
1218 .end = SDC4_BAM_IRQ,
1219 .flags = IORESOURCE_IRQ,
1220 },
1221#else
1222 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001223 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001224 .start = DMOV_SDC4_CHAN,
1225 .end = DMOV_SDC4_CHAN,
1226 .flags = IORESOURCE_DMA,
1227 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001228 {
1229 .name = "sdcc_dma_crci",
1230 .start = DMOV_SDC4_CRCI,
1231 .end = DMOV_SDC4_CRCI,
1232 .flags = IORESOURCE_DMA,
1233 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001234#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1235};
1236
1237static struct resource resources_sdc5[] = {
1238 {
1239 .start = MSM_SDC5_BASE,
1240 .end = MSM_SDC5_DML_BASE - 1,
1241 .flags = IORESOURCE_MEM,
1242 },
1243 {
1244 .start = SDC5_IRQ_0,
1245 .end = SDC5_IRQ_0,
1246 .flags = IORESOURCE_IRQ,
1247 },
1248#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1249 {
1250 .name = "sdcc_dml_addr",
1251 .start = MSM_SDC5_DML_BASE,
1252 .end = MSM_SDC5_BAM_BASE - 1,
1253 .flags = IORESOURCE_MEM,
1254 },
1255 {
1256 .name = "sdcc_bam_addr",
1257 .start = MSM_SDC5_BAM_BASE,
1258 .end = MSM_SDC5_BAM_BASE + (2 * SZ_4K) - 1,
1259 .flags = IORESOURCE_MEM,
1260 },
1261 {
1262 .name = "sdcc_bam_irq",
1263 .start = SDC5_BAM_IRQ,
1264 .end = SDC5_BAM_IRQ,
1265 .flags = IORESOURCE_IRQ,
1266 },
1267#else
1268 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001269 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001270 .start = DMOV_SDC5_CHAN,
1271 .end = DMOV_SDC5_CHAN,
1272 .flags = IORESOURCE_DMA,
1273 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001274 {
1275 .name = "sdcc_dma_crci",
1276 .start = DMOV_SDC5_CRCI,
1277 .end = DMOV_SDC5_CRCI,
1278 .flags = IORESOURCE_DMA,
1279 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001280#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1281};
1282
1283struct platform_device msm_device_sdc1 = {
1284 .name = "msm_sdcc",
1285 .id = 1,
1286 .num_resources = ARRAY_SIZE(resources_sdc1),
1287 .resource = resources_sdc1,
1288 .dev = {
1289 .coherent_dma_mask = 0xffffffff,
1290 },
1291};
1292
1293struct platform_device msm_device_sdc2 = {
1294 .name = "msm_sdcc",
1295 .id = 2,
1296 .num_resources = ARRAY_SIZE(resources_sdc2),
1297 .resource = resources_sdc2,
1298 .dev = {
1299 .coherent_dma_mask = 0xffffffff,
1300 },
1301};
1302
1303struct platform_device msm_device_sdc3 = {
1304 .name = "msm_sdcc",
1305 .id = 3,
1306 .num_resources = ARRAY_SIZE(resources_sdc3),
1307 .resource = resources_sdc3,
1308 .dev = {
1309 .coherent_dma_mask = 0xffffffff,
1310 },
1311};
1312
1313struct platform_device msm_device_sdc4 = {
1314 .name = "msm_sdcc",
1315 .id = 4,
1316 .num_resources = ARRAY_SIZE(resources_sdc4),
1317 .resource = resources_sdc4,
1318 .dev = {
1319 .coherent_dma_mask = 0xffffffff,
1320 },
1321};
1322
1323struct platform_device msm_device_sdc5 = {
1324 .name = "msm_sdcc",
1325 .id = 5,
1326 .num_resources = ARRAY_SIZE(resources_sdc5),
1327 .resource = resources_sdc5,
1328 .dev = {
1329 .coherent_dma_mask = 0xffffffff,
1330 },
1331};
1332
1333static struct platform_device *msm_sdcc_devices[] __initdata = {
1334 &msm_device_sdc1,
1335 &msm_device_sdc2,
1336 &msm_device_sdc3,
1337 &msm_device_sdc4,
1338 &msm_device_sdc5,
1339};
1340
1341int __init msm_add_sdcc(unsigned int controller, struct mmc_platform_data *plat)
1342{
1343 struct platform_device *pdev;
1344
1345 if (controller < 1 || controller > 5)
1346 return -EINVAL;
1347
1348 pdev = msm_sdcc_devices[controller-1];
1349 pdev->dev.platform_data = plat;
1350 return platform_device_register(pdev);
1351}
1352
1353#define MIPI_DSI_HW_BASE 0x04700000
1354#define ROTATOR_HW_BASE 0x04E00000
1355#define TVENC_HW_BASE 0x04F00000
1356#define MDP_HW_BASE 0x05100000
1357
1358static struct resource msm_mipi_dsi_resources[] = {
1359 {
1360 .name = "mipi_dsi",
1361 .start = MIPI_DSI_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07001362 .end = MIPI_DSI_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001363 .flags = IORESOURCE_MEM,
1364 },
1365 {
1366 .start = DSI_IRQ,
1367 .end = DSI_IRQ,
1368 .flags = IORESOURCE_IRQ,
1369 },
1370};
1371
1372static struct platform_device msm_mipi_dsi_device = {
1373 .name = "mipi_dsi",
1374 .id = 1,
1375 .num_resources = ARRAY_SIZE(msm_mipi_dsi_resources),
1376 .resource = msm_mipi_dsi_resources,
1377};
1378
1379static struct resource msm_mdp_resources[] = {
1380 {
1381 .name = "mdp",
1382 .start = MDP_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07001383 .end = MDP_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001384 .flags = IORESOURCE_MEM,
1385 },
1386 {
1387 .start = INT_MDP,
1388 .end = INT_MDP,
1389 .flags = IORESOURCE_IRQ,
1390 },
1391};
1392
1393static struct platform_device msm_mdp_device = {
1394 .name = "mdp",
1395 .id = 0,
1396 .num_resources = ARRAY_SIZE(msm_mdp_resources),
1397 .resource = msm_mdp_resources,
1398};
1399#ifdef CONFIG_MSM_ROTATOR
1400static struct resource resources_msm_rotator[] = {
1401 {
1402 .start = 0x04E00000,
1403 .end = 0x04F00000 - 1,
1404 .flags = IORESOURCE_MEM,
1405 },
1406 {
1407 .start = ROT_IRQ,
1408 .end = ROT_IRQ,
1409 .flags = IORESOURCE_IRQ,
1410 },
1411};
1412
1413static struct msm_rot_clocks rotator_clocks[] = {
1414 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07001415 .clk_name = "core_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001416 .clk_type = ROTATOR_CORE_CLK,
1417 .clk_rate = 160 * 1000 * 1000,
1418 },
1419 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07001420 .clk_name = "iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001421 .clk_type = ROTATOR_PCLK,
1422 .clk_rate = 0,
1423 },
1424};
1425
1426static struct msm_rotator_platform_data rotator_pdata = {
1427 .number_of_clocks = ARRAY_SIZE(rotator_clocks),
1428 .hardware_version_number = 0x01010307,
1429 .rotator_clks = rotator_clocks,
1430 .regulator_name = "fs_rot",
1431};
1432
1433struct platform_device msm_rotator_device = {
1434 .name = "msm_rotator",
1435 .id = 0,
1436 .num_resources = ARRAY_SIZE(resources_msm_rotator),
1437 .resource = resources_msm_rotator,
1438 .dev = {
1439 .platform_data = &rotator_pdata,
1440 },
1441};
1442#endif
1443
1444
1445/* Sensors DSPS platform data */
1446#ifdef CONFIG_MSM_DSPS
1447
1448#define PPSS_REG_PHYS_BASE 0x12080000
1449
1450#define MHZ (1000*1000)
1451
Wentao Xu7a1c9302011-09-19 17:57:43 -04001452#define TCSR_GSBI_IRQ_MUX_SEL 0x0044
1453
1454#define GSBI_IRQ_MUX_SEL_MASK 0xF
1455#define GSBI_IRQ_MUX_SEL_DSPS 0xB
1456
1457static void dsps_init1(struct msm_dsps_platform_data *data)
1458{
1459 int val;
1460
1461 /* route GSBI12 interrutps to DSPS */
1462 val = secure_readl(MSM_TCSR_BASE + TCSR_GSBI_IRQ_MUX_SEL);
1463 val &= ~GSBI_IRQ_MUX_SEL_MASK;
1464 val |= GSBI_IRQ_MUX_SEL_DSPS;
1465 secure_writel(val, MSM_TCSR_BASE + TCSR_GSBI_IRQ_MUX_SEL);
1466}
1467
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001468static struct dsps_clk_info dsps_clks[] = {
1469 {
1470 .name = "ppss_pclk",
1471 .rate = 0, /* no rate just on/off */
1472 },
1473 {
Matt Wagantalld86d6832011-08-17 14:06:55 -07001474 .name = "mem_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001475 .rate = 0, /* no rate just on/off */
1476 },
1477 {
1478 .name = "gsbi_qup_clk",
1479 .rate = 24 * MHZ, /* See clk_tbl_gsbi_qup[] */
1480 },
1481 {
1482 .name = "dfab_dsps_clk",
1483 .rate = 64 * MHZ, /* Same rate as USB. */
1484 }
1485};
1486
1487static struct dsps_regulator_info dsps_regs[] = {
1488 {
1489 .name = "8058_l5",
1490 .volt = 2850000, /* in uV */
1491 },
1492 {
1493 .name = "8058_s3",
1494 .volt = 1800000, /* in uV */
1495 }
1496};
1497
1498/*
1499 * Note: GPIOs field is intialized in run-time at the function
1500 * msm8x60_init_dsps().
1501 */
1502
1503struct msm_dsps_platform_data msm_dsps_pdata = {
1504 .clks = dsps_clks,
1505 .clks_num = ARRAY_SIZE(dsps_clks),
1506 .gpios = NULL,
1507 .gpios_num = 0,
1508 .regs = dsps_regs,
1509 .regs_num = ARRAY_SIZE(dsps_regs),
Wentao Xu7a1c9302011-09-19 17:57:43 -04001510 .init = dsps_init1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001511 .signature = DSPS_SIGNATURE,
1512};
1513
1514static struct resource msm_dsps_resources[] = {
1515 {
1516 .start = PPSS_REG_PHYS_BASE,
1517 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
1518 .name = "ppss_reg",
1519 .flags = IORESOURCE_MEM,
1520 },
1521};
1522
1523struct platform_device msm_dsps_device = {
1524 .name = "msm_dsps",
1525 .id = 0,
1526 .num_resources = ARRAY_SIZE(msm_dsps_resources),
1527 .resource = msm_dsps_resources,
1528 .dev.platform_data = &msm_dsps_pdata,
1529};
1530
1531#endif /* CONFIG_MSM_DSPS */
1532
1533#ifdef CONFIG_FB_MSM_TVOUT
1534static struct resource msm_tvenc_resources[] = {
1535 {
1536 .name = "tvenc",
1537 .start = TVENC_HW_BASE,
1538 .end = TVENC_HW_BASE + PAGE_SIZE - 1,
1539 .flags = IORESOURCE_MEM,
1540 }
1541};
1542
1543static struct resource tvout_device_resources[] = {
1544 {
1545 .name = "tvout_device_irq",
1546 .start = TV_ENC_IRQ,
1547 .end = TV_ENC_IRQ,
1548 .flags = IORESOURCE_IRQ,
1549 },
1550};
1551#endif
1552static void __init msm_register_device(struct platform_device *pdev, void *data)
1553{
1554 int ret;
1555
1556 pdev->dev.platform_data = data;
1557
1558 ret = platform_device_register(pdev);
1559 if (ret)
1560 dev_err(&pdev->dev,
1561 "%s: platform_device_register() failed = %d\n",
1562 __func__, ret);
1563}
1564
1565static struct platform_device msm_lcdc_device = {
1566 .name = "lcdc",
1567 .id = 0,
1568};
1569
1570#ifdef CONFIG_FB_MSM_TVOUT
1571static struct platform_device msm_tvenc_device = {
1572 .name = "tvenc",
1573 .id = 0,
1574 .num_resources = ARRAY_SIZE(msm_tvenc_resources),
1575 .resource = msm_tvenc_resources,
1576};
1577
1578static struct platform_device msm_tvout_device = {
1579 .name = "tvout_device",
1580 .id = 0,
1581 .num_resources = ARRAY_SIZE(tvout_device_resources),
1582 .resource = tvout_device_resources,
1583};
1584#endif
1585
1586#ifdef CONFIG_MSM_BUS_SCALING
1587static struct platform_device msm_dtv_device = {
1588 .name = "dtv",
1589 .id = 0,
1590};
1591#endif
1592
1593void __init msm_fb_register_device(char *name, void *data)
1594{
1595 if (!strncmp(name, "mdp", 3))
1596 msm_register_device(&msm_mdp_device, data);
1597 else if (!strncmp(name, "lcdc", 4))
1598 msm_register_device(&msm_lcdc_device, data);
1599 else if (!strncmp(name, "mipi_dsi", 8))
1600 msm_register_device(&msm_mipi_dsi_device, data);
1601#ifdef CONFIG_FB_MSM_TVOUT
1602 else if (!strncmp(name, "tvenc", 5))
1603 msm_register_device(&msm_tvenc_device, data);
1604 else if (!strncmp(name, "tvout_device", 12))
1605 msm_register_device(&msm_tvout_device, data);
1606#endif
1607#ifdef CONFIG_MSM_BUS_SCALING
1608 else if (!strncmp(name, "dtv", 3))
1609 msm_register_device(&msm_dtv_device, data);
1610#endif
1611 else
1612 printk(KERN_ERR "%s: unknown device! %s\n", __func__, name);
1613}
1614
1615static struct resource resources_otg[] = {
1616 {
1617 .start = 0x12500000,
1618 .end = 0x12500000 + SZ_1K - 1,
1619 .flags = IORESOURCE_MEM,
1620 },
1621 {
1622 .start = USB1_HS_IRQ,
1623 .end = USB1_HS_IRQ,
1624 .flags = IORESOURCE_IRQ,
1625 },
1626};
1627
1628struct platform_device msm_device_otg = {
1629 .name = "msm_otg",
1630 .id = -1,
1631 .num_resources = ARRAY_SIZE(resources_otg),
1632 .resource = resources_otg,
1633};
1634
1635static u64 dma_mask = 0xffffffffULL;
1636struct platform_device msm_device_gadget_peripheral = {
1637 .name = "msm_hsusb",
1638 .id = -1,
1639 .dev = {
1640 .dma_mask = &dma_mask,
1641 .coherent_dma_mask = 0xffffffffULL,
1642 },
1643};
1644#ifdef CONFIG_USB_EHCI_MSM_72K
1645static struct resource resources_hsusb_host[] = {
1646 {
1647 .start = 0x12500000,
1648 .end = 0x12500000 + SZ_1K - 1,
1649 .flags = IORESOURCE_MEM,
1650 },
1651 {
1652 .start = USB1_HS_IRQ,
1653 .end = USB1_HS_IRQ,
1654 .flags = IORESOURCE_IRQ,
1655 },
1656};
1657
1658struct platform_device msm_device_hsusb_host = {
1659 .name = "msm_hsusb_host",
1660 .id = 0,
1661 .num_resources = ARRAY_SIZE(resources_hsusb_host),
1662 .resource = resources_hsusb_host,
1663 .dev = {
1664 .dma_mask = &dma_mask,
1665 .coherent_dma_mask = 0xffffffffULL,
1666 },
1667};
1668
1669static struct platform_device *msm_host_devices[] = {
1670 &msm_device_hsusb_host,
1671};
1672
1673int msm_add_host(unsigned int host, struct msm_usb_host_platform_data *plat)
1674{
1675 struct platform_device *pdev;
1676
1677 pdev = msm_host_devices[host];
1678 if (!pdev)
1679 return -ENODEV;
1680 pdev->dev.platform_data = plat;
1681 return platform_device_register(pdev);
1682}
1683#endif
1684
1685#define MSM_TSIF0_PHYS (0x18200000)
1686#define MSM_TSIF1_PHYS (0x18201000)
1687#define MSM_TSIF_SIZE (0x200)
1688#define TCSR_ADM_0_A_CRCI_MUX_SEL 0x0070
1689
1690#define TSIF_0_CLK GPIO_CFG(93, 1, GPIO_CFG_INPUT, \
1691 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1692#define TSIF_0_EN GPIO_CFG(94, 1, GPIO_CFG_INPUT, \
1693 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1694#define TSIF_0_DATA GPIO_CFG(95, 1, GPIO_CFG_INPUT, \
1695 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1696#define TSIF_0_SYNC GPIO_CFG(96, 1, GPIO_CFG_INPUT, \
1697 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1698#define TSIF_1_CLK GPIO_CFG(97, 1, GPIO_CFG_INPUT, \
1699 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1700#define TSIF_1_EN GPIO_CFG(98, 1, GPIO_CFG_INPUT, \
1701 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1702#define TSIF_1_DATA GPIO_CFG(99, 1, GPIO_CFG_INPUT, \
1703 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1704#define TSIF_1_SYNC GPIO_CFG(100, 1, GPIO_CFG_INPUT, \
1705 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1706
1707static const struct msm_gpio tsif0_gpios[] = {
1708 { .gpio_cfg = TSIF_0_CLK, .label = "tsif_clk", },
1709 { .gpio_cfg = TSIF_0_EN, .label = "tsif_en", },
1710 { .gpio_cfg = TSIF_0_DATA, .label = "tsif_data", },
1711 { .gpio_cfg = TSIF_0_SYNC, .label = "tsif_sync", },
1712};
1713
1714static const struct msm_gpio tsif1_gpios[] = {
1715 { .gpio_cfg = TSIF_1_CLK, .label = "tsif_clk", },
1716 { .gpio_cfg = TSIF_1_EN, .label = "tsif_en", },
1717 { .gpio_cfg = TSIF_1_DATA, .label = "tsif_data", },
1718 { .gpio_cfg = TSIF_1_SYNC, .label = "tsif_sync", },
1719};
1720
1721static void tsif_release(struct device *dev)
1722{
1723}
1724
1725static void tsif_init1(struct msm_tsif_platform_data *data)
1726{
1727 int val;
1728
1729 /* configure mux to use correct tsif instance */
1730 val = secure_readl(MSM_TCSR_BASE + TCSR_ADM_0_A_CRCI_MUX_SEL);
1731 val |= 0x80000000;
1732 secure_writel(val, MSM_TCSR_BASE + TCSR_ADM_0_A_CRCI_MUX_SEL);
1733}
1734
1735struct msm_tsif_platform_data tsif1_platform_data = {
1736 .num_gpios = ARRAY_SIZE(tsif1_gpios),
1737 .gpios = tsif1_gpios,
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001738 .tsif_pclk = "iface_clk",
1739 .tsif_ref_clk = "ref_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001740 .init = tsif_init1
1741};
1742
1743struct resource tsif1_resources[] = {
1744 [0] = {
1745 .flags = IORESOURCE_IRQ,
1746 .start = TSIF2_IRQ,
1747 .end = TSIF2_IRQ,
1748 },
1749 [1] = {
1750 .flags = IORESOURCE_MEM,
1751 .start = MSM_TSIF1_PHYS,
1752 .end = MSM_TSIF1_PHYS + MSM_TSIF_SIZE - 1,
1753 },
1754 [2] = {
1755 .flags = IORESOURCE_DMA,
1756 .start = DMOV_TSIF_CHAN,
1757 .end = DMOV_TSIF_CRCI,
1758 },
1759};
1760
1761static void tsif_init0(struct msm_tsif_platform_data *data)
1762{
1763 int val;
1764
1765 /* configure mux to use correct tsif instance */
1766 val = secure_readl(MSM_TCSR_BASE + TCSR_ADM_0_A_CRCI_MUX_SEL);
1767 val &= 0x7FFFFFFF;
1768 secure_writel(val, MSM_TCSR_BASE + TCSR_ADM_0_A_CRCI_MUX_SEL);
1769}
1770
1771struct msm_tsif_platform_data tsif0_platform_data = {
1772 .num_gpios = ARRAY_SIZE(tsif0_gpios),
1773 .gpios = tsif0_gpios,
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001774 .tsif_pclk = "iface_clk",
1775 .tsif_ref_clk = "ref_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001776 .init = tsif_init0
1777};
1778struct resource tsif0_resources[] = {
1779 [0] = {
1780 .flags = IORESOURCE_IRQ,
1781 .start = TSIF1_IRQ,
1782 .end = TSIF1_IRQ,
1783 },
1784 [1] = {
1785 .flags = IORESOURCE_MEM,
1786 .start = MSM_TSIF0_PHYS,
1787 .end = MSM_TSIF0_PHYS + MSM_TSIF_SIZE - 1,
1788 },
1789 [2] = {
1790 .flags = IORESOURCE_DMA,
1791 .start = DMOV_TSIF_CHAN,
1792 .end = DMOV_TSIF_CRCI,
1793 },
1794};
1795
1796struct platform_device msm_device_tsif[2] = {
1797 {
1798 .name = "msm_tsif",
1799 .id = 0,
1800 .num_resources = ARRAY_SIZE(tsif0_resources),
1801 .resource = tsif0_resources,
1802 .dev = {
1803 .release = tsif_release,
1804 .platform_data = &tsif0_platform_data
1805 },
1806 },
1807 {
1808 .name = "msm_tsif",
1809 .id = 1,
1810 .num_resources = ARRAY_SIZE(tsif1_resources),
1811 .resource = tsif1_resources,
1812 .dev = {
1813 .release = tsif_release,
1814 .platform_data = &tsif1_platform_data
1815 },
1816 }
1817};
1818
1819struct platform_device msm_device_smd = {
1820 .name = "msm_smd",
1821 .id = -1,
1822};
1823
Jeff Ohlstein7e668552011-10-06 16:17:25 -07001824static struct msm_watchdog_pdata msm_watchdog_pdata = {
1825 .pet_time = 10000,
1826 .bark_time = 11000,
1827 .has_secure = true,
1828};
1829
1830struct platform_device msm8660_device_watchdog = {
1831 .name = "msm_watchdog",
1832 .id = -1,
1833 .dev = {
1834 .platform_data = &msm_watchdog_pdata,
1835 },
1836};
1837
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001838static struct resource msm_dmov_resource_adm0[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001839 {
1840 .start = INT_ADM0_AARM,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001841 .flags = IORESOURCE_IRQ,
1842 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001843 {
1844 .start = 0x18320000,
1845 .end = 0x18320000 + SZ_1M - 1,
1846 .flags = IORESOURCE_MEM,
1847 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001848};
1849
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001850static struct resource msm_dmov_resource_adm1[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001851 {
1852 .start = INT_ADM1_AARM,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001853 .flags = IORESOURCE_IRQ,
1854 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001855 {
1856 .start = 0x18420000,
1857 .end = 0x18420000 + SZ_1M - 1,
1858 .flags = IORESOURCE_MEM,
1859 },
1860};
1861
1862static struct msm_dmov_pdata msm_dmov_pdata_adm0 = {
1863 .sd = 1,
1864 .sd_size = 0x800,
1865};
1866
1867static struct msm_dmov_pdata msm_dmov_pdata_adm1 = {
1868 .sd = 1,
1869 .sd_size = 0x800,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001870};
1871
1872struct platform_device msm_device_dmov_adm0 = {
1873 .name = "msm_dmov",
1874 .id = 0,
1875 .resource = msm_dmov_resource_adm0,
1876 .num_resources = ARRAY_SIZE(msm_dmov_resource_adm0),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001877 .dev = {
1878 .platform_data = &msm_dmov_pdata_adm0,
1879 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001880};
1881
1882struct platform_device msm_device_dmov_adm1 = {
1883 .name = "msm_dmov",
1884 .id = 1,
1885 .resource = msm_dmov_resource_adm1,
1886 .num_resources = ARRAY_SIZE(msm_dmov_resource_adm1),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001887 .dev = {
1888 .platform_data = &msm_dmov_pdata_adm1,
1889 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001890};
1891
1892/* MSM Video core device */
1893#ifdef CONFIG_MSM_BUS_SCALING
1894static struct msm_bus_vectors vidc_init_vectors[] = {
1895 {
1896 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
1897 .dst = MSM_BUS_SLAVE_SMI,
1898 .ab = 0,
1899 .ib = 0,
1900 },
1901 {
1902 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
1903 .dst = MSM_BUS_SLAVE_SMI,
1904 .ab = 0,
1905 .ib = 0,
1906 },
1907 {
1908 .src = MSM_BUS_MASTER_AMPSS_M0,
1909 .dst = MSM_BUS_SLAVE_EBI_CH0,
1910 .ab = 0,
1911 .ib = 0,
1912 },
1913 {
1914 .src = MSM_BUS_MASTER_AMPSS_M0,
1915 .dst = MSM_BUS_SLAVE_SMI,
1916 .ab = 0,
1917 .ib = 0,
1918 },
1919};
1920static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
1921 {
1922 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
1923 .dst = MSM_BUS_SLAVE_SMI,
1924 .ab = 54525952,
1925 .ib = 436207616,
1926 },
1927 {
1928 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
1929 .dst = MSM_BUS_SLAVE_SMI,
1930 .ab = 72351744,
1931 .ib = 289406976,
1932 },
1933 {
1934 .src = MSM_BUS_MASTER_AMPSS_M0,
1935 .dst = MSM_BUS_SLAVE_EBI_CH0,
1936 .ab = 500000,
1937 .ib = 1000000,
1938 },
1939 {
1940 .src = MSM_BUS_MASTER_AMPSS_M0,
1941 .dst = MSM_BUS_SLAVE_SMI,
1942 .ab = 500000,
1943 .ib = 1000000,
1944 },
1945};
1946static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
1947 {
1948 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
1949 .dst = MSM_BUS_SLAVE_SMI,
1950 .ab = 40894464,
1951 .ib = 327155712,
1952 },
1953 {
1954 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
1955 .dst = MSM_BUS_SLAVE_SMI,
1956 .ab = 48234496,
1957 .ib = 192937984,
1958 },
1959 {
1960 .src = MSM_BUS_MASTER_AMPSS_M0,
1961 .dst = MSM_BUS_SLAVE_EBI_CH0,
1962 .ab = 500000,
1963 .ib = 2000000,
1964 },
1965 {
1966 .src = MSM_BUS_MASTER_AMPSS_M0,
1967 .dst = MSM_BUS_SLAVE_SMI,
1968 .ab = 500000,
1969 .ib = 2000000,
1970 },
1971};
1972static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
1973 {
1974 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
1975 .dst = MSM_BUS_SLAVE_SMI,
1976 .ab = 163577856,
1977 .ib = 1308622848,
1978 },
1979 {
1980 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
1981 .dst = MSM_BUS_SLAVE_SMI,
1982 .ab = 219152384,
1983 .ib = 876609536,
1984 },
1985 {
1986 .src = MSM_BUS_MASTER_AMPSS_M0,
1987 .dst = MSM_BUS_SLAVE_EBI_CH0,
1988 .ab = 1750000,
1989 .ib = 3500000,
1990 },
1991 {
1992 .src = MSM_BUS_MASTER_AMPSS_M0,
1993 .dst = MSM_BUS_SLAVE_SMI,
1994 .ab = 1750000,
1995 .ib = 3500000,
1996 },
1997};
1998static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
1999 {
2000 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
2001 .dst = MSM_BUS_SLAVE_SMI,
2002 .ab = 121634816,
2003 .ib = 973078528,
2004 },
2005 {
2006 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
2007 .dst = MSM_BUS_SLAVE_SMI,
2008 .ab = 155189248,
2009 .ib = 620756992,
2010 },
2011 {
2012 .src = MSM_BUS_MASTER_AMPSS_M0,
2013 .dst = MSM_BUS_SLAVE_EBI_CH0,
2014 .ab = 1750000,
2015 .ib = 7000000,
2016 },
2017 {
2018 .src = MSM_BUS_MASTER_AMPSS_M0,
2019 .dst = MSM_BUS_SLAVE_SMI,
2020 .ab = 1750000,
2021 .ib = 7000000,
2022 },
2023};
2024static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
2025 {
2026 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
2027 .dst = MSM_BUS_SLAVE_SMI,
2028 .ab = 372244480,
2029 .ib = 1861222400,
2030 },
2031 {
2032 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
2033 .dst = MSM_BUS_SLAVE_SMI,
2034 .ab = 501219328,
2035 .ib = 2004877312,
2036 },
2037 {
2038 .src = MSM_BUS_MASTER_AMPSS_M0,
2039 .dst = MSM_BUS_SLAVE_EBI_CH0,
2040 .ab = 2500000,
2041 .ib = 5000000,
2042 },
2043 {
2044 .src = MSM_BUS_MASTER_AMPSS_M0,
2045 .dst = MSM_BUS_SLAVE_SMI,
2046 .ab = 2500000,
2047 .ib = 5000000,
2048 },
2049};
2050static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
2051 {
2052 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
2053 .dst = MSM_BUS_SLAVE_SMI,
2054 .ab = 222298112,
2055 .ib = 1778384896,
2056 },
2057 {
2058 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
2059 .dst = MSM_BUS_SLAVE_SMI,
2060 .ab = 330301440,
2061 .ib = 1321205760,
2062 },
2063 {
2064 .src = MSM_BUS_MASTER_AMPSS_M0,
2065 .dst = MSM_BUS_SLAVE_EBI_CH0,
2066 .ab = 2500000,
2067 .ib = 700000000,
2068 },
2069 {
2070 .src = MSM_BUS_MASTER_AMPSS_M0,
2071 .dst = MSM_BUS_SLAVE_SMI,
2072 .ab = 2500000,
2073 .ib = 10000000,
2074 },
2075};
2076
2077static struct msm_bus_paths vidc_bus_client_config[] = {
2078 {
2079 ARRAY_SIZE(vidc_init_vectors),
2080 vidc_init_vectors,
2081 },
2082 {
2083 ARRAY_SIZE(vidc_venc_vga_vectors),
2084 vidc_venc_vga_vectors,
2085 },
2086 {
2087 ARRAY_SIZE(vidc_vdec_vga_vectors),
2088 vidc_vdec_vga_vectors,
2089 },
2090 {
2091 ARRAY_SIZE(vidc_venc_720p_vectors),
2092 vidc_venc_720p_vectors,
2093 },
2094 {
2095 ARRAY_SIZE(vidc_vdec_720p_vectors),
2096 vidc_vdec_720p_vectors,
2097 },
2098 {
2099 ARRAY_SIZE(vidc_venc_1080p_vectors),
2100 vidc_venc_1080p_vectors,
2101 },
2102 {
2103 ARRAY_SIZE(vidc_vdec_1080p_vectors),
2104 vidc_vdec_1080p_vectors,
2105 },
2106};
2107
2108static struct msm_bus_scale_pdata vidc_bus_client_data = {
2109 vidc_bus_client_config,
2110 ARRAY_SIZE(vidc_bus_client_config),
2111 .name = "vidc",
2112};
2113
2114#endif
2115
2116#define MSM_VIDC_BASE_PHYS 0x04400000
2117#define MSM_VIDC_BASE_SIZE 0x00100000
2118
2119static struct resource msm_device_vidc_resources[] = {
2120 {
2121 .start = MSM_VIDC_BASE_PHYS,
2122 .end = MSM_VIDC_BASE_PHYS + MSM_VIDC_BASE_SIZE - 1,
2123 .flags = IORESOURCE_MEM,
2124 },
2125 {
2126 .start = VCODEC_IRQ,
2127 .end = VCODEC_IRQ,
2128 .flags = IORESOURCE_IRQ,
2129 },
2130};
2131
2132struct msm_vidc_platform_data vidc_platform_data = {
2133#ifdef CONFIG_MSM_BUS_SCALING
2134 .vidc_bus_client_pdata = &vidc_bus_client_data,
2135#endif
Deepak Koturcb4f6722011-10-31 14:06:57 -07002136#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
Deepak Kotur12301a72011-11-09 18:30:29 -08002137 .memtype = ION_HEAP_SMI_ID,
Deepak Koturcb4f6722011-10-31 14:06:57 -07002138 .enable_ion = 1,
2139#else
Deepak Kotur12301a72011-11-09 18:30:29 -08002140 .memtype = MEMTYPE_SMI_KERNEL,
Deepak Koturcb4f6722011-10-31 14:06:57 -07002141 .enable_ion = 0,
2142#endif
Deepika Pepakayalabebc7622011-12-01 15:13:43 -08002143 .disable_dmx = 0
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002144};
2145
2146struct platform_device msm_device_vidc = {
2147 .name = "msm_vidc",
2148 .id = 0,
2149 .num_resources = ARRAY_SIZE(msm_device_vidc_resources),
2150 .resource = msm_device_vidc_resources,
2151 .dev = {
2152 .platform_data = &vidc_platform_data,
2153 },
2154};
2155
2156#if defined(CONFIG_MSM_RPM_STATS_LOG)
2157static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
2158 .phys_addr_base = 0x00107E04,
2159 .phys_size = SZ_8K,
2160};
2161
2162struct platform_device msm_rpm_stat_device = {
2163 .name = "msm_rpm_stat",
2164 .id = -1,
2165 .dev = {
2166 .platform_data = &msm_rpm_stat_pdata,
2167 },
2168};
2169#endif
2170
2171#ifdef CONFIG_MSM_MPM
2172static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] = {
2173 [1] = MSM_GPIO_TO_INT(61),
2174 [4] = MSM_GPIO_TO_INT(87),
2175 [5] = MSM_GPIO_TO_INT(88),
2176 [6] = MSM_GPIO_TO_INT(89),
2177 [7] = MSM_GPIO_TO_INT(90),
2178 [8] = MSM_GPIO_TO_INT(91),
2179 [9] = MSM_GPIO_TO_INT(34),
2180 [10] = MSM_GPIO_TO_INT(38),
2181 [11] = MSM_GPIO_TO_INT(42),
2182 [12] = MSM_GPIO_TO_INT(46),
2183 [13] = MSM_GPIO_TO_INT(50),
2184 [14] = MSM_GPIO_TO_INT(54),
2185 [15] = MSM_GPIO_TO_INT(58),
2186 [16] = MSM_GPIO_TO_INT(63),
2187 [17] = MSM_GPIO_TO_INT(160),
2188 [18] = MSM_GPIO_TO_INT(162),
2189 [19] = MSM_GPIO_TO_INT(144),
2190 [20] = MSM_GPIO_TO_INT(146),
2191 [25] = USB1_HS_IRQ,
2192 [26] = TV_ENC_IRQ,
2193 [27] = HDMI_IRQ,
2194 [29] = MSM_GPIO_TO_INT(123),
2195 [30] = MSM_GPIO_TO_INT(172),
2196 [31] = MSM_GPIO_TO_INT(99),
2197 [32] = MSM_GPIO_TO_INT(96),
2198 [33] = MSM_GPIO_TO_INT(67),
2199 [34] = MSM_GPIO_TO_INT(71),
2200 [35] = MSM_GPIO_TO_INT(105),
2201 [36] = MSM_GPIO_TO_INT(117),
2202 [37] = MSM_GPIO_TO_INT(29),
2203 [38] = MSM_GPIO_TO_INT(30),
2204 [39] = MSM_GPIO_TO_INT(31),
2205 [40] = MSM_GPIO_TO_INT(37),
2206 [41] = MSM_GPIO_TO_INT(40),
2207 [42] = MSM_GPIO_TO_INT(41),
2208 [43] = MSM_GPIO_TO_INT(45),
2209 [44] = MSM_GPIO_TO_INT(51),
2210 [45] = MSM_GPIO_TO_INT(52),
2211 [46] = MSM_GPIO_TO_INT(57),
2212 [47] = MSM_GPIO_TO_INT(73),
2213 [48] = MSM_GPIO_TO_INT(93),
2214 [49] = MSM_GPIO_TO_INT(94),
2215 [50] = MSM_GPIO_TO_INT(103),
2216 [51] = MSM_GPIO_TO_INT(104),
2217 [52] = MSM_GPIO_TO_INT(106),
2218 [53] = MSM_GPIO_TO_INT(115),
2219 [54] = MSM_GPIO_TO_INT(124),
2220 [55] = MSM_GPIO_TO_INT(125),
2221 [56] = MSM_GPIO_TO_INT(126),
2222 [57] = MSM_GPIO_TO_INT(127),
2223 [58] = MSM_GPIO_TO_INT(128),
2224 [59] = MSM_GPIO_TO_INT(129),
2225};
2226
2227static uint16_t msm_mpm_bypassed_apps_irqs[] = {
2228 TLMM_MSM_SUMMARY_IRQ,
2229 RPM_SCSS_CPU0_GP_HIGH_IRQ,
2230 RPM_SCSS_CPU0_GP_MEDIUM_IRQ,
2231 RPM_SCSS_CPU0_GP_LOW_IRQ,
2232 RPM_SCSS_CPU0_WAKE_UP_IRQ,
2233 RPM_SCSS_CPU1_GP_HIGH_IRQ,
2234 RPM_SCSS_CPU1_GP_MEDIUM_IRQ,
2235 RPM_SCSS_CPU1_GP_LOW_IRQ,
2236 RPM_SCSS_CPU1_WAKE_UP_IRQ,
2237 MARM_SCSS_GP_IRQ_0,
2238 MARM_SCSS_GP_IRQ_1,
2239 MARM_SCSS_GP_IRQ_2,
2240 MARM_SCSS_GP_IRQ_3,
2241 MARM_SCSS_GP_IRQ_4,
2242 MARM_SCSS_GP_IRQ_5,
2243 MARM_SCSS_GP_IRQ_6,
2244 MARM_SCSS_GP_IRQ_7,
2245 MARM_SCSS_GP_IRQ_8,
2246 MARM_SCSS_GP_IRQ_9,
2247 LPASS_SCSS_GP_LOW_IRQ,
2248 LPASS_SCSS_GP_MEDIUM_IRQ,
2249 LPASS_SCSS_GP_HIGH_IRQ,
2250 SDC4_IRQ_0,
2251 SPS_MTI_31,
2252};
2253
2254struct msm_mpm_device_data msm_mpm_dev_data = {
2255 .irqs_m2a = msm_mpm_irqs_m2a,
2256 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
2257 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
2258 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
2259 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
2260 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
2261 .mpm_apps_ipc_reg = MSM_GCC_BASE + 0x008,
2262 .mpm_apps_ipc_val = BIT(1),
2263 .mpm_ipc_irq = RPM_SCSS_CPU0_GP_MEDIUM_IRQ,
2264
2265};
2266#endif
2267
2268
2269#ifdef CONFIG_MSM_BUS_SCALING
2270struct platform_device msm_bus_sys_fabric = {
2271 .name = "msm_bus_fabric",
2272 .id = MSM_BUS_FAB_SYSTEM,
2273};
2274struct platform_device msm_bus_apps_fabric = {
2275 .name = "msm_bus_fabric",
2276 .id = MSM_BUS_FAB_APPSS,
2277};
2278struct platform_device msm_bus_mm_fabric = {
2279 .name = "msm_bus_fabric",
2280 .id = MSM_BUS_FAB_MMSS,
2281};
2282struct platform_device msm_bus_sys_fpb = {
2283 .name = "msm_bus_fabric",
2284 .id = MSM_BUS_FAB_SYSTEM_FPB,
2285};
2286struct platform_device msm_bus_cpss_fpb = {
2287 .name = "msm_bus_fabric",
2288 .id = MSM_BUS_FAB_CPSS_FPB,
2289};
2290#endif
2291
Lei Zhou01366a42011-08-19 13:12:00 -04002292#ifdef CONFIG_SND_SOC_MSM8660_APQ
2293struct platform_device msm_pcm = {
2294 .name = "msm-pcm-dsp",
2295 .id = -1,
2296};
2297
2298struct platform_device msm_pcm_routing = {
2299 .name = "msm-pcm-routing",
2300 .id = -1,
2301};
2302
2303struct platform_device msm_cpudai0 = {
2304 .name = "msm-dai-q6",
2305 .id = PRIMARY_I2S_RX,
2306};
2307
2308struct platform_device msm_cpudai1 = {
2309 .name = "msm-dai-q6",
2310 .id = PRIMARY_I2S_TX,
2311};
2312
2313struct platform_device msm_cpudai_hdmi_rx = {
2314 .name = "msm-dai-q6",
2315 .id = HDMI_RX,
2316};
2317
2318struct platform_device msm_cpudai_bt_rx = {
2319 .name = "msm-dai-q6",
2320 .id = INT_BT_SCO_RX,
2321};
2322
2323struct platform_device msm_cpudai_bt_tx = {
2324 .name = "msm-dai-q6",
2325 .id = INT_BT_SCO_TX,
2326};
2327
2328struct platform_device msm_cpudai_fm_rx = {
2329 .name = "msm-dai-q6",
2330 .id = INT_FM_RX,
2331};
2332
2333struct platform_device msm_cpudai_fm_tx = {
2334 .name = "msm-dai-q6",
2335 .id = INT_FM_TX,
2336};
2337
2338struct platform_device msm_cpu_fe = {
2339 .name = "msm-dai-fe",
2340 .id = -1,
2341};
2342
2343struct platform_device msm_stub_codec = {
2344 .name = "msm-stub-codec",
2345 .id = 1,
2346};
2347
2348struct platform_device msm_voice = {
2349 .name = "msm-pcm-voice",
2350 .id = -1,
2351};
2352
2353struct platform_device msm_voip = {
2354 .name = "msm-voip-dsp",
2355 .id = -1,
2356};
2357
2358struct platform_device msm_lpa_pcm = {
2359 .name = "msm-pcm-lpa",
2360 .id = -1,
2361};
2362
2363struct platform_device msm_pcm_hostless = {
2364 .name = "msm-pcm-hostless",
2365 .id = -1,
2366};
2367#endif
2368
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002369struct platform_device asoc_msm_pcm = {
2370 .name = "msm-dsp-audio",
2371 .id = 0,
2372};
2373
2374struct platform_device asoc_msm_dai0 = {
2375 .name = "msm-codec-dai",
2376 .id = 0,
2377};
2378
2379struct platform_device asoc_msm_dai1 = {
2380 .name = "msm-cpu-dai",
2381 .id = 0,
2382};
2383
2384#if defined (CONFIG_MSM_8x60_VOIP)
2385struct platform_device asoc_msm_mvs = {
2386 .name = "msm-mvs-audio",
2387 .id = 0,
2388};
2389
2390struct platform_device asoc_mvs_dai0 = {
2391 .name = "mvs-codec-dai",
2392 .id = 0,
2393};
2394
2395struct platform_device asoc_mvs_dai1 = {
2396 .name = "mvs-cpu-dai",
2397 .id = 0,
2398};
2399#endif
2400
2401struct platform_device *msm_footswitch_devices[] = {
2402 FS_8X60(FS_IJPEG, "fs_ijpeg"),
2403 FS_8X60(FS_MDP, "fs_mdp"),
2404 FS_8X60(FS_ROT, "fs_rot"),
2405 FS_8X60(FS_VED, "fs_ved"),
2406 FS_8X60(FS_VFE, "fs_vfe"),
2407 FS_8X60(FS_VPE, "fs_vpe"),
2408 FS_8X60(FS_GFX3D, "fs_gfx3d"),
2409 FS_8X60(FS_GFX2D0, "fs_gfx2d0"),
2410 FS_8X60(FS_GFX2D1, "fs_gfx2d1"),
2411};
2412unsigned msm_num_footswitch_devices = ARRAY_SIZE(msm_footswitch_devices);
2413
2414#ifdef CONFIG_MSM_RPM
2415struct msm_rpm_map_data rpm_map_data[] __initdata = {
2416 MSM_RPM_MAP(TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
2417 MSM_RPM_MAP(TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
2418 MSM_RPM_MAP(TRIGGER_SET_FROM, TRIGGER_SET, 1),
2419 MSM_RPM_MAP(TRIGGER_SET_TO, TRIGGER_SET, 1),
2420 MSM_RPM_MAP(TRIGGER_SET_TRIGGER, TRIGGER_SET, 1),
2421 MSM_RPM_MAP(TRIGGER_CLEAR_FROM, TRIGGER_CLEAR, 1),
2422 MSM_RPM_MAP(TRIGGER_CLEAR_TO, TRIGGER_CLEAR, 1),
2423 MSM_RPM_MAP(TRIGGER_CLEAR_TRIGGER, TRIGGER_CLEAR, 1),
2424
2425 MSM_RPM_MAP(CXO_CLK, CXO_CLK, 1),
2426 MSM_RPM_MAP(PXO_CLK, PXO_CLK, 1),
2427 MSM_RPM_MAP(PLL_4, PLL_4, 1),
2428 MSM_RPM_MAP(APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
2429 MSM_RPM_MAP(SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
2430 MSM_RPM_MAP(MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
2431 MSM_RPM_MAP(DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
2432 MSM_RPM_MAP(SFPB_CLK, SFPB_CLK, 1),
2433 MSM_RPM_MAP(CFPB_CLK, CFPB_CLK, 1),
2434 MSM_RPM_MAP(MMFPB_CLK, MMFPB_CLK, 1),
2435 MSM_RPM_MAP(SMI_CLK, SMI_CLK, 1),
2436 MSM_RPM_MAP(EBI1_CLK, EBI1_CLK, 1),
2437
2438 MSM_RPM_MAP(APPS_L2_CACHE_CTL, APPS_L2_CACHE_CTL, 1),
2439
2440 MSM_RPM_MAP(APPS_FABRIC_HALT_0, APPS_FABRIC_HALT, 2),
2441 MSM_RPM_MAP(APPS_FABRIC_CLOCK_MODE_0, APPS_FABRIC_CLOCK_MODE, 3),
2442 MSM_RPM_MAP(APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 6),
2443
2444 MSM_RPM_MAP(SYSTEM_FABRIC_HALT_0, SYSTEM_FABRIC_HALT, 2),
2445 MSM_RPM_MAP(SYSTEM_FABRIC_CLOCK_MODE_0, SYSTEM_FABRIC_CLOCK_MODE, 3),
2446 MSM_RPM_MAP(SYSTEM_FABRIC_ARB_0, SYSTEM_FABRIC_ARB, 22),
2447
2448 MSM_RPM_MAP(MM_FABRIC_HALT_0, MM_FABRIC_HALT, 2),
2449 MSM_RPM_MAP(MM_FABRIC_CLOCK_MODE_0, MM_FABRIC_CLOCK_MODE, 3),
2450 MSM_RPM_MAP(MM_FABRIC_ARB_0, MM_FABRIC_ARB, 23),
2451
2452 MSM_RPM_MAP(SMPS0B_0, SMPS0B, 2),
2453 MSM_RPM_MAP(SMPS1B_0, SMPS1B, 2),
2454 MSM_RPM_MAP(SMPS2B_0, SMPS2B, 2),
2455 MSM_RPM_MAP(SMPS3B_0, SMPS3B, 2),
2456 MSM_RPM_MAP(SMPS4B_0, SMPS4B, 2),
2457 MSM_RPM_MAP(LDO0B_0, LDO0B, 2),
2458 MSM_RPM_MAP(LDO1B_0, LDO1B, 2),
2459 MSM_RPM_MAP(LDO2B_0, LDO2B, 2),
2460 MSM_RPM_MAP(LDO3B_0, LDO3B, 2),
2461 MSM_RPM_MAP(LDO4B_0, LDO4B, 2),
2462 MSM_RPM_MAP(LDO5B_0, LDO5B, 2),
2463 MSM_RPM_MAP(LDO6B_0, LDO6B, 2),
2464 MSM_RPM_MAP(LVS0B, LVS0B, 1),
2465 MSM_RPM_MAP(LVS1B, LVS1B, 1),
2466 MSM_RPM_MAP(LVS2B, LVS2B, 1),
2467 MSM_RPM_MAP(LVS3B, LVS3B, 1),
2468 MSM_RPM_MAP(MVS, MVS, 1),
2469
2470 MSM_RPM_MAP(SMPS0_0, SMPS0, 2),
2471 MSM_RPM_MAP(SMPS1_0, SMPS1, 2),
2472 MSM_RPM_MAP(SMPS2_0, SMPS2, 2),
2473 MSM_RPM_MAP(SMPS3_0, SMPS3, 2),
2474 MSM_RPM_MAP(SMPS4_0, SMPS4, 2),
2475 MSM_RPM_MAP(LDO0_0, LDO0, 2),
2476 MSM_RPM_MAP(LDO1_0, LDO1, 2),
2477 MSM_RPM_MAP(LDO2_0, LDO2, 2),
2478 MSM_RPM_MAP(LDO3_0, LDO3, 2),
2479 MSM_RPM_MAP(LDO4_0, LDO4, 2),
2480 MSM_RPM_MAP(LDO5_0, LDO5, 2),
2481 MSM_RPM_MAP(LDO6_0, LDO6, 2),
2482 MSM_RPM_MAP(LDO7_0, LDO7, 2),
2483 MSM_RPM_MAP(LDO8_0, LDO8, 2),
2484 MSM_RPM_MAP(LDO9_0, LDO9, 2),
2485 MSM_RPM_MAP(LDO10_0, LDO10, 2),
2486 MSM_RPM_MAP(LDO11_0, LDO11, 2),
2487 MSM_RPM_MAP(LDO12_0, LDO12, 2),
2488 MSM_RPM_MAP(LDO13_0, LDO13, 2),
2489 MSM_RPM_MAP(LDO14_0, LDO14, 2),
2490 MSM_RPM_MAP(LDO15_0, LDO15, 2),
2491 MSM_RPM_MAP(LDO16_0, LDO16, 2),
2492 MSM_RPM_MAP(LDO17_0, LDO17, 2),
2493 MSM_RPM_MAP(LDO18_0, LDO18, 2),
2494 MSM_RPM_MAP(LDO19_0, LDO19, 2),
2495 MSM_RPM_MAP(LDO20_0, LDO20, 2),
2496 MSM_RPM_MAP(LDO21_0, LDO21, 2),
2497 MSM_RPM_MAP(LDO22_0, LDO22, 2),
2498 MSM_RPM_MAP(LDO23_0, LDO23, 2),
2499 MSM_RPM_MAP(LDO24_0, LDO24, 2),
2500 MSM_RPM_MAP(LDO25_0, LDO25, 2),
2501 MSM_RPM_MAP(LVS0, LVS0, 1),
2502 MSM_RPM_MAP(LVS1, LVS1, 1),
2503 MSM_RPM_MAP(NCP_0, NCP, 2),
2504
2505 MSM_RPM_MAP(CXO_BUFFERS, CXO_BUFFERS, 1),
2506};
2507unsigned int rpm_map_data_size = ARRAY_SIZE(rpm_map_data);
2508
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06002509struct platform_device msm_rpm_device = {
2510 .name = "msm_rpm",
2511 .id = -1,
2512};
2513
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002514#endif