blob: 12dd2b0629bff77c40b3264bf0bcb2e7dde3b21f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/mach-pxa/pxa27x.c
3 *
4 * Author: Nicolas Pitre
5 * Created: Nov 05, 2002
6 * Copyright: MontaVista Software Inc.
7 *
8 * Code specific to PXA27x aka Bulverde.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/module.h>
15#include <linux/kernel.h>
16#include <linux/init.h>
Rafael J. Wysocki95d9ffb2007-10-18 03:04:39 -070017#include <linux/suspend.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010018#include <linux/platform_device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019
20#include <asm/hardware.h>
21#include <asm/irq.h>
Eric Miaocd491042007-06-22 04:14:09 +010022#include <asm/arch/irqs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023#include <asm/arch/pxa-regs.h>
Richard Purdie81f280e2005-11-12 14:22:11 +000024#include <asm/arch/ohci.h>
Russell Kinge176bb02007-05-15 11:16:10 +010025#include <asm/arch/pm.h>
Eric Miaof53f0662007-06-22 05:40:17 +010026#include <asm/arch/dma.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
28#include "generic.h"
Russell King46c41e62007-05-15 15:39:36 +010029#include "devices.h"
Russell Kinga6dba202007-08-20 10:18:02 +010030#include "clock.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070031
32/* Crystal clock: 13MHz */
33#define BASE_CLK 13000000
34
35/*
36 * Get the clock frequency as reflected by CCSR and the turbo flag.
37 * We assume these values have been applied via a fcs.
38 * If info is not 0 we also display the current settings.
39 */
Russell King15a40332007-08-20 10:07:44 +010040unsigned int pxa27x_get_clk_frequency_khz(int info)
Linus Torvalds1da177e2005-04-16 15:20:36 -070041{
42 unsigned long ccsr, clkcfg;
43 unsigned int l, L, m, M, n2, N, S;
44 int cccr_a, t, ht, b;
45
46 ccsr = CCSR;
47 cccr_a = CCCR & (1 << 25);
48
49 /* Read clkcfg register: it has turbo, b, half-turbo (and f) */
50 asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (clkcfg) );
Richard Purdieafe5df22006-02-01 19:25:59 +000051 t = clkcfg & (1 << 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070052 ht = clkcfg & (1 << 2);
53 b = clkcfg & (1 << 3);
54
55 l = ccsr & 0x1f;
56 n2 = (ccsr>>7) & 0xf;
57 m = (l <= 10) ? 1 : (l <= 20) ? 2 : 4;
58
59 L = l * BASE_CLK;
60 N = (L * n2) / 2;
61 M = (!cccr_a) ? (L/m) : ((b) ? L : (L/2));
62 S = (b) ? L : (L/2);
63
64 if (info) {
65 printk( KERN_INFO "Run Mode clock: %d.%02dMHz (*%d)\n",
66 L / 1000000, (L % 1000000) / 10000, l );
67 printk( KERN_INFO "Turbo Mode clock: %d.%02dMHz (*%d.%d, %sactive)\n",
68 N / 1000000, (N % 1000000)/10000, n2 / 2, (n2 % 2)*5,
69 (t) ? "" : "in" );
70 printk( KERN_INFO "Memory clock: %d.%02dMHz (/%d)\n",
71 M / 1000000, (M % 1000000) / 10000, m );
72 printk( KERN_INFO "System bus clock: %d.%02dMHz \n",
73 S / 1000000, (S % 1000000) / 10000 );
74 }
75
76 return (t) ? (N/1000) : (L/1000);
77}
78
79/*
80 * Return the current mem clock frequency in units of 10kHz as
81 * reflected by CCCR[A], B, and L
82 */
Russell King15a40332007-08-20 10:07:44 +010083unsigned int pxa27x_get_memclk_frequency_10khz(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070084{
85 unsigned long ccsr, clkcfg;
86 unsigned int l, L, m, M;
87 int cccr_a, b;
88
89 ccsr = CCSR;
90 cccr_a = CCCR & (1 << 25);
91
92 /* Read clkcfg register: it has turbo, b, half-turbo (and f) */
93 asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (clkcfg) );
94 b = clkcfg & (1 << 3);
95
96 l = ccsr & 0x1f;
97 m = (l <= 10) ? 1 : (l <= 20) ? 2 : 4;
98
99 L = l * BASE_CLK;
100 M = (!cccr_a) ? (L/m) : ((b) ? L : (L/2));
101
102 return (M / 10000);
103}
104
105/*
106 * Return the current LCD clock frequency in units of 10kHz as
107 */
Russell Kinga88a4472007-08-20 10:34:37 +0100108static unsigned int pxa27x_get_lcdclk_frequency_10khz(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109{
110 unsigned long ccsr;
111 unsigned int l, L, k, K;
112
113 ccsr = CCSR;
114
115 l = ccsr & 0x1f;
116 k = (l <= 7) ? 1 : (l <= 16) ? 2 : 4;
117
118 L = l * BASE_CLK;
119 K = L / k;
120
121 return (K / 10000);
122}
123
Russell Kinga6dba202007-08-20 10:18:02 +0100124static unsigned long clk_pxa27x_lcd_getrate(struct clk *clk)
125{
126 return pxa27x_get_lcdclk_frequency_10khz() * 10000;
127}
128
129static const struct clkops clk_pxa27x_lcd_ops = {
130 .enable = clk_cken_enable,
131 .disable = clk_cken_disable,
132 .getrate = clk_pxa27x_lcd_getrate,
133};
134
135static struct clk pxa27x_clks[] = {
136 INIT_CK("LCDCLK", LCD, &clk_pxa27x_lcd_ops, &pxa_device_fb.dev),
137 INIT_CK("CAMCLK", CAMERA, &clk_pxa27x_lcd_ops, NULL),
138
Russell Kinga6dba202007-08-20 10:18:02 +0100139 INIT_CKEN("UARTCLK", FFUART, 14857000, 1, &pxa_device_ffuart.dev),
140 INIT_CKEN("UARTCLK", BTUART, 14857000, 1, &pxa_device_btuart.dev),
Russell King435b6e92007-09-02 17:08:42 +0100141 INIT_CKEN("UARTCLK", STUART, 14857000, 1, NULL),
Russell Kinga6dba202007-08-20 10:18:02 +0100142
143 INIT_CKEN("I2SCLK", I2S, 14682000, 0, &pxa_device_i2s.dev),
144 INIT_CKEN("I2CCLK", I2C, 32842000, 0, &pxa_device_i2c.dev),
145 INIT_CKEN("UDCCLK", USB, 48000000, 5, &pxa_device_udc.dev),
146 INIT_CKEN("MMCCLK", MMC, 19500000, 0, &pxa_device_mci.dev),
147 INIT_CKEN("FICPCLK", FICP, 48000000, 0, &pxa_device_ficp.dev),
148
eric miao8854cb42007-11-20 01:35:08 +0100149 INIT_CKEN("USBCLK", USBHOST, 48000000, 0, &pxa27x_device_ohci.dev),
Russell Kinga6dba202007-08-20 10:18:02 +0100150 INIT_CKEN("I2CCLK", PWRI2C, 13000000, 0, &pxa27x_device_i2c_power.dev),
151 INIT_CKEN("KBDCLK", KEYPAD, 32768, 0, NULL),
152
eric miaod8e0db12007-12-10 17:54:36 +0800153 INIT_CKEN("SSPCLK", SSP1, 13000000, 0, &pxa27x_device_ssp1.dev),
154 INIT_CKEN("SSPCLK", SSP2, 13000000, 0, &pxa27x_device_ssp2.dev),
155 INIT_CKEN("SSPCLK", SSP3, 13000000, 0, &pxa27x_device_ssp3.dev),
156
Russell Kinga6dba202007-08-20 10:18:02 +0100157 /*
158 INIT_CKEN("PWMCLK", PWM0, 13000000, 0, NULL),
Russell Kinga6dba202007-08-20 10:18:02 +0100159 INIT_CKEN("MSLCLK", MSL, 48000000, 0, NULL),
160 INIT_CKEN("USIMCLK", USIM, 48000000, 0, NULL),
161 INIT_CKEN("MSTKCLK", MEMSTK, 19500000, 0, NULL),
162 INIT_CKEN("IMCLK", IM, 0, 0, NULL),
163 INIT_CKEN("MEMCLK", MEMC, 0, 0, NULL),
164 */
165};
166
Nicolas Pitrea8fa3f02005-06-13 22:35:41 +0100167#ifdef CONFIG_PM
168
Eric Miao711be5c2007-07-18 11:38:45 +0100169#define SAVE(x) sleep_save[SLEEP_SAVE_##x] = x
170#define RESTORE(x) x = sleep_save[SLEEP_SAVE_##x]
171
172#define RESTORE_GPLEVEL(n) do { \
173 GPSR##n = sleep_save[SLEEP_SAVE_GPLR##n]; \
174 GPCR##n = ~sleep_save[SLEEP_SAVE_GPLR##n]; \
175} while (0)
176
177/*
178 * List of global PXA peripheral registers to preserve.
179 * More ones like CP and general purpose register values are preserved
180 * with the stack pointer in sleep.S.
181 */
182enum { SLEEP_SAVE_START = 0,
183
184 SLEEP_SAVE_GPLR0, SLEEP_SAVE_GPLR1, SLEEP_SAVE_GPLR2, SLEEP_SAVE_GPLR3,
185 SLEEP_SAVE_GPDR0, SLEEP_SAVE_GPDR1, SLEEP_SAVE_GPDR2, SLEEP_SAVE_GPDR3,
186 SLEEP_SAVE_GRER0, SLEEP_SAVE_GRER1, SLEEP_SAVE_GRER2, SLEEP_SAVE_GRER3,
187 SLEEP_SAVE_GFER0, SLEEP_SAVE_GFER1, SLEEP_SAVE_GFER2, SLEEP_SAVE_GFER3,
188 SLEEP_SAVE_PGSR0, SLEEP_SAVE_PGSR1, SLEEP_SAVE_PGSR2, SLEEP_SAVE_PGSR3,
189
190 SLEEP_SAVE_GAFR0_L, SLEEP_SAVE_GAFR0_U,
191 SLEEP_SAVE_GAFR1_L, SLEEP_SAVE_GAFR1_U,
192 SLEEP_SAVE_GAFR2_L, SLEEP_SAVE_GAFR2_U,
193 SLEEP_SAVE_GAFR3_L, SLEEP_SAVE_GAFR3_U,
194
195 SLEEP_SAVE_PSTR,
196
197 SLEEP_SAVE_ICMR,
198 SLEEP_SAVE_CKEN,
199
200 SLEEP_SAVE_MDREFR,
201 SLEEP_SAVE_PWER, SLEEP_SAVE_PCFR, SLEEP_SAVE_PRER,
202 SLEEP_SAVE_PFER, SLEEP_SAVE_PKWR,
203
204 SLEEP_SAVE_SIZE
205};
206
207void pxa27x_cpu_pm_save(unsigned long *sleep_save)
208{
209 SAVE(GPLR0); SAVE(GPLR1); SAVE(GPLR2); SAVE(GPLR3);
210 SAVE(GPDR0); SAVE(GPDR1); SAVE(GPDR2); SAVE(GPDR3);
211 SAVE(GRER0); SAVE(GRER1); SAVE(GRER2); SAVE(GRER3);
212 SAVE(GFER0); SAVE(GFER1); SAVE(GFER2); SAVE(GFER3);
213 SAVE(PGSR0); SAVE(PGSR1); SAVE(PGSR2); SAVE(PGSR3);
214
215 SAVE(GAFR0_L); SAVE(GAFR0_U);
216 SAVE(GAFR1_L); SAVE(GAFR1_U);
217 SAVE(GAFR2_L); SAVE(GAFR2_U);
218 SAVE(GAFR3_L); SAVE(GAFR3_U);
219
220 SAVE(MDREFR);
221 SAVE(PWER); SAVE(PCFR); SAVE(PRER);
222 SAVE(PFER); SAVE(PKWR);
223
224 SAVE(ICMR); ICMR = 0;
225 SAVE(CKEN);
226 SAVE(PSTR);
227
228 /* Clear GPIO transition detect bits */
229 GEDR0 = GEDR0; GEDR1 = GEDR1; GEDR2 = GEDR2; GEDR3 = GEDR3;
230}
231
232void pxa27x_cpu_pm_restore(unsigned long *sleep_save)
233{
234 /* ensure not to come back here if it wasn't intended */
235 PSPR = 0;
236
237 /* restore registers */
238 RESTORE_GPLEVEL(0); RESTORE_GPLEVEL(1);
239 RESTORE_GPLEVEL(2); RESTORE_GPLEVEL(3);
240 RESTORE(GPDR0); RESTORE(GPDR1); RESTORE(GPDR2); RESTORE(GPDR3);
241 RESTORE(GAFR0_L); RESTORE(GAFR0_U);
242 RESTORE(GAFR1_L); RESTORE(GAFR1_U);
243 RESTORE(GAFR2_L); RESTORE(GAFR2_U);
244 RESTORE(GAFR3_L); RESTORE(GAFR3_U);
245 RESTORE(GRER0); RESTORE(GRER1); RESTORE(GRER2); RESTORE(GRER3);
246 RESTORE(GFER0); RESTORE(GFER1); RESTORE(GFER2); RESTORE(GFER3);
247 RESTORE(PGSR0); RESTORE(PGSR1); RESTORE(PGSR2); RESTORE(PGSR3);
248
249 RESTORE(MDREFR);
250 RESTORE(PWER); RESTORE(PCFR); RESTORE(PRER);
251 RESTORE(PFER); RESTORE(PKWR);
252
253 PSSR = PSSR_RDH | PSSR_PH;
254
255 RESTORE(CKEN);
256
257 ICLR = 0;
258 ICCR = 1;
259 RESTORE(ICMR);
260 RESTORE(PSTR);
261}
262
263void pxa27x_cpu_pm_enter(suspend_state_t state)
Todd Poynor87754202005-06-03 20:52:27 +0100264{
265 extern void pxa_cpu_standby(void);
Todd Poynor87754202005-06-03 20:52:27 +0100266
Todd Poynor26705ca2005-07-01 11:27:05 +0100267 if (state == PM_SUSPEND_STANDBY)
Eric Miao711be5c2007-07-18 11:38:45 +0100268 CKEN = (1 << CKEN_MEMC) | (1 << CKEN_OSTIMER) |
269 (1 << CKEN_LCD) | (1 << CKEN_PWM0);
Todd Poynor26705ca2005-07-01 11:27:05 +0100270 else
Richard Purdie1f750a72007-07-02 10:19:07 +0100271 CKEN = (1 << CKEN_MEMC) | (1 << CKEN_OSTIMER);
Todd Poynor87754202005-06-03 20:52:27 +0100272
273 /* ensure voltage-change sequencer not initiated, which hangs */
274 PCFR &= ~PCFR_FVC;
275
276 /* Clear edge-detect status register. */
277 PEDR = 0xDF12FE1B;
278
279 switch (state) {
Todd Poynor26705ca2005-07-01 11:27:05 +0100280 case PM_SUSPEND_STANDBY:
281 pxa_cpu_standby();
282 break;
Todd Poynor87754202005-06-03 20:52:27 +0100283 case PM_SUSPEND_MEM:
284 /* set resume return address */
285 PSPR = virt_to_phys(pxa_cpu_resume);
Eric Miaob750a092007-07-18 11:40:13 +0100286 pxa27x_cpu_suspend(PWRMODE_SLEEP);
Todd Poynor87754202005-06-03 20:52:27 +0100287 break;
288 }
289}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290
Eric Miao711be5c2007-07-18 11:38:45 +0100291static int pxa27x_cpu_pm_valid(suspend_state_t state)
Russell King88dfe982007-05-15 11:22:48 +0100292{
293 return state == PM_SUSPEND_MEM || state == PM_SUSPEND_STANDBY;
294}
295
Eric Miao711be5c2007-07-18 11:38:45 +0100296static struct pxa_cpu_pm_fns pxa27x_cpu_pm_fns = {
297 .save_size = SLEEP_SAVE_SIZE,
298 .save = pxa27x_cpu_pm_save,
299 .restore = pxa27x_cpu_pm_restore,
300 .valid = pxa27x_cpu_pm_valid,
301 .enter = pxa27x_cpu_pm_enter,
Russell Kinge176bb02007-05-15 11:16:10 +0100302};
Eric Miao711be5c2007-07-18 11:38:45 +0100303
304static void __init pxa27x_init_pm(void)
305{
306 pxa_cpu_pm_fns = &pxa27x_cpu_pm_fns;
307}
Nicolas Pitrea8fa3f02005-06-13 22:35:41 +0100308#endif
309
eric miaoc95530c2007-08-29 10:22:17 +0100310/* PXA27x: Various gpios can issue wakeup events. This logic only
311 * handles the simple cases, not the WEMUX2 and WEMUX3 options
312 */
313#define PXA27x_GPIO_NOWAKE_MASK \
314 ((1 << 8) | (1 << 7) | (1 << 6) | (1 << 5) | (1 << 2))
315#define WAKEMASK(gpio) \
316 (((gpio) <= 15) \
317 ? ((1 << (gpio)) & ~PXA27x_GPIO_NOWAKE_MASK) \
318 : ((gpio == 35) ? (1 << 24) : 0))
319
320static int pxa27x_set_wake(unsigned int irq, unsigned int on)
321{
322 int gpio = IRQ_TO_GPIO(irq);
323 uint32_t mask;
324
325 if ((gpio >= 0 && gpio <= 15) || (gpio == 35)) {
326 if (WAKEMASK(gpio) == 0)
327 return -EINVAL;
328
329 mask = WAKEMASK(gpio);
330
331 if (on) {
332 if (GRER(gpio) | GPIO_bit(gpio))
333 PRER |= mask;
334 else
335 PRER &= ~mask;
336
337 if (GFER(gpio) | GPIO_bit(gpio))
338 PFER |= mask;
339 else
340 PFER &= ~mask;
341 }
342 goto set_pwer;
343 }
344
345 switch (irq) {
346 case IRQ_RTCAlrm:
347 mask = PWER_RTC;
348 break;
349 case IRQ_USB:
350 mask = 1u << 26;
351 break;
352 default:
353 return -EINVAL;
354 }
355
356set_pwer:
357 if (on)
358 PWER |= mask;
359 else
360 PWER &=~mask;
361
362 return 0;
363}
364
365void __init pxa27x_init_irq(void)
366{
367 pxa_init_irq_low();
368 pxa_init_irq_high();
369 pxa_init_irq_gpio(128);
370 pxa_init_irq_set_wake(pxa27x_set_wake);
371}
372
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373/*
374 * device registration specific to PXA27x.
375 */
376
377static u64 pxa27x_dmamask = 0xffffffffUL;
378
379static struct resource pxa27x_ohci_resources[] = {
380 [0] = {
381 .start = 0x4C000000,
382 .end = 0x4C00ff6f,
383 .flags = IORESOURCE_MEM,
384 },
385 [1] = {
386 .start = IRQ_USBH1,
387 .end = IRQ_USBH1,
388 .flags = IORESOURCE_IRQ,
389 },
390};
391
Russell King00dc4f92007-08-20 10:09:18 +0100392struct platform_device pxa27x_device_ohci = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393 .name = "pxa27x-ohci",
394 .id = -1,
395 .dev = {
396 .dma_mask = &pxa27x_dmamask,
397 .coherent_dma_mask = 0xffffffff,
398 },
399 .num_resources = ARRAY_SIZE(pxa27x_ohci_resources),
400 .resource = pxa27x_ohci_resources,
401};
402
Richard Purdie81f280e2005-11-12 14:22:11 +0000403void __init pxa_set_ohci_info(struct pxaohci_platform_data *info)
404{
Russell King03f5b2c2007-11-08 11:17:19 +0000405 pxa_register_device(&pxa27x_device_ohci, info);
Richard Purdie81f280e2005-11-12 14:22:11 +0000406}
407
Russell King34f32312007-05-15 10:39:49 +0100408static struct resource i2c_power_resources[] = {
409 {
410 .start = 0x40f00180,
411 .end = 0x40f001a3,
412 .flags = IORESOURCE_MEM,
413 }, {
414 .start = IRQ_PWRI2C,
415 .end = IRQ_PWRI2C,
416 .flags = IORESOURCE_IRQ,
417 },
418};
419
Russell King00dc4f92007-08-20 10:09:18 +0100420struct platform_device pxa27x_device_i2c_power = {
Russell King34f32312007-05-15 10:39:49 +0100421 .name = "pxa2xx-i2c",
422 .id = 1,
423 .resource = i2c_power_resources,
424 .num_resources = ARRAY_SIZE(i2c_power_resources),
425};
426
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427static struct platform_device *devices[] __initdata = {
Eric Miaoe09d02e2007-07-17 10:45:58 +0100428 &pxa_device_udc,
Eric Miaoe09d02e2007-07-17 10:45:58 +0100429 &pxa_device_ffuart,
430 &pxa_device_btuart,
431 &pxa_device_stuart,
Eric Miaoe09d02e2007-07-17 10:45:58 +0100432 &pxa_device_i2s,
Eric Miaoe09d02e2007-07-17 10:45:58 +0100433 &pxa_device_rtc,
434 &pxa27x_device_i2c_power,
eric miaod8e0db12007-12-10 17:54:36 +0800435 &pxa27x_device_ssp1,
436 &pxa27x_device_ssp2,
437 &pxa27x_device_ssp3,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438};
439
440static int __init pxa27x_init(void)
441{
Russell Kinge176bb02007-05-15 11:16:10 +0100442 int ret = 0;
443 if (cpu_is_pxa27x()) {
Russell Kinga6dba202007-08-20 10:18:02 +0100444 clks_register(pxa27x_clks, ARRAY_SIZE(pxa27x_clks));
445
Eric Miaof53f0662007-06-22 05:40:17 +0100446 if ((ret = pxa_init_dma(32)))
447 return ret;
Russell Kinge176bb02007-05-15 11:16:10 +0100448#ifdef CONFIG_PM
Eric Miao711be5c2007-07-18 11:38:45 +0100449 pxa27x_init_pm();
Russell Kinge176bb02007-05-15 11:16:10 +0100450#endif
451 ret = platform_add_devices(devices, ARRAY_SIZE(devices));
452 }
453 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454}
455
456subsys_initcall(pxa27x_init);