blob: b4e6f32de4539deb76e8878672f5f500625c8e24 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * x86 SMP booting functions
3 *
4 * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
5 * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
6 *
7 * Much of the core SMP work is based on previous work by Thomas Radke, to
8 * whom a great many thanks are extended.
9 *
10 * Thanks to Intel for making available several different Pentium,
11 * Pentium Pro and Pentium-II/Xeon MP machines.
12 * Original development of Linux SMP code supported by Caldera.
13 *
14 * This code is released under the GNU General Public License version 2 or
15 * later.
16 *
17 * Fixes
18 * Felix Koop : NR_CPUS used properly
19 * Jose Renau : Handle single CPU case.
20 * Alan Cox : By repeated request 8) - Total BogoMIPS report.
21 * Greg Wright : Fix for kernel stacks panic.
22 * Erich Boleyn : MP v1.4 and additional changes.
23 * Matthias Sattler : Changes for 2.1 kernel map.
24 * Michel Lespinasse : Changes for 2.1 kernel map.
25 * Michael Chastain : Change trampoline.S to gnu as.
26 * Alan Cox : Dumb bug: 'B' step PPro's are fine
27 * Ingo Molnar : Added APIC timers, based on code
28 * from Jose Renau
29 * Ingo Molnar : various cleanups and rewrites
30 * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
31 * Maciej W. Rozycki : Bits for genuine 82489DX APICs
32 * Martin J. Bligh : Added support for multi-quad systems
33 * Dave Jones : Report invalid combinations of Athlon CPUs.
34* Rusty Russell : Hacked into shape for new "hotplug" boot process. */
35
Rusty Russelld3561b72006-12-07 02:14:07 +010036
37/* SMP boot always wants to use real time delay to allow sufficient time for
38 * the APs to come online */
39#define USE_REAL_TIME_DELAY
40
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <linux/init.h>
43#include <linux/kernel.h>
44
45#include <linux/mm.h>
46#include <linux/sched.h>
47#include <linux/kernel_stat.h>
48#include <linux/smp_lock.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include <linux/bootmem.h>
Zwane Mwaikambof3705132005-06-25 14:54:50 -070050#include <linux/notifier.h>
51#include <linux/cpu.h>
52#include <linux/percpu.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
54#include <linux/delay.h>
55#include <linux/mc146818rtc.h>
56#include <asm/tlbflush.h>
57#include <asm/desc.h>
58#include <asm/arch_hooks.h>
Don Zickus3e4ff112006-06-26 13:57:01 +020059#include <asm/nmi.h>
Jeremy Fitzhardinge62111192006-12-07 02:14:02 +010060#include <asm/pda.h>
Siddha, Suresh Bb0d0a4b2006-12-07 02:14:10 +010061#include <asm/genapic.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070062
63#include <mach_apic.h>
64#include <mach_wakecpu.h>
65#include <smpboot_hooks.h>
66
67/* Set if we find a B stepping CPU */
Li Shaohua0bb31842005-06-25 14:54:55 -070068static int __devinitdata smp_b_stepping;
Linus Torvalds1da177e2005-04-16 15:20:36 -070069
70/* Number of siblings per CPU package */
71int smp_num_siblings = 1;
Alexey Dobriyan129f6942005-06-23 00:08:33 -070072#ifdef CONFIG_X86_HT
73EXPORT_SYMBOL(smp_num_siblings);
74#endif
Li Shaohuad7208032005-06-25 14:54:54 -070075
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -080076/* Last level cache ID of each logical CPU */
77int cpu_llc_id[NR_CPUS] __cpuinitdata = {[0 ... NR_CPUS-1] = BAD_APICID};
78
Siddha, Suresh B94605ef2005-11-05 17:25:54 +010079/* representing HT siblings of each logical CPU */
Christoph Lameter6c036522005-07-07 17:56:59 -070080cpumask_t cpu_sibling_map[NR_CPUS] __read_mostly;
Li Shaohuad7208032005-06-25 14:54:54 -070081EXPORT_SYMBOL(cpu_sibling_map);
82
Siddha, Suresh B94605ef2005-11-05 17:25:54 +010083/* representing HT and core siblings of each logical CPU */
Christoph Lameter6c036522005-07-07 17:56:59 -070084cpumask_t cpu_core_map[NR_CPUS] __read_mostly;
Li Shaohuad7208032005-06-25 14:54:54 -070085EXPORT_SYMBOL(cpu_core_map);
86
Linus Torvalds1da177e2005-04-16 15:20:36 -070087/* bitmap of online cpus */
Christoph Lameter6c036522005-07-07 17:56:59 -070088cpumask_t cpu_online_map __read_mostly;
Alexey Dobriyan129f6942005-06-23 00:08:33 -070089EXPORT_SYMBOL(cpu_online_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -070090
91cpumask_t cpu_callin_map;
92cpumask_t cpu_callout_map;
Alexey Dobriyan129f6942005-06-23 00:08:33 -070093EXPORT_SYMBOL(cpu_callout_map);
Zwane Mwaikambo4ad8d382005-09-03 15:56:51 -070094cpumask_t cpu_possible_map;
95EXPORT_SYMBOL(cpu_possible_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -070096static cpumask_t smp_commenced_mask;
97
Li Shaohuae1367da2005-06-25 14:54:56 -070098/* TSC's upper 32 bits can't be written in eariler CPU (before prescott), there
99 * is no way to resync one AP against BP. TBD: for prescott and above, we
100 * should use IA64's algorithm
101 */
102static int __devinitdata tsc_sync_disabled;
103
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104/* Per CPU bogomips and other parameters */
105struct cpuinfo_x86 cpu_data[NR_CPUS] __cacheline_aligned;
Alexey Dobriyan129f6942005-06-23 00:08:33 -0700106EXPORT_SYMBOL(cpu_data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107
Christoph Lameter6c036522005-07-07 17:56:59 -0700108u8 x86_cpu_to_apicid[NR_CPUS] __read_mostly =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109 { [0 ... NR_CPUS-1] = 0xff };
110EXPORT_SYMBOL(x86_cpu_to_apicid);
111
keith mannthey3b086062006-09-29 01:58:46 -0700112u8 apicid_2_node[MAX_APICID];
113
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114/*
115 * Trampoline 80x86 program as an array.
116 */
117
118extern unsigned char trampoline_data [];
119extern unsigned char trampoline_end [];
120static unsigned char *trampoline_base;
121static int trampoline_exec;
122
123static void map_cpu_to_logical_apicid(void);
124
Zwane Mwaikambof3705132005-06-25 14:54:50 -0700125/* State of each CPU. */
126DEFINE_PER_CPU(int, cpu_state) = { 0 };
127
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128/*
129 * Currently trivial. Write the real->protected mode
130 * bootstrap into the page concerned. The caller
131 * has made sure it's suitably aligned.
132 */
133
Li Shaohua0bb31842005-06-25 14:54:55 -0700134static unsigned long __devinit setup_trampoline(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135{
136 memcpy(trampoline_base, trampoline_data, trampoline_end - trampoline_data);
137 return virt_to_phys(trampoline_base);
138}
139
140/*
141 * We are called very early to get the low memory for the
142 * SMP bootup trampoline page.
143 */
144void __init smp_alloc_memory(void)
145{
146 trampoline_base = (void *) alloc_bootmem_low_pages(PAGE_SIZE);
147 /*
148 * Has to be in very low memory so we can execute
149 * real-mode AP code.
150 */
151 if (__pa(trampoline_base) >= 0x9F000)
152 BUG();
153 /*
154 * Make the SMP trampoline executable:
155 */
156 trampoline_exec = set_kernel_exec((unsigned long)trampoline_base, 1);
157}
158
159/*
160 * The bootstrap kernel entry code has set these up. Save them for
161 * a given CPU
162 */
163
Li Shaohua0bb31842005-06-25 14:54:55 -0700164static void __devinit smp_store_cpu_info(int id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165{
166 struct cpuinfo_x86 *c = cpu_data + id;
167
168 *c = boot_cpu_data;
169 if (id!=0)
170 identify_cpu(c);
171 /*
172 * Mask B, Pentium, but not Pentium MMX
173 */
174 if (c->x86_vendor == X86_VENDOR_INTEL &&
175 c->x86 == 5 &&
176 c->x86_mask >= 1 && c->x86_mask <= 4 &&
177 c->x86_model <= 3)
178 /*
179 * Remember we have B step Pentia with bugs
180 */
181 smp_b_stepping = 1;
182
183 /*
184 * Certain Athlons might work (for various values of 'work') in SMP
185 * but they are not certified as MP capable.
186 */
187 if ((c->x86_vendor == X86_VENDOR_AMD) && (c->x86 == 6)) {
188
Dave Jones3ca113e2006-09-26 10:52:34 +0200189 if (num_possible_cpus() == 1)
190 goto valid_k7;
191
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192 /* Athlon 660/661 is valid. */
193 if ((c->x86_model==6) && ((c->x86_mask==0) || (c->x86_mask==1)))
194 goto valid_k7;
195
196 /* Duron 670 is valid */
197 if ((c->x86_model==7) && (c->x86_mask==0))
198 goto valid_k7;
199
200 /*
201 * Athlon 662, Duron 671, and Athlon >model 7 have capability bit.
202 * It's worth noting that the A5 stepping (662) of some Athlon XP's
203 * have the MP bit set.
204 * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for more.
205 */
206 if (((c->x86_model==6) && (c->x86_mask>=2)) ||
207 ((c->x86_model==7) && (c->x86_mask>=1)) ||
208 (c->x86_model> 7))
209 if (cpu_has_mp)
210 goto valid_k7;
211
212 /* If we get here, it's not a certified SMP capable AMD system. */
Randy Dunlap9f158332005-09-13 01:25:16 -0700213 add_taint(TAINT_UNSAFE_SMP);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214 }
215
216valid_k7:
217 ;
218}
219
220/*
221 * TSC synchronization.
222 *
223 * We first check whether all CPUs have their TSC's synchronized,
224 * then we print a warning if not, and always resync.
225 */
226
Andrew Mortonc35a7262006-07-30 03:03:19 -0700227static struct {
228 atomic_t start_flag;
229 atomic_t count_start;
230 atomic_t count_stop;
231 unsigned long long values[NR_CPUS];
232} tsc __initdata = {
233 .start_flag = ATOMIC_INIT(0),
234 .count_start = ATOMIC_INIT(0),
235 .count_stop = ATOMIC_INIT(0),
236};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237
238#define NR_LOOPS 5
239
Andrew Mortonc35a7262006-07-30 03:03:19 -0700240static void __init synchronize_tsc_bp(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241{
242 int i;
243 unsigned long long t0;
244 unsigned long long sum, avg;
245 long long delta;
Andrew Mortona3a255e2005-06-23 00:08:34 -0700246 unsigned int one_usec;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247 int buggy = 0;
248
249 printk(KERN_INFO "checking TSC synchronization across %u CPUs: ", num_booting_cpus());
250
251 /* convert from kcyc/sec to cyc/usec */
252 one_usec = cpu_khz / 1000;
253
Andrew Mortonc35a7262006-07-30 03:03:19 -0700254 atomic_set(&tsc.start_flag, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255 wmb();
256
257 /*
258 * We loop a few times to get a primed instruction cache,
259 * then the last pass is more or less synchronized and
260 * the BP and APs set their cycle counters to zero all at
261 * once. This reduces the chance of having random offsets
262 * between the processors, and guarantees that the maximum
263 * delay between the cycle counters is never bigger than
264 * the latency of information-passing (cachelines) between
265 * two CPUs.
266 */
267 for (i = 0; i < NR_LOOPS; i++) {
268 /*
269 * all APs synchronize but they loop on '== num_cpus'
270 */
Andrew Mortonc35a7262006-07-30 03:03:19 -0700271 while (atomic_read(&tsc.count_start) != num_booting_cpus()-1)
Andreas Mohr18698912006-06-25 05:46:52 -0700272 cpu_relax();
Andrew Mortonc35a7262006-07-30 03:03:19 -0700273 atomic_set(&tsc.count_stop, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274 wmb();
275 /*
276 * this lets the APs save their current TSC:
277 */
Andrew Mortonc35a7262006-07-30 03:03:19 -0700278 atomic_inc(&tsc.count_start);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279
Andrew Mortonc35a7262006-07-30 03:03:19 -0700280 rdtscll(tsc.values[smp_processor_id()]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281 /*
282 * We clear the TSC in the last loop:
283 */
284 if (i == NR_LOOPS-1)
285 write_tsc(0, 0);
286
287 /*
288 * Wait for all APs to leave the synchronization point:
289 */
Andrew Mortonc35a7262006-07-30 03:03:19 -0700290 while (atomic_read(&tsc.count_stop) != num_booting_cpus()-1)
Andreas Mohr18698912006-06-25 05:46:52 -0700291 cpu_relax();
Andrew Mortonc35a7262006-07-30 03:03:19 -0700292 atomic_set(&tsc.count_start, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293 wmb();
Andrew Mortonc35a7262006-07-30 03:03:19 -0700294 atomic_inc(&tsc.count_stop);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295 }
296
297 sum = 0;
298 for (i = 0; i < NR_CPUS; i++) {
299 if (cpu_isset(i, cpu_callout_map)) {
Andrew Mortonc35a7262006-07-30 03:03:19 -0700300 t0 = tsc.values[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301 sum += t0;
302 }
303 }
304 avg = sum;
305 do_div(avg, num_booting_cpus());
306
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307 for (i = 0; i < NR_CPUS; i++) {
308 if (!cpu_isset(i, cpu_callout_map))
309 continue;
Andrew Mortonc35a7262006-07-30 03:03:19 -0700310 delta = tsc.values[i] - avg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311 if (delta < 0)
312 delta = -delta;
313 /*
314 * We report bigger than 2 microseconds clock differences.
315 */
316 if (delta > 2*one_usec) {
Andrew Mortonc35a7262006-07-30 03:03:19 -0700317 long long realdelta;
318
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319 if (!buggy) {
320 buggy = 1;
321 printk("\n");
322 }
323 realdelta = delta;
324 do_div(realdelta, one_usec);
Andrew Mortonc35a7262006-07-30 03:03:19 -0700325 if (tsc.values[i] < avg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326 realdelta = -realdelta;
327
Andrew Mortonc35a7262006-07-30 03:03:19 -0700328 if (realdelta)
329 printk(KERN_INFO "CPU#%d had %Ld usecs TSC "
Dave Jones7f5910e2006-04-27 18:39:24 -0700330 "skew, fixed it up.\n", i, realdelta);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332 }
333 if (!buggy)
334 printk("passed.\n");
335}
336
Andrew Mortonc35a7262006-07-30 03:03:19 -0700337static void __init synchronize_tsc_ap(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338{
339 int i;
340
341 /*
342 * Not every cpu is online at the time
343 * this gets called, so we first wait for the BP to
344 * finish SMP initialization:
345 */
Andrew Mortonc35a7262006-07-30 03:03:19 -0700346 while (!atomic_read(&tsc.start_flag))
Andreas Mohr18698912006-06-25 05:46:52 -0700347 cpu_relax();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348
349 for (i = 0; i < NR_LOOPS; i++) {
Andrew Mortonc35a7262006-07-30 03:03:19 -0700350 atomic_inc(&tsc.count_start);
351 while (atomic_read(&tsc.count_start) != num_booting_cpus())
Andreas Mohr18698912006-06-25 05:46:52 -0700352 cpu_relax();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353
Andrew Mortonc35a7262006-07-30 03:03:19 -0700354 rdtscll(tsc.values[smp_processor_id()]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355 if (i == NR_LOOPS-1)
356 write_tsc(0, 0);
357
Andrew Mortonc35a7262006-07-30 03:03:19 -0700358 atomic_inc(&tsc.count_stop);
359 while (atomic_read(&tsc.count_stop) != num_booting_cpus())
Andreas Mohr18698912006-06-25 05:46:52 -0700360 cpu_relax();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361 }
362}
363#undef NR_LOOPS
364
365extern void calibrate_delay(void);
366
367static atomic_t init_deasserted;
368
Li Shaohua0bb31842005-06-25 14:54:55 -0700369static void __devinit smp_callin(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370{
371 int cpuid, phys_id;
372 unsigned long timeout;
373
374 /*
375 * If waken up by an INIT in an 82489DX configuration
376 * we may get here before an INIT-deassert IPI reaches
377 * our local APIC. We have to wait for the IPI or we'll
378 * lock up on an APIC access.
379 */
380 wait_for_init_deassert(&init_deasserted);
381
382 /*
383 * (This works even if the APIC is not enabled.)
384 */
385 phys_id = GET_APIC_ID(apic_read(APIC_ID));
386 cpuid = smp_processor_id();
387 if (cpu_isset(cpuid, cpu_callin_map)) {
388 printk("huh, phys CPU#%d, CPU#%d already present??\n",
389 phys_id, cpuid);
390 BUG();
391 }
392 Dprintk("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
393
394 /*
395 * STARTUP IPIs are fragile beasts as they might sometimes
396 * trigger some glue motherboard logic. Complete APIC bus
397 * silence for 1 second, this overestimates the time the
398 * boot CPU is spending to send the up to 2 STARTUP IPIs
399 * by a factor of two. This should be enough.
400 */
401
402 /*
403 * Waiting 2s total for startup (udelay is not yet working)
404 */
405 timeout = jiffies + 2*HZ;
406 while (time_before(jiffies, timeout)) {
407 /*
408 * Has the boot CPU finished it's STARTUP sequence?
409 */
410 if (cpu_isset(cpuid, cpu_callout_map))
411 break;
412 rep_nop();
413 }
414
415 if (!time_before(jiffies, timeout)) {
416 printk("BUG: CPU%d started up but did not get a callout!\n",
417 cpuid);
418 BUG();
419 }
420
421 /*
422 * the boot CPU has finished the init stage and is spinning
423 * on callin_map until we finish. We are free to set up this
424 * CPU, first the APIC. (this is probably redundant on most
425 * boards)
426 */
427
428 Dprintk("CALLIN, before setup_local_APIC().\n");
429 smp_callin_clear_local_apic();
430 setup_local_APIC();
431 map_cpu_to_logical_apicid();
432
433 /*
434 * Get our bogomips.
435 */
436 calibrate_delay();
437 Dprintk("Stack at about %p\n",&cpuid);
438
439 /*
440 * Save our processor parameters
441 */
442 smp_store_cpu_info(cpuid);
443
444 disable_APIC_timer();
445
446 /*
447 * Allow the master to continue.
448 */
449 cpu_set(cpuid, cpu_callin_map);
450
451 /*
452 * Synchronize the TSC with the BP
453 */
Li Shaohuae1367da2005-06-25 14:54:56 -0700454 if (cpu_has_tsc && cpu_khz && !tsc_sync_disabled)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455 synchronize_tsc_ap();
456}
457
458static int cpucount;
459
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800460/* maps the cpu to the sched domain representing multi-core */
461cpumask_t cpu_coregroup_map(int cpu)
462{
463 struct cpuinfo_x86 *c = cpu_data + cpu;
464 /*
465 * For perf, we return last level cache shared map.
Siddha, Suresh B5c45bf22006-06-27 02:54:42 -0700466 * And for power savings, we return cpu_core_map
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800467 */
Siddha, Suresh B5c45bf22006-06-27 02:54:42 -0700468 if (sched_mc_power_savings || sched_smt_power_savings)
469 return cpu_core_map[cpu];
470 else
471 return c->llc_shared_map;
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800472}
473
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100474/* representing cpus for which sibling maps can be computed */
475static cpumask_t cpu_sibling_setup_map;
476
Li Shaohuad7208032005-06-25 14:54:54 -0700477static inline void
478set_cpu_sibling_map(int cpu)
479{
480 int i;
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100481 struct cpuinfo_x86 *c = cpu_data;
482
483 cpu_set(cpu, cpu_sibling_setup_map);
Li Shaohuad7208032005-06-25 14:54:54 -0700484
485 if (smp_num_siblings > 1) {
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100486 for_each_cpu_mask(i, cpu_sibling_setup_map) {
Rohit Seth4b89aff2006-06-27 02:53:46 -0700487 if (c[cpu].phys_proc_id == c[i].phys_proc_id &&
488 c[cpu].cpu_core_id == c[i].cpu_core_id) {
Li Shaohuad7208032005-06-25 14:54:54 -0700489 cpu_set(i, cpu_sibling_map[cpu]);
490 cpu_set(cpu, cpu_sibling_map[i]);
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100491 cpu_set(i, cpu_core_map[cpu]);
492 cpu_set(cpu, cpu_core_map[i]);
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800493 cpu_set(i, c[cpu].llc_shared_map);
494 cpu_set(cpu, c[i].llc_shared_map);
Li Shaohuad7208032005-06-25 14:54:54 -0700495 }
496 }
497 } else {
498 cpu_set(cpu, cpu_sibling_map[cpu]);
499 }
500
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800501 cpu_set(cpu, c[cpu].llc_shared_map);
502
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100503 if (current_cpu_data.x86_max_cores == 1) {
Li Shaohuad7208032005-06-25 14:54:54 -0700504 cpu_core_map[cpu] = cpu_sibling_map[cpu];
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100505 c[cpu].booted_cores = 1;
506 return;
507 }
508
509 for_each_cpu_mask(i, cpu_sibling_setup_map) {
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800510 if (cpu_llc_id[cpu] != BAD_APICID &&
511 cpu_llc_id[cpu] == cpu_llc_id[i]) {
512 cpu_set(i, c[cpu].llc_shared_map);
513 cpu_set(cpu, c[i].llc_shared_map);
514 }
Rohit Seth4b89aff2006-06-27 02:53:46 -0700515 if (c[cpu].phys_proc_id == c[i].phys_proc_id) {
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100516 cpu_set(i, cpu_core_map[cpu]);
517 cpu_set(cpu, cpu_core_map[i]);
518 /*
519 * Does this new cpu bringup a new core?
520 */
521 if (cpus_weight(cpu_sibling_map[cpu]) == 1) {
522 /*
523 * for each core in package, increment
524 * the booted_cores for this new cpu
525 */
526 if (first_cpu(cpu_sibling_map[i]) == i)
527 c[cpu].booted_cores++;
528 /*
529 * increment the core count for all
530 * the other cpus in this package
531 */
532 if (i != cpu)
533 c[i].booted_cores++;
534 } else if (i != cpu && !c[cpu].booted_cores)
535 c[cpu].booted_cores = c[i].booted_cores;
536 }
Li Shaohuad7208032005-06-25 14:54:54 -0700537 }
538}
539
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540/*
541 * Activate a secondary processor.
542 */
Li Shaohua0bb31842005-06-25 14:54:55 -0700543static void __devinit start_secondary(void *unused)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544{
545 /*
Jeremy Fitzhardinge62111192006-12-07 02:14:02 +0100546 * Don't put *anything* before secondary_cpu_init(), SMP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547 * booting is too fragile that we want to limit the
548 * things done here to the most necessary things.
549 */
Jeremy Fitzhardinge62111192006-12-07 02:14:02 +0100550 secondary_cpu_init();
Nick Piggin5bfb5d62005-11-08 21:39:01 -0800551 preempt_disable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552 smp_callin();
553 while (!cpu_isset(smp_processor_id(), smp_commenced_mask))
554 rep_nop();
555 setup_secondary_APIC_clock();
556 if (nmi_watchdog == NMI_IO_APIC) {
557 disable_8259A_irq(0);
558 enable_NMI_through_LVT0(NULL);
559 enable_8259A_irq(0);
560 }
561 enable_APIC_timer();
562 /*
563 * low-memory mappings have been cleared, flush them from
564 * the local TLBs too.
565 */
566 local_flush_tlb();
Li Shaohua6fe940d2005-06-25 14:54:53 -0700567
Li Shaohuad7208032005-06-25 14:54:54 -0700568 /* This must be done before setting cpu_online_map */
569 set_cpu_sibling_map(raw_smp_processor_id());
570 wmb();
571
Li Shaohua6fe940d2005-06-25 14:54:53 -0700572 /*
573 * We need to hold call_lock, so there is no inconsistency
574 * between the time smp_call_function() determines number of
575 * IPI receipients, and the time when the determination is made
576 * for which cpus receive the IPI. Holding this
577 * lock helps us to not include this cpu in a currently in progress
578 * smp_call_function().
579 */
580 lock_ipi_call_lock();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581 cpu_set(smp_processor_id(), cpu_online_map);
Li Shaohua6fe940d2005-06-25 14:54:53 -0700582 unlock_ipi_call_lock();
Li Shaohuae1367da2005-06-25 14:54:56 -0700583 per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700584
585 /* We can take interrupts now: we're officially "up". */
586 local_irq_enable();
587
588 wmb();
589 cpu_idle();
590}
591
592/*
593 * Everything has been set up for the secondary
594 * CPUs - they just need to reload everything
595 * from the task structure
596 * This function must not return.
597 */
Li Shaohua0bb31842005-06-25 14:54:55 -0700598void __devinit initialize_secondary(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599{
600 /*
601 * We don't actually need to load the full TSS,
602 * basically just the stack pointer and the eip.
603 */
604
605 asm volatile(
606 "movl %0,%%esp\n\t"
607 "jmp *%1"
608 :
Jeremy Fitzhardinge62111192006-12-07 02:14:02 +0100609 :"m" (current->thread.esp),"m" (current->thread.eip));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610}
611
Jeremy Fitzhardinge62111192006-12-07 02:14:02 +0100612/* Static state in head.S used to set up a CPU */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613extern struct {
614 void * esp;
615 unsigned short ss;
616} stack_start;
Jeremy Fitzhardinge62111192006-12-07 02:14:02 +0100617extern struct i386_pda *start_pda;
618extern struct Xgt_desc_struct cpu_gdt_descr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619
620#ifdef CONFIG_NUMA
621
622/* which logical CPUs are on which nodes */
Christoph Lameter6c036522005-07-07 17:56:59 -0700623cpumask_t node_2_cpu_mask[MAX_NUMNODES] __read_mostly =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624 { [0 ... MAX_NUMNODES-1] = CPU_MASK_NONE };
Greg Banksa406c362006-10-02 02:17:41 -0700625EXPORT_SYMBOL(node_2_cpu_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626/* which node each logical CPU is on */
Christoph Lameter6c036522005-07-07 17:56:59 -0700627int cpu_2_node[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628EXPORT_SYMBOL(cpu_2_node);
629
630/* set up a mapping between cpu and node. */
631static inline void map_cpu_to_node(int cpu, int node)
632{
633 printk("Mapping cpu %d to node %d\n", cpu, node);
634 cpu_set(cpu, node_2_cpu_mask[node]);
635 cpu_2_node[cpu] = node;
636}
637
638/* undo a mapping between cpu and node. */
639static inline void unmap_cpu_to_node(int cpu)
640{
641 int node;
642
643 printk("Unmapping cpu %d from all nodes\n", cpu);
644 for (node = 0; node < MAX_NUMNODES; node ++)
645 cpu_clear(cpu, node_2_cpu_mask[node]);
646 cpu_2_node[cpu] = 0;
647}
648#else /* !CONFIG_NUMA */
649
650#define map_cpu_to_node(cpu, node) ({})
651#define unmap_cpu_to_node(cpu) ({})
652
653#endif /* CONFIG_NUMA */
654
Christoph Lameter6c036522005-07-07 17:56:59 -0700655u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = BAD_APICID };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656
657static void map_cpu_to_logical_apicid(void)
658{
659 int cpu = smp_processor_id();
660 int apicid = logical_smp_processor_id();
Keith Mannthey78b656b2006-10-03 18:25:52 -0700661 int node = apicid_to_node(apicid);
keith manntheybfa0e9a2006-09-25 16:25:35 -0700662
663 if (!node_online(node))
664 node = first_online_node;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665
666 cpu_2_logical_apicid[cpu] = apicid;
keith manntheybfa0e9a2006-09-25 16:25:35 -0700667 map_cpu_to_node(cpu, node);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668}
669
670static void unmap_cpu_to_logical_apicid(int cpu)
671{
672 cpu_2_logical_apicid[cpu] = BAD_APICID;
673 unmap_cpu_to_node(cpu);
674}
675
676#if APIC_DEBUG
677static inline void __inquire_remote_apic(int apicid)
678{
679 int i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
680 char *names[] = { "ID", "VERSION", "SPIV" };
681 int timeout, status;
682
683 printk("Inquiring remote APIC #%d...\n", apicid);
684
Tobias Klauser38e548e2005-11-07 00:58:31 -0800685 for (i = 0; i < ARRAY_SIZE(regs); i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686 printk("... APIC #%d %s: ", apicid, names[i]);
687
688 /*
689 * Wait for idle.
690 */
691 apic_wait_icr_idle();
692
693 apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(apicid));
694 apic_write_around(APIC_ICR, APIC_DM_REMRD | regs[i]);
695
696 timeout = 0;
697 do {
698 udelay(100);
699 status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
700 } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
701
702 switch (status) {
703 case APIC_ICR_RR_VALID:
704 status = apic_read(APIC_RRR);
705 printk("%08x\n", status);
706 break;
707 default:
708 printk("failed\n");
709 }
710 }
711}
712#endif
713
714#ifdef WAKE_SECONDARY_VIA_NMI
715/*
716 * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
717 * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
718 * won't ... remember to clear down the APIC, etc later.
719 */
Li Shaohua0bb31842005-06-25 14:54:55 -0700720static int __devinit
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721wakeup_secondary_cpu(int logical_apicid, unsigned long start_eip)
722{
723 unsigned long send_status = 0, accept_status = 0;
724 int timeout, maxlvt;
725
726 /* Target chip */
727 apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(logical_apicid));
728
729 /* Boot on the stack */
730 /* Kick the second */
731 apic_write_around(APIC_ICR, APIC_DM_NMI | APIC_DEST_LOGICAL);
732
733 Dprintk("Waiting for send to finish...\n");
734 timeout = 0;
735 do {
736 Dprintk("+");
737 udelay(100);
738 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
739 } while (send_status && (timeout++ < 1000));
740
741 /*
742 * Give the other CPU some time to accept the IPI.
743 */
744 udelay(200);
745 /*
746 * Due to the Pentium erratum 3AP.
747 */
748 maxlvt = get_maxlvt();
749 if (maxlvt > 3) {
750 apic_read_around(APIC_SPIV);
751 apic_write(APIC_ESR, 0);
752 }
753 accept_status = (apic_read(APIC_ESR) & 0xEF);
754 Dprintk("NMI sent.\n");
755
756 if (send_status)
757 printk("APIC never delivered???\n");
758 if (accept_status)
759 printk("APIC delivery error (%lx).\n", accept_status);
760
761 return (send_status | accept_status);
762}
763#endif /* WAKE_SECONDARY_VIA_NMI */
764
765#ifdef WAKE_SECONDARY_VIA_INIT
Li Shaohua0bb31842005-06-25 14:54:55 -0700766static int __devinit
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767wakeup_secondary_cpu(int phys_apicid, unsigned long start_eip)
768{
769 unsigned long send_status = 0, accept_status = 0;
770 int maxlvt, timeout, num_starts, j;
771
772 /*
773 * Be paranoid about clearing APIC errors.
774 */
775 if (APIC_INTEGRATED(apic_version[phys_apicid])) {
776 apic_read_around(APIC_SPIV);
777 apic_write(APIC_ESR, 0);
778 apic_read(APIC_ESR);
779 }
780
781 Dprintk("Asserting INIT.\n");
782
783 /*
784 * Turn INIT on target chip
785 */
786 apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
787
788 /*
789 * Send IPI
790 */
791 apic_write_around(APIC_ICR, APIC_INT_LEVELTRIG | APIC_INT_ASSERT
792 | APIC_DM_INIT);
793
794 Dprintk("Waiting for send to finish...\n");
795 timeout = 0;
796 do {
797 Dprintk("+");
798 udelay(100);
799 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
800 } while (send_status && (timeout++ < 1000));
801
802 mdelay(10);
803
804 Dprintk("Deasserting INIT.\n");
805
806 /* Target chip */
807 apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
808
809 /* Send IPI */
810 apic_write_around(APIC_ICR, APIC_INT_LEVELTRIG | APIC_DM_INIT);
811
812 Dprintk("Waiting for send to finish...\n");
813 timeout = 0;
814 do {
815 Dprintk("+");
816 udelay(100);
817 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
818 } while (send_status && (timeout++ < 1000));
819
820 atomic_set(&init_deasserted, 1);
821
822 /*
823 * Should we send STARTUP IPIs ?
824 *
825 * Determine this based on the APIC version.
826 * If we don't have an integrated APIC, don't send the STARTUP IPIs.
827 */
828 if (APIC_INTEGRATED(apic_version[phys_apicid]))
829 num_starts = 2;
830 else
831 num_starts = 0;
832
833 /*
834 * Run STARTUP IPI loop.
835 */
836 Dprintk("#startup loops: %d.\n", num_starts);
837
838 maxlvt = get_maxlvt();
839
840 for (j = 1; j <= num_starts; j++) {
841 Dprintk("Sending STARTUP #%d.\n",j);
842 apic_read_around(APIC_SPIV);
843 apic_write(APIC_ESR, 0);
844 apic_read(APIC_ESR);
845 Dprintk("After apic_write.\n");
846
847 /*
848 * STARTUP IPI
849 */
850
851 /* Target chip */
852 apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
853
854 /* Boot on the stack */
855 /* Kick the second */
856 apic_write_around(APIC_ICR, APIC_DM_STARTUP
857 | (start_eip >> 12));
858
859 /*
860 * Give the other CPU some time to accept the IPI.
861 */
862 udelay(300);
863
864 Dprintk("Startup point 1.\n");
865
866 Dprintk("Waiting for send to finish...\n");
867 timeout = 0;
868 do {
869 Dprintk("+");
870 udelay(100);
871 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
872 } while (send_status && (timeout++ < 1000));
873
874 /*
875 * Give the other CPU some time to accept the IPI.
876 */
877 udelay(200);
878 /*
879 * Due to the Pentium erratum 3AP.
880 */
881 if (maxlvt > 3) {
882 apic_read_around(APIC_SPIV);
883 apic_write(APIC_ESR, 0);
884 }
885 accept_status = (apic_read(APIC_ESR) & 0xEF);
886 if (send_status || accept_status)
887 break;
888 }
889 Dprintk("After Startup.\n");
890
891 if (send_status)
892 printk("APIC never delivered???\n");
893 if (accept_status)
894 printk("APIC delivery error (%lx).\n", accept_status);
895
896 return (send_status | accept_status);
897}
898#endif /* WAKE_SECONDARY_VIA_INIT */
899
900extern cpumask_t cpu_initialized;
Li Shaohuae1367da2005-06-25 14:54:56 -0700901static inline int alloc_cpu_id(void)
902{
903 cpumask_t tmp_map;
904 int cpu;
905 cpus_complement(tmp_map, cpu_present_map);
906 cpu = first_cpu(tmp_map);
907 if (cpu >= NR_CPUS)
908 return -ENODEV;
909 return cpu;
910}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911
Li Shaohuae1367da2005-06-25 14:54:56 -0700912#ifdef CONFIG_HOTPLUG_CPU
913static struct task_struct * __devinitdata cpu_idle_tasks[NR_CPUS];
914static inline struct task_struct * alloc_idle_task(int cpu)
915{
916 struct task_struct *idle;
917
918 if ((idle = cpu_idle_tasks[cpu]) != NULL) {
919 /* initialize thread_struct. we really want to avoid destroy
920 * idle tread
921 */
akpm@osdl.org07b047f2006-01-12 01:05:41 -0800922 idle->thread.esp = (unsigned long)task_pt_regs(idle);
Li Shaohuae1367da2005-06-25 14:54:56 -0700923 init_idle(idle, cpu);
924 return idle;
925 }
926 idle = fork_idle(cpu);
927
928 if (!IS_ERR(idle))
929 cpu_idle_tasks[cpu] = idle;
930 return idle;
931}
932#else
933#define alloc_idle_task(cpu) fork_idle(cpu)
934#endif
935
936static int __devinit do_boot_cpu(int apicid, int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700937/*
938 * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
939 * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
940 * Returns zero if CPU booted OK, else error code from wakeup_secondary_cpu.
941 */
942{
943 struct task_struct *idle;
944 unsigned long boot_error;
Li Shaohuae1367da2005-06-25 14:54:56 -0700945 int timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700946 unsigned long start_eip;
947 unsigned short nmi_high = 0, nmi_low = 0;
948
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949 /*
950 * We can't use kernel_thread since we must avoid to
951 * reschedule the child.
952 */
Li Shaohuae1367da2005-06-25 14:54:56 -0700953 idle = alloc_idle_task(cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954 if (IS_ERR(idle))
955 panic("failed fork for CPU %d", cpu);
Jeremy Fitzhardinge62111192006-12-07 02:14:02 +0100956
957 /* Pre-allocate and initialize the CPU's GDT and PDA so it
958 doesn't have to do any memory allocation during the
959 delicate CPU-bringup phase. */
960 if (!init_gdt(cpu, idle)) {
961 printk(KERN_INFO "Couldn't allocate GDT/PDA for CPU %d\n", cpu);
962 return -1; /* ? */
963 }
964
Linus Torvalds1da177e2005-04-16 15:20:36 -0700965 idle->thread.eip = (unsigned long) start_secondary;
966 /* start_eip had better be page-aligned! */
967 start_eip = setup_trampoline();
968
Jeremy Fitzhardinge62111192006-12-07 02:14:02 +0100969 ++cpucount;
970 alternatives_smp_switch(1);
971
Linus Torvalds1da177e2005-04-16 15:20:36 -0700972 /* So we see what's up */
973 printk("Booting processor %d/%d eip %lx\n", cpu, apicid, start_eip);
974 /* Stack for startup_32 can be just as for start_secondary onwards */
975 stack_start.esp = (void *) idle->thread.esp;
976
Jeremy Fitzhardinge62111192006-12-07 02:14:02 +0100977 start_pda = cpu_pda(cpu);
978 cpu_gdt_descr = per_cpu(cpu_gdt_descr, cpu);
979
Linus Torvalds1da177e2005-04-16 15:20:36 -0700980 irq_ctx_init(cpu);
981
keith mannthey3b086062006-09-29 01:58:46 -0700982 x86_cpu_to_apicid[cpu] = apicid;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700983 /*
984 * This grunge runs the startup process for
985 * the targeted processor.
986 */
987
988 atomic_set(&init_deasserted, 0);
989
990 Dprintk("Setting warm reset code and vector.\n");
991
992 store_NMI_vector(&nmi_high, &nmi_low);
993
994 smpboot_setup_warm_reset_vector(start_eip);
995
996 /*
997 * Starting actual IPI sequence...
998 */
999 boot_error = wakeup_secondary_cpu(apicid, start_eip);
1000
1001 if (!boot_error) {
1002 /*
1003 * allow APs to start initializing.
1004 */
1005 Dprintk("Before Callout %d.\n", cpu);
1006 cpu_set(cpu, cpu_callout_map);
1007 Dprintk("After Callout %d.\n", cpu);
1008
1009 /*
1010 * Wait 5s total for a response
1011 */
1012 for (timeout = 0; timeout < 50000; timeout++) {
1013 if (cpu_isset(cpu, cpu_callin_map))
1014 break; /* It has booted */
1015 udelay(100);
1016 }
1017
1018 if (cpu_isset(cpu, cpu_callin_map)) {
1019 /* number CPUs logically, starting from 1 (BSP is 0) */
1020 Dprintk("OK.\n");
1021 printk("CPU%d: ", cpu);
1022 print_cpu_info(&cpu_data[cpu]);
1023 Dprintk("CPU has booted.\n");
1024 } else {
1025 boot_error= 1;
1026 if (*((volatile unsigned char *)trampoline_base)
1027 == 0xA5)
1028 /* trampoline started but...? */
1029 printk("Stuck ??\n");
1030 else
1031 /* trampoline code not run */
1032 printk("Not responding.\n");
1033 inquire_remote_apic(apicid);
1034 }
1035 }
Li Shaohuae1367da2005-06-25 14:54:56 -07001036
Linus Torvalds1da177e2005-04-16 15:20:36 -07001037 if (boot_error) {
1038 /* Try to put things back the way they were before ... */
1039 unmap_cpu_to_logical_apicid(cpu);
1040 cpu_clear(cpu, cpu_callout_map); /* was set here (do_boot_cpu()) */
1041 cpu_clear(cpu, cpu_initialized); /* was set by cpu_init() */
1042 cpucount--;
Li Shaohuae1367da2005-06-25 14:54:56 -07001043 } else {
1044 x86_cpu_to_apicid[cpu] = apicid;
1045 cpu_set(cpu, cpu_present_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001046 }
1047
1048 /* mark "stuck" area as not stuck */
1049 *((volatile unsigned long *)trampoline_base) = 0;
1050
1051 return boot_error;
1052}
1053
Li Shaohuae1367da2005-06-25 14:54:56 -07001054#ifdef CONFIG_HOTPLUG_CPU
1055void cpu_exit_clear(void)
1056{
1057 int cpu = raw_smp_processor_id();
1058
1059 idle_task_exit();
1060
1061 cpucount --;
1062 cpu_uninit();
1063 irq_ctx_exit(cpu);
1064
1065 cpu_clear(cpu, cpu_callout_map);
1066 cpu_clear(cpu, cpu_callin_map);
Li Shaohuae1367da2005-06-25 14:54:56 -07001067
1068 cpu_clear(cpu, smp_commenced_mask);
1069 unmap_cpu_to_logical_apicid(cpu);
1070}
1071
1072struct warm_boot_cpu_info {
1073 struct completion *complete;
1074 int apicid;
1075 int cpu;
1076};
1077
Ashok Raj34f361a2006-03-25 03:08:18 -08001078static void __cpuinit do_warm_boot_cpu(void *p)
Li Shaohuae1367da2005-06-25 14:54:56 -07001079{
1080 struct warm_boot_cpu_info *info = p;
1081 do_boot_cpu(info->apicid, info->cpu);
1082 complete(info->complete);
1083}
1084
Ashok Raj34f361a2006-03-25 03:08:18 -08001085static int __cpuinit __smp_prepare_cpu(int cpu)
Li Shaohuae1367da2005-06-25 14:54:56 -07001086{
Peter Zijlstra6e9a4732006-09-30 23:28:10 -07001087 DECLARE_COMPLETION_ONSTACK(done);
Li Shaohuae1367da2005-06-25 14:54:56 -07001088 struct warm_boot_cpu_info info;
1089 struct work_struct task;
1090 int apicid, ret;
Shaohua Libd9e0b72006-06-27 02:53:43 -07001091 struct Xgt_desc_struct *cpu_gdt_descr = &per_cpu(cpu_gdt_descr, cpu);
Li Shaohuae1367da2005-06-25 14:54:56 -07001092
Li Shaohuae1367da2005-06-25 14:54:56 -07001093 apicid = x86_cpu_to_apicid[cpu];
1094 if (apicid == BAD_APICID) {
1095 ret = -ENODEV;
1096 goto exit;
1097 }
1098
Shaohua Libd9e0b72006-06-27 02:53:43 -07001099 /*
1100 * the CPU isn't initialized at boot time, allocate gdt table here.
1101 * cpu_init will initialize it
1102 */
1103 if (!cpu_gdt_descr->address) {
1104 cpu_gdt_descr->address = get_zeroed_page(GFP_KERNEL);
1105 if (!cpu_gdt_descr->address)
1106 printk(KERN_CRIT "CPU%d failed to allocate GDT\n", cpu);
1107 ret = -ENOMEM;
1108 goto exit;
1109 }
1110
Li Shaohuae1367da2005-06-25 14:54:56 -07001111 info.complete = &done;
1112 info.apicid = apicid;
1113 info.cpu = cpu;
1114 INIT_WORK(&task, do_warm_boot_cpu, &info);
1115
1116 tsc_sync_disabled = 1;
1117
1118 /* init low mem mapping */
Zachary Amsdend7271b12005-09-03 15:56:50 -07001119 clone_pgd_range(swapper_pg_dir, swapper_pg_dir + USER_PGD_PTRS,
1120 KERNEL_PGD_PTRS);
Li Shaohuae1367da2005-06-25 14:54:56 -07001121 flush_tlb_all();
1122 schedule_work(&task);
1123 wait_for_completion(&done);
1124
1125 tsc_sync_disabled = 0;
1126 zap_low_mappings();
1127 ret = 0;
1128exit:
Li Shaohuae1367da2005-06-25 14:54:56 -07001129 return ret;
1130}
1131#endif
1132
Adrian Bunkd9408ce2006-12-07 02:14:19 +01001133static void smp_tune_scheduling(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134{
1135 unsigned long cachesize; /* kB */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136
Adrian Bunkd9408ce2006-12-07 02:14:19 +01001137 if (cpu_khz) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001138 cachesize = boot_cpu_data.x86_cache_size;
Adrian Bunkd9408ce2006-12-07 02:14:19 +01001139
1140 if (cachesize > 0)
1141 max_cache_size = cachesize * 1024;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001142 }
1143}
1144
1145/*
1146 * Cycle through the processors sending APIC IPIs to boot each.
1147 */
1148
1149static int boot_cpu_logical_apicid;
1150/* Where the IO area was mapped on multiquad, always 0 otherwise */
1151void *xquad_portio;
Alexey Dobriyan129f6942005-06-23 00:08:33 -07001152#ifdef CONFIG_X86_NUMAQ
1153EXPORT_SYMBOL(xquad_portio);
1154#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156static void __init smp_boot_cpus(unsigned int max_cpus)
1157{
1158 int apicid, cpu, bit, kicked;
1159 unsigned long bogosum = 0;
1160
1161 /*
1162 * Setup boot CPU information
1163 */
1164 smp_store_cpu_info(0); /* Final full version of the data */
1165 printk("CPU%d: ", 0);
1166 print_cpu_info(&cpu_data[0]);
1167
Linus Torvalds1e4c85f2005-10-31 19:16:17 -08001168 boot_cpu_physical_apicid = GET_APIC_ID(apic_read(APIC_ID));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169 boot_cpu_logical_apicid = logical_smp_processor_id();
1170 x86_cpu_to_apicid[0] = boot_cpu_physical_apicid;
1171
1172 current_thread_info()->cpu = 0;
1173 smp_tune_scheduling();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001174
Siddha, Suresh B94605ef2005-11-05 17:25:54 +01001175 set_cpu_sibling_map(0);
Andi Kleen3dd9d512005-04-16 15:25:15 -07001176
Linus Torvalds1da177e2005-04-16 15:20:36 -07001177 /*
1178 * If we couldn't find an SMP configuration at boot time,
1179 * get out of here now!
1180 */
1181 if (!smp_found_config && !acpi_lapic) {
1182 printk(KERN_NOTICE "SMP motherboard not detected.\n");
Linus Torvalds1e4c85f2005-10-31 19:16:17 -08001183 smpboot_clear_io_apic_irqs();
1184 phys_cpu_present_map = physid_mask_of_physid(0);
1185 if (APIC_init_uniprocessor())
1186 printk(KERN_NOTICE "Local APIC not detected."
1187 " Using dummy APIC emulation.\n");
1188 map_cpu_to_logical_apicid();
1189 cpu_set(0, cpu_sibling_map[0]);
1190 cpu_set(0, cpu_core_map[0]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001191 return;
1192 }
1193
1194 /*
Linus Torvalds1e4c85f2005-10-31 19:16:17 -08001195 * Should not be necessary because the MP table should list the boot
1196 * CPU too, but we do it for the sake of robustness anyway.
1197 * Makes no sense to do this check in clustered apic mode, so skip it
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198 */
Linus Torvalds1e4c85f2005-10-31 19:16:17 -08001199 if (!check_phys_apicid_present(boot_cpu_physical_apicid)) {
1200 printk("weird, boot CPU (#%d) not listed by the BIOS.\n",
1201 boot_cpu_physical_apicid);
1202 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
1203 }
1204
1205 /*
1206 * If we couldn't find a local APIC, then get out of here now!
1207 */
1208 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) && !cpu_has_apic) {
1209 printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
1210 boot_cpu_physical_apicid);
1211 printk(KERN_ERR "... forcing use of dummy APIC emulation. (tell your hw vendor)\n");
1212 smpboot_clear_io_apic_irqs();
1213 phys_cpu_present_map = physid_mask_of_physid(0);
1214 cpu_set(0, cpu_sibling_map[0]);
1215 cpu_set(0, cpu_core_map[0]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216 return;
1217 }
1218
Linus Torvalds1e4c85f2005-10-31 19:16:17 -08001219 verify_local_APIC();
1220
1221 /*
1222 * If SMP should be disabled, then really disable it!
1223 */
1224 if (!max_cpus) {
1225 smp_found_config = 0;
1226 printk(KERN_INFO "SMP mode deactivated, forcing use of dummy APIC emulation.\n");
1227 smpboot_clear_io_apic_irqs();
1228 phys_cpu_present_map = physid_mask_of_physid(0);
1229 cpu_set(0, cpu_sibling_map[0]);
1230 cpu_set(0, cpu_core_map[0]);
1231 return;
1232 }
1233
1234 connect_bsp_APIC();
1235 setup_local_APIC();
1236 map_cpu_to_logical_apicid();
1237
1238
Linus Torvalds1da177e2005-04-16 15:20:36 -07001239 setup_portio_remap();
1240
1241 /*
1242 * Scan the CPU present map and fire up the other CPUs via do_boot_cpu
1243 *
1244 * In clustered apic mode, phys_cpu_present_map is a constructed thus:
1245 * bits 0-3 are quad0, 4-7 are quad1, etc. A perverse twist on the
1246 * clustered apic ID.
1247 */
1248 Dprintk("CPU present map: %lx\n", physids_coerce(phys_cpu_present_map));
1249
1250 kicked = 1;
1251 for (bit = 0; kicked < NR_CPUS && bit < MAX_APICS; bit++) {
1252 apicid = cpu_present_to_apicid(bit);
1253 /*
1254 * Don't even attempt to start the boot CPU!
1255 */
1256 if ((apicid == boot_cpu_apicid) || (apicid == BAD_APICID))
1257 continue;
1258
1259 if (!check_apicid_present(bit))
1260 continue;
1261 if (max_cpus <= cpucount+1)
1262 continue;
1263
Li Shaohuae1367da2005-06-25 14:54:56 -07001264 if (((cpu = alloc_cpu_id()) <= 0) || do_boot_cpu(apicid, cpu))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001265 printk("CPU #%d not responding - cannot use it.\n",
1266 apicid);
1267 else
1268 ++kicked;
1269 }
1270
1271 /*
1272 * Cleanup possible dangling ends...
1273 */
1274 smpboot_restore_warm_reset_vector();
1275
1276 /*
1277 * Allow the user to impress friends.
1278 */
1279 Dprintk("Before bogomips.\n");
1280 for (cpu = 0; cpu < NR_CPUS; cpu++)
1281 if (cpu_isset(cpu, cpu_callout_map))
1282 bogosum += cpu_data[cpu].loops_per_jiffy;
1283 printk(KERN_INFO
1284 "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
1285 cpucount+1,
1286 bogosum/(500000/HZ),
1287 (bogosum/(5000/HZ))%100);
1288
1289 Dprintk("Before bogocount - setting activated=1.\n");
1290
1291 if (smp_b_stepping)
1292 printk(KERN_WARNING "WARNING: SMP operation may be unreliable with B stepping processors.\n");
1293
1294 /*
1295 * Don't taint if we are running SMP kernel on a single non-MP
1296 * approved Athlon
1297 */
1298 if (tainted & TAINT_UNSAFE_SMP) {
1299 if (cpucount)
1300 printk (KERN_INFO "WARNING: This combination of AMD processors is not suitable for SMP.\n");
1301 else
1302 tainted &= ~TAINT_UNSAFE_SMP;
1303 }
1304
1305 Dprintk("Boot done.\n");
1306
1307 /*
1308 * construct cpu_sibling_map[], so that we can tell sibling CPUs
1309 * efficiently.
1310 */
Andi Kleen3dd9d512005-04-16 15:25:15 -07001311 for (cpu = 0; cpu < NR_CPUS; cpu++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001312 cpus_clear(cpu_sibling_map[cpu]);
Andi Kleen3dd9d512005-04-16 15:25:15 -07001313 cpus_clear(cpu_core_map[cpu]);
1314 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001315
Li Shaohuad7208032005-06-25 14:54:54 -07001316 cpu_set(0, cpu_sibling_map[0]);
1317 cpu_set(0, cpu_core_map[0]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001318
Linus Torvalds1e4c85f2005-10-31 19:16:17 -08001319 smpboot_setup_io_apic();
1320
1321 setup_boot_APIC_clock();
1322
Linus Torvalds1da177e2005-04-16 15:20:36 -07001323 /*
1324 * Synchronize the TSC with the AP
1325 */
1326 if (cpu_has_tsc && cpucount && cpu_khz)
1327 synchronize_tsc_bp();
1328}
1329
1330/* These are wrappers to interface to the new boot process. Someone
1331 who understands all this stuff should rewrite it properly. --RR 15/Jul/02 */
1332void __init smp_prepare_cpus(unsigned int max_cpus)
1333{
Zwane Mwaikambof3705132005-06-25 14:54:50 -07001334 smp_commenced_mask = cpumask_of_cpu(0);
1335 cpu_callin_map = cpumask_of_cpu(0);
1336 mb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001337 smp_boot_cpus(max_cpus);
1338}
1339
1340void __devinit smp_prepare_boot_cpu(void)
1341{
1342 cpu_set(smp_processor_id(), cpu_online_map);
1343 cpu_set(smp_processor_id(), cpu_callout_map);
Li Shaohuae1367da2005-06-25 14:54:56 -07001344 cpu_set(smp_processor_id(), cpu_present_map);
Zwane Mwaikambo4ad8d382005-09-03 15:56:51 -07001345 cpu_set(smp_processor_id(), cpu_possible_map);
Li Shaohuae1367da2005-06-25 14:54:56 -07001346 per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001347}
1348
Zwane Mwaikambof3705132005-06-25 14:54:50 -07001349#ifdef CONFIG_HOTPLUG_CPU
Li Shaohuae1367da2005-06-25 14:54:56 -07001350static void
1351remove_siblinginfo(int cpu)
Zwane Mwaikambof3705132005-06-25 14:54:50 -07001352{
Li Shaohuae1367da2005-06-25 14:54:56 -07001353 int sibling;
Siddha, Suresh B94605ef2005-11-05 17:25:54 +01001354 struct cpuinfo_x86 *c = cpu_data;
Zwane Mwaikambof3705132005-06-25 14:54:50 -07001355
Siddha, Suresh B94605ef2005-11-05 17:25:54 +01001356 for_each_cpu_mask(sibling, cpu_core_map[cpu]) {
1357 cpu_clear(cpu, cpu_core_map[sibling]);
1358 /*
1359 * last thread sibling in this cpu core going down
1360 */
1361 if (cpus_weight(cpu_sibling_map[cpu]) == 1)
1362 c[sibling].booted_cores--;
1363 }
1364
Li Shaohuae1367da2005-06-25 14:54:56 -07001365 for_each_cpu_mask(sibling, cpu_sibling_map[cpu])
1366 cpu_clear(cpu, cpu_sibling_map[sibling]);
Li Shaohuae1367da2005-06-25 14:54:56 -07001367 cpus_clear(cpu_sibling_map[cpu]);
1368 cpus_clear(cpu_core_map[cpu]);
Rohit Seth4b89aff2006-06-27 02:53:46 -07001369 c[cpu].phys_proc_id = 0;
1370 c[cpu].cpu_core_id = 0;
Siddha, Suresh B94605ef2005-11-05 17:25:54 +01001371 cpu_clear(cpu, cpu_sibling_setup_map);
Zwane Mwaikambof3705132005-06-25 14:54:50 -07001372}
1373
1374int __cpu_disable(void)
1375{
1376 cpumask_t map = cpu_online_map;
1377 int cpu = smp_processor_id();
1378
1379 /*
1380 * Perhaps use cpufreq to drop frequency, but that could go
1381 * into generic code.
1382 *
1383 * We won't take down the boot processor on i386 due to some
1384 * interrupts only being able to be serviced by the BSP.
1385 * Especially so if we're not using an IOAPIC -zwane
1386 */
1387 if (cpu == 0)
1388 return -EBUSY;
Shaohua Li4038f902006-09-26 10:52:27 +02001389 if (nmi_watchdog == NMI_LOCAL_APIC)
1390 stop_apic_nmi_watchdog(NULL);
Shaohua Li5e9ef022005-12-12 22:17:08 -08001391 clear_local_APIC();
Zwane Mwaikambof3705132005-06-25 14:54:50 -07001392 /* Allow any queued timer interrupts to get serviced */
1393 local_irq_enable();
1394 mdelay(1);
1395 local_irq_disable();
1396
Li Shaohuae1367da2005-06-25 14:54:56 -07001397 remove_siblinginfo(cpu);
1398
Zwane Mwaikambof3705132005-06-25 14:54:50 -07001399 cpu_clear(cpu, map);
1400 fixup_irqs(map);
1401 /* It's now safe to remove this processor from the online map */
1402 cpu_clear(cpu, cpu_online_map);
1403 return 0;
1404}
1405
1406void __cpu_die(unsigned int cpu)
1407{
1408 /* We don't do anything here: idle task is faking death itself. */
1409 unsigned int i;
1410
1411 for (i = 0; i < 10; i++) {
1412 /* They ack this in play_dead by setting CPU_DEAD */
Li Shaohuae1367da2005-06-25 14:54:56 -07001413 if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
1414 printk ("CPU %d is now offline\n", cpu);
Gerd Hoffmann9a0b5812006-03-23 02:59:32 -08001415 if (1 == num_online_cpus())
1416 alternatives_smp_switch(0);
Zwane Mwaikambof3705132005-06-25 14:54:50 -07001417 return;
Li Shaohuae1367da2005-06-25 14:54:56 -07001418 }
Nishanth Aravamudanaeb83972005-09-10 00:26:50 -07001419 msleep(100);
Zwane Mwaikambof3705132005-06-25 14:54:50 -07001420 }
1421 printk(KERN_ERR "CPU %u didn't die...\n", cpu);
1422}
1423#else /* ... !CONFIG_HOTPLUG_CPU */
1424int __cpu_disable(void)
1425{
1426 return -ENOSYS;
1427}
1428
1429void __cpu_die(unsigned int cpu)
1430{
1431 /* We said "no" in __cpu_disable */
1432 BUG();
1433}
1434#endif /* CONFIG_HOTPLUG_CPU */
1435
Linus Torvalds1da177e2005-04-16 15:20:36 -07001436int __devinit __cpu_up(unsigned int cpu)
1437{
Ashok Raj34f361a2006-03-25 03:08:18 -08001438#ifdef CONFIG_HOTPLUG_CPU
1439 int ret=0;
1440
1441 /*
1442 * We do warm boot only on cpus that had booted earlier
1443 * Otherwise cold boot is all handled from smp_boot_cpus().
1444 * cpu_callin_map is set during AP kickstart process. Its reset
1445 * when a cpu is taken offline from cpu_exit_clear().
1446 */
1447 if (!cpu_isset(cpu, cpu_callin_map))
1448 ret = __smp_prepare_cpu(cpu);
1449
1450 if (ret)
1451 return -EIO;
1452#endif
1453
Linus Torvalds1da177e2005-04-16 15:20:36 -07001454 /* In case one didn't come up */
1455 if (!cpu_isset(cpu, cpu_callin_map)) {
Zwane Mwaikambof3705132005-06-25 14:54:50 -07001456 printk(KERN_DEBUG "skipping cpu%d, didn't come online\n", cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001457 local_irq_enable();
1458 return -EIO;
1459 }
1460
Linus Torvalds1da177e2005-04-16 15:20:36 -07001461 local_irq_enable();
Li Shaohuae1367da2005-06-25 14:54:56 -07001462 per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001463 /* Unleash the CPU! */
1464 cpu_set(cpu, smp_commenced_mask);
1465 while (!cpu_isset(cpu, cpu_online_map))
Andreas Mohr18698912006-06-25 05:46:52 -07001466 cpu_relax();
Siddha, Suresh Bb0d0a4b2006-12-07 02:14:10 +01001467
1468#ifdef CONFIG_X86_GENERICARCH
1469 if (num_online_cpus() > 8 && genapic == &apic_default)
1470 panic("Default flat APIC routing can't be used with > 8 cpus\n");
1471#endif
1472
Linus Torvalds1da177e2005-04-16 15:20:36 -07001473 return 0;
1474}
1475
1476void __init smp_cpus_done(unsigned int max_cpus)
1477{
1478#ifdef CONFIG_X86_IO_APIC
1479 setup_ioapic_dest();
1480#endif
1481 zap_low_mappings();
Li Shaohuae1367da2005-06-25 14:54:56 -07001482#ifndef CONFIG_HOTPLUG_CPU
Linus Torvalds1da177e2005-04-16 15:20:36 -07001483 /*
1484 * Disable executability of the SMP trampoline:
1485 */
1486 set_kernel_exec((unsigned long)trampoline_base, trampoline_exec);
Li Shaohuae1367da2005-06-25 14:54:56 -07001487#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001488}
1489
1490void __init smp_intr_init(void)
1491{
1492 /*
1493 * IRQ0 must be given a fixed assignment and initialized,
1494 * because it's used before the IO-APIC is set up.
1495 */
1496 set_intr_gate(FIRST_DEVICE_VECTOR, interrupt[0]);
1497
1498 /*
1499 * The reschedule interrupt is a CPU-to-CPU reschedule-helper
1500 * IPI, driven by wakeup.
1501 */
1502 set_intr_gate(RESCHEDULE_VECTOR, reschedule_interrupt);
1503
1504 /* IPI for invalidation */
1505 set_intr_gate(INVALIDATE_TLB_VECTOR, invalidate_interrupt);
1506
1507 /* IPI for generic function call */
1508 set_intr_gate(CALL_FUNCTION_VECTOR, call_function_interrupt);
1509}
Rusty Russell1a3f2392006-09-26 10:52:32 +02001510
1511/*
1512 * If the BIOS enumerates physical processors before logical,
1513 * maxcpus=N at enumeration-time can be used to disable HT.
1514 */
1515static int __init parse_maxcpus(char *arg)
1516{
1517 extern unsigned int maxcpus;
1518
1519 maxcpus = simple_strtoul(arg, NULL, 0);
1520 return 0;
1521}
1522early_param("maxcpus", parse_maxcpus);