blob: 0ef9cf2bc45e4ea809e3a76fb2c4f61dc4a3c7b4 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/x86_64/nmi.c
3 *
4 * NMI watchdog support on APIC systems
5 *
6 * Started by Ingo Molnar <mingo@redhat.com>
7 *
8 * Fixes:
9 * Mikael Pettersson : AMD K7 support for local APIC NMI watchdog.
10 * Mikael Pettersson : Power Management for local APIC NMI watchdog.
11 * Pavel Machek and
12 * Mikael Pettersson : PM converted to driver model. Disable/enable API.
13 */
14
15#include <linux/config.h>
16#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/delay.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <linux/module.h>
20#include <linux/sysdev.h>
21#include <linux/nmi.h>
22#include <linux/sysctl.h>
Andi Kleeneddb6fb2006-02-03 21:50:41 +010023#include <linux/kprobes.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024
25#include <asm/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026#include <asm/nmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027#include <asm/proto.h>
28#include <asm/kdebug.h>
Andi Kleen553f2652006-04-07 19:49:57 +020029#include <asm/mce.h>
Venkatesh Pallipadi0080e662006-06-26 13:59:59 +020030#include <asm/intel_arch_perfmon.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031
32/*
33 * lapic_nmi_owner tracks the ownership of the lapic NMI hardware:
34 * - it may be reserved by some other driver, or not
35 * - when not reserved by some other driver, it may be used for
36 * the NMI watchdog, or not
37 *
38 * This is maintained separately from nmi_active because the NMI
39 * watchdog may also be driven from the I/O APIC timer.
40 */
41static DEFINE_SPINLOCK(lapic_nmi_owner_lock);
42static unsigned int lapic_nmi_owner;
43#define LAPIC_NMI_WATCHDOG (1<<0)
44#define LAPIC_NMI_RESERVED (1<<1)
45
46/* nmi_active:
47 * +1: the lapic NMI watchdog is active, but can be disabled
48 * 0: the lapic NMI watchdog has not been set up, and cannot
49 * be enabled
50 * -1: the lapic NMI watchdog is disabled, but can be enabled
51 */
52int nmi_active; /* oprofile uses this */
53int panic_on_timeout;
54
55unsigned int nmi_watchdog = NMI_DEFAULT;
56static unsigned int nmi_hz = HZ;
Andi Kleen75152112005-05-16 21:53:34 -070057static unsigned int nmi_perfctr_msr; /* the MSR to reset in NMI handler */
58static unsigned int nmi_p4_cccr_val;
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
60/* Note that these events don't tick when the CPU idles. This means
61 the frequency varies with CPU load. */
62
63#define K7_EVNTSEL_ENABLE (1 << 22)
64#define K7_EVNTSEL_INT (1 << 20)
65#define K7_EVNTSEL_OS (1 << 17)
66#define K7_EVNTSEL_USR (1 << 16)
67#define K7_EVENT_CYCLES_PROCESSOR_IS_RUNNING 0x76
68#define K7_NMI_EVENT K7_EVENT_CYCLES_PROCESSOR_IS_RUNNING
69
Venkatesh Pallipadi0080e662006-06-26 13:59:59 +020070#define ARCH_PERFMON_NMI_EVENT_SEL ARCH_PERFMON_UNHALTED_CORE_CYCLES_SEL
71#define ARCH_PERFMON_NMI_EVENT_UMASK ARCH_PERFMON_UNHALTED_CORE_CYCLES_UMASK
72
Andi Kleen75152112005-05-16 21:53:34 -070073#define MSR_P4_MISC_ENABLE 0x1A0
74#define MSR_P4_MISC_ENABLE_PERF_AVAIL (1<<7)
75#define MSR_P4_MISC_ENABLE_PEBS_UNAVAIL (1<<12)
76#define MSR_P4_PERFCTR0 0x300
77#define MSR_P4_CCCR0 0x360
78#define P4_ESCR_EVENT_SELECT(N) ((N)<<25)
79#define P4_ESCR_OS (1<<3)
80#define P4_ESCR_USR (1<<2)
81#define P4_CCCR_OVF_PMI0 (1<<26)
82#define P4_CCCR_OVF_PMI1 (1<<27)
83#define P4_CCCR_THRESHOLD(N) ((N)<<20)
84#define P4_CCCR_COMPLEMENT (1<<19)
85#define P4_CCCR_COMPARE (1<<18)
86#define P4_CCCR_REQUIRED (3<<16)
87#define P4_CCCR_ESCR_SELECT(N) ((N)<<13)
88#define P4_CCCR_ENABLE (1<<12)
89/* Set up IQ_COUNTER0 to behave like a clock, by having IQ_CCCR0 filter
90 CRU_ESCR0 (with any non-null event selector) through a complemented
91 max threshold. [IA32-Vol3, Section 14.9.9] */
92#define MSR_P4_IQ_COUNTER0 0x30C
93#define P4_NMI_CRU_ESCR0 (P4_ESCR_EVENT_SELECT(0x3F)|P4_ESCR_OS|P4_ESCR_USR)
94#define P4_NMI_IQ_CCCR0 \
95 (P4_CCCR_OVF_PMI0|P4_CCCR_THRESHOLD(15)|P4_CCCR_COMPLEMENT| \
96 P4_CCCR_COMPARE|P4_CCCR_REQUIRED|P4_CCCR_ESCR_SELECT(4)|P4_CCCR_ENABLE)
97
Ashok Raje6982c62005-06-25 14:54:58 -070098static __cpuinit inline int nmi_known_cpu(void)
Andi Kleen75152112005-05-16 21:53:34 -070099{
100 switch (boot_cpu_data.x86_vendor) {
101 case X86_VENDOR_AMD:
102 return boot_cpu_data.x86 == 15;
103 case X86_VENDOR_INTEL:
Venkatesh Pallipadi0080e662006-06-26 13:59:59 +0200104 if (cpu_has(&boot_cpu_data, X86_FEATURE_ARCH_PERFMON))
105 return 1;
106 else
107 return (boot_cpu_data.x86 == 15);
Andi Kleen75152112005-05-16 21:53:34 -0700108 }
109 return 0;
110}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111
112/* Run after command line and cpu_init init, but before all other checks */
Ashok Raje6982c62005-06-25 14:54:58 -0700113void __cpuinit nmi_watchdog_default(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114{
115 if (nmi_watchdog != NMI_DEFAULT)
116 return;
Andi Kleen75152112005-05-16 21:53:34 -0700117 if (nmi_known_cpu())
118 nmi_watchdog = NMI_LOCAL_APIC;
119 else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120 nmi_watchdog = NMI_IO_APIC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121}
122
Andi Kleen75152112005-05-16 21:53:34 -0700123#ifdef CONFIG_SMP
124/* The performance counters used by NMI_LOCAL_APIC don't trigger when
125 * the CPU is idle. To make sure the NMI watchdog really ticks on all
126 * CPUs during the test make them busy.
127 */
128static __init void nmi_cpu_busy(void *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129{
Andi Kleen75152112005-05-16 21:53:34 -0700130 volatile int *endflag = data;
131 local_irq_enable();
132 /* Intentionally don't use cpu_relax here. This is
133 to make sure that the performance counter really ticks,
134 even if there is a simulator or similar that catches the
135 pause instruction. On a real HT machine this is fine because
136 all other CPUs are busy with "useless" delay loops and don't
137 care if they get somewhat less cycles. */
138 while (*endflag == 0)
139 barrier();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140}
Andi Kleen75152112005-05-16 21:53:34 -0700141#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142
Andi Kleen75152112005-05-16 21:53:34 -0700143int __init check_nmi_watchdog (void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144{
Andi Kleen75152112005-05-16 21:53:34 -0700145 volatile int endflag = 0;
Andi Kleenac6b9312005-05-16 21:53:19 -0700146 int *counts;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147 int cpu;
148
Andi Kleen75152112005-05-16 21:53:34 -0700149 counts = kmalloc(NR_CPUS * sizeof(int), GFP_KERNEL);
150 if (!counts)
151 return -1;
Jack F Vogel67701ae2005-05-01 08:58:48 -0700152
Andi Kleen75152112005-05-16 21:53:34 -0700153 printk(KERN_INFO "testing NMI watchdog ... ");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154
Andi Kleen7554c3f2006-01-11 22:45:45 +0100155#ifdef CONFIG_SMP
Andi Kleen75152112005-05-16 21:53:34 -0700156 if (nmi_watchdog == NMI_LOCAL_APIC)
157 smp_call_function(nmi_cpu_busy, (void *)&endflag, 0, 0);
Andi Kleen7554c3f2006-01-11 22:45:45 +0100158#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159
160 for (cpu = 0; cpu < NR_CPUS; cpu++)
Ravikiran G Thirumalaidf79efd2006-01-11 22:45:39 +0100161 counts[cpu] = cpu_pda(cpu)->__nmi_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162 local_irq_enable();
163 mdelay((10*1000)/nmi_hz); // wait 10 ticks
164
Andrew Morton394e3902006-03-23 03:01:05 -0800165 for_each_online_cpu(cpu) {
Ravikiran G Thirumalaidf79efd2006-01-11 22:45:39 +0100166 if (cpu_pda(cpu)->__nmi_count - counts[cpu] <= 5) {
Andi Kleen75152112005-05-16 21:53:34 -0700167 endflag = 1;
168 printk("CPU#%d: NMI appears to be stuck (%d->%d)!\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169 cpu,
Andi Kleen75152112005-05-16 21:53:34 -0700170 counts[cpu],
Ravikiran G Thirumalaidf79efd2006-01-11 22:45:39 +0100171 cpu_pda(cpu)->__nmi_count);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172 nmi_active = 0;
173 lapic_nmi_owner &= ~LAPIC_NMI_WATCHDOG;
Andi Kleen75152112005-05-16 21:53:34 -0700174 nmi_perfctr_msr = 0;
Andi Kleenac6b9312005-05-16 21:53:19 -0700175 kfree(counts);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176 return -1;
177 }
178 }
Andi Kleen75152112005-05-16 21:53:34 -0700179 endflag = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180 printk("OK.\n");
181
182 /* now that we know it works we can reduce NMI frequency to
183 something more reasonable; makes a difference in some configs */
184 if (nmi_watchdog == NMI_LOCAL_APIC)
185 nmi_hz = 1;
186
Andi Kleenac6b9312005-05-16 21:53:19 -0700187 kfree(counts);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188 return 0;
189}
190
191int __init setup_nmi_watchdog(char *str)
192{
193 int nmi;
194
195 if (!strncmp(str,"panic",5)) {
196 panic_on_timeout = 1;
197 str = strchr(str, ',');
198 if (!str)
199 return 1;
200 ++str;
201 }
202
203 get_option(&str, &nmi);
204
205 if (nmi >= NMI_INVALID)
206 return 0;
Andi Kleen75152112005-05-16 21:53:34 -0700207 nmi_watchdog = nmi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208 return 1;
209}
210
211__setup("nmi_watchdog=", setup_nmi_watchdog);
212
Venkatesh Pallipadi0080e662006-06-26 13:59:59 +0200213static void disable_intel_arch_watchdog(void);
214
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215static void disable_lapic_nmi_watchdog(void)
216{
217 if (nmi_active <= 0)
218 return;
219 switch (boot_cpu_data.x86_vendor) {
220 case X86_VENDOR_AMD:
221 wrmsr(MSR_K7_EVNTSEL0, 0, 0);
222 break;
223 case X86_VENDOR_INTEL:
Andi Kleen75152112005-05-16 21:53:34 -0700224 if (boot_cpu_data.x86 == 15) {
225 wrmsr(MSR_P4_IQ_CCCR0, 0, 0);
226 wrmsr(MSR_P4_CRU_ESCR0, 0, 0);
Venkatesh Pallipadi0080e662006-06-26 13:59:59 +0200227 } else if (cpu_has(&boot_cpu_data, X86_FEATURE_ARCH_PERFMON)) {
228 disable_intel_arch_watchdog();
Andi Kleen75152112005-05-16 21:53:34 -0700229 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230 break;
231 }
232 nmi_active = -1;
233 /* tell do_nmi() and others that we're not active any more */
234 nmi_watchdog = 0;
235}
236
237static void enable_lapic_nmi_watchdog(void)
238{
239 if (nmi_active < 0) {
240 nmi_watchdog = NMI_LOCAL_APIC;
Jan Beulich99019e92006-02-16 23:41:55 +0100241 touch_nmi_watchdog();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242 setup_apic_nmi_watchdog();
243 }
244}
245
246int reserve_lapic_nmi(void)
247{
248 unsigned int old_owner;
249
250 spin_lock(&lapic_nmi_owner_lock);
251 old_owner = lapic_nmi_owner;
252 lapic_nmi_owner |= LAPIC_NMI_RESERVED;
253 spin_unlock(&lapic_nmi_owner_lock);
254 if (old_owner & LAPIC_NMI_RESERVED)
255 return -EBUSY;
256 if (old_owner & LAPIC_NMI_WATCHDOG)
257 disable_lapic_nmi_watchdog();
258 return 0;
259}
260
261void release_lapic_nmi(void)
262{
263 unsigned int new_owner;
264
265 spin_lock(&lapic_nmi_owner_lock);
266 new_owner = lapic_nmi_owner & ~LAPIC_NMI_RESERVED;
267 lapic_nmi_owner = new_owner;
268 spin_unlock(&lapic_nmi_owner_lock);
269 if (new_owner & LAPIC_NMI_WATCHDOG)
270 enable_lapic_nmi_watchdog();
271}
272
273void disable_timer_nmi_watchdog(void)
274{
275 if ((nmi_watchdog != NMI_IO_APIC) || (nmi_active <= 0))
276 return;
277
278 disable_irq(0);
279 unset_nmi_callback();
280 nmi_active = -1;
281 nmi_watchdog = NMI_NONE;
282}
283
284void enable_timer_nmi_watchdog(void)
285{
286 if (nmi_active < 0) {
287 nmi_watchdog = NMI_IO_APIC;
288 touch_nmi_watchdog();
289 nmi_active = 1;
290 enable_irq(0);
291 }
292}
293
294#ifdef CONFIG_PM
295
296static int nmi_pm_active; /* nmi_active before suspend */
297
Pavel Machek829ca9a2005-09-03 15:56:56 -0700298static int lapic_nmi_suspend(struct sys_device *dev, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299{
300 nmi_pm_active = nmi_active;
301 disable_lapic_nmi_watchdog();
302 return 0;
303}
304
305static int lapic_nmi_resume(struct sys_device *dev)
306{
307 if (nmi_pm_active > 0)
308 enable_lapic_nmi_watchdog();
309 return 0;
310}
311
312static struct sysdev_class nmi_sysclass = {
313 set_kset_name("lapic_nmi"),
314 .resume = lapic_nmi_resume,
315 .suspend = lapic_nmi_suspend,
316};
317
318static struct sys_device device_lapic_nmi = {
319 .id = 0,
320 .cls = &nmi_sysclass,
321};
322
323static int __init init_lapic_nmi_sysfs(void)
324{
325 int error;
326
327 if (nmi_active == 0 || nmi_watchdog != NMI_LOCAL_APIC)
328 return 0;
329
330 error = sysdev_class_register(&nmi_sysclass);
331 if (!error)
332 error = sysdev_register(&device_lapic_nmi);
333 return error;
334}
335/* must come after the local APIC's device_initcall() */
336late_initcall(init_lapic_nmi_sysfs);
337
338#endif /* CONFIG_PM */
339
340/*
341 * Activate the NMI watchdog via the local APIC.
342 * Original code written by Keith Owens.
343 */
344
Andi Kleen75152112005-05-16 21:53:34 -0700345static void clear_msr_range(unsigned int base, unsigned int n)
346{
347 unsigned int i;
348
349 for(i = 0; i < n; ++i)
350 wrmsr(base+i, 0, 0);
351}
352
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353static void setup_k7_watchdog(void)
354{
355 int i;
356 unsigned int evntsel;
357
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 nmi_perfctr_msr = MSR_K7_PERFCTR0;
359
360 for(i = 0; i < 4; ++i) {
361 /* Simulator may not support it */
Andi Kleen75152112005-05-16 21:53:34 -0700362 if (checking_wrmsrl(MSR_K7_EVNTSEL0+i, 0UL)) {
363 nmi_perfctr_msr = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364 return;
Andi Kleen75152112005-05-16 21:53:34 -0700365 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366 wrmsrl(MSR_K7_PERFCTR0+i, 0UL);
367 }
368
369 evntsel = K7_EVNTSEL_INT
370 | K7_EVNTSEL_OS
371 | K7_EVNTSEL_USR
372 | K7_NMI_EVENT;
373
374 wrmsr(MSR_K7_EVNTSEL0, evntsel, 0);
Jan Beulich42ac8ff2005-09-13 01:25:51 -0700375 wrmsrl(MSR_K7_PERFCTR0, -((u64)cpu_khz * 1000 / nmi_hz));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376 apic_write(APIC_LVTPC, APIC_DM_NMI);
377 evntsel |= K7_EVNTSEL_ENABLE;
378 wrmsr(MSR_K7_EVNTSEL0, evntsel, 0);
379}
380
Venkatesh Pallipadi0080e662006-06-26 13:59:59 +0200381static void disable_intel_arch_watchdog(void)
382{
383 unsigned ebx;
384
385 /*
386 * Check whether the Architectural PerfMon supports
387 * Unhalted Core Cycles Event or not.
388 * NOTE: Corresponding bit = 0 in ebp indicates event present.
389 */
390 ebx = cpuid_ebx(10);
391 if (!(ebx & ARCH_PERFMON_UNHALTED_CORE_CYCLES_PRESENT))
392 wrmsr(MSR_ARCH_PERFMON_EVENTSEL0, 0, 0);
393}
394
395static int setup_intel_arch_watchdog(void)
396{
397 unsigned int evntsel;
398 unsigned ebx;
399
400 /*
401 * Check whether the Architectural PerfMon supports
402 * Unhalted Core Cycles Event or not.
403 * NOTE: Corresponding bit = 0 in ebp indicates event present.
404 */
405 ebx = cpuid_ebx(10);
406 if ((ebx & ARCH_PERFMON_UNHALTED_CORE_CYCLES_PRESENT))
407 return 0;
408
409 nmi_perfctr_msr = MSR_ARCH_PERFMON_PERFCTR0;
410
411 clear_msr_range(MSR_ARCH_PERFMON_EVENTSEL0, 2);
412 clear_msr_range(MSR_ARCH_PERFMON_PERFCTR0, 2);
413
414 evntsel = ARCH_PERFMON_EVENTSEL_INT
415 | ARCH_PERFMON_EVENTSEL_OS
416 | ARCH_PERFMON_EVENTSEL_USR
417 | ARCH_PERFMON_NMI_EVENT_SEL
418 | ARCH_PERFMON_NMI_EVENT_UMASK;
419
420 wrmsr(MSR_ARCH_PERFMON_EVENTSEL0, evntsel, 0);
421 wrmsrl(MSR_ARCH_PERFMON_PERFCTR0, -((u64)cpu_khz * 1000 / nmi_hz));
422 apic_write(APIC_LVTPC, APIC_DM_NMI);
423 evntsel |= ARCH_PERFMON_EVENTSEL0_ENABLE;
424 wrmsr(MSR_ARCH_PERFMON_EVENTSEL0, evntsel, 0);
425 return 1;
426}
427
Andi Kleen75152112005-05-16 21:53:34 -0700428
429static int setup_p4_watchdog(void)
430{
431 unsigned int misc_enable, dummy;
432
433 rdmsr(MSR_P4_MISC_ENABLE, misc_enable, dummy);
434 if (!(misc_enable & MSR_P4_MISC_ENABLE_PERF_AVAIL))
435 return 0;
436
437 nmi_perfctr_msr = MSR_P4_IQ_COUNTER0;
438 nmi_p4_cccr_val = P4_NMI_IQ_CCCR0;
439#ifdef CONFIG_SMP
440 if (smp_num_siblings == 2)
441 nmi_p4_cccr_val |= P4_CCCR_OVF_PMI1;
442#endif
443
444 if (!(misc_enable & MSR_P4_MISC_ENABLE_PEBS_UNAVAIL))
445 clear_msr_range(0x3F1, 2);
446 /* MSR 0x3F0 seems to have a default value of 0xFC00, but current
447 docs doesn't fully define it, so leave it alone for now. */
448 if (boot_cpu_data.x86_model >= 0x3) {
449 /* MSR_P4_IQ_ESCR0/1 (0x3ba/0x3bb) removed */
450 clear_msr_range(0x3A0, 26);
451 clear_msr_range(0x3BC, 3);
452 } else {
453 clear_msr_range(0x3A0, 31);
454 }
455 clear_msr_range(0x3C0, 6);
456 clear_msr_range(0x3C8, 6);
457 clear_msr_range(0x3E0, 2);
458 clear_msr_range(MSR_P4_CCCR0, 18);
459 clear_msr_range(MSR_P4_PERFCTR0, 18);
460
461 wrmsr(MSR_P4_CRU_ESCR0, P4_NMI_CRU_ESCR0, 0);
462 wrmsr(MSR_P4_IQ_CCCR0, P4_NMI_IQ_CCCR0 & ~P4_CCCR_ENABLE, 0);
Jan Beulich42ac8ff2005-09-13 01:25:51 -0700463 Dprintk("setting P4_IQ_COUNTER0 to 0x%08lx\n", -(cpu_khz * 1000UL / nmi_hz));
464 wrmsrl(MSR_P4_IQ_COUNTER0, -((u64)cpu_khz * 1000 / nmi_hz));
Andi Kleen75152112005-05-16 21:53:34 -0700465 apic_write(APIC_LVTPC, APIC_DM_NMI);
466 wrmsr(MSR_P4_IQ_CCCR0, nmi_p4_cccr_val, 0);
467 return 1;
468}
469
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470void setup_apic_nmi_watchdog(void)
471{
472 switch (boot_cpu_data.x86_vendor) {
473 case X86_VENDOR_AMD:
Andi Kleen72e76be2005-04-16 15:25:07 -0700474 if (boot_cpu_data.x86 != 15)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475 return;
476 if (strstr(boot_cpu_data.x86_model_id, "Screwdriver"))
477 return;
478 setup_k7_watchdog();
479 break;
Andi Kleen75152112005-05-16 21:53:34 -0700480 case X86_VENDOR_INTEL:
Venkatesh Pallipadi0080e662006-06-26 13:59:59 +0200481 if (cpu_has(&boot_cpu_data, X86_FEATURE_ARCH_PERFMON)) {
482 if (!setup_intel_arch_watchdog())
483 return;
484 } else if (boot_cpu_data.x86 == 15) {
485 if (!setup_p4_watchdog())
486 return;
487 } else {
Andi Kleen75152112005-05-16 21:53:34 -0700488 return;
Venkatesh Pallipadi0080e662006-06-26 13:59:59 +0200489 }
490
Andi Kleen75152112005-05-16 21:53:34 -0700491 break;
492
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493 default:
494 return;
495 }
496 lapic_nmi_owner = LAPIC_NMI_WATCHDOG;
497 nmi_active = 1;
498}
499
500/*
501 * the best way to detect whether a CPU has a 'hard lockup' problem
502 * is to check it's local APIC timer IRQ counts. If they are not
503 * changing then that CPU has some problem.
504 *
505 * as these watchdog NMI IRQs are generated on every CPU, we only
506 * have to check the current processor.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507 */
508
Andi Kleen75152112005-05-16 21:53:34 -0700509static DEFINE_PER_CPU(unsigned, last_irq_sum);
510static DEFINE_PER_CPU(local_t, alert_counter);
511static DEFINE_PER_CPU(int, nmi_touch);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512
513void touch_nmi_watchdog (void)
514{
Jan Beulich99019e92006-02-16 23:41:55 +0100515 if (nmi_watchdog > 0) {
516 unsigned cpu;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517
Jan Beulich99019e92006-02-16 23:41:55 +0100518 /*
519 * Tell other CPUs to reset their alert counters. We cannot
520 * do it ourselves because the alert count increase is not
521 * atomic.
522 */
523 for_each_present_cpu (cpu)
524 per_cpu(nmi_touch, cpu) = 1;
525 }
Ingo Molnar8446f1d2005-09-06 15:16:27 -0700526
527 touch_softlockup_watchdog();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528}
529
Andi Kleeneddb6fb2006-02-03 21:50:41 +0100530void __kprobes nmi_watchdog_tick(struct pt_regs * regs, unsigned reason)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531{
Andi Kleen75152112005-05-16 21:53:34 -0700532 int sum;
533 int touched = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535 sum = read_pda(apic_timer_irqs);
Andi Kleen75152112005-05-16 21:53:34 -0700536 if (__get_cpu_var(nmi_touch)) {
537 __get_cpu_var(nmi_touch) = 0;
538 touched = 1;
539 }
Andi Kleen553f2652006-04-07 19:49:57 +0200540#ifdef CONFIG_X86_MCE
541 /* Could check oops_in_progress here too, but it's safer
542 not too */
543 if (atomic_read(&mce_entry) > 0)
544 touched = 1;
545#endif
Andi Kleen75152112005-05-16 21:53:34 -0700546 if (!touched && __get_cpu_var(last_irq_sum) == sum) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547 /*
548 * Ayiee, looks like this CPU is stuck ...
549 * wait a few IRQs (5 seconds) before doing the oops ...
550 */
Andi Kleen75152112005-05-16 21:53:34 -0700551 local_inc(&__get_cpu_var(alert_counter));
552 if (local_read(&__get_cpu_var(alert_counter)) == 5*nmi_hz) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553 if (notify_die(DIE_NMI, "nmi", regs, reason, 2, SIGINT)
554 == NOTIFY_STOP) {
Andi Kleen75152112005-05-16 21:53:34 -0700555 local_set(&__get_cpu_var(alert_counter), 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556 return;
Chuck Ebbert84781572005-09-12 18:49:24 +0200557 }
558 die_nmi("NMI Watchdog detected LOCKUP on CPU %d\n", regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559 }
560 } else {
Andi Kleen75152112005-05-16 21:53:34 -0700561 __get_cpu_var(last_irq_sum) = sum;
562 local_set(&__get_cpu_var(alert_counter), 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563 }
Andi Kleen75152112005-05-16 21:53:34 -0700564 if (nmi_perfctr_msr) {
565 if (nmi_perfctr_msr == MSR_P4_IQ_COUNTER0) {
566 /*
567 * P4 quirks:
568 * - An overflown perfctr will assert its interrupt
569 * until the OVF flag in its CCCR is cleared.
570 * - LVTPC is masked on interrupt and must be
571 * unmasked by the LVTPC handler.
572 */
573 wrmsr(MSR_P4_IQ_CCCR0, nmi_p4_cccr_val, 0);
574 apic_write(APIC_LVTPC, APIC_DM_NMI);
Venkatesh Pallipadi0080e662006-06-26 13:59:59 +0200575 } else if (nmi_perfctr_msr == MSR_ARCH_PERFMON_PERFCTR0) {
576 /*
577 * For Intel based architectural perfmon
578 * - LVTPC is masked on interrupt and must be
579 * unmasked by the LVTPC handler.
580 */
581 apic_write(APIC_LVTPC, APIC_DM_NMI);
582 }
Jan Beulich42ac8ff2005-09-13 01:25:51 -0700583 wrmsrl(nmi_perfctr_msr, -((u64)cpu_khz * 1000 / nmi_hz));
Andi Kleen75152112005-05-16 21:53:34 -0700584 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585}
586
Andi Kleeneddb6fb2006-02-03 21:50:41 +0100587static __kprobes int dummy_nmi_callback(struct pt_regs * regs, int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700588{
589 return 0;
590}
591
592static nmi_callback_t nmi_callback = dummy_nmi_callback;
593
Andi Kleeneddb6fb2006-02-03 21:50:41 +0100594asmlinkage __kprobes void do_nmi(struct pt_regs * regs, long error_code)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595{
596 int cpu = safe_smp_processor_id();
597
598 nmi_enter();
599 add_pda(__nmi_count,1);
Paul E. McKenney19306052005-09-06 15:16:35 -0700600 if (!rcu_dereference(nmi_callback)(regs, cpu))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601 default_do_nmi(regs);
602 nmi_exit();
603}
604
605void set_nmi_callback(nmi_callback_t callback)
606{
Jan Beulich8c914cb2006-03-25 16:29:40 +0100607 vmalloc_sync_all();
Paul E. McKenney19306052005-09-06 15:16:35 -0700608 rcu_assign_pointer(nmi_callback, callback);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609}
Andrew Mortond9a56852006-06-28 04:27:04 -0700610EXPORT_SYMBOL_GPL(set_nmi_callback);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611
612void unset_nmi_callback(void)
613{
614 nmi_callback = dummy_nmi_callback;
615}
Andrew Mortond9a56852006-06-28 04:27:04 -0700616EXPORT_SYMBOL_GPL(unset_nmi_callback);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617
618#ifdef CONFIG_SYSCTL
619
620static int unknown_nmi_panic_callback(struct pt_regs *regs, int cpu)
621{
622 unsigned char reason = get_nmi_reason();
623 char buf[64];
624
625 if (!(reason & 0xc0)) {
626 sprintf(buf, "NMI received for unknown reason %02x\n", reason);
627 die_nmi(buf,regs);
628 }
629 return 0;
630}
631
632/*
633 * proc handler for /proc/sys/kernel/unknown_nmi_panic
634 */
635int proc_unknown_nmi_panic(struct ctl_table *table, int write, struct file *file,
636 void __user *buffer, size_t *length, loff_t *ppos)
637{
638 int old_state;
639
640 old_state = unknown_nmi_panic;
641 proc_dointvec(table, write, file, buffer, length, ppos);
642 if (!!old_state == !!unknown_nmi_panic)
643 return 0;
644
645 if (unknown_nmi_panic) {
646 if (reserve_lapic_nmi() < 0) {
647 unknown_nmi_panic = 0;
648 return -EBUSY;
649 } else {
650 set_nmi_callback(unknown_nmi_panic_callback);
651 }
652 } else {
653 release_lapic_nmi();
654 unset_nmi_callback();
655 }
656 return 0;
657}
658
659#endif
660
661EXPORT_SYMBOL(nmi_active);
662EXPORT_SYMBOL(nmi_watchdog);
663EXPORT_SYMBOL(reserve_lapic_nmi);
664EXPORT_SYMBOL(release_lapic_nmi);
665EXPORT_SYMBOL(disable_timer_nmi_watchdog);
666EXPORT_SYMBOL(enable_timer_nmi_watchdog);
667EXPORT_SYMBOL(touch_nmi_watchdog);