blob: 4848b48b524badc4a6dc1872f77537fcf21e50f6 [file] [log] [blame]
Manu Gautam5143b252012-01-05 19:25:23 -08001/* Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
18#include <linux/clkdev.h>
Hemant Kumard86c4882012-01-24 19:39:37 -080019#include <linux/dma-mapping.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070020#include <mach/irqs-8064.h>
21#include <mach/board.h>
22#include <mach/msm_iomap.h>
Yan He06913ce2011-08-26 16:33:46 -070023#include <mach/usbdiag.h>
24#include <mach/msm_sps.h>
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070025#include <mach/dma.h>
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -080026#include <sound/msm-dai-q6.h>
27#include <sound/apr_audio.h>
Gagan Mac8a7a5d32011-11-11 16:43:06 -070028#include <mach/msm_bus_board.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060029#include <mach/rpm.h>
Joel Kingdacbc822012-01-25 13:30:57 -080030#include <mach/mdm2.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070031#include "clock.h"
32#include "devices.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070033#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060034#include "rpm_stats.h"
35#include "rpm_log.h"
36#include "mpm.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070037
38/* Address of GSBI blocks */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070039#define MSM_GSBI1_PHYS 0x12440000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070040#define MSM_GSBI3_PHYS 0x16200000
Harini Jayaramanc4c58692011-07-19 14:50:10 -060041#define MSM_GSBI4_PHYS 0x16300000
42#define MSM_GSBI5_PHYS 0x1A200000
43#define MSM_GSBI6_PHYS 0x16500000
44#define MSM_GSBI7_PHYS 0x16600000
45
Kenneth Heitke748593a2011-07-15 15:45:11 -060046/* GSBI UART devices */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070047#define MSM_UART1DM_PHYS (MSM_GSBI1_PHYS + 0x10000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070048#define MSM_UART3DM_PHYS (MSM_GSBI3_PHYS + 0x40000)
49
Harini Jayaramanc4c58692011-07-19 14:50:10 -060050/* GSBI QUP devices */
51#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
52#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
53#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
54#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
55#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
56#define MSM_QUP_SIZE SZ_4K
57
Kenneth Heitke36920d32011-07-20 16:44:30 -060058/* Address of SSBI CMD */
59#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
60#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
61#define MSM_PMIC_SSBI_SIZE SZ_4K
Harini Jayaramanc4c58692011-07-19 14:50:10 -060062
Hemant Kumarcaa09092011-07-30 00:26:33 -070063/* Address of HS USBOTG1 */
Hemant Kumard86c4882012-01-24 19:39:37 -080064#define MSM_HSUSB1_PHYS 0x12500000
65#define MSM_HSUSB1_SIZE SZ_4K
Hemant Kumarcaa09092011-07-30 00:26:33 -070066
Jeff Ohlstein7e668552011-10-06 16:17:25 -070067static struct msm_watchdog_pdata msm_watchdog_pdata = {
68 .pet_time = 10000,
69 .bark_time = 11000,
70 .has_secure = true,
71};
72
73struct platform_device msm8064_device_watchdog = {
74 .name = "msm_watchdog",
75 .id = -1,
76 .dev = {
77 .platform_data = &msm_watchdog_pdata,
78 },
79};
80
Joel King0581896d2011-07-19 16:43:28 -070081static struct resource msm_dmov_resource[] = {
82 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -080083 .start = ADM_0_SCSS_1_IRQ,
Joel King0581896d2011-07-19 16:43:28 -070084 .flags = IORESOURCE_IRQ,
85 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070086 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -080087 .start = 0x18320000,
88 .end = 0x18320000 + SZ_1M - 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070089 .flags = IORESOURCE_MEM,
90 },
91};
92
93static struct msm_dmov_pdata msm_dmov_pdata = {
Jeff Ohlstein4af72692011-11-07 15:59:17 -080094 .sd = 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070095 .sd_size = 0x800,
Joel King0581896d2011-07-19 16:43:28 -070096};
97
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -070098struct platform_device apq8064_device_dmov = {
Joel King0581896d2011-07-19 16:43:28 -070099 .name = "msm_dmov",
100 .id = -1,
101 .resource = msm_dmov_resource,
102 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700103 .dev = {
104 .platform_data = &msm_dmov_pdata,
105 },
Joel King0581896d2011-07-19 16:43:28 -0700106};
107
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700108static struct resource resources_uart_gsbi1[] = {
109 {
110 .start = APQ8064_GSBI1_UARTDM_IRQ,
111 .end = APQ8064_GSBI1_UARTDM_IRQ,
112 .flags = IORESOURCE_IRQ,
113 },
114 {
115 .start = MSM_UART1DM_PHYS,
116 .end = MSM_UART1DM_PHYS + PAGE_SIZE - 1,
117 .name = "uartdm_resource",
118 .flags = IORESOURCE_MEM,
119 },
120 {
121 .start = MSM_GSBI1_PHYS,
122 .end = MSM_GSBI1_PHYS + PAGE_SIZE - 1,
123 .name = "gsbi_resource",
124 .flags = IORESOURCE_MEM,
125 },
126};
127
128struct platform_device apq8064_device_uart_gsbi1 = {
129 .name = "msm_serial_hsl",
130 .id = 0,
131 .num_resources = ARRAY_SIZE(resources_uart_gsbi1),
132 .resource = resources_uart_gsbi1,
133};
134
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700135static struct resource resources_uart_gsbi3[] = {
136 {
137 .start = GSBI3_UARTDM_IRQ,
138 .end = GSBI3_UARTDM_IRQ,
139 .flags = IORESOURCE_IRQ,
140 },
141 {
142 .start = MSM_UART3DM_PHYS,
143 .end = MSM_UART3DM_PHYS + PAGE_SIZE - 1,
144 .name = "uartdm_resource",
145 .flags = IORESOURCE_MEM,
146 },
147 {
148 .start = MSM_GSBI3_PHYS,
149 .end = MSM_GSBI3_PHYS + PAGE_SIZE - 1,
150 .name = "gsbi_resource",
151 .flags = IORESOURCE_MEM,
152 },
153};
154
155struct platform_device apq8064_device_uart_gsbi3 = {
156 .name = "msm_serial_hsl",
157 .id = 0,
158 .num_resources = ARRAY_SIZE(resources_uart_gsbi3),
159 .resource = resources_uart_gsbi3,
160};
161
Kenneth Heitke748593a2011-07-15 15:45:11 -0600162static struct resource resources_qup_i2c_gsbi4[] = {
163 {
164 .name = "gsbi_qup_i2c_addr",
165 .start = MSM_GSBI4_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600166 .end = MSM_GSBI4_PHYS + 4 - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600167 .flags = IORESOURCE_MEM,
168 },
169 {
170 .name = "qup_phys_addr",
171 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600172 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600173 .flags = IORESOURCE_MEM,
174 },
175 {
176 .name = "qup_err_intr",
177 .start = GSBI4_QUP_IRQ,
178 .end = GSBI4_QUP_IRQ,
179 .flags = IORESOURCE_IRQ,
180 },
181};
182
183struct platform_device apq8064_device_qup_i2c_gsbi4 = {
184 .name = "qup_i2c",
185 .id = 4,
186 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
187 .resource = resources_qup_i2c_gsbi4,
188};
189
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700190static struct resource resources_qup_spi_gsbi5[] = {
191 {
192 .name = "spi_base",
193 .start = MSM_GSBI5_QUP_PHYS,
194 .end = MSM_GSBI5_QUP_PHYS + SZ_4K - 1,
195 .flags = IORESOURCE_MEM,
196 },
197 {
198 .name = "gsbi_base",
199 .start = MSM_GSBI5_PHYS,
200 .end = MSM_GSBI5_PHYS + 4 - 1,
201 .flags = IORESOURCE_MEM,
202 },
203 {
204 .name = "spi_irq_in",
205 .start = GSBI5_QUP_IRQ,
206 .end = GSBI5_QUP_IRQ,
207 .flags = IORESOURCE_IRQ,
208 },
209};
210
211struct platform_device apq8064_device_qup_spi_gsbi5 = {
212 .name = "spi_qsd",
213 .id = 0,
214 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi5),
215 .resource = resources_qup_spi_gsbi5,
216};
217
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800218struct platform_device apq_pcm = {
219 .name = "msm-pcm-dsp",
220 .id = -1,
221};
222
223struct platform_device apq_pcm_routing = {
224 .name = "msm-pcm-routing",
225 .id = -1,
226};
227
228struct platform_device apq_cpudai0 = {
229 .name = "msm-dai-q6",
230 .id = 0x4000,
231};
232
233struct platform_device apq_cpudai1 = {
234 .name = "msm-dai-q6",
235 .id = 0x4001,
236};
237
238struct platform_device apq_cpudai_hdmi_rx = {
239 .name = "msm-dai-q6",
240 .id = 8,
241};
242
243struct platform_device apq_cpudai_bt_rx = {
244 .name = "msm-dai-q6",
245 .id = 0x3000,
246};
247
248struct platform_device apq_cpudai_bt_tx = {
249 .name = "msm-dai-q6",
250 .id = 0x3001,
251};
252
253struct platform_device apq_cpudai_fm_rx = {
254 .name = "msm-dai-q6",
255 .id = 0x3004,
256};
257
258struct platform_device apq_cpudai_fm_tx = {
259 .name = "msm-dai-q6",
260 .id = 0x3005,
261};
262
263/*
264 * Machine specific data for AUX PCM Interface
265 * which the driver will be unware of.
266 */
267struct msm_dai_auxpcm_pdata apq_auxpcm_rx_pdata = {
268 .clk = "pcm_clk",
269 .mode = AFE_PCM_CFG_MODE_PCM,
270 .sync = AFE_PCM_CFG_SYNC_INT,
271 .frame = AFE_PCM_CFG_FRM_256BPF,
272 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
273 .slot = 0,
274 .data = AFE_PCM_CFG_CDATAOE_MASTER,
275 .pcm_clk_rate = 2048000,
276};
277
278struct platform_device apq_cpudai_auxpcm_rx = {
279 .name = "msm-dai-q6",
280 .id = 2,
281 .dev = {
282 .platform_data = &apq_auxpcm_rx_pdata,
283 },
284};
285
286struct platform_device apq_cpudai_auxpcm_tx = {
287 .name = "msm-dai-q6",
288 .id = 3,
289};
290
291struct platform_device apq_cpu_fe = {
292 .name = "msm-dai-fe",
293 .id = -1,
294};
295
296struct platform_device apq_stub_codec = {
297 .name = "msm-stub-codec",
298 .id = 1,
299};
300
301struct platform_device apq_voice = {
302 .name = "msm-pcm-voice",
303 .id = -1,
304};
305
306struct platform_device apq_voip = {
307 .name = "msm-voip-dsp",
308 .id = -1,
309};
310
311struct platform_device apq_lpa_pcm = {
312 .name = "msm-pcm-lpa",
313 .id = -1,
314};
315
316struct platform_device apq_pcm_hostless = {
317 .name = "msm-pcm-hostless",
318 .id = -1,
319};
320
321struct platform_device apq_cpudai_afe_01_rx = {
322 .name = "msm-dai-q6",
323 .id = 0xE0,
324};
325
326struct platform_device apq_cpudai_afe_01_tx = {
327 .name = "msm-dai-q6",
328 .id = 0xF0,
329};
330
331struct platform_device apq_cpudai_afe_02_rx = {
332 .name = "msm-dai-q6",
333 .id = 0xF1,
334};
335
336struct platform_device apq_cpudai_afe_02_tx = {
337 .name = "msm-dai-q6",
338 .id = 0xE1,
339};
340
341struct platform_device apq_pcm_afe = {
342 .name = "msm-pcm-afe",
343 .id = -1,
344};
345
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700346static struct resource resources_ssbi_pmic1[] = {
347 {
348 .start = MSM_PMIC1_SSBI_CMD_PHYS,
349 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
350 .flags = IORESOURCE_MEM,
351 },
352};
353
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600354#define LPASS_SLIMBUS_PHYS 0x28080000
355#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
356/* Board info for the slimbus slave device */
357static struct resource slimbus_res[] = {
358 {
359 .start = LPASS_SLIMBUS_PHYS,
360 .end = LPASS_SLIMBUS_PHYS + 8191,
361 .flags = IORESOURCE_MEM,
362 .name = "slimbus_physical",
363 },
364 {
365 .start = LPASS_SLIMBUS_BAM_PHYS,
366 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
367 .flags = IORESOURCE_MEM,
368 .name = "slimbus_bam_physical",
369 },
370 {
371 .start = SLIMBUS0_CORE_EE1_IRQ,
372 .end = SLIMBUS0_CORE_EE1_IRQ,
373 .flags = IORESOURCE_IRQ,
374 .name = "slimbus_irq",
375 },
376 {
377 .start = SLIMBUS0_BAM_EE1_IRQ,
378 .end = SLIMBUS0_BAM_EE1_IRQ,
379 .flags = IORESOURCE_IRQ,
380 .name = "slimbus_bam_irq",
381 },
382};
383
384struct platform_device apq8064_slim_ctrl = {
385 .name = "msm_slim_ctrl",
386 .id = 1,
387 .num_resources = ARRAY_SIZE(slimbus_res),
388 .resource = slimbus_res,
389 .dev = {
390 .coherent_dma_mask = 0xffffffffULL,
391 },
392};
393
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700394struct platform_device apq8064_device_ssbi_pmic1 = {
395 .name = "msm_ssbi",
396 .id = 0,
397 .resource = resources_ssbi_pmic1,
398 .num_resources = ARRAY_SIZE(resources_ssbi_pmic1),
399};
400
401static struct resource resources_ssbi_pmic2[] = {
402 {
403 .start = MSM_PMIC2_SSBI_CMD_PHYS,
404 .end = MSM_PMIC2_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
405 .flags = IORESOURCE_MEM,
406 },
407};
408
409struct platform_device apq8064_device_ssbi_pmic2 = {
410 .name = "msm_ssbi",
411 .id = 1,
412 .resource = resources_ssbi_pmic2,
413 .num_resources = ARRAY_SIZE(resources_ssbi_pmic2),
414};
415
416static struct resource resources_otg[] = {
417 {
Hemant Kumard86c4882012-01-24 19:39:37 -0800418 .start = MSM_HSUSB1_PHYS,
419 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700420 .flags = IORESOURCE_MEM,
421 },
422 {
423 .start = USB1_HS_IRQ,
424 .end = USB1_HS_IRQ,
425 .flags = IORESOURCE_IRQ,
426 },
427};
428
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700429struct platform_device apq8064_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700430 .name = "msm_otg",
431 .id = -1,
432 .num_resources = ARRAY_SIZE(resources_otg),
433 .resource = resources_otg,
434 .dev = {
435 .coherent_dma_mask = 0xffffffff,
436 },
437};
438
439static struct resource resources_hsusb[] = {
440 {
Hemant Kumard86c4882012-01-24 19:39:37 -0800441 .start = MSM_HSUSB1_PHYS,
442 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700443 .flags = IORESOURCE_MEM,
444 },
445 {
446 .start = USB1_HS_IRQ,
447 .end = USB1_HS_IRQ,
448 .flags = IORESOURCE_IRQ,
449 },
450};
451
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700452struct platform_device apq8064_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700453 .name = "msm_hsusb",
454 .id = -1,
455 .num_resources = ARRAY_SIZE(resources_hsusb),
456 .resource = resources_hsusb,
457 .dev = {
458 .coherent_dma_mask = 0xffffffff,
459 },
460};
461
Hemant Kumard86c4882012-01-24 19:39:37 -0800462static struct resource resources_hsusb_host[] = {
463 {
464 .start = MSM_HSUSB1_PHYS,
465 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
466 .flags = IORESOURCE_MEM,
467 },
468 {
469 .start = USB1_HS_IRQ,
470 .end = USB1_HS_IRQ,
471 .flags = IORESOURCE_IRQ,
472 },
473};
474
475static u64 dma_mask = DMA_BIT_MASK(32);
476struct platform_device apq8064_device_hsusb_host = {
477 .name = "msm_hsusb_host",
478 .id = -1,
479 .num_resources = ARRAY_SIZE(resources_hsusb_host),
480 .resource = resources_hsusb_host,
481 .dev = {
482 .dma_mask = &dma_mask,
483 .coherent_dma_mask = 0xffffffff,
484 },
485};
486
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700487#define MSM_SDC1_BASE 0x12400000
488#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
489#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
490#define MSM_SDC2_BASE 0x12140000
491#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
492#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
493#define MSM_SDC3_BASE 0x12180000
494#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
495#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
496#define MSM_SDC4_BASE 0x121C0000
497#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
498#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
499
500static struct resource resources_sdc1[] = {
501 {
502 .name = "core_mem",
503 .flags = IORESOURCE_MEM,
504 .start = MSM_SDC1_BASE,
505 .end = MSM_SDC1_DML_BASE - 1,
506 },
507 {
508 .name = "core_irq",
509 .flags = IORESOURCE_IRQ,
510 .start = SDC1_IRQ_0,
511 .end = SDC1_IRQ_0
512 },
513#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
514 {
515 .name = "sdcc_dml_addr",
516 .start = MSM_SDC1_DML_BASE,
517 .end = MSM_SDC1_BAM_BASE - 1,
518 .flags = IORESOURCE_MEM,
519 },
520 {
521 .name = "sdcc_bam_addr",
522 .start = MSM_SDC1_BAM_BASE,
523 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
524 .flags = IORESOURCE_MEM,
525 },
526 {
527 .name = "sdcc_bam_irq",
528 .start = SDC1_BAM_IRQ,
529 .end = SDC1_BAM_IRQ,
530 .flags = IORESOURCE_IRQ,
531 },
532#endif
533};
534
535static struct resource resources_sdc2[] = {
536 {
537 .name = "core_mem",
538 .flags = IORESOURCE_MEM,
539 .start = MSM_SDC2_BASE,
540 .end = MSM_SDC2_DML_BASE - 1,
541 },
542 {
543 .name = "core_irq",
544 .flags = IORESOURCE_IRQ,
545 .start = SDC2_IRQ_0,
546 .end = SDC2_IRQ_0
547 },
548#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
549 {
550 .name = "sdcc_dml_addr",
551 .start = MSM_SDC2_DML_BASE,
552 .end = MSM_SDC2_BAM_BASE - 1,
553 .flags = IORESOURCE_MEM,
554 },
555 {
556 .name = "sdcc_bam_addr",
557 .start = MSM_SDC2_BAM_BASE,
558 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
559 .flags = IORESOURCE_MEM,
560 },
561 {
562 .name = "sdcc_bam_irq",
563 .start = SDC2_BAM_IRQ,
564 .end = SDC2_BAM_IRQ,
565 .flags = IORESOURCE_IRQ,
566 },
567#endif
568};
569
570static struct resource resources_sdc3[] = {
571 {
572 .name = "core_mem",
573 .flags = IORESOURCE_MEM,
574 .start = MSM_SDC3_BASE,
575 .end = MSM_SDC3_DML_BASE - 1,
576 },
577 {
578 .name = "core_irq",
579 .flags = IORESOURCE_IRQ,
580 .start = SDC3_IRQ_0,
581 .end = SDC3_IRQ_0
582 },
583#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
584 {
585 .name = "sdcc_dml_addr",
586 .start = MSM_SDC3_DML_BASE,
587 .end = MSM_SDC3_BAM_BASE - 1,
588 .flags = IORESOURCE_MEM,
589 },
590 {
591 .name = "sdcc_bam_addr",
592 .start = MSM_SDC3_BAM_BASE,
593 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
594 .flags = IORESOURCE_MEM,
595 },
596 {
597 .name = "sdcc_bam_irq",
598 .start = SDC3_BAM_IRQ,
599 .end = SDC3_BAM_IRQ,
600 .flags = IORESOURCE_IRQ,
601 },
602#endif
603};
604
605static struct resource resources_sdc4[] = {
606 {
607 .name = "core_mem",
608 .flags = IORESOURCE_MEM,
609 .start = MSM_SDC4_BASE,
610 .end = MSM_SDC4_DML_BASE - 1,
611 },
612 {
613 .name = "core_irq",
614 .flags = IORESOURCE_IRQ,
615 .start = SDC4_IRQ_0,
616 .end = SDC4_IRQ_0
617 },
618#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
619 {
620 .name = "sdcc_dml_addr",
621 .start = MSM_SDC4_DML_BASE,
622 .end = MSM_SDC4_BAM_BASE - 1,
623 .flags = IORESOURCE_MEM,
624 },
625 {
626 .name = "sdcc_bam_addr",
627 .start = MSM_SDC4_BAM_BASE,
628 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
629 .flags = IORESOURCE_MEM,
630 },
631 {
632 .name = "sdcc_bam_irq",
633 .start = SDC4_BAM_IRQ,
634 .end = SDC4_BAM_IRQ,
635 .flags = IORESOURCE_IRQ,
636 },
637#endif
638};
639
640struct platform_device apq8064_device_sdc1 = {
641 .name = "msm_sdcc",
642 .id = 1,
643 .num_resources = ARRAY_SIZE(resources_sdc1),
644 .resource = resources_sdc1,
645 .dev = {
646 .coherent_dma_mask = 0xffffffff,
647 },
648};
649
650struct platform_device apq8064_device_sdc2 = {
651 .name = "msm_sdcc",
652 .id = 2,
653 .num_resources = ARRAY_SIZE(resources_sdc2),
654 .resource = resources_sdc2,
655 .dev = {
656 .coherent_dma_mask = 0xffffffff,
657 },
658};
659
660struct platform_device apq8064_device_sdc3 = {
661 .name = "msm_sdcc",
662 .id = 3,
663 .num_resources = ARRAY_SIZE(resources_sdc3),
664 .resource = resources_sdc3,
665 .dev = {
666 .coherent_dma_mask = 0xffffffff,
667 },
668};
669
670struct platform_device apq8064_device_sdc4 = {
671 .name = "msm_sdcc",
672 .id = 4,
673 .num_resources = ARRAY_SIZE(resources_sdc4),
674 .resource = resources_sdc4,
675 .dev = {
676 .coherent_dma_mask = 0xffffffff,
677 },
678};
679
680static struct platform_device *apq8064_sdcc_devices[] __initdata = {
681 &apq8064_device_sdc1,
682 &apq8064_device_sdc2,
683 &apq8064_device_sdc3,
684 &apq8064_device_sdc4,
685};
686
687int __init apq8064_add_sdcc(unsigned int controller,
688 struct mmc_platform_data *plat)
689{
690 struct platform_device *pdev;
691
692 if (!plat)
693 return 0;
694 if (controller < 1 || controller > 4)
695 return -EINVAL;
696
697 pdev = apq8064_sdcc_devices[controller-1];
698 pdev->dev.platform_data = plat;
699 return platform_device_register(pdev);
700}
701
Yan He06913ce2011-08-26 16:33:46 -0700702static struct resource resources_sps[] = {
703 {
704 .name = "pipe_mem",
705 .start = 0x12800000,
706 .end = 0x12800000 + 0x4000 - 1,
707 .flags = IORESOURCE_MEM,
708 },
709 {
710 .name = "bamdma_dma",
711 .start = 0x12240000,
712 .end = 0x12240000 + 0x1000 - 1,
713 .flags = IORESOURCE_MEM,
714 },
715 {
716 .name = "bamdma_bam",
717 .start = 0x12244000,
718 .end = 0x12244000 + 0x4000 - 1,
719 .flags = IORESOURCE_MEM,
720 },
721 {
722 .name = "bamdma_irq",
723 .start = SPS_BAM_DMA_IRQ,
724 .end = SPS_BAM_DMA_IRQ,
725 .flags = IORESOURCE_IRQ,
726 },
727};
728
Gagan Mac8a7a5d32011-11-11 16:43:06 -0700729struct platform_device msm_bus_8064_sys_fabric = {
730 .name = "msm_bus_fabric",
731 .id = MSM_BUS_FAB_SYSTEM,
732};
733struct platform_device msm_bus_8064_apps_fabric = {
734 .name = "msm_bus_fabric",
735 .id = MSM_BUS_FAB_APPSS,
736};
737struct platform_device msm_bus_8064_mm_fabric = {
738 .name = "msm_bus_fabric",
739 .id = MSM_BUS_FAB_MMSS,
740};
741struct platform_device msm_bus_8064_sys_fpb = {
742 .name = "msm_bus_fabric",
743 .id = MSM_BUS_FAB_SYSTEM_FPB,
744};
745struct platform_device msm_bus_8064_cpss_fpb = {
746 .name = "msm_bus_fabric",
747 .id = MSM_BUS_FAB_CPSS_FPB,
748};
749
Yan He06913ce2011-08-26 16:33:46 -0700750static struct msm_sps_platform_data msm_sps_pdata = {
751 .bamdma_restricted_pipes = 0x06,
752};
753
754struct platform_device msm_device_sps_apq8064 = {
755 .name = "msm_sps",
756 .id = -1,
757 .num_resources = ARRAY_SIZE(resources_sps),
758 .resource = resources_sps,
759 .dev.platform_data = &msm_sps_pdata,
760};
761
Jeff Hugo0c0f5e92011-09-28 13:55:45 -0600762struct platform_device msm_device_smd_apq8064 = {
763 .name = "msm_smd",
764 .id = -1,
765};
766
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -0700767#ifdef CONFIG_HW_RANDOM_MSM
768/* PRNG device */
769#define MSM_PRNG_PHYS 0x1A500000
770static struct resource rng_resources = {
771 .flags = IORESOURCE_MEM,
772 .start = MSM_PRNG_PHYS,
773 .end = MSM_PRNG_PHYS + SZ_512 - 1,
774};
775
776struct platform_device apq8064_device_rng = {
777 .name = "msm_rng",
778 .id = 0,
779 .num_resources = 1,
780 .resource = &rng_resources,
781};
782#endif
783
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700784static struct clk_lookup msm_clocks_8064_dummy[] = {
785 CLK_DUMMY("pll2", PLL2, NULL, 0),
786 CLK_DUMMY("pll8", PLL8, NULL, 0),
787 CLK_DUMMY("pll4", PLL4, NULL, 0),
788
789 CLK_DUMMY("afab_clk", AFAB_CLK, NULL, 0),
790 CLK_DUMMY("afab_a_clk", AFAB_A_CLK, NULL, 0),
791 CLK_DUMMY("cfpb_clk", CFPB_CLK, NULL, 0),
792 CLK_DUMMY("cfpb_a_clk", CFPB_A_CLK, NULL, 0),
793 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
794 CLK_DUMMY("dfab_a_clk", DFAB_A_CLK, NULL, 0),
795 CLK_DUMMY("ebi1_clk", EBI1_CLK, NULL, 0),
796 CLK_DUMMY("ebi1_a_clk", EBI1_A_CLK, NULL, 0),
797 CLK_DUMMY("mmfab_clk", MMFAB_CLK, NULL, 0),
798 CLK_DUMMY("mmfab_a_clk", MMFAB_A_CLK, NULL, 0),
799 CLK_DUMMY("mmfpb_clk", MMFPB_CLK, NULL, 0),
800 CLK_DUMMY("mmfpb_a_clk", MMFPB_A_CLK, NULL, 0),
801 CLK_DUMMY("sfab_clk", SFAB_CLK, NULL, 0),
802 CLK_DUMMY("sfab_a_clk", SFAB_A_CLK, NULL, 0),
803 CLK_DUMMY("sfpb_clk", SFPB_CLK, NULL, 0),
804 CLK_DUMMY("sfpb_a_clk", SFPB_A_CLK, NULL, 0),
805
Matt Wagantalle2522372011-08-17 14:52:21 -0700806 CLK_DUMMY("core_clk", GSBI1_UART_CLK, NULL, OFF),
807 CLK_DUMMY("core_clk", GSBI2_UART_CLK, NULL, OFF),
808 CLK_DUMMY("core_clk", GSBI3_UART_CLK,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700809 "msm_serial_hsl.0", OFF),
Matt Wagantalle2522372011-08-17 14:52:21 -0700810 CLK_DUMMY("core_clk", GSBI4_UART_CLK, NULL, OFF),
811 CLK_DUMMY("core_clk", GSBI5_UART_CLK, NULL, OFF),
812 CLK_DUMMY("core_clk", GSBI6_UART_CLK, NULL, OFF),
813 CLK_DUMMY("core_clk", GSBI7_UART_CLK, NULL, OFF),
814 CLK_DUMMY("core_clk", GSBI8_UART_CLK, NULL, OFF),
815 CLK_DUMMY("core_clk", GSBI9_UART_CLK, NULL, OFF),
816 CLK_DUMMY("core_clk", GSBI10_UART_CLK, NULL, OFF),
817 CLK_DUMMY("core_clk", GSBI11_UART_CLK, NULL, OFF),
818 CLK_DUMMY("core_clk", GSBI12_UART_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -0700819 CLK_DUMMY("core_clk", GSBI1_QUP_CLK, NULL, OFF),
820 CLK_DUMMY("core_clk", GSBI2_QUP_CLK, NULL, OFF),
821 CLK_DUMMY("core_clk", GSBI3_QUP_CLK, NULL, OFF),
Matt Wagantallac294852011-08-17 15:44:58 -0700822 CLK_DUMMY("core_clk", GSBI4_QUP_CLK, "qup_i2c.4", OFF),
823 CLK_DUMMY("core_clk", GSBI5_QUP_CLK, "spi_qsd.0", OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -0700824 CLK_DUMMY("core_clk", GSBI6_QUP_CLK, NULL, OFF),
825 CLK_DUMMY("core_clk", GSBI7_QUP_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -0700826 CLK_DUMMY("core_clk", PDM_CLK, NULL, OFF),
Matt Wagantalld86d6832011-08-17 14:06:55 -0700827 CLK_DUMMY("mem_clk", PMEM_CLK, NULL, OFF),
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -0700828 CLK_DUMMY("core_clk", PRNG_CLK, "msm_rng.0", OFF),
Matt Wagantall37ce3842011-08-17 16:00:36 -0700829 CLK_DUMMY("core_clk", SDC1_CLK, NULL, OFF),
830 CLK_DUMMY("core_clk", SDC2_CLK, NULL, OFF),
831 CLK_DUMMY("core_clk", SDC3_CLK, NULL, OFF),
832 CLK_DUMMY("core_clk", SDC4_CLK, NULL, OFF),
Matt Wagantall640e5fd2011-08-17 16:08:53 -0700833 CLK_DUMMY("ref_clk", TSIF_REF_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -0700834 CLK_DUMMY("core_clk", TSSC_CLK, NULL, OFF),
Manu Gautam5143b252012-01-05 19:25:23 -0800835 CLK_DUMMY("alt_core_clk", USB_HS1_XCVR_CLK, NULL, OFF),
836 CLK_DUMMY("alt_core_clk", USB_HS3_XCVR_CLK, NULL, OFF),
837 CLK_DUMMY("alt_core_clk", USB_HS4_XCVR_CLK, NULL, OFF),
838 CLK_DUMMY("phy_clk", USB_PHY0_CLK, NULL, OFF),
839 CLK_DUMMY("src_clk", USB_FS1_SRC_CLK, NULL, OFF),
840 CLK_DUMMY("alt_core_clk", USB_FS1_XCVR_CLK, NULL, OFF),
841 CLK_DUMMY("sys_clk", USB_FS1_SYS_CLK, NULL, OFF),
Matt Wagantallc4b3a4d2011-08-17 16:58:39 -0700842 CLK_DUMMY("core_clk", CE2_CLK, NULL, OFF),
843 CLK_DUMMY("core_clk", CE1_CORE_CLK, NULL, OFF),
844 CLK_DUMMY("core_clk", CE3_CORE_CLK, NULL, OFF),
845 CLK_DUMMY("iface_clk", CE3_P_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -0700846 CLK_DUMMY("pcie_pclk", PCIE_P_CLK, NULL, OFF),
847 CLK_DUMMY("pcie_alt_ref_clk", PCIE_ALT_REF_CLK, NULL, OFF),
848 CLK_DUMMY("sata_rxoob_clk", SATA_RXOOB_CLK, NULL, OFF),
849 CLK_DUMMY("sata_pmalive_clk", SATA_PMALIVE_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -0700850 CLK_DUMMY("ref_clk", SATA_PHY_REF_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -0700851 CLK_DUMMY("iface_clk", GSBI1_P_CLK, NULL, OFF),
852 CLK_DUMMY("iface_clk", GSBI2_P_CLK, NULL, OFF),
Matt Wagantalle2522372011-08-17 14:52:21 -0700853 CLK_DUMMY("iface_clk", GSBI3_P_CLK, "msm_serial_hsl.0", OFF),
Matt Wagantallac294852011-08-17 15:44:58 -0700854 CLK_DUMMY("iface_clk", GSBI4_P_CLK, "qup_i2c.4", OFF),
855 CLK_DUMMY("iface_clk", GSBI5_P_CLK, "spi_qsd.0", OFF),
Matt Wagantalle2522372011-08-17 14:52:21 -0700856 CLK_DUMMY("iface_clk", GSBI6_P_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -0700857 CLK_DUMMY("iface_clk", GSBI7_P_CLK, NULL, OFF),
Matt Wagantall640e5fd2011-08-17 16:08:53 -0700858 CLK_DUMMY("iface_clk", TSIF_P_CLK, NULL, OFF),
Manu Gautam5143b252012-01-05 19:25:23 -0800859 CLK_DUMMY("iface_clk", USB_FS1_P_CLK, NULL, OFF),
860 CLK_DUMMY("iface_clk", USB_HS1_P_CLK, NULL, OFF),
861 CLK_DUMMY("iface_clk", USB_HS3_P_CLK, NULL, OFF),
862 CLK_DUMMY("iface_clk", USB_HS4_P_CLK, NULL, OFF),
Matt Wagantall37ce3842011-08-17 16:00:36 -0700863 CLK_DUMMY("iface_clk", SDC1_P_CLK, NULL, OFF),
864 CLK_DUMMY("iface_clk", SDC2_P_CLK, NULL, OFF),
865 CLK_DUMMY("iface_clk", SDC3_P_CLK, NULL, OFF),
866 CLK_DUMMY("iface_clk", SDC4_P_CLK, NULL, OFF),
Jin Hong01f2dbb2011-11-03 22:13:51 -0700867 CLK_DUMMY("core_clk", ADM0_CLK, "msm_dmov", OFF),
868 CLK_DUMMY("iface_clk", ADM0_P_CLK, "msm_dmov", OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -0700869 CLK_DUMMY("iface_clk", PMIC_ARB0_P_CLK, NULL, OFF),
870 CLK_DUMMY("iface_clk", PMIC_ARB1_P_CLK, NULL, OFF),
871 CLK_DUMMY("core_clk", PMIC_SSBI2_CLK, NULL, OFF),
872 CLK_DUMMY("mem_clk", RPM_MSG_RAM_P_CLK, NULL, OFF),
873 CLK_DUMMY("core_clk", AMP_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700874 CLK_DUMMY("cam_clk", CAM0_CLK, NULL, OFF),
875 CLK_DUMMY("cam_clk", CAM1_CLK, NULL, OFF),
876 CLK_DUMMY("csi_src_clk", CSI0_SRC_CLK, NULL, OFF),
877 CLK_DUMMY("csi_src_clk", CSI1_SRC_CLK, NULL, OFF),
878 CLK_DUMMY("csi_clk", CSI0_CLK, NULL, OFF),
879 CLK_DUMMY("csi_clk", CSI1_CLK, NULL, OFF),
880 CLK_DUMMY("csi_pix_clk", CSI_PIX_CLK, NULL, OFF),
881 CLK_DUMMY("csi_rdi_clk", CSI_RDI_CLK, NULL, OFF),
882 CLK_DUMMY("csiphy_timer_src_clk", CSIPHY_TIMER_SRC_CLK, NULL, OFF),
883 CLK_DUMMY("csi0phy_timer_clk", CSIPHY0_TIMER_CLK, NULL, OFF),
884 CLK_DUMMY("csi1phy_timer_clk", CSIPHY1_TIMER_CLK, NULL, OFF),
885 CLK_DUMMY("dsi_byte_div_clk", DSI1_BYTE_CLK, NULL, OFF),
886 CLK_DUMMY("dsi_byte_div_clk", DSI2_BYTE_CLK, NULL, OFF),
887 CLK_DUMMY("dsi_esc_clk", DSI1_ESC_CLK, NULL, OFF),
888 CLK_DUMMY("dsi_esc_clk", DSI2_ESC_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -0700889 CLK_DUMMY("core_clk", VCAP_CLK, NULL, OFF),
890 CLK_DUMMY("npl_clk", VCAP_NPL_CLK, NULL, OFF),
Pu Chen86b4be92011-11-03 17:27:57 -0700891 CLK_DUMMY("core_clk", GFX3D_CLK, "kgsl-3d0.0", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700892 CLK_DUMMY("ijpeg_clk", IJPEG_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -0700893 CLK_DUMMY("mem_clk", IMEM_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -0700894 CLK_DUMMY("core_clk", JPEGD_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700895 CLK_DUMMY("mdp_clk", MDP_CLK, NULL, OFF),
896 CLK_DUMMY("mdp_vsync_clk", MDP_VSYNC_CLK, NULL, OFF),
897 CLK_DUMMY("lut_mdp", LUT_MDP_CLK, NULL, OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -0700898 CLK_DUMMY("core_clk", ROT_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700899 CLK_DUMMY("tv_src_clk", TV_SRC_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -0700900 CLK_DUMMY("core_clk", VCODEC_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700901 CLK_DUMMY("mdp_tv_clk", MDP_TV_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -0700902 CLK_DUMMY("rgb_tv_clk", RGB_TV_CLK, NULL, OFF),
903 CLK_DUMMY("npl_tv_clk", NPL_TV_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700904 CLK_DUMMY("hdmi_clk", HDMI_TV_CLK, NULL, OFF),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -0700905 CLK_DUMMY("core_clk", HDMI_APP_CLK, "hdmi_msm.1", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700906 CLK_DUMMY("vpe_clk", VPE_CLK, NULL, OFF),
907 CLK_DUMMY("vfe_clk", VFE_CLK, NULL, OFF),
908 CLK_DUMMY("csi_vfe_clk", CSI0_VFE_CLK, NULL, OFF),
909 CLK_DUMMY("vfe_axi_clk", VFE_AXI_CLK, NULL, OFF),
910 CLK_DUMMY("ijpeg_axi_clk", IJPEG_AXI_CLK, NULL, OFF),
911 CLK_DUMMY("mdp_axi_clk", MDP_AXI_CLK, NULL, OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -0700912 CLK_DUMMY("bus_clk", ROT_AXI_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700913 CLK_DUMMY("vcodec_axi_clk", VCODEC_AXI_CLK, NULL, OFF),
914 CLK_DUMMY("vcodec_axi_a_clk", VCODEC_AXI_A_CLK, NULL, OFF),
915 CLK_DUMMY("vcodec_axi_b_clk", VCODEC_AXI_B_CLK, NULL, OFF),
916 CLK_DUMMY("vpe_axi_clk", VPE_AXI_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -0700917 CLK_DUMMY("bus_clk", GFX3D_AXI_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -0700918 CLK_DUMMY("vcap_axi_clk", VCAP_AXI_CLK, NULL, OFF),
919 CLK_DUMMY("vcap_ahb_clk", VCAP_AHB_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700920 CLK_DUMMY("amp_pclk", AMP_P_CLK, NULL, OFF),
921 CLK_DUMMY("csi_pclk", CSI0_P_CLK, NULL, OFF),
922 CLK_DUMMY("dsi_m_pclk", DSI1_M_P_CLK, NULL, OFF),
923 CLK_DUMMY("dsi_s_pclk", DSI1_S_P_CLK, NULL, OFF),
924 CLK_DUMMY("dsi_m_pclk", DSI2_M_P_CLK, NULL, OFF),
925 CLK_DUMMY("dsi_s_pclk", DSI2_S_P_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -0700926 CLK_DUMMY("lvds_clk", LVDS_CLK, NULL, OFF),
927 CLK_DUMMY("mdp_p2clk", MDP_P2CLK, NULL, OFF),
928 CLK_DUMMY("dsi2_pixel_clk", DSI2_PIXEL_CLK, NULL, OFF),
929 CLK_DUMMY("lvds_ref_clk", LVDS_REF_CLK, NULL, OFF),
Pu Chen86b4be92011-11-03 17:27:57 -0700930 CLK_DUMMY("iface_clk", GFX3D_P_CLK, "kgsl-3d0.0", OFF),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -0700931 CLK_DUMMY("master_iface_clk", HDMI_M_P_CLK, "hdmi_msm.1", OFF),
932 CLK_DUMMY("slave_iface_clk", HDMI_S_P_CLK, "hdmi_msm.1", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700933 CLK_DUMMY("ijpeg_pclk", IJPEG_P_CLK, NULL, OFF),
934 CLK_DUMMY("jpegd_pclk", JPEGD_P_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -0700935 CLK_DUMMY("mem_iface_clk", IMEM_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700936 CLK_DUMMY("mdp_pclk", MDP_P_CLK, NULL, OFF),
Matt Wagantalle604d712011-10-21 15:38:18 -0700937 CLK_DUMMY("iface_clk", SMMU_P_CLK, "msm_smmu", OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -0700938 CLK_DUMMY("iface_clk", ROT_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700939 CLK_DUMMY("vcodec_pclk", VCODEC_P_CLK, NULL, OFF),
940 CLK_DUMMY("vfe_pclk", VFE_P_CLK, NULL, OFF),
941 CLK_DUMMY("vpe_pclk", VPE_P_CLK, NULL, OFF),
942 CLK_DUMMY("mi2s_osr_clk", MI2S_OSR_CLK, NULL, OFF),
943 CLK_DUMMY("mi2s_bit_clk", MI2S_BIT_CLK, NULL, OFF),
944 CLK_DUMMY("i2s_mic_osr_clk", CODEC_I2S_MIC_OSR_CLK, NULL, OFF),
945 CLK_DUMMY("i2s_mic_bit_clk", CODEC_I2S_MIC_BIT_CLK, NULL, OFF),
946 CLK_DUMMY("i2s_mic_osr_clk", SPARE_I2S_MIC_OSR_CLK, NULL, OFF),
947 CLK_DUMMY("i2s_mic_bit_clk", SPARE_I2S_MIC_BIT_CLK, NULL, OFF),
948 CLK_DUMMY("i2s_spkr_osr_clk", CODEC_I2S_SPKR_OSR_CLK, NULL, OFF),
949 CLK_DUMMY("i2s_spkr_bit_clk", CODEC_I2S_SPKR_BIT_CLK, NULL, OFF),
950 CLK_DUMMY("i2s_spkr_osr_clk", SPARE_I2S_SPKR_OSR_CLK, NULL, OFF),
951 CLK_DUMMY("i2s_spkr_bit_clk", SPARE_I2S_SPKR_BIT_CLK, NULL, OFF),
952 CLK_DUMMY("pcm_clk", PCM_CLK, NULL, OFF),
Tianyi Gou142b8db2011-09-21 18:01:54 -0700953 CLK_DUMMY("audio_slimbus_clk", AUDIO_SLIMBUS_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700954
955 CLK_DUMMY("dfab_dsps_clk", DFAB_DSPS_CLK, NULL, 0),
Manu Gautam5143b252012-01-05 19:25:23 -0800956 CLK_DUMMY("core_clk", DFAB_USB_HS_CLK, NULL, 0),
Matt Wagantall37ce3842011-08-17 16:00:36 -0700957 CLK_DUMMY("bus_clk", DFAB_SDC1_CLK, NULL, 0),
958 CLK_DUMMY("bus_clk", DFAB_SDC2_CLK, NULL, 0),
959 CLK_DUMMY("bus_clk", DFAB_SDC3_CLK, NULL, 0),
960 CLK_DUMMY("bus_clk", DFAB_SDC4_CLK, NULL, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700961 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
962 CLK_DUMMY("dma_bam_pclk", DMA_BAM_P_CLK, NULL, 0),
Jin Hong01f2dbb2011-11-03 22:13:51 -0700963 CLK_DUMMY("mem_clk", EBI1_ADM_CLK, "msm_dmov", 0),
Ramesh Masavarapu28311912011-10-27 11:04:12 -0700964 CLK_DUMMY("ce3_core_src_clk", CE3_SRC_CLK, "qce.0", OFF),
965 CLK_DUMMY("ce3_core_src_clk", CE3_SRC_CLK, "qcrypto.0", OFF),
966 CLK_DUMMY("core_clk", CE3_CORE_CLK, "qce.0", OFF),
967 CLK_DUMMY("core_clk", CE3_CORE_CLK, "qcrypto.0", OFF),
968 CLK_DUMMY("iface_clk", CE3_P_CLK, "qce0.0", OFF),
969 CLK_DUMMY("iface_clk", CE3_P_CLK, "qcrypto.0", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700970};
971
Stephen Boydbb600ae2011-08-02 20:11:40 -0700972struct clock_init_data apq8064_dummy_clock_init_data __initdata = {
973 .table = msm_clocks_8064_dummy,
974 .size = ARRAY_SIZE(msm_clocks_8064_dummy),
975};
Praveen Chidambaram78499012011-11-01 17:15:17 -0600976
977struct msm_rpm_platform_data apq8064_rpm_data __initdata = {
978 .reg_base_addrs = {
979 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
980 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
981 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
982 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
983 },
984 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
985 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
986 .ipc_rpm_val = 4,
987 .target_id = {
988 MSM_RPM_MAP(8064, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
989 MSM_RPM_MAP(8064, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
990 MSM_RPM_MAP(8064, INVALIDATE_0, INVALIDATE, 8),
991 MSM_RPM_MAP(8064, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
992 MSM_RPM_MAP(8064, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
993 MSM_RPM_MAP(8064, RPM_CTL, RPM_CTL, 1),
994 MSM_RPM_MAP(8064, CXO_CLK, CXO_CLK, 1),
995 MSM_RPM_MAP(8064, PXO_CLK, PXO_CLK, 1),
996 MSM_RPM_MAP(8064, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
997 MSM_RPM_MAP(8064, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
998 MSM_RPM_MAP(8064, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
999 MSM_RPM_MAP(8064, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
1000 MSM_RPM_MAP(8064, SFPB_CLK, SFPB_CLK, 1),
1001 MSM_RPM_MAP(8064, CFPB_CLK, CFPB_CLK, 1),
1002 MSM_RPM_MAP(8064, MMFPB_CLK, MMFPB_CLK, 1),
1003 MSM_RPM_MAP(8064, EBI1_CLK, EBI1_CLK, 1),
1004 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_HALT_0,
1005 APPS_FABRIC_CFG_HALT, 2),
1006 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_CLKMOD_0,
1007 APPS_FABRIC_CFG_CLKMOD, 3),
1008 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_IOCTL,
1009 APPS_FABRIC_CFG_IOCTL, 1),
1010 MSM_RPM_MAP(8064, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
1011 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_HALT_0,
1012 SYS_FABRIC_CFG_HALT, 2),
1013 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_CLKMOD_0,
1014 SYS_FABRIC_CFG_CLKMOD, 3),
1015 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_IOCTL,
1016 SYS_FABRIC_CFG_IOCTL, 1),
1017 MSM_RPM_MAP(8064, SYSTEM_FABRIC_ARB_0, SYSTEM_FABRIC_ARB, 30),
1018 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_HALT_0,
1019 MMSS_FABRIC_CFG_HALT, 2),
1020 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_CLKMOD_0,
1021 MMSS_FABRIC_CFG_CLKMOD, 3),
1022 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_IOCTL,
1023 MMSS_FABRIC_CFG_IOCTL, 1),
1024 MSM_RPM_MAP(8064, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 21),
1025 MSM_RPM_MAP(8064, PM8921_S1_0, PM8921_S1, 2),
1026 MSM_RPM_MAP(8064, PM8921_S2_0, PM8921_S2, 2),
1027 MSM_RPM_MAP(8064, PM8921_S3_0, PM8921_S3, 2),
1028 MSM_RPM_MAP(8064, PM8921_S4_0, PM8921_S4, 2),
1029 MSM_RPM_MAP(8064, PM8921_S5_0, PM8921_S5, 2),
1030 MSM_RPM_MAP(8064, PM8921_S6_0, PM8921_S6, 2),
1031 MSM_RPM_MAP(8064, PM8921_S7_0, PM8921_S7, 2),
1032 MSM_RPM_MAP(8064, PM8921_S8_0, PM8921_S8, 2),
1033 MSM_RPM_MAP(8064, PM8921_L1_0, PM8921_L1, 2),
1034 MSM_RPM_MAP(8064, PM8921_L2_0, PM8921_L2, 2),
1035 MSM_RPM_MAP(8064, PM8921_L3_0, PM8921_L3, 2),
1036 MSM_RPM_MAP(8064, PM8921_L4_0, PM8921_L4, 2),
1037 MSM_RPM_MAP(8064, PM8921_L5_0, PM8921_L5, 2),
1038 MSM_RPM_MAP(8064, PM8921_L6_0, PM8921_L6, 2),
1039 MSM_RPM_MAP(8064, PM8921_L7_0, PM8921_L7, 2),
1040 MSM_RPM_MAP(8064, PM8921_L8_0, PM8921_L8, 2),
1041 MSM_RPM_MAP(8064, PM8921_L9_0, PM8921_L9, 2),
1042 MSM_RPM_MAP(8064, PM8921_L10_0, PM8921_L10, 2),
1043 MSM_RPM_MAP(8064, PM8921_L11_0, PM8921_L11, 2),
1044 MSM_RPM_MAP(8064, PM8921_L12_0, PM8921_L12, 2),
1045 MSM_RPM_MAP(8064, PM8921_L13_0, PM8921_L13, 2),
1046 MSM_RPM_MAP(8064, PM8921_L14_0, PM8921_L14, 2),
1047 MSM_RPM_MAP(8064, PM8921_L15_0, PM8921_L15, 2),
1048 MSM_RPM_MAP(8064, PM8921_L16_0, PM8921_L16, 2),
1049 MSM_RPM_MAP(8064, PM8921_L17_0, PM8921_L17, 2),
1050 MSM_RPM_MAP(8064, PM8921_L18_0, PM8921_L18, 2),
1051 MSM_RPM_MAP(8064, PM8921_L19_0, PM8921_L19, 2),
1052 MSM_RPM_MAP(8064, PM8921_L20_0, PM8921_L20, 2),
1053 MSM_RPM_MAP(8064, PM8921_L21_0, PM8921_L21, 2),
1054 MSM_RPM_MAP(8064, PM8921_L22_0, PM8921_L22, 2),
1055 MSM_RPM_MAP(8064, PM8921_L23_0, PM8921_L23, 2),
1056 MSM_RPM_MAP(8064, PM8921_L24_0, PM8921_L24, 2),
1057 MSM_RPM_MAP(8064, PM8921_L25_0, PM8921_L25, 2),
1058 MSM_RPM_MAP(8064, PM8921_L26_0, PM8921_L26, 2),
1059 MSM_RPM_MAP(8064, PM8921_L27_0, PM8921_L27, 2),
1060 MSM_RPM_MAP(8064, PM8921_L28_0, PM8921_L28, 2),
1061 MSM_RPM_MAP(8064, PM8921_L29_0, PM8921_L29, 2),
1062 MSM_RPM_MAP(8064, PM8921_CLK1_0, PM8921_CLK1, 2),
1063 MSM_RPM_MAP(8064, PM8921_CLK2_0, PM8921_CLK2, 2),
1064 MSM_RPM_MAP(8064, PM8921_LVS1, PM8921_LVS1, 1),
1065 MSM_RPM_MAP(8064, PM8921_LVS2, PM8921_LVS2, 1),
1066 MSM_RPM_MAP(8064, PM8921_LVS3, PM8921_LVS3, 1),
1067 MSM_RPM_MAP(8064, PM8921_LVS4, PM8921_LVS4, 1),
1068 MSM_RPM_MAP(8064, PM8921_LVS5, PM8921_LVS5, 1),
1069 MSM_RPM_MAP(8064, PM8921_LVS6, PM8921_LVS6, 1),
1070 MSM_RPM_MAP(8064, PM8921_LVS7, PM8921_LVS7, 1),
1071 MSM_RPM_MAP(8064, PM8821_S1_0, PM8821_S1, 2),
1072 MSM_RPM_MAP(8064, PM8821_S2_0, PM8821_S2, 2),
1073 MSM_RPM_MAP(8064, PM8821_L1_0, PM8821_L1, 2),
1074 MSM_RPM_MAP(8064, NCP_0, NCP, 2),
1075 MSM_RPM_MAP(8064, CXO_BUFFERS, CXO_BUFFERS, 1),
1076 MSM_RPM_MAP(8064, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
1077 MSM_RPM_MAP(8064, HDMI_SWITCH, HDMI_SWITCH, 1),
1078 MSM_RPM_MAP(8064, DDR_DMM_0, DDR_DMM, 2),
1079 MSM_RPM_MAP(8064, QDSS_CLK, QDSS_CLK, 1),
1080 },
1081 .target_status = {
1082 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MAJOR),
1083 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MINOR),
1084 MSM_RPM_STATUS_ID_MAP(8064, VERSION_BUILD),
1085 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_0),
1086 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_1),
1087 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_2),
1088 MSM_RPM_STATUS_ID_MAP(8064, RESERVED_SUPPORTED_RESOURCES_0),
1089 MSM_RPM_STATUS_ID_MAP(8064, SEQUENCE),
1090 MSM_RPM_STATUS_ID_MAP(8064, RPM_CTL),
1091 MSM_RPM_STATUS_ID_MAP(8064, CXO_CLK),
1092 MSM_RPM_STATUS_ID_MAP(8064, PXO_CLK),
1093 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CLK),
1094 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_CLK),
1095 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_CLK),
1096 MSM_RPM_STATUS_ID_MAP(8064, DAYTONA_FABRIC_CLK),
1097 MSM_RPM_STATUS_ID_MAP(8064, SFPB_CLK),
1098 MSM_RPM_STATUS_ID_MAP(8064, CFPB_CLK),
1099 MSM_RPM_STATUS_ID_MAP(8064, MMFPB_CLK),
1100 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CLK),
1101 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_HALT),
1102 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_CLKMOD),
1103 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_IOCTL),
1104 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_ARB),
1105 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_HALT),
1106 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_CLKMOD),
1107 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_IOCTL),
1108 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_ARB),
1109 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_HALT),
1110 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_CLKMOD),
1111 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_IOCTL),
1112 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_ARB),
1113 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_0),
1114 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_1),
1115 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_0),
1116 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_1),
1117 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_0),
1118 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_1),
1119 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_0),
1120 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_1),
1121 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_0),
1122 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_1),
1123 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_0),
1124 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_1),
1125 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_0),
1126 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_1),
1127 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_0),
1128 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_1),
1129 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_0),
1130 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_1),
1131 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_0),
1132 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_1),
1133 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_0),
1134 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_1),
1135 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_0),
1136 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_1),
1137 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_0),
1138 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_1),
1139 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_0),
1140 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_1),
1141 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_0),
1142 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_1),
1143 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_0),
1144 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_1),
1145 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_0),
1146 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_1),
1147 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_0),
1148 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_1),
1149 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_0),
1150 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_1),
1151 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_0),
1152 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_1),
1153 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_0),
1154 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_1),
1155 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_0),
1156 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_1),
1157 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_0),
1158 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_1),
1159 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_0),
1160 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_1),
1161 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_0),
1162 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_1),
1163 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_0),
1164 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_1),
1165 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_0),
1166 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_1),
1167 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_0),
1168 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_1),
1169 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_0),
1170 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_1),
1171 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_0),
1172 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_1),
1173 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_0),
1174 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_1),
1175 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_0),
1176 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_1),
1177 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_0),
1178 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_1),
1179 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_0),
1180 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_1),
1181 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_0),
1182 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_1),
1183 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_0),
1184 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_1),
1185 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_0),
1186 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_1),
1187 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_0),
1188 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_1),
1189 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_0),
1190 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_1),
1191 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS1),
1192 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS2),
1193 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS3),
1194 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS4),
1195 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS5),
1196 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS6),
1197 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS7),
1198 MSM_RPM_STATUS_ID_MAP(8064, NCP_0),
1199 MSM_RPM_STATUS_ID_MAP(8064, NCP_1),
1200 MSM_RPM_STATUS_ID_MAP(8064, CXO_BUFFERS),
1201 MSM_RPM_STATUS_ID_MAP(8064, USB_OTG_SWITCH),
1202 MSM_RPM_STATUS_ID_MAP(8064, HDMI_SWITCH),
1203 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_0),
1204 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_1),
1205 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH0_RANGE),
1206 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH1_RANGE),
1207 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_0),
1208 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_1),
1209 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_0),
1210 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_1),
1211 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_0),
1212 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_1),
1213 },
1214 .target_ctrl_id = {
1215 MSM_RPM_CTRL_MAP(8064, VERSION_MAJOR),
1216 MSM_RPM_CTRL_MAP(8064, VERSION_MINOR),
1217 MSM_RPM_CTRL_MAP(8064, VERSION_BUILD),
1218 MSM_RPM_CTRL_MAP(8064, REQ_CTX_0),
1219 MSM_RPM_CTRL_MAP(8064, REQ_SEL_0),
1220 MSM_RPM_CTRL_MAP(8064, ACK_CTX_0),
1221 MSM_RPM_CTRL_MAP(8064, ACK_SEL_0),
1222 },
1223 .sel_invalidate = MSM_RPM_8064_SEL_INVALIDATE,
1224 .sel_notification = MSM_RPM_8064_SEL_NOTIFICATION,
1225 .sel_last = MSM_RPM_8064_SEL_LAST,
1226 .ver = {3, 0, 0},
1227};
1228
1229struct platform_device apq8064_rpm_device = {
1230 .name = "msm_rpm",
1231 .id = -1,
1232};
1233
1234static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
1235 .phys_addr_base = 0x0010D204,
1236 .phys_size = SZ_8K,
1237};
1238
1239struct platform_device apq8064_rpm_stat_device = {
1240 .name = "msm_rpm_stat",
1241 .id = -1,
1242 .dev = {
1243 .platform_data = &msm_rpm_stat_pdata,
1244 },
1245};
1246
1247static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
1248 .phys_addr_base = 0x0010C000,
1249 .reg_offsets = {
1250 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
1251 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
1252 },
1253 .phys_size = SZ_8K,
1254 .log_len = 4096, /* log's buffer length in bytes */
1255 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
1256};
1257
1258struct platform_device apq8064_rpm_log_device = {
1259 .name = "msm_rpm_log",
1260 .id = -1,
1261 .dev = {
1262 .platform_data = &msm_rpm_log_pdata,
1263 },
1264};
1265
1266#ifdef CONFIG_MSM_MPM
1267static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
1268 [1] = MSM_GPIO_TO_INT(26),
1269 [2] = MSM_GPIO_TO_INT(88),
1270 [4] = MSM_GPIO_TO_INT(73),
1271 [5] = MSM_GPIO_TO_INT(74),
1272 [6] = MSM_GPIO_TO_INT(75),
1273 [7] = MSM_GPIO_TO_INT(76),
1274 [8] = MSM_GPIO_TO_INT(77),
1275 [9] = MSM_GPIO_TO_INT(36),
1276 [10] = MSM_GPIO_TO_INT(84),
1277 [11] = MSM_GPIO_TO_INT(7),
1278 [12] = MSM_GPIO_TO_INT(11),
1279 [13] = MSM_GPIO_TO_INT(52),
1280 [14] = MSM_GPIO_TO_INT(15),
1281 [15] = MSM_GPIO_TO_INT(83),
1282 [16] = USB3_HS_IRQ,
1283 [19] = MSM_GPIO_TO_INT(61),
1284 [20] = MSM_GPIO_TO_INT(58),
1285 [23] = MSM_GPIO_TO_INT(65),
1286 [24] = MSM_GPIO_TO_INT(63),
1287 [25] = USB1_HS_IRQ,
1288 [27] = HDMI_IRQ,
1289 [29] = MSM_GPIO_TO_INT(22),
1290 [30] = MSM_GPIO_TO_INT(72),
1291 [31] = USB4_HS_IRQ,
1292 [33] = MSM_GPIO_TO_INT(44),
1293 [34] = MSM_GPIO_TO_INT(39),
1294 [35] = MSM_GPIO_TO_INT(19),
1295 [36] = MSM_GPIO_TO_INT(23),
1296 [37] = MSM_GPIO_TO_INT(41),
1297 [38] = MSM_GPIO_TO_INT(30),
1298 [41] = MSM_GPIO_TO_INT(42),
1299 [42] = MSM_GPIO_TO_INT(56),
1300 [43] = MSM_GPIO_TO_INT(55),
1301 [44] = MSM_GPIO_TO_INT(50),
1302 [45] = MSM_GPIO_TO_INT(49),
1303 [46] = MSM_GPIO_TO_INT(47),
1304 [47] = MSM_GPIO_TO_INT(45),
1305 [48] = MSM_GPIO_TO_INT(38),
1306 [49] = MSM_GPIO_TO_INT(34),
1307 [50] = MSM_GPIO_TO_INT(32),
1308 [51] = MSM_GPIO_TO_INT(29),
1309 [52] = MSM_GPIO_TO_INT(18),
1310 [53] = MSM_GPIO_TO_INT(10),
1311 [54] = MSM_GPIO_TO_INT(81),
1312 [55] = MSM_GPIO_TO_INT(6),
1313};
1314
1315static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
1316 TLMM_MSM_SUMMARY_IRQ,
1317 RPM_APCC_CPU0_GP_HIGH_IRQ,
1318 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
1319 RPM_APCC_CPU0_GP_LOW_IRQ,
1320 RPM_APCC_CPU0_WAKE_UP_IRQ,
1321 RPM_APCC_CPU1_GP_HIGH_IRQ,
1322 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
1323 RPM_APCC_CPU1_GP_LOW_IRQ,
1324 RPM_APCC_CPU1_WAKE_UP_IRQ,
1325 MSS_TO_APPS_IRQ_0,
1326 MSS_TO_APPS_IRQ_1,
1327 MSS_TO_APPS_IRQ_2,
1328 MSS_TO_APPS_IRQ_3,
1329 MSS_TO_APPS_IRQ_4,
1330 MSS_TO_APPS_IRQ_5,
1331 MSS_TO_APPS_IRQ_6,
1332 MSS_TO_APPS_IRQ_7,
1333 MSS_TO_APPS_IRQ_8,
1334 MSS_TO_APPS_IRQ_9,
1335 LPASS_SCSS_GP_LOW_IRQ,
1336 LPASS_SCSS_GP_MEDIUM_IRQ,
1337 LPASS_SCSS_GP_HIGH_IRQ,
1338 SPS_MTI_30,
1339 SPS_MTI_31,
1340 RIVA_APSS_SPARE_IRQ,
1341 RIVA_APPS_WLAN_SMSM_IRQ,
1342 RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
1343 RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
1344};
1345
1346struct msm_mpm_device_data apq8064_mpm_dev_data __initdata = {
1347 .irqs_m2a = msm_mpm_irqs_m2a,
1348 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
1349 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
1350 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
1351 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
1352 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
1353 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
1354 .mpm_apps_ipc_val = BIT(1),
1355 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
1356
1357};
1358#endif
Joel Kingdacbc822012-01-25 13:30:57 -08001359
1360#define MDM2AP_ERRFATAL 19
1361#define AP2MDM_ERRFATAL 18
1362#define MDM2AP_STATUS 49
1363#define AP2MDM_STATUS 48
1364#define AP2MDM_PMIC_RESET_N 27
1365
1366static struct resource mdm_resources[] = {
1367 {
1368 .start = MDM2AP_ERRFATAL,
1369 .end = MDM2AP_ERRFATAL,
1370 .name = "MDM2AP_ERRFATAL",
1371 .flags = IORESOURCE_IO,
1372 },
1373 {
1374 .start = AP2MDM_ERRFATAL,
1375 .end = AP2MDM_ERRFATAL,
1376 .name = "AP2MDM_ERRFATAL",
1377 .flags = IORESOURCE_IO,
1378 },
1379 {
1380 .start = MDM2AP_STATUS,
1381 .end = MDM2AP_STATUS,
1382 .name = "MDM2AP_STATUS",
1383 .flags = IORESOURCE_IO,
1384 },
1385 {
1386 .start = AP2MDM_STATUS,
1387 .end = AP2MDM_STATUS,
1388 .name = "AP2MDM_STATUS",
1389 .flags = IORESOURCE_IO,
1390 },
1391 {
1392 .start = AP2MDM_PMIC_RESET_N,
1393 .end = AP2MDM_PMIC_RESET_N,
1394 .name = "AP2MDM_PMIC_RESET_N",
1395 .flags = IORESOURCE_IO,
1396 },
1397};
1398
1399struct platform_device mdm_8064_device = {
1400 .name = "mdm2_modem",
1401 .id = -1,
1402 .num_resources = ARRAY_SIZE(mdm_resources),
1403 .resource = mdm_resources,
1404};
1405