blob: d35726a6faea7c2f2f18c20e12d3fb9d194f5102 [file] [log] [blame]
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001/* linux/arch/arm/mach-s5pv210/clock.c
2 *
3 * Copyright (c) 2010 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com/
5 *
6 * S5PV210 - Clock support
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11*/
12
13#include <linux/init.h>
14#include <linux/module.h>
15#include <linux/kernel.h>
16#include <linux/list.h>
17#include <linux/errno.h>
18#include <linux/err.h>
19#include <linux/clk.h>
20#include <linux/sysdev.h>
21#include <linux/io.h>
22
23#include <mach/map.h>
24
25#include <plat/cpu-freq.h>
26#include <mach/regs-clock.h>
27#include <plat/clock.h>
28#include <plat/cpu.h>
29#include <plat/pll.h>
30#include <plat/s5p-clock.h>
31#include <plat/clock-clksrc.h>
32#include <plat/s5pv210.h>
33
Jaecheol Lee88695842010-10-12 09:19:26 +090034static unsigned long xtal;
35
Thomas Abraham59cda522010-05-17 09:38:01 +090036static struct clksrc_clk clk_mout_apll = {
37 .clk = {
38 .name = "mout_apll",
Thomas Abraham59cda522010-05-17 09:38:01 +090039 },
40 .sources = &clk_src_apll,
41 .reg_src = { .reg = S5P_CLK_SRC0, .shift = 0, .size = 1 },
42};
43
44static struct clksrc_clk clk_mout_epll = {
45 .clk = {
46 .name = "mout_epll",
Thomas Abraham59cda522010-05-17 09:38:01 +090047 },
48 .sources = &clk_src_epll,
49 .reg_src = { .reg = S5P_CLK_SRC0, .shift = 8, .size = 1 },
50};
51
52static struct clksrc_clk clk_mout_mpll = {
53 .clk = {
54 .name = "mout_mpll",
Thomas Abraham59cda522010-05-17 09:38:01 +090055 },
56 .sources = &clk_src_mpll,
57 .reg_src = { .reg = S5P_CLK_SRC0, .shift = 4, .size = 1 },
58};
59
Thomas Abraham374e0bf2010-05-17 09:38:31 +090060static struct clk *clkset_armclk_list[] = {
61 [0] = &clk_mout_apll.clk,
62 [1] = &clk_mout_mpll.clk,
63};
64
65static struct clksrc_sources clkset_armclk = {
66 .sources = clkset_armclk_list,
67 .nr_sources = ARRAY_SIZE(clkset_armclk_list),
68};
69
70static struct clksrc_clk clk_armclk = {
71 .clk = {
72 .name = "armclk",
Thomas Abraham374e0bf2010-05-17 09:38:31 +090073 },
74 .sources = &clkset_armclk,
75 .reg_src = { .reg = S5P_CLK_SRC0, .shift = 16, .size = 1 },
76 .reg_div = { .reg = S5P_CLK_DIV0, .shift = 0, .size = 3 },
77};
78
Thomas Abrahamaf76a202010-05-17 09:38:34 +090079static struct clksrc_clk clk_hclk_msys = {
80 .clk = {
81 .name = "hclk_msys",
Thomas Abrahamaf76a202010-05-17 09:38:34 +090082 .parent = &clk_armclk.clk,
83 },
84 .reg_div = { .reg = S5P_CLK_DIV0, .shift = 8, .size = 3 },
85};
86
Thomas Abraham6ed91a22010-05-17 09:38:42 +090087static struct clksrc_clk clk_pclk_msys = {
88 .clk = {
89 .name = "pclk_msys",
Thomas Abraham6ed91a22010-05-17 09:38:42 +090090 .parent = &clk_hclk_msys.clk,
91 },
92 .reg_div = { .reg = S5P_CLK_DIV0, .shift = 12, .size = 3 },
93};
94
Thomas Abraham0fe967a2010-05-17 09:38:37 +090095static struct clksrc_clk clk_sclk_a2m = {
96 .clk = {
97 .name = "sclk_a2m",
Thomas Abraham0fe967a2010-05-17 09:38:37 +090098 .parent = &clk_mout_apll.clk,
99 },
100 .reg_div = { .reg = S5P_CLK_DIV0, .shift = 4, .size = 3 },
101};
102
103static struct clk *clkset_hclk_sys_list[] = {
104 [0] = &clk_mout_mpll.clk,
105 [1] = &clk_sclk_a2m.clk,
106};
107
108static struct clksrc_sources clkset_hclk_sys = {
109 .sources = clkset_hclk_sys_list,
110 .nr_sources = ARRAY_SIZE(clkset_hclk_sys_list),
111};
112
113static struct clksrc_clk clk_hclk_dsys = {
114 .clk = {
115 .name = "hclk_dsys",
Thomas Abraham0fe967a2010-05-17 09:38:37 +0900116 },
117 .sources = &clkset_hclk_sys,
118 .reg_src = { .reg = S5P_CLK_SRC0, .shift = 20, .size = 1 },
119 .reg_div = { .reg = S5P_CLK_DIV0, .shift = 16, .size = 4 },
120};
121
Thomas Abraham58772cd2010-05-17 09:38:48 +0900122static struct clksrc_clk clk_pclk_dsys = {
123 .clk = {
124 .name = "pclk_dsys",
Thomas Abraham58772cd2010-05-17 09:38:48 +0900125 .parent = &clk_hclk_dsys.clk,
126 },
127 .reg_div = { .reg = S5P_CLK_DIV0, .shift = 20, .size = 3 },
128};
129
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900130static struct clksrc_clk clk_hclk_psys = {
131 .clk = {
132 .name = "hclk_psys",
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900133 },
134 .sources = &clkset_hclk_sys,
135 .reg_src = { .reg = S5P_CLK_SRC0, .shift = 24, .size = 1 },
136 .reg_div = { .reg = S5P_CLK_DIV0, .shift = 24, .size = 4 },
137};
138
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900139static struct clksrc_clk clk_pclk_psys = {
140 .clk = {
141 .name = "pclk_psys",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900142 .parent = &clk_hclk_psys.clk,
143 },
144 .reg_div = { .reg = S5P_CLK_DIV0, .shift = 28, .size = 3 },
145};
146
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900147static int s5pv210_clk_ip0_ctrl(struct clk *clk, int enable)
148{
149 return s5p_gatectrl(S5P_CLKGATE_IP0, clk, enable);
150}
151
152static int s5pv210_clk_ip1_ctrl(struct clk *clk, int enable)
153{
154 return s5p_gatectrl(S5P_CLKGATE_IP1, clk, enable);
155}
156
157static int s5pv210_clk_ip2_ctrl(struct clk *clk, int enable)
158{
159 return s5p_gatectrl(S5P_CLKGATE_IP2, clk, enable);
160}
161
162static int s5pv210_clk_ip3_ctrl(struct clk *clk, int enable)
163{
164 return s5p_gatectrl(S5P_CLKGATE_IP3, clk, enable);
165}
166
Thomas Abrahamf445dbd2010-05-17 09:38:52 +0900167static int s5pv210_clk_mask0_ctrl(struct clk *clk, int enable)
168{
169 return s5p_gatectrl(S5P_CLK_SRC_MASK0, clk, enable);
170}
171
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900172static int s5pv210_clk_mask1_ctrl(struct clk *clk, int enable)
173{
174 return s5p_gatectrl(S5P_CLK_SRC_MASK1, clk, enable);
175}
176
Thomas Abrahamf445dbd2010-05-17 09:38:52 +0900177static struct clk clk_sclk_hdmi27m = {
178 .name = "sclk_hdmi27m",
Thomas Abrahamf445dbd2010-05-17 09:38:52 +0900179 .rate = 27000000,
180};
181
Thomas Abraham2cf4c2e2010-05-17 09:38:55 +0900182static struct clk clk_sclk_hdmiphy = {
183 .name = "sclk_hdmiphy",
Thomas Abraham2cf4c2e2010-05-17 09:38:55 +0900184};
185
186static struct clk clk_sclk_usbphy0 = {
187 .name = "sclk_usbphy0",
Thomas Abraham2cf4c2e2010-05-17 09:38:55 +0900188};
189
190static struct clk clk_sclk_usbphy1 = {
191 .name = "sclk_usbphy1",
Thomas Abraham2cf4c2e2010-05-17 09:38:55 +0900192};
193
Thomas Abraham45834872010-05-17 09:39:00 +0900194static struct clk clk_pcmcdclk0 = {
195 .name = "pcmcdclk",
Thomas Abraham45834872010-05-17 09:39:00 +0900196};
197
198static struct clk clk_pcmcdclk1 = {
199 .name = "pcmcdclk",
Thomas Abraham45834872010-05-17 09:39:00 +0900200};
201
202static struct clk clk_pcmcdclk2 = {
203 .name = "pcmcdclk",
Thomas Abraham45834872010-05-17 09:39:00 +0900204};
205
Boojin Kimdafc9542011-09-02 09:44:37 +0900206static struct clk dummy_apb_pclk = {
207 .name = "apb_pclk",
208 .id = -1,
209};
210
Thomas Abrahamf445dbd2010-05-17 09:38:52 +0900211static struct clk *clkset_vpllsrc_list[] = {
212 [0] = &clk_fin_vpll,
213 [1] = &clk_sclk_hdmi27m,
214};
215
216static struct clksrc_sources clkset_vpllsrc = {
217 .sources = clkset_vpllsrc_list,
218 .nr_sources = ARRAY_SIZE(clkset_vpllsrc_list),
219};
220
221static struct clksrc_clk clk_vpllsrc = {
222 .clk = {
223 .name = "vpll_src",
Thomas Abrahamf445dbd2010-05-17 09:38:52 +0900224 .enable = s5pv210_clk_mask0_ctrl,
225 .ctrlbit = (1 << 7),
226 },
227 .sources = &clkset_vpllsrc,
228 .reg_src = { .reg = S5P_CLK_SRC1, .shift = 28, .size = 1 },
229};
230
231static struct clk *clkset_sclk_vpll_list[] = {
232 [0] = &clk_vpllsrc.clk,
233 [1] = &clk_fout_vpll,
234};
235
236static struct clksrc_sources clkset_sclk_vpll = {
237 .sources = clkset_sclk_vpll_list,
238 .nr_sources = ARRAY_SIZE(clkset_sclk_vpll_list),
239};
240
241static struct clksrc_clk clk_sclk_vpll = {
242 .clk = {
243 .name = "sclk_vpll",
Thomas Abrahamf445dbd2010-05-17 09:38:52 +0900244 },
245 .sources = &clkset_sclk_vpll,
246 .reg_src = { .reg = S5P_CLK_SRC0, .shift = 12, .size = 1 },
247};
248
Jaecheol Lee08f49d12010-10-12 09:19:30 +0900249static struct clk *clkset_moutdmc0src_list[] = {
250 [0] = &clk_sclk_a2m.clk,
251 [1] = &clk_mout_mpll.clk,
252 [2] = NULL,
253 [3] = NULL,
254};
255
256static struct clksrc_sources clkset_moutdmc0src = {
257 .sources = clkset_moutdmc0src_list,
258 .nr_sources = ARRAY_SIZE(clkset_moutdmc0src_list),
259};
260
261static struct clksrc_clk clk_mout_dmc0 = {
262 .clk = {
263 .name = "mout_dmc0",
Jaecheol Lee08f49d12010-10-12 09:19:30 +0900264 },
265 .sources = &clkset_moutdmc0src,
266 .reg_src = { .reg = S5P_CLK_SRC6, .shift = 24, .size = 2 },
267};
268
269static struct clksrc_clk clk_sclk_dmc0 = {
270 .clk = {
271 .name = "sclk_dmc0",
Jaecheol Lee08f49d12010-10-12 09:19:30 +0900272 .parent = &clk_mout_dmc0.clk,
273 },
274 .reg_div = { .reg = S5P_CLK_DIV6, .shift = 28, .size = 4 },
275};
276
Thomas Abraham664f5b22010-05-17 09:38:44 +0900277static unsigned long s5pv210_clk_imem_get_rate(struct clk *clk)
278{
279 return clk_get_rate(clk->parent) / 2;
280}
281
282static struct clk_ops clk_hclk_imem_ops = {
283 .get_rate = s5pv210_clk_imem_get_rate,
284};
285
Jaecheol Lee88695842010-10-12 09:19:26 +0900286static unsigned long s5pv210_clk_fout_apll_get_rate(struct clk *clk)
287{
288 return s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON), pll_4508);
289}
290
291static struct clk_ops clk_fout_apll_ops = {
292 .get_rate = s5pv210_clk_fout_apll_get_rate,
293};
294
Kukjin Kim3c0fa642011-01-04 17:51:30 +0900295static struct clk init_clocks_off[] = {
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900296 {
Boojin Kimdafc9542011-09-02 09:44:37 +0900297 .name = "dma",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900298 .devname = "s3c-pl330.0",
Seungwhan Youn313068f2010-10-19 18:10:53 +0900299 .parent = &clk_hclk_psys.clk,
300 .enable = s5pv210_clk_ip0_ctrl,
301 .ctrlbit = (1 << 3),
302 }, {
Boojin Kimdafc9542011-09-02 09:44:37 +0900303 .name = "dma",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900304 .devname = "s3c-pl330.1",
Seungwhan Youn313068f2010-10-19 18:10:53 +0900305 .parent = &clk_hclk_psys.clk,
306 .enable = s5pv210_clk_ip0_ctrl,
307 .ctrlbit = (1 << 4),
308 }, {
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900309 .name = "rot",
Thomas Abraham0fe967a2010-05-17 09:38:37 +0900310 .parent = &clk_hclk_dsys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900311 .enable = s5pv210_clk_ip0_ctrl,
312 .ctrlbit = (1<<29),
313 }, {
Marek Szyprowskida01c2f2010-09-10 19:43:12 +0900314 .name = "fimc",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900315 .devname = "s5pv210-fimc.0",
Marek Szyprowskida01c2f2010-09-10 19:43:12 +0900316 .parent = &clk_hclk_dsys.clk,
317 .enable = s5pv210_clk_ip0_ctrl,
318 .ctrlbit = (1 << 24),
319 }, {
320 .name = "fimc",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900321 .devname = "s5pv210-fimc.1",
Marek Szyprowskida01c2f2010-09-10 19:43:12 +0900322 .parent = &clk_hclk_dsys.clk,
323 .enable = s5pv210_clk_ip0_ctrl,
324 .ctrlbit = (1 << 25),
325 }, {
326 .name = "fimc",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900327 .devname = "s5pv210-fimc.2",
Marek Szyprowskida01c2f2010-09-10 19:43:12 +0900328 .parent = &clk_hclk_dsys.clk,
329 .enable = s5pv210_clk_ip0_ctrl,
330 .ctrlbit = (1 << 26),
331 }, {
Kamil Debski0f75a962011-07-21 16:42:30 +0900332 .name = "mfc",
333 .devname = "s5p-mfc",
334 .parent = &clk_pclk_psys.clk,
335 .enable = s5pv210_clk_ip0_ctrl,
336 .ctrlbit = (1 << 16),
337 }, {
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900338 .name = "otg",
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900339 .parent = &clk_hclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900340 .enable = s5pv210_clk_ip1_ctrl,
341 .ctrlbit = (1<<16),
342 }, {
343 .name = "usb-host",
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900344 .parent = &clk_hclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900345 .enable = s5pv210_clk_ip1_ctrl,
346 .ctrlbit = (1<<17),
347 }, {
348 .name = "lcd",
Thomas Abraham0fe967a2010-05-17 09:38:37 +0900349 .parent = &clk_hclk_dsys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900350 .enable = s5pv210_clk_ip1_ctrl,
351 .ctrlbit = (1<<0),
352 }, {
353 .name = "cfcon",
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900354 .parent = &clk_hclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900355 .enable = s5pv210_clk_ip1_ctrl,
356 .ctrlbit = (1<<25),
357 }, {
358 .name = "hsmmc",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900359 .devname = "s3c-sdhci.0",
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900360 .parent = &clk_hclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900361 .enable = s5pv210_clk_ip2_ctrl,
362 .ctrlbit = (1<<16),
363 }, {
364 .name = "hsmmc",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900365 .devname = "s3c-sdhci.1",
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900366 .parent = &clk_hclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900367 .enable = s5pv210_clk_ip2_ctrl,
368 .ctrlbit = (1<<17),
369 }, {
370 .name = "hsmmc",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900371 .devname = "s3c-sdhci.2",
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900372 .parent = &clk_hclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900373 .enable = s5pv210_clk_ip2_ctrl,
374 .ctrlbit = (1<<18),
375 }, {
376 .name = "hsmmc",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900377 .devname = "s3c-sdhci.3",
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900378 .parent = &clk_hclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900379 .enable = s5pv210_clk_ip2_ctrl,
380 .ctrlbit = (1<<19),
381 }, {
382 .name = "systimer",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900383 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900384 .enable = s5pv210_clk_ip3_ctrl,
385 .ctrlbit = (1<<16),
386 }, {
387 .name = "watchdog",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900388 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900389 .enable = s5pv210_clk_ip3_ctrl,
390 .ctrlbit = (1<<22),
391 }, {
392 .name = "rtc",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900393 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900394 .enable = s5pv210_clk_ip3_ctrl,
395 .ctrlbit = (1<<15),
396 }, {
397 .name = "i2c",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900398 .devname = "s3c2440-i2c.0",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900399 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900400 .enable = s5pv210_clk_ip3_ctrl,
401 .ctrlbit = (1<<7),
402 }, {
403 .name = "i2c",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900404 .devname = "s3c2440-i2c.1",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900405 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900406 .enable = s5pv210_clk_ip3_ctrl,
MyungJoo Hamf1c894d2010-08-21 09:18:19 +0900407 .ctrlbit = (1 << 10),
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900408 }, {
409 .name = "i2c",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900410 .devname = "s3c2440-i2c.2",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900411 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900412 .enable = s5pv210_clk_ip3_ctrl,
413 .ctrlbit = (1<<9),
414 }, {
415 .name = "spi",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900416 .devname = "s3c64xx-spi.0",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900417 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900418 .enable = s5pv210_clk_ip3_ctrl,
419 .ctrlbit = (1<<12),
420 }, {
421 .name = "spi",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900422 .devname = "s3c64xx-spi.1",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900423 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900424 .enable = s5pv210_clk_ip3_ctrl,
425 .ctrlbit = (1<<13),
426 }, {
427 .name = "spi",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900428 .devname = "s3c64xx-spi.2",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900429 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900430 .enable = s5pv210_clk_ip3_ctrl,
431 .ctrlbit = (1<<14),
432 }, {
433 .name = "timers",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900434 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900435 .enable = s5pv210_clk_ip3_ctrl,
436 .ctrlbit = (1<<23),
437 }, {
438 .name = "adc",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900439 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900440 .enable = s5pv210_clk_ip3_ctrl,
441 .ctrlbit = (1<<24),
442 }, {
443 .name = "keypad",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900444 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900445 .enable = s5pv210_clk_ip3_ctrl,
446 .ctrlbit = (1<<21),
447 }, {
Jassi Brar9aa25702010-11-19 08:49:44 +0900448 .name = "iis",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900449 .devname = "samsung-i2s.0",
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900450 .parent = &clk_p,
451 .enable = s5pv210_clk_ip3_ctrl,
452 .ctrlbit = (1<<4),
453 }, {
Jassi Brar9aa25702010-11-19 08:49:44 +0900454 .name = "iis",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900455 .devname = "samsung-i2s.1",
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900456 .parent = &clk_p,
457 .enable = s5pv210_clk_ip3_ctrl,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900458 .ctrlbit = (1 << 5),
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900459 }, {
Jassi Brar9aa25702010-11-19 08:49:44 +0900460 .name = "iis",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900461 .devname = "samsung-i2s.2",
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900462 .parent = &clk_p,
463 .enable = s5pv210_clk_ip3_ctrl,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900464 .ctrlbit = (1 << 6),
Seungwhan Younaa21ae32010-10-14 10:35:24 +0900465 }, {
466 .name = "spdif",
Seungwhan Younaa21ae32010-10-14 10:35:24 +0900467 .parent = &clk_p,
468 .enable = s5pv210_clk_ip3_ctrl,
469 .ctrlbit = (1 << 0),
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900470 },
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900471};
472
473static struct clk init_clocks[] = {
474 {
Thomas Abraham664f5b22010-05-17 09:38:44 +0900475 .name = "hclk_imem",
Thomas Abraham664f5b22010-05-17 09:38:44 +0900476 .parent = &clk_hclk_msys.clk,
477 .ctrlbit = (1 << 5),
478 .enable = s5pv210_clk_ip0_ctrl,
479 .ops = &clk_hclk_imem_ops,
480 }, {
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900481 .name = "uart",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900482 .devname = "s5pv210-uart.0",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900483 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900484 .enable = s5pv210_clk_ip3_ctrl,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900485 .ctrlbit = (1 << 17),
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900486 }, {
487 .name = "uart",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900488 .devname = "s5pv210-uart.1",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900489 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900490 .enable = s5pv210_clk_ip3_ctrl,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900491 .ctrlbit = (1 << 18),
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900492 }, {
493 .name = "uart",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900494 .devname = "s5pv210-uart.2",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900495 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900496 .enable = s5pv210_clk_ip3_ctrl,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900497 .ctrlbit = (1 << 19),
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900498 }, {
499 .name = "uart",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900500 .devname = "s5pv210-uart.3",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900501 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900502 .enable = s5pv210_clk_ip3_ctrl,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900503 .ctrlbit = (1 << 20),
Thomas Abraham81f9bec2010-12-01 18:12:48 +0530504 }, {
505 .name = "sromc",
Thomas Abraham81f9bec2010-12-01 18:12:48 +0530506 .parent = &clk_hclk_psys.clk,
507 .enable = s5pv210_clk_ip1_ctrl,
508 .ctrlbit = (1 << 26),
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900509 },
510};
511
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900512static struct clk *clkset_uart_list[] = {
513 [6] = &clk_mout_mpll.clk,
514 [7] = &clk_mout_epll.clk,
515};
516
517static struct clksrc_sources clkset_uart = {
518 .sources = clkset_uart_list,
519 .nr_sources = ARRAY_SIZE(clkset_uart_list),
520};
521
Thomas Abraham2cf4c2e2010-05-17 09:38:55 +0900522static struct clk *clkset_group1_list[] = {
523 [0] = &clk_sclk_a2m.clk,
524 [1] = &clk_mout_mpll.clk,
525 [2] = &clk_mout_epll.clk,
526 [3] = &clk_sclk_vpll.clk,
527};
528
529static struct clksrc_sources clkset_group1 = {
530 .sources = clkset_group1_list,
531 .nr_sources = ARRAY_SIZE(clkset_group1_list),
532};
533
534static struct clk *clkset_sclk_onenand_list[] = {
535 [0] = &clk_hclk_psys.clk,
536 [1] = &clk_hclk_dsys.clk,
537};
538
539static struct clksrc_sources clkset_sclk_onenand = {
540 .sources = clkset_sclk_onenand_list,
541 .nr_sources = ARRAY_SIZE(clkset_sclk_onenand_list),
542};
543
Thomas Abraham9e206142010-05-17 09:38:57 +0900544static struct clk *clkset_sclk_dac_list[] = {
545 [0] = &clk_sclk_vpll.clk,
546 [1] = &clk_sclk_hdmiphy,
547};
548
549static struct clksrc_sources clkset_sclk_dac = {
550 .sources = clkset_sclk_dac_list,
551 .nr_sources = ARRAY_SIZE(clkset_sclk_dac_list),
552};
553
554static struct clksrc_clk clk_sclk_dac = {
555 .clk = {
556 .name = "sclk_dac",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900557 .enable = s5pv210_clk_mask0_ctrl,
558 .ctrlbit = (1 << 2),
Thomas Abraham9e206142010-05-17 09:38:57 +0900559 },
560 .sources = &clkset_sclk_dac,
561 .reg_src = { .reg = S5P_CLK_SRC1, .shift = 8, .size = 1 },
562};
563
564static struct clksrc_clk clk_sclk_pixel = {
565 .clk = {
566 .name = "sclk_pixel",
Thomas Abraham9e206142010-05-17 09:38:57 +0900567 .parent = &clk_sclk_vpll.clk,
568 },
569 .reg_div = { .reg = S5P_CLK_DIV1, .shift = 0, .size = 4},
570};
571
572static struct clk *clkset_sclk_hdmi_list[] = {
573 [0] = &clk_sclk_pixel.clk,
574 [1] = &clk_sclk_hdmiphy,
575};
576
577static struct clksrc_sources clkset_sclk_hdmi = {
578 .sources = clkset_sclk_hdmi_list,
579 .nr_sources = ARRAY_SIZE(clkset_sclk_hdmi_list),
580};
581
582static struct clksrc_clk clk_sclk_hdmi = {
583 .clk = {
584 .name = "sclk_hdmi",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900585 .enable = s5pv210_clk_mask0_ctrl,
586 .ctrlbit = (1 << 0),
Thomas Abraham9e206142010-05-17 09:38:57 +0900587 },
588 .sources = &clkset_sclk_hdmi,
589 .reg_src = { .reg = S5P_CLK_SRC1, .shift = 0, .size = 1 },
590};
591
592static struct clk *clkset_sclk_mixer_list[] = {
593 [0] = &clk_sclk_dac.clk,
594 [1] = &clk_sclk_hdmi.clk,
595};
596
597static struct clksrc_sources clkset_sclk_mixer = {
598 .sources = clkset_sclk_mixer_list,
599 .nr_sources = ARRAY_SIZE(clkset_sclk_mixer_list),
600};
601
Thomas Abraham45834872010-05-17 09:39:00 +0900602static struct clk *clkset_sclk_audio0_list[] = {
603 [0] = &clk_ext_xtal_mux,
604 [1] = &clk_pcmcdclk0,
605 [2] = &clk_sclk_hdmi27m,
606 [3] = &clk_sclk_usbphy0,
607 [4] = &clk_sclk_usbphy1,
608 [5] = &clk_sclk_hdmiphy,
609 [6] = &clk_mout_mpll.clk,
610 [7] = &clk_mout_epll.clk,
611 [8] = &clk_sclk_vpll.clk,
612};
613
614static struct clksrc_sources clkset_sclk_audio0 = {
615 .sources = clkset_sclk_audio0_list,
616 .nr_sources = ARRAY_SIZE(clkset_sclk_audio0_list),
617};
618
619static struct clksrc_clk clk_sclk_audio0 = {
620 .clk = {
621 .name = "sclk_audio",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900622 .devname = "soc-audio.0",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900623 .enable = s5pv210_clk_mask0_ctrl,
624 .ctrlbit = (1 << 24),
Thomas Abraham45834872010-05-17 09:39:00 +0900625 },
626 .sources = &clkset_sclk_audio0,
627 .reg_src = { .reg = S5P_CLK_SRC6, .shift = 0, .size = 4 },
628 .reg_div = { .reg = S5P_CLK_DIV6, .shift = 0, .size = 4 },
629};
630
631static struct clk *clkset_sclk_audio1_list[] = {
632 [0] = &clk_ext_xtal_mux,
633 [1] = &clk_pcmcdclk1,
634 [2] = &clk_sclk_hdmi27m,
635 [3] = &clk_sclk_usbphy0,
636 [4] = &clk_sclk_usbphy1,
637 [5] = &clk_sclk_hdmiphy,
638 [6] = &clk_mout_mpll.clk,
639 [7] = &clk_mout_epll.clk,
640 [8] = &clk_sclk_vpll.clk,
641};
642
643static struct clksrc_sources clkset_sclk_audio1 = {
644 .sources = clkset_sclk_audio1_list,
645 .nr_sources = ARRAY_SIZE(clkset_sclk_audio1_list),
646};
647
648static struct clksrc_clk clk_sclk_audio1 = {
649 .clk = {
650 .name = "sclk_audio",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900651 .devname = "soc-audio.1",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900652 .enable = s5pv210_clk_mask0_ctrl,
653 .ctrlbit = (1 << 25),
Thomas Abraham45834872010-05-17 09:39:00 +0900654 },
655 .sources = &clkset_sclk_audio1,
656 .reg_src = { .reg = S5P_CLK_SRC6, .shift = 4, .size = 4 },
657 .reg_div = { .reg = S5P_CLK_DIV6, .shift = 4, .size = 4 },
658};
659
660static struct clk *clkset_sclk_audio2_list[] = {
661 [0] = &clk_ext_xtal_mux,
662 [1] = &clk_pcmcdclk0,
663 [2] = &clk_sclk_hdmi27m,
664 [3] = &clk_sclk_usbphy0,
665 [4] = &clk_sclk_usbphy1,
666 [5] = &clk_sclk_hdmiphy,
667 [6] = &clk_mout_mpll.clk,
668 [7] = &clk_mout_epll.clk,
669 [8] = &clk_sclk_vpll.clk,
670};
671
672static struct clksrc_sources clkset_sclk_audio2 = {
673 .sources = clkset_sclk_audio2_list,
674 .nr_sources = ARRAY_SIZE(clkset_sclk_audio2_list),
675};
676
677static struct clksrc_clk clk_sclk_audio2 = {
678 .clk = {
679 .name = "sclk_audio",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900680 .devname = "soc-audio.2",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900681 .enable = s5pv210_clk_mask0_ctrl,
682 .ctrlbit = (1 << 26),
Thomas Abraham45834872010-05-17 09:39:00 +0900683 },
684 .sources = &clkset_sclk_audio2,
685 .reg_src = { .reg = S5P_CLK_SRC6, .shift = 8, .size = 4 },
686 .reg_div = { .reg = S5P_CLK_DIV6, .shift = 8, .size = 4 },
687};
688
689static struct clk *clkset_sclk_spdif_list[] = {
690 [0] = &clk_sclk_audio0.clk,
691 [1] = &clk_sclk_audio1.clk,
692 [2] = &clk_sclk_audio2.clk,
693};
694
695static struct clksrc_sources clkset_sclk_spdif = {
696 .sources = clkset_sclk_spdif_list,
697 .nr_sources = ARRAY_SIZE(clkset_sclk_spdif_list),
698};
699
Seungwhan Younaa21ae32010-10-14 10:35:24 +0900700static struct clksrc_clk clk_sclk_spdif = {
701 .clk = {
702 .name = "sclk_spdif",
Seungwhan Younaa21ae32010-10-14 10:35:24 +0900703 .enable = s5pv210_clk_mask0_ctrl,
704 .ctrlbit = (1 << 27),
Naveen Krishna Chatradhi65f5eaa2011-07-18 14:44:19 +0900705 .ops = &s5p_sclk_spdif_ops,
Seungwhan Younaa21ae32010-10-14 10:35:24 +0900706 },
707 .sources = &clkset_sclk_spdif,
708 .reg_src = { .reg = S5P_CLK_SRC6, .shift = 12, .size = 2 },
709};
710
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900711static struct clk *clkset_group2_list[] = {
712 [0] = &clk_ext_xtal_mux,
713 [1] = &clk_xusbxti,
714 [2] = &clk_sclk_hdmi27m,
715 [3] = &clk_sclk_usbphy0,
716 [4] = &clk_sclk_usbphy1,
717 [5] = &clk_sclk_hdmiphy,
718 [6] = &clk_mout_mpll.clk,
719 [7] = &clk_mout_epll.clk,
720 [8] = &clk_sclk_vpll.clk,
721};
722
723static struct clksrc_sources clkset_group2 = {
724 .sources = clkset_group2_list,
725 .nr_sources = ARRAY_SIZE(clkset_group2_list),
726};
727
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900728static struct clksrc_clk clksrcs[] = {
729 {
730 .clk = {
Thomas Abraham2cf4c2e2010-05-17 09:38:55 +0900731 .name = "sclk_dmc",
Thomas Abraham2cf4c2e2010-05-17 09:38:55 +0900732 },
733 .sources = &clkset_group1,
734 .reg_src = { .reg = S5P_CLK_SRC6, .shift = 24, .size = 2 },
735 .reg_div = { .reg = S5P_CLK_DIV6, .shift = 28, .size = 4 },
736 }, {
737 .clk = {
738 .name = "sclk_onenand",
Thomas Abraham2cf4c2e2010-05-17 09:38:55 +0900739 },
740 .sources = &clkset_sclk_onenand,
741 .reg_src = { .reg = S5P_CLK_SRC0, .shift = 28, .size = 1 },
742 .reg_div = { .reg = S5P_CLK_DIV6, .shift = 12, .size = 3 },
743 }, {
744 .clk = {
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900745 .name = "uclk1",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900746 .devname = "s5pv210-uart.0",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900747 .enable = s5pv210_clk_mask0_ctrl,
748 .ctrlbit = (1 << 12),
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900749 },
750 .sources = &clkset_uart,
751 .reg_src = { .reg = S5P_CLK_SRC4, .shift = 16, .size = 4 },
752 .reg_div = { .reg = S5P_CLK_DIV4, .shift = 16, .size = 4 },
Thomas Abraham9e206142010-05-17 09:38:57 +0900753 }, {
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900754 .clk = {
755 .name = "uclk1",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900756 .devname = "s5pv210-uart.1",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900757 .enable = s5pv210_clk_mask0_ctrl,
758 .ctrlbit = (1 << 13),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900759 },
760 .sources = &clkset_uart,
761 .reg_src = { .reg = S5P_CLK_SRC4, .shift = 20, .size = 4 },
762 .reg_div = { .reg = S5P_CLK_DIV4, .shift = 20, .size = 4 },
763 }, {
764 .clk = {
765 .name = "uclk1",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900766 .devname = "s5pv210-uart.2",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900767 .enable = s5pv210_clk_mask0_ctrl,
768 .ctrlbit = (1 << 14),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900769 },
770 .sources = &clkset_uart,
771 .reg_src = { .reg = S5P_CLK_SRC4, .shift = 24, .size = 4 },
772 .reg_div = { .reg = S5P_CLK_DIV4, .shift = 24, .size = 4 },
773 }, {
774 .clk = {
775 .name = "uclk1",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900776 .devname = "s5pv210-uart.3",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900777 .enable = s5pv210_clk_mask0_ctrl,
778 .ctrlbit = (1 << 15),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900779 },
780 .sources = &clkset_uart,
781 .reg_src = { .reg = S5P_CLK_SRC4, .shift = 28, .size = 4 },
782 .reg_div = { .reg = S5P_CLK_DIV4, .shift = 28, .size = 4 },
783 }, {
Thomas Abraham9e206142010-05-17 09:38:57 +0900784 .clk = {
785 .name = "sclk_mixer",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900786 .enable = s5pv210_clk_mask0_ctrl,
787 .ctrlbit = (1 << 1),
Thomas Abraham9e206142010-05-17 09:38:57 +0900788 },
789 .sources = &clkset_sclk_mixer,
790 .reg_src = { .reg = S5P_CLK_SRC1, .shift = 4, .size = 1 },
Thomas Abraham45834872010-05-17 09:39:00 +0900791 }, {
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900792 .clk = {
793 .name = "sclk_fimc",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900794 .devname = "s5pv210-fimc.0",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900795 .enable = s5pv210_clk_mask1_ctrl,
796 .ctrlbit = (1 << 2),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900797 },
798 .sources = &clkset_group2,
799 .reg_src = { .reg = S5P_CLK_SRC3, .shift = 12, .size = 4 },
800 .reg_div = { .reg = S5P_CLK_DIV3, .shift = 12, .size = 4 },
801 }, {
802 .clk = {
803 .name = "sclk_fimc",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900804 .devname = "s5pv210-fimc.1",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900805 .enable = s5pv210_clk_mask1_ctrl,
806 .ctrlbit = (1 << 3),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900807 },
808 .sources = &clkset_group2,
809 .reg_src = { .reg = S5P_CLK_SRC3, .shift = 16, .size = 4 },
810 .reg_div = { .reg = S5P_CLK_DIV3, .shift = 16, .size = 4 },
811 }, {
812 .clk = {
813 .name = "sclk_fimc",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900814 .devname = "s5pv210-fimc.2",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900815 .enable = s5pv210_clk_mask1_ctrl,
816 .ctrlbit = (1 << 4),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900817 },
818 .sources = &clkset_group2,
819 .reg_src = { .reg = S5P_CLK_SRC3, .shift = 20, .size = 4 },
820 .reg_div = { .reg = S5P_CLK_DIV3, .shift = 20, .size = 4 },
821 }, {
822 .clk = {
823 .name = "sclk_cam",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900824 .devname = "s5pv210-fimc.0",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900825 .enable = s5pv210_clk_mask0_ctrl,
826 .ctrlbit = (1 << 3),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900827 },
828 .sources = &clkset_group2,
829 .reg_src = { .reg = S5P_CLK_SRC1, .shift = 12, .size = 4 },
830 .reg_div = { .reg = S5P_CLK_DIV1, .shift = 12, .size = 4 },
831 }, {
832 .clk = {
833 .name = "sclk_cam",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900834 .devname = "s5pv210-fimc.1",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900835 .enable = s5pv210_clk_mask0_ctrl,
836 .ctrlbit = (1 << 4),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900837 },
838 .sources = &clkset_group2,
839 .reg_src = { .reg = S5P_CLK_SRC1, .shift = 16, .size = 4 },
840 .reg_div = { .reg = S5P_CLK_DIV1, .shift = 16, .size = 4 },
841 }, {
842 .clk = {
843 .name = "sclk_fimd",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900844 .enable = s5pv210_clk_mask0_ctrl,
845 .ctrlbit = (1 << 5),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900846 },
847 .sources = &clkset_group2,
848 .reg_src = { .reg = S5P_CLK_SRC1, .shift = 20, .size = 4 },
849 .reg_div = { .reg = S5P_CLK_DIV1, .shift = 20, .size = 4 },
850 }, {
851 .clk = {
852 .name = "sclk_mmc",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900853 .devname = "s3c-sdhci.0",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900854 .enable = s5pv210_clk_mask0_ctrl,
855 .ctrlbit = (1 << 8),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900856 },
857 .sources = &clkset_group2,
858 .reg_src = { .reg = S5P_CLK_SRC4, .shift = 0, .size = 4 },
859 .reg_div = { .reg = S5P_CLK_DIV4, .shift = 0, .size = 4 },
860 }, {
861 .clk = {
862 .name = "sclk_mmc",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900863 .devname = "s3c-sdhci.1",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900864 .enable = s5pv210_clk_mask0_ctrl,
865 .ctrlbit = (1 << 9),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900866 },
867 .sources = &clkset_group2,
868 .reg_src = { .reg = S5P_CLK_SRC4, .shift = 4, .size = 4 },
869 .reg_div = { .reg = S5P_CLK_DIV4, .shift = 4, .size = 4 },
870 }, {
871 .clk = {
872 .name = "sclk_mmc",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900873 .devname = "s3c-sdhci.2",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900874 .enable = s5pv210_clk_mask0_ctrl,
875 .ctrlbit = (1 << 10),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900876 },
877 .sources = &clkset_group2,
878 .reg_src = { .reg = S5P_CLK_SRC4, .shift = 8, .size = 4 },
879 .reg_div = { .reg = S5P_CLK_DIV4, .shift = 8, .size = 4 },
880 }, {
881 .clk = {
882 .name = "sclk_mmc",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900883 .devname = "s3c-sdhci.3",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900884 .enable = s5pv210_clk_mask0_ctrl,
885 .ctrlbit = (1 << 11),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900886 },
887 .sources = &clkset_group2,
888 .reg_src = { .reg = S5P_CLK_SRC4, .shift = 12, .size = 4 },
889 .reg_div = { .reg = S5P_CLK_DIV4, .shift = 12, .size = 4 },
890 }, {
891 .clk = {
892 .name = "sclk_mfc",
Kamil Debski0f75a962011-07-21 16:42:30 +0900893 .devname = "s5p-mfc",
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900894 .enable = s5pv210_clk_ip0_ctrl,
895 .ctrlbit = (1 << 16),
896 },
897 .sources = &clkset_group1,
898 .reg_src = { .reg = S5P_CLK_SRC2, .shift = 4, .size = 2 },
899 .reg_div = { .reg = S5P_CLK_DIV2, .shift = 4, .size = 4 },
900 }, {
901 .clk = {
902 .name = "sclk_g2d",
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900903 .enable = s5pv210_clk_ip0_ctrl,
904 .ctrlbit = (1 << 12),
905 },
906 .sources = &clkset_group1,
907 .reg_src = { .reg = S5P_CLK_SRC2, .shift = 8, .size = 2 },
908 .reg_div = { .reg = S5P_CLK_DIV2, .shift = 8, .size = 4 },
909 }, {
910 .clk = {
911 .name = "sclk_g3d",
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900912 .enable = s5pv210_clk_ip0_ctrl,
913 .ctrlbit = (1 << 8),
914 },
915 .sources = &clkset_group1,
916 .reg_src = { .reg = S5P_CLK_SRC2, .shift = 0, .size = 2 },
917 .reg_div = { .reg = S5P_CLK_DIV2, .shift = 0, .size = 4 },
918 }, {
919 .clk = {
920 .name = "sclk_csis",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900921 .enable = s5pv210_clk_mask0_ctrl,
922 .ctrlbit = (1 << 6),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900923 },
924 .sources = &clkset_group2,
925 .reg_src = { .reg = S5P_CLK_SRC1, .shift = 24, .size = 4 },
926 .reg_div = { .reg = S5P_CLK_DIV1, .shift = 28, .size = 4 },
927 }, {
928 .clk = {
929 .name = "sclk_spi",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900930 .devname = "s3c64xx-spi.0",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900931 .enable = s5pv210_clk_mask0_ctrl,
932 .ctrlbit = (1 << 16),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900933 },
934 .sources = &clkset_group2,
935 .reg_src = { .reg = S5P_CLK_SRC5, .shift = 0, .size = 4 },
936 .reg_div = { .reg = S5P_CLK_DIV5, .shift = 0, .size = 4 },
937 }, {
938 .clk = {
939 .name = "sclk_spi",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900940 .devname = "s3c64xx-spi.1",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900941 .enable = s5pv210_clk_mask0_ctrl,
942 .ctrlbit = (1 << 17),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900943 },
944 .sources = &clkset_group2,
945 .reg_src = { .reg = S5P_CLK_SRC5, .shift = 4, .size = 4 },
946 .reg_div = { .reg = S5P_CLK_DIV5, .shift = 4, .size = 4 },
947 }, {
948 .clk = {
949 .name = "sclk_pwi",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900950 .enable = s5pv210_clk_mask0_ctrl,
951 .ctrlbit = (1 << 29),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900952 },
953 .sources = &clkset_group2,
954 .reg_src = { .reg = S5P_CLK_SRC6, .shift = 20, .size = 4 },
955 .reg_div = { .reg = S5P_CLK_DIV6, .shift = 24, .size = 4 },
956 }, {
957 .clk = {
958 .name = "sclk_pwm",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900959 .enable = s5pv210_clk_mask0_ctrl,
960 .ctrlbit = (1 << 19),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900961 },
962 .sources = &clkset_group2,
963 .reg_src = { .reg = S5P_CLK_SRC5, .shift = 12, .size = 4 },
964 .reg_div = { .reg = S5P_CLK_DIV5, .shift = 12, .size = 4 },
Thomas Abraham9e206142010-05-17 09:38:57 +0900965 },
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900966};
967
968/* Clock initialisation code */
Thomas Abrahameb1ef1e2010-05-17 09:38:12 +0900969static struct clksrc_clk *sysclks[] = {
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900970 &clk_mout_apll,
971 &clk_mout_epll,
972 &clk_mout_mpll,
Thomas Abraham374e0bf2010-05-17 09:38:31 +0900973 &clk_armclk,
Thomas Abrahamaf76a202010-05-17 09:38:34 +0900974 &clk_hclk_msys,
Thomas Abraham0fe967a2010-05-17 09:38:37 +0900975 &clk_sclk_a2m,
976 &clk_hclk_dsys,
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900977 &clk_hclk_psys,
Thomas Abraham6ed91a22010-05-17 09:38:42 +0900978 &clk_pclk_msys,
Thomas Abraham58772cd2010-05-17 09:38:48 +0900979 &clk_pclk_dsys,
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900980 &clk_pclk_psys,
Thomas Abrahamf445dbd2010-05-17 09:38:52 +0900981 &clk_vpllsrc,
982 &clk_sclk_vpll,
Thomas Abraham9e206142010-05-17 09:38:57 +0900983 &clk_sclk_dac,
984 &clk_sclk_pixel,
985 &clk_sclk_hdmi,
Jaecheol Lee08f49d12010-10-12 09:19:30 +0900986 &clk_mout_dmc0,
987 &clk_sclk_dmc0,
Seungwhan Youn900fa012010-10-14 10:35:24 +0900988 &clk_sclk_audio0,
989 &clk_sclk_audio1,
990 &clk_sclk_audio2,
991 &clk_sclk_spdif,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900992};
993
Seungwhan Younc9fa7a02010-10-14 10:39:28 +0900994static u32 epll_div[][6] = {
995 { 48000000, 0, 48, 3, 3, 0 },
996 { 96000000, 0, 48, 3, 2, 0 },
997 { 144000000, 1, 72, 3, 2, 0 },
998 { 192000000, 0, 48, 3, 1, 0 },
999 { 288000000, 1, 72, 3, 1, 0 },
1000 { 32750000, 1, 65, 3, 4, 35127 },
1001 { 32768000, 1, 65, 3, 4, 35127 },
1002 { 45158400, 0, 45, 3, 3, 10355 },
1003 { 45000000, 0, 45, 3, 3, 10355 },
1004 { 45158000, 0, 45, 3, 3, 10355 },
1005 { 49125000, 0, 49, 3, 3, 9961 },
1006 { 49152000, 0, 49, 3, 3, 9961 },
1007 { 67737600, 1, 67, 3, 3, 48366 },
1008 { 67738000, 1, 67, 3, 3, 48366 },
1009 { 73800000, 1, 73, 3, 3, 47710 },
1010 { 73728000, 1, 73, 3, 3, 47710 },
1011 { 36000000, 1, 32, 3, 4, 0 },
1012 { 60000000, 1, 60, 3, 3, 0 },
1013 { 72000000, 1, 72, 3, 3, 0 },
1014 { 80000000, 1, 80, 3, 3, 0 },
1015 { 84000000, 0, 42, 3, 2, 0 },
1016 { 50000000, 0, 50, 3, 3, 0 },
1017};
1018
1019static int s5pv210_epll_set_rate(struct clk *clk, unsigned long rate)
1020{
1021 unsigned int epll_con, epll_con_k;
1022 unsigned int i;
1023
1024 /* Return if nothing changed */
1025 if (clk->rate == rate)
1026 return 0;
1027
1028 epll_con = __raw_readl(S5P_EPLL_CON);
1029 epll_con_k = __raw_readl(S5P_EPLL_CON1);
1030
1031 epll_con_k &= ~PLL46XX_KDIV_MASK;
1032 epll_con &= ~(1 << 27 |
1033 PLL46XX_MDIV_MASK << PLL46XX_MDIV_SHIFT |
1034 PLL46XX_PDIV_MASK << PLL46XX_PDIV_SHIFT |
1035 PLL46XX_SDIV_MASK << PLL46XX_SDIV_SHIFT);
1036
1037 for (i = 0; i < ARRAY_SIZE(epll_div); i++) {
1038 if (epll_div[i][0] == rate) {
1039 epll_con_k |= epll_div[i][5] << 0;
1040 epll_con |= (epll_div[i][1] << 27 |
1041 epll_div[i][2] << PLL46XX_MDIV_SHIFT |
1042 epll_div[i][3] << PLL46XX_PDIV_SHIFT |
1043 epll_div[i][4] << PLL46XX_SDIV_SHIFT);
1044 break;
1045 }
1046 }
1047
1048 if (i == ARRAY_SIZE(epll_div)) {
1049 printk(KERN_ERR "%s: Invalid Clock EPLL Frequency\n",
1050 __func__);
1051 return -EINVAL;
1052 }
1053
1054 __raw_writel(epll_con, S5P_EPLL_CON);
1055 __raw_writel(epll_con_k, S5P_EPLL_CON1);
1056
Seungwhan Youn96166742010-10-14 10:39:33 +09001057 printk(KERN_WARNING "EPLL Rate changes from %lu to %lu\n",
1058 clk->rate, rate);
1059
Seungwhan Younc9fa7a02010-10-14 10:39:28 +09001060 clk->rate = rate;
1061
1062 return 0;
1063}
1064
1065static struct clk_ops s5pv210_epll_ops = {
1066 .set_rate = s5pv210_epll_set_rate,
1067 .get_rate = s5p_epll_get_rate,
1068};
1069
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001070void __init_or_cpufreq s5pv210_setup_clocks(void)
1071{
1072 struct clk *xtal_clk;
Thomas Abrahamf445dbd2010-05-17 09:38:52 +09001073 unsigned long vpllsrc;
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001074 unsigned long armclk;
Thomas Abrahamaf76a202010-05-17 09:38:34 +09001075 unsigned long hclk_msys;
Thomas Abraham0fe967a2010-05-17 09:38:37 +09001076 unsigned long hclk_dsys;
Thomas Abrahamacfa2452010-05-17 09:38:40 +09001077 unsigned long hclk_psys;
Thomas Abraham6ed91a22010-05-17 09:38:42 +09001078 unsigned long pclk_msys;
Thomas Abraham58772cd2010-05-17 09:38:48 +09001079 unsigned long pclk_dsys;
Thomas Abrahamf44cf782010-05-17 09:38:50 +09001080 unsigned long pclk_psys;
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001081 unsigned long apll;
1082 unsigned long mpll;
1083 unsigned long epll;
Thomas Abrahamf445dbd2010-05-17 09:38:52 +09001084 unsigned long vpll;
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001085 unsigned int ptr;
1086 u32 clkdiv0, clkdiv1;
1087
Seungwhan Younc9fa7a02010-10-14 10:39:28 +09001088 /* Set functions for clk_fout_epll */
1089 clk_fout_epll.enable = s5p_epll_enable;
1090 clk_fout_epll.ops = &s5pv210_epll_ops;
1091
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001092 printk(KERN_DEBUG "%s: registering clocks\n", __func__);
1093
1094 clkdiv0 = __raw_readl(S5P_CLK_DIV0);
1095 clkdiv1 = __raw_readl(S5P_CLK_DIV1);
1096
1097 printk(KERN_DEBUG "%s: clkdiv0 = %08x, clkdiv1 = %08x\n",
1098 __func__, clkdiv0, clkdiv1);
1099
1100 xtal_clk = clk_get(NULL, "xtal");
1101 BUG_ON(IS_ERR(xtal_clk));
1102
1103 xtal = clk_get_rate(xtal_clk);
1104 clk_put(xtal_clk);
1105
1106 printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
1107
1108 apll = s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON), pll_4508);
1109 mpll = s5p_get_pll45xx(xtal, __raw_readl(S5P_MPLL_CON), pll_4502);
Seungwhan Youn42a6e202010-10-14 10:39:15 +09001110 epll = s5p_get_pll46xx(xtal, __raw_readl(S5P_EPLL_CON),
1111 __raw_readl(S5P_EPLL_CON1), pll_4600);
Thomas Abrahamf445dbd2010-05-17 09:38:52 +09001112 vpllsrc = clk_get_rate(&clk_vpllsrc.clk);
1113 vpll = s5p_get_pll45xx(vpllsrc, __raw_readl(S5P_VPLL_CON), pll_4502);
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001114
Jaecheol Lee88695842010-10-12 09:19:26 +09001115 clk_fout_apll.ops = &clk_fout_apll_ops;
Thomas Abrahamc62ec6a2010-05-17 09:38:28 +09001116 clk_fout_mpll.rate = mpll;
1117 clk_fout_epll.rate = epll;
Thomas Abrahamf445dbd2010-05-17 09:38:52 +09001118 clk_fout_vpll.rate = vpll;
Thomas Abrahamc62ec6a2010-05-17 09:38:28 +09001119
Thomas Abrahamf445dbd2010-05-17 09:38:52 +09001120 printk(KERN_INFO "S5PV210: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
1121 apll, mpll, epll, vpll);
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001122
Thomas Abraham374e0bf2010-05-17 09:38:31 +09001123 armclk = clk_get_rate(&clk_armclk.clk);
Thomas Abrahamaf76a202010-05-17 09:38:34 +09001124 hclk_msys = clk_get_rate(&clk_hclk_msys.clk);
Thomas Abraham0fe967a2010-05-17 09:38:37 +09001125 hclk_dsys = clk_get_rate(&clk_hclk_dsys.clk);
Thomas Abrahamacfa2452010-05-17 09:38:40 +09001126 hclk_psys = clk_get_rate(&clk_hclk_psys.clk);
Thomas Abraham6ed91a22010-05-17 09:38:42 +09001127 pclk_msys = clk_get_rate(&clk_pclk_msys.clk);
Thomas Abraham58772cd2010-05-17 09:38:48 +09001128 pclk_dsys = clk_get_rate(&clk_pclk_dsys.clk);
Thomas Abrahamf44cf782010-05-17 09:38:50 +09001129 pclk_psys = clk_get_rate(&clk_pclk_psys.clk);
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001130
Thomas Abrahamacfa2452010-05-17 09:38:40 +09001131 printk(KERN_INFO "S5PV210: ARMCLK=%ld, HCLKM=%ld, HCLKD=%ld\n"
1132 "HCLKP=%ld, PCLKM=%ld, PCLKD=%ld, PCLKP=%ld\n",
1133 armclk, hclk_msys, hclk_dsys, hclk_psys,
Thomas Abrahamf44cf782010-05-17 09:38:50 +09001134 pclk_msys, pclk_dsys, pclk_psys);
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001135
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001136 clk_f.rate = armclk;
Thomas Abrahamacfa2452010-05-17 09:38:40 +09001137 clk_h.rate = hclk_psys;
Thomas Abrahamf44cf782010-05-17 09:38:50 +09001138 clk_p.rate = pclk_psys;
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001139
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001140 for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
1141 s3c_set_clksrc(&clksrcs[ptr], true);
1142}
1143
1144static struct clk *clks[] __initdata = {
Thomas Abrahamf445dbd2010-05-17 09:38:52 +09001145 &clk_sclk_hdmi27m,
Thomas Abraham2cf4c2e2010-05-17 09:38:55 +09001146 &clk_sclk_hdmiphy,
1147 &clk_sclk_usbphy0,
1148 &clk_sclk_usbphy1,
Thomas Abraham45834872010-05-17 09:39:00 +09001149 &clk_pcmcdclk0,
1150 &clk_pcmcdclk1,
1151 &clk_pcmcdclk2,
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001152};
1153
1154void __init s5pv210_register_clocks(void)
1155{
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001156 int ptr;
1157
Kukjin Kim3c0fa642011-01-04 17:51:30 +09001158 s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001159
Thomas Abrahameb1ef1e2010-05-17 09:38:12 +09001160 for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
1161 s3c_register_clksrc(sysclks[ptr], 1);
1162
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001163 s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
1164 s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
1165
Kukjin Kim3c0fa642011-01-04 17:51:30 +09001166 s3c_register_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
1167 s3c_disable_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001168
Boojin Kimdafc9542011-09-02 09:44:37 +09001169 s3c24xx_register_clock(&dummy_apb_pclk);
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001170 s3c_pwmclk_init();
1171}