| Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 1 | /****************************************************************************** | 
 | 2 |  * | 
 | 3 |  * This file is provided under a dual BSD/GPLv2 license.  When using or | 
 | 4 |  * redistributing this file, you may do so under either license. | 
 | 5 |  * | 
 | 6 |  * GPL LICENSE SUMMARY | 
 | 7 |  * | 
| Reinette Chatre | 1f44780 | 2010-01-15 13:43:41 -0800 | [diff] [blame] | 8 |  * Copyright(c) 2005 - 2010 Intel Corporation. All rights reserved. | 
| Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 9 |  * | 
 | 10 |  * This program is free software; you can redistribute it and/or modify | 
| Ian Schram | 01ebd06 | 2007-10-25 17:15:22 +0800 | [diff] [blame] | 11 |  * it under the terms of version 2 of the GNU General Public License as | 
| Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 12 |  * published by the Free Software Foundation. | 
 | 13 |  * | 
 | 14 |  * This program is distributed in the hope that it will be useful, but | 
 | 15 |  * WITHOUT ANY WARRANTY; without even the implied warranty of | 
 | 16 |  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU | 
 | 17 |  * General Public License for more details. | 
 | 18 |  * | 
 | 19 |  * You should have received a copy of the GNU General Public License | 
 | 20 |  * along with this program; if not, write to the Free Software | 
 | 21 |  * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110, | 
 | 22 |  * USA | 
 | 23 |  * | 
 | 24 |  * The full GNU General Public License is included in this distribution | 
 | 25 |  * in the file called LICENSE.GPL. | 
 | 26 |  * | 
 | 27 |  * Contact Information: | 
| Winkler, Tomas | 759ef89 | 2008-12-09 11:28:58 -0800 | [diff] [blame] | 28 |  *  Intel Linux Wireless <ilw@linux.intel.com> | 
| Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 29 |  * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 | 
 | 30 |  * | 
 | 31 |  * BSD LICENSE | 
 | 32 |  * | 
| Reinette Chatre | 1f44780 | 2010-01-15 13:43:41 -0800 | [diff] [blame] | 33 |  * Copyright(c) 2005 - 2010 Intel Corporation. All rights reserved. | 
| Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 34 |  * All rights reserved. | 
 | 35 |  * | 
 | 36 |  * Redistribution and use in source and binary forms, with or without | 
 | 37 |  * modification, are permitted provided that the following conditions | 
 | 38 |  * are met: | 
 | 39 |  * | 
 | 40 |  *  * Redistributions of source code must retain the above copyright | 
 | 41 |  *    notice, this list of conditions and the following disclaimer. | 
 | 42 |  *  * Redistributions in binary form must reproduce the above copyright | 
 | 43 |  *    notice, this list of conditions and the following disclaimer in | 
 | 44 |  *    the documentation and/or other materials provided with the | 
 | 45 |  *    distribution. | 
 | 46 |  *  * Neither the name Intel Corporation nor the names of its | 
 | 47 |  *    contributors may be used to endorse or promote products derived | 
 | 48 |  *    from this software without specific prior written permission. | 
 | 49 |  * | 
 | 50 |  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS | 
 | 51 |  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT | 
 | 52 |  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR | 
 | 53 |  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT | 
 | 54 |  * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, | 
 | 55 |  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT | 
 | 56 |  * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, | 
 | 57 |  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY | 
 | 58 |  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT | 
 | 59 |  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE | 
 | 60 |  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. | 
 | 61 |  * | 
 | 62 |  *****************************************************************************/ | 
| Ben Cahill | fcd427b | 2007-11-29 11:10:00 +0800 | [diff] [blame] | 63 | /* | 
 | 64 |  * Please use this file (iwl-3945-hw.h) only for hardware-related definitions. | 
 | 65 |  * Please use iwl-3945-commands.h for uCode API definitions. | 
 | 66 |  * Please use iwl-3945.h for driver implementation definitions. | 
 | 67 |  */ | 
| Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 68 |  | 
 | 69 | #ifndef __iwl_3945_hw__ | 
 | 70 | #define __iwl_3945_hw__ | 
 | 71 |  | 
| Samuel Ortiz | 0f741d9 | 2008-12-19 10:37:10 +0800 | [diff] [blame] | 72 | #include "iwl-eeprom.h" | 
 | 73 |  | 
| Christoph Hellwig | 5d08cd1 | 2007-10-25 17:15:50 +0800 | [diff] [blame] | 74 | /* Time constants */ | 
 | 75 | #define SHORT_SLOT_TIME 9 | 
 | 76 | #define LONG_SLOT_TIME 20 | 
 | 77 |  | 
 | 78 | /* RSSI to dBm */ | 
| Samuel Ortiz | 250bdd2 | 2008-12-19 10:37:11 +0800 | [diff] [blame] | 79 | #define IWL39_RSSI_OFFSET	95 | 
| Christoph Hellwig | 5d08cd1 | 2007-10-25 17:15:50 +0800 | [diff] [blame] | 80 |  | 
 | 81 | /* | 
| Ben Cahill | 796083c | 2007-11-29 11:09:45 +0800 | [diff] [blame] | 82 |  * EEPROM related constants, enums, and structures. | 
| Christoph Hellwig | 5d08cd1 | 2007-10-25 17:15:50 +0800 | [diff] [blame] | 83 |  */ | 
| Christoph Hellwig | 5d08cd1 | 2007-10-25 17:15:50 +0800 | [diff] [blame] | 84 | #define EEPROM_SKU_CAP_OP_MODE_MRC                      (1 << 7) | 
 | 85 |  | 
| Christoph Hellwig | 5d08cd1 | 2007-10-25 17:15:50 +0800 | [diff] [blame] | 86 | /* | 
 | 87 |  * Mapping of a Tx power level, at factory calibration temperature, | 
 | 88 |  *   to a radio/DSP gain table index. | 
 | 89 |  * One for each of 5 "sample" power levels in each band. | 
 | 90 |  * v_det is measured at the factory, using the 3945's built-in power amplifier | 
 | 91 |  *   (PA) output voltage detector.  This same detector is used during Tx of | 
 | 92 |  *   long packets in normal operation to provide feedback as to proper output | 
 | 93 |  *   level. | 
 | 94 |  * Data copied from EEPROM. | 
| Ben Cahill | 796083c | 2007-11-29 11:09:45 +0800 | [diff] [blame] | 95 |  * DO NOT ALTER THIS STRUCTURE!!! | 
| Christoph Hellwig | 5d08cd1 | 2007-10-25 17:15:50 +0800 | [diff] [blame] | 96 |  */ | 
| Christoph Hellwig | bb8c093 | 2008-01-27 16:41:47 -0800 | [diff] [blame] | 97 | struct iwl3945_eeprom_txpower_sample { | 
| Christoph Hellwig | 5d08cd1 | 2007-10-25 17:15:50 +0800 | [diff] [blame] | 98 | 	u8 gain_index;		/* index into power (gain) setup table ... */ | 
 | 99 | 	s8 power;		/* ... for this pwr level for this chnl group */ | 
 | 100 | 	u16 v_det;		/* PA output voltage */ | 
 | 101 | } __attribute__ ((packed)); | 
 | 102 |  | 
 | 103 | /* | 
 | 104 |  * Mappings of Tx power levels -> nominal radio/DSP gain table indexes. | 
 | 105 |  * One for each channel group (a.k.a. "band") (1 for BG, 4 for A). | 
 | 106 |  * Tx power setup code interpolates between the 5 "sample" power levels | 
 | 107 |  *    to determine the nominal setup for a requested power level. | 
 | 108 |  * Data copied from EEPROM. | 
 | 109 |  * DO NOT ALTER THIS STRUCTURE!!! | 
 | 110 |  */ | 
| Christoph Hellwig | bb8c093 | 2008-01-27 16:41:47 -0800 | [diff] [blame] | 111 | struct iwl3945_eeprom_txpower_group { | 
| Ben Cahill | 796083c | 2007-11-29 11:09:45 +0800 | [diff] [blame] | 112 | 	struct iwl3945_eeprom_txpower_sample samples[5];  /* 5 power levels */ | 
| Christoph Hellwig | 5d08cd1 | 2007-10-25 17:15:50 +0800 | [diff] [blame] | 113 | 	s32 a, b, c, d, e;	/* coefficients for voltage->power | 
 | 114 | 				 * formula (signed) */ | 
 | 115 | 	s32 Fa, Fb, Fc, Fd, Fe;	/* these modify coeffs based on | 
| Ben Cahill | 796083c | 2007-11-29 11:09:45 +0800 | [diff] [blame] | 116 | 				 * frequency (signed) */ | 
| Christoph Hellwig | 5d08cd1 | 2007-10-25 17:15:50 +0800 | [diff] [blame] | 117 | 	s8 saturation_power;	/* highest power possible by h/w in this | 
 | 118 | 				 * band */ | 
 | 119 | 	u8 group_channel;	/* "representative" channel # in this band */ | 
 | 120 | 	s16 temperature;	/* h/w temperature at factory calib this band | 
 | 121 | 				 * (signed) */ | 
 | 122 | } __attribute__ ((packed)); | 
 | 123 |  | 
 | 124 | /* | 
 | 125 |  * Temperature-based Tx-power compensation data, not band-specific. | 
 | 126 |  * These coefficients are use to modify a/b/c/d/e coeffs based on | 
 | 127 |  *   difference between current temperature and factory calib temperature. | 
 | 128 |  * Data copied from EEPROM. | 
 | 129 |  */ | 
| Christoph Hellwig | bb8c093 | 2008-01-27 16:41:47 -0800 | [diff] [blame] | 130 | struct iwl3945_eeprom_temperature_corr { | 
| Christoph Hellwig | 5d08cd1 | 2007-10-25 17:15:50 +0800 | [diff] [blame] | 131 | 	u32 Ta; | 
 | 132 | 	u32 Tb; | 
 | 133 | 	u32 Tc; | 
 | 134 | 	u32 Td; | 
 | 135 | 	u32 Te; | 
 | 136 | } __attribute__ ((packed)); | 
 | 137 |  | 
| Ben Cahill | 796083c | 2007-11-29 11:09:45 +0800 | [diff] [blame] | 138 | /* | 
 | 139 |  * EEPROM map | 
 | 140 |  */ | 
| Christoph Hellwig | bb8c093 | 2008-01-27 16:41:47 -0800 | [diff] [blame] | 141 | struct iwl3945_eeprom { | 
| Christoph Hellwig | 5d08cd1 | 2007-10-25 17:15:50 +0800 | [diff] [blame] | 142 | 	u8 reserved0[16]; | 
| Christoph Hellwig | 5d08cd1 | 2007-10-25 17:15:50 +0800 | [diff] [blame] | 143 | 	u16 device_id;	/* abs.ofs: 16 */ | 
 | 144 | 	u8 reserved1[2]; | 
| Christoph Hellwig | 5d08cd1 | 2007-10-25 17:15:50 +0800 | [diff] [blame] | 145 | 	u16 pmc;		/* abs.ofs: 20 */ | 
 | 146 | 	u8 reserved2[20]; | 
| Christoph Hellwig | 5d08cd1 | 2007-10-25 17:15:50 +0800 | [diff] [blame] | 147 | 	u8 mac_address[6];	/* abs.ofs: 42 */ | 
 | 148 | 	u8 reserved3[58]; | 
| Christoph Hellwig | 5d08cd1 | 2007-10-25 17:15:50 +0800 | [diff] [blame] | 149 | 	u16 board_revision;	/* abs.ofs: 106 */ | 
 | 150 | 	u8 reserved4[11]; | 
| Christoph Hellwig | 5d08cd1 | 2007-10-25 17:15:50 +0800 | [diff] [blame] | 151 | 	u8 board_pba_number[9];	/* abs.ofs: 119 */ | 
 | 152 | 	u8 reserved5[8]; | 
| Christoph Hellwig | 5d08cd1 | 2007-10-25 17:15:50 +0800 | [diff] [blame] | 153 | 	u16 version;		/* abs.ofs: 136 */ | 
| Christoph Hellwig | 5d08cd1 | 2007-10-25 17:15:50 +0800 | [diff] [blame] | 154 | 	u8 sku_cap;		/* abs.ofs: 138 */ | 
| Christoph Hellwig | 5d08cd1 | 2007-10-25 17:15:50 +0800 | [diff] [blame] | 155 | 	u8 leds_mode;		/* abs.ofs: 139 */ | 
| Christoph Hellwig | 5d08cd1 | 2007-10-25 17:15:50 +0800 | [diff] [blame] | 156 | 	u16 oem_mode; | 
| Christoph Hellwig | 5d08cd1 | 2007-10-25 17:15:50 +0800 | [diff] [blame] | 157 | 	u16 wowlan_mode;	/* abs.ofs: 142 */ | 
| Christoph Hellwig | 5d08cd1 | 2007-10-25 17:15:50 +0800 | [diff] [blame] | 158 | 	u16 leds_time_interval;	/* abs.ofs: 144 */ | 
| Christoph Hellwig | 5d08cd1 | 2007-10-25 17:15:50 +0800 | [diff] [blame] | 159 | 	u8 leds_off_time;	/* abs.ofs: 146 */ | 
| Christoph Hellwig | 5d08cd1 | 2007-10-25 17:15:50 +0800 | [diff] [blame] | 160 | 	u8 leds_on_time;	/* abs.ofs: 147 */ | 
| Christoph Hellwig | 5d08cd1 | 2007-10-25 17:15:50 +0800 | [diff] [blame] | 161 | 	u8 almgor_m_version;	/* abs.ofs: 148 */ | 
| Christoph Hellwig | 5d08cd1 | 2007-10-25 17:15:50 +0800 | [diff] [blame] | 162 | 	u8 antenna_switch_type;	/* abs.ofs: 149 */ | 
 | 163 | 	u8 reserved6[42]; | 
| Christoph Hellwig | 5d08cd1 | 2007-10-25 17:15:50 +0800 | [diff] [blame] | 164 | 	u8 sku_id[4];		/* abs.ofs: 192 */ | 
| Ben Cahill | 796083c | 2007-11-29 11:09:45 +0800 | [diff] [blame] | 165 |  | 
 | 166 | /* | 
 | 167 |  * Per-channel regulatory data. | 
 | 168 |  * | 
 | 169 |  * Each channel that *might* be supported by 3945 or 4965 has a fixed location | 
 | 170 |  * in EEPROM containing EEPROM_CHANNEL_* usage flags (LSB) and max regulatory | 
 | 171 |  * txpower (MSB). | 
 | 172 |  * | 
| Wey-Yi Guy | 7aafef1 | 2009-08-07 15:41:38 -0700 | [diff] [blame] | 173 |  * Entries immediately below are for 20 MHz channel width.  HT40 (40 MHz) | 
| Ben Cahill | 796083c | 2007-11-29 11:09:45 +0800 | [diff] [blame] | 174 |  * channels (only for 4965, not supported by 3945) appear later in the EEPROM. | 
 | 175 |  * | 
 | 176 |  * 2.4 GHz channels 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14 | 
 | 177 |  */ | 
| Christoph Hellwig | 5d08cd1 | 2007-10-25 17:15:50 +0800 | [diff] [blame] | 178 | 	u16 band_1_count;	/* abs.ofs: 196 */ | 
| Samuel Ortiz | e614891 | 2009-01-23 13:45:15 -0800 | [diff] [blame] | 179 | 	struct iwl_eeprom_channel band_1_channels[14];  /* abs.ofs: 198 */ | 
| Ben Cahill | 796083c | 2007-11-29 11:09:45 +0800 | [diff] [blame] | 180 |  | 
 | 181 | /* | 
 | 182 |  * 4.9 GHz channels 183, 184, 185, 187, 188, 189, 192, 196, | 
 | 183 |  * 5.0 GHz channels 7, 8, 11, 12, 16 | 
 | 184 |  * (4915-5080MHz) (none of these is ever supported) | 
 | 185 |  */ | 
| Christoph Hellwig | 5d08cd1 | 2007-10-25 17:15:50 +0800 | [diff] [blame] | 186 | 	u16 band_2_count;	/* abs.ofs: 226 */ | 
| Samuel Ortiz | 0f741d9 | 2008-12-19 10:37:10 +0800 | [diff] [blame] | 187 | 	struct iwl_eeprom_channel band_2_channels[13];  /* abs.ofs: 228 */ | 
| Ben Cahill | 796083c | 2007-11-29 11:09:45 +0800 | [diff] [blame] | 188 |  | 
 | 189 | /* | 
 | 190 |  * 5.2 GHz channels 34, 36, 38, 40, 42, 44, 46, 48, 52, 56, 60, 64 | 
 | 191 |  * (5170-5320MHz) | 
 | 192 |  */ | 
| Christoph Hellwig | 5d08cd1 | 2007-10-25 17:15:50 +0800 | [diff] [blame] | 193 | 	u16 band_3_count;	/* abs.ofs: 254 */ | 
| Samuel Ortiz | 0f741d9 | 2008-12-19 10:37:10 +0800 | [diff] [blame] | 194 | 	struct iwl_eeprom_channel band_3_channels[12];  /* abs.ofs: 256 */ | 
| Ben Cahill | 796083c | 2007-11-29 11:09:45 +0800 | [diff] [blame] | 195 |  | 
 | 196 | /* | 
 | 197 |  * 5.5 GHz channels 100, 104, 108, 112, 116, 120, 124, 128, 132, 136, 140 | 
 | 198 |  * (5500-5700MHz) | 
 | 199 |  */ | 
| Christoph Hellwig | 5d08cd1 | 2007-10-25 17:15:50 +0800 | [diff] [blame] | 200 | 	u16 band_4_count;	/* abs.ofs: 280 */ | 
| Samuel Ortiz | 0f741d9 | 2008-12-19 10:37:10 +0800 | [diff] [blame] | 201 | 	struct iwl_eeprom_channel band_4_channels[11];  /* abs.ofs: 282 */ | 
| Ben Cahill | 796083c | 2007-11-29 11:09:45 +0800 | [diff] [blame] | 202 |  | 
 | 203 | /* | 
 | 204 |  * 5.7 GHz channels 145, 149, 153, 157, 161, 165 | 
 | 205 |  * (5725-5825MHz) | 
 | 206 |  */ | 
| Christoph Hellwig | 5d08cd1 | 2007-10-25 17:15:50 +0800 | [diff] [blame] | 207 | 	u16 band_5_count;	/* abs.ofs: 304 */ | 
| Samuel Ortiz | 0f741d9 | 2008-12-19 10:37:10 +0800 | [diff] [blame] | 208 | 	struct iwl_eeprom_channel band_5_channels[6];  /* abs.ofs: 306 */ | 
| Christoph Hellwig | 5d08cd1 | 2007-10-25 17:15:50 +0800 | [diff] [blame] | 209 |  | 
 | 210 | 	u8 reserved9[194]; | 
 | 211 |  | 
| Ben Cahill | 796083c | 2007-11-29 11:09:45 +0800 | [diff] [blame] | 212 | /* | 
 | 213 |  * 3945 Txpower calibration data. | 
 | 214 |  */ | 
| Christoph Hellwig | 5d08cd1 | 2007-10-25 17:15:50 +0800 | [diff] [blame] | 215 | #define IWL_NUM_TX_CALIB_GROUPS 5 | 
| Christoph Hellwig | bb8c093 | 2008-01-27 16:41:47 -0800 | [diff] [blame] | 216 | 	struct iwl3945_eeprom_txpower_group groups[IWL_NUM_TX_CALIB_GROUPS]; | 
| Christoph Hellwig | 5d08cd1 | 2007-10-25 17:15:50 +0800 | [diff] [blame] | 217 | /* abs.ofs: 512 */ | 
| Ben Cahill | 796083c | 2007-11-29 11:09:45 +0800 | [diff] [blame] | 218 | 	struct iwl3945_eeprom_temperature_corr corrections;  /* abs.ofs: 832 */ | 
| Christoph Hellwig | 5d08cd1 | 2007-10-25 17:15:50 +0800 | [diff] [blame] | 219 | 	u8 reserved16[172];	/* fill out to full 1024 byte block */ | 
 | 220 | } __attribute__ ((packed)); | 
 | 221 |  | 
| Samuel Ortiz | e614891 | 2009-01-23 13:45:15 -0800 | [diff] [blame] | 222 | #define IWL3945_EEPROM_IMG_SIZE 1024 | 
| Christoph Hellwig | 5d08cd1 | 2007-10-25 17:15:50 +0800 | [diff] [blame] | 223 |  | 
| Ben Cahill | 796083c | 2007-11-29 11:09:45 +0800 | [diff] [blame] | 224 | /* End of EEPROM */ | 
 | 225 |  | 
| Christoph Hellwig | 5d08cd1 | 2007-10-25 17:15:50 +0800 | [diff] [blame] | 226 | #define PCI_CFG_REV_ID_BIT_BASIC_SKU                (0x40)	/* bit 6    */ | 
 | 227 | #define PCI_CFG_REV_ID_BIT_RTP                      (0x80)	/* bit 7    */ | 
 | 228 |  | 
| Reinette Chatre | 5905a1a | 2009-07-09 10:33:40 -0700 | [diff] [blame] | 229 | /* 4 DATA + 1 CMD. There are 2 HCCA queues that are not used. */ | 
 | 230 | #define IWL39_NUM_QUEUES        5 | 
| Christoph Hellwig | 5d08cd1 | 2007-10-25 17:15:50 +0800 | [diff] [blame] | 231 | #define IWL_NUM_SCAN_RATES         (2) | 
 | 232 |  | 
| Christoph Hellwig | 5d08cd1 | 2007-10-25 17:15:50 +0800 | [diff] [blame] | 233 | #define IWL_DEFAULT_TX_RETRY  15 | 
| Christoph Hellwig | 5d08cd1 | 2007-10-25 17:15:50 +0800 | [diff] [blame] | 234 |  | 
 | 235 | /*********************************************/ | 
 | 236 |  | 
 | 237 | #define RFD_SIZE                              4 | 
 | 238 | #define NUM_TFD_CHUNKS                        4 | 
 | 239 |  | 
 | 240 | #define RX_QUEUE_SIZE                         256 | 
 | 241 | #define RX_QUEUE_MASK                         255 | 
 | 242 | #define RX_QUEUE_SIZE_LOG                     8 | 
 | 243 |  | 
| Christoph Hellwig | 5d08cd1 | 2007-10-25 17:15:50 +0800 | [diff] [blame] | 244 | #define U32_PAD(n)		((4-(n))&0x3) | 
 | 245 |  | 
| Reinette Chatre | 8a1b024 | 2008-01-14 17:46:25 -0800 | [diff] [blame] | 246 | #define TFD_CTL_COUNT_SET(n)       (n << 24) | 
 | 247 | #define TFD_CTL_COUNT_GET(ctl)     ((ctl >> 24) & 7) | 
 | 248 | #define TFD_CTL_PAD_SET(n)         (n << 28) | 
 | 249 | #define TFD_CTL_PAD_GET(ctl)       (ctl >> 28) | 
| Christoph Hellwig | 5d08cd1 | 2007-10-25 17:15:50 +0800 | [diff] [blame] | 250 |  | 
| Ben Cahill | fcd427b | 2007-11-29 11:10:00 +0800 | [diff] [blame] | 251 | /* Sizes and addresses for instruction and data memory (SRAM) in | 
 | 252 |  * 3945's embedded processor.  Driver access is via HBUS_TARG_MEM_* regs. */ | 
| Samuel Ortiz | 250bdd2 | 2008-12-19 10:37:11 +0800 | [diff] [blame] | 253 | #define IWL39_RTC_INST_LOWER_BOUND		(0x000000) | 
 | 254 | #define IWL39_RTC_INST_UPPER_BOUND		(0x014000) | 
| Ben Cahill | fcd427b | 2007-11-29 11:10:00 +0800 | [diff] [blame] | 255 |  | 
| Samuel Ortiz | 250bdd2 | 2008-12-19 10:37:11 +0800 | [diff] [blame] | 256 | #define IWL39_RTC_DATA_LOWER_BOUND		(0x800000) | 
 | 257 | #define IWL39_RTC_DATA_UPPER_BOUND		(0x808000) | 
| Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 258 |  | 
| Samuel Ortiz | 250bdd2 | 2008-12-19 10:37:11 +0800 | [diff] [blame] | 259 | #define IWL39_RTC_INST_SIZE (IWL39_RTC_INST_UPPER_BOUND - \ | 
 | 260 | 				IWL39_RTC_INST_LOWER_BOUND) | 
 | 261 | #define IWL39_RTC_DATA_SIZE (IWL39_RTC_DATA_UPPER_BOUND - \ | 
 | 262 | 				IWL39_RTC_DATA_LOWER_BOUND) | 
| Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 263 |  | 
| Samuel Ortiz | 250bdd2 | 2008-12-19 10:37:11 +0800 | [diff] [blame] | 264 | #define IWL39_MAX_INST_SIZE IWL39_RTC_INST_SIZE | 
 | 265 | #define IWL39_MAX_DATA_SIZE IWL39_RTC_DATA_SIZE | 
| Ben Cahill | fcd427b | 2007-11-29 11:10:00 +0800 | [diff] [blame] | 266 |  | 
 | 267 | /* Size of uCode instruction memory in bootstrap state machine */ | 
| Samuel Ortiz | 250bdd2 | 2008-12-19 10:37:11 +0800 | [diff] [blame] | 268 | #define IWL39_MAX_BSM_SIZE IWL39_RTC_INST_SIZE | 
| Ben Cahill | fcd427b | 2007-11-29 11:10:00 +0800 | [diff] [blame] | 269 |  | 
| Christoph Hellwig | bb8c093 | 2008-01-27 16:41:47 -0800 | [diff] [blame] | 270 | static inline int iwl3945_hw_valid_rtc_data_addr(u32 addr) | 
| Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 271 | { | 
| Samuel Ortiz | 250bdd2 | 2008-12-19 10:37:11 +0800 | [diff] [blame] | 272 | 	return (addr >= IWL39_RTC_DATA_LOWER_BOUND) && | 
 | 273 | 	       (addr < IWL39_RTC_DATA_UPPER_BOUND); | 
| Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 274 | } | 
 | 275 |  | 
| Christoph Hellwig | bb8c093 | 2008-01-27 16:41:47 -0800 | [diff] [blame] | 276 | /* Base physical address of iwl3945_shared is provided to FH_TSSR_CBB_BASE | 
 | 277 |  * and &iwl3945_shared.rx_read_ptr[0] is provided to FH_RCSR_RPTR_ADDR(0) */ | 
 | 278 | struct iwl3945_shared { | 
| Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 279 | 	__le32 tx_base_ptr[8]; | 
| Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 280 | } __attribute__ ((packed)); | 
 | 281 |  | 
| Christoph Hellwig | bb8c093 | 2008-01-27 16:41:47 -0800 | [diff] [blame] | 282 | static inline u8 iwl3945_hw_get_rate(__le16 rate_n_flags) | 
| Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 283 | { | 
 | 284 | 	return le16_to_cpu(rate_n_flags) & 0xFF; | 
 | 285 | } | 
 | 286 |  | 
| Christoph Hellwig | bb8c093 | 2008-01-27 16:41:47 -0800 | [diff] [blame] | 287 | static inline u16 iwl3945_hw_get_rate_n_flags(__le16 rate_n_flags) | 
| Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 288 | { | 
 | 289 | 	return le16_to_cpu(rate_n_flags); | 
 | 290 | } | 
 | 291 |  | 
| Christoph Hellwig | bb8c093 | 2008-01-27 16:41:47 -0800 | [diff] [blame] | 292 | static inline __le16 iwl3945_hw_set_rate_n_flags(u8 rate, u16 flags) | 
| Zhu Yi | b481de9 | 2007-09-25 17:54:57 -0700 | [diff] [blame] | 293 | { | 
 | 294 | 	return cpu_to_le16((u16)rate|flags); | 
 | 295 | } | 
 | 296 | #endif |