blob: 8dc3ea145c975a3eebfbb1510f30c9ffa7b48e06 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#include <linux/init.h>
2#include <linux/bitops.h>
3#include <linux/mm.h>
Yinghai Lu8d71a2e2008-09-07 17:58:53 -07004
Alan Cox8bdbd962009-07-04 00:35:45 +01005#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07006#include <asm/processor.h>
Andi Kleend3f7eae2007-08-10 22:31:07 +02007#include <asm/apic.h>
Yinghai Lu1f442d72009-03-07 23:46:26 -08008#include <asm/cpu.h>
Andreas Herrmann42937e82009-06-08 15:55:09 +02009#include <asm/pci-direct.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010
Yinghai Lu8d71a2e2008-09-07 17:58:53 -070011#ifdef CONFIG_X86_64
12# include <asm/numa_64.h>
13# include <asm/mmconfig.h>
14# include <asm/cacheflush.h>
15#endif
16
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include "cpu.h"
18
Yinghai Lu6c62aa42008-09-07 17:58:54 -070019#ifdef CONFIG_X86_32
Linus Torvalds1da177e2005-04-16 15:20:36 -070020/*
21 * B step AMD K6 before B 9730xxxx have hardware bugs that can cause
22 * misexecution of code under Linux. Owners of such processors should
23 * contact AMD for precise details and a CPU swap.
24 *
25 * See http://www.multimania.com/poulot/k6bug.html
26 * http://www.amd.com/K6/k6docs/revgd.html
27 *
28 * The following test is erm.. interesting. AMD neglected to up
29 * the chip setting when fixing the bug but they also tweaked some
30 * performance at the same time..
31 */
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010032
Linus Torvalds1da177e2005-04-16 15:20:36 -070033extern void vide(void);
34__asm__(".align 4\nvide: ret");
35
Yinghai Lu11fdd252008-09-07 17:58:50 -070036static void __cpuinit init_amd_k5(struct cpuinfo_x86 *c)
37{
38/*
39 * General Systems BIOSen alias the cpu frequency registers
40 * of the Elan at 0x000df000. Unfortuantly, one of the Linux
41 * drivers subsequently pokes it, and changes the CPU speed.
42 * Workaround : Remove the unneeded alias.
43 */
44#define CBAR (0xfffc) /* Configuration Base Address (32-bit) */
45#define CBAR_ENB (0x80000000)
46#define CBAR_KEY (0X000000CB)
47 if (c->x86_model == 9 || c->x86_model == 10) {
Alan Cox8bdbd962009-07-04 00:35:45 +010048 if (inl(CBAR) & CBAR_ENB)
49 outl(0 | CBAR_KEY, CBAR);
Yinghai Lu11fdd252008-09-07 17:58:50 -070050 }
51}
52
53
54static void __cpuinit init_amd_k6(struct cpuinfo_x86 *c)
55{
56 u32 l, h;
57 int mbytes = num_physpages >> (20-PAGE_SHIFT);
58
59 if (c->x86_model < 6) {
60 /* Based on AMD doc 20734R - June 2000 */
61 if (c->x86_model == 0) {
62 clear_cpu_cap(c, X86_FEATURE_APIC);
63 set_cpu_cap(c, X86_FEATURE_PGE);
64 }
65 return;
66 }
67
68 if (c->x86_model == 6 && c->x86_mask == 1) {
69 const int K6_BUG_LOOP = 1000000;
70 int n;
71 void (*f_vide)(void);
72 unsigned long d, d2;
73
74 printk(KERN_INFO "AMD K6 stepping B detected - ");
75
76 /*
77 * It looks like AMD fixed the 2.6.2 bug and improved indirect
78 * calls at the same time.
79 */
80
81 n = K6_BUG_LOOP;
82 f_vide = vide;
83 rdtscl(d);
84 while (n--)
85 f_vide();
86 rdtscl(d2);
87 d = d2-d;
88
89 if (d > 20*K6_BUG_LOOP)
Alan Cox8bdbd962009-07-04 00:35:45 +010090 printk(KERN_CONT
91 "system stability may be impaired when more than 32 MB are used.\n");
Yinghai Lu11fdd252008-09-07 17:58:50 -070092 else
Alan Cox8bdbd962009-07-04 00:35:45 +010093 printk(KERN_CONT "probably OK (after B9730xxxx).\n");
Yinghai Lu11fdd252008-09-07 17:58:50 -070094 printk(KERN_INFO "Please see http://membres.lycos.fr/poulot/k6bug.html\n");
95 }
96
97 /* K6 with old style WHCR */
98 if (c->x86_model < 8 ||
99 (c->x86_model == 8 && c->x86_mask < 8)) {
100 /* We can only write allocate on the low 508Mb */
101 if (mbytes > 508)
102 mbytes = 508;
103
104 rdmsr(MSR_K6_WHCR, l, h);
105 if ((l&0x0000FFFF) == 0) {
106 unsigned long flags;
107 l = (1<<0)|((mbytes/4)<<1);
108 local_irq_save(flags);
109 wbinvd();
110 wrmsr(MSR_K6_WHCR, l, h);
111 local_irq_restore(flags);
112 printk(KERN_INFO "Enabling old style K6 write allocation for %d Mb\n",
113 mbytes);
114 }
115 return;
116 }
117
118 if ((c->x86_model == 8 && c->x86_mask > 7) ||
119 c->x86_model == 9 || c->x86_model == 13) {
120 /* The more serious chips .. */
121
122 if (mbytes > 4092)
123 mbytes = 4092;
124
125 rdmsr(MSR_K6_WHCR, l, h);
126 if ((l&0xFFFF0000) == 0) {
127 unsigned long flags;
128 l = ((mbytes>>2)<<22)|(1<<16);
129 local_irq_save(flags);
130 wbinvd();
131 wrmsr(MSR_K6_WHCR, l, h);
132 local_irq_restore(flags);
133 printk(KERN_INFO "Enabling new style K6 write allocation for %d Mb\n",
134 mbytes);
135 }
136
137 return;
138 }
139
140 if (c->x86_model == 10) {
141 /* AMD Geode LX is model 10 */
142 /* placeholder for any needed mods */
143 return;
144 }
145}
146
Yinghai Lu1f442d72009-03-07 23:46:26 -0800147static void __cpuinit amd_k7_smp_check(struct cpuinfo_x86 *c)
148{
149#ifdef CONFIG_SMP
150 /* calling is from identify_secondary_cpu() ? */
151 if (c->cpu_index == boot_cpu_id)
152 return;
153
154 /*
155 * Certain Athlons might work (for various values of 'work') in SMP
156 * but they are not certified as MP capable.
157 */
158 /* Athlon 660/661 is valid. */
159 if ((c->x86_model == 6) && ((c->x86_mask == 0) ||
160 (c->x86_mask == 1)))
161 goto valid_k7;
162
163 /* Duron 670 is valid */
164 if ((c->x86_model == 7) && (c->x86_mask == 0))
165 goto valid_k7;
166
167 /*
168 * Athlon 662, Duron 671, and Athlon >model 7 have capability
169 * bit. It's worth noting that the A5 stepping (662) of some
170 * Athlon XP's have the MP bit set.
171 * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
172 * more.
173 */
174 if (((c->x86_model == 6) && (c->x86_mask >= 2)) ||
175 ((c->x86_model == 7) && (c->x86_mask >= 1)) ||
176 (c->x86_model > 7))
177 if (cpu_has_mp)
178 goto valid_k7;
179
180 /* If we get here, not a certified SMP capable AMD system. */
181
182 /*
183 * Don't taint if we are running SMP kernel on a single non-MP
184 * approved Athlon
185 */
186 WARN_ONCE(1, "WARNING: This combination of AMD"
Michael Tokarev7da8b6d2009-07-22 17:50:23 +0400187 " processors is not suitable for SMP.\n");
Yinghai Lu1f442d72009-03-07 23:46:26 -0800188 if (!test_taint(TAINT_UNSAFE_SMP))
189 add_taint(TAINT_UNSAFE_SMP);
190
191valid_k7:
192 ;
193#endif
194}
195
Yinghai Lu11fdd252008-09-07 17:58:50 -0700196static void __cpuinit init_amd_k7(struct cpuinfo_x86 *c)
197{
198 u32 l, h;
199
200 /*
201 * Bit 15 of Athlon specific MSR 15, needs to be 0
202 * to enable SSE on Palomino/Morgan/Barton CPU's.
203 * If the BIOS didn't enable it already, enable it here.
204 */
205 if (c->x86_model >= 6 && c->x86_model <= 10) {
206 if (!cpu_has(c, X86_FEATURE_XMM)) {
207 printk(KERN_INFO "Enabling disabled K7/SSE Support.\n");
208 rdmsr(MSR_K7_HWCR, l, h);
209 l &= ~0x00008000;
210 wrmsr(MSR_K7_HWCR, l, h);
211 set_cpu_cap(c, X86_FEATURE_XMM);
212 }
213 }
214
215 /*
216 * It's been determined by AMD that Athlons since model 8 stepping 1
217 * are more robust with CLK_CTL set to 200xxxxx instead of 600xxxxx
218 * As per AMD technical note 27212 0.2
219 */
220 if ((c->x86_model == 8 && c->x86_mask >= 1) || (c->x86_model > 8)) {
221 rdmsr(MSR_K7_CLK_CTL, l, h);
222 if ((l & 0xfff00000) != 0x20000000) {
Alan Cox8bdbd962009-07-04 00:35:45 +0100223 printk(KERN_INFO
224 "CPU: CLK_CTL MSR was %x. Reprogramming to %x\n",
225 l, ((l & 0x000fffff)|0x20000000));
Yinghai Lu11fdd252008-09-07 17:58:50 -0700226 wrmsr(MSR_K7_CLK_CTL, (l & 0x000fffff)|0x20000000, h);
227 }
228 }
229
230 set_cpu_cap(c, X86_FEATURE_K7);
Yinghai Lu1f442d72009-03-07 23:46:26 -0800231
232 amd_k7_smp_check(c);
Yinghai Lu11fdd252008-09-07 17:58:50 -0700233}
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700234#endif
235
236#if defined(CONFIG_NUMA) && defined(CONFIG_X86_64)
237static int __cpuinit nearby_node(int apicid)
238{
239 int i, node;
240
241 for (i = apicid - 1; i >= 0; i--) {
242 node = apicid_to_node[i];
243 if (node != NUMA_NO_NODE && node_online(node))
244 return node;
245 }
246 for (i = apicid + 1; i < MAX_LOCAL_APIC; i++) {
247 node = apicid_to_node[i];
248 if (node != NUMA_NO_NODE && node_online(node))
249 return node;
250 }
251 return first_node(node_online_map); /* Shouldn't happen */
252}
253#endif
Yinghai Lu11fdd252008-09-07 17:58:50 -0700254
255/*
Andreas Herrmann4a376ec2009-09-03 09:40:21 +0200256 * Fixup core topology information for AMD multi-node processors.
257 * Assumption 1: Number of cores in each internal node is the same.
258 * Assumption 2: Mixed systems with both single-node and dual-node
259 * processors are not supported.
260 */
261#ifdef CONFIG_X86_HT
262static void __cpuinit amd_fixup_dcm(struct cpuinfo_x86 *c)
263{
264#ifdef CONFIG_PCI
265 u32 t, cpn;
266 u8 n, n_id;
267 int cpu = smp_processor_id();
268
269 /* fixup topology information only once for a core */
270 if (cpu_has(c, X86_FEATURE_AMD_DCM))
271 return;
272
273 /* check for multi-node processor on boot cpu */
274 t = read_pci_config(0, 24, 3, 0xe8);
275 if (!(t & (1 << 29)))
276 return;
277
278 set_cpu_cap(c, X86_FEATURE_AMD_DCM);
279
280 /* cores per node: each internal node has half the number of cores */
281 cpn = c->x86_max_cores >> 1;
282
283 /* even-numbered NB_id of this dual-node processor */
284 n = c->phys_proc_id << 1;
285
286 /*
287 * determine internal node id and assign cores fifty-fifty to
288 * each node of the dual-node processor
289 */
290 t = read_pci_config(0, 24 + n, 3, 0xe8);
291 n = (t>>30) & 0x3;
292 if (n == 0) {
293 if (c->cpu_core_id < cpn)
294 n_id = 0;
295 else
296 n_id = 1;
297 } else {
298 if (c->cpu_core_id < cpn)
299 n_id = 1;
300 else
301 n_id = 0;
302 }
303
304 /* compute entire NodeID, use llc_shared_map to store sibling info */
305 per_cpu(cpu_llc_id, cpu) = (c->phys_proc_id << 1) + n_id;
306
307 /* fixup core id to be in range from 0 to cpn */
308 c->cpu_core_id = c->cpu_core_id % cpn;
309#endif
310}
311#endif
312
313/*
Yinghai Lu11fdd252008-09-07 17:58:50 -0700314 * On a AMD dual core setup the lower bits of the APIC id distingush the cores.
315 * Assumes number of cores is a power of two.
316 */
317static void __cpuinit amd_detect_cmp(struct cpuinfo_x86 *c)
318{
319#ifdef CONFIG_X86_HT
320 unsigned bits;
Andreas Herrmann99bd0c02009-06-19 10:59:09 +0200321 int cpu = smp_processor_id();
Yinghai Lu11fdd252008-09-07 17:58:50 -0700322
323 bits = c->x86_coreid_bits;
Yinghai Lu11fdd252008-09-07 17:58:50 -0700324 /* Low order bits define the core id (index of core in socket) */
325 c->cpu_core_id = c->initial_apicid & ((1 << bits)-1);
326 /* Convert the initial APIC ID into the socket ID */
327 c->phys_proc_id = c->initial_apicid >> bits;
Andreas Herrmann99bd0c02009-06-19 10:59:09 +0200328 /* use socket ID also for last level cache */
329 per_cpu(cpu_llc_id, cpu) = c->phys_proc_id;
Andreas Herrmann4a376ec2009-09-03 09:40:21 +0200330 /* fixup topology information on multi-node processors */
331 if ((c->x86 == 0x10) && (c->x86_model == 9))
332 amd_fixup_dcm(c);
Yinghai Lu11fdd252008-09-07 17:58:50 -0700333#endif
334}
335
Andreas Herrmann6a812692009-09-16 11:33:40 +0200336int amd_get_nb_id(int cpu)
337{
338 int id = 0;
339#ifdef CONFIG_SMP
340 id = per_cpu(cpu_llc_id, cpu);
341#endif
342 return id;
343}
344EXPORT_SYMBOL_GPL(amd_get_nb_id);
345
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700346static void __cpuinit srat_detect_node(struct cpuinfo_x86 *c)
347{
348#if defined(CONFIG_NUMA) && defined(CONFIG_X86_64)
349 int cpu = smp_processor_id();
350 int node;
Yinghai Lu0d96b9f2009-08-29 13:17:14 -0700351 unsigned apicid = c->apicid;
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700352
Andreas Herrmann4a376ec2009-09-03 09:40:21 +0200353 node = per_cpu(cpu_llc_id, cpu);
354
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700355 if (apicid_to_node[apicid] != NUMA_NO_NODE)
356 node = apicid_to_node[apicid];
357 if (!node_online(node)) {
358 /* Two possibilities here:
359 - The CPU is missing memory and no node was created.
360 In that case try picking one from a nearby CPU
361 - The APIC IDs differ from the HyperTransport node IDs
362 which the K8 northbridge parsing fills in.
363 Assume they are all increased by a constant offset,
364 but in the same order as the HT nodeids.
365 If that doesn't result in a usable node fall back to the
366 path for the previous case. */
367
368 int ht_nodeid = c->initial_apicid;
369
370 if (ht_nodeid >= 0 &&
371 apicid_to_node[ht_nodeid] != NUMA_NO_NODE)
372 node = apicid_to_node[ht_nodeid];
373 /* Pick a nearby node */
374 if (!node_online(node))
375 node = nearby_node(apicid);
376 }
377 numa_set_node(cpu, node);
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700378#endif
379}
380
Yinghai Lu11fdd252008-09-07 17:58:50 -0700381static void __cpuinit early_init_amd_mc(struct cpuinfo_x86 *c)
382{
383#ifdef CONFIG_X86_HT
384 unsigned bits, ecx;
385
386 /* Multi core CPU? */
387 if (c->extended_cpuid_level < 0x80000008)
388 return;
389
390 ecx = cpuid_ecx(0x80000008);
391
392 c->x86_max_cores = (ecx & 0xff) + 1;
393
394 /* CPU telling us the core id bits shift? */
395 bits = (ecx >> 12) & 0xF;
396
397 /* Otherwise recompute */
398 if (bits == 0) {
399 while ((1 << bits) < c->x86_max_cores)
400 bits++;
401 }
402
403 c->x86_coreid_bits = bits;
404#endif
405}
406
Thomas Petazzoni03ae5762008-02-15 12:00:23 +0100407static void __cpuinit early_init_amd(struct cpuinfo_x86 *c)
Andi Kleen2b16a232008-01-30 13:32:40 +0100408{
Yinghai Lu11fdd252008-09-07 17:58:50 -0700409 early_init_amd_mc(c);
410
Venki Pallipadi40fb1712008-11-17 16:11:37 -0800411 /*
412 * c->x86_power is 8000_0007 edx. Bit 8 is TSC runs at constant rate
413 * with P/T states and does not stop in deep C-states
414 */
415 if (c->x86_power & (1 << 8)) {
Yinghai Lue3224232008-09-06 01:52:28 -0700416 set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
Venki Pallipadi40fb1712008-11-17 16:11:37 -0800417 set_cpu_cap(c, X86_FEATURE_NONSTOP_TSC);
418 }
Yinghai Lu5fef55f2008-09-04 21:09:43 +0200419
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700420#ifdef CONFIG_X86_64
421 set_cpu_cap(c, X86_FEATURE_SYSCALL32);
422#else
Yinghai Lu5fef55f2008-09-04 21:09:43 +0200423 /* Set MTRR capability flag if appropriate */
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700424 if (c->x86 == 5)
425 if (c->x86_model == 13 || c->x86_model == 9 ||
426 (c->x86_model == 8 && c->x86_mask >= 8))
427 set_cpu_cap(c, X86_FEATURE_K6_MTRR);
428#endif
Andreas Herrmann42937e82009-06-08 15:55:09 +0200429#if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_PCI)
430 /* check CPU config space for extended APIC ID */
Jeremy Fitzhardinge2cb07862009-07-22 09:59:35 -0700431 if (cpu_has_apic && c->x86 >= 0xf) {
Andreas Herrmann42937e82009-06-08 15:55:09 +0200432 unsigned int val;
433 val = read_pci_config(0, 24, 0, 0x68);
434 if ((val & ((1 << 17) | (1 << 18))) == ((1 << 17) | (1 << 18)))
435 set_cpu_cap(c, X86_FEATURE_EXTD_APICID);
436 }
437#endif
Andi Kleen2b16a232008-01-30 13:32:40 +0100438}
439
Magnus Dammb4af3f72006-09-26 10:52:36 +0200440static void __cpuinit init_amd(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441{
Andi Kleen7d318d72005-09-29 22:05:55 +0200442#ifdef CONFIG_SMP
Andi Kleen3c92c2b2005-10-11 01:28:33 +0200443 unsigned long long value;
Andi Kleen7d318d72005-09-29 22:05:55 +0200444
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100445 /*
446 * Disable TLB flush filter by setting HWCR.FFDIS on K8
Andi Kleen7d318d72005-09-29 22:05:55 +0200447 * bit 6 of msr C001_0015
448 *
449 * Errata 63 for SH-B3 steppings
450 * Errata 122 for all steppings (F+ have it disabled by default)
451 */
Yinghai Lu11fdd252008-09-07 17:58:50 -0700452 if (c->x86 == 0xf) {
Andi Kleen7d318d72005-09-29 22:05:55 +0200453 rdmsrl(MSR_K7_HWCR, value);
454 value |= 1 << 6;
455 wrmsrl(MSR_K7_HWCR, value);
456 }
457#endif
458
Andi Kleen2b16a232008-01-30 13:32:40 +0100459 early_init_amd(c);
460
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461 /*
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100462 * Bit 31 in normal CPUID used for nonstandard 3DNow ID;
Ingo Molnar16282a82008-02-26 08:49:57 +0100463 * 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100464 */
Ingo Molnar16282a82008-02-26 08:49:57 +0100465 clear_cpu_cap(c, 0*32+31);
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100466
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700467#ifdef CONFIG_X86_64
468 /* On C+ stepping K8 rep microcode works well for copy/memset */
469 if (c->x86 == 0xf) {
470 u32 level;
471
472 level = cpuid_eax(1);
Alan Cox8bdbd962009-07-04 00:35:45 +0100473 if ((level >= 0x0f48 && level < 0x0f50) || level >= 0x0f58)
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700474 set_cpu_cap(c, X86_FEATURE_REP_GOOD);
Kevin Winchesterfbd8b182009-08-10 19:56:45 -0300475
476 /*
477 * Some BIOSes incorrectly force this feature, but only K8
478 * revision D (model = 0x14) and later actually support it.
Borislav Petkov6b0f43d2009-08-31 09:50:11 +0200479 * (AMD Erratum #110, docId: 25759).
Kevin Winchesterfbd8b182009-08-10 19:56:45 -0300480 */
Borislav Petkov6b0f43d2009-08-31 09:50:11 +0200481 if (c->x86_model < 0x14 && cpu_has(c, X86_FEATURE_LAHF_LM)) {
482 u64 val;
483
Kevin Winchesterfbd8b182009-08-10 19:56:45 -0300484 clear_cpu_cap(c, X86_FEATURE_LAHF_LM);
Borislav Petkov6b0f43d2009-08-31 09:50:11 +0200485 if (!rdmsrl_amd_safe(0xc001100d, &val)) {
486 val &= ~(1ULL << 32);
487 wrmsrl_amd_safe(0xc001100d, val);
488 }
489 }
490
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700491 }
492 if (c->x86 == 0x10 || c->x86 == 0x11)
493 set_cpu_cap(c, X86_FEATURE_REP_GOOD);
Yinghai Lu0d96b9f2009-08-29 13:17:14 -0700494
495 /* get apicid instead of initial apic id from cpuid */
496 c->apicid = hard_smp_processor_id();
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700497#else
498
499 /*
500 * FIXME: We should handle the K5 here. Set up the write
501 * range and also turn on MSR 83 bits 4 and 31 (write alloc,
502 * no bus pipeline)
503 */
504
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100505 switch (c->x86) {
506 case 4:
Yinghai Lu11fdd252008-09-07 17:58:50 -0700507 init_amd_k5(c);
508 break;
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100509 case 5:
Yinghai Lu11fdd252008-09-07 17:58:50 -0700510 init_amd_k6(c);
511 break;
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100512 case 6: /* An Athlon/Duron */
Yinghai Lu11fdd252008-09-07 17:58:50 -0700513 init_amd_k7(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514 break;
Andi Kleen67cddd92007-07-21 17:10:03 +0200515 }
Andi Kleen3556ddf2007-04-02 12:14:12 +0200516
Andi Kleenc12ceb72007-05-21 14:31:47 +0200517 /* K6s reports MCEs but don't actually have all the MSRs */
518 if (c->x86 < 6)
Ingo Molnar16282a82008-02-26 08:49:57 +0100519 clear_cpu_cap(c, X86_FEATURE_MCE);
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700520#endif
Andi Kleende421862008-01-30 13:32:37 +0100521
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700522 /* Enable workaround for FXSAVE leak */
Yinghai Lu11fdd252008-09-07 17:58:50 -0700523 if (c->x86 >= 6)
524 set_cpu_cap(c, X86_FEATURE_FXSAVE_LEAK);
525
526 if (!c->x86_model_id[0]) {
527 switch (c->x86) {
528 case 0xf:
529 /* Should distinguish Models here, but this is only
530 a fallback anyways. */
531 strcpy(c->x86_model_id, "Hammer");
532 break;
533 }
534 }
535
Borislav Petkov27c13ec2009-11-21 14:01:45 +0100536 cpu_detect_cache_sizes(c);
Yinghai Lu11fdd252008-09-07 17:58:50 -0700537
538 /* Multi core CPU? */
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700539 if (c->extended_cpuid_level >= 0x80000008) {
Yinghai Lu11fdd252008-09-07 17:58:50 -0700540 amd_detect_cmp(c);
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700541 srat_detect_node(c);
542 }
Yinghai Lu11fdd252008-09-07 17:58:50 -0700543
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700544#ifdef CONFIG_X86_32
Yinghai Lu11fdd252008-09-07 17:58:50 -0700545 detect_ht(c);
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700546#endif
Yinghai Lu11fdd252008-09-07 17:58:50 -0700547
548 if (c->extended_cpuid_level >= 0x80000006) {
549 if ((c->x86 >= 0x0f) && (cpuid_edx(0x80000006) & 0xf000))
550 num_cache_leaves = 4;
551 else
552 num_cache_leaves = 3;
553 }
554
555 if (c->x86 >= 0xf && c->x86 <= 0x11)
556 set_cpu_cap(c, X86_FEATURE_K8);
557
558 if (cpu_has_xmm2) {
559 /* MFENCE stops RDTSC speculation */
Ingo Molnar16282a82008-02-26 08:49:57 +0100560 set_cpu_cap(c, X86_FEATURE_MFENCE_RDTSC);
Yinghai Lu11fdd252008-09-07 17:58:50 -0700561 }
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700562
563#ifdef CONFIG_X86_64
564 if (c->x86 == 0x10) {
565 /* do this for boot cpu */
566 if (c == &boot_cpu_data)
567 check_enable_amd_mmconf_dmi();
568
569 fam10h_check_enable_mmcfg();
570 }
571
572 if (c == &boot_cpu_data && c->x86 >= 0xf && c->x86 <= 0x11) {
573 unsigned long long tseg;
574
575 /*
576 * Split up direct mapping around the TSEG SMM area.
577 * Don't do it for gbpages because there seems very little
578 * benefit in doing so.
579 */
580 if (!rdmsrl_safe(MSR_K8_TSEG_ADDR, &tseg)) {
Alan Cox8bdbd962009-07-04 00:35:45 +0100581 printk(KERN_DEBUG "tseg: %010llx\n", tseg);
582 if ((tseg>>PMD_SHIFT) <
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700583 (max_low_pfn_mapped>>(PMD_SHIFT-PAGE_SHIFT)) ||
Alan Cox8bdbd962009-07-04 00:35:45 +0100584 ((tseg>>PMD_SHIFT) <
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700585 (max_pfn_mapped>>(PMD_SHIFT-PAGE_SHIFT)) &&
Alan Cox8bdbd962009-07-04 00:35:45 +0100586 (tseg>>PMD_SHIFT) >= (1ULL<<(32 - PMD_SHIFT))))
587 set_memory_4k((unsigned long)__va(tseg), 1);
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700588 }
589 }
590#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591}
592
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700593#ifdef CONFIG_X86_32
Alan Cox8bdbd962009-07-04 00:35:45 +0100594static unsigned int __cpuinit amd_size_cache(struct cpuinfo_x86 *c,
595 unsigned int size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596{
597 /* AMD errata T13 (order #21922) */
598 if ((c->x86 == 6)) {
Alan Cox8bdbd962009-07-04 00:35:45 +0100599 /* Duron Rev A0 */
600 if (c->x86_model == 3 && c->x86_mask == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601 size = 64;
Alan Cox8bdbd962009-07-04 00:35:45 +0100602 /* Tbird rev A1/A2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603 if (c->x86_model == 4 &&
Alan Cox8bdbd962009-07-04 00:35:45 +0100604 (c->x86_mask == 0 || c->x86_mask == 1))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605 size = 256;
606 }
607 return size;
608}
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700609#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610
Jan Beulich02dde8b2009-03-12 12:08:49 +0000611static const struct cpu_dev __cpuinitconst amd_cpu_dev = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612 .c_vendor = "AMD",
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100613 .c_ident = { "AuthenticAMD" },
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700614#ifdef CONFIG_X86_32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615 .c_models = {
616 { .vendor = X86_VENDOR_AMD, .family = 4, .model_names =
617 {
618 [3] = "486 DX/2",
619 [7] = "486 DX/2-WB",
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100620 [8] = "486 DX/4",
621 [9] = "486 DX/4-WB",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622 [14] = "Am5x86-WT",
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100623 [15] = "Am5x86-WB"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624 }
625 },
626 },
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700627 .c_size_cache = amd_size_cache,
628#endif
Thomas Petazzoni03ae5762008-02-15 12:00:23 +0100629 .c_early_init = early_init_amd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630 .c_init = init_amd,
Yinghai Lu10a434f2008-09-04 21:09:45 +0200631 .c_x86_vendor = X86_VENDOR_AMD,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632};
633
Yinghai Lu10a434f2008-09-04 21:09:45 +0200634cpu_dev_register(amd_cpu_dev);