| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1 | /* | 
|  | 2 | * Copyright 2008 Advanced Micro Devices, Inc. | 
|  | 3 | * Copyright 2008 Red Hat Inc. | 
|  | 4 | * Copyright 2009 Jerome Glisse. | 
|  | 5 | * | 
|  | 6 | * Permission is hereby granted, free of charge, to any person obtaining a | 
|  | 7 | * copy of this software and associated documentation files (the "Software"), | 
|  | 8 | * to deal in the Software without restriction, including without limitation | 
|  | 9 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, | 
|  | 10 | * and/or sell copies of the Software, and to permit persons to whom the | 
|  | 11 | * Software is furnished to do so, subject to the following conditions: | 
|  | 12 | * | 
|  | 13 | * The above copyright notice and this permission notice shall be included in | 
|  | 14 | * all copies or substantial portions of the Software. | 
|  | 15 | * | 
|  | 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | 
|  | 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | 
|  | 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL | 
|  | 19 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR | 
|  | 20 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, | 
|  | 21 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR | 
|  | 22 | * OTHER DEALINGS IN THE SOFTWARE. | 
|  | 23 | * | 
|  | 24 | * Authors: Dave Airlie | 
|  | 25 | *          Alex Deucher | 
|  | 26 | *          Jerome Glisse | 
|  | 27 | */ | 
|  | 28 | #include <linux/seq_file.h> | 
|  | 29 | #include "drmP.h" | 
|  | 30 | #include "radeon_reg.h" | 
|  | 31 | #include "radeon.h" | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 32 | #include "atom.h" | 
| Jerome Glisse | 905b682 | 2009-09-09 22:24:20 +0200 | [diff] [blame] | 33 | #include "r420d.h" | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 34 |  | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 35 | int r420_mc_init(struct radeon_device *rdev) | 
|  | 36 | { | 
|  | 37 | int r; | 
|  | 38 |  | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 39 | /* Setup GPU memory space */ | 
|  | 40 | rdev->mc.vram_location = 0xFFFFFFFFUL; | 
|  | 41 | rdev->mc.gtt_location = 0xFFFFFFFFUL; | 
|  | 42 | if (rdev->flags & RADEON_IS_AGP) { | 
|  | 43 | r = radeon_agp_init(rdev); | 
|  | 44 | if (r) { | 
|  | 45 | printk(KERN_WARNING "[drm] Disabling AGP\n"); | 
|  | 46 | rdev->flags &= ~RADEON_IS_AGP; | 
|  | 47 | rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024; | 
|  | 48 | } else { | 
|  | 49 | rdev->mc.gtt_location = rdev->mc.agp_base; | 
|  | 50 | } | 
|  | 51 | } | 
|  | 52 | r = radeon_mc_setup(rdev); | 
|  | 53 | if (r) { | 
|  | 54 | return r; | 
|  | 55 | } | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 56 | return 0; | 
|  | 57 | } | 
|  | 58 |  | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 59 | void r420_pipes_init(struct radeon_device *rdev) | 
|  | 60 | { | 
|  | 61 | unsigned tmp; | 
|  | 62 | unsigned gb_pipe_select; | 
|  | 63 | unsigned num_pipes; | 
|  | 64 |  | 
|  | 65 | /* GA_ENHANCE workaround TCL deadlock issue */ | 
|  | 66 | WREG32(0x4274, (1 << 0) | (1 << 1) | (1 << 2) | (1 << 3)); | 
| Dave Airlie | 18a4cd2e | 2009-09-21 14:15:10 +1000 | [diff] [blame] | 67 | /* add idle wait as per freedesktop.org bug 24041 */ | 
|  | 68 | if (r100_gui_wait_for_idle(rdev)) { | 
|  | 69 | printk(KERN_WARNING "Failed to wait GUI idle while " | 
|  | 70 | "programming pipes. Bad things might happen.\n"); | 
|  | 71 | } | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 72 | /* get max number of pipes */ | 
|  | 73 | gb_pipe_select = RREG32(0x402C); | 
|  | 74 | num_pipes = ((gb_pipe_select >> 12) & 3) + 1; | 
|  | 75 | rdev->num_gb_pipes = num_pipes; | 
|  | 76 | tmp = 0; | 
|  | 77 | switch (num_pipes) { | 
|  | 78 | default: | 
|  | 79 | /* force to 1 pipe */ | 
|  | 80 | num_pipes = 1; | 
|  | 81 | case 1: | 
|  | 82 | tmp = (0 << 1); | 
|  | 83 | break; | 
|  | 84 | case 2: | 
|  | 85 | tmp = (3 << 1); | 
|  | 86 | break; | 
|  | 87 | case 3: | 
|  | 88 | tmp = (6 << 1); | 
|  | 89 | break; | 
|  | 90 | case 4: | 
|  | 91 | tmp = (7 << 1); | 
|  | 92 | break; | 
|  | 93 | } | 
|  | 94 | WREG32(0x42C8, (1 << num_pipes) - 1); | 
|  | 95 | /* Sub pixel 1/12 so we can have 4K rendering according to doc */ | 
|  | 96 | tmp |= (1 << 4) | (1 << 0); | 
|  | 97 | WREG32(0x4018, tmp); | 
|  | 98 | if (r100_gui_wait_for_idle(rdev)) { | 
|  | 99 | printk(KERN_WARNING "Failed to wait GUI idle while " | 
|  | 100 | "programming pipes. Bad things might happen.\n"); | 
|  | 101 | } | 
|  | 102 |  | 
|  | 103 | tmp = RREG32(0x170C); | 
|  | 104 | WREG32(0x170C, tmp | (1 << 31)); | 
|  | 105 |  | 
|  | 106 | WREG32(R300_RB2D_DSTCACHE_MODE, | 
|  | 107 | RREG32(R300_RB2D_DSTCACHE_MODE) | | 
|  | 108 | R300_DC_AUTOFLUSH_ENABLE | | 
|  | 109 | R300_DC_DC_DISABLE_IGNORE_PE); | 
|  | 110 |  | 
|  | 111 | if (r100_gui_wait_for_idle(rdev)) { | 
|  | 112 | printk(KERN_WARNING "Failed to wait GUI idle while " | 
|  | 113 | "programming pipes. Bad things might happen.\n"); | 
|  | 114 | } | 
| Alex Deucher | f779b3e | 2009-08-19 19:11:39 -0400 | [diff] [blame] | 115 |  | 
|  | 116 | if (rdev->family == CHIP_RV530) { | 
|  | 117 | tmp = RREG32(RV530_GB_PIPE_SELECT2); | 
|  | 118 | if ((tmp & 3) == 3) | 
|  | 119 | rdev->num_z_pipes = 2; | 
|  | 120 | else | 
|  | 121 | rdev->num_z_pipes = 1; | 
|  | 122 | } else | 
|  | 123 | rdev->num_z_pipes = 1; | 
|  | 124 |  | 
|  | 125 | DRM_INFO("radeon: %d quad pipes, %d z pipes initialized.\n", | 
|  | 126 | rdev->num_gb_pipes, rdev->num_z_pipes); | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 127 | } | 
|  | 128 |  | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 129 | u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg) | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 130 | { | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 131 | u32 r; | 
|  | 132 |  | 
|  | 133 | WREG32(R_0001F8_MC_IND_INDEX, S_0001F8_MC_IND_ADDR(reg)); | 
|  | 134 | r = RREG32(R_0001FC_MC_IND_DATA); | 
|  | 135 | return r; | 
|  | 136 | } | 
|  | 137 |  | 
|  | 138 | void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v) | 
|  | 139 | { | 
|  | 140 | WREG32(R_0001F8_MC_IND_INDEX, S_0001F8_MC_IND_ADDR(reg) | | 
|  | 141 | S_0001F8_MC_IND_WR_EN(1)); | 
|  | 142 | WREG32(R_0001FC_MC_IND_DATA, v); | 
|  | 143 | } | 
|  | 144 |  | 
|  | 145 | static void r420_debugfs(struct radeon_device *rdev) | 
|  | 146 | { | 
|  | 147 | if (r100_debugfs_rbbm_init(rdev)) { | 
|  | 148 | DRM_ERROR("Failed to register debugfs file for RBBM !\n"); | 
|  | 149 | } | 
|  | 150 | if (r420_debugfs_pipes_info_init(rdev)) { | 
|  | 151 | DRM_ERROR("Failed to register debugfs file for pipes !\n"); | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 152 | } | 
|  | 153 | } | 
|  | 154 |  | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 155 | static void r420_clock_resume(struct radeon_device *rdev) | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 156 | { | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 157 | u32 sclk_cntl; | 
| Jerome Glisse | ca6ffc6 | 2009-10-01 10:20:52 +0200 | [diff] [blame] | 158 |  | 
|  | 159 | if (radeon_dynclks != -1 && radeon_dynclks) | 
|  | 160 | radeon_atom_set_clock_gating(rdev, 1); | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 161 | sclk_cntl = RREG32_PLL(R_00000D_SCLK_CNTL); | 
|  | 162 | sclk_cntl |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1); | 
|  | 163 | if (rdev->family == CHIP_R420) | 
|  | 164 | sclk_cntl |= S_00000D_FORCE_PX(1) | S_00000D_FORCE_TX(1); | 
|  | 165 | WREG32_PLL(R_00000D_SCLK_CNTL, sclk_cntl); | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 166 | } | 
|  | 167 |  | 
| Dave Airlie | fc30b8e | 2009-09-18 15:19:37 +1000 | [diff] [blame] | 168 | static int r420_startup(struct radeon_device *rdev) | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 169 | { | 
|  | 170 | int r; | 
|  | 171 |  | 
| Alex Deucher | 92cde00 | 2009-12-04 10:55:12 -0500 | [diff] [blame] | 172 | /* set common regs */ | 
|  | 173 | r100_set_common_regs(rdev); | 
|  | 174 | /* program mc */ | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 175 | r300_mc_program(rdev); | 
| Jerome Glisse | ca6ffc6 | 2009-10-01 10:20:52 +0200 | [diff] [blame] | 176 | /* Resume clock */ | 
|  | 177 | r420_clock_resume(rdev); | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 178 | /* Initialize GART (initialize after TTM so we can allocate | 
|  | 179 | * memory through TTM but finalize after TTM) */ | 
| Jerome Glisse | 4aac047 | 2009-09-14 18:29:49 +0200 | [diff] [blame] | 180 | if (rdev->flags & RADEON_IS_PCIE) { | 
|  | 181 | r = rv370_pcie_gart_enable(rdev); | 
|  | 182 | if (r) | 
|  | 183 | return r; | 
|  | 184 | } | 
|  | 185 | if (rdev->flags & RADEON_IS_PCI) { | 
|  | 186 | r = r100_pci_gart_enable(rdev); | 
|  | 187 | if (r) | 
|  | 188 | return r; | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 189 | } | 
|  | 190 | r420_pipes_init(rdev); | 
|  | 191 | /* Enable IRQ */ | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 192 | r100_irq_set(rdev); | 
|  | 193 | /* 1M ring buffer */ | 
|  | 194 | r = r100_cp_init(rdev, 1024 * 1024); | 
|  | 195 | if (r) { | 
|  | 196 | dev_err(rdev->dev, "failled initializing CP (%d).\n", r); | 
|  | 197 | return r; | 
|  | 198 | } | 
|  | 199 | r = r100_wb_init(rdev); | 
|  | 200 | if (r) { | 
|  | 201 | dev_err(rdev->dev, "failled initializing WB (%d).\n", r); | 
|  | 202 | } | 
|  | 203 | r = r100_ib_init(rdev); | 
|  | 204 | if (r) { | 
|  | 205 | dev_err(rdev->dev, "failled initializing IB (%d).\n", r); | 
|  | 206 | return r; | 
|  | 207 | } | 
|  | 208 | return 0; | 
|  | 209 | } | 
|  | 210 |  | 
| Dave Airlie | fc30b8e | 2009-09-18 15:19:37 +1000 | [diff] [blame] | 211 | int r420_resume(struct radeon_device *rdev) | 
|  | 212 | { | 
|  | 213 | /* Make sur GART are not working */ | 
|  | 214 | if (rdev->flags & RADEON_IS_PCIE) | 
|  | 215 | rv370_pcie_gart_disable(rdev); | 
|  | 216 | if (rdev->flags & RADEON_IS_PCI) | 
|  | 217 | r100_pci_gart_disable(rdev); | 
|  | 218 | /* Resume clock before doing reset */ | 
|  | 219 | r420_clock_resume(rdev); | 
|  | 220 | /* Reset gpu before posting otherwise ATOM will enter infinite loop */ | 
|  | 221 | if (radeon_gpu_reset(rdev)) { | 
|  | 222 | dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", | 
|  | 223 | RREG32(R_000E40_RBBM_STATUS), | 
|  | 224 | RREG32(R_0007C0_CP_STAT)); | 
|  | 225 | } | 
|  | 226 | /* check if cards are posted or not */ | 
|  | 227 | if (rdev->is_atom_bios) { | 
|  | 228 | atom_asic_init(rdev->mode_info.atom_context); | 
|  | 229 | } else { | 
|  | 230 | radeon_combios_asic_init(rdev->ddev); | 
|  | 231 | } | 
|  | 232 | /* Resume clock after posting */ | 
|  | 233 | r420_clock_resume(rdev); | 
| Dave Airlie | 550e2d9 | 2009-12-09 14:15:38 +1000 | [diff] [blame] | 234 | /* Initialize surface registers */ | 
|  | 235 | radeon_surface_init(rdev); | 
| Dave Airlie | fc30b8e | 2009-09-18 15:19:37 +1000 | [diff] [blame] | 236 | return r420_startup(rdev); | 
|  | 237 | } | 
|  | 238 |  | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 239 | int r420_suspend(struct radeon_device *rdev) | 
|  | 240 | { | 
|  | 241 | r100_cp_disable(rdev); | 
|  | 242 | r100_wb_disable(rdev); | 
|  | 243 | r100_irq_disable(rdev); | 
| Jerome Glisse | 4aac047 | 2009-09-14 18:29:49 +0200 | [diff] [blame] | 244 | if (rdev->flags & RADEON_IS_PCIE) | 
|  | 245 | rv370_pcie_gart_disable(rdev); | 
|  | 246 | if (rdev->flags & RADEON_IS_PCI) | 
|  | 247 | r100_pci_gart_disable(rdev); | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 248 | return 0; | 
|  | 249 | } | 
|  | 250 |  | 
|  | 251 | void r420_fini(struct radeon_device *rdev) | 
|  | 252 | { | 
|  | 253 | r100_cp_fini(rdev); | 
|  | 254 | r100_wb_fini(rdev); | 
|  | 255 | r100_ib_fini(rdev); | 
|  | 256 | radeon_gem_fini(rdev); | 
| Jerome Glisse | 4aac047 | 2009-09-14 18:29:49 +0200 | [diff] [blame] | 257 | if (rdev->flags & RADEON_IS_PCIE) | 
|  | 258 | rv370_pcie_gart_fini(rdev); | 
|  | 259 | if (rdev->flags & RADEON_IS_PCI) | 
|  | 260 | r100_pci_gart_fini(rdev); | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 261 | radeon_agp_fini(rdev); | 
|  | 262 | radeon_irq_kms_fini(rdev); | 
|  | 263 | radeon_fence_driver_fini(rdev); | 
| Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 264 | radeon_bo_fini(rdev); | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 265 | if (rdev->is_atom_bios) { | 
|  | 266 | radeon_atombios_fini(rdev); | 
|  | 267 | } else { | 
|  | 268 | radeon_combios_fini(rdev); | 
|  | 269 | } | 
|  | 270 | kfree(rdev->bios); | 
|  | 271 | rdev->bios = NULL; | 
|  | 272 | } | 
|  | 273 |  | 
|  | 274 | int r420_init(struct radeon_device *rdev) | 
|  | 275 | { | 
|  | 276 | int r; | 
|  | 277 |  | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 278 | /* Initialize scratch registers */ | 
|  | 279 | radeon_scratch_init(rdev); | 
|  | 280 | /* Initialize surface registers */ | 
|  | 281 | radeon_surface_init(rdev); | 
|  | 282 | /* TODO: disable VGA need to use VGA request */ | 
|  | 283 | /* BIOS*/ | 
|  | 284 | if (!radeon_get_bios(rdev)) { | 
|  | 285 | if (ASIC_IS_AVIVO(rdev)) | 
|  | 286 | return -EINVAL; | 
|  | 287 | } | 
|  | 288 | if (rdev->is_atom_bios) { | 
|  | 289 | r = radeon_atombios_init(rdev); | 
|  | 290 | if (r) { | 
|  | 291 | return r; | 
|  | 292 | } | 
|  | 293 | } else { | 
|  | 294 | r = radeon_combios_init(rdev); | 
|  | 295 | if (r) { | 
|  | 296 | return r; | 
|  | 297 | } | 
|  | 298 | } | 
|  | 299 | /* Reset gpu before posting otherwise ATOM will enter infinite loop */ | 
|  | 300 | if (radeon_gpu_reset(rdev)) { | 
|  | 301 | dev_warn(rdev->dev, | 
|  | 302 | "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", | 
|  | 303 | RREG32(R_000E40_RBBM_STATUS), | 
|  | 304 | RREG32(R_0007C0_CP_STAT)); | 
|  | 305 | } | 
|  | 306 | /* check if cards are posted or not */ | 
| Dave Airlie | 72542d7 | 2009-12-01 14:06:31 +1000 | [diff] [blame] | 307 | if (radeon_boot_test_post_card(rdev) == false) | 
|  | 308 | return -EINVAL; | 
|  | 309 |  | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 310 | /* Initialize clocks */ | 
|  | 311 | radeon_get_clock_info(rdev->ddev); | 
| Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 312 | /* Initialize power management */ | 
|  | 313 | radeon_pm_init(rdev); | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 314 | /* Get vram informations */ | 
|  | 315 | r300_vram_info(rdev); | 
|  | 316 | /* Initialize memory controller (also test AGP) */ | 
|  | 317 | r = r420_mc_init(rdev); | 
|  | 318 | if (r) { | 
|  | 319 | return r; | 
|  | 320 | } | 
|  | 321 | r420_debugfs(rdev); | 
|  | 322 | /* Fence driver */ | 
|  | 323 | r = radeon_fence_driver_init(rdev); | 
|  | 324 | if (r) { | 
|  | 325 | return r; | 
|  | 326 | } | 
|  | 327 | r = radeon_irq_kms_init(rdev); | 
|  | 328 | if (r) { | 
|  | 329 | return r; | 
|  | 330 | } | 
|  | 331 | /* Memory manager */ | 
| Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 332 | r = radeon_bo_init(rdev); | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 333 | if (r) { | 
|  | 334 | return r; | 
|  | 335 | } | 
| Dave Airlie | 17e15b0 | 2009-11-05 15:36:53 +1000 | [diff] [blame] | 336 | if (rdev->family == CHIP_R420) | 
|  | 337 | r100_enable_bm(rdev); | 
|  | 338 |  | 
| Jerome Glisse | 4aac047 | 2009-09-14 18:29:49 +0200 | [diff] [blame] | 339 | if (rdev->flags & RADEON_IS_PCIE) { | 
|  | 340 | r = rv370_pcie_gart_init(rdev); | 
|  | 341 | if (r) | 
|  | 342 | return r; | 
|  | 343 | } | 
|  | 344 | if (rdev->flags & RADEON_IS_PCI) { | 
|  | 345 | r = r100_pci_gart_init(rdev); | 
|  | 346 | if (r) | 
|  | 347 | return r; | 
|  | 348 | } | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 349 | r300_set_reg_safe(rdev); | 
| Jerome Glisse | 733289c | 2009-09-16 15:24:21 +0200 | [diff] [blame] | 350 | rdev->accel_working = true; | 
| Dave Airlie | fc30b8e | 2009-09-18 15:19:37 +1000 | [diff] [blame] | 351 | r = r420_startup(rdev); | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 352 | if (r) { | 
|  | 353 | /* Somethings want wront with the accel init stop accel */ | 
|  | 354 | dev_err(rdev->dev, "Disabling GPU acceleration\n"); | 
|  | 355 | r420_suspend(rdev); | 
|  | 356 | r100_cp_fini(rdev); | 
|  | 357 | r100_wb_fini(rdev); | 
|  | 358 | r100_ib_fini(rdev); | 
| Jerome Glisse | 4aac047 | 2009-09-14 18:29:49 +0200 | [diff] [blame] | 359 | if (rdev->flags & RADEON_IS_PCIE) | 
|  | 360 | rv370_pcie_gart_fini(rdev); | 
|  | 361 | if (rdev->flags & RADEON_IS_PCI) | 
|  | 362 | r100_pci_gart_fini(rdev); | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 363 | radeon_agp_fini(rdev); | 
|  | 364 | radeon_irq_kms_fini(rdev); | 
| Jerome Glisse | 733289c | 2009-09-16 15:24:21 +0200 | [diff] [blame] | 365 | rdev->accel_working = false; | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 366 | } | 
|  | 367 | return 0; | 
|  | 368 | } | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 369 |  | 
|  | 370 | /* | 
|  | 371 | * Debugfs info | 
|  | 372 | */ | 
|  | 373 | #if defined(CONFIG_DEBUG_FS) | 
|  | 374 | static int r420_debugfs_pipes_info(struct seq_file *m, void *data) | 
|  | 375 | { | 
|  | 376 | struct drm_info_node *node = (struct drm_info_node *) m->private; | 
|  | 377 | struct drm_device *dev = node->minor->dev; | 
|  | 378 | struct radeon_device *rdev = dev->dev_private; | 
|  | 379 | uint32_t tmp; | 
|  | 380 |  | 
|  | 381 | tmp = RREG32(R400_GB_PIPE_SELECT); | 
|  | 382 | seq_printf(m, "GB_PIPE_SELECT 0x%08x\n", tmp); | 
|  | 383 | tmp = RREG32(R300_GB_TILE_CONFIG); | 
|  | 384 | seq_printf(m, "GB_TILE_CONFIG 0x%08x\n", tmp); | 
|  | 385 | tmp = RREG32(R300_DST_PIPE_CONFIG); | 
|  | 386 | seq_printf(m, "DST_PIPE_CONFIG 0x%08x\n", tmp); | 
|  | 387 | return 0; | 
|  | 388 | } | 
|  | 389 |  | 
|  | 390 | static struct drm_info_list r420_pipes_info_list[] = { | 
|  | 391 | {"r420_pipes_info", r420_debugfs_pipes_info, 0, NULL}, | 
|  | 392 | }; | 
|  | 393 | #endif | 
|  | 394 |  | 
|  | 395 | int r420_debugfs_pipes_info_init(struct radeon_device *rdev) | 
|  | 396 | { | 
|  | 397 | #if defined(CONFIG_DEBUG_FS) | 
|  | 398 | return radeon_debugfs_add_files(rdev, r420_pipes_info_list, 1); | 
|  | 399 | #else | 
|  | 400 | return 0; | 
|  | 401 | #endif | 
|  | 402 | } |