| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 1 | /******************************************************************************* | 
 | 2 |  | 
 | 3 |   Intel(R) Gigabit Ethernet Linux driver | 
| Alexander Duyck | 86d5d38 | 2009-02-06 23:23:12 +0000 | [diff] [blame] | 4 |   Copyright(c) 2007-2009 Intel Corporation. | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 5 |  | 
 | 6 |   This program is free software; you can redistribute it and/or modify it | 
 | 7 |   under the terms and conditions of the GNU General Public License, | 
 | 8 |   version 2, as published by the Free Software Foundation. | 
 | 9 |  | 
 | 10 |   This program is distributed in the hope it will be useful, but WITHOUT | 
 | 11 |   ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | 
 | 12 |   FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for | 
 | 13 |   more details. | 
 | 14 |  | 
 | 15 |   You should have received a copy of the GNU General Public License along with | 
 | 16 |   this program; if not, write to the Free Software Foundation, Inc., | 
 | 17 |   51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA. | 
 | 18 |  | 
 | 19 |   The full GNU General Public License is included in this distribution in | 
 | 20 |   the file called "COPYING". | 
 | 21 |  | 
 | 22 |   Contact Information: | 
 | 23 |   e1000-devel Mailing List <e1000-devel@lists.sourceforge.net> | 
 | 24 |   Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 | 
 | 25 |  | 
 | 26 | *******************************************************************************/ | 
 | 27 |  | 
 | 28 | #ifndef _E1000_DEFINES_H_ | 
 | 29 | #define _E1000_DEFINES_H_ | 
 | 30 |  | 
 | 31 | /* Number of Transmit and Receive Descriptors must be a multiple of 8 */ | 
 | 32 | #define REQ_TX_DESCRIPTOR_MULTIPLE  8 | 
 | 33 | #define REQ_RX_DESCRIPTOR_MULTIPLE  8 | 
 | 34 |  | 
 | 35 | /* Definitions for power management and wakeup registers */ | 
 | 36 | /* Wake Up Control */ | 
 | 37 | #define E1000_WUC_PME_EN     0x00000002 /* PME Enable */ | 
 | 38 |  | 
 | 39 | /* Wake Up Filter Control */ | 
 | 40 | #define E1000_WUFC_LNKC 0x00000001 /* Link Status Change Wakeup Enable */ | 
 | 41 | #define E1000_WUFC_MAG  0x00000002 /* Magic Packet Wakeup Enable */ | 
 | 42 | #define E1000_WUFC_EX   0x00000004 /* Directed Exact Wakeup Enable */ | 
 | 43 | #define E1000_WUFC_MC   0x00000008 /* Directed Multicast Wakeup Enable */ | 
 | 44 | #define E1000_WUFC_BC   0x00000010 /* Broadcast Wakeup Enable */ | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 45 |  | 
 | 46 | /* Extended Device Control */ | 
| Alexander Duyck | 2fb02a2 | 2009-09-14 08:22:54 +0000 | [diff] [blame] | 47 | #define E1000_CTRL_EXT_SDP3_DATA 0x00000080 /* Value of SW Defineable Pin 3 */ | 
| Alexander Duyck | 4ae196d | 2009-02-19 20:40:07 -0800 | [diff] [blame] | 48 | /* Physical Func Reset Done Indication */ | 
 | 49 | #define E1000_CTRL_EXT_PFRSTD    0x00004000 | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 50 | #define E1000_CTRL_EXT_LINK_MODE_MASK 0x00C00000 | 
 | 51 | #define E1000_CTRL_EXT_LINK_MODE_PCIE_SERDES  0x00C00000 | 
| Alexander Duyck | bb2ac47 | 2009-11-19 12:42:01 +0000 | [diff] [blame] | 52 | #define E1000_CTRL_EXT_LINK_MODE_1000BASE_KX  0x00400000 | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 53 | #define E1000_CTRL_EXT_LINK_MODE_SGMII   0x00800000 | 
 | 54 | #define E1000_CTRL_EXT_EIAME          0x01000000 | 
 | 55 | #define E1000_CTRL_EXT_IRCA           0x00000001 | 
 | 56 | /* Interrupt delay cancellation */ | 
 | 57 | /* Driver loaded bit for FW */ | 
 | 58 | #define E1000_CTRL_EXT_DRV_LOAD       0x10000000 | 
 | 59 | /* Interrupt acknowledge Auto-mask */ | 
 | 60 | /* Clear Interrupt timers after IMS clear */ | 
 | 61 | /* packet buffer parity error detection enabled */ | 
 | 62 | /* descriptor FIFO parity error detection enable */ | 
 | 63 | #define E1000_CTRL_EXT_PBA_CLR        0x80000000 /* PBA Clear */ | 
 | 64 | #define E1000_I2CCMD_REG_ADDR_SHIFT   16 | 
 | 65 | #define E1000_I2CCMD_PHY_ADDR_SHIFT   24 | 
 | 66 | #define E1000_I2CCMD_OPCODE_READ      0x08000000 | 
 | 67 | #define E1000_I2CCMD_OPCODE_WRITE     0x00000000 | 
 | 68 | #define E1000_I2CCMD_READY            0x20000000 | 
 | 69 | #define E1000_I2CCMD_ERROR            0x80000000 | 
 | 70 | #define E1000_MAX_SGMII_PHY_REG_ADDR  255 | 
 | 71 | #define E1000_I2CCMD_PHY_TIMEOUT      200 | 
| Alexander Duyck | 2d064c0 | 2008-07-08 15:10:12 -0700 | [diff] [blame] | 72 | #define E1000_IVAR_VALID              0x80 | 
 | 73 | #define E1000_GPIE_NSICR              0x00000001 | 
 | 74 | #define E1000_GPIE_MSIX_MODE          0x00000010 | 
 | 75 | #define E1000_GPIE_EIAME              0x40000000 | 
 | 76 | #define E1000_GPIE_PBA                0x80000000 | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 77 |  | 
| Auke Kok | 652fff3 | 2008-06-27 11:00:18 -0700 | [diff] [blame] | 78 | /* Receive Descriptor bit definitions */ | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 79 | #define E1000_RXD_STAT_DD       0x01    /* Descriptor Done */ | 
 | 80 | #define E1000_RXD_STAT_EOP      0x02    /* End of Packet */ | 
 | 81 | #define E1000_RXD_STAT_IXSM     0x04    /* Ignore checksum */ | 
 | 82 | #define E1000_RXD_STAT_VP       0x08    /* IEEE VLAN Packet */ | 
| Auke Kok | 652fff3 | 2008-06-27 11:00:18 -0700 | [diff] [blame] | 83 | #define E1000_RXD_STAT_UDPCS    0x10    /* UDP xsum calculated */ | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 84 | #define E1000_RXD_STAT_TCPCS    0x20    /* TCP xsum calculated */ | 
| Patrick Ohly | 33af6bc | 2009-02-12 05:03:43 +0000 | [diff] [blame] | 85 | #define E1000_RXD_STAT_TS       0x10000 /* Pkt was time stamped */ | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 86 |  | 
 | 87 | #define E1000_RXDEXT_STATERR_CE    0x01000000 | 
 | 88 | #define E1000_RXDEXT_STATERR_SE    0x02000000 | 
 | 89 | #define E1000_RXDEXT_STATERR_SEQ   0x04000000 | 
 | 90 | #define E1000_RXDEXT_STATERR_CXE   0x10000000 | 
 | 91 | #define E1000_RXDEXT_STATERR_TCPE  0x20000000 | 
 | 92 | #define E1000_RXDEXT_STATERR_IPE   0x40000000 | 
 | 93 | #define E1000_RXDEXT_STATERR_RXE   0x80000000 | 
 | 94 |  | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 95 | /* Same mask, but for extended and packet split descriptors */ | 
 | 96 | #define E1000_RXDEXT_ERR_FRAME_ERR_MASK ( \ | 
 | 97 |     E1000_RXDEXT_STATERR_CE  |            \ | 
 | 98 |     E1000_RXDEXT_STATERR_SE  |            \ | 
 | 99 |     E1000_RXDEXT_STATERR_SEQ |            \ | 
 | 100 |     E1000_RXDEXT_STATERR_CXE |            \ | 
 | 101 |     E1000_RXDEXT_STATERR_RXE) | 
 | 102 |  | 
 | 103 | #define E1000_MRQC_RSS_FIELD_IPV4_TCP          0x00010000 | 
 | 104 | #define E1000_MRQC_RSS_FIELD_IPV4              0x00020000 | 
 | 105 | #define E1000_MRQC_RSS_FIELD_IPV6_TCP_EX       0x00040000 | 
 | 106 | #define E1000_MRQC_RSS_FIELD_IPV6              0x00100000 | 
 | 107 | #define E1000_MRQC_RSS_FIELD_IPV6_TCP          0x00200000 | 
 | 108 |  | 
 | 109 |  | 
 | 110 | /* Management Control */ | 
 | 111 | #define E1000_MANC_SMBUS_EN      0x00000001 /* SMBus Enabled - RO */ | 
 | 112 | #define E1000_MANC_ASF_EN        0x00000002 /* ASF Enabled - RO */ | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 113 | /* Enable Neighbor Discovery Filtering */ | 
 | 114 | #define E1000_MANC_RCV_TCO_EN    0x00020000 /* Receive TCO Packets Enabled */ | 
 | 115 | #define E1000_MANC_BLK_PHY_RST_ON_IDE   0x00040000 /* Block phy resets */ | 
 | 116 | /* Enable MAC address filtering */ | 
 | 117 | #define E1000_MANC_EN_MAC_ADDR_FILTER   0x00100000 | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 118 |  | 
 | 119 | /* Receive Control */ | 
 | 120 | #define E1000_RCTL_EN             0x00000002    /* enable */ | 
 | 121 | #define E1000_RCTL_SBP            0x00000004    /* store bad packet */ | 
 | 122 | #define E1000_RCTL_UPE            0x00000008    /* unicast promiscuous enable */ | 
 | 123 | #define E1000_RCTL_MPE            0x00000010    /* multicast promiscuous enab */ | 
 | 124 | #define E1000_RCTL_LPE            0x00000020    /* long packet enable */ | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 125 | #define E1000_RCTL_LBM_MAC        0x00000040    /* MAC loopback mode */ | 
 | 126 | #define E1000_RCTL_LBM_TCVR       0x000000C0    /* tcvr loopback mode */ | 
 | 127 | #define E1000_RCTL_RDMTS_HALF     0x00000000    /* rx desc min threshold size */ | 
 | 128 | #define E1000_RCTL_MO_SHIFT       12            /* multicast offset shift */ | 
 | 129 | #define E1000_RCTL_BAM            0x00008000    /* broadcast enable */ | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 130 | #define E1000_RCTL_SZ_512         0x00020000    /* rx buffer size 512 */ | 
 | 131 | #define E1000_RCTL_SZ_256         0x00030000    /* rx buffer size 256 */ | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 132 | #define E1000_RCTL_VFE            0x00040000    /* vlan filter enable */ | 
 | 133 | #define E1000_RCTL_CFIEN          0x00080000    /* canonical form enable */ | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 134 | #define E1000_RCTL_SECRC          0x04000000    /* Strip Ethernet CRC */ | 
 | 135 |  | 
 | 136 | /* | 
 | 137 |  * Use byte values for the following shift parameters | 
 | 138 |  * Usage: | 
 | 139 |  *     psrctl |= (((ROUNDUP(value0, 128) >> E1000_PSRCTL_BSIZE0_SHIFT) & | 
 | 140 |  *                  E1000_PSRCTL_BSIZE0_MASK) | | 
 | 141 |  *                ((ROUNDUP(value1, 1024) >> E1000_PSRCTL_BSIZE1_SHIFT) & | 
 | 142 |  *                  E1000_PSRCTL_BSIZE1_MASK) | | 
 | 143 |  *                ((ROUNDUP(value2, 1024) << E1000_PSRCTL_BSIZE2_SHIFT) & | 
 | 144 |  *                  E1000_PSRCTL_BSIZE2_MASK) | | 
 | 145 |  *                ((ROUNDUP(value3, 1024) << E1000_PSRCTL_BSIZE3_SHIFT) |; | 
 | 146 |  *                  E1000_PSRCTL_BSIZE3_MASK)) | 
 | 147 |  * where value0 = [128..16256],  default=256 | 
 | 148 |  *       value1 = [1024..64512], default=4096 | 
 | 149 |  *       value2 = [0..64512],    default=4096 | 
 | 150 |  *       value3 = [0..64512],    default=0 | 
 | 151 |  */ | 
 | 152 |  | 
 | 153 | #define E1000_PSRCTL_BSIZE0_MASK   0x0000007F | 
 | 154 | #define E1000_PSRCTL_BSIZE1_MASK   0x00003F00 | 
 | 155 | #define E1000_PSRCTL_BSIZE2_MASK   0x003F0000 | 
 | 156 | #define E1000_PSRCTL_BSIZE3_MASK   0x3F000000 | 
 | 157 |  | 
 | 158 | #define E1000_PSRCTL_BSIZE0_SHIFT  7            /* Shift _right_ 7 */ | 
 | 159 | #define E1000_PSRCTL_BSIZE1_SHIFT  2            /* Shift _right_ 2 */ | 
 | 160 | #define E1000_PSRCTL_BSIZE2_SHIFT  6            /* Shift _left_ 6 */ | 
 | 161 | #define E1000_PSRCTL_BSIZE3_SHIFT 14            /* Shift _left_ 14 */ | 
 | 162 |  | 
 | 163 | /* SWFW_SYNC Definitions */ | 
 | 164 | #define E1000_SWFW_EEP_SM   0x1 | 
 | 165 | #define E1000_SWFW_PHY0_SM  0x2 | 
 | 166 | #define E1000_SWFW_PHY1_SM  0x4 | 
 | 167 |  | 
 | 168 | /* FACTPS Definitions */ | 
 | 169 | /* Device Control */ | 
 | 170 | #define E1000_CTRL_FD       0x00000001  /* Full duplex.0=half; 1=full */ | 
 | 171 | #define E1000_CTRL_GIO_MASTER_DISABLE 0x00000004 /*Blocks new Master requests */ | 
| Alexander Duyck | 2d064c0 | 2008-07-08 15:10:12 -0700 | [diff] [blame] | 172 | #define E1000_CTRL_LRST     0x00000008  /* Link reset. 0=normal,1=reset */ | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 173 | #define E1000_CTRL_ASDE     0x00000020  /* Auto-speed detect enable */ | 
 | 174 | #define E1000_CTRL_SLU      0x00000040  /* Set link up (Force Link) */ | 
 | 175 | #define E1000_CTRL_ILOS     0x00000080  /* Invert Loss-Of Signal */ | 
 | 176 | #define E1000_CTRL_SPD_SEL  0x00000300  /* Speed Select Mask */ | 
 | 177 | #define E1000_CTRL_SPD_100  0x00000100  /* Force 100Mb */ | 
 | 178 | #define E1000_CTRL_SPD_1000 0x00000200  /* Force 1Gb */ | 
 | 179 | #define E1000_CTRL_FRCSPD   0x00000800  /* Force Speed */ | 
 | 180 | #define E1000_CTRL_FRCDPX   0x00001000  /* Force Duplex */ | 
 | 181 | /* Defined polarity of Dock/Undock indication in SDP[0] */ | 
 | 182 | /* Reset both PHY ports, through PHYRST_N pin */ | 
 | 183 | /* enable link status from external LINK_0 and LINK_1 pins */ | 
 | 184 | #define E1000_CTRL_SWDPIN0  0x00040000  /* SWDPIN 0 value */ | 
 | 185 | #define E1000_CTRL_SWDPIN1  0x00080000  /* SWDPIN 1 value */ | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 186 | #define E1000_CTRL_SWDPIO0  0x00400000  /* SWDPIN 0 Input or output */ | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 187 | #define E1000_CTRL_RST      0x04000000  /* Global reset */ | 
 | 188 | #define E1000_CTRL_RFCE     0x08000000  /* Receive Flow Control enable */ | 
 | 189 | #define E1000_CTRL_TFCE     0x10000000  /* Transmit flow control enable */ | 
 | 190 | #define E1000_CTRL_VME      0x40000000  /* IEEE VLAN mode enable */ | 
 | 191 | #define E1000_CTRL_PHY_RST  0x80000000  /* PHY Reset */ | 
 | 192 | /* Initiate an interrupt to manageability engine */ | 
 | 193 | #define E1000_CTRL_I2C_ENA  0x02000000  /* I2C enable */ | 
 | 194 |  | 
 | 195 | /* Bit definitions for the Management Data IO (MDIO) and Management Data | 
 | 196 |  * Clock (MDC) pins in the Device Control Register. | 
 | 197 |  */ | 
 | 198 |  | 
 | 199 | #define E1000_CONNSW_ENRGSRC             0x4 | 
| Alexander Duyck | 2d064c0 | 2008-07-08 15:10:12 -0700 | [diff] [blame] | 200 | #define E1000_PCS_CFG_PCS_EN             8 | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 201 | #define E1000_PCS_LCTL_FLV_LINK_UP       1 | 
 | 202 | #define E1000_PCS_LCTL_FSV_100           2 | 
 | 203 | #define E1000_PCS_LCTL_FSV_1000          4 | 
 | 204 | #define E1000_PCS_LCTL_FDV_FULL          8 | 
 | 205 | #define E1000_PCS_LCTL_FSD               0x10 | 
 | 206 | #define E1000_PCS_LCTL_FORCE_LINK        0x20 | 
| Alexander Duyck | 726c09e | 2008-08-04 14:59:56 -0700 | [diff] [blame] | 207 | #define E1000_PCS_LCTL_FORCE_FCTRL       0x80 | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 208 | #define E1000_PCS_LCTL_AN_ENABLE         0x10000 | 
 | 209 | #define E1000_PCS_LCTL_AN_RESTART        0x20000 | 
 | 210 | #define E1000_PCS_LCTL_AN_TIMEOUT        0x40000 | 
| Alexander Duyck | 2d064c0 | 2008-07-08 15:10:12 -0700 | [diff] [blame] | 211 | #define E1000_ENABLE_SERDES_LOOPBACK     0x0410 | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 212 |  | 
 | 213 | #define E1000_PCS_LSTS_LINK_OK           1 | 
 | 214 | #define E1000_PCS_LSTS_SPEED_100         2 | 
 | 215 | #define E1000_PCS_LSTS_SPEED_1000        4 | 
 | 216 | #define E1000_PCS_LSTS_DUPLEX_FULL       8 | 
 | 217 | #define E1000_PCS_LSTS_SYNK_OK           0x10 | 
 | 218 |  | 
 | 219 | /* Device Status */ | 
 | 220 | #define E1000_STATUS_FD         0x00000001      /* Full duplex.0=half,1=full */ | 
 | 221 | #define E1000_STATUS_LU         0x00000002      /* Link up.0=no,1=link */ | 
 | 222 | #define E1000_STATUS_FUNC_MASK  0x0000000C      /* PCI Function Mask */ | 
 | 223 | #define E1000_STATUS_FUNC_SHIFT 2 | 
 | 224 | #define E1000_STATUS_FUNC_1     0x00000004      /* Function 1 */ | 
 | 225 | #define E1000_STATUS_TXOFF      0x00000010      /* transmission paused */ | 
 | 226 | #define E1000_STATUS_SPEED_100  0x00000040      /* Speed 100Mb/s */ | 
 | 227 | #define E1000_STATUS_SPEED_1000 0x00000080      /* Speed 1000Mb/s */ | 
 | 228 | /* Change in Dock/Undock state. Clear on write '0'. */ | 
 | 229 | /* Status of Master requests. */ | 
 | 230 | #define E1000_STATUS_GIO_MASTER_ENABLE 0x00080000 | 
 | 231 | /* BMC external code execution disabled */ | 
 | 232 |  | 
 | 233 | /* Constants used to intrepret the masked PCI-X bus speed. */ | 
 | 234 |  | 
 | 235 | #define SPEED_10    10 | 
 | 236 | #define SPEED_100   100 | 
 | 237 | #define SPEED_1000  1000 | 
 | 238 | #define HALF_DUPLEX 1 | 
 | 239 | #define FULL_DUPLEX 2 | 
 | 240 |  | 
 | 241 |  | 
 | 242 | #define ADVERTISE_10_HALF                 0x0001 | 
 | 243 | #define ADVERTISE_10_FULL                 0x0002 | 
 | 244 | #define ADVERTISE_100_HALF                0x0004 | 
 | 245 | #define ADVERTISE_100_FULL                0x0008 | 
 | 246 | #define ADVERTISE_1000_HALF               0x0010 /* Not used, just FYI */ | 
 | 247 | #define ADVERTISE_1000_FULL               0x0020 | 
 | 248 |  | 
 | 249 | /* 1000/H is not supported, nor spec-compliant. */ | 
 | 250 | #define E1000_ALL_SPEED_DUPLEX (ADVERTISE_10_HALF  |  ADVERTISE_10_FULL | \ | 
 | 251 | 				ADVERTISE_100_HALF |  ADVERTISE_100_FULL | \ | 
 | 252 | 						      ADVERTISE_1000_FULL) | 
 | 253 | #define E1000_ALL_NOT_GIG      (ADVERTISE_10_HALF  |  ADVERTISE_10_FULL | \ | 
 | 254 | 				ADVERTISE_100_HALF |  ADVERTISE_100_FULL) | 
 | 255 | #define E1000_ALL_100_SPEED    (ADVERTISE_100_HALF |  ADVERTISE_100_FULL) | 
 | 256 | #define E1000_ALL_10_SPEED     (ADVERTISE_10_HALF  |  ADVERTISE_10_FULL) | 
 | 257 | #define E1000_ALL_FULL_DUPLEX  (ADVERTISE_10_FULL  |  ADVERTISE_100_FULL | \ | 
 | 258 | 						      ADVERTISE_1000_FULL) | 
 | 259 | #define E1000_ALL_HALF_DUPLEX  (ADVERTISE_10_HALF  |  ADVERTISE_100_HALF) | 
 | 260 |  | 
 | 261 | #define AUTONEG_ADVERTISE_SPEED_DEFAULT   E1000_ALL_SPEED_DUPLEX | 
 | 262 |  | 
 | 263 | /* LED Control */ | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 264 | #define E1000_LEDCTL_LED0_MODE_SHIFT      0 | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 265 | #define E1000_LEDCTL_LED0_BLINK           0x00000080 | 
 | 266 |  | 
 | 267 | #define E1000_LEDCTL_MODE_LED_ON        0xE | 
 | 268 | #define E1000_LEDCTL_MODE_LED_OFF       0xF | 
 | 269 |  | 
 | 270 | /* Transmit Descriptor bit definitions */ | 
 | 271 | #define E1000_TXD_POPTS_IXSM 0x01       /* Insert IP checksum */ | 
 | 272 | #define E1000_TXD_POPTS_TXSM 0x02       /* Insert TCP/UDP checksum */ | 
 | 273 | #define E1000_TXD_CMD_EOP    0x01000000 /* End of Packet */ | 
 | 274 | #define E1000_TXD_CMD_IFCS   0x02000000 /* Insert FCS (Ethernet CRC) */ | 
 | 275 | #define E1000_TXD_CMD_RS     0x08000000 /* Report Status */ | 
 | 276 | #define E1000_TXD_CMD_DEXT   0x20000000 /* Descriptor extension (0 = legacy) */ | 
| Alexander Duyck | 0e014cb | 2008-12-26 01:33:18 -0800 | [diff] [blame] | 277 | #define E1000_TXD_STAT_DD    0x00000001 /* Descriptor Done */ | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 278 | /* Extended desc bits for Linksec and timesync */ | 
 | 279 |  | 
 | 280 | /* Transmit Control */ | 
 | 281 | #define E1000_TCTL_EN     0x00000002    /* enable tx */ | 
 | 282 | #define E1000_TCTL_PSP    0x00000008    /* pad short packets */ | 
 | 283 | #define E1000_TCTL_CT     0x00000ff0    /* collision threshold */ | 
 | 284 | #define E1000_TCTL_COLD   0x003ff000    /* collision distance */ | 
 | 285 | #define E1000_TCTL_RTLC   0x01000000    /* Re-transmit on late collision */ | 
 | 286 |  | 
 | 287 | /* Transmit Arbitration Count */ | 
 | 288 |  | 
 | 289 | /* SerDes Control */ | 
 | 290 | #define E1000_SCTL_DISABLE_SERDES_LOOPBACK 0x0400 | 
 | 291 |  | 
 | 292 | /* Receive Checksum Control */ | 
| Alexander Duyck | 2844f79 | 2009-04-27 22:35:14 +0000 | [diff] [blame] | 293 | #define E1000_RXCSUM_IPOFL     0x00000100   /* IPv4 checksum offload */ | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 294 | #define E1000_RXCSUM_TUOFL     0x00000200   /* TCP / UDP checksum offload */ | 
| Jesse Brandeburg | b947356 | 2009-04-27 22:36:13 +0000 | [diff] [blame] | 295 | #define E1000_RXCSUM_CRCOFL    0x00000800   /* CRC32 offload enable */ | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 296 | #define E1000_RXCSUM_PCSD      0x00002000   /* packet checksum disabled */ | 
 | 297 |  | 
 | 298 | /* Header split receive */ | 
| Alexander Duyck | 662d720 | 2008-06-27 11:00:29 -0700 | [diff] [blame] | 299 | #define E1000_RFCTL_LEF        0x00040000 | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 300 |  | 
 | 301 | /* Collision related configuration parameters */ | 
 | 302 | #define E1000_COLLISION_THRESHOLD       15 | 
 | 303 | #define E1000_CT_SHIFT                  4 | 
 | 304 | #define E1000_COLLISION_DISTANCE        63 | 
 | 305 | #define E1000_COLD_SHIFT                12 | 
 | 306 |  | 
 | 307 | /* Ethertype field values */ | 
 | 308 | #define ETHERNET_IEEE_VLAN_TYPE 0x8100  /* 802.3ac packet */ | 
 | 309 |  | 
 | 310 | #define MAX_JUMBO_FRAME_SIZE    0x3F00 | 
 | 311 |  | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 312 | /* PBA constants */ | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 313 | #define E1000_PBA_34K 0x0022 | 
| Alexander Duyck | 2d064c0 | 2008-07-08 15:10:12 -0700 | [diff] [blame] | 314 | #define E1000_PBA_64K 0x0040    /* 64KB */ | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 315 |  | 
 | 316 | #define IFS_MAX       80 | 
 | 317 | #define IFS_MIN       40 | 
 | 318 | #define IFS_RATIO     4 | 
 | 319 | #define IFS_STEP      10 | 
 | 320 | #define MIN_NUM_XMITS 1000 | 
 | 321 |  | 
 | 322 | /* SW Semaphore Register */ | 
 | 323 | #define E1000_SWSM_SMBI         0x00000001 /* Driver Semaphore bit */ | 
 | 324 | #define E1000_SWSM_SWESMBI      0x00000002 /* FW Semaphore bit */ | 
 | 325 |  | 
 | 326 | /* Interrupt Cause Read */ | 
 | 327 | #define E1000_ICR_TXDW          0x00000001 /* Transmit desc written back */ | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 328 | #define E1000_ICR_LSC           0x00000004 /* Link Status Change */ | 
 | 329 | #define E1000_ICR_RXSEQ         0x00000008 /* rx sequence error */ | 
 | 330 | #define E1000_ICR_RXDMT0        0x00000010 /* rx desc min. threshold (0) */ | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 331 | #define E1000_ICR_RXT0          0x00000080 /* rx timer intr (ring 0) */ | 
| Alexander Duyck | 4ae196d | 2009-02-19 20:40:07 -0800 | [diff] [blame] | 332 | #define E1000_ICR_VMMB          0x00000100 /* VM MB event */ | 
| Alexander Duyck | 55cac24 | 2009-11-19 12:42:21 +0000 | [diff] [blame] | 333 | #define E1000_ICR_DRSTA         0x40000000 /* Device Reset Asserted */ | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 334 | /* If this bit asserted, the driver should claim the interrupt */ | 
 | 335 | #define E1000_ICR_INT_ASSERTED  0x80000000 | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 336 | /* LAN connected device generates an interrupt */ | 
| Alexander Duyck | dda0e08 | 2009-02-06 23:19:08 +0000 | [diff] [blame] | 337 | #define E1000_ICR_DOUTSYNC      0x10000000 /* NIC DMA out of sync */ | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 338 |  | 
 | 339 | /* Extended Interrupt Cause Read */ | 
 | 340 | #define E1000_EICR_RX_QUEUE0    0x00000001 /* Rx Queue 0 Interrupt */ | 
 | 341 | #define E1000_EICR_RX_QUEUE1    0x00000002 /* Rx Queue 1 Interrupt */ | 
 | 342 | #define E1000_EICR_RX_QUEUE2    0x00000004 /* Rx Queue 2 Interrupt */ | 
 | 343 | #define E1000_EICR_RX_QUEUE3    0x00000008 /* Rx Queue 3 Interrupt */ | 
 | 344 | #define E1000_EICR_TX_QUEUE0    0x00000100 /* Tx Queue 0 Interrupt */ | 
 | 345 | #define E1000_EICR_TX_QUEUE1    0x00000200 /* Tx Queue 1 Interrupt */ | 
 | 346 | #define E1000_EICR_TX_QUEUE2    0x00000400 /* Tx Queue 2 Interrupt */ | 
 | 347 | #define E1000_EICR_TX_QUEUE3    0x00000800 /* Tx Queue 3 Interrupt */ | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 348 | #define E1000_EICR_OTHER        0x80000000 /* Interrupt Cause Active */ | 
 | 349 | /* TCP Timer */ | 
 | 350 |  | 
 | 351 | /* | 
 | 352 |  * This defines the bits that are set in the Interrupt Mask | 
 | 353 |  * Set/Read Register.  Each bit is documented below: | 
 | 354 |  *   o RXT0   = Receiver Timer Interrupt (ring 0) | 
 | 355 |  *   o TXDW   = Transmit Descriptor Written Back | 
 | 356 |  *   o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0) | 
 | 357 |  *   o RXSEQ  = Receive Sequence Error | 
 | 358 |  *   o LSC    = Link Status Change | 
 | 359 |  */ | 
 | 360 | #define IMS_ENABLE_MASK ( \ | 
 | 361 |     E1000_IMS_RXT0   |    \ | 
 | 362 |     E1000_IMS_TXDW   |    \ | 
 | 363 |     E1000_IMS_RXDMT0 |    \ | 
 | 364 |     E1000_IMS_RXSEQ  |    \ | 
| Alexander Duyck | dda0e08 | 2009-02-06 23:19:08 +0000 | [diff] [blame] | 365 |     E1000_IMS_LSC    |    \ | 
 | 366 |     E1000_IMS_DOUTSYNC) | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 367 |  | 
 | 368 | /* Interrupt Mask Set */ | 
 | 369 | #define E1000_IMS_TXDW      E1000_ICR_TXDW      /* Transmit desc written back */ | 
 | 370 | #define E1000_IMS_LSC       E1000_ICR_LSC       /* Link Status Change */ | 
| Alexander Duyck | 4ae196d | 2009-02-19 20:40:07 -0800 | [diff] [blame] | 371 | #define E1000_IMS_VMMB      E1000_ICR_VMMB      /* Mail box activity */ | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 372 | #define E1000_IMS_RXSEQ     E1000_ICR_RXSEQ     /* rx sequence error */ | 
 | 373 | #define E1000_IMS_RXDMT0    E1000_ICR_RXDMT0    /* rx desc min. threshold */ | 
 | 374 | #define E1000_IMS_RXT0      E1000_ICR_RXT0      /* rx timer intr */ | 
| Alexander Duyck | 55cac24 | 2009-11-19 12:42:21 +0000 | [diff] [blame] | 375 | #define E1000_IMS_DRSTA     E1000_ICR_DRSTA     /* Device Reset Asserted */ | 
| Alexander Duyck | dda0e08 | 2009-02-06 23:19:08 +0000 | [diff] [blame] | 376 | #define E1000_IMS_DOUTSYNC  E1000_ICR_DOUTSYNC /* NIC DMA out of sync */ | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 377 |  | 
 | 378 | /* Extended Interrupt Mask Set */ | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 379 | #define E1000_EIMS_OTHER        E1000_EICR_OTHER   /* Interrupt Cause Active */ | 
 | 380 |  | 
 | 381 | /* Interrupt Cause Set */ | 
 | 382 | #define E1000_ICS_LSC       E1000_ICR_LSC       /* Link Status Change */ | 
 | 383 | #define E1000_ICS_RXDMT0    E1000_ICR_RXDMT0    /* rx desc min. threshold */ | 
| Alexander Duyck | 55cac24 | 2009-11-19 12:42:21 +0000 | [diff] [blame] | 384 | #define E1000_ICS_DRSTA     E1000_ICR_DRSTA     /* Device Reset Aserted */ | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 385 |  | 
 | 386 | /* Extended Interrupt Cause Set */ | 
 | 387 |  | 
 | 388 | /* Transmit Descriptor Control */ | 
 | 389 | /* Enable the counting of descriptors still to be processed. */ | 
 | 390 |  | 
 | 391 | /* Flow Control Constants */ | 
 | 392 | #define FLOW_CONTROL_ADDRESS_LOW  0x00C28001 | 
 | 393 | #define FLOW_CONTROL_ADDRESS_HIGH 0x00000100 | 
 | 394 | #define FLOW_CONTROL_TYPE         0x8808 | 
 | 395 |  | 
 | 396 | /* 802.1q VLAN Packet Size */ | 
 | 397 | #define VLAN_TAG_SIZE              4    /* 802.3ac tag (not DMA'd) */ | 
 | 398 | #define E1000_VLAN_FILTER_TBL_SIZE 128  /* VLAN Filter Table (4096 bits) */ | 
 | 399 |  | 
 | 400 | /* Receive Address */ | 
 | 401 | /* | 
 | 402 |  * Number of high/low register pairs in the RAR. The RAR (Receive Address | 
 | 403 |  * Registers) holds the directed and multicast addresses that we monitor. | 
 | 404 |  * Technically, we have 16 spots.  However, we reserve one of these spots | 
 | 405 |  * (RAR[15]) for our directed address used by controllers with | 
 | 406 |  * manageability enabled, allowing us room for 15 multicast addresses. | 
 | 407 |  */ | 
 | 408 | #define E1000_RAH_AV  0x80000000        /* Receive descriptor valid */ | 
| Alexander Duyck | 40a70b3 | 2009-02-06 23:17:06 +0000 | [diff] [blame] | 409 | #define E1000_RAL_MAC_ADDR_LEN 4 | 
 | 410 | #define E1000_RAH_MAC_ADDR_LEN 2 | 
| Alexander Duyck | e173952 | 2009-02-19 20:39:44 -0800 | [diff] [blame] | 411 | #define E1000_RAH_POOL_MASK 0x03FC0000 | 
 | 412 | #define E1000_RAH_POOL_1 0x00040000 | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 413 |  | 
 | 414 | /* Error Codes */ | 
 | 415 | #define E1000_ERR_NVM      1 | 
 | 416 | #define E1000_ERR_PHY      2 | 
 | 417 | #define E1000_ERR_CONFIG   3 | 
 | 418 | #define E1000_ERR_PARAM    4 | 
 | 419 | #define E1000_ERR_MAC_INIT 5 | 
 | 420 | #define E1000_ERR_RESET   9 | 
 | 421 | #define E1000_ERR_MASTER_REQUESTS_PENDING 10 | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 422 | #define E1000_BLK_PHY_RESET   12 | 
 | 423 | #define E1000_ERR_SWFW_SYNC 13 | 
 | 424 | #define E1000_NOT_IMPLEMENTED 14 | 
| Alexander Duyck | 4ae196d | 2009-02-19 20:40:07 -0800 | [diff] [blame] | 425 | #define E1000_ERR_MBX      15 | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 426 |  | 
 | 427 | /* Loop limit on how long we wait for auto-negotiation to complete */ | 
 | 428 | #define COPPER_LINK_UP_LIMIT              10 | 
 | 429 | #define PHY_AUTO_NEG_LIMIT                45 | 
 | 430 | #define PHY_FORCE_LIMIT                   20 | 
 | 431 | /* Number of 100 microseconds we wait for PCI Express master disable */ | 
 | 432 | #define MASTER_DISABLE_TIMEOUT      800 | 
 | 433 | /* Number of milliseconds we wait for PHY configuration done after MAC reset */ | 
 | 434 | #define PHY_CFG_TIMEOUT             100 | 
 | 435 | /* Number of 2 milliseconds we wait for acquiring MDIO ownership. */ | 
 | 436 | /* Number of milliseconds for NVM auto read done after MAC reset. */ | 
 | 437 | #define AUTO_READ_DONE_TIMEOUT      10 | 
 | 438 |  | 
 | 439 | /* Flow Control */ | 
 | 440 | #define E1000_FCRTL_XONE 0x80000000     /* Enable XON frame transmission */ | 
 | 441 |  | 
| Alexander Duyck | c5b9bd5 | 2009-10-27 23:46:01 +0000 | [diff] [blame] | 442 | #define E1000_TSYNCTXCTL_VALID    0x00000001 /* tx timestamp valid */ | 
 | 443 | #define E1000_TSYNCTXCTL_ENABLED  0x00000010 /* enable tx timestampping */ | 
 | 444 |  | 
 | 445 | #define E1000_TSYNCRXCTL_VALID      0x00000001 /* rx timestamp valid */ | 
 | 446 | #define E1000_TSYNCRXCTL_TYPE_MASK  0x0000000E /* rx type mask */ | 
 | 447 | #define E1000_TSYNCRXCTL_TYPE_L2_V2       0x00 | 
 | 448 | #define E1000_TSYNCRXCTL_TYPE_L4_V1       0x02 | 
 | 449 | #define E1000_TSYNCRXCTL_TYPE_L2_L4_V2    0x04 | 
 | 450 | #define E1000_TSYNCRXCTL_TYPE_ALL         0x08 | 
 | 451 | #define E1000_TSYNCRXCTL_TYPE_EVENT_V2    0x0A | 
 | 452 | #define E1000_TSYNCRXCTL_ENABLED    0x00000010 /* enable rx timestampping */ | 
 | 453 |  | 
 | 454 | #define E1000_TSYNCRXCFG_PTP_V1_CTRLT_MASK   0x000000FF | 
 | 455 | #define E1000_TSYNCRXCFG_PTP_V1_SYNC_MESSAGE       0x00 | 
 | 456 | #define E1000_TSYNCRXCFG_PTP_V1_DELAY_REQ_MESSAGE  0x01 | 
 | 457 | #define E1000_TSYNCRXCFG_PTP_V1_FOLLOWUP_MESSAGE   0x02 | 
 | 458 | #define E1000_TSYNCRXCFG_PTP_V1_DELAY_RESP_MESSAGE 0x03 | 
 | 459 | #define E1000_TSYNCRXCFG_PTP_V1_MANAGEMENT_MESSAGE 0x04 | 
 | 460 |  | 
 | 461 | #define E1000_TSYNCRXCFG_PTP_V2_MSGID_MASK               0x00000F00 | 
 | 462 | #define E1000_TSYNCRXCFG_PTP_V2_SYNC_MESSAGE                 0x0000 | 
 | 463 | #define E1000_TSYNCRXCFG_PTP_V2_DELAY_REQ_MESSAGE            0x0100 | 
 | 464 | #define E1000_TSYNCRXCFG_PTP_V2_PATH_DELAY_REQ_MESSAGE       0x0200 | 
 | 465 | #define E1000_TSYNCRXCFG_PTP_V2_PATH_DELAY_RESP_MESSAGE      0x0300 | 
 | 466 | #define E1000_TSYNCRXCFG_PTP_V2_FOLLOWUP_MESSAGE             0x0800 | 
 | 467 | #define E1000_TSYNCRXCFG_PTP_V2_DELAY_RESP_MESSAGE           0x0900 | 
 | 468 | #define E1000_TSYNCRXCFG_PTP_V2_PATH_DELAY_FOLLOWUP_MESSAGE  0x0A00 | 
 | 469 | #define E1000_TSYNCRXCFG_PTP_V2_ANNOUNCE_MESSAGE             0x0B00 | 
 | 470 | #define E1000_TSYNCRXCFG_PTP_V2_SIGNALLING_MESSAGE           0x0C00 | 
 | 471 | #define E1000_TSYNCRXCFG_PTP_V2_MANAGEMENT_MESSAGE           0x0D00 | 
 | 472 |  | 
 | 473 | #define E1000_TIMINCA_16NS_SHIFT 24 | 
 | 474 |  | 
| Alexander Duyck | 009bc06 | 2009-07-23 18:08:35 +0000 | [diff] [blame] | 475 | /* PCI Express Control */ | 
 | 476 | #define E1000_GCR_CMPL_TMOUT_MASK       0x0000F000 | 
 | 477 | #define E1000_GCR_CMPL_TMOUT_10ms       0x00001000 | 
 | 478 | #define E1000_GCR_CMPL_TMOUT_RESEND     0x00010000 | 
 | 479 | #define E1000_GCR_CAP_VER2              0x00040000 | 
 | 480 |  | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 481 | /* PHY Control Register */ | 
 | 482 | #define MII_CR_FULL_DUPLEX      0x0100  /* FDX =1, half duplex =0 */ | 
 | 483 | #define MII_CR_RESTART_AUTO_NEG 0x0200  /* Restart auto negotiation */ | 
 | 484 | #define MII_CR_AUTO_NEG_EN      0x1000  /* Auto Neg Enable */ | 
 | 485 | #define MII_CR_LOOPBACK         0x4000  /* 0 = normal, 1 = loopback */ | 
 | 486 | #define MII_CR_RESET            0x8000  /* 0 = normal, 1 = PHY reset */ | 
 | 487 | #define MII_CR_SPEED_1000       0x0040 | 
 | 488 | #define MII_CR_SPEED_100        0x2000 | 
 | 489 | #define MII_CR_SPEED_10         0x0000 | 
 | 490 |  | 
 | 491 | /* PHY Status Register */ | 
 | 492 | #define MII_SR_LINK_STATUS       0x0004 /* Link Status 1 = link */ | 
 | 493 | #define MII_SR_AUTONEG_COMPLETE  0x0020 /* Auto Neg Complete */ | 
 | 494 |  | 
 | 495 | /* Autoneg Advertisement Register */ | 
 | 496 | #define NWAY_AR_10T_HD_CAPS      0x0020   /* 10T   Half Duplex Capable */ | 
 | 497 | #define NWAY_AR_10T_FD_CAPS      0x0040   /* 10T   Full Duplex Capable */ | 
 | 498 | #define NWAY_AR_100TX_HD_CAPS    0x0080   /* 100TX Half Duplex Capable */ | 
 | 499 | #define NWAY_AR_100TX_FD_CAPS    0x0100   /* 100TX Full Duplex Capable */ | 
 | 500 | #define NWAY_AR_PAUSE            0x0400   /* Pause operation desired */ | 
 | 501 | #define NWAY_AR_ASM_DIR          0x0800   /* Asymmetric Pause Direction bit */ | 
 | 502 |  | 
 | 503 | /* Link Partner Ability Register (Base Page) */ | 
 | 504 | #define NWAY_LPAR_PAUSE          0x0400 /* LP Pause operation desired */ | 
 | 505 | #define NWAY_LPAR_ASM_DIR        0x0800 /* LP Asymmetric Pause Direction bit */ | 
 | 506 |  | 
 | 507 | /* Autoneg Expansion Register */ | 
 | 508 |  | 
 | 509 | /* 1000BASE-T Control Register */ | 
 | 510 | #define CR_1000T_HD_CAPS         0x0100 /* Advertise 1000T HD capability */ | 
 | 511 | #define CR_1000T_FD_CAPS         0x0200 /* Advertise 1000T FD capability  */ | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 512 | #define CR_1000T_MS_VALUE        0x0800 /* 1=Configure PHY as Master */ | 
 | 513 | 					/* 0=Configure PHY as Slave */ | 
 | 514 | #define CR_1000T_MS_ENABLE       0x1000 /* 1=Master/Slave manual config value */ | 
 | 515 | 					/* 0=Automatic Master/Slave config */ | 
 | 516 |  | 
 | 517 | /* 1000BASE-T Status Register */ | 
 | 518 | #define SR_1000T_REMOTE_RX_STATUS 0x1000 /* Remote receiver OK */ | 
 | 519 | #define SR_1000T_LOCAL_RX_STATUS  0x2000 /* Local receiver OK */ | 
 | 520 |  | 
 | 521 |  | 
 | 522 | /* PHY 1000 MII Register/Bit Definitions */ | 
 | 523 | /* PHY Registers defined by IEEE */ | 
 | 524 | #define PHY_CONTROL      0x00 /* Control Register */ | 
| Auke Kok | 652fff3 | 2008-06-27 11:00:18 -0700 | [diff] [blame] | 525 | #define PHY_STATUS       0x01 /* Status Register */ | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 526 | #define PHY_ID1          0x02 /* Phy Id Reg (word 1) */ | 
 | 527 | #define PHY_ID2          0x03 /* Phy Id Reg (word 2) */ | 
 | 528 | #define PHY_AUTONEG_ADV  0x04 /* Autoneg Advertisement */ | 
 | 529 | #define PHY_LP_ABILITY   0x05 /* Link Partner Ability (Base Page) */ | 
 | 530 | #define PHY_1000T_CTRL   0x09 /* 1000Base-T Control Reg */ | 
 | 531 | #define PHY_1000T_STATUS 0x0A /* 1000Base-T Status Reg */ | 
 | 532 |  | 
 | 533 | /* NVM Control */ | 
 | 534 | #define E1000_EECD_SK        0x00000001 /* NVM Clock */ | 
 | 535 | #define E1000_EECD_CS        0x00000002 /* NVM Chip Select */ | 
 | 536 | #define E1000_EECD_DI        0x00000004 /* NVM Data In */ | 
 | 537 | #define E1000_EECD_DO        0x00000008 /* NVM Data Out */ | 
 | 538 | #define E1000_EECD_REQ       0x00000040 /* NVM Access Request */ | 
 | 539 | #define E1000_EECD_GNT       0x00000080 /* NVM Access Grant */ | 
 | 540 | #define E1000_EECD_PRES      0x00000100 /* NVM Present */ | 
 | 541 | /* NVM Addressing bits based on type 0=small, 1=large */ | 
 | 542 | #define E1000_EECD_ADDR_BITS 0x00000400 | 
 | 543 | #define E1000_NVM_GRANT_ATTEMPTS   1000 /* NVM # attempts to gain grant */ | 
 | 544 | #define E1000_EECD_AUTO_RD          0x00000200  /* NVM Auto Read done */ | 
 | 545 | #define E1000_EECD_SIZE_EX_MASK     0x00007800  /* NVM Size */ | 
 | 546 | #define E1000_EECD_SIZE_EX_SHIFT     11 | 
 | 547 |  | 
 | 548 | /* Offset to data in NVM read/write registers */ | 
 | 549 | #define E1000_NVM_RW_REG_DATA   16 | 
 | 550 | #define E1000_NVM_RW_REG_DONE   2    /* Offset to READ/WRITE done bit */ | 
 | 551 | #define E1000_NVM_RW_REG_START  1    /* Start operation */ | 
 | 552 | #define E1000_NVM_RW_ADDR_SHIFT 2    /* Shift to the address bits */ | 
 | 553 | #define E1000_NVM_POLL_READ     0    /* Flag for polling for read complete */ | 
 | 554 |  | 
 | 555 | /* NVM Word Offsets */ | 
 | 556 | #define NVM_ID_LED_SETTINGS        0x0004 | 
 | 557 | /* For SERDES output amplitude adjustment. */ | 
 | 558 | #define NVM_INIT_CONTROL2_REG      0x000F | 
| Alexander Duyck | a2cf8b6 | 2009-03-13 20:41:17 +0000 | [diff] [blame] | 559 | #define NVM_INIT_CONTROL3_PORT_B   0x0014 | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 560 | #define NVM_INIT_CONTROL3_PORT_A   0x0024 | 
 | 561 | #define NVM_ALT_MAC_ADDR_PTR       0x0037 | 
 | 562 | #define NVM_CHECKSUM_REG           0x003F | 
 | 563 |  | 
| Alexander Duyck | bb2ac47 | 2009-11-19 12:42:01 +0000 | [diff] [blame] | 564 | #define E1000_NVM_CFG_DONE_PORT_0  0x040000 /* MNG config cycle done */ | 
 | 565 | #define E1000_NVM_CFG_DONE_PORT_1  0x080000 /* ...for second port */ | 
 | 566 | #define E1000_NVM_CFG_DONE_PORT_2  0x100000 /* ...for third port */ | 
 | 567 | #define E1000_NVM_CFG_DONE_PORT_3  0x200000 /* ...for fourth port */ | 
 | 568 |  | 
 | 569 | #define NVM_82580_LAN_FUNC_OFFSET(a) (a ? (0x40 + (0x40 * a)) : 0) | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 570 |  | 
 | 571 | /* Mask bits for fields in Word 0x0f of the NVM */ | 
 | 572 | #define NVM_WORD0F_PAUSE_MASK       0x3000 | 
 | 573 | #define NVM_WORD0F_ASM_DIR          0x2000 | 
 | 574 |  | 
 | 575 | /* Mask bits for fields in Word 0x1a of the NVM */ | 
 | 576 |  | 
 | 577 | /* For checksumming, the sum of all words in the NVM should equal 0xBABA. */ | 
 | 578 | #define NVM_SUM                    0xBABA | 
 | 579 |  | 
 | 580 | #define NVM_PBA_OFFSET_0           8 | 
 | 581 | #define NVM_PBA_OFFSET_1           9 | 
 | 582 | #define NVM_WORD_SIZE_BASE_SHIFT   6 | 
 | 583 |  | 
 | 584 | /* NVM Commands - Microwire */ | 
 | 585 |  | 
 | 586 | /* NVM Commands - SPI */ | 
 | 587 | #define NVM_MAX_RETRY_SPI          5000 /* Max wait of 5ms, for RDY signal */ | 
 | 588 | #define NVM_WRITE_OPCODE_SPI       0x02 /* NVM write opcode */ | 
 | 589 | #define NVM_A8_OPCODE_SPI          0x08 /* opcode bit-3 = address bit-8 */ | 
 | 590 | #define NVM_WREN_OPCODE_SPI        0x06 /* NVM set Write Enable latch */ | 
 | 591 | #define NVM_RDSR_OPCODE_SPI        0x05 /* NVM read Status register */ | 
 | 592 |  | 
 | 593 | /* SPI NVM Status Register */ | 
 | 594 | #define NVM_STATUS_RDY_SPI         0x01 | 
 | 595 |  | 
 | 596 | /* Word definitions for ID LED Settings */ | 
 | 597 | #define ID_LED_RESERVED_0000 0x0000 | 
 | 598 | #define ID_LED_RESERVED_FFFF 0xFFFF | 
 | 599 | #define ID_LED_DEFAULT       ((ID_LED_OFF1_ON2  << 12) | \ | 
 | 600 | 			      (ID_LED_OFF1_OFF2 <<  8) | \ | 
 | 601 | 			      (ID_LED_DEF1_DEF2 <<  4) | \ | 
 | 602 | 			      (ID_LED_DEF1_DEF2)) | 
 | 603 | #define ID_LED_DEF1_DEF2     0x1 | 
 | 604 | #define ID_LED_DEF1_ON2      0x2 | 
 | 605 | #define ID_LED_DEF1_OFF2     0x3 | 
 | 606 | #define ID_LED_ON1_DEF2      0x4 | 
 | 607 | #define ID_LED_ON1_ON2       0x5 | 
 | 608 | #define ID_LED_ON1_OFF2      0x6 | 
 | 609 | #define ID_LED_OFF1_DEF2     0x7 | 
 | 610 | #define ID_LED_OFF1_ON2      0x8 | 
 | 611 | #define ID_LED_OFF1_OFF2     0x9 | 
 | 612 |  | 
 | 613 | #define IGP_ACTIVITY_LED_MASK   0xFFFFF0FF | 
 | 614 | #define IGP_ACTIVITY_LED_ENABLE 0x0300 | 
 | 615 | #define IGP_LED3_MODE           0x07000000 | 
 | 616 |  | 
 | 617 | /* PCI/PCI-X/PCI-EX Config space */ | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 618 | #define PCIE_LINK_STATUS             0x12 | 
| Alexander Duyck | 009bc06 | 2009-07-23 18:08:35 +0000 | [diff] [blame] | 619 | #define PCIE_DEVICE_CONTROL2         0x28 | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 620 |  | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 621 | #define PCIE_LINK_WIDTH_MASK         0x3F0 | 
 | 622 | #define PCIE_LINK_WIDTH_SHIFT        4 | 
| Alexander Duyck | 009bc06 | 2009-07-23 18:08:35 +0000 | [diff] [blame] | 623 | #define PCIE_DEVICE_CONTROL2_16ms    0x0005 | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 624 |  | 
 | 625 | #define PHY_REVISION_MASK      0xFFFFFFF0 | 
 | 626 | #define MAX_PHY_REG_ADDRESS    0x1F  /* 5 bit address bus (0-0x1F) */ | 
 | 627 | #define MAX_PHY_MULTI_PAGE_REG 0xF | 
 | 628 |  | 
 | 629 | /* Bit definitions for valid PHY IDs. */ | 
 | 630 | /* | 
 | 631 |  * I = Integrated | 
 | 632 |  * E = External | 
 | 633 |  */ | 
 | 634 | #define M88E1111_I_PHY_ID    0x01410CC0 | 
 | 635 | #define IGP03E1000_E_PHY_ID  0x02A80390 | 
| Alexander Duyck | bb2ac47 | 2009-11-19 12:42:01 +0000 | [diff] [blame] | 636 | #define I82580_I_PHY_ID      0x015403A0 | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 637 | #define M88_VENDOR           0x0141 | 
 | 638 |  | 
 | 639 | /* M88E1000 Specific Registers */ | 
 | 640 | #define M88E1000_PHY_SPEC_CTRL     0x10  /* PHY Specific Control Register */ | 
 | 641 | #define M88E1000_PHY_SPEC_STATUS   0x11  /* PHY Specific Status Register */ | 
 | 642 | #define M88E1000_EXT_PHY_SPEC_CTRL 0x14  /* Extended PHY Specific Control */ | 
 | 643 |  | 
 | 644 | #define M88E1000_PHY_PAGE_SELECT   0x1D  /* Reg 29 for page number setting */ | 
 | 645 | #define M88E1000_PHY_GEN_CONTROL   0x1E  /* Its meaning depends on reg 29 */ | 
 | 646 |  | 
 | 647 | /* M88E1000 PHY Specific Control Register */ | 
 | 648 | #define M88E1000_PSCR_POLARITY_REVERSAL 0x0002 /* 1=Polarity Reversal enabled */ | 
 | 649 | /* 1=CLK125 low, 0=CLK125 toggling */ | 
 | 650 | #define M88E1000_PSCR_MDI_MANUAL_MODE  0x0000  /* MDI Crossover Mode bits 6:5 */ | 
 | 651 | 					       /* Manual MDI configuration */ | 
 | 652 | #define M88E1000_PSCR_MDIX_MANUAL_MODE 0x0020  /* Manual MDIX configuration */ | 
 | 653 | /* 1000BASE-T: Auto crossover, 100BASE-TX/10BASE-T: MDI Mode */ | 
 | 654 | #define M88E1000_PSCR_AUTO_X_1000T     0x0040 | 
 | 655 | /* Auto crossover enabled all speeds */ | 
 | 656 | #define M88E1000_PSCR_AUTO_X_MODE      0x0060 | 
 | 657 | /* | 
| Auke Kok | 652fff3 | 2008-06-27 11:00:18 -0700 | [diff] [blame] | 658 |  * 1=Enable Extended 10BASE-T distance (Lower 10BASE-T Rx Threshold | 
 | 659 |  * 0=Normal 10BASE-T Rx Threshold | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 660 |  */ | 
 | 661 | /* 1=5-bit interface in 100BASE-TX, 0=MII interface in 100BASE-TX */ | 
 | 662 | #define M88E1000_PSCR_ASSERT_CRS_ON_TX     0x0800 /* 1=Assert CRS on Transmit */ | 
 | 663 |  | 
 | 664 | /* M88E1000 PHY Specific Status Register */ | 
 | 665 | #define M88E1000_PSSR_REV_POLARITY       0x0002 /* 1=Polarity reversed */ | 
 | 666 | #define M88E1000_PSSR_DOWNSHIFT          0x0020 /* 1=Downshifted */ | 
 | 667 | #define M88E1000_PSSR_MDIX               0x0040 /* 1=MDIX; 0=MDI */ | 
 | 668 | /* | 
 | 669 |  * 0 = <50M | 
 | 670 |  * 1 = 50-80M | 
 | 671 |  * 2 = 80-110M | 
 | 672 |  * 3 = 110-140M | 
 | 673 |  * 4 = >140M | 
 | 674 |  */ | 
 | 675 | #define M88E1000_PSSR_CABLE_LENGTH       0x0380 | 
 | 676 | #define M88E1000_PSSR_SPEED              0xC000 /* Speed, bits 14:15 */ | 
 | 677 | #define M88E1000_PSSR_1000MBS            0x8000 /* 10=1000Mbs */ | 
 | 678 |  | 
 | 679 | #define M88E1000_PSSR_CABLE_LENGTH_SHIFT 7 | 
 | 680 |  | 
 | 681 | /* M88E1000 Extended PHY Specific Control Register */ | 
 | 682 | /* | 
 | 683 |  * 1 = Lost lock detect enabled. | 
 | 684 |  * Will assert lost lock and bring | 
 | 685 |  * link down if idle not seen | 
 | 686 |  * within 1ms in 1000BASE-T | 
 | 687 |  */ | 
 | 688 | /* | 
 | 689 |  * Number of times we will attempt to autonegotiate before downshifting if we | 
 | 690 |  * are the master | 
 | 691 |  */ | 
 | 692 | #define M88E1000_EPSCR_MASTER_DOWNSHIFT_MASK 0x0C00 | 
 | 693 | #define M88E1000_EPSCR_MASTER_DOWNSHIFT_1X   0x0000 | 
 | 694 | /* | 
 | 695 |  * Number of times we will attempt to autonegotiate before downshifting if we | 
 | 696 |  * are the slave | 
 | 697 |  */ | 
 | 698 | #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_MASK  0x0300 | 
 | 699 | #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_1X    0x0100 | 
 | 700 | #define M88E1000_EPSCR_TX_CLK_25      0x0070 /* 25  MHz TX_CLK */ | 
 | 701 |  | 
 | 702 | /* M88EC018 Rev 2 specific DownShift settings */ | 
 | 703 | #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_MASK  0x0E00 | 
 | 704 | #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_5X    0x0800 | 
 | 705 |  | 
 | 706 | /* MDI Control */ | 
 | 707 | #define E1000_MDIC_REG_SHIFT 16 | 
 | 708 | #define E1000_MDIC_PHY_SHIFT 21 | 
 | 709 | #define E1000_MDIC_OP_WRITE  0x04000000 | 
 | 710 | #define E1000_MDIC_OP_READ   0x08000000 | 
 | 711 | #define E1000_MDIC_READY     0x10000000 | 
 | 712 | #define E1000_MDIC_ERROR     0x40000000 | 
 | 713 |  | 
 | 714 | /* SerDes Control */ | 
 | 715 | #define E1000_GEN_CTL_READY             0x80000000 | 
 | 716 | #define E1000_GEN_CTL_ADDRESS_SHIFT     8 | 
 | 717 | #define E1000_GEN_POLL_TIMEOUT          640 | 
 | 718 |  | 
| Alexander Duyck | 4ae196d | 2009-02-19 20:40:07 -0800 | [diff] [blame] | 719 | #define E1000_VFTA_ENTRY_SHIFT               5 | 
 | 720 | #define E1000_VFTA_ENTRY_MASK                0x7F | 
 | 721 | #define E1000_VFTA_ENTRY_BIT_SHIFT_MASK      0x1F | 
 | 722 |  | 
| Alexander Duyck | 55cac24 | 2009-11-19 12:42:21 +0000 | [diff] [blame] | 723 | /* DMA Coalescing register fields */ | 
 | 724 | #define E1000_PCIEMISC_LX_DECISION      0x00000080 /* Lx power decision based | 
 | 725 |                                                       on DMA coal */ | 
 | 726 |  | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 727 | #endif |