blob: 9a15d6b9ff1cf6a65b88116310d260cda052804f [file] [log] [blame]
Abhijeet Dharmapurikarde91d2c2012-08-23 14:36:59 -07001/* Copyright (c) 2011-2012, The Linux Foundation. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13#include <linux/kernel.h>
Niranjana Vishwanathapurac1edd402012-06-28 15:32:50 -060014#include <linux/bitops.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070015#include <linux/platform_device.h>
Steve Mucklef132c6c2012-06-06 18:30:57 -070016#include <linux/gpio.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070017#include <linux/io.h>
18#include <linux/irq.h>
Kenneth Heitke748593a2011-07-15 15:45:11 -060019#include <linux/i2c.h>
David Keitel2f613d92012-02-15 11:29:16 -080020#include <linux/i2c/smb349.h>
Siddartha Mohanadossb9df4942012-02-08 09:58:21 -080021#include <linux/i2c/sx150x.h>
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -060022#include <linux/slimbus/slimbus.h>
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +053023#include <linux/mfd/wcd9xxx/core.h>
24#include <linux/mfd/wcd9xxx/pdata.h>
Amy Maloche70090f992012-02-16 16:35:26 -080025#include <linux/mfd/pm8xxx/misc.h>
Kenneth Heitke36920d32011-07-20 16:44:30 -060026#include <linux/msm_ssbi.h>
Stepan Moskovchenkoeed82a52011-09-02 13:19:23 -070027#include <linux/spi/spi.h>
Ramesh Masavarapu28311912011-10-27 11:04:12 -070028#include <linux/dma-mapping.h>
29#include <linux/platform_data/qcom_crypto_device.h>
Mitchel Humpherys6ff930c2012-09-06 11:32:54 -070030#include <linux/msm_ion.h>
Jack Cheung46bfffa2012-01-19 15:26:24 -080031#include <linux/memory.h>
Larry Bassel67b921d2012-04-06 10:23:27 -070032#include <linux/memblock.h>
Praveen Chidambaram877d7a42012-06-05 14:33:20 -060033#include <linux/msm_thermal.h>
Jing Lin21ed4de2012-02-05 15:53:28 -080034#include <linux/i2c/atmel_mxt_ts.h>
Steve Mucklef132c6c2012-06-06 18:30:57 -070035#include <linux/cyttsp-qc.h>
Amy Maloche70090f992012-02-16 16:35:26 -080036#include <linux/i2c/isa1200.h>
Mohan Pallaka474b94b2012-01-25 12:59:58 +053037#include <linux/gpio_keys.h>
Siddartha Mohanadossb9df4942012-02-08 09:58:21 -080038#include <linux/epm_adc.h>
Jay Chokshie7d8d4f2012-04-04 14:47:57 -070039#include <linux/i2c/sx150x.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070040#include <asm/mach-types.h>
41#include <asm/mach/arch.h>
42#include <asm/hardware/gic.h>
Sahitya Tummala3586ed92011-08-03 09:13:23 +053043#include <asm/mach/mmc.h>
Ankit Verma6b7e2ba2012-01-26 15:48:54 -080044#include <linux/platform_data/qcom_wcnss_device.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070045
46#include <mach/board.h>
47#include <mach/msm_iomap.h>
Olav Haugan7c6aa742012-01-16 16:47:37 -080048#include <mach/ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070049#include <linux/usb/msm_hsusb.h>
50#include <linux/usb/android.h>
51#include <mach/socinfo.h>
Harini Jayaramanc4c58692011-07-19 14:50:10 -060052#include <mach/msm_spi.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070053#include "timer.h"
54#include "devices.h"
Joel King4ebccc62011-07-22 09:43:22 -070055#include <mach/gpiomux.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060056#include <mach/rpm.h>
Olav Haugan7c6aa742012-01-16 16:47:37 -080057#ifdef CONFIG_ANDROID_PMEM
Kevin Chan13be4e22011-10-20 11:30:32 -070058#include <linux/android_pmem.h>
Olav Haugan7c6aa742012-01-16 16:47:37 -080059#endif
Kevin Chan13be4e22011-10-20 11:30:32 -070060#include <mach/msm_memtypes.h>
61#include <linux/bootmem.h>
62#include <asm/setup.h>
Ramesh Masavarapu28311912011-10-27 11:04:12 -070063#include <mach/dma.h>
Jin Hongd3024e62012-02-09 16:13:32 -080064#include <mach/msm_dsps.h>
Gagan Mac8a7a5d32011-11-11 16:43:06 -070065#include <mach/msm_bus_board.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060066#include <mach/cpuidle.h>
Joel Kingdacbc822012-01-25 13:30:57 -080067#include <mach/mdm2.h>
Siddartha Mohanadosscaeaa922012-02-07 16:41:38 -080068#include <linux/msm_tsens.h>
Stephen Boyd4d0d2582012-02-10 14:49:40 -080069#include <mach/msm_xo.h>
Laura Abbott350c8362012-02-28 14:46:52 -080070#include <mach/msm_rtb.h>
Santosh Mardieff9a742012-04-09 23:23:39 +053071#include <sound/cs8427.h>
Ravi Kumar V05931a22012-04-04 17:09:37 +053072#include <media/gpio-ir-recv.h>
Larry Bassel67b921d2012-04-06 10:23:27 -070073#include <linux/fmem.h>
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -060074#include <mach/msm_pcie.h>
Jeff Ohlsteindd0dd9b2012-05-29 17:47:21 -070075#include <mach/restart.h>
Niranjana Vishwanathapurac1edd402012-06-28 15:32:50 -060076#include <mach/msm_iomap.h>
Joel King4ebccc62011-07-22 09:43:22 -070077
Jeff Ohlstein7e668552011-10-06 16:17:25 -070078#include "msm_watchdog.h"
Stepan Moskovchenko5a83dba2011-12-05 17:30:17 -080079#include "board-8064.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060080#include "spm.h"
Subhash Jadavani909e04f2012-04-12 10:52:50 +053081#include <mach/mpm.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060082#include "rpm_resources.h"
Matt Wagantall7cca4642012-02-01 16:43:24 -080083#include "pm.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060084#include "pm-boot.h"
Rajesh Sastrulaaee8af32012-01-20 11:46:31 -080085#include "devices-msm8x60.h"
Hanumant Singh50440d42012-04-23 19:27:16 -070086#include "smd_private.h"
Jay Chokshiea67c622011-07-29 17:12:26 -070087
Olav Haugan7c6aa742012-01-16 16:47:37 -080088#define MSM_PMEM_ADSP_SIZE 0x7800000
Bharath Ramachandramurthy2fd017a2012-03-13 10:21:09 -070089#define MSM_PMEM_AUDIO_SIZE 0x4CF000
Olav Haugan7c6aa742012-01-16 16:47:37 -080090#ifdef CONFIG_FB_MSM_HDMI_AS_PRIMARY
91#define MSM_PMEM_SIZE 0x4000000 /* 64 Mbytes */
92#else
Chetan Kalyan72aac4f2012-02-23 14:56:54 -080093#define MSM_PMEM_SIZE 0x4000000 /* 64 Mbytes */
Olav Haugan7c6aa742012-01-16 16:47:37 -080094#endif
Kevin Chan13be4e22011-10-20 11:30:32 -070095
Olav Haugan7c6aa742012-01-16 16:47:37 -080096#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
Hanumant Singheadb7502012-05-15 18:14:04 -070097#define HOLE_SIZE 0x20000
Mitchel Humpherys05e58812012-08-13 14:24:13 -070098#define MSM_CONTIG_MEM_SIZE 0x65000
Olav Haugan129992c2012-03-22 09:54:01 -070099#ifdef CONFIG_MSM_IOMMU
100#define MSM_ION_MM_SIZE 0x3800000
101#define MSM_ION_SF_SIZE 0
Olav Haugan39477bb2012-05-14 16:05:36 -0700102#define MSM_ION_QSECOM_SIZE 0x780000 /* (7.5MB) */
Olav Haugan129992c2012-03-22 09:54:01 -0700103#define MSM_ION_HEAP_NUM 7
104#else
Olav Haugan7c6aa742012-01-16 16:47:37 -0800105#define MSM_ION_MM_SIZE MSM_PMEM_ADSP_SIZE
Olav Haugan129992c2012-03-22 09:54:01 -0700106#define MSM_ION_SF_SIZE MSM_PMEM_SIZE
Olav Haugan39477bb2012-05-14 16:05:36 -0700107#define MSM_ION_QSECOM_SIZE 0x600000 /* (6MB) */
Olav Haugan129992c2012-03-22 09:54:01 -0700108#define MSM_ION_HEAP_NUM 8
109#endif
Hanumant Singheadb7502012-05-15 18:14:04 -0700110#define MSM_ION_MM_FW_SIZE (0x200000 - HOLE_SIZE) /* (2MB - 128KB) */
Olav Haugan7c6aa742012-01-16 16:47:37 -0800111#define MSM_ION_MFC_SIZE SZ_8K
Olav Haugan2c43fac2012-01-19 11:06:37 -0800112#define MSM_ION_AUDIO_SIZE MSM_PMEM_AUDIO_SIZE
Olav Haugan7c6aa742012-01-16 16:47:37 -0800113#else
Mitchel Humpherys05e58812012-08-13 14:24:13 -0700114#define MSM_CONTIG_MEM_SIZE 0x110C000
Olav Haugan7c6aa742012-01-16 16:47:37 -0800115#define MSM_ION_HEAP_NUM 1
116#endif
Kevin Chan13be4e22011-10-20 11:30:32 -0700117
Hanumant Singheadb7502012-05-15 18:14:04 -0700118#define APQ8064_FIXED_AREA_START (0xa0000000 - (MSM_ION_MM_FW_SIZE + \
119 HOLE_SIZE))
Larry Bassel67b921d2012-04-06 10:23:27 -0700120#define MAX_FIXED_AREA_SIZE 0x10000000
Hanumant Singheadb7502012-05-15 18:14:04 -0700121#define MSM_MM_FW_SIZE (0x200000 - HOLE_SIZE)
122#define APQ8064_FW_START APQ8064_FIXED_AREA_START
Larry Bassel67b921d2012-04-06 10:23:27 -0700123
Niranjana Vishwanathapurac1edd402012-06-28 15:32:50 -0600124#define QFPROM_RAW_FEAT_CONFIG_ROW0_MSB (MSM_QFPROM_BASE + 0x23c)
125#define QFPROM_RAW_OEM_CONFIG_ROW0_LSB (MSM_QFPROM_BASE + 0x220)
126
Niranjana Vishwanathapura68210ff2012-06-24 18:03:49 -0600127/* PCIE AXI address space */
128#define PCIE_AXI_BAR_PHYS 0x08000000
129#define PCIE_AXI_BAR_SIZE SZ_128M
130
Niranjana Vishwanathapura459a27d2012-07-20 12:23:55 -0600131/* PCIe pmic gpios */
132#define PCIE_WAKE_N_PMIC_GPIO 12
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -0600133#define PCIE_PWR_EN_PMIC_GPIO 13
134#define PCIE_RST_N_PMIC_MPP 1
135
Mitchel Humpherys05e58812012-08-13 14:24:13 -0700136#ifdef CONFIG_KERNEL_MSM_CONTIG_MEM_REGION
137static unsigned msm_contig_mem_size = MSM_CONTIG_MEM_SIZE;
138static int __init msm_contig_mem_size_setup(char *p)
Kevin Chan13be4e22011-10-20 11:30:32 -0700139{
Mitchel Humpherys05e58812012-08-13 14:24:13 -0700140 msm_contig_mem_size = memparse(p, NULL);
Olav Haugan7c6aa742012-01-16 16:47:37 -0800141 return 0;
Kevin Chan13be4e22011-10-20 11:30:32 -0700142}
Mitchel Humpherys05e58812012-08-13 14:24:13 -0700143early_param("msm_contig_mem_size", msm_contig_mem_size_setup);
Olav Haugan7c6aa742012-01-16 16:47:37 -0800144#endif
Kevin Chan13be4e22011-10-20 11:30:32 -0700145
Olav Haugan7c6aa742012-01-16 16:47:37 -0800146#ifdef CONFIG_ANDROID_PMEM
Kevin Chan13be4e22011-10-20 11:30:32 -0700147static unsigned pmem_size = MSM_PMEM_SIZE;
148static int __init pmem_size_setup(char *p)
149{
150 pmem_size = memparse(p, NULL);
151 return 0;
152}
153early_param("pmem_size", pmem_size_setup);
154
155static unsigned pmem_adsp_size = MSM_PMEM_ADSP_SIZE;
156
157static int __init pmem_adsp_size_setup(char *p)
158{
159 pmem_adsp_size = memparse(p, NULL);
160 return 0;
161}
162early_param("pmem_adsp_size", pmem_adsp_size_setup);
163
164static unsigned pmem_audio_size = MSM_PMEM_AUDIO_SIZE;
165
166static int __init pmem_audio_size_setup(char *p)
167{
168 pmem_audio_size = memparse(p, NULL);
169 return 0;
170}
171early_param("pmem_audio_size", pmem_audio_size_setup);
Olav Haugan7c6aa742012-01-16 16:47:37 -0800172#endif
Kevin Chan13be4e22011-10-20 11:30:32 -0700173
Olav Haugan7c6aa742012-01-16 16:47:37 -0800174#ifdef CONFIG_ANDROID_PMEM
175#ifndef CONFIG_MSM_MULTIMEDIA_USE_ION
Kevin Chan13be4e22011-10-20 11:30:32 -0700176static struct android_pmem_platform_data android_pmem_pdata = {
177 .name = "pmem",
178 .allocator_type = PMEM_ALLOCATORTYPE_ALLORNOTHING,
179 .cached = 1,
180 .memory_type = MEMTYPE_EBI1,
181};
182
Laura Abbottb93525f2012-04-12 09:57:19 -0700183static struct platform_device apq8064_android_pmem_device = {
Kevin Chan13be4e22011-10-20 11:30:32 -0700184 .name = "android_pmem",
185 .id = 0,
186 .dev = {.platform_data = &android_pmem_pdata},
187};
188
189static struct android_pmem_platform_data android_pmem_adsp_pdata = {
190 .name = "pmem_adsp",
191 .allocator_type = PMEM_ALLOCATORTYPE_BITMAP,
192 .cached = 0,
193 .memory_type = MEMTYPE_EBI1,
194};
Laura Abbottb93525f2012-04-12 09:57:19 -0700195static struct platform_device apq8064_android_pmem_adsp_device = {
Kevin Chan13be4e22011-10-20 11:30:32 -0700196 .name = "android_pmem",
197 .id = 2,
198 .dev = { .platform_data = &android_pmem_adsp_pdata },
199};
200
201static struct android_pmem_platform_data android_pmem_audio_pdata = {
202 .name = "pmem_audio",
203 .allocator_type = PMEM_ALLOCATORTYPE_BITMAP,
204 .cached = 0,
205 .memory_type = MEMTYPE_EBI1,
206};
207
Laura Abbottb93525f2012-04-12 09:57:19 -0700208static struct platform_device apq8064_android_pmem_audio_device = {
Kevin Chan13be4e22011-10-20 11:30:32 -0700209 .name = "android_pmem",
210 .id = 4,
211 .dev = { .platform_data = &android_pmem_audio_pdata },
212};
Bharath Ramachandramurthy4a3fa912012-03-13 19:16:24 -0700213#endif /* CONFIG_MSM_MULTIMEDIA_USE_ION */
214#endif /* CONFIG_ANDROID_PMEM */
Olav Haugan7c6aa742012-01-16 16:47:37 -0800215
Larry Bassel67b921d2012-04-06 10:23:27 -0700216struct fmem_platform_data apq8064_fmem_pdata = {
217};
218
Olav Haugan7c6aa742012-01-16 16:47:37 -0800219static struct memtype_reserve apq8064_reserve_table[] __initdata = {
220 [MEMTYPE_SMI] = {
221 },
222 [MEMTYPE_EBI0] = {
223 .flags = MEMTYPE_FLAGS_1M_ALIGN,
224 },
225 [MEMTYPE_EBI1] = {
226 .flags = MEMTYPE_FLAGS_1M_ALIGN,
227 },
228};
Kevin Chan13be4e22011-10-20 11:30:32 -0700229
Laura Abbott350c8362012-02-28 14:46:52 -0800230static void __init reserve_rtb_memory(void)
231{
232#if defined(CONFIG_MSM_RTB)
Laura Abbottb93525f2012-04-12 09:57:19 -0700233 apq8064_reserve_table[MEMTYPE_EBI1].size += apq8064_rtb_pdata.size;
Laura Abbott350c8362012-02-28 14:46:52 -0800234#endif
235}
236
237
Kevin Chan13be4e22011-10-20 11:30:32 -0700238static void __init size_pmem_devices(void)
239{
Olav Haugan7c6aa742012-01-16 16:47:37 -0800240#ifdef CONFIG_ANDROID_PMEM
241#ifndef CONFIG_MSM_MULTIMEDIA_USE_ION
Kevin Chan13be4e22011-10-20 11:30:32 -0700242 android_pmem_adsp_pdata.size = pmem_adsp_size;
243 android_pmem_pdata.size = pmem_size;
244 android_pmem_audio_pdata.size = MSM_PMEM_AUDIO_SIZE;
Bharath Ramachandramurthy4a3fa912012-03-13 19:16:24 -0700245#endif /*CONFIG_MSM_MULTIMEDIA_USE_ION*/
246#endif /*CONFIG_ANDROID_PMEM*/
Kevin Chan13be4e22011-10-20 11:30:32 -0700247}
248
Bharath Ramachandramurthy4a3fa912012-03-13 19:16:24 -0700249#ifdef CONFIG_ANDROID_PMEM
250#ifndef CONFIG_MSM_MULTIMEDIA_USE_ION
Kevin Chan13be4e22011-10-20 11:30:32 -0700251static void __init reserve_memory_for(struct android_pmem_platform_data *p)
252{
253 apq8064_reserve_table[p->memory_type].size += p->size;
254}
Bharath Ramachandramurthy4a3fa912012-03-13 19:16:24 -0700255#endif /*CONFIG_MSM_MULTIMEDIA_USE_ION*/
256#endif /*CONFIG_ANDROID_PMEM*/
Kevin Chan13be4e22011-10-20 11:30:32 -0700257
Kevin Chan13be4e22011-10-20 11:30:32 -0700258static void __init reserve_pmem_memory(void)
259{
Olav Haugan7c6aa742012-01-16 16:47:37 -0800260#ifdef CONFIG_ANDROID_PMEM
261#ifndef CONFIG_MSM_MULTIMEDIA_USE_ION
Kevin Chan13be4e22011-10-20 11:30:32 -0700262 reserve_memory_for(&android_pmem_adsp_pdata);
263 reserve_memory_for(&android_pmem_pdata);
264 reserve_memory_for(&android_pmem_audio_pdata);
Bharath Ramachandramurthy4a3fa912012-03-13 19:16:24 -0700265#endif /*CONFIG_MSM_MULTIMEDIA_USE_ION*/
Mitchel Humpherys05e58812012-08-13 14:24:13 -0700266 apq8064_reserve_table[MEMTYPE_EBI1].size += msm_contig_mem_size;
Bharath Ramachandramurthy4a3fa912012-03-13 19:16:24 -0700267#endif /*CONFIG_ANDROID_PMEM*/
Olav Haugan7c6aa742012-01-16 16:47:37 -0800268}
269
270static int apq8064_paddr_to_memtype(unsigned int paddr)
271{
272 return MEMTYPE_EBI1;
273}
274
Steve Mucklef132c6c2012-06-06 18:30:57 -0700275#define FMEM_ENABLED 0
Larry Bassel67b921d2012-04-06 10:23:27 -0700276
Olav Haugan7c6aa742012-01-16 16:47:37 -0800277#ifdef CONFIG_ION_MSM
278#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
Laura Abbottb93525f2012-04-12 09:57:19 -0700279static struct ion_cp_heap_pdata cp_mm_apq8064_ion_pdata = {
Olav Haugan7c6aa742012-01-16 16:47:37 -0800280 .permission_type = IPT_TYPE_MM_CARVEOUT,
Olav Haugand3d29682012-01-19 10:57:07 -0800281 .align = PAGE_SIZE,
Larry Bassel67b921d2012-04-06 10:23:27 -0700282 .reusable = FMEM_ENABLED,
283 .mem_is_fmem = FMEM_ENABLED,
284 .fixed_position = FIXED_MIDDLE,
Olav Haugan7c6aa742012-01-16 16:47:37 -0800285};
286
Laura Abbottb93525f2012-04-12 09:57:19 -0700287static struct ion_cp_heap_pdata cp_mfc_apq8064_ion_pdata = {
Olav Haugan7c6aa742012-01-16 16:47:37 -0800288 .permission_type = IPT_TYPE_MFC_SHAREDMEM,
Olav Haugand3d29682012-01-19 10:57:07 -0800289 .align = PAGE_SIZE,
Larry Bassel67b921d2012-04-06 10:23:27 -0700290 .reusable = 0,
291 .mem_is_fmem = FMEM_ENABLED,
292 .fixed_position = FIXED_HIGH,
Olav Haugan7c6aa742012-01-16 16:47:37 -0800293};
294
Laura Abbottb93525f2012-04-12 09:57:19 -0700295static struct ion_co_heap_pdata co_apq8064_ion_pdata = {
Olav Haugand3d29682012-01-19 10:57:07 -0800296 .adjacent_mem_id = INVALID_HEAP_ID,
297 .align = PAGE_SIZE,
Larry Bassel67b921d2012-04-06 10:23:27 -0700298 .mem_is_fmem = 0,
Olav Haugand3d29682012-01-19 10:57:07 -0800299};
300
Laura Abbottb93525f2012-04-12 09:57:19 -0700301static struct ion_co_heap_pdata fw_co_apq8064_ion_pdata = {
Olav Haugand3d29682012-01-19 10:57:07 -0800302 .adjacent_mem_id = ION_CP_MM_HEAP_ID,
303 .align = SZ_128K,
Larry Bassel67b921d2012-04-06 10:23:27 -0700304 .mem_is_fmem = FMEM_ENABLED,
305 .fixed_position = FIXED_LOW,
Olav Haugan7c6aa742012-01-16 16:47:37 -0800306};
307#endif
Olav Haugan9cdfc2f2012-02-15 09:52:57 -0800308
309/**
310 * These heaps are listed in the order they will be allocated. Due to
311 * video hardware restrictions and content protection the FW heap has to
312 * be allocated adjacent (below) the MM heap and the MFC heap has to be
313 * allocated after the MM heap to ensure MFC heap is not more than 256MB
314 * away from the base address of the FW heap.
315 * However, the order of FW heap and MM heap doesn't matter since these
316 * two heaps are taken care of by separate code to ensure they are adjacent
317 * to each other.
318 * Don't swap the order unless you know what you are doing!
319 */
Laura Abbottb93525f2012-04-12 09:57:19 -0700320static struct ion_platform_data apq8064_ion_pdata = {
Olav Haugan7c6aa742012-01-16 16:47:37 -0800321 .nr = MSM_ION_HEAP_NUM,
322 .heaps = {
323 {
324 .id = ION_SYSTEM_HEAP_ID,
325 .type = ION_HEAP_TYPE_SYSTEM,
326 .name = ION_VMALLOC_HEAP_NAME,
327 },
328#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
329 {
Olav Haugan7c6aa742012-01-16 16:47:37 -0800330 .id = ION_CP_MM_HEAP_ID,
331 .type = ION_HEAP_TYPE_CP,
332 .name = ION_MM_HEAP_NAME,
333 .size = MSM_ION_MM_SIZE,
334 .memory_type = ION_EBI_TYPE,
Laura Abbottb93525f2012-04-12 09:57:19 -0700335 .extra_data = (void *) &cp_mm_apq8064_ion_pdata,
Olav Haugan7c6aa742012-01-16 16:47:37 -0800336 },
337 {
Olav Haugand3d29682012-01-19 10:57:07 -0800338 .id = ION_MM_FIRMWARE_HEAP_ID,
339 .type = ION_HEAP_TYPE_CARVEOUT,
340 .name = ION_MM_FIRMWARE_HEAP_NAME,
341 .size = MSM_ION_MM_FW_SIZE,
342 .memory_type = ION_EBI_TYPE,
Laura Abbottb93525f2012-04-12 09:57:19 -0700343 .extra_data = (void *) &fw_co_apq8064_ion_pdata,
Olav Haugand3d29682012-01-19 10:57:07 -0800344 },
345 {
Olav Haugan7c6aa742012-01-16 16:47:37 -0800346 .id = ION_CP_MFC_HEAP_ID,
347 .type = ION_HEAP_TYPE_CP,
348 .name = ION_MFC_HEAP_NAME,
349 .size = MSM_ION_MFC_SIZE,
350 .memory_type = ION_EBI_TYPE,
Laura Abbottb93525f2012-04-12 09:57:19 -0700351 .extra_data = (void *) &cp_mfc_apq8064_ion_pdata,
Olav Haugan7c6aa742012-01-16 16:47:37 -0800352 },
Olav Haugan129992c2012-03-22 09:54:01 -0700353#ifndef CONFIG_MSM_IOMMU
Olav Haugan7c6aa742012-01-16 16:47:37 -0800354 {
Olav Haugan9cdfc2f2012-02-15 09:52:57 -0800355 .id = ION_SF_HEAP_ID,
356 .type = ION_HEAP_TYPE_CARVEOUT,
357 .name = ION_SF_HEAP_NAME,
358 .size = MSM_ION_SF_SIZE,
359 .memory_type = ION_EBI_TYPE,
Laura Abbottb93525f2012-04-12 09:57:19 -0700360 .extra_data = (void *) &co_apq8064_ion_pdata,
Olav Haugan9cdfc2f2012-02-15 09:52:57 -0800361 },
Olav Haugan129992c2012-03-22 09:54:01 -0700362#endif
Olav Haugan9cdfc2f2012-02-15 09:52:57 -0800363 {
Olav Haugan7c6aa742012-01-16 16:47:37 -0800364 .id = ION_IOMMU_HEAP_ID,
365 .type = ION_HEAP_TYPE_IOMMU,
366 .name = ION_IOMMU_HEAP_NAME,
367 },
Olav Hauganf45e2142012-01-19 11:01:01 -0800368 {
369 .id = ION_QSECOM_HEAP_ID,
370 .type = ION_HEAP_TYPE_CARVEOUT,
371 .name = ION_QSECOM_HEAP_NAME,
372 .size = MSM_ION_QSECOM_SIZE,
373 .memory_type = ION_EBI_TYPE,
Laura Abbottb93525f2012-04-12 09:57:19 -0700374 .extra_data = (void *) &co_apq8064_ion_pdata,
Olav Hauganf45e2142012-01-19 11:01:01 -0800375 },
Olav Haugan2c43fac2012-01-19 11:06:37 -0800376 {
377 .id = ION_AUDIO_HEAP_ID,
378 .type = ION_HEAP_TYPE_CARVEOUT,
379 .name = ION_AUDIO_HEAP_NAME,
380 .size = MSM_ION_AUDIO_SIZE,
381 .memory_type = ION_EBI_TYPE,
Laura Abbottb93525f2012-04-12 09:57:19 -0700382 .extra_data = (void *) &co_apq8064_ion_pdata,
Olav Haugan2c43fac2012-01-19 11:06:37 -0800383 },
Olav Haugan7c6aa742012-01-16 16:47:37 -0800384#endif
385 }
386};
387
Laura Abbottb93525f2012-04-12 09:57:19 -0700388static struct platform_device apq8064_ion_dev = {
Olav Haugan7c6aa742012-01-16 16:47:37 -0800389 .name = "ion-msm",
390 .id = 1,
Laura Abbottb93525f2012-04-12 09:57:19 -0700391 .dev = { .platform_data = &apq8064_ion_pdata },
Olav Haugan7c6aa742012-01-16 16:47:37 -0800392};
393#endif
394
Larry Bassel67b921d2012-04-06 10:23:27 -0700395static struct platform_device apq8064_fmem_device = {
396 .name = "fmem",
397 .id = 1,
398 .dev = { .platform_data = &apq8064_fmem_pdata },
399};
400
401static void __init reserve_mem_for_ion(enum ion_memory_types mem_type,
402 unsigned long size)
403{
404 apq8064_reserve_table[mem_type].size += size;
405}
406
407static void __init apq8064_reserve_fixed_area(unsigned long fixed_area_size)
408{
409#if defined(CONFIG_ION_MSM) && defined(CONFIG_MSM_MULTIMEDIA_USE_ION)
410 int ret;
411
412 if (fixed_area_size > MAX_FIXED_AREA_SIZE)
413 panic("fixed area size is larger than %dM\n",
414 MAX_FIXED_AREA_SIZE >> 20);
415
416 reserve_info->fixed_area_size = fixed_area_size;
417 reserve_info->fixed_area_start = APQ8064_FW_START;
418
419 ret = memblock_remove(reserve_info->fixed_area_start,
420 reserve_info->fixed_area_size);
421 BUG_ON(ret);
422#endif
423}
424
425/**
426 * Reserve memory for ION and calculate amount of reusable memory for fmem.
427 * We only reserve memory for heaps that are not reusable. However, we only
428 * support one reusable heap at the moment so we ignore the reusable flag for
429 * other than the first heap with reusable flag set. Also handle special case
430 * for video heaps (MM,FW, and MFC). Video requires heaps MM and MFC to be
431 * at a higher address than FW in addition to not more than 256MB away from the
432 * base address of the firmware. This means that if MM is reusable the other
433 * two heaps must be allocated in the same region as FW. This is handled by the
434 * mem_is_fmem flag in the platform data. In addition the MM heap must be
435 * adjacent to the FW heap for content protection purposes.
436 */
Stephen Boyd668d7652012-04-25 11:31:01 -0700437static void __init reserve_ion_memory(void)
Olav Haugan7c6aa742012-01-16 16:47:37 -0800438{
439#if defined(CONFIG_ION_MSM) && defined(CONFIG_MSM_MULTIMEDIA_USE_ION)
Larry Bassel67b921d2012-04-06 10:23:27 -0700440 unsigned int i;
441 unsigned int reusable_count = 0;
442 unsigned int fixed_size = 0;
443 unsigned int fixed_low_size, fixed_middle_size, fixed_high_size;
444 unsigned long fixed_low_start, fixed_middle_start, fixed_high_start;
445
446 apq8064_fmem_pdata.size = 0;
447 apq8064_fmem_pdata.reserved_size_low = 0;
448 apq8064_fmem_pdata.reserved_size_high = 0;
Olav Haugan62436252012-05-16 09:09:43 -0700449 apq8064_fmem_pdata.align = PAGE_SIZE;
Larry Bassel67b921d2012-04-06 10:23:27 -0700450 fixed_low_size = 0;
451 fixed_middle_size = 0;
452 fixed_high_size = 0;
453
454 /* We only support 1 reusable heap. Check if more than one heap
455 * is specified as reusable and set as non-reusable if found.
456 */
457 for (i = 0; i < apq8064_ion_pdata.nr; ++i) {
458 const struct ion_platform_heap *heap =
459 &(apq8064_ion_pdata.heaps[i]);
460
Mitchel Humpherysdc4d01d2012-09-13 10:53:22 -0700461 if (heap->type == (enum ion_heap_type) ION_HEAP_TYPE_CP
462 && heap->extra_data) {
Larry Bassel67b921d2012-04-06 10:23:27 -0700463 struct ion_cp_heap_pdata *data = heap->extra_data;
464
465 reusable_count += (data->reusable) ? 1 : 0;
466
467 if (data->reusable && reusable_count > 1) {
468 pr_err("%s: Too many heaps specified as "
469 "reusable. Heap %s was not configured "
470 "as reusable.\n", __func__, heap->name);
471 data->reusable = 0;
472 }
473 }
474 }
475
476 for (i = 0; i < apq8064_ion_pdata.nr; ++i) {
477 const struct ion_platform_heap *heap =
478 &(apq8064_ion_pdata.heaps[i]);
479
480 if (heap->extra_data) {
481 int fixed_position = NOT_FIXED;
482 int mem_is_fmem = 0;
483
Mitchel Humpherysdc4d01d2012-09-13 10:53:22 -0700484 switch ((int)heap->type) {
Larry Bassel67b921d2012-04-06 10:23:27 -0700485 case ION_HEAP_TYPE_CP:
486 mem_is_fmem = ((struct ion_cp_heap_pdata *)
487 heap->extra_data)->mem_is_fmem;
488 fixed_position = ((struct ion_cp_heap_pdata *)
489 heap->extra_data)->fixed_position;
490 break;
491 case ION_HEAP_TYPE_CARVEOUT:
492 mem_is_fmem = ((struct ion_co_heap_pdata *)
493 heap->extra_data)->mem_is_fmem;
494 fixed_position = ((struct ion_co_heap_pdata *)
495 heap->extra_data)->fixed_position;
496 break;
497 default:
498 break;
499 }
500
501 if (fixed_position != NOT_FIXED)
502 fixed_size += heap->size;
503 else
504 reserve_mem_for_ion(MEMTYPE_EBI1, heap->size);
505
506 if (fixed_position == FIXED_LOW)
507 fixed_low_size += heap->size;
508 else if (fixed_position == FIXED_MIDDLE)
509 fixed_middle_size += heap->size;
510 else if (fixed_position == FIXED_HIGH)
511 fixed_high_size += heap->size;
512
513 if (mem_is_fmem)
514 apq8064_fmem_pdata.size += heap->size;
515 }
516 }
517
518 if (!fixed_size)
519 return;
520
521 if (apq8064_fmem_pdata.size) {
Hanumant Singheadb7502012-05-15 18:14:04 -0700522 apq8064_fmem_pdata.reserved_size_low = fixed_low_size +
523 HOLE_SIZE;
Larry Bassel67b921d2012-04-06 10:23:27 -0700524 apq8064_fmem_pdata.reserved_size_high = fixed_high_size;
525 }
526
527 /* Since the fixed area may be carved out of lowmem,
528 * make sure the length is a multiple of 1M.
529 */
Hanumant Singheadb7502012-05-15 18:14:04 -0700530 fixed_size = (fixed_size + HOLE_SIZE + SECTION_SIZE - 1)
Larry Bassel67b921d2012-04-06 10:23:27 -0700531 & SECTION_MASK;
532 apq8064_reserve_fixed_area(fixed_size);
533
534 fixed_low_start = APQ8064_FIXED_AREA_START;
Hanumant Singheadb7502012-05-15 18:14:04 -0700535 fixed_middle_start = fixed_low_start + fixed_low_size + HOLE_SIZE;
Larry Bassel67b921d2012-04-06 10:23:27 -0700536 fixed_high_start = fixed_middle_start + fixed_middle_size;
537
538 for (i = 0; i < apq8064_ion_pdata.nr; ++i) {
539 struct ion_platform_heap *heap = &(apq8064_ion_pdata.heaps[i]);
540
541 if (heap->extra_data) {
542 int fixed_position = NOT_FIXED;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700543 struct ion_cp_heap_pdata *pdata = NULL;
Larry Bassel67b921d2012-04-06 10:23:27 -0700544
Mitchel Humpherysdc4d01d2012-09-13 10:53:22 -0700545 switch ((int) heap->type) {
Larry Bassel67b921d2012-04-06 10:23:27 -0700546 case ION_HEAP_TYPE_CP:
Hanumant Singheadb7502012-05-15 18:14:04 -0700547 pdata =
548 (struct ion_cp_heap_pdata *)heap->extra_data;
549 fixed_position = pdata->fixed_position;
Larry Bassel67b921d2012-04-06 10:23:27 -0700550 break;
551 case ION_HEAP_TYPE_CARVEOUT:
552 fixed_position = ((struct ion_co_heap_pdata *)
553 heap->extra_data)->fixed_position;
554 break;
555 default:
556 break;
557 }
558
559 switch (fixed_position) {
560 case FIXED_LOW:
561 heap->base = fixed_low_start;
562 break;
563 case FIXED_MIDDLE:
564 heap->base = fixed_middle_start;
Hanumant Singheadb7502012-05-15 18:14:04 -0700565 pdata->secure_base = fixed_middle_start
566 - HOLE_SIZE;
567 pdata->secure_size = HOLE_SIZE + heap->size;
Larry Bassel67b921d2012-04-06 10:23:27 -0700568 break;
569 case FIXED_HIGH:
570 heap->base = fixed_high_start;
571 break;
572 default:
573 break;
574 }
575 }
576 }
Olav Haugan7c6aa742012-01-16 16:47:37 -0800577#endif
Kevin Chan13be4e22011-10-20 11:30:32 -0700578}
579
Huaibin Yang4a084e32011-12-15 15:25:52 -0800580static void __init reserve_mdp_memory(void)
581{
582 apq8064_mdp_writeback(apq8064_reserve_table);
583}
584
Laura Abbott93a4a352012-05-25 09:26:35 -0700585static void __init reserve_cache_dump_memory(void)
586{
587#ifdef CONFIG_MSM_CACHE_DUMP
588 unsigned int total;
589
590 total = apq8064_cache_dump_pdata.l1_size +
591 apq8064_cache_dump_pdata.l2_size;
592 apq8064_reserve_table[MEMTYPE_EBI1].size += total;
593#endif
594}
595
Abhijeet Dharmapurikar3edb5de2012-09-13 11:02:03 -0700596static void __init reserve_mpdcvs_memory(void)
597{
598 apq8064_reserve_table[MEMTYPE_EBI1].size += SZ_32K;
599}
600
Kevin Chan13be4e22011-10-20 11:30:32 -0700601static void __init apq8064_calculate_reserve_sizes(void)
602{
603 size_pmem_devices();
604 reserve_pmem_memory();
Olav Haugan7c6aa742012-01-16 16:47:37 -0800605 reserve_ion_memory();
Huaibin Yang4a084e32011-12-15 15:25:52 -0800606 reserve_mdp_memory();
Laura Abbott350c8362012-02-28 14:46:52 -0800607 reserve_rtb_memory();
Laura Abbott93a4a352012-05-25 09:26:35 -0700608 reserve_cache_dump_memory();
Abhijeet Dharmapurikar3edb5de2012-09-13 11:02:03 -0700609 reserve_mpdcvs_memory();
Kevin Chan13be4e22011-10-20 11:30:32 -0700610}
611
612static struct reserve_info apq8064_reserve_info __initdata = {
613 .memtype_reserve_table = apq8064_reserve_table,
614 .calculate_reserve_sizes = apq8064_calculate_reserve_sizes,
Larry Bassel67b921d2012-04-06 10:23:27 -0700615 .reserve_fixed_area = apq8064_reserve_fixed_area,
Kevin Chan13be4e22011-10-20 11:30:32 -0700616 .paddr_to_memtype = apq8064_paddr_to_memtype,
617};
618
619static int apq8064_memory_bank_size(void)
620{
621 return 1<<29;
622}
623
624static void __init locate_unstable_memory(void)
625{
626 struct membank *mb = &meminfo.bank[meminfo.nr_banks - 1];
627 unsigned long bank_size;
628 unsigned long low, high;
629
630 bank_size = apq8064_memory_bank_size();
631 low = meminfo.bank[0].start;
632 high = mb->start + mb->size;
Olav Haugand76e3a82012-01-16 16:55:07 -0800633
634 /* Check if 32 bit overflow occured */
635 if (high < mb->start)
Larry Bassel67b921d2012-04-06 10:23:27 -0700636 high = -PAGE_SIZE;
Olav Haugand76e3a82012-01-16 16:55:07 -0800637
Kevin Chan13be4e22011-10-20 11:30:32 -0700638 low &= ~(bank_size - 1);
639
640 if (high - low <= bank_size)
Larry Bassel67b921d2012-04-06 10:23:27 -0700641 goto no_dmm;
642
643#ifdef CONFIG_ENABLE_DMM
Jack Cheung46bfffa2012-01-19 15:26:24 -0800644 apq8064_reserve_info.low_unstable_address = mb->start -
645 MIN_MEMORY_BLOCK_SIZE + mb->size;
646 apq8064_reserve_info.max_unstable_size = MIN_MEMORY_BLOCK_SIZE;
647
Kevin Chan13be4e22011-10-20 11:30:32 -0700648 apq8064_reserve_info.bank_size = bank_size;
649 pr_info("low unstable address %lx max size %lx bank size %lx\n",
650 apq8064_reserve_info.low_unstable_address,
651 apq8064_reserve_info.max_unstable_size,
652 apq8064_reserve_info.bank_size);
Larry Bassel67b921d2012-04-06 10:23:27 -0700653 return;
654#endif
655no_dmm:
656 apq8064_reserve_info.low_unstable_address = high;
657 apq8064_reserve_info.max_unstable_size = 0;
Kevin Chan13be4e22011-10-20 11:30:32 -0700658}
659
Hanumant Singh50440d42012-04-23 19:27:16 -0700660static int apq8064_change_memory_power(u64 start, u64 size,
661 int change_type)
662{
663 return soc_change_memory_power(start, size, change_type);
664}
665
Aravind Venkateswaran8ac7f412012-03-16 17:57:30 -0700666static char prim_panel_name[PANEL_NAME_MAX_LEN];
667static char ext_panel_name[PANEL_NAME_MAX_LEN];
Ajay Singh Parmar6b82d2b2012-07-19 17:23:26 +0530668
669static int ext_resolution;
670
Aravind Venkateswaran8ac7f412012-03-16 17:57:30 -0700671static int __init prim_display_setup(char *param)
672{
673 if (strnlen(param, PANEL_NAME_MAX_LEN))
674 strlcpy(prim_panel_name, param, PANEL_NAME_MAX_LEN);
675 return 0;
676}
677early_param("prim_display", prim_display_setup);
678
679static int __init ext_display_setup(char *param)
680{
681 if (strnlen(param, PANEL_NAME_MAX_LEN))
682 strlcpy(ext_panel_name, param, PANEL_NAME_MAX_LEN);
683 return 0;
684}
685early_param("ext_display", ext_display_setup);
686
Ajay Singh Parmar6b82d2b2012-07-19 17:23:26 +0530687static int __init hdmi_resulution_setup(char *param)
688{
689 int ret;
690 ret = kstrtoint(param, 10, &ext_resolution);
691 return ret;
692}
693early_param("ext_resolution", hdmi_resulution_setup);
694
Kevin Chan13be4e22011-10-20 11:30:32 -0700695static void __init apq8064_reserve(void)
696{
Ajay Singh Parmar6b82d2b2012-07-19 17:23:26 +0530697 apq8064_set_display_params(prim_panel_name, ext_panel_name,
698 ext_resolution);
Kevin Chan13be4e22011-10-20 11:30:32 -0700699 msm_reserve();
Larry Bassel67b921d2012-04-06 10:23:27 -0700700 if (apq8064_fmem_pdata.size) {
701#if defined(CONFIG_ION_MSM) && defined(CONFIG_MSM_MULTIMEDIA_USE_ION)
702 if (reserve_info->fixed_area_size) {
703 apq8064_fmem_pdata.phys =
704 reserve_info->fixed_area_start + MSM_MM_FW_SIZE;
705 pr_info("mm fw at %lx (fixed) size %x\n",
706 reserve_info->fixed_area_start, MSM_MM_FW_SIZE);
707 pr_info("fmem start %lx (fixed) size %lx\n",
708 apq8064_fmem_pdata.phys,
709 apq8064_fmem_pdata.size);
710 }
711#endif
712 }
Kevin Chan13be4e22011-10-20 11:30:32 -0700713}
714
Laura Abbott6988cef2012-03-15 14:27:13 -0700715static void __init place_movable_zone(void)
716{
Larry Bassel67b921d2012-04-06 10:23:27 -0700717#ifdef CONFIG_ENABLE_DMM
Laura Abbott6988cef2012-03-15 14:27:13 -0700718 movable_reserved_start = apq8064_reserve_info.low_unstable_address;
719 movable_reserved_size = apq8064_reserve_info.max_unstable_size;
720 pr_info("movable zone start %lx size %lx\n",
721 movable_reserved_start, movable_reserved_size);
Larry Bassel67b921d2012-04-06 10:23:27 -0700722#endif
Laura Abbott6988cef2012-03-15 14:27:13 -0700723}
724
725static void __init apq8064_early_reserve(void)
726{
727 reserve_info = &apq8064_reserve_info;
728 locate_unstable_memory();
729 place_movable_zone();
730
731}
Hemant Kumara945b472012-01-25 15:08:06 -0800732#ifdef CONFIG_USB_EHCI_MSM_HSIC
Hemant Kumare6275972012-02-29 20:06:21 -0800733/* Bandwidth requests (zero) if no vote placed */
734static struct msm_bus_vectors hsic_init_vectors[] = {
735 {
736 .src = MSM_BUS_MASTER_SPS,
737 .dst = MSM_BUS_SLAVE_EBI_CH0,
738 .ab = 0,
739 .ib = 0,
740 },
741 {
742 .src = MSM_BUS_MASTER_SPS,
743 .dst = MSM_BUS_SLAVE_SPS,
744 .ab = 0,
745 .ib = 0,
746 },
747};
748
749/* Bus bandwidth requests in Bytes/sec */
750static struct msm_bus_vectors hsic_max_vectors[] = {
751 {
752 .src = MSM_BUS_MASTER_SPS,
753 .dst = MSM_BUS_SLAVE_EBI_CH0,
754 .ab = 60000000, /* At least 480Mbps on bus. */
755 .ib = 960000000, /* MAX bursts rate */
756 },
757 {
758 .src = MSM_BUS_MASTER_SPS,
759 .dst = MSM_BUS_SLAVE_SPS,
760 .ab = 0,
761 .ib = 512000000, /*vote for 64Mhz dfab clk rate*/
762 },
763};
764
765static struct msm_bus_paths hsic_bus_scale_usecases[] = {
766 {
767 ARRAY_SIZE(hsic_init_vectors),
768 hsic_init_vectors,
769 },
770 {
771 ARRAY_SIZE(hsic_max_vectors),
772 hsic_max_vectors,
773 },
774};
775
776static struct msm_bus_scale_pdata hsic_bus_scale_pdata = {
777 hsic_bus_scale_usecases,
778 ARRAY_SIZE(hsic_bus_scale_usecases),
779 .name = "hsic",
780};
781
Hemant Kumara945b472012-01-25 15:08:06 -0800782static struct msm_hsic_host_platform_data msm_hsic_pdata = {
Hemant Kumare6275972012-02-29 20:06:21 -0800783 .strobe = 88,
784 .data = 89,
785 .bus_scale_table = &hsic_bus_scale_pdata,
Hemant Kumara945b472012-01-25 15:08:06 -0800786};
787#else
788static struct msm_hsic_host_platform_data msm_hsic_pdata;
789#endif
790
Hemant Kumarcb7d8a12012-01-25 12:25:55 -0800791#define PID_MAGIC_ID 0x71432909
792#define SERIAL_NUM_MAGIC_ID 0x61945374
793#define SERIAL_NUMBER_LENGTH 127
794#define DLOAD_USB_BASE_ADD 0x2A03F0C8
795
796struct magic_num_struct {
797 uint32_t pid;
798 uint32_t serial_num;
799};
800
801struct dload_struct {
802 uint32_t reserved1;
803 uint32_t reserved2;
804 uint32_t reserved3;
805 uint16_t reserved4;
806 uint16_t pid;
807 char serial_number[SERIAL_NUMBER_LENGTH];
808 uint16_t reserved5;
809 struct magic_num_struct magic_struct;
810};
811
812static int usb_diag_update_pid_and_serial_num(uint32_t pid, const char *snum)
813{
814 struct dload_struct __iomem *dload = 0;
815
816 dload = ioremap(DLOAD_USB_BASE_ADD, sizeof(*dload));
817 if (!dload) {
818 pr_err("%s: cannot remap I/O memory region: %08x\n",
819 __func__, DLOAD_USB_BASE_ADD);
820 return -ENXIO;
821 }
822
823 pr_debug("%s: dload:%p pid:%x serial_num:%s\n",
824 __func__, dload, pid, snum);
825 /* update pid */
826 dload->magic_struct.pid = PID_MAGIC_ID;
827 dload->pid = pid;
828
829 /* update serial number */
830 dload->magic_struct.serial_num = 0;
831 if (!snum) {
832 memset(dload->serial_number, 0, SERIAL_NUMBER_LENGTH);
833 goto out;
834 }
835
836 dload->magic_struct.serial_num = SERIAL_NUM_MAGIC_ID;
837 strlcpy(dload->serial_number, snum, SERIAL_NUMBER_LENGTH);
838out:
839 iounmap(dload);
840 return 0;
841}
842
843static struct android_usb_platform_data android_usb_pdata = {
844 .update_pid_and_serial_num = usb_diag_update_pid_and_serial_num,
845};
846
Hemant Kumar4933b072011-10-17 23:43:11 -0700847static struct platform_device android_usb_device = {
Hemant Kumarcb7d8a12012-01-25 12:25:55 -0800848 .name = "android_usb",
849 .id = -1,
850 .dev = {
851 .platform_data = &android_usb_pdata,
852 },
Hemant Kumar4933b072011-10-17 23:43:11 -0700853};
854
Hemant Kumar7620eed2012-02-26 09:08:43 -0800855/* Bandwidth requests (zero) if no vote placed */
856static struct msm_bus_vectors usb_init_vectors[] = {
857 {
858 .src = MSM_BUS_MASTER_SPS,
859 .dst = MSM_BUS_SLAVE_EBI_CH0,
860 .ab = 0,
861 .ib = 0,
862 },
863};
864
865/* Bus bandwidth requests in Bytes/sec */
866static struct msm_bus_vectors usb_max_vectors[] = {
867 {
868 .src = MSM_BUS_MASTER_SPS,
869 .dst = MSM_BUS_SLAVE_EBI_CH0,
870 .ab = 60000000, /* At least 480Mbps on bus. */
871 .ib = 960000000, /* MAX bursts rate */
872 },
873};
874
875static struct msm_bus_paths usb_bus_scale_usecases[] = {
876 {
877 ARRAY_SIZE(usb_init_vectors),
878 usb_init_vectors,
879 },
880 {
881 ARRAY_SIZE(usb_max_vectors),
882 usb_max_vectors,
883 },
884};
885
886static struct msm_bus_scale_pdata usb_bus_scale_pdata = {
887 usb_bus_scale_usecases,
888 ARRAY_SIZE(usb_bus_scale_usecases),
889 .name = "usb",
890};
891
Vamsi Krishna1f8704c2012-03-29 18:24:24 -0700892static int phy_init_seq[] = {
893 0x38, 0x81, /* update DC voltage level */
894 0x24, 0x82, /* set pre-emphasis and rise/fall time */
895 -1
896};
897
Vijayavardhan Vennapusa4fa13692012-08-02 14:35:03 +0530898#define PMIC_GPIO_DP 27 /* PMIC GPIO for D+ change */
899#define PMIC_GPIO_DP_IRQ PM8921_GPIO_IRQ(PM8921_IRQ_BASE, PMIC_GPIO_DP)
Jack Pham87f202f2012-08-06 00:24:22 -0700900#define MSM_MPM_PIN_USB1_OTGSESSVLD 40
901
Hemant Kumar4933b072011-10-17 23:43:11 -0700902static struct msm_otg_platform_data msm_otg_pdata = {
Hemant Kumard86c4882012-01-24 19:39:37 -0800903 .mode = USB_OTG,
904 .otg_control = OTG_PMIC_CONTROL,
Hemant Kumar4933b072011-10-17 23:43:11 -0700905 .phy_type = SNPS_28NM_INTEGRATED_PHY,
Hemant Kumard86c4882012-01-24 19:39:37 -0800906 .pmic_id_irq = PM8921_USB_ID_IN_IRQ(PM8921_IRQ_BASE),
907 .power_budget = 750,
Hemant Kumar7620eed2012-02-26 09:08:43 -0800908 .bus_scale_table = &usb_bus_scale_pdata,
Vamsi Krishna1f8704c2012-03-29 18:24:24 -0700909 .phy_init_seq = phy_init_seq,
Jack Pham87f202f2012-08-06 00:24:22 -0700910 .mpm_otgsessvld_int = MSM_MPM_PIN_USB1_OTGSESSVLD,
Hemant Kumar4933b072011-10-17 23:43:11 -0700911};
912
Hemant Kumar1d66e1c2012-02-13 15:24:59 -0800913static struct msm_usb_host_platform_data msm_ehci_host_pdata3 = {
Manu Gautam91223e02011-11-08 15:27:22 +0530914 .power_budget = 500,
915};
916
Hemant Kumar1d66e1c2012-02-13 15:24:59 -0800917#ifdef CONFIG_USB_EHCI_MSM_HOST4
918static struct msm_usb_host_platform_data msm_ehci_host_pdata4;
919#endif
920
Manu Gautam91223e02011-11-08 15:27:22 +0530921static void __init apq8064_ehci_host_init(void)
922{
Chiranjeevi Velempatib822fa32012-05-23 22:05:59 +0530923 if (machine_is_apq8064_liquid() || machine_is_mpq8064_cdp() ||
924 machine_is_mpq8064_hrd() || machine_is_mpq8064_dtv()) {
925 if (machine_is_apq8064_liquid())
926 msm_ehci_host_pdata3.dock_connect_irq =
927 PM8921_MPP_IRQ(PM8921_IRQ_BASE, 9);
Vijayavardhan Vennapusa4fa13692012-08-02 14:35:03 +0530928 else
929 msm_ehci_host_pdata3.pmic_gpio_dp_irq =
930 PMIC_GPIO_DP_IRQ;
Hemant Kumar56925352012-02-13 16:59:52 -0800931
Manu Gautam91223e02011-11-08 15:27:22 +0530932 apq8064_device_ehci_host3.dev.platform_data =
Hemant Kumar1d66e1c2012-02-13 15:24:59 -0800933 &msm_ehci_host_pdata3;
Manu Gautam91223e02011-11-08 15:27:22 +0530934 platform_device_register(&apq8064_device_ehci_host3);
Hemant Kumar1d66e1c2012-02-13 15:24:59 -0800935
936#ifdef CONFIG_USB_EHCI_MSM_HOST4
937 apq8064_device_ehci_host4.dev.platform_data =
938 &msm_ehci_host_pdata4;
939 platform_device_register(&apq8064_device_ehci_host4);
940#endif
Manu Gautam91223e02011-11-08 15:27:22 +0530941 }
942}
943
David Keitel2f613d92012-02-15 11:29:16 -0800944static struct smb349_platform_data smb349_data __initdata = {
945 .en_n_gpio = PM8921_GPIO_PM_TO_SYS(37),
946 .chg_susp_gpio = PM8921_GPIO_PM_TO_SYS(30),
947 .chg_current_ma = 2200,
948};
949
950static struct i2c_board_info smb349_charger_i2c_info[] __initdata = {
951 {
952 I2C_BOARD_INFO(SMB349_NAME, 0x1B),
953 .platform_data = &smb349_data,
954 },
955};
956
Siddartha Mohanadossb9df4942012-02-08 09:58:21 -0800957struct sx150x_platform_data apq8064_sx150x_data[] = {
958 [SX150X_EPM] = {
959 .gpio_base = GPIO_EPM_EXPANDER_BASE,
960 .oscio_is_gpo = false,
961 .io_pullup_ena = 0x0,
962 .io_pulldn_ena = 0x0,
963 .io_open_drain_ena = 0x0,
964 .io_polarity = 0,
965 .irq_summary = -1,
966 },
967};
968
969static struct epm_chan_properties ads_adc_channel_data[] = {
Yan Hec942e402012-08-31 11:14:58 -0700970 {10, 100}, {1000, 1}, {10, 100}, {1000, 1},
971 {10, 100}, {1000, 1}, {10, 100}, {1000, 1},
972 {10, 100}, {20, 100}, {500, 100}, {5, 100},
973 {1000, 1}, {200, 100}, {50, 100}, {10, 100},
974 {510, 100}, {50, 100}, {20, 100}, {100, 100},
975 {510, 100}, {20, 100}, {50, 100}, {200, 100},
976 {10, 100}, {20, 100}, {1000, 1}, {10, 100},
977 {200, 100}, {510, 100}, {1000, 100}, {200, 100},
Siddartha Mohanadossb9df4942012-02-08 09:58:21 -0800978};
979
980static struct epm_adc_platform_data epm_adc_pdata = {
981 .channel = ads_adc_channel_data,
982 .bus_id = 0x0,
983 .epm_i2c_board_info = {
984 .type = "sx1509q",
985 .addr = 0x3e,
986 .platform_data = &apq8064_sx150x_data[SX150X_EPM],
987 },
988 .gpio_expander_base_addr = GPIO_EPM_EXPANDER_BASE,
989};
990
991static struct platform_device epm_adc_device = {
992 .name = "epm_adc",
993 .id = -1,
994 .dev = {
995 .platform_data = &epm_adc_pdata,
996 },
997};
998
999static void __init apq8064_epm_adc_init(void)
1000{
1001 epm_adc_pdata.num_channels = 32;
1002 epm_adc_pdata.num_adc = 2;
1003 epm_adc_pdata.chan_per_adc = 16;
1004 epm_adc_pdata.chan_per_mux = 8;
1005};
1006
Swaminathan Sathappan2f51a752011-12-05 12:51:19 -08001007/* Micbias setting is based on 8660 CDP/MTP/FLUID requirement
1008 * 4 micbiases are used to power various analog and digital
1009 * microphones operating at 1800 mV. Technically, all micbiases
1010 * can source from single cfilter since all microphones operate
1011 * at the same voltage level. The arrangement below is to make
1012 * sure all cfilters are exercised. LDO_H regulator ouput level
1013 * does not need to be as high as 2.85V. It is choosen for
1014 * microphone sensitivity purpose.
1015 */
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05301016static struct wcd9xxx_pdata apq8064_tabla_platform_data = {
Swaminathan Sathappan2f51a752011-12-05 12:51:19 -08001017 .slimbus_slave_device = {
1018 .name = "tabla-slave",
1019 .e_addr = {0, 0, 0x10, 0, 0x17, 2},
1020 },
Swaminathan Sathappancef966d2011-12-15 17:27:04 -08001021 .irq = MSM_GPIO_TO_INT(42),
Swaminathan Sathappan2f51a752011-12-05 12:51:19 -08001022 .irq_base = TABLA_INTERRUPT_BASE,
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05301023 .num_irqs = NR_WCD9XXX_IRQS,
Swaminathan Sathappan2f51a752011-12-05 12:51:19 -08001024 .reset_gpio = PM8921_GPIO_PM_TO_SYS(34),
1025 .micbias = {
1026 .ldoh_v = TABLA_LDOH_2P85_V,
1027 .cfilt1_mv = 1800,
Bhalchandra Gajare975c53a2012-08-10 12:16:49 -07001028 .cfilt2_mv = 2700,
Swaminathan Sathappan2f51a752011-12-05 12:51:19 -08001029 .cfilt3_mv = 1800,
1030 .bias1_cfilt_sel = TABLA_CFILT1_SEL,
1031 .bias2_cfilt_sel = TABLA_CFILT2_SEL,
1032 .bias3_cfilt_sel = TABLA_CFILT3_SEL,
1033 .bias4_cfilt_sel = TABLA_CFILT3_SEL,
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05301034 },
1035 .regulator = {
1036 {
1037 .name = "CDC_VDD_CP",
1038 .min_uV = 1800000,
1039 .max_uV = 1800000,
1040 .optimum_uA = WCD9XXX_CDC_VDDA_CP_CUR_MAX,
1041 },
1042 {
1043 .name = "CDC_VDDA_RX",
1044 .min_uV = 1800000,
1045 .max_uV = 1800000,
1046 .optimum_uA = WCD9XXX_CDC_VDDA_RX_CUR_MAX,
1047 },
1048 {
1049 .name = "CDC_VDDA_TX",
1050 .min_uV = 1800000,
1051 .max_uV = 1800000,
1052 .optimum_uA = WCD9XXX_CDC_VDDA_TX_CUR_MAX,
1053 },
1054 {
1055 .name = "VDDIO_CDC",
1056 .min_uV = 1800000,
1057 .max_uV = 1800000,
1058 .optimum_uA = WCD9XXX_VDDIO_CDC_CUR_MAX,
1059 },
1060 {
1061 .name = "VDDD_CDC_D",
1062 .min_uV = 1225000,
David Collins62debe82012-06-06 17:01:03 -07001063 .max_uV = 1250000,
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05301064 .optimum_uA = WCD9XXX_VDDD_CDC_D_CUR_MAX,
1065 },
1066 {
1067 .name = "CDC_VDDA_A_1P2V",
1068 .min_uV = 1225000,
David Collins62debe82012-06-06 17:01:03 -07001069 .max_uV = 1250000,
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05301070 .optimum_uA = WCD9XXX_VDDD_CDC_A_CUR_MAX,
1071 },
1072 },
Swaminathan Sathappan2f51a752011-12-05 12:51:19 -08001073};
1074
1075static struct slim_device apq8064_slim_tabla = {
1076 .name = "tabla-slim",
1077 .e_addr = {0, 1, 0x10, 0, 0x17, 2},
1078 .dev = {
1079 .platform_data = &apq8064_tabla_platform_data,
1080 },
1081};
1082
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05301083static struct wcd9xxx_pdata apq8064_tabla20_platform_data = {
Swaminathan Sathappancef966d2011-12-15 17:27:04 -08001084 .slimbus_slave_device = {
1085 .name = "tabla-slave",
1086 .e_addr = {0, 0, 0x60, 0, 0x17, 2},
1087 },
1088 .irq = MSM_GPIO_TO_INT(42),
1089 .irq_base = TABLA_INTERRUPT_BASE,
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05301090 .num_irqs = NR_WCD9XXX_IRQS,
Swaminathan Sathappancef966d2011-12-15 17:27:04 -08001091 .reset_gpio = PM8921_GPIO_PM_TO_SYS(34),
1092 .micbias = {
1093 .ldoh_v = TABLA_LDOH_2P85_V,
1094 .cfilt1_mv = 1800,
Bhalchandra Gajare975c53a2012-08-10 12:16:49 -07001095 .cfilt2_mv = 2700,
Swaminathan Sathappancef966d2011-12-15 17:27:04 -08001096 .cfilt3_mv = 1800,
1097 .bias1_cfilt_sel = TABLA_CFILT1_SEL,
1098 .bias2_cfilt_sel = TABLA_CFILT2_SEL,
1099 .bias3_cfilt_sel = TABLA_CFILT3_SEL,
1100 .bias4_cfilt_sel = TABLA_CFILT3_SEL,
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05301101 },
1102 .regulator = {
1103 {
1104 .name = "CDC_VDD_CP",
1105 .min_uV = 1800000,
1106 .max_uV = 1800000,
1107 .optimum_uA = WCD9XXX_CDC_VDDA_CP_CUR_MAX,
1108 },
1109 {
1110 .name = "CDC_VDDA_RX",
1111 .min_uV = 1800000,
1112 .max_uV = 1800000,
1113 .optimum_uA = WCD9XXX_CDC_VDDA_RX_CUR_MAX,
1114 },
1115 {
1116 .name = "CDC_VDDA_TX",
1117 .min_uV = 1800000,
1118 .max_uV = 1800000,
1119 .optimum_uA = WCD9XXX_CDC_VDDA_TX_CUR_MAX,
1120 },
1121 {
1122 .name = "VDDIO_CDC",
1123 .min_uV = 1800000,
1124 .max_uV = 1800000,
1125 .optimum_uA = WCD9XXX_VDDIO_CDC_CUR_MAX,
1126 },
1127 {
1128 .name = "VDDD_CDC_D",
1129 .min_uV = 1225000,
David Collins62debe82012-06-06 17:01:03 -07001130 .max_uV = 1250000,
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05301131 .optimum_uA = WCD9XXX_VDDD_CDC_D_CUR_MAX,
1132 },
1133 {
1134 .name = "CDC_VDDA_A_1P2V",
1135 .min_uV = 1225000,
David Collins62debe82012-06-06 17:01:03 -07001136 .max_uV = 1250000,
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +05301137 .optimum_uA = WCD9XXX_VDDD_CDC_A_CUR_MAX,
1138 },
1139 },
Swaminathan Sathappancef966d2011-12-15 17:27:04 -08001140};
1141
1142static struct slim_device apq8064_slim_tabla20 = {
1143 .name = "tabla2x-slim",
1144 .e_addr = {0, 1, 0x60, 0, 0x17, 2},
1145 .dev = {
1146 .platform_data = &apq8064_tabla20_platform_data,
1147 },
1148};
1149
Santosh Mardi695be0d2012-04-10 23:21:12 +05301150/* enable the level shifter for cs8427 to make sure the I2C
1151 * clock is running at 100KHz and voltage levels are at 3.3
1152 * and 5 volts
1153 */
1154static int enable_100KHz_ls(int enable)
1155{
1156 int ret = 0;
1157 if (enable) {
1158 ret = gpio_request(SX150X_GPIO(1, 10),
1159 "cs8427_100KHZ_ENABLE");
1160 if (ret) {
1161 pr_err("%s: Failed to request gpio %d\n", __func__,
1162 SX150X_GPIO(1, 10));
1163 return ret;
1164 }
1165 gpio_direction_output(SX150X_GPIO(1, 10), 1);
Santosh Mardid706fcf2012-08-31 19:26:54 +05301166 } else {
1167 gpio_direction_output(SX150X_GPIO(1, 10), 0);
Santosh Mardi695be0d2012-04-10 23:21:12 +05301168 gpio_free(SX150X_GPIO(1, 10));
Santosh Mardid706fcf2012-08-31 19:26:54 +05301169 }
Santosh Mardi695be0d2012-04-10 23:21:12 +05301170 return ret;
1171}
1172
Santosh Mardieff9a742012-04-09 23:23:39 +05301173static struct cs8427_platform_data cs8427_i2c_platform_data = {
1174 .irq = SX150X_GPIO(1, 4),
1175 .reset_gpio = SX150X_GPIO(1, 6),
Santosh Mardi695be0d2012-04-10 23:21:12 +05301176 .enable = enable_100KHz_ls,
Santosh Mardieff9a742012-04-09 23:23:39 +05301177};
1178
1179static struct i2c_board_info cs8427_device_info[] __initdata = {
1180 {
1181 I2C_BOARD_INFO("cs8427", CS8427_ADDR4),
1182 .platform_data = &cs8427_i2c_platform_data,
1183 },
1184};
1185
Amy Maloche70090f992012-02-16 16:35:26 -08001186#define HAP_SHIFT_LVL_OE_GPIO PM8921_MPP_PM_TO_SYS(8)
1187#define ISA1200_HAP_EN_GPIO PM8921_GPIO_PM_TO_SYS(33)
1188#define ISA1200_HAP_LEN_GPIO PM8921_GPIO_PM_TO_SYS(20)
David Collins6f7c3472012-08-22 13:18:06 -07001189#define ISA1200_HAP_CLK_PM8921 PM8921_GPIO_PM_TO_SYS(44)
1190#define ISA1200_HAP_CLK_PM8917 PM8921_GPIO_PM_TO_SYS(38)
Amy Maloche70090f992012-02-16 16:35:26 -08001191
Mohan Pallaka2d877602012-05-11 13:07:30 +05301192static int isa1200_clk_enable(bool on)
Amy Maloche70090f992012-02-16 16:35:26 -08001193{
David Collins6f7c3472012-08-22 13:18:06 -07001194 unsigned int gpio = ISA1200_HAP_CLK_PM8921;
Amy Maloche8f973892012-03-26 14:53:13 -07001195 int rc = 0;
1196
David Collins6f7c3472012-08-22 13:18:06 -07001197 if (socinfo_get_pmic_model() == PMIC_MODEL_PM8917)
1198 gpio = ISA1200_HAP_CLK_PM8917;
1199
1200 gpio_set_value_cansleep(gpio, on);
Amy Maloche70090f992012-02-16 16:35:26 -08001201
Mohan Pallaka2d877602012-05-11 13:07:30 +05301202 if (on) {
Amy Maloche8f973892012-03-26 14:53:13 -07001203 rc = pm8xxx_aux_clk_control(CLK_MP3_2, XO_DIV_1, true);
Mohan Pallaka2d877602012-05-11 13:07:30 +05301204 if (rc) {
1205 pr_err("%s: unable to write aux clock register(%d)\n",
1206 __func__, rc);
1207 goto err_gpio_dis;
1208 }
1209 } else {
Amy Maloche8f973892012-03-26 14:53:13 -07001210 rc = pm8xxx_aux_clk_control(CLK_MP3_2, XO_DIV_NONE, true);
Mohan Pallaka2d877602012-05-11 13:07:30 +05301211 if (rc)
1212 pr_err("%s: unable to write aux clock register(%d)\n",
1213 __func__, rc);
Amy Maloche8f973892012-03-26 14:53:13 -07001214 }
1215
1216 return rc;
Mohan Pallaka2d877602012-05-11 13:07:30 +05301217
1218err_gpio_dis:
David Collins6f7c3472012-08-22 13:18:06 -07001219 gpio_set_value_cansleep(gpio, !on);
Mohan Pallaka2d877602012-05-11 13:07:30 +05301220 return rc;
Amy Maloche70090f992012-02-16 16:35:26 -08001221}
1222
1223static int isa1200_dev_setup(bool enable)
1224{
David Collins6f7c3472012-08-22 13:18:06 -07001225 unsigned int gpio = ISA1200_HAP_CLK_PM8921;
Amy Maloche70090f992012-02-16 16:35:26 -08001226 int rc = 0;
1227
David Collins6f7c3472012-08-22 13:18:06 -07001228 if (socinfo_get_pmic_model() == PMIC_MODEL_PM8917)
1229 gpio = ISA1200_HAP_CLK_PM8917;
1230
Amy Maloche70090f992012-02-16 16:35:26 -08001231 if (!enable)
1232 goto free_gpio;
1233
David Collins6f7c3472012-08-22 13:18:06 -07001234 rc = gpio_request(gpio, "haptics_clk");
Amy Maloche70090f992012-02-16 16:35:26 -08001235 if (rc) {
1236 pr_err("%s: unable to request gpio %d config(%d)\n",
David Collins6f7c3472012-08-22 13:18:06 -07001237 __func__, gpio, rc);
Amy Maloche70090f992012-02-16 16:35:26 -08001238 return rc;
1239 }
1240
David Collins6f7c3472012-08-22 13:18:06 -07001241 rc = gpio_direction_output(gpio, 0);
Amy Maloche70090f992012-02-16 16:35:26 -08001242 if (rc) {
1243 pr_err("%s: unable to set direction\n", __func__);
1244 goto free_gpio;
1245 }
1246
1247 return 0;
1248
1249free_gpio:
David Collins6f7c3472012-08-22 13:18:06 -07001250 gpio_free(gpio);
Amy Maloche70090f992012-02-16 16:35:26 -08001251 return rc;
1252}
1253
1254static struct isa1200_regulator isa1200_reg_data[] = {
1255 {
1256 .name = "vddp",
1257 .min_uV = ISA_I2C_VTG_MIN_UV,
1258 .max_uV = ISA_I2C_VTG_MAX_UV,
1259 .load_uA = ISA_I2C_CURR_UA,
1260 },
1261};
1262
1263static struct isa1200_platform_data isa1200_1_pdata = {
1264 .name = "vibrator",
1265 .dev_setup = isa1200_dev_setup,
Mohan Pallaka2d877602012-05-11 13:07:30 +05301266 .clk_enable = isa1200_clk_enable,
Mohan Pallaka32f20a72012-06-14 14:41:11 +05301267 .need_pwm_clk = true,
Amy Maloche70090f992012-02-16 16:35:26 -08001268 .hap_en_gpio = ISA1200_HAP_EN_GPIO,
1269 .hap_len_gpio = ISA1200_HAP_LEN_GPIO,
1270 .max_timeout = 15000,
1271 .mode_ctrl = PWM_GEN_MODE,
1272 .pwm_fd = {
1273 .pwm_div = 256,
1274 },
1275 .is_erm = false,
1276 .smart_en = true,
1277 .ext_clk_en = true,
1278 .chip_en = 1,
1279 .regulator_info = isa1200_reg_data,
1280 .num_regulators = ARRAY_SIZE(isa1200_reg_data),
1281};
1282
1283static struct i2c_board_info isa1200_board_info[] __initdata = {
1284 {
1285 I2C_BOARD_INFO("isa1200_1", 0x90>>1),
1286 .platform_data = &isa1200_1_pdata,
1287 },
1288};
Jing Lin21ed4de2012-02-05 15:53:28 -08001289/* configuration data for mxt1386e using V2.1 firmware */
1290static const u8 mxt1386e_config_data_v2_1[] = {
1291 /* T6 Object */
1292 0, 0, 0, 0, 0, 0,
1293 /* T38 Object */
Jing Line4c47042012-08-31 10:54:44 -07001294 14, 3, 0, 5, 7, 12, 0, 0, 0, 0,
Jing Lin21ed4de2012-02-05 15:53:28 -08001295 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1296 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1297 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1298 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1299 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1300 0, 0, 0, 0,
1301 /* T7 Object */
Jing Line4c47042012-08-31 10:54:44 -07001302 32, 10, 50,
Jing Lin21ed4de2012-02-05 15:53:28 -08001303 /* T8 Object */
Jing Linf1208fd2012-02-23 11:15:42 -08001304 25, 0, 20, 20, 0, 0, 0, 0, 0, 0,
Jing Lin21ed4de2012-02-05 15:53:28 -08001305 /* T9 Object */
Jing Lin943fcec2012-05-25 13:58:57 -07001306 139, 0, 0, 26, 42, 0, 32, 80, 2, 5,
Jing Line4c47042012-08-31 10:54:44 -07001307 0, 5, 5, 79, 10, 30, 10, 10, 255, 2,
Jing Linf1208fd2012-02-23 11:15:42 -08001308 85, 5, 0, 5, 9, 5, 12, 35, 70, 40,
1309 20, 5, 0, 0, 0,
Jing Lin21ed4de2012-02-05 15:53:28 -08001310 /* T18 Object */
1311 0, 0,
1312 /* T24 Object */
1313 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1314 0, 0, 0, 0, 0, 0, 0, 0, 0,
1315 /* T25 Object */
Jing Lin943fcec2012-05-25 13:58:57 -07001316 1, 0, 60, 115, 156, 99,
Jing Lin21ed4de2012-02-05 15:53:28 -08001317 /* T27 Object */
1318 0, 0, 0, 0, 0, 0, 0,
1319 /* T40 Object */
1320 0, 0, 0, 0, 0,
1321 /* T42 Object */
Jing Lin943fcec2012-05-25 13:58:57 -07001322 0, 0, 255, 0, 255, 0, 0, 0, 0, 0,
Jing Lin21ed4de2012-02-05 15:53:28 -08001323 /* T43 Object */
1324 0, 0, 0, 0, 0, 0, 0, 64, 0, 8,
1325 16,
1326 /* T46 Object */
Jing Linf1208fd2012-02-23 11:15:42 -08001327 68, 0, 16, 16, 0, 0, 0, 0, 0,
Jing Lin21ed4de2012-02-05 15:53:28 -08001328 /* T47 Object */
1329 0, 0, 0, 0, 0, 0, 3, 64, 66, 0,
1330 /* T48 Object */
Jing Lin943fcec2012-05-25 13:58:57 -07001331 1, 64, 64, 0, 0, 0, 0, 0, 0, 0,
Jing Linf1208fd2012-02-23 11:15:42 -08001332 32, 40, 0, 10, 10, 0, 0, 100, 10, 90,
1333 0, 0, 0, 0, 0, 0, 0, 10, 1, 10,
1334 52, 10, 12, 0, 33, 0, 1, 0, 0, 0,
Jing Lin21ed4de2012-02-05 15:53:28 -08001335 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1336 0, 0, 0, 0,
1337 /* T56 Object */
1338 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1339 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1340 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1341 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
Jing Linf1208fd2012-02-23 11:15:42 -08001342 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1343 0,
Jing Lin21ed4de2012-02-05 15:53:28 -08001344};
1345
1346#define MXT_TS_GPIO_IRQ 6
1347#define MXT_TS_PWR_EN_GPIO PM8921_GPIO_PM_TO_SYS(23)
1348#define MXT_TS_RESET_GPIO 33
1349
1350static struct mxt_config_info mxt_config_array[] = {
1351 {
1352 .config = mxt1386e_config_data_v2_1,
1353 .config_length = ARRAY_SIZE(mxt1386e_config_data_v2_1),
1354 .family_id = 0xA0,
1355 .variant_id = 0x7,
1356 .version = 0x21,
1357 .build = 0xAA,
Jing Linef4aa9b2012-03-26 12:01:41 -07001358 .bootldr_id = MXT_BOOTLOADER_ID_1386E,
1359 .fw_name = "atmel_8064_liquid_v2_2_AA.hex",
1360 },
1361 {
1362 /* The config data for V2.2.AA is the same as for V2.1.AA */
1363 .config = mxt1386e_config_data_v2_1,
1364 .config_length = ARRAY_SIZE(mxt1386e_config_data_v2_1),
1365 .family_id = 0xA0,
1366 .variant_id = 0x7,
1367 .version = 0x22,
1368 .build = 0xAA,
1369 .bootldr_id = MXT_BOOTLOADER_ID_1386E,
Jing Lin21ed4de2012-02-05 15:53:28 -08001370 },
1371};
1372
1373static struct mxt_platform_data mxt_platform_data = {
1374 .config_array = mxt_config_array,
1375 .config_array_size = ARRAY_SIZE(mxt_config_array),
Mohan Pallaka56a1a5d2012-02-23 12:05:13 -08001376 .panel_minx = 0,
1377 .panel_maxx = 1365,
1378 .panel_miny = 0,
1379 .panel_maxy = 767,
1380 .disp_minx = 0,
1381 .disp_maxx = 1365,
1382 .disp_miny = 0,
1383 .disp_maxy = 767,
Anirudh Ghayal39dbe3f2012-04-13 15:43:16 +05301384 .irqflags = IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
Jing Lin21ed4de2012-02-05 15:53:28 -08001385 .i2c_pull_up = true,
1386 .reset_gpio = MXT_TS_RESET_GPIO,
1387 .irq_gpio = MXT_TS_GPIO_IRQ,
1388};
1389
1390static struct i2c_board_info mxt_device_info[] __initdata = {
1391 {
1392 I2C_BOARD_INFO("atmel_mxt_ts", 0x5b),
1393 .platform_data = &mxt_platform_data,
1394 .irq = MSM_GPIO_TO_INT(MXT_TS_GPIO_IRQ),
1395 },
1396};
Anirudh Ghayal2917a5a2012-02-05 19:51:07 -08001397#define CYTTSP_TS_GPIO_IRQ 6
Anirudh Ghayal2917a5a2012-02-05 19:51:07 -08001398#define CYTTSP_TS_GPIO_SLEEP 33
Amy Maloche609bb5e2012-08-03 09:41:42 -07001399#define CYTTSP_TS_GPIO_SLEEP_ALT 12
Anirudh Ghayal2917a5a2012-02-05 19:51:07 -08001400
1401static ssize_t tma340_vkeys_show(struct kobject *kobj,
1402 struct kobj_attribute *attr, char *buf)
1403{
1404 return snprintf(buf, 200,
1405 __stringify(EV_KEY) ":" __stringify(KEY_BACK) ":73:1120:97:97"
1406 ":" __stringify(EV_KEY) ":" __stringify(KEY_MENU) ":230:1120:97:97"
1407 ":" __stringify(EV_KEY) ":" __stringify(KEY_HOME) ":389:1120:97:97"
1408 ":" __stringify(EV_KEY) ":" __stringify(KEY_SEARCH) ":544:1120:97:97"
1409 "\n");
1410}
1411
1412static struct kobj_attribute tma340_vkeys_attr = {
1413 .attr = {
1414 .mode = S_IRUGO,
1415 },
1416 .show = &tma340_vkeys_show,
1417};
1418
1419static struct attribute *tma340_properties_attrs[] = {
1420 &tma340_vkeys_attr.attr,
1421 NULL
1422};
1423
1424static struct attribute_group tma340_properties_attr_group = {
1425 .attrs = tma340_properties_attrs,
1426};
1427
1428static int cyttsp_platform_init(struct i2c_client *client)
1429{
1430 int rc = 0;
1431 static struct kobject *tma340_properties_kobj;
1432
1433 tma340_vkeys_attr.attr.name = "virtualkeys.cyttsp-i2c";
1434 tma340_properties_kobj = kobject_create_and_add("board_properties",
1435 NULL);
1436 if (tma340_properties_kobj)
1437 rc = sysfs_create_group(tma340_properties_kobj,
1438 &tma340_properties_attr_group);
1439 if (!tma340_properties_kobj || rc)
1440 pr_err("%s: failed to create board_properties\n",
1441 __func__);
1442
1443 return 0;
1444}
1445
1446static struct cyttsp_regulator cyttsp_regulator_data[] = {
1447 {
1448 .name = "vdd",
1449 .min_uV = CY_TMA300_VTG_MIN_UV,
1450 .max_uV = CY_TMA300_VTG_MAX_UV,
1451 .hpm_load_uA = CY_TMA300_CURR_24HZ_UA,
1452 .lpm_load_uA = CY_TMA300_CURR_24HZ_UA,
1453 },
1454 {
1455 .name = "vcc_i2c",
1456 .min_uV = CY_I2C_VTG_MIN_UV,
1457 .max_uV = CY_I2C_VTG_MAX_UV,
1458 .hpm_load_uA = CY_I2C_CURR_UA,
1459 .lpm_load_uA = CY_I2C_CURR_UA,
1460 },
1461};
1462
1463static struct cyttsp_platform_data cyttsp_pdata = {
1464 .panel_maxx = 634,
1465 .panel_maxy = 1166,
1466 .disp_maxx = 599,
1467 .disp_maxy = 1023,
1468 .disp_minx = 0,
1469 .disp_miny = 0,
1470 .flags = 0x01,
1471 .gen = CY_GEN3,
1472 .use_st = CY_USE_ST,
1473 .use_mt = CY_USE_MT,
1474 .use_hndshk = CY_SEND_HNDSHK,
1475 .use_trk_id = CY_USE_TRACKING_ID,
1476 .use_sleep = CY_USE_DEEP_SLEEP_SEL,
1477 .use_gestures = CY_USE_GESTURES,
1478 .fw_fname = "cyttsp_8064_mtp.hex",
1479 /* change act_intrvl to customize the Active power state
1480 * scanning/processing refresh interval for Operating mode
1481 */
1482 .act_intrvl = CY_ACT_INTRVL_DFLT,
1483 /* change tch_tmout to customize the touch timeout for the
1484 * Active power state for Operating mode
1485 */
1486 .tch_tmout = CY_TCH_TMOUT_DFLT,
1487 /* change lp_intrvl to customize the Low Power power state
1488 * scanning/processing refresh interval for Operating mode
1489 */
1490 .lp_intrvl = CY_LP_INTRVL_DFLT,
1491 .sleep_gpio = CYTTSP_TS_GPIO_SLEEP,
Amy Maloche9ba3ffe2012-04-26 10:31:20 -07001492 .resout_gpio = -1,
Anirudh Ghayal2917a5a2012-02-05 19:51:07 -08001493 .irq_gpio = CYTTSP_TS_GPIO_IRQ,
1494 .regulator_info = cyttsp_regulator_data,
1495 .num_regulators = ARRAY_SIZE(cyttsp_regulator_data),
1496 .init = cyttsp_platform_init,
1497 .correct_fw_ver = 17,
1498};
1499
1500static struct i2c_board_info cyttsp_info[] __initdata = {
1501 {
1502 I2C_BOARD_INFO(CY_I2C_NAME, 0x24),
1503 .platform_data = &cyttsp_pdata,
1504 .irq = MSM_GPIO_TO_INT(CYTTSP_TS_GPIO_IRQ),
1505 },
1506};
Jing Lin21ed4de2012-02-05 15:53:28 -08001507
Ankit Verma6b7e2ba2012-01-26 15:48:54 -08001508#define MSM_WCNSS_PHYS 0x03000000
1509#define MSM_WCNSS_SIZE 0x280000
1510
1511static struct resource resources_wcnss_wlan[] = {
1512 {
1513 .start = RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
1514 .end = RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
1515 .name = "wcnss_wlanrx_irq",
1516 .flags = IORESOURCE_IRQ,
1517 },
1518 {
1519 .start = RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
1520 .end = RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
1521 .name = "wcnss_wlantx_irq",
1522 .flags = IORESOURCE_IRQ,
1523 },
1524 {
1525 .start = MSM_WCNSS_PHYS,
1526 .end = MSM_WCNSS_PHYS + MSM_WCNSS_SIZE - 1,
1527 .name = "wcnss_mmio",
1528 .flags = IORESOURCE_MEM,
1529 },
1530 {
1531 .start = 64,
1532 .end = 68,
1533 .name = "wcnss_gpios_5wire",
1534 .flags = IORESOURCE_IO,
1535 },
1536};
1537
1538static struct qcom_wcnss_opts qcom_wcnss_pdata = {
1539 .has_48mhz_xo = 1,
1540};
1541
1542static struct platform_device msm_device_wcnss_wlan = {
1543 .name = "wcnss_wlan",
1544 .id = 0,
1545 .num_resources = ARRAY_SIZE(resources_wcnss_wlan),
1546 .resource = resources_wcnss_wlan,
1547 .dev = {.platform_data = &qcom_wcnss_pdata},
1548};
1549
Ankit Vermab7c26e62012-02-28 15:04:15 -08001550static struct platform_device msm_device_iris_fm __devinitdata = {
1551 .name = "iris_fm",
1552 .id = -1,
1553};
1554
Ramesh Masavarapua26cce72012-04-09 12:32:25 -07001555#ifdef CONFIG_QSEECOM
1556/* qseecom bus scaling */
1557static struct msm_bus_vectors qseecom_clks_init_vectors[] = {
1558 {
Ramesh Masavarapu037942d2012-09-04 11:52:57 -07001559 .src = MSM_BUS_MASTER_ADM_PORT0,
Ramesh Masavarapua26cce72012-04-09 12:32:25 -07001560 .dst = MSM_BUS_SLAVE_EBI_CH0,
Ramesh Masavarapua26cce72012-04-09 12:32:25 -07001561 .ab = 0,
Ramesh Masavarapu037942d2012-09-04 11:52:57 -07001562 .ib = 0,
1563 },
1564 {
1565 .src = MSM_BUS_MASTER_ADM_PORT1,
1566 .dst = MSM_BUS_SLAVE_GSBI1_UART,
1567 .ab = 0,
1568 .ib = 0,
Ramesh Masavarapua26cce72012-04-09 12:32:25 -07001569 },
1570 {
1571 .src = MSM_BUS_MASTER_SPDM,
1572 .dst = MSM_BUS_SLAVE_SPDM,
1573 .ib = 0,
1574 .ab = 0,
1575 },
1576};
1577
1578static struct msm_bus_vectors qseecom_enable_dfab_vectors[] = {
1579 {
Ramesh Masavarapu037942d2012-09-04 11:52:57 -07001580 .src = MSM_BUS_MASTER_ADM_PORT0,
Ramesh Masavarapua26cce72012-04-09 12:32:25 -07001581 .dst = MSM_BUS_SLAVE_EBI_CH0,
Ramesh Masavarapu037942d2012-09-04 11:52:57 -07001582 .ab = 70000000UL,
1583 .ib = 70000000UL,
1584 },
1585 {
1586 .src = MSM_BUS_MASTER_ADM_PORT1,
1587 .dst = MSM_BUS_SLAVE_GSBI1_UART,
1588 .ab = 2480000000UL,
1589 .ib = 2480000000UL,
Ramesh Masavarapua26cce72012-04-09 12:32:25 -07001590 },
1591 {
1592 .src = MSM_BUS_MASTER_SPDM,
1593 .dst = MSM_BUS_SLAVE_SPDM,
1594 .ib = 0,
1595 .ab = 0,
1596 },
1597};
1598
1599static struct msm_bus_vectors qseecom_enable_sfpb_vectors[] = {
1600 {
Ramesh Masavarapu037942d2012-09-04 11:52:57 -07001601 .src = MSM_BUS_MASTER_ADM_PORT0,
Ramesh Masavarapua26cce72012-04-09 12:32:25 -07001602 .dst = MSM_BUS_SLAVE_EBI_CH0,
Ramesh Masavarapua26cce72012-04-09 12:32:25 -07001603 .ab = 0,
Ramesh Masavarapu037942d2012-09-04 11:52:57 -07001604 .ib = 0,
1605 },
1606 {
1607 .src = MSM_BUS_MASTER_ADM_PORT1,
1608 .dst = MSM_BUS_SLAVE_GSBI1_UART,
1609 .ab = 0,
1610 .ib = 0,
Ramesh Masavarapua26cce72012-04-09 12:32:25 -07001611 },
1612 {
1613 .src = MSM_BUS_MASTER_SPDM,
1614 .dst = MSM_BUS_SLAVE_SPDM,
1615 .ib = (64 * 8) * 1000000UL,
1616 .ab = (64 * 8) * 100000UL,
1617 },
1618};
1619
1620static struct msm_bus_paths qseecom_hw_bus_scale_usecases[] = {
1621 {
1622 ARRAY_SIZE(qseecom_clks_init_vectors),
1623 qseecom_clks_init_vectors,
1624 },
1625 {
1626 ARRAY_SIZE(qseecom_enable_dfab_vectors),
Ramesh Masavarapu037942d2012-09-04 11:52:57 -07001627 qseecom_enable_dfab_vectors,
Ramesh Masavarapua26cce72012-04-09 12:32:25 -07001628 },
1629 {
1630 ARRAY_SIZE(qseecom_enable_sfpb_vectors),
1631 qseecom_enable_sfpb_vectors,
1632 },
1633};
1634
1635static struct msm_bus_scale_pdata qseecom_bus_pdata = {
1636 qseecom_hw_bus_scale_usecases,
1637 ARRAY_SIZE(qseecom_hw_bus_scale_usecases),
1638 .name = "qsee",
1639};
1640
1641static struct platform_device qseecom_device = {
1642 .name = "qseecom",
1643 .id = 0,
1644 .dev = {
1645 .platform_data = &qseecom_bus_pdata,
1646 },
1647};
1648#endif
1649
Ramesh Masavarapu28311912011-10-27 11:04:12 -07001650#if defined(CONFIG_CRYPTO_DEV_QCRYPTO) || \
1651 defined(CONFIG_CRYPTO_DEV_QCRYPTO_MODULE) || \
1652 defined(CONFIG_CRYPTO_DEV_QCEDEV) || \
1653 defined(CONFIG_CRYPTO_DEV_QCEDEV_MODULE)
1654
1655#define QCE_SIZE 0x10000
1656#define QCE_0_BASE 0x11000000
1657
1658#define QCE_HW_KEY_SUPPORT 0
1659#define QCE_SHA_HMAC_SUPPORT 1
1660#define QCE_SHARE_CE_RESOURCE 3
1661#define QCE_CE_SHARED 0
1662
1663static struct resource qcrypto_resources[] = {
1664 [0] = {
1665 .start = QCE_0_BASE,
1666 .end = QCE_0_BASE + QCE_SIZE - 1,
1667 .flags = IORESOURCE_MEM,
1668 },
1669 [1] = {
1670 .name = "crypto_channels",
1671 .start = DMOV8064_CE_IN_CHAN,
1672 .end = DMOV8064_CE_OUT_CHAN,
1673 .flags = IORESOURCE_DMA,
1674 },
1675 [2] = {
1676 .name = "crypto_crci_in",
1677 .start = DMOV8064_CE_IN_CRCI,
1678 .end = DMOV8064_CE_IN_CRCI,
1679 .flags = IORESOURCE_DMA,
1680 },
1681 [3] = {
1682 .name = "crypto_crci_out",
1683 .start = DMOV8064_CE_OUT_CRCI,
1684 .end = DMOV8064_CE_OUT_CRCI,
1685 .flags = IORESOURCE_DMA,
1686 },
1687};
1688
1689static struct resource qcedev_resources[] = {
1690 [0] = {
1691 .start = QCE_0_BASE,
1692 .end = QCE_0_BASE + QCE_SIZE - 1,
1693 .flags = IORESOURCE_MEM,
1694 },
1695 [1] = {
1696 .name = "crypto_channels",
1697 .start = DMOV8064_CE_IN_CHAN,
1698 .end = DMOV8064_CE_OUT_CHAN,
1699 .flags = IORESOURCE_DMA,
1700 },
1701 [2] = {
1702 .name = "crypto_crci_in",
1703 .start = DMOV8064_CE_IN_CRCI,
1704 .end = DMOV8064_CE_IN_CRCI,
1705 .flags = IORESOURCE_DMA,
1706 },
1707 [3] = {
1708 .name = "crypto_crci_out",
1709 .start = DMOV8064_CE_OUT_CRCI,
1710 .end = DMOV8064_CE_OUT_CRCI,
1711 .flags = IORESOURCE_DMA,
1712 },
1713};
1714
1715#endif
1716
1717#if defined(CONFIG_CRYPTO_DEV_QCRYPTO) || \
1718 defined(CONFIG_CRYPTO_DEV_QCRYPTO_MODULE)
1719
1720static struct msm_ce_hw_support qcrypto_ce_hw_suppport = {
1721 .ce_shared = QCE_CE_SHARED,
1722 .shared_ce_resource = QCE_SHARE_CE_RESOURCE,
1723 .hw_key_support = QCE_HW_KEY_SUPPORT,
1724 .sha_hmac = QCE_SHA_HMAC_SUPPORT,
Ramesh Masavarapu49259682011-12-02 14:00:18 -08001725 .bus_scale_table = NULL,
Ramesh Masavarapu28311912011-10-27 11:04:12 -07001726};
1727
1728static struct platform_device qcrypto_device = {
1729 .name = "qcrypto",
1730 .id = 0,
1731 .num_resources = ARRAY_SIZE(qcrypto_resources),
1732 .resource = qcrypto_resources,
1733 .dev = {
1734 .coherent_dma_mask = DMA_BIT_MASK(32),
1735 .platform_data = &qcrypto_ce_hw_suppport,
1736 },
1737};
1738#endif
1739
1740#if defined(CONFIG_CRYPTO_DEV_QCEDEV) || \
1741 defined(CONFIG_CRYPTO_DEV_QCEDEV_MODULE)
1742
1743static struct msm_ce_hw_support qcedev_ce_hw_suppport = {
1744 .ce_shared = QCE_CE_SHARED,
1745 .shared_ce_resource = QCE_SHARE_CE_RESOURCE,
1746 .hw_key_support = QCE_HW_KEY_SUPPORT,
1747 .sha_hmac = QCE_SHA_HMAC_SUPPORT,
Ramesh Masavarapu49259682011-12-02 14:00:18 -08001748 .bus_scale_table = NULL,
Ramesh Masavarapu28311912011-10-27 11:04:12 -07001749};
1750
1751static struct platform_device qcedev_device = {
1752 .name = "qce",
1753 .id = 0,
1754 .num_resources = ARRAY_SIZE(qcedev_resources),
1755 .resource = qcedev_resources,
1756 .dev = {
1757 .coherent_dma_mask = DMA_BIT_MASK(32),
1758 .platform_data = &qcedev_ce_hw_suppport,
1759 },
1760};
1761#endif
1762
Joel Kingef390842012-05-23 16:42:48 -07001763static struct mdm_vddmin_resource mdm_vddmin_rscs = {
1764 .rpm_id = MSM_RPM_ID_VDDMIN_GPIO,
1765 .ap2mdm_vddmin_gpio = 30,
1766 .modes = 0x03,
1767 .drive_strength = 8,
1768 .mdm2ap_vddmin_gpio = 80,
1769};
1770
Joel King269aa602012-07-23 08:07:35 -07001771static struct gpiomux_setting mdm2ap_status_gpio_run_cfg = {
1772 .func = GPIOMUX_FUNC_GPIO,
1773 .drv = GPIOMUX_DRV_8MA,
1774 .pull = GPIOMUX_PULL_NONE,
1775};
1776
Joel Kingdacbc822012-01-25 13:30:57 -08001777static struct mdm_platform_data mdm_platform_data = {
1778 .mdm_version = "3.0",
1779 .ramdump_delay_ms = 2000,
Joel King14fe7fa2012-05-27 14:26:11 -07001780 .early_power_on = 1,
1781 .sfr_query = 1,
Joel Kingef390842012-05-23 16:42:48 -07001782 .vddmin_resource = &mdm_vddmin_rscs,
Hemant Kumara945b472012-01-25 15:08:06 -08001783 .peripheral_platform_device = &apq8064_device_hsic_host,
Ameya Thakurc9a7a842012-06-24 22:47:52 -07001784 .ramdump_timeout_ms = 120000,
Joel King269aa602012-07-23 08:07:35 -07001785 .mdm2ap_status_gpio_run_cfg = &mdm2ap_status_gpio_run_cfg,
Joel Kingdacbc822012-01-25 13:30:57 -08001786};
Ramesh Masavarapu28311912011-10-27 11:04:12 -07001787
Siddartha Mohanadosscaeaa922012-02-07 16:41:38 -08001788static struct tsens_platform_data apq_tsens_pdata = {
1789 .tsens_factor = 1000,
1790 .hw_type = APQ_8064,
1791 .tsens_num_sensor = 11,
1792 .slope = {1176, 1176, 1154, 1176, 1111,
1793 1132, 1132, 1199, 1132, 1199, 1132},
1794};
1795
Siddartha Mohanadoss48cad912012-04-05 21:29:54 -07001796static struct platform_device msm_tsens_device = {
1797 .name = "tsens8960-tm",
1798 .id = -1,
1799};
1800
Praveen Chidambaram877d7a42012-06-05 14:33:20 -06001801static struct msm_thermal_data msm_thermal_pdata = {
1802 .sensor_id = 7,
Eugene Seah2ee4a5d2012-06-25 18:16:41 -06001803 .poll_ms = 250,
1804 .limit_temp_degC = 60,
1805 .temp_hysteresis_degC = 10,
1806 .freq_step = 2,
Praveen Chidambaram877d7a42012-06-05 14:33:20 -06001807};
1808
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001809#define MSM_SHARED_RAM_PHYS 0x80000000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001810static void __init apq8064_map_io(void)
1811{
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001812 msm_shared_ram_phys = MSM_SHARED_RAM_PHYS;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001813 msm_map_apq8064_io();
Jeff Ohlstein3a77f9f2011-09-06 14:50:20 -07001814 if (socinfo_init() < 0)
1815 pr_err("socinfo_init() failed!\n");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001816}
1817
1818static void __init apq8064_init_irq(void)
1819{
Praveen Chidambaram78499012011-11-01 17:15:17 -06001820 struct msm_mpm_device_data *data = NULL;
1821
1822#ifdef CONFIG_MSM_MPM
1823 data = &apq8064_mpm_dev_data;
1824#endif
1825
1826 msm_mpm_irq_extn_init(data);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001827 gic_init(0, GIC_PPI_START, MSM_QGIC_DIST_BASE,
1828 (void *)MSM_QGIC_CPU_BASE);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001829}
1830
Jay Chokshi7805b5a2011-11-07 15:55:30 -08001831static struct platform_device msm8064_device_saw_regulator_core0 = {
1832 .name = "saw-regulator",
1833 .id = 0,
1834 .dev = {
1835 .platform_data = &msm8064_saw_regulator_pdata_8921_s5,
1836 },
1837};
1838
1839static struct platform_device msm8064_device_saw_regulator_core1 = {
1840 .name = "saw-regulator",
1841 .id = 1,
1842 .dev = {
1843 .platform_data = &msm8064_saw_regulator_pdata_8921_s6,
1844 },
1845};
1846
1847static struct platform_device msm8064_device_saw_regulator_core2 = {
1848 .name = "saw-regulator",
1849 .id = 2,
1850 .dev = {
1851 .platform_data = &msm8064_saw_regulator_pdata_8821_s0,
1852 },
1853};
1854
1855static struct platform_device msm8064_device_saw_regulator_core3 = {
1856 .name = "saw-regulator",
1857 .id = 3,
1858 .dev = {
1859 .platform_data = &msm8064_saw_regulator_pdata_8821_s1,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001860
1861 },
1862};
1863
Oluwafemi Adeyemif5a31422012-03-08 16:58:45 -08001864static struct msm_rpmrs_level msm_rpmrs_levels[] = {
Praveen Chidambaram78499012011-11-01 17:15:17 -06001865 {
1866 MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT,
1867 MSM_RPMRS_LIMITS(ON, ACTIVE, MAX, ACTIVE),
1868 true,
Girish Mahadevan9bf71562012-04-13 14:41:44 -06001869 1, 784, 180000, 100,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001870 },
1871
1872 {
1873 MSM_PM_SLEEP_MODE_POWER_COLLAPSE_STANDALONE,
1874 MSM_RPMRS_LIMITS(ON, ACTIVE, MAX, ACTIVE),
1875 true,
Girish Mahadevan9bf71562012-04-13 14:41:44 -06001876 1300, 228, 1200000, 2000,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001877 },
1878
1879 {
1880 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
1881 MSM_RPMRS_LIMITS(ON, GDHS, MAX, ACTIVE),
1882 false,
Girish Mahadevan9bf71562012-04-13 14:41:44 -06001883 2000, 138, 1208400, 3200,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001884 },
1885
1886 {
1887 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
Praveen Chidambarame3380672012-02-08 10:32:27 -07001888 MSM_RPMRS_LIMITS(ON, HSFS_OPEN, ACTIVE, RET_HIGH),
1889 false,
Girish Mahadevan9bf71562012-04-13 14:41:44 -06001890 6000, 119, 1850300, 9000,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001891 },
1892
1893 {
1894 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
1895 MSM_RPMRS_LIMITS(OFF, GDHS, MAX, ACTIVE),
1896 false,
Girish Mahadevan9bf71562012-04-13 14:41:44 -06001897 9200, 68, 2839200, 16400,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001898 },
1899
1900 {
1901 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
1902 MSM_RPMRS_LIMITS(OFF, HSFS_OPEN, MAX, ACTIVE),
1903 false,
Girish Mahadevan9bf71562012-04-13 14:41:44 -06001904 10300, 63, 3128000, 18200,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001905 },
1906
1907 {
1908 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
1909 MSM_RPMRS_LIMITS(OFF, HSFS_OPEN, ACTIVE, RET_HIGH),
1910 false,
Girish Mahadevan9bf71562012-04-13 14:41:44 -06001911 18000, 10, 4602600, 27000,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001912 },
1913
1914 {
1915 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
1916 MSM_RPMRS_LIMITS(OFF, HSFS_OPEN, RET_HIGH, RET_LOW),
1917 false,
Girish Mahadevan9bf71562012-04-13 14:41:44 -06001918 20000, 2, 5752000, 32000,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001919 },
1920};
1921
1922static struct msm_pm_boot_platform_data msm_pm_boot_pdata __initdata = {
1923 .mode = MSM_PM_BOOT_CONFIG_TZ,
1924};
1925
1926static struct msm_rpmrs_platform_data msm_rpmrs_data __initdata = {
1927 .levels = &msm_rpmrs_levels[0],
1928 .num_levels = ARRAY_SIZE(msm_rpmrs_levels),
1929 .vdd_mem_levels = {
1930 [MSM_RPMRS_VDD_MEM_RET_LOW] = 750000,
1931 [MSM_RPMRS_VDD_MEM_RET_HIGH] = 750000,
1932 [MSM_RPMRS_VDD_MEM_ACTIVE] = 1050000,
1933 [MSM_RPMRS_VDD_MEM_MAX] = 1150000,
1934 },
1935 .vdd_dig_levels = {
1936 [MSM_RPMRS_VDD_DIG_RET_LOW] = 500000,
1937 [MSM_RPMRS_VDD_DIG_RET_HIGH] = 750000,
1938 [MSM_RPMRS_VDD_DIG_ACTIVE] = 950000,
1939 [MSM_RPMRS_VDD_DIG_MAX] = 1150000,
1940 },
1941 .vdd_mask = 0x7FFFFF,
1942 .rpmrs_target_id = {
1943 [MSM_RPMRS_ID_PXO_CLK] = MSM_RPM_ID_PXO_CLK,
1944 [MSM_RPMRS_ID_L2_CACHE_CTL] = MSM_RPM_ID_LAST,
1945 [MSM_RPMRS_ID_VDD_DIG_0] = MSM_RPM_ID_PM8921_S3_0,
1946 [MSM_RPMRS_ID_VDD_DIG_1] = MSM_RPM_ID_PM8921_S3_1,
1947 [MSM_RPMRS_ID_VDD_MEM_0] = MSM_RPM_ID_PM8921_L24_0,
1948 [MSM_RPMRS_ID_VDD_MEM_1] = MSM_RPM_ID_PM8921_L24_1,
1949 [MSM_RPMRS_ID_RPM_CTL] = MSM_RPM_ID_RPM_CTL,
1950 },
1951};
1952
Praveen Chidambaram78499012011-11-01 17:15:17 -06001953static uint8_t spm_wfi_cmd_sequence[] __initdata = {
1954 0x03, 0x0f,
1955};
1956
1957static uint8_t spm_power_collapse_without_rpm[] __initdata = {
1958 0x00, 0x24, 0x54, 0x10,
1959 0x09, 0x03, 0x01,
1960 0x10, 0x54, 0x30, 0x0C,
1961 0x24, 0x30, 0x0f,
1962};
1963
1964static uint8_t spm_power_collapse_with_rpm[] __initdata = {
1965 0x00, 0x24, 0x54, 0x10,
1966 0x09, 0x07, 0x01, 0x0B,
1967 0x10, 0x54, 0x30, 0x0C,
1968 0x24, 0x30, 0x0f,
1969};
1970
1971static struct msm_spm_seq_entry msm_spm_seq_list[] __initdata = {
1972 [0] = {
1973 .mode = MSM_SPM_MODE_CLOCK_GATING,
1974 .notify_rpm = false,
1975 .cmd = spm_wfi_cmd_sequence,
1976 },
1977 [1] = {
1978 .mode = MSM_SPM_MODE_POWER_COLLAPSE,
1979 .notify_rpm = false,
1980 .cmd = spm_power_collapse_without_rpm,
1981 },
1982 [2] = {
1983 .mode = MSM_SPM_MODE_POWER_COLLAPSE,
1984 .notify_rpm = true,
1985 .cmd = spm_power_collapse_with_rpm,
1986 },
1987};
1988
1989static uint8_t l2_spm_wfi_cmd_sequence[] __initdata = {
1990 0x00, 0x20, 0x03, 0x20,
1991 0x00, 0x0f,
1992};
1993
1994static uint8_t l2_spm_gdhs_cmd_sequence[] __initdata = {
1995 0x00, 0x20, 0x34, 0x64,
1996 0x48, 0x07, 0x48, 0x20,
1997 0x50, 0x64, 0x04, 0x34,
1998 0x50, 0x0f,
1999};
2000static uint8_t l2_spm_power_off_cmd_sequence[] __initdata = {
2001 0x00, 0x10, 0x34, 0x64,
2002 0x48, 0x07, 0x48, 0x10,
2003 0x50, 0x64, 0x04, 0x34,
2004 0x50, 0x0F,
2005};
2006
2007static struct msm_spm_seq_entry msm_spm_l2_seq_list[] __initdata = {
2008 [0] = {
2009 .mode = MSM_SPM_L2_MODE_RETENTION,
2010 .notify_rpm = false,
2011 .cmd = l2_spm_wfi_cmd_sequence,
2012 },
2013 [1] = {
2014 .mode = MSM_SPM_L2_MODE_GDHS,
2015 .notify_rpm = true,
2016 .cmd = l2_spm_gdhs_cmd_sequence,
2017 },
2018 [2] = {
2019 .mode = MSM_SPM_L2_MODE_POWER_COLLAPSE,
2020 .notify_rpm = true,
2021 .cmd = l2_spm_power_off_cmd_sequence,
2022 },
2023};
2024
2025
2026static struct msm_spm_platform_data msm_spm_l2_data[] __initdata = {
2027 [0] = {
2028 .reg_base_addr = MSM_SAW_L2_BASE,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002029 .reg_init_values[MSM_SPM_REG_SAW2_SPM_CTL] = 0x00,
Praveen Chidambarame4b9eb12012-02-28 19:39:58 -07002030 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DLY] = 0x02020204,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002031 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DATA_0] = 0x00A000AE,
2032 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DATA_1] = 0x00A00020,
2033 .modes = msm_spm_l2_seq_list,
2034 .num_modes = ARRAY_SIZE(msm_spm_l2_seq_list),
2035 },
2036};
2037
2038static struct msm_spm_platform_data msm_spm_data[] __initdata = {
2039 [0] = {
2040 .reg_base_addr = MSM_SAW0_BASE,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002041 .reg_init_values[MSM_SPM_REG_SAW2_CFG] = 0x1F,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002042#if defined(CONFIG_MSM_AVS_HW)
2043 .reg_init_values[MSM_SPM_REG_SAW2_AVS_CTL] = 0x00,
2044 .reg_init_values[MSM_SPM_REG_SAW2_AVS_HYSTERESIS] = 0x00,
2045#endif
2046 .reg_init_values[MSM_SPM_REG_SAW2_SPM_CTL] = 0x01,
Praveen Chidambarame4b9eb12012-02-28 19:39:58 -07002047 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DLY] = 0x02020204,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002048 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DATA_0] = 0x0060009C,
2049 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DATA_1] = 0x0000001C,
2050 .vctl_timeout_us = 50,
2051 .num_modes = ARRAY_SIZE(msm_spm_seq_list),
2052 .modes = msm_spm_seq_list,
2053 },
2054 [1] = {
2055 .reg_base_addr = MSM_SAW1_BASE,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002056 .reg_init_values[MSM_SPM_REG_SAW2_CFG] = 0x1F,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002057#if defined(CONFIG_MSM_AVS_HW)
2058 .reg_init_values[MSM_SPM_REG_SAW2_AVS_CTL] = 0x00,
2059 .reg_init_values[MSM_SPM_REG_SAW2_AVS_HYSTERESIS] = 0x00,
2060#endif
2061 .reg_init_values[MSM_SPM_REG_SAW2_SPM_CTL] = 0x01,
Praveen Chidambarame4b9eb12012-02-28 19:39:58 -07002062 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DLY] = 0x02020204,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002063 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DATA_0] = 0x0060009C,
2064 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DATA_1] = 0x0000001C,
2065 .vctl_timeout_us = 50,
2066 .num_modes = ARRAY_SIZE(msm_spm_seq_list),
2067 .modes = msm_spm_seq_list,
2068 },
2069 [2] = {
2070 .reg_base_addr = MSM_SAW2_BASE,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002071 .reg_init_values[MSM_SPM_REG_SAW2_CFG] = 0x1F,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002072#if defined(CONFIG_MSM_AVS_HW)
2073 .reg_init_values[MSM_SPM_REG_SAW2_AVS_CTL] = 0x00,
2074 .reg_init_values[MSM_SPM_REG_SAW2_AVS_HYSTERESIS] = 0x00,
2075#endif
2076 .reg_init_values[MSM_SPM_REG_SAW2_SPM_CTL] = 0x01,
Praveen Chidambarame4b9eb12012-02-28 19:39:58 -07002077 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DLY] = 0x02020204,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002078 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DATA_0] = 0x0060009C,
2079 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DATA_1] = 0x0000001C,
2080 .vctl_timeout_us = 50,
2081 .num_modes = ARRAY_SIZE(msm_spm_seq_list),
2082 .modes = msm_spm_seq_list,
2083 },
2084 [3] = {
2085 .reg_base_addr = MSM_SAW3_BASE,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002086 .reg_init_values[MSM_SPM_REG_SAW2_CFG] = 0x1F,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002087#if defined(CONFIG_MSM_AVS_HW)
2088 .reg_init_values[MSM_SPM_REG_SAW2_AVS_CTL] = 0x00,
2089 .reg_init_values[MSM_SPM_REG_SAW2_AVS_HYSTERESIS] = 0x00,
2090#endif
2091 .reg_init_values[MSM_SPM_REG_SAW2_SPM_CTL] = 0x01,
Praveen Chidambarame4b9eb12012-02-28 19:39:58 -07002092 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DLY] = 0x02020204,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002093 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DATA_0] = 0x0060009C,
2094 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DATA_1] = 0x0000001C,
2095 .vctl_timeout_us = 50,
2096 .num_modes = ARRAY_SIZE(msm_spm_seq_list),
2097 .modes = msm_spm_seq_list,
Jay Chokshi7805b5a2011-11-07 15:55:30 -08002098 },
2099};
2100
Gagan Mac8a7a5d32011-11-11 16:43:06 -07002101static void __init apq8064_init_buses(void)
2102{
2103 msm_bus_rpm_set_mt_mask();
2104 msm_bus_8064_apps_fabric_pdata.rpm_enabled = 1;
2105 msm_bus_8064_sys_fabric_pdata.rpm_enabled = 1;
2106 msm_bus_8064_mm_fabric_pdata.rpm_enabled = 1;
2107 msm_bus_8064_apps_fabric.dev.platform_data =
2108 &msm_bus_8064_apps_fabric_pdata;
2109 msm_bus_8064_sys_fabric.dev.platform_data =
2110 &msm_bus_8064_sys_fabric_pdata;
2111 msm_bus_8064_mm_fabric.dev.platform_data =
2112 &msm_bus_8064_mm_fabric_pdata;
2113 msm_bus_8064_sys_fpb.dev.platform_data = &msm_bus_8064_sys_fpb_pdata;
2114 msm_bus_8064_cpss_fpb.dev.platform_data = &msm_bus_8064_cpss_fpb_pdata;
2115}
2116
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06002117/* PCIe gpios */
2118static struct msm_pcie_gpio_info_t msm_pcie_gpio_info[MSM_PCIE_MAX_GPIO] = {
2119 {"rst_n", PM8921_MPP_PM_TO_SYS(PCIE_RST_N_PMIC_MPP), 0},
2120 {"pwr_en", PM8921_GPIO_PM_TO_SYS(PCIE_PWR_EN_PMIC_GPIO), 1},
2121};
2122
2123static struct msm_pcie_platform msm_pcie_platform_data = {
2124 .gpio = msm_pcie_gpio_info,
Niranjana Vishwanathapura68210ff2012-06-24 18:03:49 -06002125 .axi_addr = PCIE_AXI_BAR_PHYS,
2126 .axi_size = PCIE_AXI_BAR_SIZE,
Niranjana Vishwanathapura459a27d2012-07-20 12:23:55 -06002127 .wake_n = PM8921_GPIO_IRQ(PM8921_IRQ_BASE, PCIE_WAKE_N_PMIC_GPIO),
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06002128};
2129
Niranjana Vishwanathapurac1edd402012-06-28 15:32:50 -06002130static int __init mpq8064_pcie_enabled(void)
2131{
2132 return !((readl_relaxed(QFPROM_RAW_FEAT_CONFIG_ROW0_MSB) & BIT(21)) ||
2133 (readl_relaxed(QFPROM_RAW_OEM_CONFIG_ROW0_LSB) & BIT(4)));
2134}
2135
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06002136static void __init mpq8064_pcie_init(void)
2137{
Niranjana Vishwanathapurac1edd402012-06-28 15:32:50 -06002138 if (mpq8064_pcie_enabled()) {
2139 msm_device_pcie.dev.platform_data = &msm_pcie_platform_data;
2140 platform_device_register(&msm_device_pcie);
2141 }
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06002142}
2143
David Collinsf0d00732012-01-25 15:46:50 -08002144static struct platform_device apq8064_device_ext_5v_vreg __devinitdata = {
2145 .name = GPIO_REGULATOR_DEV_NAME,
2146 .id = PM8921_MPP_PM_TO_SYS(7),
2147 .dev = {
2148 .platform_data
2149 = &apq8064_gpio_regulator_pdata[GPIO_VREG_ID_EXT_5V],
2150 },
2151};
2152
Jay Chokshi1de4f9d2012-02-07 16:11:31 -08002153static struct platform_device apq8064_device_ext_mpp8_vreg __devinitdata = {
2154 .name = GPIO_REGULATOR_DEV_NAME,
2155 .id = PM8921_MPP_PM_TO_SYS(8),
2156 .dev = {
2157 .platform_data
2158 = &apq8064_gpio_regulator_pdata[GPIO_VREG_ID_EXT_MPP8],
2159 },
2160};
2161
David Collinsf0d00732012-01-25 15:46:50 -08002162static struct platform_device apq8064_device_ext_3p3v_vreg __devinitdata = {
2163 .name = GPIO_REGULATOR_DEV_NAME,
2164 .id = APQ8064_EXT_3P3V_REG_EN_GPIO,
2165 .dev = {
2166 .platform_data =
2167 &apq8064_gpio_regulator_pdata[GPIO_VREG_ID_EXT_3P3V],
2168 },
2169};
2170
David Collins390fc332012-02-07 14:38:16 -08002171static struct platform_device apq8064_device_ext_ts_sw_vreg __devinitdata = {
2172 .name = GPIO_REGULATOR_DEV_NAME,
2173 .id = PM8921_GPIO_PM_TO_SYS(23),
2174 .dev = {
2175 .platform_data
2176 = &apq8064_gpio_regulator_pdata[GPIO_VREG_ID_EXT_TS_SW],
2177 },
2178};
2179
David Collins2782b5c2012-02-06 10:02:42 -08002180static struct platform_device apq8064_device_rpm_regulator __devinitdata = {
2181 .name = "rpm-regulator",
David Collins36199252012-08-21 15:43:02 -07002182 .id = 0,
David Collins2782b5c2012-02-06 10:02:42 -08002183 .dev = {
2184 .platform_data = &apq8064_rpm_regulator_pdata,
2185 },
2186};
2187
David Collins36199252012-08-21 15:43:02 -07002188static struct platform_device
2189apq8064_pm8921_device_rpm_regulator __devinitdata = {
2190 .name = "rpm-regulator",
2191 .id = 1,
2192 .dev = {
2193 .platform_data = &apq8064_rpm_regulator_pm8921_pdata,
2194 },
2195};
2196
Ravi Kumar V05931a22012-04-04 17:09:37 +05302197static struct gpio_ir_recv_platform_data gpio_ir_recv_pdata = {
2198 .gpio_nr = 88,
2199 .active_low = 1,
2200};
2201
2202static struct platform_device gpio_ir_recv_pdev = {
2203 .name = "gpio-rc-recv",
2204 .dev = {
2205 .platform_data = &gpio_ir_recv_pdata,
2206 },
2207};
2208
Terence Hampson36b70722012-05-10 13:18:16 -04002209static struct platform_device *common_not_mpq_devices[] __initdata = {
David Keitel3c40fc52012-02-09 17:53:52 -08002210 &apq8064_device_qup_i2c_gsbi1,
Jing Lin04601f92012-02-05 15:36:07 -08002211 &apq8064_device_qup_i2c_gsbi3,
Kenneth Heitke748593a2011-07-15 15:45:11 -06002212 &apq8064_device_qup_i2c_gsbi4,
Terence Hampson36b70722012-05-10 13:18:16 -04002213};
2214
David Collins36199252012-08-21 15:43:02 -07002215static struct platform_device *early_common_devices[] __initdata = {
Matt Wagantallf5cc3892012-06-07 19:47:02 -07002216 &apq8064_device_acpuclk,
Terence Hampson36b70722012-05-10 13:18:16 -04002217 &apq8064_device_dmov,
Harini Jayaramanc4c58692011-07-19 14:50:10 -06002218 &apq8064_device_qup_spi_gsbi5,
David Collins36199252012-08-21 15:43:02 -07002219};
2220
2221static struct platform_device *pm8921_common_devices[] __initdata = {
David Collinsf0d00732012-01-25 15:46:50 -08002222 &apq8064_device_ext_5v_vreg,
Jay Chokshi1de4f9d2012-02-07 16:11:31 -08002223 &apq8064_device_ext_mpp8_vreg,
David Collinsf0d00732012-01-25 15:46:50 -08002224 &apq8064_device_ext_3p3v_vreg,
Jay Chokshi9c25f072011-09-23 18:19:15 -07002225 &apq8064_device_ssbi_pmic1,
2226 &apq8064_device_ssbi_pmic2,
Steve Mucklef132c6c2012-06-06 18:30:57 -07002227 &apq8064_device_ext_ts_sw_vreg,
David Collins36199252012-08-21 15:43:02 -07002228};
2229
2230static struct platform_device *pm8917_common_devices[] __initdata = {
2231 &apq8064_device_ext_mpp8_vreg,
2232 &apq8064_device_ext_3p3v_vreg,
2233 &apq8064_device_ssbi_pmic1,
2234 &apq8064_device_ssbi_pmic2,
2235 &apq8064_device_ext_ts_sw_vreg,
2236};
2237
2238static struct platform_device *common_devices[] __initdata = {
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06002239 &msm_device_smd_apq8064,
Hemant Kumar4933b072011-10-17 23:43:11 -07002240 &apq8064_device_otg,
2241 &apq8064_device_gadget_peripheral,
Hemant Kumard86c4882012-01-24 19:39:37 -08002242 &apq8064_device_hsusb_host,
Hemant Kumar4933b072011-10-17 23:43:11 -07002243 &android_usb_device,
Ankit Verma6b7e2ba2012-01-26 15:48:54 -08002244 &msm_device_wcnss_wlan,
Ankit Vermab7c26e62012-02-28 15:04:15 -08002245 &msm_device_iris_fm,
Larry Bassel67b921d2012-04-06 10:23:27 -07002246 &apq8064_fmem_device,
Olav Haugan7c6aa742012-01-16 16:47:37 -08002247#ifdef CONFIG_ANDROID_PMEM
2248#ifndef CONFIG_MSM_MULTIMEDIA_USE_ION
Laura Abbottb93525f2012-04-12 09:57:19 -07002249 &apq8064_android_pmem_device,
2250 &apq8064_android_pmem_adsp_device,
2251 &apq8064_android_pmem_audio_device,
Bharath Ramachandramurthy4a3fa912012-03-13 19:16:24 -07002252#endif /*CONFIG_MSM_MULTIMEDIA_USE_ION*/
2253#endif /*CONFIG_ANDROID_PMEM*/
Olav Haugan7c6aa742012-01-16 16:47:37 -08002254#ifdef CONFIG_ION_MSM
Laura Abbottb93525f2012-04-12 09:57:19 -07002255 &apq8064_ion_dev,
Olav Haugan7c6aa742012-01-16 16:47:37 -08002256#endif
Jeff Ohlstein7e668552011-10-06 16:17:25 -07002257 &msm8064_device_watchdog,
Jay Chokshi7805b5a2011-11-07 15:55:30 -08002258 &msm8064_device_saw_regulator_core0,
2259 &msm8064_device_saw_regulator_core1,
2260 &msm8064_device_saw_regulator_core2,
2261 &msm8064_device_saw_regulator_core3,
Ramesh Masavarapua26cce72012-04-09 12:32:25 -07002262#if defined(CONFIG_QSEECOM)
2263 &qseecom_device,
2264#endif
2265
Joel Nider6b9a7bc2012-06-26 11:19:19 +03002266 &msm_8064_device_tsif[0],
2267 &msm_8064_device_tsif[1],
2268
Ramesh Masavarapu28311912011-10-27 11:04:12 -07002269#if defined(CONFIG_CRYPTO_DEV_QCRYPTO) || \
2270 defined(CONFIG_CRYPTO_DEV_QCRYPTO_MODULE)
2271 &qcrypto_device,
2272#endif
2273
2274#if defined(CONFIG_CRYPTO_DEV_QCEDEV) || \
2275 defined(CONFIG_CRYPTO_DEV_QCEDEV_MODULE)
2276 &qcedev_device,
2277#endif
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -07002278
2279#ifdef CONFIG_HW_RANDOM_MSM
2280 &apq8064_device_rng,
2281#endif
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -08002282 &apq_pcm,
2283 &apq_pcm_routing,
2284 &apq_cpudai0,
2285 &apq_cpudai1,
Santosh Mardieff9a742012-04-09 23:23:39 +05302286 &mpq_cpudai_sec_i2s_rx,
Kuirong Wangf23f8c52012-03-31 12:34:51 -07002287 &mpq_cpudai_mi2s_tx,
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -08002288 &apq_cpudai_hdmi_rx,
2289 &apq_cpudai_bt_rx,
2290 &apq_cpudai_bt_tx,
2291 &apq_cpudai_fm_rx,
2292 &apq_cpudai_fm_tx,
2293 &apq_cpu_fe,
2294 &apq_stub_codec,
2295 &apq_voice,
2296 &apq_voip,
2297 &apq_lpa_pcm,
Krishnankutty Kolathappilly4374e332012-03-18 22:27:30 -07002298 &apq_compr_dsp,
2299 &apq_multi_ch_pcm,
Jayasena Sangaraboina99bf09c2012-07-17 12:03:08 -07002300 &apq_lowlatency_pcm,
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -08002301 &apq_pcm_hostless,
2302 &apq_cpudai_afe_01_rx,
2303 &apq_cpudai_afe_01_tx,
2304 &apq_cpudai_afe_02_rx,
2305 &apq_cpudai_afe_02_tx,
2306 &apq_pcm_afe,
2307 &apq_cpudai_auxpcm_rx,
2308 &apq_cpudai_auxpcm_tx,
Neema Shetty8427c262012-02-16 11:23:43 -08002309 &apq_cpudai_stub,
Neema Shetty3c9d2862012-03-11 01:25:32 -08002310 &apq_cpudai_slimbus_1_rx,
2311 &apq_cpudai_slimbus_1_tx,
Kiran Kandi97fe19d2012-05-20 22:34:04 -07002312 &apq_cpudai_slimbus_2_rx,
Kiran Kandi1e6371d2012-03-29 11:48:57 -07002313 &apq_cpudai_slimbus_2_tx,
Neema Shettyc9d86c32012-05-09 12:01:39 -07002314 &apq_cpudai_slimbus_3_rx,
Helen Zeng38c3c962012-05-17 14:56:20 -07002315 &apq_cpudai_slimbus_3_tx,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002316 &apq8064_rpm_device,
2317 &apq8064_rpm_log_device,
2318 &apq8064_rpm_stat_device,
Anji Jonnala2a8bd312012-11-01 13:11:42 +05302319 &apq8064_rpm_master_stat_device,
Ramesh Masavarapuf31ff242012-05-10 18:55:21 -07002320 &apq_device_tz_log,
Gagan Mac8a7a5d32011-11-11 16:43:06 -07002321 &msm_bus_8064_apps_fabric,
2322 &msm_bus_8064_sys_fabric,
2323 &msm_bus_8064_mm_fabric,
2324 &msm_bus_8064_sys_fpb,
2325 &msm_bus_8064_cpss_fpb,
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08002326 &apq8064_msm_device_vidc,
Stephen Boyd25c4a0b2011-09-20 00:12:36 -07002327 &msm_pil_dsps,
Matt Wagantallb94b9a52012-02-02 21:59:54 -08002328 &msm_8960_q6_lpass,
Stephen Boyd7b973de2012-03-09 12:26:16 -08002329 &msm_pil_vidc,
Matt Wagantall292aace2012-01-26 19:12:34 -08002330 &msm_gss,
Laura Abbottb93525f2012-04-12 09:57:19 -07002331 &apq8064_rtb_device,
Steve Mucklea9aac292012-11-02 15:41:00 -07002332 &apq8064_dcvs_device,
Abhijeet Dharmapurikarde91d2c2012-08-23 14:36:59 -07002333 &apq8064_msm_gov_device,
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08002334 &apq8064_device_cache_erp,
Stepan Moskovchenko0f3de112012-06-08 18:11:46 -07002335 &msm8960_device_ebi1_ch0_erp,
2336 &msm8960_device_ebi1_ch1_erp,
Siddartha Mohanadossb9df4942012-02-08 09:58:21 -08002337 &epm_adc_device,
Pratik Patel3b0ca882012-06-01 16:54:14 -07002338 &coresight_tpiu_device,
2339 &coresight_etb_device,
2340 &apq8064_coresight_funnel_device,
2341 &coresight_etm0_device,
2342 &coresight_etm1_device,
2343 &coresight_etm2_device,
2344 &coresight_etm3_device,
Helen Zeng8f925502012-03-05 16:50:17 -08002345 &apq_cpudai_slim_4_rx,
2346 &apq_cpudai_slim_4_tx,
Steve Mucklef132c6c2012-06-06 18:30:57 -07002347#ifdef CONFIG_MSM_GEMINI
Jignesh Mehta921649d2012-04-19 06:57:23 -07002348 &msm8960_gemini_device,
Steve Mucklef132c6c2012-06-06 18:30:57 -07002349#endif
Laura Abbott0577d7b2012-04-17 11:14:30 -07002350 &apq8064_iommu_domain_device,
Siddartha Mohanadoss48cad912012-04-05 21:29:54 -07002351 &msm_tsens_device,
Laura Abbott93a4a352012-05-25 09:26:35 -07002352 &apq8064_cache_dump_device,
Joel Nider0e4a16d2012-08-05 14:20:11 +03002353 &msm_8064_device_tspp,
Abhijeet Dharmapurikarde91d2c2012-08-23 14:36:59 -07002354#ifdef CONFIG_BATTERY_BCL
2355 &battery_bcl_device,
2356#endif
2357 &apq8064_msm_mpd_device,
Harini Jayaramanc4c58692011-07-19 14:50:10 -06002358};
2359
Joel King82b7e3f2012-01-05 10:03:27 -08002360static struct platform_device *cdp_devices[] __initdata = {
2361 &apq8064_device_uart_gsbi1,
Jin Hong4bbbfba2012-02-02 21:48:07 -08002362 &apq8064_device_uart_gsbi7,
Joel King82b7e3f2012-01-05 10:03:27 -08002363 &msm_device_sps_apq8064,
Aravind Venkateswaran4ca27532012-02-16 14:27:05 -08002364#ifdef CONFIG_MSM_ROTATOR
2365 &msm_rotator_device,
2366#endif
Joel King82b7e3f2012-01-05 10:03:27 -08002367};
2368
Jay Chokshi1b7eaa92012-04-04 14:53:14 -07002369static struct platform_device
Jay Chokshi1b7eaa92012-04-04 14:53:14 -07002370mpq8064_device_ext_1p2_buck_vreg __devinitdata = {
2371 .name = GPIO_REGULATOR_DEV_NAME,
2372 .id = SX150X_GPIO(4, 2),
2373 .dev = {
2374 .platform_data =
2375 &mpq8064_gpio_regulator_pdata[GPIO_VREG_ID_AVC_1P2V],
2376 },
2377};
2378
2379static struct platform_device
2380mpq8064_device_ext_1p8_buck_vreg __devinitdata = {
2381 .name = GPIO_REGULATOR_DEV_NAME,
2382 .id = SX150X_GPIO(4, 4),
2383 .dev = {
2384 .platform_data =
2385 &mpq8064_gpio_regulator_pdata[GPIO_VREG_ID_AVC_1P8V],
2386 },
2387};
2388
2389static struct platform_device
2390mpq8064_device_ext_2p2_buck_vreg __devinitdata = {
2391 .name = GPIO_REGULATOR_DEV_NAME,
2392 .id = SX150X_GPIO(4, 14),
2393 .dev = {
2394 .platform_data =
2395 &mpq8064_gpio_regulator_pdata[GPIO_VREG_ID_AVC_2P2V],
2396 },
2397};
2398
2399static struct platform_device
2400mpq8064_device_ext_5v_buck_vreg __devinitdata = {
2401 .name = GPIO_REGULATOR_DEV_NAME,
2402 .id = SX150X_GPIO(4, 3),
2403 .dev = {
2404 .platform_data =
2405 &mpq8064_gpio_regulator_pdata[GPIO_VREG_ID_AVC_5V],
2406 },
2407};
2408
2409static struct platform_device
2410mpq8064_device_ext_3p3v_ldo_vreg __devinitdata = {
2411 .name = GPIO_REGULATOR_DEV_NAME,
2412 .id = SX150X_GPIO(4, 15),
2413 .dev = {
2414 .platform_data =
2415 &mpq8064_gpio_regulator_pdata[GPIO_VREG_ID_AVC_3P3V],
2416 },
2417};
2418
Ravi Kumar V1c903012012-05-15 16:11:35 +05302419static struct platform_device rc_input_loopback_pdev = {
2420 .name = "rc-user-input",
2421 .id = -1,
2422};
2423
Ravi Kumar V040eeff2012-05-23 21:29:23 +05302424static int rf4ce_gpio_init(void)
2425{
Ravi Kumar V0143c582012-08-14 17:18:11 +05302426 if (!machine_is_mpq8064_cdp() &&
2427 !machine_is_mpq8064_hrd() &&
2428 !machine_is_mpq8064_dtv())
Ravi Kumar V040eeff2012-05-23 21:29:23 +05302429 return -EINVAL;
2430
2431 /* CC2533 SRDY Input */
2432 if (!gpio_request(SX150X_GPIO(4, 6), "rf4ce_srdy")) {
2433 gpio_direction_input(SX150X_GPIO(4, 6));
2434 gpio_export(SX150X_GPIO(4, 6), true);
2435 }
2436
2437 /* CC2533 MRDY Output */
2438 if (!gpio_request(SX150X_GPIO(4, 5), "rf4ce_mrdy")) {
2439 gpio_direction_output(SX150X_GPIO(4, 5), 1);
2440 gpio_export(SX150X_GPIO(4, 5), true);
2441 }
2442
2443 /* CC2533 Reset Output */
2444 if (!gpio_request(SX150X_GPIO(4, 7), "rf4ce_reset")) {
2445 gpio_direction_output(SX150X_GPIO(4, 7), 0);
2446 gpio_export(SX150X_GPIO(4, 7), true);
2447 }
2448
2449 return 0;
2450}
2451late_initcall(rf4ce_gpio_init);
2452
Jay Chokshi1b7eaa92012-04-04 14:53:14 -07002453static struct platform_device *mpq_devices[] __initdata = {
2454 &msm_device_sps_apq8064,
2455 &mpq8064_device_qup_i2c_gsbi5,
2456#ifdef CONFIG_MSM_ROTATOR
2457 &msm_rotator_device,
2458#endif
Ravi Kumar V05931a22012-04-04 17:09:37 +05302459 &gpio_ir_recv_pdev,
Jay Chokshi1b7eaa92012-04-04 14:53:14 -07002460 &mpq8064_device_ext_1p2_buck_vreg,
2461 &mpq8064_device_ext_1p8_buck_vreg,
2462 &mpq8064_device_ext_2p2_buck_vreg,
2463 &mpq8064_device_ext_5v_buck_vreg,
2464 &mpq8064_device_ext_3p3v_ldo_vreg,
Terence Hampson2e1705f2012-04-11 19:55:29 -04002465#ifdef CONFIG_MSM_VCAP
2466 &msm8064_device_vcap,
2467#endif
Ravi Kumar V1c903012012-05-15 16:11:35 +05302468 &rc_input_loopback_pdev,
Jay Chokshi1b7eaa92012-04-04 14:53:14 -07002469};
2470
Harini Jayaramanc4c58692011-07-19 14:50:10 -06002471static struct msm_spi_platform_data apq8064_qup_spi_gsbi5_pdata = {
Stepan Moskovchenkoc71c9792012-01-31 18:12:44 -08002472 .max_clock_speed = 1100000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002473};
2474
Stepan Moskovchenkoeed82a52011-09-02 13:19:23 -07002475#define KS8851_IRQ_GPIO 43
2476
2477static struct spi_board_info spi_board_info[] __initdata = {
2478 {
2479 .modalias = "ks8851",
2480 .irq = MSM_GPIO_TO_INT(KS8851_IRQ_GPIO),
2481 .max_speed_hz = 19200000,
2482 .bus_num = 0,
2483 .chip_select = 2,
2484 .mode = SPI_MODE_0,
2485 },
Siddartha Mohanadossb9df4942012-02-08 09:58:21 -08002486 {
2487 .modalias = "epm_adc",
2488 .max_speed_hz = 1100000,
2489 .bus_num = 0,
2490 .chip_select = 3,
2491 .mode = SPI_MODE_0,
2492 },
Stepan Moskovchenkoeed82a52011-09-02 13:19:23 -07002493};
2494
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -06002495static struct slim_boardinfo apq8064_slim_devices[] = {
Swaminathan Sathappan2f51a752011-12-05 12:51:19 -08002496 {
Swaminathan Sathappancef966d2011-12-15 17:27:04 -08002497 .bus_num = 1,
2498 .slim_slave = &apq8064_slim_tabla,
2499 },
2500 {
2501 .bus_num = 1,
2502 .slim_slave = &apq8064_slim_tabla20,
Swaminathan Sathappan2f51a752011-12-05 12:51:19 -08002503 },
2504 /* add more slimbus slaves as needed */
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -06002505};
2506
David Keitel3c40fc52012-02-09 17:53:52 -08002507static struct msm_i2c_platform_data apq8064_i2c_qup_gsbi1_pdata = {
2508 .clk_freq = 100000,
2509 .src_clk_rate = 24000000,
2510};
2511
Jing Lin04601f92012-02-05 15:36:07 -08002512static struct msm_i2c_platform_data apq8064_i2c_qup_gsbi3_pdata = {
Anirudh Ghayalc2163472012-04-10 14:58:14 +05302513 .clk_freq = 384000,
Jing Lin04601f92012-02-05 15:36:07 -08002514 .src_clk_rate = 24000000,
2515};
2516
Kenneth Heitke748593a2011-07-15 15:45:11 -06002517static struct msm_i2c_platform_data apq8064_i2c_qup_gsbi4_pdata = {
2518 .clk_freq = 100000,
2519 .src_clk_rate = 24000000,
Kenneth Heitke748593a2011-07-15 15:45:11 -06002520};
2521
Joel King8f839b92012-04-01 14:37:46 -07002522static struct msm_i2c_platform_data mpq8064_i2c_qup_gsbi5_pdata = {
2523 .clk_freq = 100000,
2524 .src_clk_rate = 24000000,
2525};
2526
David Keitel3c40fc52012-02-09 17:53:52 -08002527#define GSBI_DUAL_MODE_CODE 0x60
2528#define MSM_GSBI1_PHYS 0x12440000
Kenneth Heitke748593a2011-07-15 15:45:11 -06002529static void __init apq8064_i2c_init(void)
2530{
David Keitel3c40fc52012-02-09 17:53:52 -08002531 void __iomem *gsbi_mem;
2532
2533 apq8064_device_qup_i2c_gsbi1.dev.platform_data =
2534 &apq8064_i2c_qup_gsbi1_pdata;
2535 gsbi_mem = ioremap_nocache(MSM_GSBI1_PHYS, 4);
2536 writel_relaxed(GSBI_DUAL_MODE_CODE, gsbi_mem);
2537 /* Ensure protocol code is written before proceeding */
2538 wmb();
2539 iounmap(gsbi_mem);
2540 apq8064_i2c_qup_gsbi1_pdata.use_gsbi_shared_mode = 1;
Jing Lin04601f92012-02-05 15:36:07 -08002541 apq8064_device_qup_i2c_gsbi3.dev.platform_data =
2542 &apq8064_i2c_qup_gsbi3_pdata;
Siddartha Mohanadossb9df4942012-02-08 09:58:21 -08002543 apq8064_device_qup_i2c_gsbi1.dev.platform_data =
2544 &apq8064_i2c_qup_gsbi1_pdata;
Kenneth Heitke748593a2011-07-15 15:45:11 -06002545 apq8064_device_qup_i2c_gsbi4.dev.platform_data =
2546 &apq8064_i2c_qup_gsbi4_pdata;
Joel King8f839b92012-04-01 14:37:46 -07002547 mpq8064_device_qup_i2c_gsbi5.dev.platform_data =
2548 &mpq8064_i2c_qup_gsbi5_pdata;
Kenneth Heitke748593a2011-07-15 15:45:11 -06002549}
2550
Stepan Moskovchenkoc71c9792012-01-31 18:12:44 -08002551#if defined(CONFIG_KS8851) || defined(CONFIG_KS8851_MODULE)
Stepan Moskovchenkoeed82a52011-09-02 13:19:23 -07002552static int ethernet_init(void)
2553{
2554 int ret;
2555 ret = gpio_request(KS8851_IRQ_GPIO, "ks8851_irq");
2556 if (ret) {
2557 pr_err("ks8851 gpio_request failed: %d\n", ret);
2558 goto fail;
2559 }
2560
2561 return 0;
2562fail:
2563 return ret;
2564}
2565#else
2566static int ethernet_init(void)
2567{
2568 return 0;
2569}
2570#endif
2571
David Collins6f7c3472012-08-22 13:18:06 -07002572#define GPIO_KEY_HOME PM8921_GPIO_PM_TO_SYS(27)
2573#define GPIO_KEY_VOLUME_UP PM8921_GPIO_PM_TO_SYS(35)
2574#define GPIO_KEY_VOLUME_DOWN_PM8921 PM8921_GPIO_PM_TO_SYS(38)
2575#define GPIO_KEY_VOLUME_DOWN_PM8917 PM8921_GPIO_PM_TO_SYS(30)
2576#define GPIO_KEY_CAM_FOCUS PM8921_GPIO_PM_TO_SYS(3)
2577#define GPIO_KEY_CAM_SNAP PM8921_GPIO_PM_TO_SYS(4)
2578#define GPIO_KEY_ROTATION_PM8921 PM8921_GPIO_PM_TO_SYS(42)
2579#define GPIO_KEY_ROTATION_PM8917 PM8921_GPIO_PM_TO_SYS(8)
Mohan Pallaka474b94b2012-01-25 12:59:58 +05302580
David Collins6f7c3472012-08-22 13:18:06 -07002581static struct gpio_keys_button cdp_keys_pm8921[] = {
Mohan Pallaka474b94b2012-01-25 12:59:58 +05302582 {
2583 .code = KEY_HOME,
2584 .gpio = GPIO_KEY_HOME,
2585 .desc = "home_key",
2586 .active_low = 1,
2587 .type = EV_KEY,
2588 .wakeup = 1,
2589 .debounce_interval = 15,
2590 },
2591 {
2592 .code = KEY_VOLUMEUP,
2593 .gpio = GPIO_KEY_VOLUME_UP,
2594 .desc = "volume_up_key",
2595 .active_low = 1,
2596 .type = EV_KEY,
2597 .wakeup = 1,
2598 .debounce_interval = 15,
2599 },
2600 {
2601 .code = KEY_VOLUMEDOWN,
David Collins6f7c3472012-08-22 13:18:06 -07002602 .gpio = GPIO_KEY_VOLUME_DOWN_PM8921,
Mohan Pallaka474b94b2012-01-25 12:59:58 +05302603 .desc = "volume_down_key",
2604 .active_low = 1,
2605 .type = EV_KEY,
2606 .wakeup = 1,
2607 .debounce_interval = 15,
2608 },
2609 {
2610 .code = SW_ROTATE_LOCK,
David Collins6f7c3472012-08-22 13:18:06 -07002611 .gpio = GPIO_KEY_ROTATION_PM8921,
2612 .desc = "rotate_key",
2613 .active_low = 1,
2614 .type = EV_SW,
2615 .debounce_interval = 15,
2616 },
2617};
2618
2619static struct gpio_keys_button cdp_keys_pm8917[] = {
2620 {
2621 .code = KEY_HOME,
2622 .gpio = GPIO_KEY_HOME,
2623 .desc = "home_key",
2624 .active_low = 1,
2625 .type = EV_KEY,
2626 .wakeup = 1,
2627 .debounce_interval = 15,
2628 },
2629 {
2630 .code = KEY_VOLUMEUP,
2631 .gpio = GPIO_KEY_VOLUME_UP,
2632 .desc = "volume_up_key",
2633 .active_low = 1,
2634 .type = EV_KEY,
2635 .wakeup = 1,
2636 .debounce_interval = 15,
2637 },
2638 {
2639 .code = KEY_VOLUMEDOWN,
2640 .gpio = GPIO_KEY_VOLUME_DOWN_PM8917,
2641 .desc = "volume_down_key",
2642 .active_low = 1,
2643 .type = EV_KEY,
2644 .wakeup = 1,
2645 .debounce_interval = 15,
2646 },
2647 {
2648 .code = SW_ROTATE_LOCK,
2649 .gpio = GPIO_KEY_ROTATION_PM8917,
Mohan Pallaka474b94b2012-01-25 12:59:58 +05302650 .desc = "rotate_key",
2651 .active_low = 1,
2652 .type = EV_SW,
2653 .debounce_interval = 15,
2654 },
2655};
2656
2657static struct gpio_keys_platform_data cdp_keys_data = {
David Collins6f7c3472012-08-22 13:18:06 -07002658 .buttons = cdp_keys_pm8921,
2659 .nbuttons = ARRAY_SIZE(cdp_keys_pm8921),
Mohan Pallaka474b94b2012-01-25 12:59:58 +05302660};
2661
2662static struct platform_device cdp_kp_pdev = {
2663 .name = "gpio-keys",
2664 .id = -1,
2665 .dev = {
2666 .platform_data = &cdp_keys_data,
2667 },
2668};
2669
2670static struct gpio_keys_button mtp_keys[] = {
2671 {
2672 .code = KEY_CAMERA_FOCUS,
2673 .gpio = GPIO_KEY_CAM_FOCUS,
2674 .desc = "cam_focus_key",
2675 .active_low = 1,
2676 .type = EV_KEY,
2677 .wakeup = 1,
2678 .debounce_interval = 15,
2679 },
2680 {
2681 .code = KEY_VOLUMEUP,
2682 .gpio = GPIO_KEY_VOLUME_UP,
2683 .desc = "volume_up_key",
2684 .active_low = 1,
2685 .type = EV_KEY,
2686 .wakeup = 1,
2687 .debounce_interval = 15,
2688 },
2689 {
2690 .code = KEY_VOLUMEDOWN,
David Collins6f7c3472012-08-22 13:18:06 -07002691 .gpio = GPIO_KEY_VOLUME_DOWN_PM8921,
Mohan Pallaka474b94b2012-01-25 12:59:58 +05302692 .desc = "volume_down_key",
2693 .active_low = 1,
2694 .type = EV_KEY,
2695 .wakeup = 1,
2696 .debounce_interval = 15,
2697 },
2698 {
2699 .code = KEY_CAMERA_SNAPSHOT,
2700 .gpio = GPIO_KEY_CAM_SNAP,
2701 .desc = "cam_snap_key",
2702 .active_low = 1,
2703 .type = EV_KEY,
2704 .debounce_interval = 15,
2705 },
2706};
2707
2708static struct gpio_keys_platform_data mtp_keys_data = {
2709 .buttons = mtp_keys,
2710 .nbuttons = ARRAY_SIZE(mtp_keys),
2711};
2712
2713static struct platform_device mtp_kp_pdev = {
2714 .name = "gpio-keys",
2715 .id = -1,
2716 .dev = {
2717 .platform_data = &mtp_keys_data,
2718 },
2719};
2720
Anirudh Ghayal32ea6252012-04-26 16:39:50 +05302721static struct gpio_keys_button mpq_keys[] = {
2722 {
2723 .code = KEY_VOLUMEDOWN,
David Collins6f7c3472012-08-22 13:18:06 -07002724 .gpio = GPIO_KEY_VOLUME_DOWN_PM8921,
Anirudh Ghayal32ea6252012-04-26 16:39:50 +05302725 .desc = "volume_down_key",
2726 .active_low = 1,
2727 .type = EV_KEY,
2728 .wakeup = 1,
2729 .debounce_interval = 15,
2730 },
2731 {
2732 .code = KEY_VOLUMEUP,
2733 .gpio = GPIO_KEY_VOLUME_UP,
2734 .desc = "volume_up_key",
2735 .active_low = 1,
2736 .type = EV_KEY,
2737 .wakeup = 1,
2738 .debounce_interval = 15,
2739 },
2740};
2741
2742static struct gpio_keys_platform_data mpq_keys_data = {
2743 .buttons = mpq_keys,
2744 .nbuttons = ARRAY_SIZE(mpq_keys),
2745};
2746
2747static struct platform_device mpq_gpio_keys_pdev = {
2748 .name = "gpio-keys",
2749 .id = -1,
2750 .dev = {
2751 .platform_data = &mpq_keys_data,
2752 },
2753};
2754
2755#define MPQ_KP_ROW_BASE SX150X_EXP2_GPIO_BASE
2756#define MPQ_KP_COL_BASE (SX150X_EXP2_GPIO_BASE + 4)
2757
2758static unsigned int mpq_row_gpios[] = {MPQ_KP_ROW_BASE, MPQ_KP_ROW_BASE + 1,
2759 MPQ_KP_ROW_BASE + 2, MPQ_KP_ROW_BASE + 3};
2760static unsigned int mpq_col_gpios[] = {MPQ_KP_COL_BASE, MPQ_KP_COL_BASE + 1,
2761 MPQ_KP_COL_BASE + 2};
2762
2763static const unsigned int mpq_keymap[] = {
2764 KEY(0, 0, KEY_UP),
2765 KEY(0, 1, KEY_ENTER),
2766 KEY(0, 2, KEY_3),
2767
2768 KEY(1, 0, KEY_DOWN),
2769 KEY(1, 1, KEY_EXIT),
2770 KEY(1, 2, KEY_4),
2771
2772 KEY(2, 0, KEY_LEFT),
2773 KEY(2, 1, KEY_1),
2774 KEY(2, 2, KEY_5),
2775
2776 KEY(3, 0, KEY_RIGHT),
2777 KEY(3, 1, KEY_2),
2778 KEY(3, 2, KEY_6),
2779};
2780
2781static struct matrix_keymap_data mpq_keymap_data = {
2782 .keymap_size = ARRAY_SIZE(mpq_keymap),
2783 .keymap = mpq_keymap,
2784};
2785
2786static struct matrix_keypad_platform_data mpq_keypad_data = {
2787 .keymap_data = &mpq_keymap_data,
2788 .row_gpios = mpq_row_gpios,
2789 .col_gpios = mpq_col_gpios,
2790 .num_row_gpios = ARRAY_SIZE(mpq_row_gpios),
2791 .num_col_gpios = ARRAY_SIZE(mpq_col_gpios),
2792 .col_scan_delay_us = 32000,
2793 .debounce_ms = 20,
2794 .wakeup = 1,
2795 .active_low = 1,
2796 .no_autorepeat = 1,
2797};
2798
2799static struct platform_device mpq_keypad_device = {
2800 .name = "matrix-keypad",
2801 .id = -1,
2802 .dev = {
2803 .platform_data = &mpq_keypad_data,
2804 },
2805};
2806
Jin Hongd3024e62012-02-09 16:13:32 -08002807/* Sensors DSPS platform data */
2808#define DSPS_PIL_GENERIC_NAME "dsps"
2809static void __init apq8064_init_dsps(void)
2810{
2811 struct msm_dsps_platform_data *pdata =
2812 msm_dsps_device_8064.dev.platform_data;
2813 pdata->pil_name = DSPS_PIL_GENERIC_NAME;
2814 pdata->gpios = NULL;
2815 pdata->gpios_num = 0;
2816
2817 platform_device_register(&msm_dsps_device_8064);
2818}
Mohan Pallaka474b94b2012-01-25 12:59:58 +05302819
Jing Lin417fa452012-02-05 14:31:06 -08002820#define I2C_SURF 1
2821#define I2C_FFA (1 << 1)
2822#define I2C_RUMI (1 << 2)
2823#define I2C_SIM (1 << 3)
2824#define I2C_LIQUID (1 << 4)
Jay Chokshie7d8d4f2012-04-04 14:47:57 -07002825#define I2C_MPQ_CDP BIT(5)
2826#define I2C_MPQ_HRD BIT(6)
2827#define I2C_MPQ_DTV BIT(7)
Jing Lin417fa452012-02-05 14:31:06 -08002828
2829struct i2c_registry {
2830 u8 machs;
2831 int bus;
2832 struct i2c_board_info *info;
2833 int len;
2834};
2835
2836static struct i2c_registry apq8064_i2c_devices[] __initdata = {
Jing Lin21ed4de2012-02-05 15:53:28 -08002837 {
David Keitel2f613d92012-02-15 11:29:16 -08002838 I2C_LIQUID,
2839 APQ_8064_GSBI1_QUP_I2C_BUS_ID,
2840 smb349_charger_i2c_info,
2841 ARRAY_SIZE(smb349_charger_i2c_info)
2842 },
2843 {
Jing Lin21ed4de2012-02-05 15:53:28 -08002844 I2C_SURF | I2C_LIQUID,
2845 APQ_8064_GSBI3_QUP_I2C_BUS_ID,
2846 mxt_device_info,
2847 ARRAY_SIZE(mxt_device_info),
2848 },
Anirudh Ghayal2917a5a2012-02-05 19:51:07 -08002849 {
2850 I2C_FFA,
2851 APQ_8064_GSBI3_QUP_I2C_BUS_ID,
2852 cyttsp_info,
2853 ARRAY_SIZE(cyttsp_info),
2854 },
Amy Maloche70090f992012-02-16 16:35:26 -08002855 {
2856 I2C_FFA | I2C_LIQUID,
2857 APQ_8064_GSBI1_QUP_I2C_BUS_ID,
2858 isa1200_board_info,
2859 ARRAY_SIZE(isa1200_board_info),
2860 },
Santosh Mardieff9a742012-04-09 23:23:39 +05302861 {
2862 I2C_MPQ_CDP,
2863 APQ_8064_GSBI5_QUP_I2C_BUS_ID,
2864 cs8427_device_info,
2865 ARRAY_SIZE(cs8427_device_info),
2866 },
Jing Lin417fa452012-02-05 14:31:06 -08002867};
2868
Jay Chokshi607f61b2012-04-25 18:21:21 -07002869#define SX150X_EXP1_INT_N PM8921_MPP_IRQ(PM8921_IRQ_BASE, 9)
Anirudh Ghayal9f1aaa72012-04-26 18:15:08 +05302870#define SX150X_EXP2_INT_N MSM_GPIO_TO_INT(81)
Jay Chokshi607f61b2012-04-25 18:21:21 -07002871
Jay Chokshie7d8d4f2012-04-04 14:47:57 -07002872struct sx150x_platform_data mpq8064_sx150x_pdata[] = {
2873 [SX150X_EXP1] = {
2874 .gpio_base = SX150X_EXP1_GPIO_BASE,
2875 .oscio_is_gpo = false,
2876 .io_pullup_ena = 0x0,
2877 .io_pulldn_ena = 0x0,
2878 .io_open_drain_ena = 0x0,
2879 .io_polarity = 0,
Jay Chokshi607f61b2012-04-25 18:21:21 -07002880 .irq_summary = SX150X_EXP1_INT_N,
2881 .irq_base = SX150X_EXP1_IRQ_BASE,
Jay Chokshie7d8d4f2012-04-04 14:47:57 -07002882 },
2883 [SX150X_EXP2] = {
2884 .gpio_base = SX150X_EXP2_GPIO_BASE,
2885 .oscio_is_gpo = false,
Anirudh Ghayal32ea6252012-04-26 16:39:50 +05302886 .io_pullup_ena = 0x0f,
2887 .io_pulldn_ena = 0x70,
Jay Chokshie7d8d4f2012-04-04 14:47:57 -07002888 .io_open_drain_ena = 0x0,
2889 .io_polarity = 0,
Anirudh Ghayal9f1aaa72012-04-26 18:15:08 +05302890 .irq_summary = SX150X_EXP2_INT_N,
2891 .irq_base = SX150X_EXP2_IRQ_BASE,
Jay Chokshie7d8d4f2012-04-04 14:47:57 -07002892 },
2893 [SX150X_EXP3] = {
2894 .gpio_base = SX150X_EXP3_GPIO_BASE,
2895 .oscio_is_gpo = false,
2896 .io_pullup_ena = 0x0,
2897 .io_pulldn_ena = 0x0,
2898 .io_open_drain_ena = 0x0,
2899 .io_polarity = 0,
2900 .irq_summary = -1,
2901 },
2902 [SX150X_EXP4] = {
2903 .gpio_base = SX150X_EXP4_GPIO_BASE,
2904 .oscio_is_gpo = false,
2905 .io_pullup_ena = 0x0,
2906 .io_pulldn_ena = 0x0,
2907 .io_open_drain_ena = 0x0,
2908 .io_polarity = 0,
2909 .irq_summary = -1,
2910 },
2911};
2912
2913static struct i2c_board_info sx150x_gpio_exp_info[] = {
2914 {
2915 I2C_BOARD_INFO("sx1509q", 0x70),
2916 .platform_data = &mpq8064_sx150x_pdata[SX150X_EXP1],
2917 },
2918 {
2919 I2C_BOARD_INFO("sx1508q", 0x23),
2920 .platform_data = &mpq8064_sx150x_pdata[SX150X_EXP2],
2921 },
2922 {
2923 I2C_BOARD_INFO("sx1508q", 0x22),
2924 .platform_data = &mpq8064_sx150x_pdata[SX150X_EXP3],
2925 },
2926 {
2927 I2C_BOARD_INFO("sx1509q", 0x3E),
2928 .platform_data = &mpq8064_sx150x_pdata[SX150X_EXP4],
2929 },
2930};
2931
2932#define MPQ8064_I2C_GSBI5_BUS_ID 5
2933
2934static struct i2c_registry mpq8064_i2c_devices[] __initdata = {
2935 {
2936 I2C_MPQ_CDP,
2937 MPQ8064_I2C_GSBI5_BUS_ID,
2938 sx150x_gpio_exp_info,
2939 ARRAY_SIZE(sx150x_gpio_exp_info),
2940 },
2941};
2942
Jing Lin417fa452012-02-05 14:31:06 -08002943static void __init register_i2c_devices(void)
2944{
2945 u8 mach_mask = 0;
2946 int i;
2947
Kevin Chand07220e2012-02-13 15:52:22 -08002948#ifdef CONFIG_MSM_CAMERA
2949 struct i2c_registry apq8064_camera_i2c_devices = {
2950 I2C_SURF | I2C_FFA | I2C_LIQUID | I2C_RUMI,
2951 APQ_8064_GSBI4_QUP_I2C_BUS_ID,
2952 apq8064_camera_board_info.board_info,
2953 apq8064_camera_board_info.num_i2c_board_info,
2954 };
2955#endif
Jing Lin417fa452012-02-05 14:31:06 -08002956 /* Build the matching 'supported_machs' bitmask */
2957 if (machine_is_apq8064_cdp())
2958 mach_mask = I2C_SURF;
2959 else if (machine_is_apq8064_mtp())
2960 mach_mask = I2C_FFA;
2961 else if (machine_is_apq8064_liquid())
2962 mach_mask = I2C_LIQUID;
Jay Chokshie7d8d4f2012-04-04 14:47:57 -07002963 else if (PLATFORM_IS_MPQ8064())
2964 mach_mask = I2C_MPQ_CDP;
Jing Lin417fa452012-02-05 14:31:06 -08002965 else
2966 pr_err("unmatched machine ID in register_i2c_devices\n");
2967
2968 /* Run the array and install devices as appropriate */
2969 for (i = 0; i < ARRAY_SIZE(apq8064_i2c_devices); ++i) {
2970 if (apq8064_i2c_devices[i].machs & mach_mask)
2971 i2c_register_board_info(apq8064_i2c_devices[i].bus,
2972 apq8064_i2c_devices[i].info,
2973 apq8064_i2c_devices[i].len);
2974 }
Kevin Chand07220e2012-02-13 15:52:22 -08002975#ifdef CONFIG_MSM_CAMERA
2976 if (apq8064_camera_i2c_devices.machs & mach_mask)
2977 i2c_register_board_info(apq8064_camera_i2c_devices.bus,
2978 apq8064_camera_i2c_devices.info,
2979 apq8064_camera_i2c_devices.len);
2980#endif
Jay Chokshie7d8d4f2012-04-04 14:47:57 -07002981
2982 for (i = 0; i < ARRAY_SIZE(mpq8064_i2c_devices); ++i) {
2983 if (mpq8064_i2c_devices[i].machs & mach_mask)
2984 i2c_register_board_info(
2985 mpq8064_i2c_devices[i].bus,
2986 mpq8064_i2c_devices[i].info,
2987 mpq8064_i2c_devices[i].len);
2988 }
Jing Lin417fa452012-02-05 14:31:06 -08002989}
2990
Jay Chokshi994ff122012-03-27 15:43:48 -07002991static void enable_ddr3_regulator(void)
2992{
2993 static struct regulator *ext_ddr3;
2994
2995 /* Use MPP7 output state as a flag for PCDDR3 presence. */
2996 if (gpio_get_value_cansleep(PM8921_MPP_PM_TO_SYS(7)) > 0) {
2997 ext_ddr3 = regulator_get(NULL, "ext_ddr3");
2998 if (IS_ERR(ext_ddr3) || ext_ddr3 == NULL)
2999 pr_err("Could not get MPP7 regulator\n");
3000 else
3001 regulator_enable(ext_ddr3);
3002 }
3003}
3004
Jay Chokshie7d8d4f2012-04-04 14:47:57 -07003005static void enable_avc_i2c_bus(void)
3006{
3007 int avc_i2c_en_mpp = PM8921_MPP_PM_TO_SYS(8);
3008 int rc;
3009
3010 rc = gpio_request(avc_i2c_en_mpp, "avc_i2c_en");
3011 if (rc)
3012 pr_err("request for avc_i2c_en mpp failed,"
3013 "rc=%d\n", rc);
3014 else
3015 gpio_set_value_cansleep(avc_i2c_en_mpp, 1);
3016}
3017
David Collins6f7c3472012-08-22 13:18:06 -07003018/* Modify platform data values to match requirements for PM8917. */
3019static void __init apq8064_pm8917_pdata_fixup(void)
3020{
3021 cdp_keys_data.buttons = cdp_keys_pm8917;
3022 cdp_keys_data.nbuttons = ARRAY_SIZE(cdp_keys_pm8917);
3023}
3024
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003025static void __init apq8064_common_init(void)
3026{
Ameya Thakure155ece2012-07-09 12:08:37 -07003027 u32 platform_version;
David Collins6f7c3472012-08-22 13:18:06 -07003028
3029 if (socinfo_get_pmic_model() == PMIC_MODEL_PM8917)
3030 apq8064_pm8917_pdata_fixup();
Rohit Vaswanib1cc4932012-07-23 21:30:11 -07003031 platform_device_register(&msm_gpio_device);
Joel King8f839b92012-04-01 14:37:46 -07003032 msm_tsens_early_init(&apq_tsens_pdata);
Praveen Chidambaram877d7a42012-06-05 14:33:20 -06003033 msm_thermal_init(&msm_thermal_pdata);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003034 if (socinfo_init() < 0)
3035 pr_err("socinfo_init() failed!\n");
Praveen Chidambaram78499012011-11-01 17:15:17 -06003036 BUG_ON(msm_rpm_init(&apq8064_rpm_data));
3037 BUG_ON(msm_rpmrs_levels_init(&msm_rpmrs_data));
David Collins2782b5c2012-02-06 10:02:42 -08003038 regulator_suppress_info_printing();
David Collins36199252012-08-21 15:43:02 -07003039 if (socinfo_get_pmic_model() == PMIC_MODEL_PM8917)
3040 configure_apq8064_pm8917_power_grid();
David Collins2782b5c2012-02-06 10:02:42 -08003041 platform_device_register(&apq8064_device_rpm_regulator);
David Collins36199252012-08-21 15:43:02 -07003042 if (socinfo_get_pmic_model() != PMIC_MODEL_PM8917)
3043 platform_device_register(&apq8064_pm8921_device_rpm_regulator);
Stephen Boyd4d0d2582012-02-10 14:49:40 -08003044 if (msm_xo_init())
3045 pr_err("Failed to initialize XO votes\n");
Matt Wagantallc51e5602012-02-27 17:25:25 -08003046 msm_clock_init(&apq8064_clock_init_data);
Stepan Moskovchenko2327a952011-12-14 16:31:28 -08003047 apq8064_init_gpiomux();
Kenneth Heitke748593a2011-07-15 15:45:11 -06003048 apq8064_i2c_init();
Jing Lin417fa452012-02-05 14:31:06 -08003049 register_i2c_devices();
Kenneth Heitke36920d32011-07-20 16:44:30 -06003050
Harini Jayaramanc4c58692011-07-19 14:50:10 -06003051 apq8064_device_qup_spi_gsbi5.dev.platform_data =
3052 &apq8064_qup_spi_gsbi5_pdata;
Stepan Moskovchenkoc1074f02011-12-14 17:51:57 -08003053 apq8064_init_pmic();
Hemant Kumar94e7da22012-02-03 16:52:29 -08003054 if (machine_is_apq8064_liquid())
3055 msm_otg_pdata.mhl_enable = true;
Vamsi Krishnad9863eb2012-03-26 17:34:48 -07003056
Ofir Cohen94213a72012-05-03 14:26:32 +03003057 android_usb_pdata.swfi_latency =
3058 msm_rpmrs_levels[0].latency_us;
Vamsi Krishnad9863eb2012-03-26 17:34:48 -07003059
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -07003060 apq8064_device_otg.dev.platform_data = &msm_otg_pdata;
Manu Gautam91223e02011-11-08 15:27:22 +05303061 apq8064_ehci_host_init();
Gagan Mac8a7a5d32011-11-11 16:43:06 -07003062 apq8064_init_buses();
David Collins36199252012-08-21 15:43:02 -07003063
3064 platform_add_devices(early_common_devices,
3065 ARRAY_SIZE(early_common_devices));
3066 if (socinfo_get_pmic_model() != PMIC_MODEL_PM8917)
3067 platform_add_devices(pm8921_common_devices,
3068 ARRAY_SIZE(pm8921_common_devices));
3069 else
3070 platform_add_devices(pm8917_common_devices,
3071 ARRAY_SIZE(pm8917_common_devices));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003072 platform_add_devices(common_devices, ARRAY_SIZE(common_devices));
Terence Hampson36b70722012-05-10 13:18:16 -04003073 if (!(machine_is_mpq8064_cdp() || machine_is_mpq8064_hrd() ||
3074 machine_is_mpq8064_dtv()))
3075 platform_add_devices(common_not_mpq_devices,
3076 ARRAY_SIZE(common_not_mpq_devices));
Jay Chokshi994ff122012-03-27 15:43:48 -07003077 enable_ddr3_regulator();
Pavankumar Kondetife2d4d32012-09-07 15:33:09 +05303078 msm_hsic_pdata.swfi_latency =
3079 msm_rpmrs_levels[0].latency_us;
Hemant Kumarf1ca9192012-02-07 18:59:33 -08003080 if (machine_is_apq8064_mtp()) {
Ajay Dudanic4e40db2012-08-20 14:44:40 -07003081 msm_hsic_pdata.log2_irq_thresh = 5,
Hemant Kumarf1ca9192012-02-07 18:59:33 -08003082 apq8064_device_hsic_host.dev.platform_data = &msm_hsic_pdata;
3083 device_initialize(&apq8064_device_hsic_host.dev);
3084 }
Jay Chokshie8741282012-01-25 15:22:55 -08003085 apq8064_pm8xxx_gpio_mpp_init();
Sahitya Tummala3586ed92011-08-03 09:13:23 +05303086 apq8064_init_mmc();
Swaminathan Sathappan144b4882012-02-06 17:01:20 -08003087
3088 if (machine_is_apq8064_mtp()) {
3089 mdm_8064_device.dev.platform_data = &mdm_platform_data;
Ameya Thakure155ece2012-07-09 12:08:37 -07003090 platform_version = socinfo_get_platform_version();
3091 if (SOCINFO_VERSION_MINOR(platform_version) == 1) {
3092 i2s_mdm_8064_device.dev.platform_data =
3093 &mdm_platform_data;
3094 platform_device_register(&i2s_mdm_8064_device);
3095 } else {
3096 mdm_8064_device.dev.platform_data = &mdm_platform_data;
3097 platform_device_register(&mdm_8064_device);
3098 }
Swaminathan Sathappan144b4882012-02-06 17:01:20 -08003099 }
3100 platform_device_register(&apq8064_slim_ctrl);
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -06003101 slim_register_board_info(apq8064_slim_devices,
3102 ARRAY_SIZE(apq8064_slim_devices));
Taniya Dasbbf633d2012-07-31 16:07:47 +05303103 if (!PLATFORM_IS_MPQ8064()) {
Taniya Das30cae292012-07-31 15:56:12 +05303104 apq8064_init_dsps();
Taniya Dasbbf633d2012-07-31 16:07:47 +05303105 platform_device_register(&msm_8960_riva);
3106 }
Praveen Chidambaram78499012011-11-01 17:15:17 -06003107 msm_spm_init(msm_spm_data, ARRAY_SIZE(msm_spm_data));
3108 msm_spm_l2_init(msm_spm_l2_data);
Praveen Chidambaram78499012011-11-01 17:15:17 -06003109 BUG_ON(msm_pm_boot_init(&msm_pm_boot_pdata));
Siddartha Mohanadossb9df4942012-02-08 09:58:21 -08003110 apq8064_epm_adc_init();
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003111}
3112
Huaibin Yang4a084e32011-12-15 15:25:52 -08003113static void __init apq8064_allocate_memory_regions(void)
3114{
3115 apq8064_allocate_fb_region();
3116}
3117
Joel King82b7e3f2012-01-05 10:03:27 -08003118static void __init apq8064_cdp_init(void)
3119{
Hanumant Singh50440d42012-04-23 19:27:16 -07003120 if (meminfo_init(SYS_MEMORY, SZ_256M) < 0)
3121 pr_err("meminfo_init() failed!\n");
Amy Maloche609bb5e2012-08-03 09:41:42 -07003122 if (machine_is_apq8064_mtp() &&
3123 SOCINFO_VERSION_MINOR(socinfo_get_platform_version()) == 1)
3124 cyttsp_pdata.sleep_gpio = CYTTSP_TS_GPIO_SLEEP_ALT;
Joel King82b7e3f2012-01-05 10:03:27 -08003125 apq8064_common_init();
Joel King8f839b92012-04-01 14:37:46 -07003126 if (machine_is_mpq8064_cdp() || machine_is_mpq8064_hrd() ||
3127 machine_is_mpq8064_dtv()) {
Jay Chokshie7d8d4f2012-04-04 14:47:57 -07003128 enable_avc_i2c_bus();
Olav Hauganef95ae32012-05-15 09:50:30 -07003129 msm_rotator_set_split_iommu_domain();
Joel King8f839b92012-04-01 14:37:46 -07003130 platform_add_devices(mpq_devices, ARRAY_SIZE(mpq_devices));
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06003131 mpq8064_pcie_init();
Joel King8f839b92012-04-01 14:37:46 -07003132 } else {
3133 ethernet_init();
Olav Hauganef95ae32012-05-15 09:50:30 -07003134 msm_rotator_set_split_iommu_domain();
Joel King8f839b92012-04-01 14:37:46 -07003135 platform_add_devices(cdp_devices, ARRAY_SIZE(cdp_devices));
3136 spi_register_board_info(spi_board_info,
3137 ARRAY_SIZE(spi_board_info));
3138 }
Ravishangar Kalyanamc2fee312012-02-09 19:11:22 -08003139 apq8064_init_fb();
Jordan Crouseb3115fe2012-02-01 22:11:12 -07003140 apq8064_init_gpu();
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07003141 platform_add_devices(apq8064_footswitch, apq8064_num_footswitch);
Steve Mucklef132c6c2012-06-06 18:30:57 -07003142#ifdef CONFIG_MSM_CAMERA
Kevin Chand07220e2012-02-13 15:52:22 -08003143 apq8064_init_cam();
Steve Mucklef132c6c2012-06-06 18:30:57 -07003144#endif
Mohan Pallaka474b94b2012-01-25 12:59:58 +05303145
3146 if (machine_is_apq8064_cdp() || machine_is_apq8064_liquid())
3147 platform_device_register(&cdp_kp_pdev);
3148
3149 if (machine_is_apq8064_mtp())
3150 platform_device_register(&mtp_kp_pdev);
Hanumant Singh50440d42012-04-23 19:27:16 -07003151
3152 change_memory_power = &apq8064_change_memory_power;
Anirudh Ghayal32ea6252012-04-26 16:39:50 +05303153
3154 if (machine_is_mpq8064_cdp()) {
3155 platform_device_register(&mpq_gpio_keys_pdev);
3156 platform_device_register(&mpq_keypad_device);
3157 }
Joel King82b7e3f2012-01-05 10:03:27 -08003158}
3159
Joel King82b7e3f2012-01-05 10:03:27 -08003160MACHINE_START(APQ8064_CDP, "QCT APQ8064 CDP")
3161 .map_io = apq8064_map_io,
3162 .reserve = apq8064_reserve,
3163 .init_irq = apq8064_init_irq,
3164 .handle_irq = gic_handle_irq,
3165 .timer = &msm_timer,
3166 .init_machine = apq8064_cdp_init,
Ravishangar Kalyanamc2fee312012-02-09 19:11:22 -08003167 .init_early = apq8064_allocate_memory_regions,
Laura Abbott6988cef2012-03-15 14:27:13 -07003168 .init_very_early = apq8064_early_reserve,
Jeff Ohlsteindd0dd9b2012-05-29 17:47:21 -07003169 .restart = msm_restart,
Joel King82b7e3f2012-01-05 10:03:27 -08003170MACHINE_END
3171
3172MACHINE_START(APQ8064_MTP, "QCT APQ8064 MTP")
3173 .map_io = apq8064_map_io,
3174 .reserve = apq8064_reserve,
3175 .init_irq = apq8064_init_irq,
3176 .handle_irq = gic_handle_irq,
3177 .timer = &msm_timer,
3178 .init_machine = apq8064_cdp_init,
Ravishangar Kalyanamc2fee312012-02-09 19:11:22 -08003179 .init_early = apq8064_allocate_memory_regions,
Laura Abbott6988cef2012-03-15 14:27:13 -07003180 .init_very_early = apq8064_early_reserve,
Jeff Ohlsteindd0dd9b2012-05-29 17:47:21 -07003181 .restart = msm_restart,
Joel King82b7e3f2012-01-05 10:03:27 -08003182MACHINE_END
3183
3184MACHINE_START(APQ8064_LIQUID, "QCT APQ8064 LIQUID")
3185 .map_io = apq8064_map_io,
3186 .reserve = apq8064_reserve,
3187 .init_irq = apq8064_init_irq,
3188 .handle_irq = gic_handle_irq,
3189 .timer = &msm_timer,
3190 .init_machine = apq8064_cdp_init,
Ravishangar Kalyanamc2fee312012-02-09 19:11:22 -08003191 .init_early = apq8064_allocate_memory_regions,
Laura Abbott6988cef2012-03-15 14:27:13 -07003192 .init_very_early = apq8064_early_reserve,
Jeff Ohlsteindd0dd9b2012-05-29 17:47:21 -07003193 .restart = msm_restart,
Joel King82b7e3f2012-01-05 10:03:27 -08003194MACHINE_END
3195
Joel King064bbf82012-04-01 13:23:39 -07003196MACHINE_START(MPQ8064_CDP, "QCT MPQ8064 CDP")
3197 .map_io = apq8064_map_io,
3198 .reserve = apq8064_reserve,
3199 .init_irq = apq8064_init_irq,
3200 .handle_irq = gic_handle_irq,
3201 .timer = &msm_timer,
3202 .init_machine = apq8064_cdp_init,
3203 .init_early = apq8064_allocate_memory_regions,
3204 .init_very_early = apq8064_early_reserve,
Jeff Ohlsteindd0dd9b2012-05-29 17:47:21 -07003205 .restart = msm_restart,
Joel King064bbf82012-04-01 13:23:39 -07003206MACHINE_END
3207
Joel King11ca8202012-02-13 16:19:03 -08003208MACHINE_START(MPQ8064_HRD, "QCT MPQ8064 HRD")
3209 .map_io = apq8064_map_io,
3210 .reserve = apq8064_reserve,
3211 .init_irq = apq8064_init_irq,
3212 .handle_irq = gic_handle_irq,
3213 .timer = &msm_timer,
3214 .init_machine = apq8064_cdp_init,
Joel King3a57e772012-05-28 11:22:55 -07003215 .init_early = apq8064_allocate_memory_regions,
Laura Abbott6988cef2012-03-15 14:27:13 -07003216 .init_very_early = apq8064_early_reserve,
Jeff Ohlsteindd0dd9b2012-05-29 17:47:21 -07003217 .restart = msm_restart,
Joel King11ca8202012-02-13 16:19:03 -08003218MACHINE_END
3219
3220MACHINE_START(MPQ8064_DTV, "QCT MPQ8064 DTV")
3221 .map_io = apq8064_map_io,
3222 .reserve = apq8064_reserve,
3223 .init_irq = apq8064_init_irq,
3224 .handle_irq = gic_handle_irq,
3225 .timer = &msm_timer,
3226 .init_machine = apq8064_cdp_init,
Joel King3a57e772012-05-28 11:22:55 -07003227 .init_early = apq8064_allocate_memory_regions,
Laura Abbott6988cef2012-03-15 14:27:13 -07003228 .init_very_early = apq8064_early_reserve,
Jeff Ohlsteindd0dd9b2012-05-29 17:47:21 -07003229 .restart = msm_restart,
Joel King11ca8202012-02-13 16:19:03 -08003230MACHINE_END
3231